xref: /openbmc/linux/drivers/edac/r82600_edac.c (revision e7ecd8910293564d357dbaf18eb179e06fa35fd0)
12f768af7SAlan Cox /*
22f768af7SAlan Cox  * Radisys 82600 Embedded chipset Memory Controller kernel module
32f768af7SAlan Cox  * (C) 2005 EADS Astrium
42f768af7SAlan Cox  * This file may be distributed under the terms of the
52f768af7SAlan Cox  * GNU General Public License.
62f768af7SAlan Cox  *
72f768af7SAlan Cox  * Written by Tim Small <tim@buttersideup.com>, based on work by Thayne
82f768af7SAlan Cox  * Harbaugh, Dan Hollis <goemon at anime dot net> and others.
92f768af7SAlan Cox  *
102f768af7SAlan Cox  * $Id: edac_r82600.c,v 1.1.2.6 2005/10/05 00:43:44 dsp_llnl Exp $
112f768af7SAlan Cox  *
122f768af7SAlan Cox  * Written with reference to 82600 High Integration Dual PCI System
132f768af7SAlan Cox  * Controller Data Book:
142f768af7SAlan Cox  * http://www.radisys.com/files/support_downloads/007-01277-0002.82600DataBook.pdf
152f768af7SAlan Cox  * references to this document given in []
162f768af7SAlan Cox  */
172f768af7SAlan Cox 
182f768af7SAlan Cox #include <linux/config.h>
192f768af7SAlan Cox #include <linux/module.h>
202f768af7SAlan Cox #include <linux/init.h>
212f768af7SAlan Cox #include <linux/pci.h>
222f768af7SAlan Cox #include <linux/pci_ids.h>
232f768af7SAlan Cox #include <linux/slab.h>
242f768af7SAlan Cox #include "edac_mc.h"
252f768af7SAlan Cox 
26537fba28SDave Peterson #define r82600_printk(level, fmt, arg...) \
27537fba28SDave Peterson 	edac_printk(level, "r82600", fmt, ##arg)
28537fba28SDave Peterson 
29537fba28SDave Peterson #define r82600_mc_printk(mci, level, fmt, arg...) \
30537fba28SDave Peterson 	edac_mc_chipset_printk(mci, level, "r82600", fmt, ##arg)
31537fba28SDave Peterson 
322f768af7SAlan Cox /* Radisys say "The 82600 integrates a main memory SDRAM controller that
332f768af7SAlan Cox  * supports up to four banks of memory. The four banks can support a mix of
342f768af7SAlan Cox  * sizes of 64 bit wide (72 bits with ECC) Synchronous DRAM (SDRAM) DIMMs,
352f768af7SAlan Cox  * each of which can be any size from 16MB to 512MB. Both registered (control
362f768af7SAlan Cox  * signals buffered) and unbuffered DIMM types are supported. Mixing of
372f768af7SAlan Cox  * registered and unbuffered DIMMs as well as mixing of ECC and non-ECC DIMMs
382f768af7SAlan Cox  * is not allowed. The 82600 SDRAM interface operates at the same frequency as
392f768af7SAlan Cox  * the CPU bus, 66MHz, 100MHz or 133MHz."
402f768af7SAlan Cox  */
412f768af7SAlan Cox 
422f768af7SAlan Cox #define R82600_NR_CSROWS 4
432f768af7SAlan Cox #define R82600_NR_CHANS  1
442f768af7SAlan Cox #define R82600_NR_DIMMS  4
452f768af7SAlan Cox 
462f768af7SAlan Cox #define R82600_BRIDGE_ID  0x8200
472f768af7SAlan Cox 
482f768af7SAlan Cox /* Radisys 82600 register addresses - device 0 function 0 - PCI bridge */
492f768af7SAlan Cox #define R82600_DRAMC	0x57	/* Various SDRAM related control bits
502f768af7SAlan Cox 				 * all bits are R/W
512f768af7SAlan Cox 				 *
522f768af7SAlan Cox 				 * 7    SDRAM ISA Hole Enable
532f768af7SAlan Cox 				 * 6    Flash Page Mode Enable
542f768af7SAlan Cox 				 * 5    ECC Enable: 1=ECC 0=noECC
552f768af7SAlan Cox 				 * 4    DRAM DIMM Type: 1=
562f768af7SAlan Cox 				 * 3    BIOS Alias Disable
572f768af7SAlan Cox 				 * 2    SDRAM BIOS Flash Write Enable
582f768af7SAlan Cox 				 * 1:0  SDRAM Refresh Rate: 00=Disabled
592f768af7SAlan Cox 				 *          01=7.8usec (256Mbit SDRAMs)
602f768af7SAlan Cox 				 *          10=15.6us 11=125usec
612f768af7SAlan Cox 				 */
622f768af7SAlan Cox 
632f768af7SAlan Cox #define R82600_SDRAMC	0x76	/* "SDRAM Control Register"
642f768af7SAlan Cox 				 * More SDRAM related control bits
652f768af7SAlan Cox 				 * all bits are R/W
662f768af7SAlan Cox 				 *
672f768af7SAlan Cox 				 * 15:8 Reserved.
682f768af7SAlan Cox 				 *
692f768af7SAlan Cox 				 * 7:5  Special SDRAM Mode Select
702f768af7SAlan Cox 				 *
712f768af7SAlan Cox 				 * 4    Force ECC
722f768af7SAlan Cox 				 *
732f768af7SAlan Cox 				 *        1=Drive ECC bits to 0 during
742f768af7SAlan Cox 				 *          write cycles (i.e. ECC test mode)
752f768af7SAlan Cox 				 *
762f768af7SAlan Cox 				 *        0=Normal ECC functioning
772f768af7SAlan Cox 				 *
782f768af7SAlan Cox 				 * 3    Enhanced Paging Enable
792f768af7SAlan Cox 				 *
802f768af7SAlan Cox 				 * 2    CAS# Latency 0=3clks 1=2clks
812f768af7SAlan Cox 				 *
822f768af7SAlan Cox 				 * 1    RAS# to CAS# Delay 0=3 1=2
832f768af7SAlan Cox 				 *
842f768af7SAlan Cox 				 * 0    RAS# Precharge     0=3 1=2
852f768af7SAlan Cox 				 */
862f768af7SAlan Cox 
872f768af7SAlan Cox #define R82600_EAP	0x80	/* ECC Error Address Pointer Register
882f768af7SAlan Cox 				 *
892f768af7SAlan Cox 				 * 31    Disable Hardware Scrubbing (RW)
902f768af7SAlan Cox 				 *        0=Scrub on corrected read
912f768af7SAlan Cox 				 *        1=Don't scrub on corrected read
922f768af7SAlan Cox 				 *
932f768af7SAlan Cox 				 * 30:12 Error Address Pointer (RO)
942f768af7SAlan Cox 				 *        Upper 19 bits of error address
952f768af7SAlan Cox 				 *
962f768af7SAlan Cox 				 * 11:4  Syndrome Bits (RO)
972f768af7SAlan Cox 				 *
982f768af7SAlan Cox 				 * 3     BSERR# on multibit error (RW)
992f768af7SAlan Cox 				 *        1=enable 0=disable
1002f768af7SAlan Cox 				 *
1012f768af7SAlan Cox 				 * 2     NMI on Single Bit Eror (RW)
1022f768af7SAlan Cox 				 *        1=NMI triggered by SBE n.b. other
1032f768af7SAlan Cox 				 *          prerequeists
1042f768af7SAlan Cox 				 *        0=NMI not triggered
1052f768af7SAlan Cox 				 *
1062f768af7SAlan Cox 				 * 1     MBE (R/WC)
1072f768af7SAlan Cox 				 *        read 1=MBE at EAP (see above)
1082f768af7SAlan Cox 				 *        read 0=no MBE, or SBE occurred first
1092f768af7SAlan Cox 				 *        write 1=Clear MBE status (must also
1102f768af7SAlan Cox 				 *          clear SBE)
1112f768af7SAlan Cox 				 *        write 0=NOP
1122f768af7SAlan Cox 				 *
1132f768af7SAlan Cox 				 * 1     SBE (R/WC)
1142f768af7SAlan Cox 				 *        read 1=SBE at EAP (see above)
1152f768af7SAlan Cox 				 *        read 0=no SBE, or MBE occurred first
1162f768af7SAlan Cox 				 *        write 1=Clear SBE status (must also
1172f768af7SAlan Cox 				 *          clear MBE)
1182f768af7SAlan Cox 				 *        write 0=NOP
1192f768af7SAlan Cox 				 */
1202f768af7SAlan Cox 
1212f768af7SAlan Cox #define R82600_DRBA	0x60	/* + 0x60..0x63 SDRAM Row Boundry Address
1222f768af7SAlan Cox 				 *  Registers
1232f768af7SAlan Cox 				 *
1242f768af7SAlan Cox 				 * 7:0  Address lines 30:24 - upper limit of
1252f768af7SAlan Cox 				 * each row [p57]
1262f768af7SAlan Cox 				 */
1272f768af7SAlan Cox 
1282f768af7SAlan Cox struct r82600_error_info {
1292f768af7SAlan Cox 	u32 eapr;
1302f768af7SAlan Cox };
1312f768af7SAlan Cox 
1322f768af7SAlan Cox static unsigned int disable_hardware_scrub = 0;
1332f768af7SAlan Cox 
1342f768af7SAlan Cox static void r82600_get_error_info (struct mem_ctl_info *mci,
1352f768af7SAlan Cox 		struct r82600_error_info *info)
1362f768af7SAlan Cox {
1372f768af7SAlan Cox 	pci_read_config_dword(mci->pdev, R82600_EAP, &info->eapr);
1382f768af7SAlan Cox 
1392f768af7SAlan Cox 	if (info->eapr & BIT(0))
1402f768af7SAlan Cox 		/* Clear error to allow next error to be reported [p.62] */
1412f768af7SAlan Cox 		pci_write_bits32(mci->pdev, R82600_EAP,
1422f768af7SAlan Cox 				((u32) BIT(0) & (u32) BIT(1)),
1432f768af7SAlan Cox 				((u32) BIT(0) & (u32) BIT(1)));
1442f768af7SAlan Cox 
1452f768af7SAlan Cox 	if (info->eapr & BIT(1))
1462f768af7SAlan Cox 		/* Clear error to allow next error to be reported [p.62] */
1472f768af7SAlan Cox 		pci_write_bits32(mci->pdev, R82600_EAP,
1482f768af7SAlan Cox 				((u32) BIT(0) & (u32) BIT(1)),
1492f768af7SAlan Cox 				((u32) BIT(0) & (u32) BIT(1)));
1502f768af7SAlan Cox }
1512f768af7SAlan Cox 
1522f768af7SAlan Cox static int r82600_process_error_info (struct mem_ctl_info *mci,
1532f768af7SAlan Cox 		struct r82600_error_info *info, int handle_errors)
1542f768af7SAlan Cox {
1552f768af7SAlan Cox 	int error_found;
1562f768af7SAlan Cox 	u32 eapaddr, page;
1572f768af7SAlan Cox 	u32 syndrome;
1582f768af7SAlan Cox 
1592f768af7SAlan Cox 	error_found = 0;
1602f768af7SAlan Cox 
1612f768af7SAlan Cox 	/* bits 30:12 store the upper 19 bits of the 32 bit error address */
1622f768af7SAlan Cox 	eapaddr = ((info->eapr >> 12) & 0x7FFF) << 13;
1632f768af7SAlan Cox 	/* Syndrome in bits 11:4 [p.62]       */
1642f768af7SAlan Cox 	syndrome = (info->eapr >> 4) & 0xFF;
1652f768af7SAlan Cox 
1662f768af7SAlan Cox 	/* the R82600 reports at less than page *
1672f768af7SAlan Cox 	 * granularity (upper 19 bits only)     */
1682f768af7SAlan Cox 	page = eapaddr >> PAGE_SHIFT;
1692f768af7SAlan Cox 
1702f768af7SAlan Cox 	if (info->eapr & BIT(0)) {  /* CE? */
1712f768af7SAlan Cox 		error_found = 1;
1722f768af7SAlan Cox 
1732f768af7SAlan Cox 		if (handle_errors)
174*e7ecd891SDave Peterson 			edac_mc_handle_ce(mci, page, 0,  /* not avail */
1752f768af7SAlan Cox 					syndrome,
1762f768af7SAlan Cox 					edac_mc_find_csrow_by_page(mci, page),
1772f768af7SAlan Cox 					0,  /* channel */
1782f768af7SAlan Cox 					mci->ctl_name);
1792f768af7SAlan Cox 	}
1802f768af7SAlan Cox 
1812f768af7SAlan Cox 	if (info->eapr & BIT(1)) {  /* UE? */
1822f768af7SAlan Cox 		error_found = 1;
1832f768af7SAlan Cox 
1842f768af7SAlan Cox 		if (handle_errors)
1852f768af7SAlan Cox 			/* 82600 doesn't give enough info */
1862f768af7SAlan Cox 			edac_mc_handle_ue(mci, page, 0,
1872f768af7SAlan Cox 				edac_mc_find_csrow_by_page(mci, page),
1882f768af7SAlan Cox 				mci->ctl_name);
1892f768af7SAlan Cox 	}
1902f768af7SAlan Cox 
1912f768af7SAlan Cox 	return error_found;
1922f768af7SAlan Cox }
1932f768af7SAlan Cox 
1942f768af7SAlan Cox static void r82600_check(struct mem_ctl_info *mci)
1952f768af7SAlan Cox {
1962f768af7SAlan Cox 	struct r82600_error_info info;
1972f768af7SAlan Cox 
198537fba28SDave Peterson 	debugf1("MC%d: %s()\n", mci->mc_idx, __func__);
1992f768af7SAlan Cox 	r82600_get_error_info(mci, &info);
2002f768af7SAlan Cox 	r82600_process_error_info(mci, &info, 1);
2012f768af7SAlan Cox }
2022f768af7SAlan Cox 
2032f768af7SAlan Cox static int r82600_probe1(struct pci_dev *pdev, int dev_idx)
2042f768af7SAlan Cox {
2052f768af7SAlan Cox 	int rc = -ENODEV;
2062f768af7SAlan Cox 	int index;
2072f768af7SAlan Cox 	struct mem_ctl_info *mci = NULL;
2082f768af7SAlan Cox 	u8 dramcr;
2092f768af7SAlan Cox 	u32 ecc_on;
2102f768af7SAlan Cox 	u32 reg_sdram;
2112f768af7SAlan Cox 	u32 eapr;
2122f768af7SAlan Cox 	u32 scrub_disabled;
2132f768af7SAlan Cox 	u32 sdram_refresh_rate;
2142f768af7SAlan Cox 	u32 row_high_limit_last = 0;
215749ede57SDave Peterson 	struct r82600_error_info discard;
2162f768af7SAlan Cox 
217537fba28SDave Peterson 	debugf0("%s()\n", __func__);
2182f768af7SAlan Cox 	pci_read_config_byte(pdev, R82600_DRAMC, &dramcr);
2192f768af7SAlan Cox 	pci_read_config_dword(pdev, R82600_EAP, &eapr);
2202f768af7SAlan Cox 	ecc_on = dramcr & BIT(5);
2212f768af7SAlan Cox 	reg_sdram = dramcr & BIT(4);
2222f768af7SAlan Cox 	scrub_disabled = eapr & BIT(31);
2232f768af7SAlan Cox 	sdram_refresh_rate = dramcr & (BIT(0) | BIT(1));
224537fba28SDave Peterson 	debugf2("%s(): sdram refresh rate = %#0x\n", __func__,
225537fba28SDave Peterson 		sdram_refresh_rate);
226537fba28SDave Peterson 	debugf2("%s(): DRAMC register = %#0x\n", __func__, dramcr);
2272f768af7SAlan Cox 	mci = edac_mc_alloc(0, R82600_NR_CSROWS, R82600_NR_CHANS);
2282f768af7SAlan Cox 
2292f768af7SAlan Cox 	if (mci == NULL) {
2302f768af7SAlan Cox 		rc = -ENOMEM;
2312f768af7SAlan Cox 		goto fail;
2322f768af7SAlan Cox 	}
2332f768af7SAlan Cox 
234537fba28SDave Peterson 	debugf0("%s(): mci = %p\n", __func__, mci);
2352f768af7SAlan Cox 	mci->pdev = pdev;
2362f768af7SAlan Cox 	mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_DDR;
2372f768af7SAlan Cox 	mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
238*e7ecd891SDave Peterson 	/* FIXME try to work out if the chip leads have been used for COM2
239*e7ecd891SDave Peterson 	 * instead on this board? [MA6?] MAYBE:
240*e7ecd891SDave Peterson 	 */
2412f768af7SAlan Cox 
2422f768af7SAlan Cox 	/* On the R82600, the pins for memory bits 72:65 - i.e. the   *
2432f768af7SAlan Cox 	 * EC bits are shared with the pins for COM2 (!), so if COM2  *
2442f768af7SAlan Cox 	 * is enabled, we assume COM2 is wired up, and thus no EDAC   *
2452f768af7SAlan Cox 	 * is possible.                                               */
2462f768af7SAlan Cox 	mci->edac_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
247*e7ecd891SDave Peterson 
2482f768af7SAlan Cox 	if (ecc_on) {
2492f768af7SAlan Cox 		if (scrub_disabled)
250537fba28SDave Peterson 			debugf3("%s(): mci = %p - Scrubbing disabled! EAP: "
251537fba28SDave Peterson 				"%#0x\n", __func__, mci, eapr);
2522f768af7SAlan Cox 	} else
2532f768af7SAlan Cox 		mci->edac_cap = EDAC_FLAG_NONE;
2542f768af7SAlan Cox 
255680cbbbbSDave Peterson 	mci->mod_name = EDAC_MOD_STR;
2562f768af7SAlan Cox 	mci->mod_ver = "$Revision: 1.1.2.6 $";
2572f768af7SAlan Cox 	mci->ctl_name = "R82600";
2582f768af7SAlan Cox 	mci->edac_check = r82600_check;
2592f768af7SAlan Cox 	mci->ctl_page_to_phys = NULL;
2602f768af7SAlan Cox 
2612f768af7SAlan Cox 	for (index = 0; index < mci->nr_csrows; index++) {
2622f768af7SAlan Cox 		struct csrow_info *csrow = &mci->csrows[index];
2632f768af7SAlan Cox 		u8 drbar;	/* sDram Row Boundry Address Register */
2642f768af7SAlan Cox 		u32 row_high_limit;
2652f768af7SAlan Cox 		u32 row_base;
2662f768af7SAlan Cox 
2672f768af7SAlan Cox 		/* find the DRAM Chip Select Base address and mask */
2682f768af7SAlan Cox 		pci_read_config_byte(mci->pdev, R82600_DRBA + index, &drbar);
2692f768af7SAlan Cox 
270537fba28SDave Peterson 		debugf1("MC%d: %s() Row=%d DRBA = %#0x\n", mci->mc_idx,
271537fba28SDave Peterson 			__func__, index, drbar);
2722f768af7SAlan Cox 
2732f768af7SAlan Cox 		row_high_limit = ((u32) drbar << 24);
2742f768af7SAlan Cox /*		row_high_limit = ((u32)drbar << 24) | 0xffffffUL; */
2752f768af7SAlan Cox 
276537fba28SDave Peterson 		debugf1("MC%d: %s() Row=%d, Boundry Address=%#0x, Last = "
277537fba28SDave Peterson 			"%#0x \n", mci->mc_idx, __func__, index,
278537fba28SDave Peterson 			row_high_limit, row_high_limit_last);
2792f768af7SAlan Cox 
2802f768af7SAlan Cox 		/* Empty row [p.57] */
2812f768af7SAlan Cox 		if (row_high_limit == row_high_limit_last)
2822f768af7SAlan Cox 			continue;
2832f768af7SAlan Cox 
2842f768af7SAlan Cox 		row_base = row_high_limit_last;
2852f768af7SAlan Cox 		csrow->first_page = row_base >> PAGE_SHIFT;
2862f768af7SAlan Cox 		csrow->last_page = (row_high_limit >> PAGE_SHIFT) - 1;
2872f768af7SAlan Cox 		csrow->nr_pages = csrow->last_page - csrow->first_page + 1;
2882f768af7SAlan Cox 		/* Error address is top 19 bits - so granularity is      *
2892f768af7SAlan Cox 		 * 14 bits                                               */
2902f768af7SAlan Cox 		csrow->grain = 1 << 14;
2912f768af7SAlan Cox 		csrow->mtype = reg_sdram ? MEM_RDDR : MEM_DDR;
2922f768af7SAlan Cox 		/* FIXME - check that this is unknowable with this chipset */
2932f768af7SAlan Cox 		csrow->dtype = DEV_UNKNOWN;
2942f768af7SAlan Cox 
2952f768af7SAlan Cox 		/* Mode is global on 82600 */
2962f768af7SAlan Cox 		csrow->edac_mode = ecc_on ? EDAC_SECDED : EDAC_NONE;
2972f768af7SAlan Cox 		row_high_limit_last = row_high_limit;
2982f768af7SAlan Cox 	}
2992f768af7SAlan Cox 
300749ede57SDave Peterson 	r82600_get_error_info(mci, &discard);  /* clear counters */
3012f768af7SAlan Cox 
3022f768af7SAlan Cox 	if (edac_mc_add_mc(mci)) {
303537fba28SDave Peterson 		debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
3042f768af7SAlan Cox 		goto fail;
3052f768af7SAlan Cox 	}
3062f768af7SAlan Cox 
3072f768af7SAlan Cox 	/* get this far and it's successful */
3082f768af7SAlan Cox 
3092f768af7SAlan Cox 	if (disable_hardware_scrub) {
310537fba28SDave Peterson 		debugf3("%s(): Disabling Hardware Scrub (scrub on error)\n",
311537fba28SDave Peterson 			__func__);
312749ede57SDave Peterson 		pci_write_bits32(mci->pdev, R82600_EAP, BIT(31), BIT(31));
3132f768af7SAlan Cox 	}
3142f768af7SAlan Cox 
315537fba28SDave Peterson 	debugf3("%s(): success\n", __func__);
3162f768af7SAlan Cox 	return 0;
3172f768af7SAlan Cox 
3182f768af7SAlan Cox fail:
3192f768af7SAlan Cox 	if (mci)
3202f768af7SAlan Cox 		edac_mc_free(mci);
3212f768af7SAlan Cox 
3222f768af7SAlan Cox 	return rc;
3232f768af7SAlan Cox }
3242f768af7SAlan Cox 
3252f768af7SAlan Cox /* returns count (>= 0), or negative on error */
3262f768af7SAlan Cox static int __devinit r82600_init_one(struct pci_dev *pdev,
3272f768af7SAlan Cox 		const struct pci_device_id *ent)
3282f768af7SAlan Cox {
329537fba28SDave Peterson 	debugf0("%s()\n", __func__);
3302f768af7SAlan Cox 
3312f768af7SAlan Cox 	/* don't need to call pci_device_enable() */
3322f768af7SAlan Cox 	return r82600_probe1(pdev, ent->driver_data);
3332f768af7SAlan Cox }
3342f768af7SAlan Cox 
3352f768af7SAlan Cox static void __devexit r82600_remove_one(struct pci_dev *pdev)
3362f768af7SAlan Cox {
3372f768af7SAlan Cox 	struct mem_ctl_info *mci;
3382f768af7SAlan Cox 
339537fba28SDave Peterson 	debugf0("%s()\n", __func__);
3402f768af7SAlan Cox 
34118dbc337SDave Peterson 	if ((mci = edac_mc_del_mc(pdev)) == NULL)
34218dbc337SDave Peterson 		return;
34318dbc337SDave Peterson 
3442f768af7SAlan Cox 	edac_mc_free(mci);
3452f768af7SAlan Cox }
3462f768af7SAlan Cox 
3472f768af7SAlan Cox static const struct pci_device_id r82600_pci_tbl[] __devinitdata = {
348*e7ecd891SDave Peterson 	{
349*e7ecd891SDave Peterson 		PCI_DEVICE(PCI_VENDOR_ID_RADISYS, R82600_BRIDGE_ID)
350*e7ecd891SDave Peterson 	},
351*e7ecd891SDave Peterson 	{
352*e7ecd891SDave Peterson 		0,
353*e7ecd891SDave Peterson 	}	/* 0 terminated list. */
3542f768af7SAlan Cox };
3552f768af7SAlan Cox 
3562f768af7SAlan Cox MODULE_DEVICE_TABLE(pci, r82600_pci_tbl);
3572f768af7SAlan Cox 
3582f768af7SAlan Cox static struct pci_driver r82600_driver = {
359680cbbbbSDave Peterson 	.name = EDAC_MOD_STR,
3602f768af7SAlan Cox 	.probe = r82600_init_one,
3612f768af7SAlan Cox 	.remove = __devexit_p(r82600_remove_one),
3622f768af7SAlan Cox 	.id_table = r82600_pci_tbl,
3632f768af7SAlan Cox };
3642f768af7SAlan Cox 
365da9bb1d2SAlan Cox static int __init r82600_init(void)
3662f768af7SAlan Cox {
3672f768af7SAlan Cox 	return pci_register_driver(&r82600_driver);
3682f768af7SAlan Cox }
3692f768af7SAlan Cox 
3702f768af7SAlan Cox static void __exit r82600_exit(void)
3712f768af7SAlan Cox {
3722f768af7SAlan Cox 	pci_unregister_driver(&r82600_driver);
3732f768af7SAlan Cox }
3742f768af7SAlan Cox 
3752f768af7SAlan Cox module_init(r82600_init);
3762f768af7SAlan Cox module_exit(r82600_exit);
3772f768af7SAlan Cox 
3782f768af7SAlan Cox MODULE_LICENSE("GPL");
3792f768af7SAlan Cox MODULE_AUTHOR("Tim Small <tim@buttersideup.com> - WPAD Ltd. "
3802f768af7SAlan Cox 	"on behalf of EADS Astrium");
3812f768af7SAlan Cox MODULE_DESCRIPTION("MC support for Radisys 82600 memory controllers");
3822f768af7SAlan Cox 
3832f768af7SAlan Cox module_param(disable_hardware_scrub, bool, 0644);
3842f768af7SAlan Cox MODULE_PARM_DESC(disable_hardware_scrub,
3852f768af7SAlan Cox 		 "If set, disable the chipset's automatic scrub for CEs");
386