xref: /openbmc/linux/drivers/edac/r82600_edac.c (revision cddbfcacf02dc2d5b074fc2717358a7529a190db)
12f768af7SAlan Cox /*
22f768af7SAlan Cox  * Radisys 82600 Embedded chipset Memory Controller kernel module
32f768af7SAlan Cox  * (C) 2005 EADS Astrium
42f768af7SAlan Cox  * This file may be distributed under the terms of the
52f768af7SAlan Cox  * GNU General Public License.
62f768af7SAlan Cox  *
72f768af7SAlan Cox  * Written by Tim Small <tim@buttersideup.com>, based on work by Thayne
82f768af7SAlan Cox  * Harbaugh, Dan Hollis <goemon at anime dot net> and others.
92f768af7SAlan Cox  *
102f768af7SAlan Cox  * $Id: edac_r82600.c,v 1.1.2.6 2005/10/05 00:43:44 dsp_llnl Exp $
112f768af7SAlan Cox  *
122f768af7SAlan Cox  * Written with reference to 82600 High Integration Dual PCI System
132f768af7SAlan Cox  * Controller Data Book:
14c4192705SDave Jiang  * www.radisys.com/files/support_downloads/007-01277-0002.82600DataBook.pdf
152f768af7SAlan Cox  * references to this document given in []
162f768af7SAlan Cox  */
172f768af7SAlan Cox 
182f768af7SAlan Cox #include <linux/module.h>
192f768af7SAlan Cox #include <linux/init.h>
202f768af7SAlan Cox #include <linux/pci.h>
212f768af7SAlan Cox #include <linux/pci_ids.h>
222f768af7SAlan Cox #include <linux/slab.h>
2320bcb7a8SDouglas Thompson #include "edac_core.h"
242f768af7SAlan Cox 
2520bcb7a8SDouglas Thompson #define R82600_REVISION	" Ver: 2.0.2 " __DATE__
26929a40ecSDoug Thompson #define EDAC_MOD_STR	"r82600_edac"
2737f04581SDoug Thompson 
28537fba28SDave Peterson #define r82600_printk(level, fmt, arg...) \
29537fba28SDave Peterson 	edac_printk(level, "r82600", fmt, ##arg)
30537fba28SDave Peterson 
31537fba28SDave Peterson #define r82600_mc_printk(mci, level, fmt, arg...) \
32537fba28SDave Peterson 	edac_mc_chipset_printk(mci, level, "r82600", fmt, ##arg)
33537fba28SDave Peterson 
342f768af7SAlan Cox /* Radisys say "The 82600 integrates a main memory SDRAM controller that
352f768af7SAlan Cox  * supports up to four banks of memory. The four banks can support a mix of
362f768af7SAlan Cox  * sizes of 64 bit wide (72 bits with ECC) Synchronous DRAM (SDRAM) DIMMs,
372f768af7SAlan Cox  * each of which can be any size from 16MB to 512MB. Both registered (control
382f768af7SAlan Cox  * signals buffered) and unbuffered DIMM types are supported. Mixing of
392f768af7SAlan Cox  * registered and unbuffered DIMMs as well as mixing of ECC and non-ECC DIMMs
402f768af7SAlan Cox  * is not allowed. The 82600 SDRAM interface operates at the same frequency as
412f768af7SAlan Cox  * the CPU bus, 66MHz, 100MHz or 133MHz."
422f768af7SAlan Cox  */
432f768af7SAlan Cox 
442f768af7SAlan Cox #define R82600_NR_CSROWS 4
452f768af7SAlan Cox #define R82600_NR_CHANS  1
462f768af7SAlan Cox #define R82600_NR_DIMMS  4
472f768af7SAlan Cox 
482f768af7SAlan Cox #define R82600_BRIDGE_ID  0x8200
492f768af7SAlan Cox 
502f768af7SAlan Cox /* Radisys 82600 register addresses - device 0 function 0 - PCI bridge */
512f768af7SAlan Cox #define R82600_DRAMC	0x57	/* Various SDRAM related control bits
522f768af7SAlan Cox 				 * all bits are R/W
532f768af7SAlan Cox 				 *
542f768af7SAlan Cox 				 * 7    SDRAM ISA Hole Enable
552f768af7SAlan Cox 				 * 6    Flash Page Mode Enable
562f768af7SAlan Cox 				 * 5    ECC Enable: 1=ECC 0=noECC
572f768af7SAlan Cox 				 * 4    DRAM DIMM Type: 1=
582f768af7SAlan Cox 				 * 3    BIOS Alias Disable
592f768af7SAlan Cox 				 * 2    SDRAM BIOS Flash Write Enable
602f768af7SAlan Cox 				 * 1:0  SDRAM Refresh Rate: 00=Disabled
612f768af7SAlan Cox 				 *          01=7.8usec (256Mbit SDRAMs)
622f768af7SAlan Cox 				 *          10=15.6us 11=125usec
632f768af7SAlan Cox 				 */
642f768af7SAlan Cox 
652f768af7SAlan Cox #define R82600_SDRAMC	0x76	/* "SDRAM Control Register"
662f768af7SAlan Cox 				 * More SDRAM related control bits
672f768af7SAlan Cox 				 * all bits are R/W
682f768af7SAlan Cox 				 *
692f768af7SAlan Cox 				 * 15:8 Reserved.
702f768af7SAlan Cox 				 *
712f768af7SAlan Cox 				 * 7:5  Special SDRAM Mode Select
722f768af7SAlan Cox 				 *
732f768af7SAlan Cox 				 * 4    Force ECC
742f768af7SAlan Cox 				 *
752f768af7SAlan Cox 				 *        1=Drive ECC bits to 0 during
762f768af7SAlan Cox 				 *          write cycles (i.e. ECC test mode)
772f768af7SAlan Cox 				 *
782f768af7SAlan Cox 				 *        0=Normal ECC functioning
792f768af7SAlan Cox 				 *
802f768af7SAlan Cox 				 * 3    Enhanced Paging Enable
812f768af7SAlan Cox 				 *
822f768af7SAlan Cox 				 * 2    CAS# Latency 0=3clks 1=2clks
832f768af7SAlan Cox 				 *
842f768af7SAlan Cox 				 * 1    RAS# to CAS# Delay 0=3 1=2
852f768af7SAlan Cox 				 *
862f768af7SAlan Cox 				 * 0    RAS# Precharge     0=3 1=2
872f768af7SAlan Cox 				 */
882f768af7SAlan Cox 
892f768af7SAlan Cox #define R82600_EAP	0x80	/* ECC Error Address Pointer Register
902f768af7SAlan Cox 				 *
912f768af7SAlan Cox 				 * 31    Disable Hardware Scrubbing (RW)
922f768af7SAlan Cox 				 *        0=Scrub on corrected read
932f768af7SAlan Cox 				 *        1=Don't scrub on corrected read
942f768af7SAlan Cox 				 *
952f768af7SAlan Cox 				 * 30:12 Error Address Pointer (RO)
962f768af7SAlan Cox 				 *        Upper 19 bits of error address
972f768af7SAlan Cox 				 *
982f768af7SAlan Cox 				 * 11:4  Syndrome Bits (RO)
992f768af7SAlan Cox 				 *
1002f768af7SAlan Cox 				 * 3     BSERR# on multibit error (RW)
1012f768af7SAlan Cox 				 *        1=enable 0=disable
1022f768af7SAlan Cox 				 *
1032f768af7SAlan Cox 				 * 2     NMI on Single Bit Eror (RW)
1042f768af7SAlan Cox 				 *        1=NMI triggered by SBE n.b. other
1052f768af7SAlan Cox 				 *          prerequeists
1062f768af7SAlan Cox 				 *        0=NMI not triggered
1072f768af7SAlan Cox 				 *
1082f768af7SAlan Cox 				 * 1     MBE (R/WC)
1092f768af7SAlan Cox 				 *        read 1=MBE at EAP (see above)
1102f768af7SAlan Cox 				 *        read 0=no MBE, or SBE occurred first
1112f768af7SAlan Cox 				 *        write 1=Clear MBE status (must also
1122f768af7SAlan Cox 				 *          clear SBE)
1132f768af7SAlan Cox 				 *        write 0=NOP
1142f768af7SAlan Cox 				 *
1152f768af7SAlan Cox 				 * 1     SBE (R/WC)
1162f768af7SAlan Cox 				 *        read 1=SBE at EAP (see above)
1172f768af7SAlan Cox 				 *        read 0=no SBE, or MBE occurred first
1182f768af7SAlan Cox 				 *        write 1=Clear SBE status (must also
1192f768af7SAlan Cox 				 *          clear MBE)
1202f768af7SAlan Cox 				 *        write 0=NOP
1212f768af7SAlan Cox 				 */
1222f768af7SAlan Cox 
1232f768af7SAlan Cox #define R82600_DRBA	0x60	/* + 0x60..0x63 SDRAM Row Boundry Address
1242f768af7SAlan Cox 				 *  Registers
1252f768af7SAlan Cox 				 *
1262f768af7SAlan Cox 				 * 7:0  Address lines 30:24 - upper limit of
1272f768af7SAlan Cox 				 * each row [p57]
1282f768af7SAlan Cox 				 */
1292f768af7SAlan Cox 
1302f768af7SAlan Cox struct r82600_error_info {
1312f768af7SAlan Cox 	u32 eapr;
1322f768af7SAlan Cox };
1332f768af7SAlan Cox 
1342f768af7SAlan Cox static unsigned int disable_hardware_scrub = 0;
1352f768af7SAlan Cox 
1362f768af7SAlan Cox static void r82600_get_error_info(struct mem_ctl_info *mci,
1372f768af7SAlan Cox 				  struct r82600_error_info *info)
1382f768af7SAlan Cox {
13937f04581SDoug Thompson 	struct pci_dev *pdev;
14037f04581SDoug Thompson 
14137f04581SDoug Thompson 	pdev = to_pci_dev(mci->dev);
14237f04581SDoug Thompson 	pci_read_config_dword(pdev, R82600_EAP, &info->eapr);
1432f768af7SAlan Cox 
1442f768af7SAlan Cox 	if (info->eapr & BIT(0))
1452f768af7SAlan Cox 		/* Clear error to allow next error to be reported [p.62] */
14637f04581SDoug Thompson 		pci_write_bits32(pdev, R82600_EAP,
1472f768af7SAlan Cox 				 ((u32) BIT(0) & (u32) BIT(1)),
1482f768af7SAlan Cox 				 ((u32) BIT(0) & (u32) BIT(1)));
1492f768af7SAlan Cox 
1502f768af7SAlan Cox 	if (info->eapr & BIT(1))
1512f768af7SAlan Cox 		/* Clear error to allow next error to be reported [p.62] */
15237f04581SDoug Thompson 		pci_write_bits32(pdev, R82600_EAP,
1532f768af7SAlan Cox 				 ((u32) BIT(0) & (u32) BIT(1)),
1542f768af7SAlan Cox 				 ((u32) BIT(0) & (u32) BIT(1)));
1552f768af7SAlan Cox }
1562f768af7SAlan Cox 
1572f768af7SAlan Cox static int r82600_process_error_info(struct mem_ctl_info *mci,
158*cddbfcacSDouglas Thompson 				     struct r82600_error_info *info,
159*cddbfcacSDouglas Thompson 				     int handle_errors)
1602f768af7SAlan Cox {
1612f768af7SAlan Cox 	int error_found;
1622f768af7SAlan Cox 	u32 eapaddr, page;
1632f768af7SAlan Cox 	u32 syndrome;
1642f768af7SAlan Cox 
1652f768af7SAlan Cox 	error_found = 0;
1662f768af7SAlan Cox 
1672f768af7SAlan Cox 	/* bits 30:12 store the upper 19 bits of the 32 bit error address */
1682f768af7SAlan Cox 	eapaddr = ((info->eapr >> 12) & 0x7FFF) << 13;
1692f768af7SAlan Cox 	/* Syndrome in bits 11:4 [p.62]       */
1702f768af7SAlan Cox 	syndrome = (info->eapr >> 4) & 0xFF;
1712f768af7SAlan Cox 
1722f768af7SAlan Cox 	/* the R82600 reports at less than page *
1732f768af7SAlan Cox 	 * granularity (upper 19 bits only)     */
1742f768af7SAlan Cox 	page = eapaddr >> PAGE_SHIFT;
1752f768af7SAlan Cox 
1762f768af7SAlan Cox 	if (info->eapr & BIT(0)) {	/* CE? */
1772f768af7SAlan Cox 		error_found = 1;
1782f768af7SAlan Cox 
1792f768af7SAlan Cox 		if (handle_errors)
180e7ecd891SDave Peterson 			edac_mc_handle_ce(mci, page, 0,	/* not avail */
181*cddbfcacSDouglas Thompson 					  syndrome, edac_mc_find_csrow_by_page(mci, page), 0,	/* channel */
1822f768af7SAlan Cox 					  mci->ctl_name);
1832f768af7SAlan Cox 	}
1842f768af7SAlan Cox 
1852f768af7SAlan Cox 	if (info->eapr & BIT(1)) {	/* UE? */
1862f768af7SAlan Cox 		error_found = 1;
1872f768af7SAlan Cox 
1882f768af7SAlan Cox 		if (handle_errors)
1892f768af7SAlan Cox 			/* 82600 doesn't give enough info */
1902f768af7SAlan Cox 			edac_mc_handle_ue(mci, page, 0,
1912f768af7SAlan Cox 					  edac_mc_find_csrow_by_page(mci, page),
1922f768af7SAlan Cox 					  mci->ctl_name);
1932f768af7SAlan Cox 	}
1942f768af7SAlan Cox 
1952f768af7SAlan Cox 	return error_found;
1962f768af7SAlan Cox }
1972f768af7SAlan Cox 
1982f768af7SAlan Cox static void r82600_check(struct mem_ctl_info *mci)
1992f768af7SAlan Cox {
2002f768af7SAlan Cox 	struct r82600_error_info info;
2012f768af7SAlan Cox 
202537fba28SDave Peterson 	debugf1("MC%d: %s()\n", mci->mc_idx, __func__);
2032f768af7SAlan Cox 	r82600_get_error_info(mci, &info);
2042f768af7SAlan Cox 	r82600_process_error_info(mci, &info, 1);
2052f768af7SAlan Cox }
2062f768af7SAlan Cox 
20713189525SDoug Thompson static inline int ecc_enabled(u8 dramcr)
20813189525SDoug Thompson {
20913189525SDoug Thompson 	return dramcr & BIT(5);
21013189525SDoug Thompson }
21113189525SDoug Thompson 
21213189525SDoug Thompson static void r82600_init_csrows(struct mem_ctl_info *mci, struct pci_dev *pdev,
21313189525SDoug Thompson 			       u8 dramcr)
21413189525SDoug Thompson {
21513189525SDoug Thompson 	struct csrow_info *csrow;
21613189525SDoug Thompson 	int index;
21713189525SDoug Thompson 	u8 drbar;		/* SDRAM Row Boundry Address Register */
21813189525SDoug Thompson 	u32 row_high_limit, row_high_limit_last;
21913189525SDoug Thompson 	u32 reg_sdram, ecc_on, row_base;
22013189525SDoug Thompson 
22113189525SDoug Thompson 	ecc_on = ecc_enabled(dramcr);
22213189525SDoug Thompson 	reg_sdram = dramcr & BIT(4);
22313189525SDoug Thompson 	row_high_limit_last = 0;
22413189525SDoug Thompson 
22513189525SDoug Thompson 	for (index = 0; index < mci->nr_csrows; index++) {
22613189525SDoug Thompson 		csrow = &mci->csrows[index];
22713189525SDoug Thompson 
22813189525SDoug Thompson 		/* find the DRAM Chip Select Base address and mask */
22913189525SDoug Thompson 		pci_read_config_byte(pdev, R82600_DRBA + index, &drbar);
23013189525SDoug Thompson 
23113189525SDoug Thompson 		debugf1("%s() Row=%d DRBA = %#0x\n", __func__, index, drbar);
23213189525SDoug Thompson 
23313189525SDoug Thompson 		row_high_limit = ((u32) drbar << 24);
23413189525SDoug Thompson /*		row_high_limit = ((u32)drbar << 24) | 0xffffffUL; */
23513189525SDoug Thompson 
23613189525SDoug Thompson 		debugf1("%s() Row=%d, Boundry Address=%#0x, Last = %#0x\n",
23713189525SDoug Thompson 			__func__, index, row_high_limit, row_high_limit_last);
23813189525SDoug Thompson 
23913189525SDoug Thompson 		/* Empty row [p.57] */
24013189525SDoug Thompson 		if (row_high_limit == row_high_limit_last)
24113189525SDoug Thompson 			continue;
24213189525SDoug Thompson 
24313189525SDoug Thompson 		row_base = row_high_limit_last;
24413189525SDoug Thompson 
24513189525SDoug Thompson 		csrow->first_page = row_base >> PAGE_SHIFT;
24613189525SDoug Thompson 		csrow->last_page = (row_high_limit >> PAGE_SHIFT) - 1;
24713189525SDoug Thompson 		csrow->nr_pages = csrow->last_page - csrow->first_page + 1;
24813189525SDoug Thompson 		/* Error address is top 19 bits - so granularity is      *
24913189525SDoug Thompson 		 * 14 bits                                               */
25013189525SDoug Thompson 		csrow->grain = 1 << 14;
25113189525SDoug Thompson 		csrow->mtype = reg_sdram ? MEM_RDDR : MEM_DDR;
25213189525SDoug Thompson 		/* FIXME - check that this is unknowable with this chipset */
25313189525SDoug Thompson 		csrow->dtype = DEV_UNKNOWN;
25413189525SDoug Thompson 
25513189525SDoug Thompson 		/* Mode is global on 82600 */
25613189525SDoug Thompson 		csrow->edac_mode = ecc_on ? EDAC_SECDED : EDAC_NONE;
25713189525SDoug Thompson 		row_high_limit_last = row_high_limit;
25813189525SDoug Thompson 	}
25913189525SDoug Thompson }
26013189525SDoug Thompson 
2612f768af7SAlan Cox static int r82600_probe1(struct pci_dev *pdev, int dev_idx)
2622f768af7SAlan Cox {
26313189525SDoug Thompson 	struct mem_ctl_info *mci;
2642f768af7SAlan Cox 	u8 dramcr;
2652f768af7SAlan Cox 	u32 eapr;
2662f768af7SAlan Cox 	u32 scrub_disabled;
2672f768af7SAlan Cox 	u32 sdram_refresh_rate;
268749ede57SDave Peterson 	struct r82600_error_info discard;
2692f768af7SAlan Cox 
270537fba28SDave Peterson 	debugf0("%s()\n", __func__);
2712f768af7SAlan Cox 	pci_read_config_byte(pdev, R82600_DRAMC, &dramcr);
2722f768af7SAlan Cox 	pci_read_config_dword(pdev, R82600_EAP, &eapr);
2732f768af7SAlan Cox 	scrub_disabled = eapr & BIT(31);
2742f768af7SAlan Cox 	sdram_refresh_rate = dramcr & (BIT(0) | BIT(1));
275537fba28SDave Peterson 	debugf2("%s(): sdram refresh rate = %#0x\n", __func__,
276537fba28SDave Peterson 		sdram_refresh_rate);
277537fba28SDave Peterson 	debugf2("%s(): DRAMC register = %#0x\n", __func__, dramcr);
2782f768af7SAlan Cox 	mci = edac_mc_alloc(0, R82600_NR_CSROWS, R82600_NR_CHANS);
2792f768af7SAlan Cox 
28013189525SDoug Thompson 	if (mci == NULL)
28113189525SDoug Thompson 		return -ENOMEM;
2822f768af7SAlan Cox 
283537fba28SDave Peterson 	debugf0("%s(): mci = %p\n", __func__, mci);
28437f04581SDoug Thompson 	mci->dev = &pdev->dev;
2852f768af7SAlan Cox 	mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_DDR;
2862f768af7SAlan Cox 	mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
287e7ecd891SDave Peterson 	/* FIXME try to work out if the chip leads have been used for COM2
288e7ecd891SDave Peterson 	 * instead on this board? [MA6?] MAYBE:
289e7ecd891SDave Peterson 	 */
2902f768af7SAlan Cox 
2912f768af7SAlan Cox 	/* On the R82600, the pins for memory bits 72:65 - i.e. the   *
2922f768af7SAlan Cox 	 * EC bits are shared with the pins for COM2 (!), so if COM2  *
2932f768af7SAlan Cox 	 * is enabled, we assume COM2 is wired up, and thus no EDAC   *
2942f768af7SAlan Cox 	 * is possible.                                               */
2952f768af7SAlan Cox 	mci->edac_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
296e7ecd891SDave Peterson 
29713189525SDoug Thompson 	if (ecc_enabled(dramcr)) {
2982f768af7SAlan Cox 		if (scrub_disabled)
299537fba28SDave Peterson 			debugf3("%s(): mci = %p - Scrubbing disabled! EAP: "
300537fba28SDave Peterson 				"%#0x\n", __func__, mci, eapr);
3012f768af7SAlan Cox 	} else
3022f768af7SAlan Cox 		mci->edac_cap = EDAC_FLAG_NONE;
3032f768af7SAlan Cox 
304680cbbbbSDave Peterson 	mci->mod_name = EDAC_MOD_STR;
30537f04581SDoug Thompson 	mci->mod_ver = R82600_REVISION;
3062f768af7SAlan Cox 	mci->ctl_name = "R82600";
307c4192705SDave Jiang 	mci->dev_name = pci_name(pdev);
3082f768af7SAlan Cox 	mci->edac_check = r82600_check;
3092f768af7SAlan Cox 	mci->ctl_page_to_phys = NULL;
31013189525SDoug Thompson 	r82600_init_csrows(mci, pdev, dramcr);
311749ede57SDave Peterson 	r82600_get_error_info(mci, &discard);	/* clear counters */
3122f768af7SAlan Cox 
3132d7bbb91SDoug Thompson 	/* Here we assume that we will never see multiple instances of this
3142d7bbb91SDoug Thompson 	 * type of memory controller.  The ID is therefore hardcoded to 0.
3152d7bbb91SDoug Thompson 	 */
3162d7bbb91SDoug Thompson 	if (edac_mc_add_mc(mci, 0)) {
317537fba28SDave Peterson 		debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
3182f768af7SAlan Cox 		goto fail;
3192f768af7SAlan Cox 	}
3202f768af7SAlan Cox 
3212f768af7SAlan Cox 	/* get this far and it's successful */
3222f768af7SAlan Cox 
3232f768af7SAlan Cox 	if (disable_hardware_scrub) {
324537fba28SDave Peterson 		debugf3("%s(): Disabling Hardware Scrub (scrub on error)\n",
325537fba28SDave Peterson 			__func__);
32637f04581SDoug Thompson 		pci_write_bits32(pdev, R82600_EAP, BIT(31), BIT(31));
3272f768af7SAlan Cox 	}
3282f768af7SAlan Cox 
329537fba28SDave Peterson 	debugf3("%s(): success\n", __func__);
3302f768af7SAlan Cox 	return 0;
3312f768af7SAlan Cox 
3322f768af7SAlan Cox       fail:
3332f768af7SAlan Cox 	edac_mc_free(mci);
33413189525SDoug Thompson 	return -ENODEV;
3352f768af7SAlan Cox }
3362f768af7SAlan Cox 
3372f768af7SAlan Cox /* returns count (>= 0), or negative on error */
3382f768af7SAlan Cox static int __devinit r82600_init_one(struct pci_dev *pdev,
3392f768af7SAlan Cox 				     const struct pci_device_id *ent)
3402f768af7SAlan Cox {
341537fba28SDave Peterson 	debugf0("%s()\n", __func__);
3422f768af7SAlan Cox 
3432f768af7SAlan Cox 	/* don't need to call pci_device_enable() */
3442f768af7SAlan Cox 	return r82600_probe1(pdev, ent->driver_data);
3452f768af7SAlan Cox }
3462f768af7SAlan Cox 
3472f768af7SAlan Cox static void __devexit r82600_remove_one(struct pci_dev *pdev)
3482f768af7SAlan Cox {
3492f768af7SAlan Cox 	struct mem_ctl_info *mci;
3502f768af7SAlan Cox 
351537fba28SDave Peterson 	debugf0("%s()\n", __func__);
3522f768af7SAlan Cox 
35337f04581SDoug Thompson 	if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
35418dbc337SDave Peterson 		return;
35518dbc337SDave Peterson 
3562f768af7SAlan Cox 	edac_mc_free(mci);
3572f768af7SAlan Cox }
3582f768af7SAlan Cox 
3592f768af7SAlan Cox static const struct pci_device_id r82600_pci_tbl[] __devinitdata = {
360e7ecd891SDave Peterson 	{
361e7ecd891SDave Peterson 	 PCI_DEVICE(PCI_VENDOR_ID_RADISYS, R82600_BRIDGE_ID)
362e7ecd891SDave Peterson 	 },
363e7ecd891SDave Peterson 	{
364e7ecd891SDave Peterson 	 0,
365e7ecd891SDave Peterson 	 }			/* 0 terminated list. */
3662f768af7SAlan Cox };
3672f768af7SAlan Cox 
3682f768af7SAlan Cox MODULE_DEVICE_TABLE(pci, r82600_pci_tbl);
3692f768af7SAlan Cox 
3702f768af7SAlan Cox static struct pci_driver r82600_driver = {
371680cbbbbSDave Peterson 	.name = EDAC_MOD_STR,
3722f768af7SAlan Cox 	.probe = r82600_init_one,
3732f768af7SAlan Cox 	.remove = __devexit_p(r82600_remove_one),
3742f768af7SAlan Cox 	.id_table = r82600_pci_tbl,
3752f768af7SAlan Cox };
3762f768af7SAlan Cox 
377da9bb1d2SAlan Cox static int __init r82600_init(void)
3782f768af7SAlan Cox {
3792f768af7SAlan Cox 	return pci_register_driver(&r82600_driver);
3802f768af7SAlan Cox }
3812f768af7SAlan Cox 
3822f768af7SAlan Cox static void __exit r82600_exit(void)
3832f768af7SAlan Cox {
3842f768af7SAlan Cox 	pci_unregister_driver(&r82600_driver);
3852f768af7SAlan Cox }
3862f768af7SAlan Cox 
3872f768af7SAlan Cox module_init(r82600_init);
3882f768af7SAlan Cox module_exit(r82600_exit);
3892f768af7SAlan Cox 
3902f768af7SAlan Cox MODULE_LICENSE("GPL");
3912f768af7SAlan Cox MODULE_AUTHOR("Tim Small <tim@buttersideup.com> - WPAD Ltd. "
3922f768af7SAlan Cox 	      "on behalf of EADS Astrium");
3932f768af7SAlan Cox MODULE_DESCRIPTION("MC support for Radisys 82600 memory controllers");
3942f768af7SAlan Cox 
3952f768af7SAlan Cox module_param(disable_hardware_scrub, bool, 0644);
3962f768af7SAlan Cox MODULE_PARM_DESC(disable_hardware_scrub,
3972f768af7SAlan Cox 		 "If set, disable the chipset's automatic scrub for CEs");
398