11088750dSLei Wang // SPDX-License-Identifier: GPL-2.0
21088750dSLei Wang
31088750dSLei Wang /*
41088750dSLei Wang * EDAC driver for DMC-520 memory controller.
51088750dSLei Wang *
61088750dSLei Wang * The driver supports 10 interrupt lines,
71088750dSLei Wang * though only dram_ecc_errc and dram_ecc_errd are currently handled.
81088750dSLei Wang *
91088750dSLei Wang * Authors: Rui Zhao <ruizhao@microsoft.com>
101088750dSLei Wang * Lei Wang <lewan@microsoft.com>
111088750dSLei Wang * Shiping Ji <shji@microsoft.com>
121088750dSLei Wang */
131088750dSLei Wang
141088750dSLei Wang #include <linux/bitfield.h>
151088750dSLei Wang #include <linux/edac.h>
161088750dSLei Wang #include <linux/interrupt.h>
171088750dSLei Wang #include <linux/io.h>
181088750dSLei Wang #include <linux/module.h>
191088750dSLei Wang #include <linux/of.h>
201088750dSLei Wang #include <linux/platform_device.h>
211088750dSLei Wang #include <linux/slab.h>
221088750dSLei Wang #include <linux/spinlock.h>
231088750dSLei Wang #include "edac_mc.h"
241088750dSLei Wang
251088750dSLei Wang /* DMC-520 registers */
261088750dSLei Wang #define REG_OFFSET_FEATURE_CONFIG 0x130
271088750dSLei Wang #define REG_OFFSET_ECC_ERRC_COUNT_31_00 0x158
281088750dSLei Wang #define REG_OFFSET_ECC_ERRC_COUNT_63_32 0x15C
291088750dSLei Wang #define REG_OFFSET_ECC_ERRD_COUNT_31_00 0x160
301088750dSLei Wang #define REG_OFFSET_ECC_ERRD_COUNT_63_32 0x164
311088750dSLei Wang #define REG_OFFSET_INTERRUPT_CONTROL 0x500
321088750dSLei Wang #define REG_OFFSET_INTERRUPT_CLR 0x508
331088750dSLei Wang #define REG_OFFSET_INTERRUPT_STATUS 0x510
341088750dSLei Wang #define REG_OFFSET_DRAM_ECC_ERRC_INT_INFO_31_00 0x528
351088750dSLei Wang #define REG_OFFSET_DRAM_ECC_ERRC_INT_INFO_63_32 0x52C
361088750dSLei Wang #define REG_OFFSET_DRAM_ECC_ERRD_INT_INFO_31_00 0x530
371088750dSLei Wang #define REG_OFFSET_DRAM_ECC_ERRD_INT_INFO_63_32 0x534
381088750dSLei Wang #define REG_OFFSET_ADDRESS_CONTROL_NOW 0x1010
391088750dSLei Wang #define REG_OFFSET_MEMORY_TYPE_NOW 0x1128
401088750dSLei Wang #define REG_OFFSET_SCRUB_CONTROL0_NOW 0x1170
411088750dSLei Wang #define REG_OFFSET_FORMAT_CONTROL 0x18
421088750dSLei Wang
431088750dSLei Wang /* DMC-520 types, masks and bitfields */
441088750dSLei Wang #define RAM_ECC_INT_CE_BIT BIT(0)
451088750dSLei Wang #define RAM_ECC_INT_UE_BIT BIT(1)
461088750dSLei Wang #define DRAM_ECC_INT_CE_BIT BIT(2)
471088750dSLei Wang #define DRAM_ECC_INT_UE_BIT BIT(3)
481088750dSLei Wang #define FAILED_ACCESS_INT_BIT BIT(4)
491088750dSLei Wang #define FAILED_PROG_INT_BIT BIT(5)
501088750dSLei Wang #define LINK_ERR_INT_BIT BIT(6)
511088750dSLei Wang #define TEMPERATURE_EVENT_INT_BIT BIT(7)
521088750dSLei Wang #define ARCH_FSM_INT_BIT BIT(8)
531088750dSLei Wang #define PHY_REQUEST_INT_BIT BIT(9)
541088750dSLei Wang #define MEMORY_WIDTH_MASK GENMASK(1, 0)
551088750dSLei Wang #define SCRUB_TRIGGER0_NEXT_MASK GENMASK(1, 0)
561088750dSLei Wang #define REG_FIELD_DRAM_ECC_ENABLED GENMASK(1, 0)
571088750dSLei Wang #define REG_FIELD_MEMORY_TYPE GENMASK(2, 0)
581088750dSLei Wang #define REG_FIELD_DEVICE_WIDTH GENMASK(9, 8)
591088750dSLei Wang #define REG_FIELD_ADDRESS_CONTROL_COL GENMASK(2, 0)
601088750dSLei Wang #define REG_FIELD_ADDRESS_CONTROL_ROW GENMASK(10, 8)
611088750dSLei Wang #define REG_FIELD_ADDRESS_CONTROL_BANK GENMASK(18, 16)
621088750dSLei Wang #define REG_FIELD_ADDRESS_CONTROL_RANK GENMASK(25, 24)
631088750dSLei Wang #define REG_FIELD_ERR_INFO_LOW_VALID BIT(0)
641088750dSLei Wang #define REG_FIELD_ERR_INFO_LOW_COL GENMASK(10, 1)
651088750dSLei Wang #define REG_FIELD_ERR_INFO_LOW_ROW GENMASK(28, 11)
661088750dSLei Wang #define REG_FIELD_ERR_INFO_LOW_RANK GENMASK(31, 29)
671088750dSLei Wang #define REG_FIELD_ERR_INFO_HIGH_BANK GENMASK(3, 0)
681088750dSLei Wang #define REG_FIELD_ERR_INFO_HIGH_VALID BIT(31)
691088750dSLei Wang
701088750dSLei Wang #define DRAM_ADDRESS_CONTROL_MIN_COL_BITS 8
711088750dSLei Wang #define DRAM_ADDRESS_CONTROL_MIN_ROW_BITS 11
721088750dSLei Wang
731088750dSLei Wang #define DMC520_SCRUB_TRIGGER_ERR_DETECT 2
741088750dSLei Wang #define DMC520_SCRUB_TRIGGER_IDLE 3
751088750dSLei Wang
761088750dSLei Wang /* Driver settings */
771088750dSLei Wang /*
781088750dSLei Wang * The max-length message would be: "rank:7 bank:15 row:262143 col:1023".
791088750dSLei Wang * Max length is 34. Using a 40-size buffer is enough.
801088750dSLei Wang */
811088750dSLei Wang #define DMC520_MSG_BUF_SIZE 40
821088750dSLei Wang #define EDAC_MOD_NAME "dmc520-edac"
831088750dSLei Wang #define EDAC_CTL_NAME "dmc520"
841088750dSLei Wang
851088750dSLei Wang /* the data bus width for the attached memory chips. */
861088750dSLei Wang enum dmc520_mem_width {
871088750dSLei Wang MEM_WIDTH_X32 = 2,
881088750dSLei Wang MEM_WIDTH_X64 = 3
891088750dSLei Wang };
901088750dSLei Wang
911088750dSLei Wang /* memory type */
921088750dSLei Wang enum dmc520_mem_type {
931088750dSLei Wang MEM_TYPE_DDR3 = 1,
941088750dSLei Wang MEM_TYPE_DDR4 = 2
951088750dSLei Wang };
961088750dSLei Wang
971088750dSLei Wang /* memory device width */
981088750dSLei Wang enum dmc520_dev_width {
991088750dSLei Wang DEV_WIDTH_X4 = 0,
1001088750dSLei Wang DEV_WIDTH_X8 = 1,
1011088750dSLei Wang DEV_WIDTH_X16 = 2
1021088750dSLei Wang };
1031088750dSLei Wang
1041088750dSLei Wang struct ecc_error_info {
1051088750dSLei Wang u32 col;
1061088750dSLei Wang u32 row;
1071088750dSLei Wang u32 bank;
1081088750dSLei Wang u32 rank;
1091088750dSLei Wang };
1101088750dSLei Wang
1111088750dSLei Wang /* The interrupt config */
1121088750dSLei Wang struct dmc520_irq_config {
1131088750dSLei Wang char *name;
1141088750dSLei Wang int mask;
1151088750dSLei Wang };
1161088750dSLei Wang
1171088750dSLei Wang /* The interrupt mappings */
1181088750dSLei Wang static struct dmc520_irq_config dmc520_irq_configs[] = {
1191088750dSLei Wang {
1201088750dSLei Wang .name = "ram_ecc_errc",
1211088750dSLei Wang .mask = RAM_ECC_INT_CE_BIT
1221088750dSLei Wang },
1231088750dSLei Wang {
1241088750dSLei Wang .name = "ram_ecc_errd",
1251088750dSLei Wang .mask = RAM_ECC_INT_UE_BIT
1261088750dSLei Wang },
1271088750dSLei Wang {
1281088750dSLei Wang .name = "dram_ecc_errc",
1291088750dSLei Wang .mask = DRAM_ECC_INT_CE_BIT
1301088750dSLei Wang },
1311088750dSLei Wang {
1321088750dSLei Wang .name = "dram_ecc_errd",
1331088750dSLei Wang .mask = DRAM_ECC_INT_UE_BIT
1341088750dSLei Wang },
1351088750dSLei Wang {
1361088750dSLei Wang .name = "failed_access",
1371088750dSLei Wang .mask = FAILED_ACCESS_INT_BIT
1381088750dSLei Wang },
1391088750dSLei Wang {
1401088750dSLei Wang .name = "failed_prog",
1411088750dSLei Wang .mask = FAILED_PROG_INT_BIT
1421088750dSLei Wang },
1431088750dSLei Wang {
1441088750dSLei Wang .name = "link_err",
1451088750dSLei Wang .mask = LINK_ERR_INT_BIT
1461088750dSLei Wang },
1471088750dSLei Wang {
1481088750dSLei Wang .name = "temperature_event",
1491088750dSLei Wang .mask = TEMPERATURE_EVENT_INT_BIT
1501088750dSLei Wang },
1511088750dSLei Wang {
1521088750dSLei Wang .name = "arch_fsm",
1531088750dSLei Wang .mask = ARCH_FSM_INT_BIT
1541088750dSLei Wang },
1551088750dSLei Wang {
1561088750dSLei Wang .name = "phy_request",
1571088750dSLei Wang .mask = PHY_REQUEST_INT_BIT
1581088750dSLei Wang }
1591088750dSLei Wang };
1601088750dSLei Wang
1611088750dSLei Wang #define NUMBER_OF_IRQS ARRAY_SIZE(dmc520_irq_configs)
1621088750dSLei Wang
1631088750dSLei Wang /*
1641088750dSLei Wang * The EDAC driver private data.
1651088750dSLei Wang * error_lock is to protect concurrent writes to the mci->error_desc through
1661088750dSLei Wang * edac_mc_handle_error().
1671088750dSLei Wang */
1681088750dSLei Wang struct dmc520_edac {
1691088750dSLei Wang void __iomem *reg_base;
1701088750dSLei Wang spinlock_t error_lock;
1711088750dSLei Wang u32 mem_width_in_bytes;
1721088750dSLei Wang int irqs[NUMBER_OF_IRQS];
1731088750dSLei Wang int masks[NUMBER_OF_IRQS];
1741088750dSLei Wang };
1751088750dSLei Wang
1761088750dSLei Wang static int dmc520_mc_idx;
1771088750dSLei Wang
dmc520_read_reg(struct dmc520_edac * pvt,u32 offset)1781088750dSLei Wang static u32 dmc520_read_reg(struct dmc520_edac *pvt, u32 offset)
1791088750dSLei Wang {
1801088750dSLei Wang return readl(pvt->reg_base + offset);
1811088750dSLei Wang }
1821088750dSLei Wang
dmc520_write_reg(struct dmc520_edac * pvt,u32 val,u32 offset)1831088750dSLei Wang static void dmc520_write_reg(struct dmc520_edac *pvt, u32 val, u32 offset)
1841088750dSLei Wang {
1851088750dSLei Wang writel(val, pvt->reg_base + offset);
1861088750dSLei Wang }
1871088750dSLei Wang
dmc520_calc_dram_ecc_error(u32 value)1881088750dSLei Wang static u32 dmc520_calc_dram_ecc_error(u32 value)
1891088750dSLei Wang {
1901088750dSLei Wang u32 total = 0;
1911088750dSLei Wang
1921088750dSLei Wang /* Each rank's error counter takes one byte. */
1931088750dSLei Wang while (value > 0) {
1941088750dSLei Wang total += (value & 0xFF);
1951088750dSLei Wang value >>= 8;
1961088750dSLei Wang }
1971088750dSLei Wang return total;
1981088750dSLei Wang }
1991088750dSLei Wang
dmc520_get_dram_ecc_error_count(struct dmc520_edac * pvt,bool is_ce)2001088750dSLei Wang static u32 dmc520_get_dram_ecc_error_count(struct dmc520_edac *pvt,
2011088750dSLei Wang bool is_ce)
2021088750dSLei Wang {
2031088750dSLei Wang u32 reg_offset_low, reg_offset_high;
2041088750dSLei Wang u32 err_low, err_high;
2051088750dSLei Wang u32 err_count;
2061088750dSLei Wang
2071088750dSLei Wang reg_offset_low = is_ce ? REG_OFFSET_ECC_ERRC_COUNT_31_00 :
2081088750dSLei Wang REG_OFFSET_ECC_ERRD_COUNT_31_00;
2091088750dSLei Wang reg_offset_high = is_ce ? REG_OFFSET_ECC_ERRC_COUNT_63_32 :
2101088750dSLei Wang REG_OFFSET_ECC_ERRD_COUNT_63_32;
2111088750dSLei Wang
2121088750dSLei Wang err_low = dmc520_read_reg(pvt, reg_offset_low);
2131088750dSLei Wang err_high = dmc520_read_reg(pvt, reg_offset_high);
2141088750dSLei Wang /* Reset error counters */
2151088750dSLei Wang dmc520_write_reg(pvt, 0, reg_offset_low);
2161088750dSLei Wang dmc520_write_reg(pvt, 0, reg_offset_high);
2171088750dSLei Wang
2181088750dSLei Wang err_count = dmc520_calc_dram_ecc_error(err_low) +
2191088750dSLei Wang dmc520_calc_dram_ecc_error(err_high);
2201088750dSLei Wang
2211088750dSLei Wang return err_count;
2221088750dSLei Wang }
2231088750dSLei Wang
dmc520_get_dram_ecc_error_info(struct dmc520_edac * pvt,bool is_ce,struct ecc_error_info * info)2241088750dSLei Wang static void dmc520_get_dram_ecc_error_info(struct dmc520_edac *pvt,
2251088750dSLei Wang bool is_ce,
2261088750dSLei Wang struct ecc_error_info *info)
2271088750dSLei Wang {
2281088750dSLei Wang u32 reg_offset_low, reg_offset_high;
2291088750dSLei Wang u32 reg_val_low, reg_val_high;
2301088750dSLei Wang bool valid;
2311088750dSLei Wang
2321088750dSLei Wang reg_offset_low = is_ce ? REG_OFFSET_DRAM_ECC_ERRC_INT_INFO_31_00 :
2331088750dSLei Wang REG_OFFSET_DRAM_ECC_ERRD_INT_INFO_31_00;
2341088750dSLei Wang reg_offset_high = is_ce ? REG_OFFSET_DRAM_ECC_ERRC_INT_INFO_63_32 :
2351088750dSLei Wang REG_OFFSET_DRAM_ECC_ERRD_INT_INFO_63_32;
2361088750dSLei Wang
2371088750dSLei Wang reg_val_low = dmc520_read_reg(pvt, reg_offset_low);
2381088750dSLei Wang reg_val_high = dmc520_read_reg(pvt, reg_offset_high);
2391088750dSLei Wang
2401088750dSLei Wang valid = (FIELD_GET(REG_FIELD_ERR_INFO_LOW_VALID, reg_val_low) != 0) &&
2411088750dSLei Wang (FIELD_GET(REG_FIELD_ERR_INFO_HIGH_VALID, reg_val_high) != 0);
2421088750dSLei Wang
2431088750dSLei Wang if (valid) {
2441088750dSLei Wang info->col = FIELD_GET(REG_FIELD_ERR_INFO_LOW_COL, reg_val_low);
2451088750dSLei Wang info->row = FIELD_GET(REG_FIELD_ERR_INFO_LOW_ROW, reg_val_low);
2461088750dSLei Wang info->rank = FIELD_GET(REG_FIELD_ERR_INFO_LOW_RANK, reg_val_low);
2471088750dSLei Wang info->bank = FIELD_GET(REG_FIELD_ERR_INFO_HIGH_BANK, reg_val_high);
2481088750dSLei Wang } else {
2491088750dSLei Wang memset(info, 0, sizeof(*info));
2501088750dSLei Wang }
2511088750dSLei Wang }
2521088750dSLei Wang
dmc520_is_ecc_enabled(void __iomem * reg_base)2531088750dSLei Wang static bool dmc520_is_ecc_enabled(void __iomem *reg_base)
2541088750dSLei Wang {
2551088750dSLei Wang u32 reg_val = readl(reg_base + REG_OFFSET_FEATURE_CONFIG);
2561088750dSLei Wang
2571088750dSLei Wang return FIELD_GET(REG_FIELD_DRAM_ECC_ENABLED, reg_val);
2581088750dSLei Wang }
2591088750dSLei Wang
dmc520_get_scrub_type(struct dmc520_edac * pvt)2601088750dSLei Wang static enum scrub_type dmc520_get_scrub_type(struct dmc520_edac *pvt)
2611088750dSLei Wang {
2621088750dSLei Wang enum scrub_type type = SCRUB_NONE;
2631088750dSLei Wang u32 reg_val, scrub_cfg;
2641088750dSLei Wang
2651088750dSLei Wang reg_val = dmc520_read_reg(pvt, REG_OFFSET_SCRUB_CONTROL0_NOW);
2661088750dSLei Wang scrub_cfg = FIELD_GET(SCRUB_TRIGGER0_NEXT_MASK, reg_val);
2671088750dSLei Wang
2681088750dSLei Wang if (scrub_cfg == DMC520_SCRUB_TRIGGER_ERR_DETECT ||
2691088750dSLei Wang scrub_cfg == DMC520_SCRUB_TRIGGER_IDLE)
2701088750dSLei Wang type = SCRUB_HW_PROG;
2711088750dSLei Wang
2721088750dSLei Wang return type;
2731088750dSLei Wang }
2741088750dSLei Wang
2751088750dSLei Wang /* Get the memory data bus width, in number of bytes. */
dmc520_get_memory_width(struct dmc520_edac * pvt)2761088750dSLei Wang static u32 dmc520_get_memory_width(struct dmc520_edac *pvt)
2771088750dSLei Wang {
2781088750dSLei Wang enum dmc520_mem_width mem_width_field;
2791088750dSLei Wang u32 mem_width_in_bytes = 0;
2801088750dSLei Wang u32 reg_val;
2811088750dSLei Wang
2821088750dSLei Wang reg_val = dmc520_read_reg(pvt, REG_OFFSET_FORMAT_CONTROL);
2831088750dSLei Wang mem_width_field = FIELD_GET(MEMORY_WIDTH_MASK, reg_val);
2841088750dSLei Wang
2851088750dSLei Wang if (mem_width_field == MEM_WIDTH_X32)
2861088750dSLei Wang mem_width_in_bytes = 4;
2871088750dSLei Wang else if (mem_width_field == MEM_WIDTH_X64)
2881088750dSLei Wang mem_width_in_bytes = 8;
2891088750dSLei Wang return mem_width_in_bytes;
2901088750dSLei Wang }
2911088750dSLei Wang
dmc520_get_mtype(struct dmc520_edac * pvt)2921088750dSLei Wang static enum mem_type dmc520_get_mtype(struct dmc520_edac *pvt)
2931088750dSLei Wang {
2941088750dSLei Wang enum mem_type mt = MEM_UNKNOWN;
2951088750dSLei Wang enum dmc520_mem_type type;
2961088750dSLei Wang u32 reg_val;
2971088750dSLei Wang
2981088750dSLei Wang reg_val = dmc520_read_reg(pvt, REG_OFFSET_MEMORY_TYPE_NOW);
2991088750dSLei Wang type = FIELD_GET(REG_FIELD_MEMORY_TYPE, reg_val);
3001088750dSLei Wang
3011088750dSLei Wang switch (type) {
3021088750dSLei Wang case MEM_TYPE_DDR3:
3031088750dSLei Wang mt = MEM_DDR3;
3041088750dSLei Wang break;
3051088750dSLei Wang
3061088750dSLei Wang case MEM_TYPE_DDR4:
3071088750dSLei Wang mt = MEM_DDR4;
3081088750dSLei Wang break;
3091088750dSLei Wang }
3101088750dSLei Wang
3111088750dSLei Wang return mt;
3121088750dSLei Wang }
3131088750dSLei Wang
dmc520_get_dtype(struct dmc520_edac * pvt)3141088750dSLei Wang static enum dev_type dmc520_get_dtype(struct dmc520_edac *pvt)
3151088750dSLei Wang {
3161088750dSLei Wang enum dmc520_dev_width device_width;
3171088750dSLei Wang enum dev_type dt = DEV_UNKNOWN;
3181088750dSLei Wang u32 reg_val;
3191088750dSLei Wang
3201088750dSLei Wang reg_val = dmc520_read_reg(pvt, REG_OFFSET_MEMORY_TYPE_NOW);
3211088750dSLei Wang device_width = FIELD_GET(REG_FIELD_DEVICE_WIDTH, reg_val);
3221088750dSLei Wang
3231088750dSLei Wang switch (device_width) {
3241088750dSLei Wang case DEV_WIDTH_X4:
3251088750dSLei Wang dt = DEV_X4;
3261088750dSLei Wang break;
3271088750dSLei Wang
3281088750dSLei Wang case DEV_WIDTH_X8:
3291088750dSLei Wang dt = DEV_X8;
3301088750dSLei Wang break;
3311088750dSLei Wang
3321088750dSLei Wang case DEV_WIDTH_X16:
3331088750dSLei Wang dt = DEV_X16;
3341088750dSLei Wang break;
3351088750dSLei Wang }
3361088750dSLei Wang
3371088750dSLei Wang return dt;
3381088750dSLei Wang }
3391088750dSLei Wang
dmc520_get_rank_count(void __iomem * reg_base)3401088750dSLei Wang static u32 dmc520_get_rank_count(void __iomem *reg_base)
3411088750dSLei Wang {
3421088750dSLei Wang u32 reg_val, rank_bits;
3431088750dSLei Wang
3441088750dSLei Wang reg_val = readl(reg_base + REG_OFFSET_ADDRESS_CONTROL_NOW);
3451088750dSLei Wang rank_bits = FIELD_GET(REG_FIELD_ADDRESS_CONTROL_RANK, reg_val);
3461088750dSLei Wang
3471088750dSLei Wang return BIT(rank_bits);
3481088750dSLei Wang }
3491088750dSLei Wang
dmc520_get_rank_size(struct dmc520_edac * pvt)3501088750dSLei Wang static u64 dmc520_get_rank_size(struct dmc520_edac *pvt)
3511088750dSLei Wang {
3521088750dSLei Wang u32 reg_val, col_bits, row_bits, bank_bits;
3531088750dSLei Wang
3541088750dSLei Wang reg_val = dmc520_read_reg(pvt, REG_OFFSET_ADDRESS_CONTROL_NOW);
3551088750dSLei Wang
3561088750dSLei Wang col_bits = FIELD_GET(REG_FIELD_ADDRESS_CONTROL_COL, reg_val) +
3571088750dSLei Wang DRAM_ADDRESS_CONTROL_MIN_COL_BITS;
3581088750dSLei Wang row_bits = FIELD_GET(REG_FIELD_ADDRESS_CONTROL_ROW, reg_val) +
3591088750dSLei Wang DRAM_ADDRESS_CONTROL_MIN_ROW_BITS;
3601088750dSLei Wang bank_bits = FIELD_GET(REG_FIELD_ADDRESS_CONTROL_BANK, reg_val);
3611088750dSLei Wang
3621088750dSLei Wang return (u64)pvt->mem_width_in_bytes << (col_bits + row_bits + bank_bits);
3631088750dSLei Wang }
3641088750dSLei Wang
dmc520_handle_dram_ecc_errors(struct mem_ctl_info * mci,bool is_ce)3651088750dSLei Wang static void dmc520_handle_dram_ecc_errors(struct mem_ctl_info *mci,
3661088750dSLei Wang bool is_ce)
3671088750dSLei Wang {
3681088750dSLei Wang struct dmc520_edac *pvt = mci->pvt_info;
3691088750dSLei Wang char message[DMC520_MSG_BUF_SIZE];
3701088750dSLei Wang struct ecc_error_info info;
3711088750dSLei Wang u32 cnt;
3721088750dSLei Wang
3731088750dSLei Wang dmc520_get_dram_ecc_error_info(pvt, is_ce, &info);
3741088750dSLei Wang
3751088750dSLei Wang cnt = dmc520_get_dram_ecc_error_count(pvt, is_ce);
3761088750dSLei Wang if (!cnt)
3771088750dSLei Wang return;
3781088750dSLei Wang
3791088750dSLei Wang snprintf(message, ARRAY_SIZE(message),
3801088750dSLei Wang "rank:%d bank:%d row:%d col:%d",
3811088750dSLei Wang info.rank, info.bank,
3821088750dSLei Wang info.row, info.col);
3831088750dSLei Wang
3841088750dSLei Wang spin_lock(&pvt->error_lock);
3851088750dSLei Wang edac_mc_handle_error((is_ce ? HW_EVENT_ERR_CORRECTED :
3861088750dSLei Wang HW_EVENT_ERR_UNCORRECTED),
3871088750dSLei Wang mci, cnt, 0, 0, 0, info.rank, -1, -1,
3881088750dSLei Wang message, "");
3891088750dSLei Wang spin_unlock(&pvt->error_lock);
3901088750dSLei Wang }
3911088750dSLei Wang
dmc520_edac_dram_ecc_isr(int irq,struct mem_ctl_info * mci,bool is_ce)3921088750dSLei Wang static irqreturn_t dmc520_edac_dram_ecc_isr(int irq, struct mem_ctl_info *mci,
3931088750dSLei Wang bool is_ce)
3941088750dSLei Wang {
3951088750dSLei Wang struct dmc520_edac *pvt = mci->pvt_info;
3961088750dSLei Wang u32 i_mask;
3971088750dSLei Wang
3981088750dSLei Wang i_mask = is_ce ? DRAM_ECC_INT_CE_BIT : DRAM_ECC_INT_UE_BIT;
3991088750dSLei Wang
4001088750dSLei Wang dmc520_handle_dram_ecc_errors(mci, is_ce);
4011088750dSLei Wang
4021088750dSLei Wang dmc520_write_reg(pvt, i_mask, REG_OFFSET_INTERRUPT_CLR);
4031088750dSLei Wang
4041088750dSLei Wang return IRQ_HANDLED;
4051088750dSLei Wang }
4061088750dSLei Wang
dmc520_edac_dram_all_isr(int irq,struct mem_ctl_info * mci,u32 irq_mask)4071088750dSLei Wang static irqreturn_t dmc520_edac_dram_all_isr(int irq, struct mem_ctl_info *mci,
4081088750dSLei Wang u32 irq_mask)
4091088750dSLei Wang {
4101088750dSLei Wang struct dmc520_edac *pvt = mci->pvt_info;
4111088750dSLei Wang irqreturn_t irq_ret = IRQ_NONE;
4121088750dSLei Wang u32 status;
4131088750dSLei Wang
4141088750dSLei Wang status = dmc520_read_reg(pvt, REG_OFFSET_INTERRUPT_STATUS);
4151088750dSLei Wang
4161088750dSLei Wang if ((irq_mask & DRAM_ECC_INT_CE_BIT) &&
4171088750dSLei Wang (status & DRAM_ECC_INT_CE_BIT))
4181088750dSLei Wang irq_ret = dmc520_edac_dram_ecc_isr(irq, mci, true);
4191088750dSLei Wang
4201088750dSLei Wang if ((irq_mask & DRAM_ECC_INT_UE_BIT) &&
4211088750dSLei Wang (status & DRAM_ECC_INT_UE_BIT))
4221088750dSLei Wang irq_ret = dmc520_edac_dram_ecc_isr(irq, mci, false);
4231088750dSLei Wang
4241088750dSLei Wang return irq_ret;
4251088750dSLei Wang }
4261088750dSLei Wang
dmc520_isr(int irq,void * data)4271088750dSLei Wang static irqreturn_t dmc520_isr(int irq, void *data)
4281088750dSLei Wang {
4291088750dSLei Wang struct mem_ctl_info *mci = data;
4301088750dSLei Wang struct dmc520_edac *pvt = mci->pvt_info;
4311088750dSLei Wang u32 mask = 0;
4321088750dSLei Wang int idx;
4331088750dSLei Wang
4341088750dSLei Wang for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
4351088750dSLei Wang if (pvt->irqs[idx] == irq) {
4361088750dSLei Wang mask = pvt->masks[idx];
4371088750dSLei Wang break;
4381088750dSLei Wang }
4391088750dSLei Wang }
4401088750dSLei Wang return dmc520_edac_dram_all_isr(irq, mci, mask);
4411088750dSLei Wang }
4421088750dSLei Wang
dmc520_init_csrow(struct mem_ctl_info * mci)4431088750dSLei Wang static void dmc520_init_csrow(struct mem_ctl_info *mci)
4441088750dSLei Wang {
4451088750dSLei Wang struct dmc520_edac *pvt = mci->pvt_info;
4461088750dSLei Wang struct csrow_info *csi;
4471088750dSLei Wang struct dimm_info *dimm;
4481088750dSLei Wang u32 pages_per_rank;
4491088750dSLei Wang enum dev_type dt;
4501088750dSLei Wang enum mem_type mt;
4511088750dSLei Wang int row, ch;
4521088750dSLei Wang u64 rs;
4531088750dSLei Wang
4541088750dSLei Wang dt = dmc520_get_dtype(pvt);
4551088750dSLei Wang mt = dmc520_get_mtype(pvt);
4561088750dSLei Wang rs = dmc520_get_rank_size(pvt);
4571088750dSLei Wang pages_per_rank = rs >> PAGE_SHIFT;
4581088750dSLei Wang
4591088750dSLei Wang for (row = 0; row < mci->nr_csrows; row++) {
4601088750dSLei Wang csi = mci->csrows[row];
4611088750dSLei Wang
4621088750dSLei Wang for (ch = 0; ch < csi->nr_channels; ch++) {
4631088750dSLei Wang dimm = csi->channels[ch]->dimm;
4641088750dSLei Wang dimm->grain = pvt->mem_width_in_bytes;
4651088750dSLei Wang dimm->dtype = dt;
4661088750dSLei Wang dimm->mtype = mt;
46754607282SBorislav Petkov dimm->edac_mode = EDAC_SECDED;
4681088750dSLei Wang dimm->nr_pages = pages_per_rank / csi->nr_channels;
4691088750dSLei Wang }
4701088750dSLei Wang }
4711088750dSLei Wang }
4721088750dSLei Wang
dmc520_edac_probe(struct platform_device * pdev)4731088750dSLei Wang static int dmc520_edac_probe(struct platform_device *pdev)
4741088750dSLei Wang {
4751088750dSLei Wang bool registered[NUMBER_OF_IRQS] = { false };
4761088750dSLei Wang int irqs[NUMBER_OF_IRQS] = { -ENXIO };
4771088750dSLei Wang int masks[NUMBER_OF_IRQS] = { 0 };
4781088750dSLei Wang struct edac_mc_layer layers[1];
4791088750dSLei Wang struct dmc520_edac *pvt = NULL;
4801088750dSLei Wang struct mem_ctl_info *mci;
4811088750dSLei Wang void __iomem *reg_base;
4821088750dSLei Wang u32 irq_mask_all = 0;
4831088750dSLei Wang struct resource *res;
4841088750dSLei Wang struct device *dev;
4851088750dSLei Wang int ret, idx, irq;
4861088750dSLei Wang u32 reg_val;
4871088750dSLei Wang
4881088750dSLei Wang /* Parse the device node */
4891088750dSLei Wang dev = &pdev->dev;
4901088750dSLei Wang
4911088750dSLei Wang for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
492*ad2df247STyler Hicks irq = platform_get_irq_byname_optional(pdev, dmc520_irq_configs[idx].name);
4931088750dSLei Wang irqs[idx] = irq;
4941088750dSLei Wang masks[idx] = dmc520_irq_configs[idx].mask;
4951088750dSLei Wang if (irq >= 0) {
4961088750dSLei Wang irq_mask_all |= dmc520_irq_configs[idx].mask;
4971088750dSLei Wang edac_dbg(0, "Discovered %s, irq: %d.\n", dmc520_irq_configs[idx].name, irq);
4981088750dSLei Wang }
4991088750dSLei Wang }
5001088750dSLei Wang
5011088750dSLei Wang if (!irq_mask_all) {
5021088750dSLei Wang edac_printk(KERN_ERR, EDAC_MOD_NAME,
5031088750dSLei Wang "At least one valid interrupt line is expected.\n");
5041088750dSLei Wang return -EINVAL;
5051088750dSLei Wang }
5061088750dSLei Wang
5071088750dSLei Wang /* Initialize dmc520 edac */
5081088750dSLei Wang res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
5091088750dSLei Wang reg_base = devm_ioremap_resource(dev, res);
5101088750dSLei Wang if (IS_ERR(reg_base))
5111088750dSLei Wang return PTR_ERR(reg_base);
5121088750dSLei Wang
5131088750dSLei Wang if (!dmc520_is_ecc_enabled(reg_base))
5141088750dSLei Wang return -ENXIO;
5151088750dSLei Wang
5161088750dSLei Wang layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
5171088750dSLei Wang layers[0].size = dmc520_get_rank_count(reg_base);
5181088750dSLei Wang layers[0].is_virt_csrow = true;
5191088750dSLei Wang
5201088750dSLei Wang mci = edac_mc_alloc(dmc520_mc_idx++, ARRAY_SIZE(layers), layers, sizeof(*pvt));
5211088750dSLei Wang if (!mci) {
5221088750dSLei Wang edac_printk(KERN_ERR, EDAC_MOD_NAME,
5231088750dSLei Wang "Failed to allocate memory for mc instance\n");
5241088750dSLei Wang ret = -ENOMEM;
5251088750dSLei Wang goto err;
5261088750dSLei Wang }
5271088750dSLei Wang
5281088750dSLei Wang pvt = mci->pvt_info;
5291088750dSLei Wang
5301088750dSLei Wang pvt->reg_base = reg_base;
5311088750dSLei Wang spin_lock_init(&pvt->error_lock);
5321088750dSLei Wang memcpy(pvt->irqs, irqs, sizeof(irqs));
5331088750dSLei Wang memcpy(pvt->masks, masks, sizeof(masks));
5341088750dSLei Wang
5351088750dSLei Wang platform_set_drvdata(pdev, mci);
5361088750dSLei Wang
5371088750dSLei Wang mci->pdev = dev;
5381088750dSLei Wang mci->mtype_cap = MEM_FLAG_DDR3 | MEM_FLAG_DDR4;
5391088750dSLei Wang mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
5401088750dSLei Wang mci->edac_cap = EDAC_FLAG_SECDED;
5411088750dSLei Wang mci->scrub_cap = SCRUB_FLAG_HW_SRC;
5421088750dSLei Wang mci->scrub_mode = dmc520_get_scrub_type(pvt);
5431088750dSLei Wang mci->ctl_name = EDAC_CTL_NAME;
5441088750dSLei Wang mci->dev_name = dev_name(mci->pdev);
5451088750dSLei Wang mci->mod_name = EDAC_MOD_NAME;
5461088750dSLei Wang
5471088750dSLei Wang edac_op_state = EDAC_OPSTATE_INT;
5481088750dSLei Wang
5491088750dSLei Wang pvt->mem_width_in_bytes = dmc520_get_memory_width(pvt);
5501088750dSLei Wang
5511088750dSLei Wang dmc520_init_csrow(mci);
5521088750dSLei Wang
5531088750dSLei Wang /* Clear interrupts, not affecting other unrelated interrupts */
5541088750dSLei Wang reg_val = dmc520_read_reg(pvt, REG_OFFSET_INTERRUPT_CONTROL);
5551088750dSLei Wang dmc520_write_reg(pvt, reg_val & (~irq_mask_all),
5561088750dSLei Wang REG_OFFSET_INTERRUPT_CONTROL);
5571088750dSLei Wang dmc520_write_reg(pvt, irq_mask_all, REG_OFFSET_INTERRUPT_CLR);
5581088750dSLei Wang
5591088750dSLei Wang for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
5601088750dSLei Wang irq = irqs[idx];
5611088750dSLei Wang if (irq >= 0) {
5621088750dSLei Wang ret = devm_request_irq(&pdev->dev, irq,
5631088750dSLei Wang dmc520_isr, IRQF_SHARED,
5641088750dSLei Wang dev_name(&pdev->dev), mci);
5651088750dSLei Wang if (ret < 0) {
5661088750dSLei Wang edac_printk(KERN_ERR, EDAC_MC,
5671088750dSLei Wang "Failed to request irq %d\n", irq);
5681088750dSLei Wang goto err;
5691088750dSLei Wang }
5701088750dSLei Wang registered[idx] = true;
5711088750dSLei Wang }
5721088750dSLei Wang }
5731088750dSLei Wang
5741088750dSLei Wang /* Reset DRAM CE/UE counters */
5751088750dSLei Wang if (irq_mask_all & DRAM_ECC_INT_CE_BIT)
5761088750dSLei Wang dmc520_get_dram_ecc_error_count(pvt, true);
5771088750dSLei Wang
5781088750dSLei Wang if (irq_mask_all & DRAM_ECC_INT_UE_BIT)
5791088750dSLei Wang dmc520_get_dram_ecc_error_count(pvt, false);
5801088750dSLei Wang
5811088750dSLei Wang ret = edac_mc_add_mc(mci);
5821088750dSLei Wang if (ret) {
5831088750dSLei Wang edac_printk(KERN_ERR, EDAC_MOD_NAME,
5841088750dSLei Wang "Failed to register with EDAC core\n");
5851088750dSLei Wang goto err;
5861088750dSLei Wang }
5871088750dSLei Wang
5881088750dSLei Wang /* Enable interrupts, not affecting other unrelated interrupts */
5891088750dSLei Wang dmc520_write_reg(pvt, reg_val | irq_mask_all,
5901088750dSLei Wang REG_OFFSET_INTERRUPT_CONTROL);
5911088750dSLei Wang
5921088750dSLei Wang return 0;
5931088750dSLei Wang
5941088750dSLei Wang err:
5951088750dSLei Wang for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
5961088750dSLei Wang if (registered[idx])
5971088750dSLei Wang devm_free_irq(&pdev->dev, pvt->irqs[idx], mci);
5981088750dSLei Wang }
5991088750dSLei Wang if (mci)
6001088750dSLei Wang edac_mc_free(mci);
6011088750dSLei Wang
6021088750dSLei Wang return ret;
6031088750dSLei Wang }
6041088750dSLei Wang
dmc520_edac_remove(struct platform_device * pdev)6051088750dSLei Wang static int dmc520_edac_remove(struct platform_device *pdev)
6061088750dSLei Wang {
6071088750dSLei Wang u32 reg_val, idx, irq_mask_all = 0;
6081088750dSLei Wang struct mem_ctl_info *mci;
6091088750dSLei Wang struct dmc520_edac *pvt;
6101088750dSLei Wang
6111088750dSLei Wang mci = platform_get_drvdata(pdev);
6121088750dSLei Wang pvt = mci->pvt_info;
6131088750dSLei Wang
6141088750dSLei Wang /* Disable interrupts */
6151088750dSLei Wang reg_val = dmc520_read_reg(pvt, REG_OFFSET_INTERRUPT_CONTROL);
6161088750dSLei Wang dmc520_write_reg(pvt, reg_val & (~irq_mask_all),
6171088750dSLei Wang REG_OFFSET_INTERRUPT_CONTROL);
6181088750dSLei Wang
6191088750dSLei Wang /* free irq's */
6201088750dSLei Wang for (idx = 0; idx < NUMBER_OF_IRQS; idx++) {
6211088750dSLei Wang if (pvt->irqs[idx] >= 0) {
6221088750dSLei Wang irq_mask_all |= pvt->masks[idx];
6231088750dSLei Wang devm_free_irq(&pdev->dev, pvt->irqs[idx], mci);
6241088750dSLei Wang }
6251088750dSLei Wang }
6261088750dSLei Wang
6271088750dSLei Wang edac_mc_del_mc(&pdev->dev);
6281088750dSLei Wang edac_mc_free(mci);
6291088750dSLei Wang
6301088750dSLei Wang return 0;
6311088750dSLei Wang }
6321088750dSLei Wang
6331088750dSLei Wang static const struct of_device_id dmc520_edac_driver_id[] = {
6341088750dSLei Wang { .compatible = "arm,dmc-520", },
6351088750dSLei Wang { /* end of table */ }
6361088750dSLei Wang };
6371088750dSLei Wang
6381088750dSLei Wang MODULE_DEVICE_TABLE(of, dmc520_edac_driver_id);
6391088750dSLei Wang
6401088750dSLei Wang static struct platform_driver dmc520_edac_driver = {
6411088750dSLei Wang .driver = {
6421088750dSLei Wang .name = "dmc520",
6431088750dSLei Wang .of_match_table = dmc520_edac_driver_id,
6441088750dSLei Wang },
6451088750dSLei Wang
6461088750dSLei Wang .probe = dmc520_edac_probe,
6471088750dSLei Wang .remove = dmc520_edac_remove
6481088750dSLei Wang };
6491088750dSLei Wang
6501088750dSLei Wang module_platform_driver(dmc520_edac_driver);
6511088750dSLei Wang
6521088750dSLei Wang MODULE_AUTHOR("Rui Zhao <ruizhao@microsoft.com>");
6531088750dSLei Wang MODULE_AUTHOR("Lei Wang <lewan@microsoft.com>");
6541088750dSLei Wang MODULE_AUTHOR("Shiping Ji <shji@microsoft.com>");
6551088750dSLei Wang MODULE_DESCRIPTION("DMC-520 ECC driver");
6561088750dSLei Wang MODULE_LICENSE("GPL v2");
657