145051539SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
228d16272SHarry Ciao /*
328d16272SHarry Ciao * amd8131_edac.c, AMD8131 hypertransport chip EDAC kernel module
428d16272SHarry Ciao *
528d16272SHarry Ciao * Copyright (c) 2008 Wind River Systems, Inc.
628d16272SHarry Ciao *
728d16272SHarry Ciao * Authors: Cao Qingtao <qingtao.cao@windriver.com>
828d16272SHarry Ciao * Benjamin Walsh <benjamin.walsh@windriver.com>
928d16272SHarry Ciao * Hu Yongqi <yongqi.hu@windriver.com>
1028d16272SHarry Ciao */
1128d16272SHarry Ciao
1228d16272SHarry Ciao #include <linux/module.h>
1328d16272SHarry Ciao #include <linux/init.h>
1428d16272SHarry Ciao #include <linux/interrupt.h>
1528d16272SHarry Ciao #include <linux/io.h>
1628d16272SHarry Ciao #include <linux/bitops.h>
1728d16272SHarry Ciao #include <linux/edac.h>
1828d16272SHarry Ciao #include <linux/pci_ids.h>
1928d16272SHarry Ciao
2028d16272SHarry Ciao #include "edac_module.h"
2128d16272SHarry Ciao #include "amd8131_edac.h"
2228d16272SHarry Ciao
23152ba394SMichal Marek #define AMD8131_EDAC_REVISION " Ver: 1.0.0"
2428d16272SHarry Ciao #define AMD8131_EDAC_MOD_STR "amd8131_edac"
2528d16272SHarry Ciao
2628d16272SHarry Ciao /* Wrapper functions for accessing PCI configuration space */
edac_pci_read_dword(struct pci_dev * dev,int reg,u32 * val32)2728d16272SHarry Ciao static void edac_pci_read_dword(struct pci_dev *dev, int reg, u32 *val32)
2828d16272SHarry Ciao {
2928d16272SHarry Ciao int ret;
3028d16272SHarry Ciao
3128d16272SHarry Ciao ret = pci_read_config_dword(dev, reg, val32);
3228d16272SHarry Ciao if (ret != 0)
3328d16272SHarry Ciao printk(KERN_ERR AMD8131_EDAC_MOD_STR
3428d16272SHarry Ciao " PCI Access Read Error at 0x%x\n", reg);
3528d16272SHarry Ciao }
3628d16272SHarry Ciao
edac_pci_write_dword(struct pci_dev * dev,int reg,u32 val32)3728d16272SHarry Ciao static void edac_pci_write_dword(struct pci_dev *dev, int reg, u32 val32)
3828d16272SHarry Ciao {
3928d16272SHarry Ciao int ret;
4028d16272SHarry Ciao
4128d16272SHarry Ciao ret = pci_write_config_dword(dev, reg, val32);
4228d16272SHarry Ciao if (ret != 0)
4328d16272SHarry Ciao printk(KERN_ERR AMD8131_EDAC_MOD_STR
4428d16272SHarry Ciao " PCI Access Write Error at 0x%x\n", reg);
4528d16272SHarry Ciao }
4628d16272SHarry Ciao
4728d16272SHarry Ciao /* Support up to two AMD8131 chipsets on a platform */
4828d16272SHarry Ciao static struct amd8131_dev_info amd8131_devices[] = {
4928d16272SHarry Ciao {
5028d16272SHarry Ciao .inst = NORTH_A,
5128d16272SHarry Ciao .devfn = DEVFN_PCIX_BRIDGE_NORTH_A,
5228d16272SHarry Ciao .ctl_name = "AMD8131_PCIX_NORTH_A",
5328d16272SHarry Ciao },
5428d16272SHarry Ciao {
5528d16272SHarry Ciao .inst = NORTH_B,
5628d16272SHarry Ciao .devfn = DEVFN_PCIX_BRIDGE_NORTH_B,
5728d16272SHarry Ciao .ctl_name = "AMD8131_PCIX_NORTH_B",
5828d16272SHarry Ciao },
5928d16272SHarry Ciao {
6028d16272SHarry Ciao .inst = SOUTH_A,
6128d16272SHarry Ciao .devfn = DEVFN_PCIX_BRIDGE_SOUTH_A,
6228d16272SHarry Ciao .ctl_name = "AMD8131_PCIX_SOUTH_A",
6328d16272SHarry Ciao },
6428d16272SHarry Ciao {
6528d16272SHarry Ciao .inst = SOUTH_B,
6628d16272SHarry Ciao .devfn = DEVFN_PCIX_BRIDGE_SOUTH_B,
6728d16272SHarry Ciao .ctl_name = "AMD8131_PCIX_SOUTH_B",
6828d16272SHarry Ciao },
6928d16272SHarry Ciao {.inst = NO_BRIDGE,},
7028d16272SHarry Ciao };
7128d16272SHarry Ciao
amd8131_pcix_init(struct amd8131_dev_info * dev_info)7228d16272SHarry Ciao static void amd8131_pcix_init(struct amd8131_dev_info *dev_info)
7328d16272SHarry Ciao {
7428d16272SHarry Ciao u32 val32;
7528d16272SHarry Ciao struct pci_dev *dev = dev_info->dev;
7628d16272SHarry Ciao
7728d16272SHarry Ciao /* First clear error detection flags */
7828d16272SHarry Ciao edac_pci_read_dword(dev, REG_MEM_LIM, &val32);
7928d16272SHarry Ciao if (val32 & MEM_LIMIT_MASK)
8028d16272SHarry Ciao edac_pci_write_dword(dev, REG_MEM_LIM, val32);
8128d16272SHarry Ciao
8228d16272SHarry Ciao /* Clear Discard Timer Timedout flag */
8328d16272SHarry Ciao edac_pci_read_dword(dev, REG_INT_CTLR, &val32);
8428d16272SHarry Ciao if (val32 & INT_CTLR_DTS)
8528d16272SHarry Ciao edac_pci_write_dword(dev, REG_INT_CTLR, val32);
8628d16272SHarry Ciao
8728d16272SHarry Ciao /* Clear CRC Error flag on link side A */
8828d16272SHarry Ciao edac_pci_read_dword(dev, REG_LNK_CTRL_A, &val32);
8928d16272SHarry Ciao if (val32 & LNK_CTRL_CRCERR_A)
9028d16272SHarry Ciao edac_pci_write_dword(dev, REG_LNK_CTRL_A, val32);
9128d16272SHarry Ciao
9228d16272SHarry Ciao /* Clear CRC Error flag on link side B */
9328d16272SHarry Ciao edac_pci_read_dword(dev, REG_LNK_CTRL_B, &val32);
9428d16272SHarry Ciao if (val32 & LNK_CTRL_CRCERR_B)
9528d16272SHarry Ciao edac_pci_write_dword(dev, REG_LNK_CTRL_B, val32);
9628d16272SHarry Ciao
9728d16272SHarry Ciao /*
9828d16272SHarry Ciao * Then enable all error detections.
9928d16272SHarry Ciao *
10028d16272SHarry Ciao * Setup Discard Timer Sync Flood Enable,
10128d16272SHarry Ciao * System Error Enable and Parity Error Enable.
10228d16272SHarry Ciao */
10328d16272SHarry Ciao edac_pci_read_dword(dev, REG_INT_CTLR, &val32);
10428d16272SHarry Ciao val32 |= INT_CTLR_PERR | INT_CTLR_SERR | INT_CTLR_DTSE;
10528d16272SHarry Ciao edac_pci_write_dword(dev, REG_INT_CTLR, val32);
10628d16272SHarry Ciao
10728d16272SHarry Ciao /* Enable overall SERR Error detection */
10828d16272SHarry Ciao edac_pci_read_dword(dev, REG_STS_CMD, &val32);
10928d16272SHarry Ciao val32 |= STS_CMD_SERREN;
11028d16272SHarry Ciao edac_pci_write_dword(dev, REG_STS_CMD, val32);
11128d16272SHarry Ciao
11228d16272SHarry Ciao /* Setup CRC Flood Enable for link side A */
11328d16272SHarry Ciao edac_pci_read_dword(dev, REG_LNK_CTRL_A, &val32);
11428d16272SHarry Ciao val32 |= LNK_CTRL_CRCFEN;
11528d16272SHarry Ciao edac_pci_write_dword(dev, REG_LNK_CTRL_A, val32);
11628d16272SHarry Ciao
11728d16272SHarry Ciao /* Setup CRC Flood Enable for link side B */
11828d16272SHarry Ciao edac_pci_read_dword(dev, REG_LNK_CTRL_B, &val32);
11928d16272SHarry Ciao val32 |= LNK_CTRL_CRCFEN;
12028d16272SHarry Ciao edac_pci_write_dword(dev, REG_LNK_CTRL_B, val32);
12128d16272SHarry Ciao }
12228d16272SHarry Ciao
amd8131_pcix_exit(struct amd8131_dev_info * dev_info)12328d16272SHarry Ciao static void amd8131_pcix_exit(struct amd8131_dev_info *dev_info)
12428d16272SHarry Ciao {
12528d16272SHarry Ciao u32 val32;
12628d16272SHarry Ciao struct pci_dev *dev = dev_info->dev;
12728d16272SHarry Ciao
12828d16272SHarry Ciao /* Disable SERR, PERR and DTSE Error detection */
12928d16272SHarry Ciao edac_pci_read_dword(dev, REG_INT_CTLR, &val32);
13028d16272SHarry Ciao val32 &= ~(INT_CTLR_PERR | INT_CTLR_SERR | INT_CTLR_DTSE);
13128d16272SHarry Ciao edac_pci_write_dword(dev, REG_INT_CTLR, val32);
13228d16272SHarry Ciao
13328d16272SHarry Ciao /* Disable overall System Error detection */
13428d16272SHarry Ciao edac_pci_read_dword(dev, REG_STS_CMD, &val32);
13528d16272SHarry Ciao val32 &= ~STS_CMD_SERREN;
13628d16272SHarry Ciao edac_pci_write_dword(dev, REG_STS_CMD, val32);
13728d16272SHarry Ciao
13828d16272SHarry Ciao /* Disable CRC Sync Flood on link side A */
13928d16272SHarry Ciao edac_pci_read_dword(dev, REG_LNK_CTRL_A, &val32);
14028d16272SHarry Ciao val32 &= ~LNK_CTRL_CRCFEN;
14128d16272SHarry Ciao edac_pci_write_dword(dev, REG_LNK_CTRL_A, val32);
14228d16272SHarry Ciao
14328d16272SHarry Ciao /* Disable CRC Sync Flood on link side B */
14428d16272SHarry Ciao edac_pci_read_dword(dev, REG_LNK_CTRL_B, &val32);
14528d16272SHarry Ciao val32 &= ~LNK_CTRL_CRCFEN;
14628d16272SHarry Ciao edac_pci_write_dword(dev, REG_LNK_CTRL_B, val32);
14728d16272SHarry Ciao }
14828d16272SHarry Ciao
amd8131_pcix_check(struct edac_pci_ctl_info * edac_dev)14928d16272SHarry Ciao static void amd8131_pcix_check(struct edac_pci_ctl_info *edac_dev)
15028d16272SHarry Ciao {
15128d16272SHarry Ciao struct amd8131_dev_info *dev_info = edac_dev->pvt_info;
15228d16272SHarry Ciao struct pci_dev *dev = dev_info->dev;
15328d16272SHarry Ciao u32 val32;
15428d16272SHarry Ciao
15528d16272SHarry Ciao /* Check PCI-X Bridge Memory Base-Limit Register for errors */
15628d16272SHarry Ciao edac_pci_read_dword(dev, REG_MEM_LIM, &val32);
15728d16272SHarry Ciao if (val32 & MEM_LIMIT_MASK) {
15828d16272SHarry Ciao printk(KERN_INFO "Error(s) in mem limit register "
15928d16272SHarry Ciao "on %s bridge\n", dev_info->ctl_name);
16028d16272SHarry Ciao printk(KERN_INFO "DPE: %d, RSE: %d, RMA: %d\n"
16128d16272SHarry Ciao "RTA: %d, STA: %d, MDPE: %d\n",
16228d16272SHarry Ciao val32 & MEM_LIMIT_DPE,
16328d16272SHarry Ciao val32 & MEM_LIMIT_RSE,
16428d16272SHarry Ciao val32 & MEM_LIMIT_RMA,
16528d16272SHarry Ciao val32 & MEM_LIMIT_RTA,
16628d16272SHarry Ciao val32 & MEM_LIMIT_STA,
16728d16272SHarry Ciao val32 & MEM_LIMIT_MDPE);
16828d16272SHarry Ciao
16928d16272SHarry Ciao val32 |= MEM_LIMIT_MASK;
17028d16272SHarry Ciao edac_pci_write_dword(dev, REG_MEM_LIM, val32);
17128d16272SHarry Ciao
17228d16272SHarry Ciao edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
17328d16272SHarry Ciao }
17428d16272SHarry Ciao
17528d16272SHarry Ciao /* Check if Discard Timer timed out */
17628d16272SHarry Ciao edac_pci_read_dword(dev, REG_INT_CTLR, &val32);
17728d16272SHarry Ciao if (val32 & INT_CTLR_DTS) {
17828d16272SHarry Ciao printk(KERN_INFO "Error(s) in interrupt and control register "
17928d16272SHarry Ciao "on %s bridge\n", dev_info->ctl_name);
18028d16272SHarry Ciao printk(KERN_INFO "DTS: %d\n", val32 & INT_CTLR_DTS);
18128d16272SHarry Ciao
18228d16272SHarry Ciao val32 |= INT_CTLR_DTS;
18328d16272SHarry Ciao edac_pci_write_dword(dev, REG_INT_CTLR, val32);
18428d16272SHarry Ciao
18528d16272SHarry Ciao edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
18628d16272SHarry Ciao }
18728d16272SHarry Ciao
18828d16272SHarry Ciao /* Check if CRC error happens on link side A */
18928d16272SHarry Ciao edac_pci_read_dword(dev, REG_LNK_CTRL_A, &val32);
19028d16272SHarry Ciao if (val32 & LNK_CTRL_CRCERR_A) {
19128d16272SHarry Ciao printk(KERN_INFO "Error(s) in link conf and control register "
19228d16272SHarry Ciao "on %s bridge\n", dev_info->ctl_name);
19328d16272SHarry Ciao printk(KERN_INFO "CRCERR: %d\n", val32 & LNK_CTRL_CRCERR_A);
19428d16272SHarry Ciao
19528d16272SHarry Ciao val32 |= LNK_CTRL_CRCERR_A;
19628d16272SHarry Ciao edac_pci_write_dword(dev, REG_LNK_CTRL_A, val32);
19728d16272SHarry Ciao
19828d16272SHarry Ciao edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
19928d16272SHarry Ciao }
20028d16272SHarry Ciao
20128d16272SHarry Ciao /* Check if CRC error happens on link side B */
20228d16272SHarry Ciao edac_pci_read_dword(dev, REG_LNK_CTRL_B, &val32);
20328d16272SHarry Ciao if (val32 & LNK_CTRL_CRCERR_B) {
20428d16272SHarry Ciao printk(KERN_INFO "Error(s) in link conf and control register "
20528d16272SHarry Ciao "on %s bridge\n", dev_info->ctl_name);
20628d16272SHarry Ciao printk(KERN_INFO "CRCERR: %d\n", val32 & LNK_CTRL_CRCERR_B);
20728d16272SHarry Ciao
20828d16272SHarry Ciao val32 |= LNK_CTRL_CRCERR_B;
20928d16272SHarry Ciao edac_pci_write_dword(dev, REG_LNK_CTRL_B, val32);
21028d16272SHarry Ciao
21128d16272SHarry Ciao edac_pci_handle_npe(edac_dev, edac_dev->ctl_name);
21228d16272SHarry Ciao }
21328d16272SHarry Ciao }
21428d16272SHarry Ciao
21528d16272SHarry Ciao static struct amd8131_info amd8131_chipset = {
21628d16272SHarry Ciao .err_dev = PCI_DEVICE_ID_AMD_8131_APIC,
21728d16272SHarry Ciao .devices = amd8131_devices,
21828d16272SHarry Ciao .init = amd8131_pcix_init,
21928d16272SHarry Ciao .exit = amd8131_pcix_exit,
22028d16272SHarry Ciao .check = amd8131_pcix_check,
22128d16272SHarry Ciao };
22228d16272SHarry Ciao
22328d16272SHarry Ciao /*
22428d16272SHarry Ciao * There are 4 PCIX Bridges on ATCA-6101 that share the same PCI Device ID,
22528d16272SHarry Ciao * so amd8131_probe() would be called by kernel 4 times, with different
22628d16272SHarry Ciao * address of pci_dev for each of them each time.
22728d16272SHarry Ciao */
amd8131_probe(struct pci_dev * dev,const struct pci_device_id * id)22828d16272SHarry Ciao static int amd8131_probe(struct pci_dev *dev, const struct pci_device_id *id)
22928d16272SHarry Ciao {
23028d16272SHarry Ciao struct amd8131_dev_info *dev_info;
23128d16272SHarry Ciao
23228d16272SHarry Ciao for (dev_info = amd8131_chipset.devices; dev_info->inst != NO_BRIDGE;
23328d16272SHarry Ciao dev_info++)
23428d16272SHarry Ciao if (dev_info->devfn == dev->devfn)
23528d16272SHarry Ciao break;
23628d16272SHarry Ciao
23728d16272SHarry Ciao if (dev_info->inst == NO_BRIDGE) /* should never happen */
23828d16272SHarry Ciao return -ENODEV;
23928d16272SHarry Ciao
24028d16272SHarry Ciao /*
24128d16272SHarry Ciao * We can't call pci_get_device() as we are used to do because
24228d16272SHarry Ciao * there are 4 of them but pci_dev_get() instead.
24328d16272SHarry Ciao */
24428d16272SHarry Ciao dev_info->dev = pci_dev_get(dev);
24528d16272SHarry Ciao
24628d16272SHarry Ciao if (pci_enable_device(dev_info->dev)) {
24728d16272SHarry Ciao pci_dev_put(dev_info->dev);
24828d16272SHarry Ciao printk(KERN_ERR "failed to enable:"
24928d16272SHarry Ciao "vendor %x, device %x, devfn %x, name %s\n",
25028d16272SHarry Ciao PCI_VENDOR_ID_AMD, amd8131_chipset.err_dev,
25128d16272SHarry Ciao dev_info->devfn, dev_info->ctl_name);
25228d16272SHarry Ciao return -ENODEV;
25328d16272SHarry Ciao }
25428d16272SHarry Ciao
25528d16272SHarry Ciao /*
25628d16272SHarry Ciao * we do not allocate extra private structure for
25728d16272SHarry Ciao * edac_pci_ctl_info, but make use of existing
25828d16272SHarry Ciao * one instead.
25928d16272SHarry Ciao */
26028d16272SHarry Ciao dev_info->edac_idx = edac_pci_alloc_index();
26128d16272SHarry Ciao dev_info->edac_dev = edac_pci_alloc_ctl_info(0, dev_info->ctl_name);
26228d16272SHarry Ciao if (!dev_info->edac_dev)
26328d16272SHarry Ciao return -ENOMEM;
26428d16272SHarry Ciao
26528d16272SHarry Ciao dev_info->edac_dev->pvt_info = dev_info;
26628d16272SHarry Ciao dev_info->edac_dev->dev = &dev_info->dev->dev;
26728d16272SHarry Ciao dev_info->edac_dev->mod_name = AMD8131_EDAC_MOD_STR;
26828d16272SHarry Ciao dev_info->edac_dev->ctl_name = dev_info->ctl_name;
26956ec0c7bSHarry Ciao dev_info->edac_dev->dev_name = dev_name(&dev_info->dev->dev);
27028d16272SHarry Ciao
27128d16272SHarry Ciao if (edac_op_state == EDAC_OPSTATE_POLL)
27228d16272SHarry Ciao dev_info->edac_dev->edac_check = amd8131_chipset.check;
27328d16272SHarry Ciao
27428d16272SHarry Ciao if (amd8131_chipset.init)
27528d16272SHarry Ciao amd8131_chipset.init(dev_info);
27628d16272SHarry Ciao
27728d16272SHarry Ciao if (edac_pci_add_device(dev_info->edac_dev, dev_info->edac_idx) > 0) {
27828d16272SHarry Ciao printk(KERN_ERR "failed edac_pci_add_device() for %s\n",
27928d16272SHarry Ciao dev_info->ctl_name);
28028d16272SHarry Ciao edac_pci_free_ctl_info(dev_info->edac_dev);
28128d16272SHarry Ciao return -ENODEV;
28228d16272SHarry Ciao }
28328d16272SHarry Ciao
28428d16272SHarry Ciao printk(KERN_INFO "added one device on AMD8131 "
28528d16272SHarry Ciao "vendor %x, device %x, devfn %x, name %s\n",
28628d16272SHarry Ciao PCI_VENDOR_ID_AMD, amd8131_chipset.err_dev,
28728d16272SHarry Ciao dev_info->devfn, dev_info->ctl_name);
28828d16272SHarry Ciao
28928d16272SHarry Ciao return 0;
29028d16272SHarry Ciao }
29128d16272SHarry Ciao
amd8131_remove(struct pci_dev * dev)29228d16272SHarry Ciao static void amd8131_remove(struct pci_dev *dev)
29328d16272SHarry Ciao {
29428d16272SHarry Ciao struct amd8131_dev_info *dev_info;
29528d16272SHarry Ciao
29628d16272SHarry Ciao for (dev_info = amd8131_chipset.devices; dev_info->inst != NO_BRIDGE;
29728d16272SHarry Ciao dev_info++)
29828d16272SHarry Ciao if (dev_info->devfn == dev->devfn)
29928d16272SHarry Ciao break;
30028d16272SHarry Ciao
30128d16272SHarry Ciao if (dev_info->inst == NO_BRIDGE) /* should never happen */
30228d16272SHarry Ciao return;
30328d16272SHarry Ciao
30428d16272SHarry Ciao if (dev_info->edac_dev) {
30528d16272SHarry Ciao edac_pci_del_device(dev_info->edac_dev->dev);
30628d16272SHarry Ciao edac_pci_free_ctl_info(dev_info->edac_dev);
30728d16272SHarry Ciao }
30828d16272SHarry Ciao
30928d16272SHarry Ciao if (amd8131_chipset.exit)
31028d16272SHarry Ciao amd8131_chipset.exit(dev_info);
31128d16272SHarry Ciao
31228d16272SHarry Ciao pci_dev_put(dev_info->dev);
31328d16272SHarry Ciao }
31428d16272SHarry Ciao
31528d16272SHarry Ciao static const struct pci_device_id amd8131_edac_pci_tbl[] = {
31628d16272SHarry Ciao {
31728d16272SHarry Ciao PCI_VEND_DEV(AMD, 8131_BRIDGE),
31828d16272SHarry Ciao .subvendor = PCI_ANY_ID,
31928d16272SHarry Ciao .subdevice = PCI_ANY_ID,
32028d16272SHarry Ciao .class = 0,
32128d16272SHarry Ciao .class_mask = 0,
32228d16272SHarry Ciao .driver_data = 0,
32328d16272SHarry Ciao },
32428d16272SHarry Ciao {
32528d16272SHarry Ciao 0,
32628d16272SHarry Ciao } /* table is NULL-terminated */
32728d16272SHarry Ciao };
32828d16272SHarry Ciao MODULE_DEVICE_TABLE(pci, amd8131_edac_pci_tbl);
32928d16272SHarry Ciao
33028d16272SHarry Ciao static struct pci_driver amd8131_edac_driver = {
33128d16272SHarry Ciao .name = AMD8131_EDAC_MOD_STR,
33228d16272SHarry Ciao .probe = amd8131_probe,
33328d16272SHarry Ciao .remove = amd8131_remove,
33428d16272SHarry Ciao .id_table = amd8131_edac_pci_tbl,
33528d16272SHarry Ciao };
33628d16272SHarry Ciao
amd8131_edac_init(void)33728d16272SHarry Ciao static int __init amd8131_edac_init(void)
33828d16272SHarry Ciao {
33928d16272SHarry Ciao printk(KERN_INFO "AMD8131 EDAC driver " AMD8131_EDAC_REVISION "\n");
34028d16272SHarry Ciao printk(KERN_INFO "\t(c) 2008 Wind River Systems, Inc.\n");
34128d16272SHarry Ciao
34228d16272SHarry Ciao /* Only POLL mode supported so far */
34328d16272SHarry Ciao edac_op_state = EDAC_OPSTATE_POLL;
34428d16272SHarry Ciao
34528d16272SHarry Ciao return pci_register_driver(&amd8131_edac_driver);
34628d16272SHarry Ciao }
34728d16272SHarry Ciao
amd8131_edac_exit(void)34828d16272SHarry Ciao static void __exit amd8131_edac_exit(void)
34928d16272SHarry Ciao {
35028d16272SHarry Ciao pci_unregister_driver(&amd8131_edac_driver);
35128d16272SHarry Ciao }
35228d16272SHarry Ciao
35328d16272SHarry Ciao module_init(amd8131_edac_init);
35428d16272SHarry Ciao module_exit(amd8131_edac_exit);
35528d16272SHarry Ciao
35628d16272SHarry Ciao MODULE_LICENSE("GPL");
357*01db1030SJonathan Neuschäfer MODULE_AUTHOR("Cao Qingtao <qingtao.cao@windriver.com>");
35828d16272SHarry Ciao MODULE_DESCRIPTION("AMD8131 HyperTransport PCI-X Tunnel EDAC kernel module");
359