xref: /openbmc/linux/drivers/edac/amd76x_edac.c (revision c3c52bce6993c6d37af2c2de9b482a7013d646a7)
1806c35f5SAlan Cox /*
2806c35f5SAlan Cox  * AMD 76x Memory Controller kernel module
3806c35f5SAlan Cox  * (C) 2003 Linux Networx (http://lnxi.com)
4806c35f5SAlan Cox  * This file may be distributed under the terms of the
5806c35f5SAlan Cox  * GNU General Public License.
6806c35f5SAlan Cox  *
7806c35f5SAlan Cox  * Written by Thayne Harbaugh
8806c35f5SAlan Cox  * Based on work by Dan Hollis <goemon at anime dot net> and others.
9806c35f5SAlan Cox  *	http://www.anime.net/~goemon/linux-ecc/
10806c35f5SAlan Cox  *
11806c35f5SAlan Cox  * $Id: edac_amd76x.c,v 1.4.2.5 2005/10/05 00:43:44 dsp_llnl Exp $
12806c35f5SAlan Cox  *
13806c35f5SAlan Cox  */
14806c35f5SAlan Cox 
15806c35f5SAlan Cox #include <linux/module.h>
16806c35f5SAlan Cox #include <linux/init.h>
17806c35f5SAlan Cox #include <linux/pci.h>
18806c35f5SAlan Cox #include <linux/pci_ids.h>
19806c35f5SAlan Cox #include <linux/slab.h>
20*c3c52bceSHitoshi Mitake #include <linux/edac.h>
2120bcb7a8SDouglas Thompson #include "edac_core.h"
22806c35f5SAlan Cox 
2320bcb7a8SDouglas Thompson #define AMD76X_REVISION	" Ver: 2.0.2 "  __DATE__
24929a40ecSDoug Thompson #define EDAC_MOD_STR	"amd76x_edac"
2537f04581SDoug Thompson 
26537fba28SDave Peterson #define amd76x_printk(level, fmt, arg...) \
27537fba28SDave Peterson 	edac_printk(level, "amd76x", fmt, ##arg)
28537fba28SDave Peterson 
29537fba28SDave Peterson #define amd76x_mc_printk(mci, level, fmt, arg...) \
30537fba28SDave Peterson 	edac_mc_chipset_printk(mci, level, "amd76x", fmt, ##arg)
31537fba28SDave Peterson 
32806c35f5SAlan Cox #define AMD76X_NR_CSROWS 8
33806c35f5SAlan Cox #define AMD76X_NR_CHANS  1
34806c35f5SAlan Cox #define AMD76X_NR_DIMMS  4
35806c35f5SAlan Cox 
36806c35f5SAlan Cox /* AMD 76x register addresses - device 0 function 0 - PCI bridge */
37e7ecd891SDave Peterson 
38806c35f5SAlan Cox #define AMD76X_ECC_MODE_STATUS	0x48	/* Mode and status of ECC (32b)
39806c35f5SAlan Cox 					 *
40806c35f5SAlan Cox 					 * 31:16 reserved
41806c35f5SAlan Cox 					 * 15:14 SERR enabled: x1=ue 1x=ce
42806c35f5SAlan Cox 					 * 13    reserved
43806c35f5SAlan Cox 					 * 12    diag: disabled, enabled
44806c35f5SAlan Cox 					 * 11:10 mode: dis, EC, ECC, ECC+scrub
45806c35f5SAlan Cox 					 *  9:8  status: x1=ue 1x=ce
46806c35f5SAlan Cox 					 *  7:4  UE cs row
47806c35f5SAlan Cox 					 *  3:0  CE cs row
48806c35f5SAlan Cox 					 */
49e7ecd891SDave Peterson 
50806c35f5SAlan Cox #define AMD76X_DRAM_MODE_STATUS	0x58	/* DRAM Mode and status (32b)
51806c35f5SAlan Cox 					 *
52806c35f5SAlan Cox 					 * 31:26 clock disable 5 - 0
53806c35f5SAlan Cox 					 * 25    SDRAM init
54806c35f5SAlan Cox 					 * 24    reserved
55806c35f5SAlan Cox 					 * 23    mode register service
56806c35f5SAlan Cox 					 * 22:21 suspend to RAM
57806c35f5SAlan Cox 					 * 20    burst refresh enable
58806c35f5SAlan Cox 					 * 19    refresh disable
59806c35f5SAlan Cox 					 * 18    reserved
60806c35f5SAlan Cox 					 * 17:16 cycles-per-refresh
61806c35f5SAlan Cox 					 * 15:8  reserved
62806c35f5SAlan Cox 					 *  7:0  x4 mode enable 7 - 0
63806c35f5SAlan Cox 					 */
64e7ecd891SDave Peterson 
65806c35f5SAlan Cox #define AMD76X_MEM_BASE_ADDR	0xC0	/* Memory base address (8 x 32b)
66806c35f5SAlan Cox 					 *
67806c35f5SAlan Cox 					 * 31:23 chip-select base
68806c35f5SAlan Cox 					 * 22:16 reserved
69806c35f5SAlan Cox 					 * 15:7  chip-select mask
70806c35f5SAlan Cox 					 *  6:3  reserved
71806c35f5SAlan Cox 					 *  2:1  address mode
72806c35f5SAlan Cox 					 *  0    chip-select enable
73806c35f5SAlan Cox 					 */
74806c35f5SAlan Cox 
75806c35f5SAlan Cox struct amd76x_error_info {
76806c35f5SAlan Cox 	u32 ecc_mode_status;
77806c35f5SAlan Cox };
78806c35f5SAlan Cox 
79806c35f5SAlan Cox enum amd76x_chips {
80806c35f5SAlan Cox 	AMD761 = 0,
81806c35f5SAlan Cox 	AMD762
82806c35f5SAlan Cox };
83806c35f5SAlan Cox 
84806c35f5SAlan Cox struct amd76x_dev_info {
85806c35f5SAlan Cox 	const char *ctl_name;
86806c35f5SAlan Cox };
87806c35f5SAlan Cox 
88806c35f5SAlan Cox static const struct amd76x_dev_info amd76x_devs[] = {
89e7ecd891SDave Peterson 	[AMD761] = {
9067cb2b61SDouglas Thompson 		.ctl_name = "AMD761"},
91e7ecd891SDave Peterson 	[AMD762] = {
9267cb2b61SDouglas Thompson 		.ctl_name = "AMD762"},
93806c35f5SAlan Cox };
94806c35f5SAlan Cox 
95456a2f95SDave Jiang static struct edac_pci_ctl_info *amd76x_pci;
96456a2f95SDave Jiang 
97806c35f5SAlan Cox /**
98806c35f5SAlan Cox  *	amd76x_get_error_info	-	fetch error information
99806c35f5SAlan Cox  *	@mci: Memory controller
100806c35f5SAlan Cox  *	@info: Info to fill in
101806c35f5SAlan Cox  *
102806c35f5SAlan Cox  *	Fetch and store the AMD76x ECC status. Clear pending status
103806c35f5SAlan Cox  *	on the chip so that further errors will be reported
104806c35f5SAlan Cox  */
105806c35f5SAlan Cox static void amd76x_get_error_info(struct mem_ctl_info *mci,
106806c35f5SAlan Cox 				struct amd76x_error_info *info)
107806c35f5SAlan Cox {
10837f04581SDoug Thompson 	struct pci_dev *pdev;
10937f04581SDoug Thompson 
11037f04581SDoug Thompson 	pdev = to_pci_dev(mci->dev);
11137f04581SDoug Thompson 	pci_read_config_dword(pdev, AMD76X_ECC_MODE_STATUS,
112806c35f5SAlan Cox 			&info->ecc_mode_status);
113806c35f5SAlan Cox 
114806c35f5SAlan Cox 	if (info->ecc_mode_status & BIT(8))
11537f04581SDoug Thompson 		pci_write_bits32(pdev, AMD76X_ECC_MODE_STATUS,
116806c35f5SAlan Cox 				 (u32) BIT(8), (u32) BIT(8));
117806c35f5SAlan Cox 
118806c35f5SAlan Cox 	if (info->ecc_mode_status & BIT(9))
11937f04581SDoug Thompson 		pci_write_bits32(pdev, AMD76X_ECC_MODE_STATUS,
120806c35f5SAlan Cox 				 (u32) BIT(9), (u32) BIT(9));
121806c35f5SAlan Cox }
122806c35f5SAlan Cox 
123806c35f5SAlan Cox /**
124806c35f5SAlan Cox  *	amd76x_process_error_info	-	Error check
125806c35f5SAlan Cox  *	@mci: Memory controller
126806c35f5SAlan Cox  *	@info: Previously fetched information from chip
127806c35f5SAlan Cox  *	@handle_errors: 1 if we should do recovery
128806c35f5SAlan Cox  *
129806c35f5SAlan Cox  *	Process the chip state and decide if an error has occurred.
130806c35f5SAlan Cox  *	A return of 1 indicates an error. Also if handle_errors is true
131806c35f5SAlan Cox  *	then attempt to handle and clean up after the error
132806c35f5SAlan Cox  */
133806c35f5SAlan Cox static int amd76x_process_error_info(struct mem_ctl_info *mci,
13467cb2b61SDouglas Thompson 				struct amd76x_error_info *info,
13567cb2b61SDouglas Thompson 				int handle_errors)
136806c35f5SAlan Cox {
137806c35f5SAlan Cox 	int error_found;
138806c35f5SAlan Cox 	u32 row;
139806c35f5SAlan Cox 
140806c35f5SAlan Cox 	error_found = 0;
141806c35f5SAlan Cox 
142806c35f5SAlan Cox 	/*
143806c35f5SAlan Cox 	 *      Check for an uncorrectable error
144806c35f5SAlan Cox 	 */
145806c35f5SAlan Cox 	if (info->ecc_mode_status & BIT(8)) {
146806c35f5SAlan Cox 		error_found = 1;
147806c35f5SAlan Cox 
148806c35f5SAlan Cox 		if (handle_errors) {
149806c35f5SAlan Cox 			row = (info->ecc_mode_status >> 4) & 0xf;
150e7ecd891SDave Peterson 			edac_mc_handle_ue(mci, mci->csrows[row].first_page, 0,
151e7ecd891SDave Peterson 					row, mci->ctl_name);
152806c35f5SAlan Cox 		}
153806c35f5SAlan Cox 	}
154806c35f5SAlan Cox 
155806c35f5SAlan Cox 	/*
156806c35f5SAlan Cox 	 *      Check for a correctable error
157806c35f5SAlan Cox 	 */
158806c35f5SAlan Cox 	if (info->ecc_mode_status & BIT(9)) {
159806c35f5SAlan Cox 		error_found = 1;
160806c35f5SAlan Cox 
161806c35f5SAlan Cox 		if (handle_errors) {
162806c35f5SAlan Cox 			row = info->ecc_mode_status & 0xf;
163e7ecd891SDave Peterson 			edac_mc_handle_ce(mci, mci->csrows[row].first_page, 0,
164e7ecd891SDave Peterson 					0, row, 0, mci->ctl_name);
165806c35f5SAlan Cox 		}
166806c35f5SAlan Cox 	}
167e7ecd891SDave Peterson 
168806c35f5SAlan Cox 	return error_found;
169806c35f5SAlan Cox }
170806c35f5SAlan Cox 
171806c35f5SAlan Cox /**
172806c35f5SAlan Cox  *	amd76x_check	-	Poll the controller
173806c35f5SAlan Cox  *	@mci: Memory controller
174806c35f5SAlan Cox  *
175806c35f5SAlan Cox  *	Called by the poll handlers this function reads the status
176806c35f5SAlan Cox  *	from the controller and checks for errors.
177806c35f5SAlan Cox  */
178806c35f5SAlan Cox static void amd76x_check(struct mem_ctl_info *mci)
179806c35f5SAlan Cox {
180806c35f5SAlan Cox 	struct amd76x_error_info info;
181537fba28SDave Peterson 	debugf3("%s()\n", __func__);
182806c35f5SAlan Cox 	amd76x_get_error_info(mci, &info);
183806c35f5SAlan Cox 	amd76x_process_error_info(mci, &info, 1);
184806c35f5SAlan Cox }
185806c35f5SAlan Cox 
18613189525SDoug Thompson static void amd76x_init_csrows(struct mem_ctl_info *mci, struct pci_dev *pdev,
18713189525SDoug Thompson 			enum edac_type edac_mode)
188806c35f5SAlan Cox {
18913189525SDoug Thompson 	struct csrow_info *csrow;
19013189525SDoug Thompson 	u32 mba, mba_base, mba_mask, dms;
191806c35f5SAlan Cox 	int index;
192806c35f5SAlan Cox 
193806c35f5SAlan Cox 	for (index = 0; index < mci->nr_csrows; index++) {
19413189525SDoug Thompson 		csrow = &mci->csrows[index];
195806c35f5SAlan Cox 
196806c35f5SAlan Cox 		/* find the DRAM Chip Select Base address and mask */
19737f04581SDoug Thompson 		pci_read_config_dword(pdev,
19867cb2b61SDouglas Thompson 				AMD76X_MEM_BASE_ADDR + (index * 4), &mba);
199806c35f5SAlan Cox 
200806c35f5SAlan Cox 		if (!(mba & BIT(0)))
201806c35f5SAlan Cox 			continue;
202806c35f5SAlan Cox 
203806c35f5SAlan Cox 		mba_base = mba & 0xff800000UL;
204806c35f5SAlan Cox 		mba_mask = ((mba & 0xff80) << 16) | 0x7fffffUL;
20537f04581SDoug Thompson 		pci_read_config_dword(pdev, AMD76X_DRAM_MODE_STATUS, &dms);
206806c35f5SAlan Cox 		csrow->first_page = mba_base >> PAGE_SHIFT;
207806c35f5SAlan Cox 		csrow->nr_pages = (mba_mask + 1) >> PAGE_SHIFT;
208806c35f5SAlan Cox 		csrow->last_page = csrow->first_page + csrow->nr_pages - 1;
209806c35f5SAlan Cox 		csrow->page_mask = mba_mask >> PAGE_SHIFT;
210806c35f5SAlan Cox 		csrow->grain = csrow->nr_pages << PAGE_SHIFT;
211806c35f5SAlan Cox 		csrow->mtype = MEM_RDDR;
212806c35f5SAlan Cox 		csrow->dtype = ((dms >> index) & 0x1) ? DEV_X4 : DEV_UNKNOWN;
21313189525SDoug Thompson 		csrow->edac_mode = edac_mode;
21413189525SDoug Thompson 	}
215806c35f5SAlan Cox }
216806c35f5SAlan Cox 
21713189525SDoug Thompson /**
21813189525SDoug Thompson  *	amd76x_probe1	-	Perform set up for detected device
21913189525SDoug Thompson  *	@pdev; PCI device detected
22013189525SDoug Thompson  *	@dev_idx: Device type index
22113189525SDoug Thompson  *
22213189525SDoug Thompson  *	We have found an AMD76x and now need to set up the memory
22313189525SDoug Thompson  *	controller status reporting. We configure and set up the
22413189525SDoug Thompson  *	memory controller reporting and claim the device.
22513189525SDoug Thompson  */
22613189525SDoug Thompson static int amd76x_probe1(struct pci_dev *pdev, int dev_idx)
22713189525SDoug Thompson {
22813189525SDoug Thompson 	static const enum edac_type ems_modes[] = {
22913189525SDoug Thompson 		EDAC_NONE,
23013189525SDoug Thompson 		EDAC_EC,
23113189525SDoug Thompson 		EDAC_SECDED,
23213189525SDoug Thompson 		EDAC_SECDED
23313189525SDoug Thompson 	};
23413189525SDoug Thompson 	struct mem_ctl_info *mci = NULL;
23513189525SDoug Thompson 	u32 ems;
23613189525SDoug Thompson 	u32 ems_mode;
23713189525SDoug Thompson 	struct amd76x_error_info discard;
23813189525SDoug Thompson 
23913189525SDoug Thompson 	debugf0("%s()\n", __func__);
24013189525SDoug Thompson 	pci_read_config_dword(pdev, AMD76X_ECC_MODE_STATUS, &ems);
24113189525SDoug Thompson 	ems_mode = (ems >> 10) & 0x3;
242b8f6f975SDoug Thompson 	mci = edac_mc_alloc(0, AMD76X_NR_CSROWS, AMD76X_NR_CHANS, 0);
24313189525SDoug Thompson 
24413189525SDoug Thompson 	if (mci == NULL) {
24513189525SDoug Thompson 		return -ENOMEM;
24613189525SDoug Thompson 	}
24713189525SDoug Thompson 
24813189525SDoug Thompson 	debugf0("%s(): mci = %p\n", __func__, mci);
24913189525SDoug Thompson 	mci->dev = &pdev->dev;
25013189525SDoug Thompson 	mci->mtype_cap = MEM_FLAG_RDDR;
25113189525SDoug Thompson 	mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
25213189525SDoug Thompson 	mci->edac_cap = ems_mode ?
25313189525SDoug Thompson 		(EDAC_FLAG_EC | EDAC_FLAG_SECDED) : EDAC_FLAG_NONE;
25413189525SDoug Thompson 	mci->mod_name = EDAC_MOD_STR;
25513189525SDoug Thompson 	mci->mod_ver = AMD76X_REVISION;
25613189525SDoug Thompson 	mci->ctl_name = amd76x_devs[dev_idx].ctl_name;
257c4192705SDave Jiang 	mci->dev_name = pci_name(pdev);
25813189525SDoug Thompson 	mci->edac_check = amd76x_check;
25913189525SDoug Thompson 	mci->ctl_page_to_phys = NULL;
26013189525SDoug Thompson 
26113189525SDoug Thompson 	amd76x_init_csrows(mci, pdev, ems_modes[ems_mode]);
262749ede57SDave Peterson 	amd76x_get_error_info(mci, &discard);	/* clear counters */
263806c35f5SAlan Cox 
2642d7bbb91SDoug Thompson 	/* Here we assume that we will never see multiple instances of this
2652d7bbb91SDoug Thompson 	 * type of memory controller.  The ID is therefore hardcoded to 0.
2662d7bbb91SDoug Thompson 	 */
267b8f6f975SDoug Thompson 	if (edac_mc_add_mc(mci)) {
268537fba28SDave Peterson 		debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
269806c35f5SAlan Cox 		goto fail;
270806c35f5SAlan Cox 	}
271806c35f5SAlan Cox 
272456a2f95SDave Jiang 	/* allocating generic PCI control info */
273456a2f95SDave Jiang 	amd76x_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
274456a2f95SDave Jiang 	if (!amd76x_pci) {
275456a2f95SDave Jiang 		printk(KERN_WARNING
276456a2f95SDave Jiang 			"%s(): Unable to create PCI control\n",
277456a2f95SDave Jiang 			__func__);
278456a2f95SDave Jiang 		printk(KERN_WARNING
279456a2f95SDave Jiang 			"%s(): PCI error report via EDAC not setup\n",
280456a2f95SDave Jiang 			__func__);
281456a2f95SDave Jiang 	}
282456a2f95SDave Jiang 
283806c35f5SAlan Cox 	/* get this far and it's successful */
284537fba28SDave Peterson 	debugf3("%s(): success\n", __func__);
285806c35f5SAlan Cox 	return 0;
286806c35f5SAlan Cox 
287806c35f5SAlan Cox fail:
288806c35f5SAlan Cox 	edac_mc_free(mci);
28913189525SDoug Thompson 	return -ENODEV;
290806c35f5SAlan Cox }
291806c35f5SAlan Cox 
292806c35f5SAlan Cox /* returns count (>= 0), or negative on error */
293806c35f5SAlan Cox static int __devinit amd76x_init_one(struct pci_dev *pdev,
294806c35f5SAlan Cox 				const struct pci_device_id *ent)
295806c35f5SAlan Cox {
296537fba28SDave Peterson 	debugf0("%s()\n", __func__);
297806c35f5SAlan Cox 
298806c35f5SAlan Cox 	/* don't need to call pci_device_enable() */
299806c35f5SAlan Cox 	return amd76x_probe1(pdev, ent->driver_data);
300806c35f5SAlan Cox }
301806c35f5SAlan Cox 
302806c35f5SAlan Cox /**
303806c35f5SAlan Cox  *	amd76x_remove_one	-	driver shutdown
304806c35f5SAlan Cox  *	@pdev: PCI device being handed back
305806c35f5SAlan Cox  *
306806c35f5SAlan Cox  *	Called when the driver is unloaded. Find the matching mci
307806c35f5SAlan Cox  *	structure for the device then delete the mci and free the
308806c35f5SAlan Cox  *	resources.
309806c35f5SAlan Cox  */
310806c35f5SAlan Cox static void __devexit amd76x_remove_one(struct pci_dev *pdev)
311806c35f5SAlan Cox {
312806c35f5SAlan Cox 	struct mem_ctl_info *mci;
313806c35f5SAlan Cox 
314537fba28SDave Peterson 	debugf0("%s()\n", __func__);
315806c35f5SAlan Cox 
316456a2f95SDave Jiang 	if (amd76x_pci)
317456a2f95SDave Jiang 		edac_pci_release_generic_ctl(amd76x_pci);
318456a2f95SDave Jiang 
31937f04581SDoug Thompson 	if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
320806c35f5SAlan Cox 		return;
32118dbc337SDave Peterson 
322806c35f5SAlan Cox 	edac_mc_free(mci);
323806c35f5SAlan Cox }
324806c35f5SAlan Cox 
325806c35f5SAlan Cox static const struct pci_device_id amd76x_pci_tbl[] __devinitdata = {
326e7ecd891SDave Peterson 	{
327e7ecd891SDave Peterson 	 PCI_VEND_DEV(AMD, FE_GATE_700C), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
32867cb2b61SDouglas Thompson 	 AMD762},
329e7ecd891SDave Peterson 	{
330e7ecd891SDave Peterson 	 PCI_VEND_DEV(AMD, FE_GATE_700E), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
33167cb2b61SDouglas Thompson 	 AMD761},
332e7ecd891SDave Peterson 	{
333e7ecd891SDave Peterson 	 0,
334e7ecd891SDave Peterson 	 }			/* 0 terminated list. */
335806c35f5SAlan Cox };
336806c35f5SAlan Cox 
337806c35f5SAlan Cox MODULE_DEVICE_TABLE(pci, amd76x_pci_tbl);
338806c35f5SAlan Cox 
339806c35f5SAlan Cox static struct pci_driver amd76x_driver = {
340680cbbbbSDave Peterson 	.name = EDAC_MOD_STR,
341806c35f5SAlan Cox 	.probe = amd76x_init_one,
342806c35f5SAlan Cox 	.remove = __devexit_p(amd76x_remove_one),
343806c35f5SAlan Cox 	.id_table = amd76x_pci_tbl,
344806c35f5SAlan Cox };
345806c35f5SAlan Cox 
346da9bb1d2SAlan Cox static int __init amd76x_init(void)
347806c35f5SAlan Cox {
348*c3c52bceSHitoshi Mitake        /* Ensure that the OPSTATE is set correctly for POLL or NMI */
349*c3c52bceSHitoshi Mitake        opstate_init();
350*c3c52bceSHitoshi Mitake 
351806c35f5SAlan Cox 	return pci_register_driver(&amd76x_driver);
352806c35f5SAlan Cox }
353806c35f5SAlan Cox 
354806c35f5SAlan Cox static void __exit amd76x_exit(void)
355806c35f5SAlan Cox {
356806c35f5SAlan Cox 	pci_unregister_driver(&amd76x_driver);
357806c35f5SAlan Cox }
358806c35f5SAlan Cox 
359806c35f5SAlan Cox module_init(amd76x_init);
360806c35f5SAlan Cox module_exit(amd76x_exit);
361806c35f5SAlan Cox 
362806c35f5SAlan Cox MODULE_LICENSE("GPL");
363806c35f5SAlan Cox MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh");
364806c35f5SAlan Cox MODULE_DESCRIPTION("MC support for AMD 76x memory controllers");
365*c3c52bceSHitoshi Mitake 
366*c3c52bceSHitoshi Mitake module_param(edac_op_state, int, 0444);
367*c3c52bceSHitoshi Mitake MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");
368