xref: /openbmc/linux/drivers/edac/amd64_edac.h (revision 7574729e91468d568cc198de438feb35ef04f41a)
1cfe40fdbSDoug Thompson /*
2cfe40fdbSDoug Thompson  * AMD64 class Memory Controller kernel module
3cfe40fdbSDoug Thompson  *
4cfe40fdbSDoug Thompson  * Copyright (c) 2009 SoftwareBitMaker.
51a8bc770SAravind Gopalakrishnan  * Copyright (c) 2009-15 Advanced Micro Devices, Inc.
6cfe40fdbSDoug Thompson  *
7cfe40fdbSDoug Thompson  * This file may be distributed under the terms of the
8cfe40fdbSDoug Thompson  * GNU General Public License.
9cfe40fdbSDoug Thompson  */
10cfe40fdbSDoug Thompson 
11cfe40fdbSDoug Thompson #include <linux/module.h>
12cfe40fdbSDoug Thompson #include <linux/ctype.h>
13cfe40fdbSDoug Thompson #include <linux/init.h>
14cfe40fdbSDoug Thompson #include <linux/pci.h>
15cfe40fdbSDoug Thompson #include <linux/pci_ids.h>
16cfe40fdbSDoug Thompson #include <linux/slab.h>
17cfe40fdbSDoug Thompson #include <linux/mmzone.h>
18cfe40fdbSDoug Thompson #include <linux/edac.h>
191bd9900bSYazen Ghannam #include <asm/cpu_device_id.h>
20f9431992SDoug Thompson #include <asm/msr.h>
2178d88e8aSMauro Carvalho Chehab #include "edac_module.h"
2247ca08a4SBorislav Petkov #include "mce_amd.h"
23cfe40fdbSDoug Thompson 
2424f9a7feSBorislav Petkov #define amd64_info(fmt, arg...) \
2524f9a7feSBorislav Petkov 	edac_printk(KERN_INFO, "amd64", fmt, ##arg)
2624f9a7feSBorislav Petkov 
2724f9a7feSBorislav Petkov #define amd64_warn(fmt, arg...) \
285246c540SBorislav Petkov 	edac_printk(KERN_WARNING, "amd64", "Warning: " fmt, ##arg)
2924f9a7feSBorislav Petkov 
3024f9a7feSBorislav Petkov #define amd64_err(fmt, arg...) \
315246c540SBorislav Petkov 	edac_printk(KERN_ERR, "amd64", "Error: " fmt, ##arg)
3224f9a7feSBorislav Petkov 
3324f9a7feSBorislav Petkov #define amd64_mc_warn(mci, fmt, arg...) \
3424f9a7feSBorislav Petkov 	edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
3524f9a7feSBorislav Petkov 
3624f9a7feSBorislav Petkov #define amd64_mc_err(mci, fmt, arg...) \
3724f9a7feSBorislav Petkov 	edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
38cfe40fdbSDoug Thompson 
39cfe40fdbSDoug Thompson /*
40cfe40fdbSDoug Thompson  * Throughout the comments in this code, the following terms are used:
41cfe40fdbSDoug Thompson  *
42cfe40fdbSDoug Thompson  *	SysAddr, DramAddr, and InputAddr
43cfe40fdbSDoug Thompson  *
44cfe40fdbSDoug Thompson  *  These terms come directly from the amd64 documentation
45cfe40fdbSDoug Thompson  * (AMD publication #26094).  They are defined as follows:
46cfe40fdbSDoug Thompson  *
47cfe40fdbSDoug Thompson  *     SysAddr:
48cfe40fdbSDoug Thompson  *         This is a physical address generated by a CPU core or a device
49cfe40fdbSDoug Thompson  *         doing DMA.  If generated by a CPU core, a SysAddr is the result of
50cfe40fdbSDoug Thompson  *         a virtual to physical address translation by the CPU core's address
51cfe40fdbSDoug Thompson  *         translation mechanism (MMU).
52cfe40fdbSDoug Thompson  *
53cfe40fdbSDoug Thompson  *     DramAddr:
54cfe40fdbSDoug Thompson  *         A DramAddr is derived from a SysAddr by subtracting an offset that
55cfe40fdbSDoug Thompson  *         depends on which node the SysAddr maps to and whether the SysAddr
56cfe40fdbSDoug Thompson  *         is within a range affected by memory hoisting.  The DRAM Base
57cfe40fdbSDoug Thompson  *         (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
58cfe40fdbSDoug Thompson  *         determine which node a SysAddr maps to.
59cfe40fdbSDoug Thompson  *
60cfe40fdbSDoug Thompson  *         If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
61cfe40fdbSDoug Thompson  *         is within the range of addresses specified by this register, then
62cfe40fdbSDoug Thompson  *         a value x from the DHAR is subtracted from the SysAddr to produce a
63cfe40fdbSDoug Thompson  *         DramAddr.  Here, x represents the base address for the node that
64cfe40fdbSDoug Thompson  *         the SysAddr maps to plus an offset due to memory hoisting.  See
65cfe40fdbSDoug Thompson  *         section 3.4.8 and the comments in amd64_get_dram_hole_info() and
66cfe40fdbSDoug Thompson  *         sys_addr_to_dram_addr() below for more information.
67cfe40fdbSDoug Thompson  *
68cfe40fdbSDoug Thompson  *         If the SysAddr is not affected by the DHAR then a value y is
69cfe40fdbSDoug Thompson  *         subtracted from the SysAddr to produce a DramAddr.  Here, y is the
70cfe40fdbSDoug Thompson  *         base address for the node that the SysAddr maps to.  See section
71cfe40fdbSDoug Thompson  *         3.4.4 and the comments in sys_addr_to_dram_addr() below for more
72cfe40fdbSDoug Thompson  *         information.
73cfe40fdbSDoug Thompson  *
74cfe40fdbSDoug Thompson  *     InputAddr:
75cfe40fdbSDoug Thompson  *         A DramAddr is translated to an InputAddr before being passed to the
76cfe40fdbSDoug Thompson  *         memory controller for the node that the DramAddr is associated
77cfe40fdbSDoug Thompson  *         with.  The memory controller then maps the InputAddr to a csrow.
78cfe40fdbSDoug Thompson  *         If node interleaving is not in use, then the InputAddr has the same
79cfe40fdbSDoug Thompson  *         value as the DramAddr.  Otherwise, the InputAddr is produced by
80cfe40fdbSDoug Thompson  *         discarding the bits used for node interleaving from the DramAddr.
81cfe40fdbSDoug Thompson  *         See section 3.4.4 for more information.
82cfe40fdbSDoug Thompson  *
83cfe40fdbSDoug Thompson  *         The memory controller for a given node uses its DRAM CS Base and
84cfe40fdbSDoug Thompson  *         DRAM CS Mask registers to map an InputAddr to a csrow.  See
85cfe40fdbSDoug Thompson  *         sections 3.5.4 and 3.5.5 for more information.
86cfe40fdbSDoug Thompson  */
87cfe40fdbSDoug Thompson 
88e62d2ca9SBorislav Petkov #define EDAC_AMD64_VERSION		"3.5.0"
89cfe40fdbSDoug Thompson #define EDAC_MOD_STR			"amd64_edac"
90cfe40fdbSDoug Thompson 
91cfe40fdbSDoug Thompson /* Extended Model from CPUID, for CPU Revision numbers */
921433eb99SBorislav Petkov #define K8_REV_D			1
931433eb99SBorislav Petkov #define K8_REV_E			2
941433eb99SBorislav Petkov #define K8_REV_F			4
95cfe40fdbSDoug Thompson 
96cfe40fdbSDoug Thompson /* Hardware limit on ChipSelect rows per MC and processors per system */
977f19bf75SBorislav Petkov #define NUM_CHIPSELECTS			8
987f19bf75SBorislav Petkov #define DRAM_RANGES			8
99d971e28eSYazen Ghannam #define NUM_CONTROLLERS			8
100cfe40fdbSDoug Thompson 
101f6d6ae96SBorislav Petkov #define ON true
102f6d6ae96SBorislav Petkov #define OFF false
103cfe40fdbSDoug Thompson 
104cfe40fdbSDoug Thompson /*
105cfe40fdbSDoug Thompson  * PCI-defined configuration space registers
106cfe40fdbSDoug Thompson  */
107df71a053SBorislav Petkov #define PCI_DEVICE_ID_AMD_15H_NB_F1	0x1601
108df71a053SBorislav Petkov #define PCI_DEVICE_ID_AMD_15H_NB_F2	0x1602
109a597d2a5SAravind Gopalakrishnan #define PCI_DEVICE_ID_AMD_15H_M30H_NB_F1 0x141b
110a597d2a5SAravind Gopalakrishnan #define PCI_DEVICE_ID_AMD_15H_M30H_NB_F2 0x141c
111a597d2a5SAravind Gopalakrishnan #define PCI_DEVICE_ID_AMD_15H_M60H_NB_F1 0x1571
112a597d2a5SAravind Gopalakrishnan #define PCI_DEVICE_ID_AMD_15H_M60H_NB_F2 0x1572
11394c1acf2SAravind Gopalakrishnan #define PCI_DEVICE_ID_AMD_16H_NB_F1	0x1531
11494c1acf2SAravind Gopalakrishnan #define PCI_DEVICE_ID_AMD_16H_NB_F2	0x1532
11585a8885bSAravind Gopalakrishnan #define PCI_DEVICE_ID_AMD_16H_M30H_NB_F1 0x1581
11685a8885bSAravind Gopalakrishnan #define PCI_DEVICE_ID_AMD_16H_M30H_NB_F2 0x1582
117f1cbbec9SYazen Ghannam #define PCI_DEVICE_ID_AMD_17H_DF_F0	0x1460
118f1cbbec9SYazen Ghannam #define PCI_DEVICE_ID_AMD_17H_DF_F6	0x1466
1198960de4aSMichael Jin #define PCI_DEVICE_ID_AMD_17H_M10H_DF_F0 0x15e8
1208960de4aSMichael Jin #define PCI_DEVICE_ID_AMD_17H_M10H_DF_F6 0x15ee
1216e846239SYazen Ghannam #define PCI_DEVICE_ID_AMD_17H_M30H_DF_F0 0x1490
1226e846239SYazen Ghannam #define PCI_DEVICE_ID_AMD_17H_M30H_DF_F6 0x1496
123cfe40fdbSDoug Thompson 
124cfe40fdbSDoug Thompson /*
125cfe40fdbSDoug Thompson  * Function 1 - Address Map
126cfe40fdbSDoug Thompson  */
1277f19bf75SBorislav Petkov #define DRAM_BASE_LO			0x40
1287f19bf75SBorislav Petkov #define DRAM_LIMIT_LO			0x44
1297f19bf75SBorislav Petkov 
13018b94f66SAravind Gopalakrishnan /*
13118b94f66SAravind Gopalakrishnan  * F15 M30h D18F1x2[1C:00]
13218b94f66SAravind Gopalakrishnan  */
13318b94f66SAravind Gopalakrishnan #define DRAM_CONT_BASE			0x200
13418b94f66SAravind Gopalakrishnan #define DRAM_CONT_LIMIT			0x204
13518b94f66SAravind Gopalakrishnan 
13618b94f66SAravind Gopalakrishnan /*
13718b94f66SAravind Gopalakrishnan  * F15 M30h D18F1x2[4C:40]
13818b94f66SAravind Gopalakrishnan  */
13918b94f66SAravind Gopalakrishnan #define DRAM_CONT_HIGH_OFF		0x240
14018b94f66SAravind Gopalakrishnan 
141151fa71cSBorislav Petkov #define dram_rw(pvt, i)			((u8)(pvt->ranges[i].base.lo & 0x3))
142151fa71cSBorislav Petkov #define dram_intlv_sel(pvt, i)		((u8)((pvt->ranges[i].lim.lo >> 8) & 0x7))
143151fa71cSBorislav Petkov #define dram_dst_node(pvt, i)		((u8)(pvt->ranges[i].lim.lo & 0x7))
1447f19bf75SBorislav Petkov 
145bc21fa57SBorislav Petkov #define DHAR				0xf0
146c8e518d5SBorislav Petkov #define dhar_mem_hoist_valid(pvt)	((pvt)->dhar & BIT(1))
147c8e518d5SBorislav Petkov #define dhar_base(pvt)			((pvt)->dhar & 0xff000000)
148c8e518d5SBorislav Petkov #define k8_dhar_offset(pvt)		(((pvt)->dhar & 0x0000ff00) << 16)
149cfe40fdbSDoug Thompson 
150cfe40fdbSDoug Thompson 					/* NOTE: Extra mask bit vs K8 */
151c8e518d5SBorislav Petkov #define f10_dhar_offset(pvt)		(((pvt)->dhar & 0x0000ff80) << 16)
152cfe40fdbSDoug Thompson 
153b2b0c605SBorislav Petkov #define DCT_CFG_SEL			0x10C
154cfe40fdbSDoug Thompson 
155c1ae6830SBorislav Petkov #define DRAM_LOCAL_NODE_BASE		0x120
156f08e457cSBorislav Petkov #define DRAM_LOCAL_NODE_LIM		0x124
157f08e457cSBorislav Petkov 
1587f19bf75SBorislav Petkov #define DRAM_BASE_HI			0x140
1597f19bf75SBorislav Petkov #define DRAM_LIMIT_HI			0x144
160cfe40fdbSDoug Thompson 
161cfe40fdbSDoug Thompson 
162cfe40fdbSDoug Thompson /*
163cfe40fdbSDoug Thompson  * Function 2 - DRAM controller
164cfe40fdbSDoug Thompson  */
16511c75eadSBorislav Petkov #define DCSB0				0x40
16611c75eadSBorislav Petkov #define DCSB1				0x140
16711c75eadSBorislav Petkov #define DCSB_CS_ENABLE			BIT(0)
168cfe40fdbSDoug Thompson 
16911c75eadSBorislav Petkov #define DCSM0				0x60
17011c75eadSBorislav Petkov #define DCSM1				0x160
171cfe40fdbSDoug Thompson 
17211c75eadSBorislav Petkov #define csrow_enabled(i, dct, pvt)	((pvt)->csels[(dct)].csbases[(i)] & DCSB_CS_ENABLE)
173cfe40fdbSDoug Thompson 
174a597d2a5SAravind Gopalakrishnan #define DRAM_CONTROL			0x78
175a597d2a5SAravind Gopalakrishnan 
176cfe40fdbSDoug Thompson #define DBAM0				0x80
177cfe40fdbSDoug Thompson #define DBAM1				0x180
178cfe40fdbSDoug Thompson 
179cfe40fdbSDoug Thompson /* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
1800a5dfc31SBorislav Petkov #define DBAM_DIMM(i, reg)		((((reg) >> (4*(i)))) & 0xF)
181cfe40fdbSDoug Thompson 
182cfe40fdbSDoug Thompson #define DBAM_MAX_VALUE			11
183cfe40fdbSDoug Thompson 
184cb328507SBorislav Petkov #define DCLR0				0x90
185cb328507SBorislav Petkov #define DCLR1				0x190
186cfe40fdbSDoug Thompson #define REVE_WIDTH_128			BIT(16)
18741d8bfabSBorislav Petkov #define WIDTH_128			BIT(11)
188cfe40fdbSDoug Thompson 
189cb328507SBorislav Petkov #define DCHR0				0x94
190cb328507SBorislav Petkov #define DCHR1				0x194
1911433eb99SBorislav Petkov #define DDR3_MODE			BIT(8)
192cfe40fdbSDoug Thompson 
19378da121eSBorislav Petkov #define DCT_SEL_LO			0x110
19478da121eSBorislav Petkov #define dct_high_range_enabled(pvt)	((pvt)->dct_sel_lo & BIT(0))
19578da121eSBorislav Petkov #define dct_interleave_enabled(pvt)	((pvt)->dct_sel_lo & BIT(2))
196cb328507SBorislav Petkov 
19778da121eSBorislav Petkov #define dct_ganging_enabled(pvt)	((boot_cpu_data.x86 == 0x10) && ((pvt)->dct_sel_lo & BIT(4)))
198cb328507SBorislav Petkov 
19978da121eSBorislav Petkov #define dct_data_intlv_enabled(pvt)	((pvt)->dct_sel_lo & BIT(5))
20078da121eSBorislav Petkov #define dct_memory_cleared(pvt)		((pvt)->dct_sel_lo & BIT(10))
201cfe40fdbSDoug Thompson 
20295b0ef55SBorislav Petkov #define SWAP_INTLV_REG			0x10c
20395b0ef55SBorislav Petkov 
20478da121eSBorislav Petkov #define DCT_SEL_HI			0x114
205cfe40fdbSDoug Thompson 
206da92110dSAravind Gopalakrishnan #define F15H_M60H_SCRCTRL		0x1C8
2078051c0afSYazen Ghannam #define F17H_SCR_BASE_ADDR		0x48
2088051c0afSYazen Ghannam #define F17H_SCR_LIMIT_ADDR		0x4C
209da92110dSAravind Gopalakrishnan 
210cfe40fdbSDoug Thompson /*
211cfe40fdbSDoug Thompson  * Function 3 - Misc Control
212cfe40fdbSDoug Thompson  */
213c9f4f26eSBorislav Petkov #define NBCTL				0x40
214cfe40fdbSDoug Thompson 
215a97fa68eSBorislav Petkov #define NBCFG				0x44
216a97fa68eSBorislav Petkov #define NBCFG_CHIPKILL			BIT(23)
217a97fa68eSBorislav Petkov #define NBCFG_ECC_ENABLE		BIT(22)
218cfe40fdbSDoug Thompson 
2195980bb9cSBorislav Petkov /* F3x48: NBSL */
220cfe40fdbSDoug Thompson #define F10_NBSL_EXT_ERR_ECC		0x8
2215980bb9cSBorislav Petkov #define NBSL_PP_OBS			0x2
222cfe40fdbSDoug Thompson 
2235980bb9cSBorislav Petkov #define SCRCTRL				0x58
224cfe40fdbSDoug Thompson 
225cfe40fdbSDoug Thompson #define F10_ONLINE_SPARE		0xB0
226614ec9d8SBorislav Petkov #define online_spare_swap_done(pvt, c)	(((pvt)->online_spare >> (1 + 2 * (c))) & 0x1)
227614ec9d8SBorislav Petkov #define online_spare_bad_dramcs(pvt, c)	(((pvt)->online_spare >> (4 + 4 * (c))) & 0x7)
228cfe40fdbSDoug Thompson 
229cfe40fdbSDoug Thompson #define F10_NB_ARRAY_ADDR		0xB8
2306e71a870SBorislav Petkov #define F10_NB_ARRAY_DRAM		BIT(31)
231cfe40fdbSDoug Thompson 
232cfe40fdbSDoug Thompson /* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline  */
2336e71a870SBorislav Petkov #define SET_NB_ARRAY_ADDR(section)	(((section) & 0x3) << 1)
234cfe40fdbSDoug Thompson 
235cfe40fdbSDoug Thompson #define F10_NB_ARRAY_DATA		0xBC
23666fed2d4SBorislav Petkov #define F10_NB_ARR_ECC_WR_REQ		BIT(17)
2376e71a870SBorislav Petkov #define SET_NB_DRAM_INJECTION_WRITE(inj)  \
2386e71a870SBorislav Petkov 					(BIT(((inj.word) & 0xF) + 20) | \
23966fed2d4SBorislav Petkov 					F10_NB_ARR_ECC_WR_REQ | inj.bit_map)
2406e71a870SBorislav Petkov #define SET_NB_DRAM_INJECTION_READ(inj)  \
2416e71a870SBorislav Petkov 					(BIT(((inj.word) & 0xF) + 20) | \
2426e71a870SBorislav Petkov 					BIT(16) |  inj.bit_map)
2436e71a870SBorislav Petkov 
244cfe40fdbSDoug Thompson 
2455980bb9cSBorislav Petkov #define NBCAP				0xE8
2465980bb9cSBorislav Petkov #define NBCAP_CHIPKILL			BIT(4)
2475980bb9cSBorislav Petkov #define NBCAP_SECDED			BIT(3)
2485980bb9cSBorislav Petkov #define NBCAP_DCT_DUAL			BIT(0)
249cfe40fdbSDoug Thompson 
250ad6a32e9SBorislav Petkov #define EXT_NB_MCA_CFG			0x180
251ad6a32e9SBorislav Petkov 
252f6d6ae96SBorislav Petkov /* MSRs */
2535980bb9cSBorislav Petkov #define MSR_MCGCTL_NBE			BIT(4)
254cfe40fdbSDoug Thompson 
255b64ce7cdSYazen Ghannam /* F17h */
256b64ce7cdSYazen Ghannam 
257b64ce7cdSYazen Ghannam /* F0: */
258b64ce7cdSYazen Ghannam #define DF_DHAR				0x104
259b64ce7cdSYazen Ghannam 
260196b79fcSYazen Ghannam /* UMC CH register offsets */
261b64ce7cdSYazen Ghannam #define UMCCH_BASE_ADDR			0x0
262*7574729eSYazen Ghannam #define UMCCH_BASE_ADDR_SEC		0x10
263b64ce7cdSYazen Ghannam #define UMCCH_ADDR_MASK			0x20
264*7574729eSYazen Ghannam #define UMCCH_ADDR_MASK_SEC		0x28
26507ed82efSYazen Ghannam #define UMCCH_ADDR_CFG			0x30
266b64ce7cdSYazen Ghannam #define UMCCH_DIMM_CFG			0x80
26707ed82efSYazen Ghannam #define UMCCH_UMC_CFG			0x100
268196b79fcSYazen Ghannam #define UMCCH_SDP_CTRL			0x104
269b64ce7cdSYazen Ghannam #define UMCCH_ECC_CTRL			0x14C
27007ed82efSYazen Ghannam #define UMCCH_ECC_BAD_SYMBOL		0xD90
27107ed82efSYazen Ghannam #define UMCCH_UMC_CAP			0xDF0
272196b79fcSYazen Ghannam #define UMCCH_UMC_CAP_HI		0xDF4
273196b79fcSYazen Ghannam 
274196b79fcSYazen Ghannam /* UMC CH bitfields */
275b64ce7cdSYazen Ghannam #define UMC_ECC_CHIPKILL_CAP		BIT(31)
276196b79fcSYazen Ghannam #define UMC_ECC_ENABLED			BIT(30)
277b64ce7cdSYazen Ghannam 
278196b79fcSYazen Ghannam #define UMC_SDP_INIT			BIT(31)
279196b79fcSYazen Ghannam 
280b2b0c605SBorislav Petkov enum amd_families {
281cfe40fdbSDoug Thompson 	K8_CPUS = 0,
282cfe40fdbSDoug Thompson 	F10_CPUS,
283b2b0c605SBorislav Petkov 	F15_CPUS,
28418b94f66SAravind Gopalakrishnan 	F15_M30H_CPUS,
285a597d2a5SAravind Gopalakrishnan 	F15_M60H_CPUS,
28694c1acf2SAravind Gopalakrishnan 	F16_CPUS,
28785a8885bSAravind Gopalakrishnan 	F16_M30H_CPUS,
288f1cbbec9SYazen Ghannam 	F17_CPUS,
2898960de4aSMichael Jin 	F17_M10H_CPUS,
2906e846239SYazen Ghannam 	F17_M30H_CPUS,
291b2b0c605SBorislav Petkov 	NUM_FAMILIES,
292cfe40fdbSDoug Thompson };
293cfe40fdbSDoug Thompson 
294cfe40fdbSDoug Thompson /* Error injection control structure */
295cfe40fdbSDoug Thompson struct error_injection {
296cfe40fdbSDoug Thompson 	u32	 section;
297cfe40fdbSDoug Thompson 	u32	 word;
298cfe40fdbSDoug Thompson 	u32	 bit_map;
299cfe40fdbSDoug Thompson };
300cfe40fdbSDoug Thompson 
3017f19bf75SBorislav Petkov /* low and high part of PCI config space regs */
3027f19bf75SBorislav Petkov struct reg_pair {
3037f19bf75SBorislav Petkov 	u32 lo, hi;
3047f19bf75SBorislav Petkov };
3057f19bf75SBorislav Petkov 
3067f19bf75SBorislav Petkov /*
3077f19bf75SBorislav Petkov  * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
3087f19bf75SBorislav Petkov  */
3097f19bf75SBorislav Petkov struct dram_range {
3107f19bf75SBorislav Petkov 	struct reg_pair base;
3117f19bf75SBorislav Petkov 	struct reg_pair lim;
3127f19bf75SBorislav Petkov };
3137f19bf75SBorislav Petkov 
31411c75eadSBorislav Petkov /* A DCT chip selects collection */
31511c75eadSBorislav Petkov struct chip_select {
31611c75eadSBorislav Petkov 	u32 csbases[NUM_CHIPSELECTS];
317*7574729eSYazen Ghannam 	u32 csbases_sec[NUM_CHIPSELECTS];
31811c75eadSBorislav Petkov 	u8 b_cnt;
31911c75eadSBorislav Petkov 
32011c75eadSBorislav Petkov 	u32 csmasks[NUM_CHIPSELECTS];
321*7574729eSYazen Ghannam 	u32 csmasks_sec[NUM_CHIPSELECTS];
32211c75eadSBorislav Petkov 	u8 m_cnt;
32311c75eadSBorislav Petkov };
32411c75eadSBorislav Petkov 
325f1cbbec9SYazen Ghannam struct amd64_umc {
326b64ce7cdSYazen Ghannam 	u32 dimm_cfg;		/* DIMM Configuration reg */
32707ed82efSYazen Ghannam 	u32 umc_cfg;		/* Configuration reg */
328f1cbbec9SYazen Ghannam 	u32 sdp_ctrl;		/* SDP Control reg */
329b64ce7cdSYazen Ghannam 	u32 ecc_ctrl;		/* DRAM ECC Control reg */
33007ed82efSYazen Ghannam 	u32 umc_cap_hi;		/* Capabilities High reg */
331f1cbbec9SYazen Ghannam };
332f1cbbec9SYazen Ghannam 
333cfe40fdbSDoug Thompson struct amd64_pvt {
334b8cfa02fSBorislav Petkov 	struct low_ops *ops;
335b8cfa02fSBorislav Petkov 
336cfe40fdbSDoug Thompson 	/* pci_device handles which we utilize */
337936fc3afSYazen Ghannam 	struct pci_dev *F0, *F1, *F2, *F3, *F6;
338cfe40fdbSDoug Thompson 
339c7e5301aSDaniel J Blueman 	u16 mc_node_id;		/* MC index of this MC node */
34018b94f66SAravind Gopalakrishnan 	u8 fam;			/* CPU family */
341a4b4bedcSBorislav Petkov 	u8 model;		/* ... model */
342a4b4bedcSBorislav Petkov 	u8 stepping;		/* ... stepping */
343a4b4bedcSBorislav Petkov 
344cfe40fdbSDoug Thompson 	int ext_model;		/* extended model value of this node */
345cfe40fdbSDoug Thompson 	int channel_count;
346cfe40fdbSDoug Thompson 
347cfe40fdbSDoug Thompson 	/* Raw registers */
348cfe40fdbSDoug Thompson 	u32 dclr0;		/* DRAM Configuration Low DCT0 reg */
349cfe40fdbSDoug Thompson 	u32 dclr1;		/* DRAM Configuration Low DCT1 reg */
350cfe40fdbSDoug Thompson 	u32 dchr0;		/* DRAM Configuration High DCT0 reg */
351cfe40fdbSDoug Thompson 	u32 dchr1;		/* DRAM Configuration High DCT1 reg */
352cfe40fdbSDoug Thompson 	u32 nbcap;		/* North Bridge Capabilities */
353cfe40fdbSDoug Thompson 	u32 nbcfg;		/* F10 North Bridge Configuration */
354cfe40fdbSDoug Thompson 	u32 ext_nbcfg;		/* Extended F10 North Bridge Configuration */
355cfe40fdbSDoug Thompson 	u32 dhar;		/* DRAM Hoist reg */
356cfe40fdbSDoug Thompson 	u32 dbam0;		/* DRAM Base Address Mapping reg for DCT0 */
357cfe40fdbSDoug Thompson 	u32 dbam1;		/* DRAM Base Address Mapping reg for DCT1 */
358cfe40fdbSDoug Thompson 
359d971e28eSYazen Ghannam 	/* one for each DCT/UMC */
360d971e28eSYazen Ghannam 	struct chip_select csels[NUM_CONTROLLERS];
361cfe40fdbSDoug Thompson 
3627f19bf75SBorislav Petkov 	/* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
3637f19bf75SBorislav Petkov 	struct dram_range ranges[DRAM_RANGES];
364cfe40fdbSDoug Thompson 
365cfe40fdbSDoug Thompson 	u64 top_mem;		/* top of memory below 4GB */
366cfe40fdbSDoug Thompson 	u64 top_mem2;		/* top of memory above 4GB */
367cfe40fdbSDoug Thompson 
36878da121eSBorislav Petkov 	u32 dct_sel_lo;		/* DRAM Controller Select Low */
36978da121eSBorislav Petkov 	u32 dct_sel_hi;		/* DRAM Controller Select High */
370cfe40fdbSDoug Thompson 	u32 online_spare;	/* On-Line spare Reg */
371cfe40fdbSDoug Thompson 
3727835961dSYazen Ghannam 	/* x4, x8, or x16 syndromes in use */
373a3b7db09SBorislav Petkov 	u8 ecc_sym_sz;
374ad6a32e9SBorislav Petkov 
375cfe40fdbSDoug Thompson 	/* place to store error injection parameters prior to issue */
376cfe40fdbSDoug Thompson 	struct error_injection injection;
377a597d2a5SAravind Gopalakrishnan 
378a597d2a5SAravind Gopalakrishnan 	/* cache the dram_type */
379a597d2a5SAravind Gopalakrishnan 	enum mem_type dram_type;
380f1cbbec9SYazen Ghannam 
381f1cbbec9SYazen Ghannam 	struct amd64_umc *umc;	/* UMC registers */
382ae7bb7c6SBorislav Petkov };
383ae7bb7c6SBorislav Petkov 
38433ca0643SBorislav Petkov enum err_codes {
38533ca0643SBorislav Petkov 	DECODE_OK	=  0,
38633ca0643SBorislav Petkov 	ERR_NODE	= -1,
38733ca0643SBorislav Petkov 	ERR_CSROW	= -2,
38833ca0643SBorislav Petkov 	ERR_CHANNEL	= -3,
389713ad546SYazen Ghannam 	ERR_SYND	= -4,
390713ad546SYazen Ghannam 	ERR_NORM_ADDR	= -5,
39133ca0643SBorislav Petkov };
39233ca0643SBorislav Petkov 
39333ca0643SBorislav Petkov struct err_info {
39433ca0643SBorislav Petkov 	int err_code;
39533ca0643SBorislav Petkov 	struct mem_ctl_info *src_mci;
39633ca0643SBorislav Petkov 	int csrow;
39733ca0643SBorislav Petkov 	int channel;
39833ca0643SBorislav Petkov 	u16 syndrome;
39933ca0643SBorislav Petkov 	u32 page;
40033ca0643SBorislav Petkov 	u32 offset;
40133ca0643SBorislav Petkov };
40233ca0643SBorislav Petkov 
403196b79fcSYazen Ghannam static inline u32 get_umc_base(u8 channel)
404196b79fcSYazen Ghannam {
405bdcee774SYazen Ghannam 	/* chY: 0xY50000 */
406bdcee774SYazen Ghannam 	return 0x50000 + (channel << 20);
407196b79fcSYazen Ghannam }
408196b79fcSYazen Ghannam 
409c7e5301aSDaniel J Blueman static inline u64 get_dram_base(struct amd64_pvt *pvt, u8 i)
4107f19bf75SBorislav Petkov {
4117f19bf75SBorislav Petkov 	u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
4127f19bf75SBorislav Petkov 
4137f19bf75SBorislav Petkov 	if (boot_cpu_data.x86 == 0xf)
4147f19bf75SBorislav Petkov 		return addr;
4157f19bf75SBorislav Petkov 
4167f19bf75SBorislav Petkov 	return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
4177f19bf75SBorislav Petkov }
4187f19bf75SBorislav Petkov 
419c7e5301aSDaniel J Blueman static inline u64 get_dram_limit(struct amd64_pvt *pvt, u8 i)
4207f19bf75SBorislav Petkov {
4217f19bf75SBorislav Petkov 	u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
4227f19bf75SBorislav Petkov 
4237f19bf75SBorislav Petkov 	if (boot_cpu_data.x86 == 0xf)
4247f19bf75SBorislav Petkov 		return lim;
4257f19bf75SBorislav Petkov 
4267f19bf75SBorislav Petkov 	return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
4277f19bf75SBorislav Petkov }
4287f19bf75SBorislav Petkov 
429f192c7b1SBorislav Petkov static inline u16 extract_syndrome(u64 status)
430f192c7b1SBorislav Petkov {
431f192c7b1SBorislav Petkov 	return ((status >> 47) & 0xff) | ((status >> 16) & 0xff00);
432f192c7b1SBorislav Petkov }
433f192c7b1SBorislav Petkov 
43418b94f66SAravind Gopalakrishnan static inline u8 dct_sel_interleave_addr(struct amd64_pvt *pvt)
43518b94f66SAravind Gopalakrishnan {
43618b94f66SAravind Gopalakrishnan 	if (pvt->fam == 0x15 && pvt->model >= 0x30)
43718b94f66SAravind Gopalakrishnan 		return (((pvt->dct_sel_hi >> 9) & 0x1) << 2) |
43818b94f66SAravind Gopalakrishnan 			((pvt->dct_sel_lo >> 6) & 0x3);
43918b94f66SAravind Gopalakrishnan 
44018b94f66SAravind Gopalakrishnan 	return	((pvt)->dct_sel_lo >> 6) & 0x3;
44118b94f66SAravind Gopalakrishnan }
442ae7bb7c6SBorislav Petkov /*
443ae7bb7c6SBorislav Petkov  * per-node ECC settings descriptor
444ae7bb7c6SBorislav Petkov  */
445ae7bb7c6SBorislav Petkov struct ecc_settings {
446ae7bb7c6SBorislav Petkov 	u32 old_nbctl;
447ae7bb7c6SBorislav Petkov 	bool nbctl_valid;
448ae7bb7c6SBorislav Petkov 
449cfe40fdbSDoug Thompson 	struct flags {
450d95cf4deSBorislav Petkov 		unsigned long nb_mce_enable:1;
451d95cf4deSBorislav Petkov 		unsigned long nb_ecc_prev:1;
452cfe40fdbSDoug Thompson 	} flags;
453cfe40fdbSDoug Thompson };
454cfe40fdbSDoug Thompson 
4557d6034d3SDoug Thompson #ifdef CONFIG_EDAC_DEBUG
456e339f1ecSTakashi Iwai extern const struct attribute_group amd64_edac_dbg_group;
4577d6034d3SDoug Thompson #endif
4587d6034d3SDoug Thompson 
4597d6034d3SDoug Thompson #ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
460e339f1ecSTakashi Iwai extern const struct attribute_group amd64_edac_inj_group;
461c5608759SMauro Carvalho Chehab #endif
4627d6034d3SDoug Thompson 
463cfe40fdbSDoug Thompson /*
464cfe40fdbSDoug Thompson  * Each of the PCI Device IDs types have their own set of hardware accessor
465cfe40fdbSDoug Thompson  * functions and per device encoding/decoding logic.
466cfe40fdbSDoug Thompson  */
467cfe40fdbSDoug Thompson struct low_ops {
468cfe40fdbSDoug Thompson 	int (*early_channel_count)	(struct amd64_pvt *pvt);
469f192c7b1SBorislav Petkov 	void (*map_sysaddr_to_csrow)	(struct mem_ctl_info *mci, u64 sys_addr,
47033ca0643SBorislav Petkov 					 struct err_info *);
471a597d2a5SAravind Gopalakrishnan 	int (*dbam_to_cs)		(struct amd64_pvt *pvt, u8 dct,
472a597d2a5SAravind Gopalakrishnan 					 unsigned cs_mode, int cs_mask_nr);
473cfe40fdbSDoug Thompson };
474cfe40fdbSDoug Thompson 
475cfe40fdbSDoug Thompson struct amd64_family_type {
476cfe40fdbSDoug Thompson 	const char *ctl_name;
477f1cbbec9SYazen Ghannam 	u16 f0_id, f1_id, f2_id, f6_id;
478cfe40fdbSDoug Thompson 	struct low_ops ops;
479cfe40fdbSDoug Thompson };
480cfe40fdbSDoug Thompson 
48166fed2d4SBorislav Petkov int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
48266fed2d4SBorislav Petkov 			       u32 *val, const char *func);
483b2b0c605SBorislav Petkov int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
484b2b0c605SBorislav Petkov 				u32 val, const char *func);
4856ba5dcdcSBorislav Petkov 
4866ba5dcdcSBorislav Petkov #define amd64_read_pci_cfg(pdev, offset, val)	\
487b2b0c605SBorislav Petkov 	__amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
488b2b0c605SBorislav Petkov 
489b2b0c605SBorislav Petkov #define amd64_write_pci_cfg(pdev, offset, val)	\
490b2b0c605SBorislav Petkov 	__amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
491b2b0c605SBorislav Petkov 
492cfe40fdbSDoug Thompson int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
493cfe40fdbSDoug Thompson 			     u64 *hole_offset, u64 *hole_size);
494c5608759SMauro Carvalho Chehab 
495c5608759SMauro Carvalho Chehab #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
49666fed2d4SBorislav Petkov 
49766fed2d4SBorislav Petkov /* Injection helpers */
49866fed2d4SBorislav Petkov static inline void disable_caches(void *dummy)
49966fed2d4SBorislav Petkov {
50066fed2d4SBorislav Petkov 	write_cr0(read_cr0() | X86_CR0_CD);
50166fed2d4SBorislav Petkov 	wbinvd();
50266fed2d4SBorislav Petkov }
50366fed2d4SBorislav Petkov 
50466fed2d4SBorislav Petkov static inline void enable_caches(void *dummy)
50566fed2d4SBorislav Petkov {
50666fed2d4SBorislav Petkov 	write_cr0(read_cr0() & ~X86_CR0_CD);
50766fed2d4SBorislav Petkov }
50818b94f66SAravind Gopalakrishnan 
50918b94f66SAravind Gopalakrishnan static inline u8 dram_intlv_en(struct amd64_pvt *pvt, unsigned int i)
51018b94f66SAravind Gopalakrishnan {
51118b94f66SAravind Gopalakrishnan 	if (pvt->fam == 0x15 && pvt->model >= 0x30) {
51218b94f66SAravind Gopalakrishnan 		u32 tmp;
51318b94f66SAravind Gopalakrishnan 		amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &tmp);
51418b94f66SAravind Gopalakrishnan 		return (u8) tmp & 0xF;
51518b94f66SAravind Gopalakrishnan 	}
51618b94f66SAravind Gopalakrishnan 	return (u8) (pvt->ranges[i].base.lo >> 8) & 0x7;
51718b94f66SAravind Gopalakrishnan }
51818b94f66SAravind Gopalakrishnan 
51918b94f66SAravind Gopalakrishnan static inline u8 dhar_valid(struct amd64_pvt *pvt)
52018b94f66SAravind Gopalakrishnan {
52118b94f66SAravind Gopalakrishnan 	if (pvt->fam == 0x15 && pvt->model >= 0x30) {
52218b94f66SAravind Gopalakrishnan 		u32 tmp;
52318b94f66SAravind Gopalakrishnan 		amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
52418b94f66SAravind Gopalakrishnan 		return (tmp >> 1) & BIT(0);
52518b94f66SAravind Gopalakrishnan 	}
52618b94f66SAravind Gopalakrishnan 	return (pvt)->dhar & BIT(0);
52718b94f66SAravind Gopalakrishnan }
52818b94f66SAravind Gopalakrishnan 
52918b94f66SAravind Gopalakrishnan static inline u32 dct_sel_baseaddr(struct amd64_pvt *pvt)
53018b94f66SAravind Gopalakrishnan {
53118b94f66SAravind Gopalakrishnan 	if (pvt->fam == 0x15 && pvt->model >= 0x30) {
53218b94f66SAravind Gopalakrishnan 		u32 tmp;
53318b94f66SAravind Gopalakrishnan 		amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
53418b94f66SAravind Gopalakrishnan 		return (tmp >> 11) & 0x1FFF;
53518b94f66SAravind Gopalakrishnan 	}
53618b94f66SAravind Gopalakrishnan 	return (pvt)->dct_sel_lo & 0xFFFFF800;
53718b94f66SAravind Gopalakrishnan }
538