xref: /openbmc/linux/drivers/edac/altera_edac.h (revision 976e3645923bdd2fe7893aae33fd7a21098bfb28)
13dab6bd5SThor Thayer /* SPDX-License-Identifier: GPL-2.0 */
2143f4a5aSThor Thayer /*
33dab6bd5SThor Thayer  * Copyright (C) 2017-2018, Intel Corporation
4143f4a5aSThor Thayer  * Copyright (C) 2015 Altera Corporation
5143f4a5aSThor Thayer  */
6143f4a5aSThor Thayer 
7143f4a5aSThor Thayer #ifndef _ALTERA_EDAC_H
8143f4a5aSThor Thayer #define _ALTERA_EDAC_H
9143f4a5aSThor Thayer 
103dab6bd5SThor Thayer #include <linux/arm-smccc.h>
11143f4a5aSThor Thayer #include <linux/edac.h>
12143f4a5aSThor Thayer #include <linux/types.h>
13143f4a5aSThor Thayer 
14143f4a5aSThor Thayer /* SDRAM Controller CtrlCfg Register */
15143f4a5aSThor Thayer #define CV_CTLCFG_OFST             0x00
16143f4a5aSThor Thayer 
17143f4a5aSThor Thayer /* SDRAM Controller CtrlCfg Register Bit Masks */
18143f4a5aSThor Thayer #define CV_CTLCFG_ECC_EN           0x400
19143f4a5aSThor Thayer #define CV_CTLCFG_ECC_CORR_EN      0x800
20143f4a5aSThor Thayer #define CV_CTLCFG_GEN_SB_ERR       0x2000
21143f4a5aSThor Thayer #define CV_CTLCFG_GEN_DB_ERR       0x4000
22143f4a5aSThor Thayer 
23941fd2e7SDinh Nguyen #define CV_CTLCFG_ECC_AUTO_EN     (CV_CTLCFG_ECC_EN)
24143f4a5aSThor Thayer 
25143f4a5aSThor Thayer /* SDRAM Controller Address Width Register */
26143f4a5aSThor Thayer #define CV_DRAMADDRW_OFST          0x2C
27143f4a5aSThor Thayer 
28143f4a5aSThor Thayer /* SDRAM Controller Address Widths Field Register */
29143f4a5aSThor Thayer #define DRAMADDRW_COLBIT_MASK      0x001F
30143f4a5aSThor Thayer #define DRAMADDRW_COLBIT_SHIFT     0
31143f4a5aSThor Thayer #define DRAMADDRW_ROWBIT_MASK      0x03E0
32143f4a5aSThor Thayer #define DRAMADDRW_ROWBIT_SHIFT     5
33143f4a5aSThor Thayer #define CV_DRAMADDRW_BANKBIT_MASK  0x1C00
34143f4a5aSThor Thayer #define CV_DRAMADDRW_BANKBIT_SHIFT 10
35143f4a5aSThor Thayer #define CV_DRAMADDRW_CSBIT_MASK    0xE000
36143f4a5aSThor Thayer #define CV_DRAMADDRW_CSBIT_SHIFT   13
37143f4a5aSThor Thayer 
38143f4a5aSThor Thayer /* SDRAM Controller Interface Data Width Register */
39143f4a5aSThor Thayer #define CV_DRAMIFWIDTH_OFST        0x30
40143f4a5aSThor Thayer 
41143f4a5aSThor Thayer /* SDRAM Controller Interface Data Width Defines */
42143f4a5aSThor Thayer #define CV_DRAMIFWIDTH_16B_ECC     24
43143f4a5aSThor Thayer #define CV_DRAMIFWIDTH_32B_ECC     40
44143f4a5aSThor Thayer 
45143f4a5aSThor Thayer /* SDRAM Controller DRAM Status Register */
46143f4a5aSThor Thayer #define CV_DRAMSTS_OFST            0x38
47143f4a5aSThor Thayer 
48143f4a5aSThor Thayer /* SDRAM Controller DRAM Status Register Bit Masks */
49143f4a5aSThor Thayer #define CV_DRAMSTS_SBEERR          0x04
50143f4a5aSThor Thayer #define CV_DRAMSTS_DBEERR          0x08
51143f4a5aSThor Thayer #define CV_DRAMSTS_CORR_DROP       0x10
52143f4a5aSThor Thayer 
53143f4a5aSThor Thayer /* SDRAM Controller DRAM IRQ Register */
54143f4a5aSThor Thayer #define CV_DRAMINTR_OFST           0x3C
55143f4a5aSThor Thayer 
56143f4a5aSThor Thayer /* SDRAM Controller DRAM IRQ Register Bit Masks */
57143f4a5aSThor Thayer #define CV_DRAMINTR_INTREN         0x01
58143f4a5aSThor Thayer #define CV_DRAMINTR_SBEMASK        0x02
59143f4a5aSThor Thayer #define CV_DRAMINTR_DBEMASK        0x04
60143f4a5aSThor Thayer #define CV_DRAMINTR_CORRDROPMASK   0x08
61143f4a5aSThor Thayer #define CV_DRAMINTR_INTRCLR        0x10
62143f4a5aSThor Thayer 
63143f4a5aSThor Thayer /* SDRAM Controller Single Bit Error Count Register */
64143f4a5aSThor Thayer #define CV_SBECOUNT_OFST           0x40
65143f4a5aSThor Thayer 
66143f4a5aSThor Thayer /* SDRAM Controller Double Bit Error Count Register */
67143f4a5aSThor Thayer #define CV_DBECOUNT_OFST           0x44
68143f4a5aSThor Thayer 
69143f4a5aSThor Thayer /* SDRAM Controller ECC Error Address Register */
70143f4a5aSThor Thayer #define CV_ERRADDR_OFST            0x48
71143f4a5aSThor Thayer 
7273bcc942SThor Thayer /*-----------------------------------------*/
7373bcc942SThor Thayer 
7473bcc942SThor Thayer /* SDRAM Controller EccCtrl Register */
7573bcc942SThor Thayer #define A10_ECCCTRL1_OFST          0x00
7673bcc942SThor Thayer 
7773bcc942SThor Thayer /* SDRAM Controller EccCtrl Register Bit Masks */
7873bcc942SThor Thayer #define A10_ECCCTRL1_ECC_EN        0x001
7973bcc942SThor Thayer #define A10_ECCCTRL1_CNT_RST       0x010
8073bcc942SThor Thayer #define A10_ECCCTRL1_AWB_CNT_RST   0x100
8173bcc942SThor Thayer #define A10_ECC_CNT_RESET_MASK     (A10_ECCCTRL1_CNT_RST | \
8273bcc942SThor Thayer 				    A10_ECCCTRL1_AWB_CNT_RST)
8373bcc942SThor Thayer 
8473bcc942SThor Thayer /* SDRAM Controller Address Width Register */
8573bcc942SThor Thayer #define CV_DRAMADDRW               0xFFC2502C
8673bcc942SThor Thayer #define A10_DRAMADDRW              0xFFCFA0A8
873dab6bd5SThor Thayer #define S10_DRAMADDRW              0xF80110E0
8873bcc942SThor Thayer 
8973bcc942SThor Thayer /* SDRAM Controller Address Widths Field Register */
9073bcc942SThor Thayer #define DRAMADDRW_COLBIT_MASK      0x001F
9173bcc942SThor Thayer #define DRAMADDRW_COLBIT_SHIFT     0
9273bcc942SThor Thayer #define DRAMADDRW_ROWBIT_MASK      0x03E0
9373bcc942SThor Thayer #define DRAMADDRW_ROWBIT_SHIFT     5
9473bcc942SThor Thayer #define CV_DRAMADDRW_BANKBIT_MASK  0x1C00
9573bcc942SThor Thayer #define CV_DRAMADDRW_BANKBIT_SHIFT 10
9673bcc942SThor Thayer #define CV_DRAMADDRW_CSBIT_MASK    0xE000
9773bcc942SThor Thayer #define CV_DRAMADDRW_CSBIT_SHIFT   13
9873bcc942SThor Thayer 
9973bcc942SThor Thayer #define A10_DRAMADDRW_BANKBIT_MASK  0x3C00
10073bcc942SThor Thayer #define A10_DRAMADDRW_BANKBIT_SHIFT 10
10173bcc942SThor Thayer #define A10_DRAMADDRW_GRPBIT_MASK   0xC000
10273bcc942SThor Thayer #define A10_DRAMADDRW_GRPBIT_SHIFT  14
10373bcc942SThor Thayer #define A10_DRAMADDRW_CSBIT_MASK    0x70000
10473bcc942SThor Thayer #define A10_DRAMADDRW_CSBIT_SHIFT   16
10573bcc942SThor Thayer 
10673bcc942SThor Thayer /* SDRAM Controller Interface Data Width Register */
10773bcc942SThor Thayer #define CV_DRAMIFWIDTH             0xFFC25030
10873bcc942SThor Thayer #define A10_DRAMIFWIDTH            0xFFCFB008
1093dab6bd5SThor Thayer #define S10_DRAMIFWIDTH            0xF8011008
11073bcc942SThor Thayer 
11173bcc942SThor Thayer /* SDRAM Controller Interface Data Width Defines */
11273bcc942SThor Thayer #define CV_DRAMIFWIDTH_16B_ECC     24
11373bcc942SThor Thayer #define CV_DRAMIFWIDTH_32B_ECC     40
11473bcc942SThor Thayer 
11573bcc942SThor Thayer #define A10_DRAMIFWIDTH_16B        0x0
11673bcc942SThor Thayer #define A10_DRAMIFWIDTH_32B        0x1
11773bcc942SThor Thayer #define A10_DRAMIFWIDTH_64B        0x2
11873bcc942SThor Thayer 
11973bcc942SThor Thayer /* SDRAM Controller DRAM IRQ Register */
12073bcc942SThor Thayer #define A10_ERRINTEN_OFST          0x10
12173bcc942SThor Thayer 
12273bcc942SThor Thayer /* SDRAM Controller DRAM IRQ Register Bit Masks */
12373bcc942SThor Thayer #define A10_ERRINTEN_SERRINTEN     0x01
12473bcc942SThor Thayer #define A10_ERRINTEN_DERRINTEN     0x02
12573bcc942SThor Thayer #define A10_ECC_IRQ_EN_MASK        (A10_ERRINTEN_SERRINTEN | \
12673bcc942SThor Thayer 				    A10_ERRINTEN_DERRINTEN)
12773bcc942SThor Thayer 
12873bcc942SThor Thayer /* SDRAM Interrupt Mode Register */
12973bcc942SThor Thayer #define A10_INTMODE_OFST           0x1C
13073bcc942SThor Thayer #define A10_INTMODE_SB_INT         1
13173bcc942SThor Thayer 
13273bcc942SThor Thayer /* SDRAM Controller Error Status Register */
13373bcc942SThor Thayer #define A10_INTSTAT_OFST           0x20
13473bcc942SThor Thayer 
13573bcc942SThor Thayer /* SDRAM Controller Error Status Register Bit Masks */
13673bcc942SThor Thayer #define A10_INTSTAT_SBEERR         0x01
13773bcc942SThor Thayer #define A10_INTSTAT_DBEERR         0x02
13873bcc942SThor Thayer 
13973bcc942SThor Thayer /* SDRAM Controller ECC Error Address Register */
14073bcc942SThor Thayer #define A10_DERRADDR_OFST          0x2C
14173bcc942SThor Thayer #define A10_SERRADDR_OFST          0x30
14273bcc942SThor Thayer 
14373bcc942SThor Thayer /* SDRAM Controller ECC Diagnostic Register */
14473bcc942SThor Thayer #define A10_DIAGINTTEST_OFST       0x24
14573bcc942SThor Thayer 
14673bcc942SThor Thayer #define A10_DIAGINT_TSERRA_MASK    0x0001
14773bcc942SThor Thayer #define A10_DIAGINT_TDERRA_MASK    0x0100
14873bcc942SThor Thayer 
14973bcc942SThor Thayer #define A10_SBERR_IRQ              34
15073bcc942SThor Thayer #define A10_DBERR_IRQ              32
15173bcc942SThor Thayer 
15273bcc942SThor Thayer /* SDRAM Single Bit Error Count Compare Set Register */
15373bcc942SThor Thayer #define A10_SERRCNTREG_OFST        0x3C
15473bcc942SThor Thayer 
15573bcc942SThor Thayer #define A10_SYMAN_INTMASK_CLR      0xFFD06098
15673bcc942SThor Thayer #define A10_INTMASK_CLR_OFST       0x10
15773bcc942SThor Thayer #define A10_DDR0_IRQ_MASK          BIT(17)
15873bcc942SThor Thayer 
159143f4a5aSThor Thayer struct altr_sdram_prv_data {
160143f4a5aSThor Thayer 	int ecc_ctrl_offset;
161143f4a5aSThor Thayer 	int ecc_ctl_en_mask;
162143f4a5aSThor Thayer 	int ecc_cecnt_offset;
163143f4a5aSThor Thayer 	int ecc_uecnt_offset;
164143f4a5aSThor Thayer 	int ecc_stat_offset;
165143f4a5aSThor Thayer 	int ecc_stat_ce_mask;
166143f4a5aSThor Thayer 	int ecc_stat_ue_mask;
167143f4a5aSThor Thayer 	int ecc_saddr_offset;
168143f4a5aSThor Thayer 	int ecc_daddr_offset;
169143f4a5aSThor Thayer 	int ecc_irq_en_offset;
170143f4a5aSThor Thayer 	int ecc_irq_en_mask;
171143f4a5aSThor Thayer 	int ecc_irq_clr_offset;
172143f4a5aSThor Thayer 	int ecc_irq_clr_mask;
173143f4a5aSThor Thayer 	int ecc_cnt_rst_offset;
174143f4a5aSThor Thayer 	int ecc_cnt_rst_mask;
175143f4a5aSThor Thayer 	struct edac_dev_sysfs_attribute *eccmgr_sysfs_attr;
176143f4a5aSThor Thayer 	int ecc_enable_mask;
177143f4a5aSThor Thayer 	int ce_set_mask;
178143f4a5aSThor Thayer 	int ue_set_mask;
179143f4a5aSThor Thayer 	int ce_ue_trgr_offset;
180143f4a5aSThor Thayer };
181143f4a5aSThor Thayer 
182143f4a5aSThor Thayer /* Altera SDRAM Memory Controller data */
183143f4a5aSThor Thayer struct altr_sdram_mc_data {
184143f4a5aSThor Thayer 	struct regmap *mc_vbase;
185143f4a5aSThor Thayer 	int sb_irq;
186143f4a5aSThor Thayer 	int db_irq;
187143f4a5aSThor Thayer 	const struct altr_sdram_prv_data *data;
188143f4a5aSThor Thayer };
189143f4a5aSThor Thayer 
19005b088b6SThor Thayer /************************** EDAC Device Defines **************************/
19105b088b6SThor Thayer /***** General Device Trigger Defines *****/
19205b088b6SThor Thayer #define ALTR_UE_TRIGGER_CHAR            'U'   /* Trigger for UE */
19305b088b6SThor Thayer #define ALTR_TRIGGER_READ_WRD_CNT       32    /* Line size x 4 */
19405b088b6SThor Thayer #define ALTR_TRIG_OCRAM_BYTE_SIZE       128   /* Line size x 4 */
19505b088b6SThor Thayer #define ALTR_TRIG_L2C_BYTE_SIZE         4096  /* Full Page */
19605b088b6SThor Thayer 
19705b088b6SThor Thayer /******* Cyclone5 and Arria5 Defines *******/
19805b088b6SThor Thayer /* OCRAM ECC Management Group Defines */
19905b088b6SThor Thayer #define ALTR_MAN_GRP_OCRAM_ECC_OFFSET   0x04
200811fce4fSThor Thayer #define ALTR_OCR_ECC_REG_OFFSET         0x00
20105b088b6SThor Thayer #define ALTR_OCR_ECC_EN                 BIT(0)
20205b088b6SThor Thayer #define ALTR_OCR_ECC_INJS               BIT(1)
20305b088b6SThor Thayer #define ALTR_OCR_ECC_INJD               BIT(2)
20405b088b6SThor Thayer #define ALTR_OCR_ECC_SERR               BIT(3)
20505b088b6SThor Thayer #define ALTR_OCR_ECC_DERR               BIT(4)
20605b088b6SThor Thayer 
20705b088b6SThor Thayer /* L2 ECC Management Group Defines */
20805b088b6SThor Thayer #define ALTR_MAN_GRP_L2_ECC_OFFSET      0x00
209811fce4fSThor Thayer #define ALTR_L2_ECC_REG_OFFSET          0x00
21005b088b6SThor Thayer #define ALTR_L2_ECC_EN                  BIT(0)
21105b088b6SThor Thayer #define ALTR_L2_ECC_INJS                BIT(1)
21205b088b6SThor Thayer #define ALTR_L2_ECC_INJD                BIT(2)
21305b088b6SThor Thayer 
214588cb03eSThor Thayer /* Arria10 General ECC Block Module Defines */
215c7b4be8dSThor Thayer #define ALTR_A10_ECC_CTRL_OFST          0x08
216c7b4be8dSThor Thayer #define ALTR_A10_ECC_EN                 BIT(0)
217c7b4be8dSThor Thayer #define ALTR_A10_ECC_INITA              BIT(16)
218c7b4be8dSThor Thayer #define ALTR_A10_ECC_INITB              BIT(24)
219c7b4be8dSThor Thayer 
220c7b4be8dSThor Thayer #define ALTR_A10_ECC_INITSTAT_OFST      0x0C
221c7b4be8dSThor Thayer #define ALTR_A10_ECC_INITCOMPLETEA      BIT(0)
222c7b4be8dSThor Thayer #define ALTR_A10_ECC_INITCOMPLETEB      BIT(8)
223c7b4be8dSThor Thayer 
224c7b4be8dSThor Thayer #define ALTR_A10_ECC_ERRINTEN_OFST      0x10
2251166fde9SThor Thayer #define ALTR_A10_ECC_ERRINTENS_OFST     0x14
2261166fde9SThor Thayer #define ALTR_A10_ECC_ERRINTENR_OFST     0x18
227c7b4be8dSThor Thayer #define ALTR_A10_ECC_SERRINTEN          BIT(0)
228c7b4be8dSThor Thayer 
2291166fde9SThor Thayer #define ALTR_A10_ECC_INTMODE_OFST       0x1C
2301166fde9SThor Thayer #define ALTR_A10_ECC_INTMODE            BIT(0)
2311166fde9SThor Thayer 
232c7b4be8dSThor Thayer #define ALTR_A10_ECC_INTSTAT_OFST       0x20
233c7b4be8dSThor Thayer #define ALTR_A10_ECC_SERRPENA           BIT(0)
234c7b4be8dSThor Thayer #define ALTR_A10_ECC_DERRPENA           BIT(8)
235c7b4be8dSThor Thayer #define ALTR_A10_ECC_ERRPENA_MASK       (ALTR_A10_ECC_SERRPENA | \
236c7b4be8dSThor Thayer 					 ALTR_A10_ECC_DERRPENA)
237c7b4be8dSThor Thayer #define ALTR_A10_ECC_SERRPENB           BIT(16)
238c7b4be8dSThor Thayer #define ALTR_A10_ECC_DERRPENB           BIT(24)
239c7b4be8dSThor Thayer #define ALTR_A10_ECC_ERRPENB_MASK       (ALTR_A10_ECC_SERRPENB | \
240c7b4be8dSThor Thayer 					 ALTR_A10_ECC_DERRPENB)
241c7b4be8dSThor Thayer 
242c7b4be8dSThor Thayer #define ALTR_A10_ECC_INTTEST_OFST       0x24
243c7b4be8dSThor Thayer #define ALTR_A10_ECC_TSERRA             BIT(0)
244c7b4be8dSThor Thayer #define ALTR_A10_ECC_TDERRA             BIT(8)
24591104984SThor Thayer #define ALTR_A10_ECC_TSERRB             BIT(16)
24691104984SThor Thayer #define ALTR_A10_ECC_TDERRB             BIT(24)
247c7b4be8dSThor Thayer 
248c7b4be8dSThor Thayer /* ECC Manager Defines */
249c7b4be8dSThor Thayer #define A10_SYSMGR_ECC_INTMASK_SET_OFST   0x94
250c7b4be8dSThor Thayer #define A10_SYSMGR_ECC_INTMASK_CLR_OFST   0x98
251c7b4be8dSThor Thayer #define A10_SYSMGR_ECC_INTMASK_OCRAM      BIT(1)
252c7b4be8dSThor Thayer 
253588cb03eSThor Thayer #define A10_SYSMGR_ECC_INTSTAT_SERR_OFST  0x9C
254588cb03eSThor Thayer #define A10_SYSMGR_ECC_INTSTAT_DERR_OFST  0xA0
255588cb03eSThor Thayer #define A10_SYSMGR_ECC_INTSTAT_L2         BIT(0)
256c7b4be8dSThor Thayer #define A10_SYSMGR_ECC_INTSTAT_OCRAM      BIT(1)
257588cb03eSThor Thayer 
258588cb03eSThor Thayer #define A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST  0xA8
259588cb03eSThor Thayer #define A10_SYSGMR_MPU_CLEAR_L2_ECC_SB    BIT(15)
260588cb03eSThor Thayer #define A10_SYSGMR_MPU_CLEAR_L2_ECC_MB    BIT(31)
261588cb03eSThor Thayer 
262588cb03eSThor Thayer /* Arria 10 L2 ECC Management Group Defines */
263588cb03eSThor Thayer #define ALTR_A10_L2_ECC_CTL_OFST        0x0
264588cb03eSThor Thayer #define ALTR_A10_L2_ECC_EN_CTL          BIT(0)
265588cb03eSThor Thayer 
266588cb03eSThor Thayer #define ALTR_A10_L2_ECC_STATUS          0xFFD060A4
267588cb03eSThor Thayer #define ALTR_A10_L2_ECC_STAT_OFST       0xA4
268588cb03eSThor Thayer #define ALTR_A10_L2_ECC_SERR_PEND       BIT(0)
269588cb03eSThor Thayer #define ALTR_A10_L2_ECC_MERR_PEND       BIT(0)
270588cb03eSThor Thayer 
271588cb03eSThor Thayer #define ALTR_A10_L2_ECC_CLR_OFST        0x4
272588cb03eSThor Thayer #define ALTR_A10_L2_ECC_SERR_CLR        BIT(15)
273588cb03eSThor Thayer #define ALTR_A10_L2_ECC_MERR_CLR        BIT(31)
274588cb03eSThor Thayer 
275588cb03eSThor Thayer #define ALTR_A10_L2_ECC_INJ_OFST        ALTR_A10_L2_ECC_CTL_OFST
276588cb03eSThor Thayer #define ALTR_A10_L2_ECC_CE_INJ_MASK     0x00000101
277588cb03eSThor Thayer #define ALTR_A10_L2_ECC_UE_INJ_MASK     0x00010101
278588cb03eSThor Thayer 
279c7b4be8dSThor Thayer /* Arria 10 OCRAM ECC Management Group Defines */
280c7b4be8dSThor Thayer #define ALTR_A10_OCRAM_ECC_EN_CTL       (BIT(1) | BIT(0))
281c7b4be8dSThor Thayer 
282ab8c1e0fSThor Thayer /* Arria 10 Ethernet ECC Management Group Defines */
283ab8c1e0fSThor Thayer #define ALTR_A10_COMMON_ECC_EN_CTL      BIT(0)
284ab8c1e0fSThor Thayer 
28591104984SThor Thayer /* Arria 10 SDMMC ECC Management Group Defines */
28691104984SThor Thayer #define ALTR_A10_SDMMC_IRQ_MASK         (BIT(16) | BIT(15))
28791104984SThor Thayer 
2881166fde9SThor Thayer /* A10 ECC Controller memory initialization timeout */
2891166fde9SThor Thayer #define ALTR_A10_ECC_INIT_WATCHDOG_10US      10000
2901166fde9SThor Thayer 
2913dab6bd5SThor Thayer /************* Stratix10 Defines **************/
292*3123c5c4SThor Thayer #define ALTR_S10_ECC_CTRL_SDRAM_OFST      0x00
293*3123c5c4SThor Thayer #define ALTR_S10_ECC_EN                   BIT(0)
294*3123c5c4SThor Thayer 
295*3123c5c4SThor Thayer #define ALTR_S10_ECC_ERRINTEN_OFST        0x10
296*3123c5c4SThor Thayer #define ALTR_S10_ECC_ERRINTENS_OFST       0x14
297*3123c5c4SThor Thayer #define ALTR_S10_ECC_ERRINTENR_OFST       0x18
298*3123c5c4SThor Thayer #define ALTR_S10_ECC_SERRINTEN            BIT(0)
299*3123c5c4SThor Thayer 
300*3123c5c4SThor Thayer #define ALTR_S10_ECC_INTMODE_OFST         0x1C
301*3123c5c4SThor Thayer #define ALTR_S10_ECC_INTMODE              BIT(0)
302*3123c5c4SThor Thayer 
303*3123c5c4SThor Thayer #define ALTR_S10_ECC_INTSTAT_OFST         0x20
304*3123c5c4SThor Thayer #define ALTR_S10_ECC_SERRPENA             BIT(0)
305*3123c5c4SThor Thayer #define ALTR_S10_ECC_DERRPENA             BIT(8)
306*3123c5c4SThor Thayer #define ALTR_S10_ECC_ERRPENA_MASK         (ALTR_S10_ECC_SERRPENA | \
307*3123c5c4SThor Thayer 					   ALTR_S10_ECC_DERRPENA)
308*3123c5c4SThor Thayer 
309*3123c5c4SThor Thayer #define ALTR_S10_ECC_INTTEST_OFST         0x24
310*3123c5c4SThor Thayer #define ALTR_S10_ECC_TSERRA               BIT(0)
311*3123c5c4SThor Thayer #define ALTR_S10_ECC_TDERRA               BIT(8)
312*3123c5c4SThor Thayer #define ALTR_S10_ECC_TSERRB               BIT(16)
313*3123c5c4SThor Thayer #define ALTR_S10_ECC_TDERRB               BIT(24)
314*3123c5c4SThor Thayer 
3151bd76ff4SThor Thayer #define ALTR_S10_DERR_ADDRA_OFST          0x2C
3163dab6bd5SThor Thayer 
3173dab6bd5SThor Thayer /* Stratix10 ECC Manager Defines */
31808f08bfbSThor Thayer #define S10_SYSMGR_ECC_INTMASK_CLR_OFST   0x98
31908f08bfbSThor Thayer #define S10_SYSMGR_ECC_INTSTAT_DERR_OFST  0xA0
3203dab6bd5SThor Thayer 
32108f08bfbSThor Thayer /* Sticky registers for Uncorrected Errors */
322245b6c65SThor Thayer #define S10_SYSMGR_UE_VAL_OFST            0x220
323245b6c65SThor Thayer #define S10_SYSMGR_UE_ADDR_OFST           0x224
3243dab6bd5SThor Thayer 
325e9918d7fSThor Thayer #define S10_DDR0_IRQ_MASK                 BIT(16)
326*3123c5c4SThor Thayer #define S10_DBE_IRQ_MASK                  0x3FFFE
327e9918d7fSThor Thayer 
328064acbd4SThor Thayer /* Define ECC Block Offsets for peripherals */
329064acbd4SThor Thayer #define ECC_BLK_ADDRESS_OFST              0x40
330064acbd4SThor Thayer #define ECC_BLK_RDATA0_OFST               0x44
331064acbd4SThor Thayer #define ECC_BLK_RDATA1_OFST               0x48
332064acbd4SThor Thayer #define ECC_BLK_RDATA2_OFST               0x4C
333064acbd4SThor Thayer #define ECC_BLK_RDATA3_OFST               0x50
334064acbd4SThor Thayer #define ECC_BLK_WDATA0_OFST               0x54
335064acbd4SThor Thayer #define ECC_BLK_WDATA1_OFST               0x58
336064acbd4SThor Thayer #define ECC_BLK_WDATA2_OFST               0x5C
337064acbd4SThor Thayer #define ECC_BLK_WDATA3_OFST               0x60
338064acbd4SThor Thayer #define ECC_BLK_RECC0_OFST                0x64
339064acbd4SThor Thayer #define ECC_BLK_RECC1_OFST                0x68
340064acbd4SThor Thayer #define ECC_BLK_WECC0_OFST                0x6C
341064acbd4SThor Thayer #define ECC_BLK_WECC1_OFST                0x70
342064acbd4SThor Thayer #define ECC_BLK_DBYTECTRL_OFST            0x74
343064acbd4SThor Thayer #define ECC_BLK_ACCCTRL_OFST              0x78
344064acbd4SThor Thayer #define ECC_BLK_STARTACC_OFST             0x7C
345064acbd4SThor Thayer 
346064acbd4SThor Thayer #define ECC_XACT_KICK                     0x10000
347436b0a58SThor Thayer #define ECC_WORD_WRITE                    0xFF
348064acbd4SThor Thayer #define ECC_WRITE_DOVR                    0x101
349064acbd4SThor Thayer #define ECC_WRITE_EDOVR                   0x103
350064acbd4SThor Thayer #define ECC_READ_EOVR                     0x2
351064acbd4SThor Thayer #define ECC_READ_EDOVR                    0x3
352064acbd4SThor Thayer 
353328ca7aeSThor Thayer struct altr_edac_device_dev;
354328ca7aeSThor Thayer 
35505b088b6SThor Thayer struct edac_device_prv_data {
356328ca7aeSThor Thayer 	int (*setup)(struct altr_edac_device_dev *device);
35705b088b6SThor Thayer 	int ce_clear_mask;
35805b088b6SThor Thayer 	int ue_clear_mask;
359588cb03eSThor Thayer 	int irq_status_mask;
36005b088b6SThor Thayer 	void * (*alloc_mem)(size_t size, void **other);
36105b088b6SThor Thayer 	void (*free_mem)(void *p, size_t size, void *other);
36205b088b6SThor Thayer 	int ecc_enable_mask;
363943ad917SThor Thayer 	int ecc_en_ofst;
36405b088b6SThor Thayer 	int ce_set_mask;
36505b088b6SThor Thayer 	int ue_set_mask;
366811fce4fSThor Thayer 	int set_err_ofst;
36713ab8448SThor Thayer 	irqreturn_t (*ecc_irq_handler)(int irq, void *dev_id);
36805b088b6SThor Thayer 	int trig_alloc_sz;
369e17ced2cSThor Thayer 	const struct file_operations *inject_fops;
3702b083d65SThor Thayer 	bool panic;
37105b088b6SThor Thayer };
37205b088b6SThor Thayer 
37305b088b6SThor Thayer struct altr_edac_device_dev {
374588cb03eSThor Thayer 	struct list_head next;
37505b088b6SThor Thayer 	void __iomem *base;
37605b088b6SThor Thayer 	int sb_irq;
37705b088b6SThor Thayer 	int db_irq;
37805b088b6SThor Thayer 	const struct edac_device_prv_data *data;
37905b088b6SThor Thayer 	struct dentry *debugfs_dir;
38005b088b6SThor Thayer 	char *edac_dev_name;
381588cb03eSThor Thayer 	struct altr_arria10_edac *edac;
382588cb03eSThor Thayer 	struct edac_device_ctl_info *edac_dev;
383588cb03eSThor Thayer 	struct device ddev;
384588cb03eSThor Thayer 	int edac_idx;
385588cb03eSThor Thayer };
386588cb03eSThor Thayer 
387588cb03eSThor Thayer struct altr_arria10_edac {
388588cb03eSThor Thayer 	struct device		*dev;
389588cb03eSThor Thayer 	struct regmap		*ecc_mgr_map;
390588cb03eSThor Thayer 	int sb_irq;
391588cb03eSThor Thayer 	int db_irq;
39213ab8448SThor Thayer 	struct irq_domain	*domain;
39313ab8448SThor Thayer 	struct irq_chip		irq_chip;
394588cb03eSThor Thayer 	struct list_head	a10_ecc_devices;
395d5fc9125SThor Thayer 	struct notifier_block	panic_notifier;
39605b088b6SThor Thayer };
39705b088b6SThor Thayer 
398143f4a5aSThor Thayer #endif	/* #ifndef _ALTERA_EDAC_H */
399