13dab6bd5SThor Thayer // SPDX-License-Identifier: GPL-2.0
271bcada8SThor Thayer /*
33dab6bd5SThor Thayer * Copyright (C) 2017-2018, Intel Corporation. All rights reserved
4c3eea194SThor Thayer * Copyright Altera Corporation (C) 2014-2016. All rights reserved.
571bcada8SThor Thayer * Copyright 2011-2012 Calxeda, Inc.
671bcada8SThor Thayer */
771bcada8SThor Thayer
8c3eea194SThor Thayer #include <asm/cacheflush.h>
971bcada8SThor Thayer #include <linux/ctype.h>
101166fde9SThor Thayer #include <linux/delay.h>
1171bcada8SThor Thayer #include <linux/edac.h>
12fad9fab9SThor Thayer #include <linux/firmware/intel/stratix10-smc.h>
13c3eea194SThor Thayer #include <linux/genalloc.h>
1471bcada8SThor Thayer #include <linux/interrupt.h>
1513ab8448SThor Thayer #include <linux/irqchip/chained_irq.h>
1671bcada8SThor Thayer #include <linux/kernel.h>
175781823fSThor Thayer #include <linux/mfd/altera-sysmgr.h>
1871bcada8SThor Thayer #include <linux/mfd/syscon.h>
19e9918d7fSThor Thayer #include <linux/notifier.h>
20588cb03eSThor Thayer #include <linux/of_address.h>
2113ab8448SThor Thayer #include <linux/of_irq.h>
2271bcada8SThor Thayer #include <linux/of_platform.h>
23f39650deSAndy Shevchenko #include <linux/panic_notifier.h>
2471bcada8SThor Thayer #include <linux/platform_device.h>
2571bcada8SThor Thayer #include <linux/regmap.h>
2671bcada8SThor Thayer #include <linux/types.h>
2771bcada8SThor Thayer #include <linux/uaccess.h>
2871bcada8SThor Thayer
29143f4a5aSThor Thayer #include "altera_edac.h"
3071bcada8SThor Thayer #include "edac_module.h"
3171bcada8SThor Thayer
3271bcada8SThor Thayer #define EDAC_MOD_STR "altera_edac"
33c3eea194SThor Thayer #define EDAC_DEVICE "Altera"
3471bcada8SThor Thayer
35580b5cf5SThor Thayer #ifdef CONFIG_EDAC_ALTERA_SDRAM
36143f4a5aSThor Thayer static const struct altr_sdram_prv_data c5_data = {
37143f4a5aSThor Thayer .ecc_ctrl_offset = CV_CTLCFG_OFST,
38143f4a5aSThor Thayer .ecc_ctl_en_mask = CV_CTLCFG_ECC_AUTO_EN,
39143f4a5aSThor Thayer .ecc_stat_offset = CV_DRAMSTS_OFST,
40143f4a5aSThor Thayer .ecc_stat_ce_mask = CV_DRAMSTS_SBEERR,
41143f4a5aSThor Thayer .ecc_stat_ue_mask = CV_DRAMSTS_DBEERR,
42143f4a5aSThor Thayer .ecc_saddr_offset = CV_ERRADDR_OFST,
4373bcc942SThor Thayer .ecc_daddr_offset = CV_ERRADDR_OFST,
44143f4a5aSThor Thayer .ecc_cecnt_offset = CV_SBECOUNT_OFST,
45143f4a5aSThor Thayer .ecc_uecnt_offset = CV_DBECOUNT_OFST,
46143f4a5aSThor Thayer .ecc_irq_en_offset = CV_DRAMINTR_OFST,
47143f4a5aSThor Thayer .ecc_irq_en_mask = CV_DRAMINTR_INTREN,
48143f4a5aSThor Thayer .ecc_irq_clr_offset = CV_DRAMINTR_OFST,
49143f4a5aSThor Thayer .ecc_irq_clr_mask = (CV_DRAMINTR_INTRCLR | CV_DRAMINTR_INTREN),
50143f4a5aSThor Thayer .ecc_cnt_rst_offset = CV_DRAMINTR_OFST,
51143f4a5aSThor Thayer .ecc_cnt_rst_mask = CV_DRAMINTR_INTRCLR,
52143f4a5aSThor Thayer .ce_ue_trgr_offset = CV_CTLCFG_OFST,
53143f4a5aSThor Thayer .ce_set_mask = CV_CTLCFG_GEN_SB_ERR,
54143f4a5aSThor Thayer .ue_set_mask = CV_CTLCFG_GEN_DB_ERR,
5571bcada8SThor Thayer };
5671bcada8SThor Thayer
5773bcc942SThor Thayer static const struct altr_sdram_prv_data a10_data = {
5873bcc942SThor Thayer .ecc_ctrl_offset = A10_ECCCTRL1_OFST,
5973bcc942SThor Thayer .ecc_ctl_en_mask = A10_ECCCTRL1_ECC_EN,
6073bcc942SThor Thayer .ecc_stat_offset = A10_INTSTAT_OFST,
6173bcc942SThor Thayer .ecc_stat_ce_mask = A10_INTSTAT_SBEERR,
6273bcc942SThor Thayer .ecc_stat_ue_mask = A10_INTSTAT_DBEERR,
6373bcc942SThor Thayer .ecc_saddr_offset = A10_SERRADDR_OFST,
6473bcc942SThor Thayer .ecc_daddr_offset = A10_DERRADDR_OFST,
6573bcc942SThor Thayer .ecc_irq_en_offset = A10_ERRINTEN_OFST,
6673bcc942SThor Thayer .ecc_irq_en_mask = A10_ECC_IRQ_EN_MASK,
6773bcc942SThor Thayer .ecc_irq_clr_offset = A10_INTSTAT_OFST,
6873bcc942SThor Thayer .ecc_irq_clr_mask = (A10_INTSTAT_SBEERR | A10_INTSTAT_DBEERR),
6973bcc942SThor Thayer .ecc_cnt_rst_offset = A10_ECCCTRL1_OFST,
7073bcc942SThor Thayer .ecc_cnt_rst_mask = A10_ECC_CNT_RESET_MASK,
7173bcc942SThor Thayer .ce_ue_trgr_offset = A10_DIAGINTTEST_OFST,
7273bcc942SThor Thayer .ce_set_mask = A10_DIAGINT_TSERRA_MASK,
7373bcc942SThor Thayer .ue_set_mask = A10_DIAGINT_TDERRA_MASK,
7473bcc942SThor Thayer };
7573bcc942SThor Thayer
76c3eea194SThor Thayer /*********************** EDAC Memory Controller Functions ****************/
77c3eea194SThor Thayer
78c3eea194SThor Thayer /* The SDRAM controller uses the EDAC Memory Controller framework. */
79c3eea194SThor Thayer
altr_sdram_mc_err_handler(int irq,void * dev_id)8071bcada8SThor Thayer static irqreturn_t altr_sdram_mc_err_handler(int irq, void *dev_id)
8171bcada8SThor Thayer {
8271bcada8SThor Thayer struct mem_ctl_info *mci = dev_id;
8371bcada8SThor Thayer struct altr_sdram_mc_data *drvdata = mci->pvt_info;
84143f4a5aSThor Thayer const struct altr_sdram_prv_data *priv = drvdata->data;
8573bcc942SThor Thayer u32 status, err_count = 1, err_addr;
8671bcada8SThor Thayer
87143f4a5aSThor Thayer regmap_read(drvdata->mc_vbase, priv->ecc_stat_offset, &status);
8871bcada8SThor Thayer
89143f4a5aSThor Thayer if (status & priv->ecc_stat_ue_mask) {
9073bcc942SThor Thayer regmap_read(drvdata->mc_vbase, priv->ecc_daddr_offset,
9173bcc942SThor Thayer &err_addr);
9273bcc942SThor Thayer if (priv->ecc_uecnt_offset)
93143f4a5aSThor Thayer regmap_read(drvdata->mc_vbase, priv->ecc_uecnt_offset,
94143f4a5aSThor Thayer &err_count);
9571bcada8SThor Thayer panic("\nEDAC: [%d Uncorrectable errors @ 0x%08X]\n",
9671bcada8SThor Thayer err_count, err_addr);
9771bcada8SThor Thayer }
98143f4a5aSThor Thayer if (status & priv->ecc_stat_ce_mask) {
9973bcc942SThor Thayer regmap_read(drvdata->mc_vbase, priv->ecc_saddr_offset,
10073bcc942SThor Thayer &err_addr);
10173bcc942SThor Thayer if (priv->ecc_uecnt_offset)
102143f4a5aSThor Thayer regmap_read(drvdata->mc_vbase, priv->ecc_cecnt_offset,
103143f4a5aSThor Thayer &err_count);
10471bcada8SThor Thayer edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, err_count,
10571bcada8SThor Thayer err_addr >> PAGE_SHIFT,
10671bcada8SThor Thayer err_addr & ~PAGE_MASK, 0,
10771bcada8SThor Thayer 0, 0, -1, mci->ctl_name, "");
10873bcc942SThor Thayer /* Clear IRQ to resume */
109143f4a5aSThor Thayer regmap_write(drvdata->mc_vbase, priv->ecc_irq_clr_offset,
110143f4a5aSThor Thayer priv->ecc_irq_clr_mask);
11171bcada8SThor Thayer
11271bcada8SThor Thayer return IRQ_HANDLED;
11371bcada8SThor Thayer }
11473bcc942SThor Thayer return IRQ_NONE;
11573bcc942SThor Thayer }
11671bcada8SThor Thayer
altr_sdr_mc_err_inject_write(struct file * file,const char __user * data,size_t count,loff_t * ppos)11771bcada8SThor Thayer static ssize_t altr_sdr_mc_err_inject_write(struct file *file,
11871bcada8SThor Thayer const char __user *data,
11971bcada8SThor Thayer size_t count, loff_t *ppos)
12071bcada8SThor Thayer {
12171bcada8SThor Thayer struct mem_ctl_info *mci = file->private_data;
12271bcada8SThor Thayer struct altr_sdram_mc_data *drvdata = mci->pvt_info;
123143f4a5aSThor Thayer const struct altr_sdram_prv_data *priv = drvdata->data;
12471bcada8SThor Thayer u32 *ptemp;
12571bcada8SThor Thayer dma_addr_t dma_handle;
12671bcada8SThor Thayer u32 reg, read_reg;
12771bcada8SThor Thayer
12871bcada8SThor Thayer ptemp = dma_alloc_coherent(mci->pdev, 16, &dma_handle, GFP_KERNEL);
12971bcada8SThor Thayer if (!ptemp) {
13071bcada8SThor Thayer dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
13171bcada8SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
13271bcada8SThor Thayer "Inject: Buffer Allocation error\n");
13371bcada8SThor Thayer return -ENOMEM;
13471bcada8SThor Thayer }
13571bcada8SThor Thayer
136143f4a5aSThor Thayer regmap_read(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
137143f4a5aSThor Thayer &read_reg);
138143f4a5aSThor Thayer read_reg &= ~(priv->ce_set_mask | priv->ue_set_mask);
13971bcada8SThor Thayer
14071bcada8SThor Thayer /* Error are injected by writing a word while the SBE or DBE
14171bcada8SThor Thayer * bit in the CTLCFG register is set. Reading the word will
14271bcada8SThor Thayer * trigger the SBE or DBE error and the corresponding IRQ.
14371bcada8SThor Thayer */
14471bcada8SThor Thayer if (count == 3) {
14571bcada8SThor Thayer edac_printk(KERN_ALERT, EDAC_MC,
14671bcada8SThor Thayer "Inject Double bit error\n");
14790e493d7SThor Thayer local_irq_disable();
148143f4a5aSThor Thayer regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
149143f4a5aSThor Thayer (read_reg | priv->ue_set_mask));
15090e493d7SThor Thayer local_irq_enable();
15171bcada8SThor Thayer } else {
15271bcada8SThor Thayer edac_printk(KERN_ALERT, EDAC_MC,
15371bcada8SThor Thayer "Inject Single bit error\n");
15490e493d7SThor Thayer local_irq_disable();
155143f4a5aSThor Thayer regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
156143f4a5aSThor Thayer (read_reg | priv->ce_set_mask));
15790e493d7SThor Thayer local_irq_enable();
15871bcada8SThor Thayer }
15971bcada8SThor Thayer
16071bcada8SThor Thayer ptemp[0] = 0x5A5A5A5A;
16171bcada8SThor Thayer ptemp[1] = 0xA5A5A5A5;
16271bcada8SThor Thayer
16371bcada8SThor Thayer /* Clear the error injection bits */
164143f4a5aSThor Thayer regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset, read_reg);
16571bcada8SThor Thayer /* Ensure it has been written out */
16671bcada8SThor Thayer wmb();
16771bcada8SThor Thayer
16871bcada8SThor Thayer /*
16971bcada8SThor Thayer * To trigger the error, we need to read the data back
17071bcada8SThor Thayer * (the data was written with errors above).
171332efa63SMark Rutland * The READ_ONCE macros and printk are used to prevent the
17271bcada8SThor Thayer * the compiler optimizing these reads out.
17371bcada8SThor Thayer */
174332efa63SMark Rutland reg = READ_ONCE(ptemp[0]);
175332efa63SMark Rutland read_reg = READ_ONCE(ptemp[1]);
17671bcada8SThor Thayer /* Force Read */
17771bcada8SThor Thayer rmb();
17871bcada8SThor Thayer
17971bcada8SThor Thayer edac_printk(KERN_ALERT, EDAC_MC, "Read Data [0x%X, 0x%X]\n",
18071bcada8SThor Thayer reg, read_reg);
18171bcada8SThor Thayer
18271bcada8SThor Thayer dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
18371bcada8SThor Thayer
18471bcada8SThor Thayer return count;
18571bcada8SThor Thayer }
18671bcada8SThor Thayer
18771bcada8SThor Thayer static const struct file_operations altr_sdr_mc_debug_inject_fops = {
18871bcada8SThor Thayer .open = simple_open,
18971bcada8SThor Thayer .write = altr_sdr_mc_err_inject_write,
19071bcada8SThor Thayer .llseek = generic_file_llseek,
19171bcada8SThor Thayer };
19271bcada8SThor Thayer
altr_sdr_mc_create_debugfs_nodes(struct mem_ctl_info * mci)19371bcada8SThor Thayer static void altr_sdr_mc_create_debugfs_nodes(struct mem_ctl_info *mci)
19471bcada8SThor Thayer {
195bba3b31eSBorislav Petkov if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
196bba3b31eSBorislav Petkov return;
197bba3b31eSBorislav Petkov
198bba3b31eSBorislav Petkov if (!mci->debugfs)
199bba3b31eSBorislav Petkov return;
200bba3b31eSBorislav Petkov
201b8978badSThor Thayer edac_debugfs_create_file("altr_trigger", S_IWUSR, mci->debugfs, mci,
20271bcada8SThor Thayer &altr_sdr_mc_debug_inject_fops);
20371bcada8SThor Thayer }
20471bcada8SThor Thayer
205f9ae487eSThor Thayer /* Get total memory size from Open Firmware DTB */
get_total_mem(void)206f9ae487eSThor Thayer static unsigned long get_total_mem(void)
20771bcada8SThor Thayer {
208f9ae487eSThor Thayer struct device_node *np = NULL;
209ff0abed4SChris Packham struct resource res;
210ff0abed4SChris Packham int ret;
211ff0abed4SChris Packham unsigned long total_mem = 0;
21271bcada8SThor Thayer
213f9ae487eSThor Thayer for_each_node_by_type(np, "memory") {
214ff0abed4SChris Packham ret = of_address_to_resource(np, 0, &res);
215ff0abed4SChris Packham if (ret)
216ff0abed4SChris Packham continue;
21771bcada8SThor Thayer
218ff0abed4SChris Packham total_mem += resource_size(&res);
219f9ae487eSThor Thayer }
220f9ae487eSThor Thayer edac_dbg(0, "total_mem 0x%lx\n", total_mem);
221f9ae487eSThor Thayer return total_mem;
22271bcada8SThor Thayer }
22371bcada8SThor Thayer
224143f4a5aSThor Thayer static const struct of_device_id altr_sdram_ctrl_of_match[] = {
2252c911f6cSArnd Bergmann { .compatible = "altr,sdram-edac", .data = &c5_data},
2262c911f6cSArnd Bergmann { .compatible = "altr,sdram-edac-a10", .data = &a10_data},
227143f4a5aSThor Thayer {},
228143f4a5aSThor Thayer };
229143f4a5aSThor Thayer MODULE_DEVICE_TABLE(of, altr_sdram_ctrl_of_match);
230143f4a5aSThor Thayer
a10_init(struct regmap * mc_vbase)23173bcc942SThor Thayer static int a10_init(struct regmap *mc_vbase)
23273bcc942SThor Thayer {
23373bcc942SThor Thayer if (regmap_update_bits(mc_vbase, A10_INTMODE_OFST,
23473bcc942SThor Thayer A10_INTMODE_SB_INT, A10_INTMODE_SB_INT)) {
23573bcc942SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
23673bcc942SThor Thayer "Error setting SB IRQ mode\n");
23773bcc942SThor Thayer return -ENODEV;
23873bcc942SThor Thayer }
23973bcc942SThor Thayer
24073bcc942SThor Thayer if (regmap_write(mc_vbase, A10_SERRCNTREG_OFST, 1)) {
24173bcc942SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
24273bcc942SThor Thayer "Error setting trigger count\n");
24373bcc942SThor Thayer return -ENODEV;
24473bcc942SThor Thayer }
24573bcc942SThor Thayer
24673bcc942SThor Thayer return 0;
24773bcc942SThor Thayer }
24873bcc942SThor Thayer
a10_unmask_irq(struct platform_device * pdev,u32 mask)24973bcc942SThor Thayer static int a10_unmask_irq(struct platform_device *pdev, u32 mask)
25073bcc942SThor Thayer {
25173bcc942SThor Thayer void __iomem *sm_base;
25273bcc942SThor Thayer int ret = 0;
25373bcc942SThor Thayer
25473bcc942SThor Thayer if (!request_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32),
25573bcc942SThor Thayer dev_name(&pdev->dev))) {
25673bcc942SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
25773bcc942SThor Thayer "Unable to request mem region\n");
25873bcc942SThor Thayer return -EBUSY;
25973bcc942SThor Thayer }
26073bcc942SThor Thayer
26173bcc942SThor Thayer sm_base = ioremap(A10_SYMAN_INTMASK_CLR, sizeof(u32));
26273bcc942SThor Thayer if (!sm_base) {
26373bcc942SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
26473bcc942SThor Thayer "Unable to ioremap device\n");
26573bcc942SThor Thayer
26673bcc942SThor Thayer ret = -ENOMEM;
26773bcc942SThor Thayer goto release;
26873bcc942SThor Thayer }
26973bcc942SThor Thayer
27073bcc942SThor Thayer iowrite32(mask, sm_base);
27173bcc942SThor Thayer
27273bcc942SThor Thayer iounmap(sm_base);
27373bcc942SThor Thayer
27473bcc942SThor Thayer release:
27573bcc942SThor Thayer release_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32));
27673bcc942SThor Thayer
27773bcc942SThor Thayer return ret;
27873bcc942SThor Thayer }
27973bcc942SThor Thayer
altr_sdram_probe(struct platform_device * pdev)28071bcada8SThor Thayer static int altr_sdram_probe(struct platform_device *pdev)
28171bcada8SThor Thayer {
282143f4a5aSThor Thayer const struct of_device_id *id;
28371bcada8SThor Thayer struct edac_mc_layer layers[2];
28471bcada8SThor Thayer struct mem_ctl_info *mci;
28571bcada8SThor Thayer struct altr_sdram_mc_data *drvdata;
286143f4a5aSThor Thayer const struct altr_sdram_prv_data *priv;
28771bcada8SThor Thayer struct regmap *mc_vbase;
28871bcada8SThor Thayer struct dimm_info *dimm;
289143f4a5aSThor Thayer u32 read_reg;
29073bcc942SThor Thayer int irq, irq2, res = 0;
29173bcc942SThor Thayer unsigned long mem_size, irqflags = 0;
29271bcada8SThor Thayer
293143f4a5aSThor Thayer id = of_match_device(altr_sdram_ctrl_of_match, &pdev->dev);
294143f4a5aSThor Thayer if (!id)
295143f4a5aSThor Thayer return -ENODEV;
296143f4a5aSThor Thayer
29771bcada8SThor Thayer /* Grab the register range from the sdr controller in device tree */
29871bcada8SThor Thayer mc_vbase = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
29971bcada8SThor Thayer "altr,sdr-syscon");
30071bcada8SThor Thayer if (IS_ERR(mc_vbase)) {
30171bcada8SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
30271bcada8SThor Thayer "regmap for altr,sdr-syscon lookup failed.\n");
30371bcada8SThor Thayer return -ENODEV;
30471bcada8SThor Thayer }
30571bcada8SThor Thayer
306143f4a5aSThor Thayer /* Check specific dependencies for the module */
307143f4a5aSThor Thayer priv = of_match_node(altr_sdram_ctrl_of_match,
308143f4a5aSThor Thayer pdev->dev.of_node)->data;
309143f4a5aSThor Thayer
310143f4a5aSThor Thayer /* Validate the SDRAM controller has ECC enabled */
311143f4a5aSThor Thayer if (regmap_read(mc_vbase, priv->ecc_ctrl_offset, &read_reg) ||
312143f4a5aSThor Thayer ((read_reg & priv->ecc_ctl_en_mask) != priv->ecc_ctl_en_mask)) {
31371bcada8SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
31471bcada8SThor Thayer "No ECC/ECC disabled [0x%08X]\n", read_reg);
31571bcada8SThor Thayer return -ENODEV;
31671bcada8SThor Thayer }
31771bcada8SThor Thayer
31871bcada8SThor Thayer /* Grab memory size from device tree. */
319f9ae487eSThor Thayer mem_size = get_total_mem();
32071bcada8SThor Thayer if (!mem_size) {
321f9ae487eSThor Thayer edac_printk(KERN_ERR, EDAC_MC, "Unable to calculate memory size\n");
32271bcada8SThor Thayer return -ENODEV;
32371bcada8SThor Thayer }
32471bcada8SThor Thayer
325143f4a5aSThor Thayer /* Ensure the SDRAM Interrupt is disabled */
326143f4a5aSThor Thayer if (regmap_update_bits(mc_vbase, priv->ecc_irq_en_offset,
327143f4a5aSThor Thayer priv->ecc_irq_en_mask, 0)) {
32871bcada8SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
329143f4a5aSThor Thayer "Error disabling SDRAM ECC IRQ\n");
330143f4a5aSThor Thayer return -ENODEV;
331143f4a5aSThor Thayer }
332143f4a5aSThor Thayer
333143f4a5aSThor Thayer /* Toggle to clear the SDRAM Error count */
334143f4a5aSThor Thayer if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
335143f4a5aSThor Thayer priv->ecc_cnt_rst_mask,
336143f4a5aSThor Thayer priv->ecc_cnt_rst_mask)) {
337143f4a5aSThor Thayer edac_printk(KERN_ERR, EDAC_MC,
338143f4a5aSThor Thayer "Error clearing SDRAM ECC count\n");
339143f4a5aSThor Thayer return -ENODEV;
340143f4a5aSThor Thayer }
341143f4a5aSThor Thayer
342143f4a5aSThor Thayer if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
343143f4a5aSThor Thayer priv->ecc_cnt_rst_mask, 0)) {
344143f4a5aSThor Thayer edac_printk(KERN_ERR, EDAC_MC,
345143f4a5aSThor Thayer "Error clearing SDRAM ECC count\n");
34671bcada8SThor Thayer return -ENODEV;
34771bcada8SThor Thayer }
34871bcada8SThor Thayer
34971bcada8SThor Thayer irq = platform_get_irq(pdev, 0);
35071bcada8SThor Thayer if (irq < 0) {
35171bcada8SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
35271bcada8SThor Thayer "No irq %d in DT\n", irq);
353279eb857SSergey Shtylyov return irq;
35471bcada8SThor Thayer }
35571bcada8SThor Thayer
35673bcc942SThor Thayer /* Arria10 has a 2nd IRQ */
35773bcc942SThor Thayer irq2 = platform_get_irq(pdev, 1);
35873bcc942SThor Thayer
35971bcada8SThor Thayer layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
36071bcada8SThor Thayer layers[0].size = 1;
36171bcada8SThor Thayer layers[0].is_virt_csrow = true;
36271bcada8SThor Thayer layers[1].type = EDAC_MC_LAYER_CHANNEL;
36371bcada8SThor Thayer layers[1].size = 1;
36471bcada8SThor Thayer layers[1].is_virt_csrow = false;
36571bcada8SThor Thayer mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
36671bcada8SThor Thayer sizeof(struct altr_sdram_mc_data));
36771bcada8SThor Thayer if (!mci)
36871bcada8SThor Thayer return -ENOMEM;
36971bcada8SThor Thayer
37071bcada8SThor Thayer mci->pdev = &pdev->dev;
37171bcada8SThor Thayer drvdata = mci->pvt_info;
37271bcada8SThor Thayer drvdata->mc_vbase = mc_vbase;
373143f4a5aSThor Thayer drvdata->data = priv;
37471bcada8SThor Thayer platform_set_drvdata(pdev, mci);
37571bcada8SThor Thayer
37671bcada8SThor Thayer if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
377143f4a5aSThor Thayer edac_printk(KERN_ERR, EDAC_MC,
378143f4a5aSThor Thayer "Unable to get managed device resource\n");
37971bcada8SThor Thayer res = -ENOMEM;
38071bcada8SThor Thayer goto free;
38171bcada8SThor Thayer }
38271bcada8SThor Thayer
38371bcada8SThor Thayer mci->mtype_cap = MEM_FLAG_DDR3;
38471bcada8SThor Thayer mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
38571bcada8SThor Thayer mci->edac_cap = EDAC_FLAG_SECDED;
38671bcada8SThor Thayer mci->mod_name = EDAC_MOD_STR;
38771bcada8SThor Thayer mci->ctl_name = dev_name(&pdev->dev);
38871bcada8SThor Thayer mci->scrub_mode = SCRUB_SW_SRC;
38971bcada8SThor Thayer mci->dev_name = dev_name(&pdev->dev);
39071bcada8SThor Thayer
39171bcada8SThor Thayer dimm = *mci->dimms;
39271bcada8SThor Thayer dimm->nr_pages = ((mem_size - 1) >> PAGE_SHIFT) + 1;
39371bcada8SThor Thayer dimm->grain = 8;
39471bcada8SThor Thayer dimm->dtype = DEV_X8;
39571bcada8SThor Thayer dimm->mtype = MEM_DDR3;
39671bcada8SThor Thayer dimm->edac_mode = EDAC_SECDED;
39771bcada8SThor Thayer
39871bcada8SThor Thayer res = edac_mc_add_mc(mci);
39971bcada8SThor Thayer if (res < 0)
40071bcada8SThor Thayer goto err;
40171bcada8SThor Thayer
40273bcc942SThor Thayer /* Only the Arria10 has separate IRQs */
4035781823fSThor Thayer if (of_machine_is_compatible("altr,socfpga-arria10")) {
40473bcc942SThor Thayer /* Arria10 specific initialization */
40573bcc942SThor Thayer res = a10_init(mc_vbase);
40673bcc942SThor Thayer if (res < 0)
40773bcc942SThor Thayer goto err2;
40873bcc942SThor Thayer
40973bcc942SThor Thayer res = devm_request_irq(&pdev->dev, irq2,
41073bcc942SThor Thayer altr_sdram_mc_err_handler,
41173bcc942SThor Thayer IRQF_SHARED, dev_name(&pdev->dev), mci);
41273bcc942SThor Thayer if (res < 0) {
41373bcc942SThor Thayer edac_mc_printk(mci, KERN_ERR,
41473bcc942SThor Thayer "Unable to request irq %d\n", irq2);
41573bcc942SThor Thayer res = -ENODEV;
41673bcc942SThor Thayer goto err2;
41773bcc942SThor Thayer }
41873bcc942SThor Thayer
41973bcc942SThor Thayer res = a10_unmask_irq(pdev, A10_DDR0_IRQ_MASK);
42073bcc942SThor Thayer if (res < 0)
42173bcc942SThor Thayer goto err2;
42273bcc942SThor Thayer
42373bcc942SThor Thayer irqflags = IRQF_SHARED;
42473bcc942SThor Thayer }
42573bcc942SThor Thayer
42671bcada8SThor Thayer res = devm_request_irq(&pdev->dev, irq, altr_sdram_mc_err_handler,
42773bcc942SThor Thayer irqflags, dev_name(&pdev->dev), mci);
42871bcada8SThor Thayer if (res < 0) {
42971bcada8SThor Thayer edac_mc_printk(mci, KERN_ERR,
43071bcada8SThor Thayer "Unable to request irq %d\n", irq);
43171bcada8SThor Thayer res = -ENODEV;
43271bcada8SThor Thayer goto err2;
43371bcada8SThor Thayer }
43471bcada8SThor Thayer
435143f4a5aSThor Thayer /* Infrastructure ready - enable the IRQ */
436143f4a5aSThor Thayer if (regmap_update_bits(drvdata->mc_vbase, priv->ecc_irq_en_offset,
437143f4a5aSThor Thayer priv->ecc_irq_en_mask, priv->ecc_irq_en_mask)) {
43871bcada8SThor Thayer edac_mc_printk(mci, KERN_ERR,
43971bcada8SThor Thayer "Error enabling SDRAM ECC IRQ\n");
44071bcada8SThor Thayer res = -ENODEV;
44171bcada8SThor Thayer goto err2;
44271bcada8SThor Thayer }
44371bcada8SThor Thayer
44471bcada8SThor Thayer altr_sdr_mc_create_debugfs_nodes(mci);
44571bcada8SThor Thayer
44671bcada8SThor Thayer devres_close_group(&pdev->dev, NULL);
44771bcada8SThor Thayer
44871bcada8SThor Thayer return 0;
44971bcada8SThor Thayer
45071bcada8SThor Thayer err2:
45171bcada8SThor Thayer edac_mc_del_mc(&pdev->dev);
45271bcada8SThor Thayer err:
45371bcada8SThor Thayer devres_release_group(&pdev->dev, NULL);
45471bcada8SThor Thayer free:
45571bcada8SThor Thayer edac_mc_free(mci);
45671bcada8SThor Thayer edac_printk(KERN_ERR, EDAC_MC,
45771bcada8SThor Thayer "EDAC Probe Failed; Error %d\n", res);
45871bcada8SThor Thayer
45971bcada8SThor Thayer return res;
46071bcada8SThor Thayer }
46171bcada8SThor Thayer
altr_sdram_remove(struct platform_device * pdev)46271bcada8SThor Thayer static int altr_sdram_remove(struct platform_device *pdev)
46371bcada8SThor Thayer {
46471bcada8SThor Thayer struct mem_ctl_info *mci = platform_get_drvdata(pdev);
46571bcada8SThor Thayer
46671bcada8SThor Thayer edac_mc_del_mc(&pdev->dev);
46771bcada8SThor Thayer edac_mc_free(mci);
46871bcada8SThor Thayer platform_set_drvdata(pdev, NULL);
46971bcada8SThor Thayer
47071bcada8SThor Thayer return 0;
47171bcada8SThor Thayer }
47271bcada8SThor Thayer
473580b5cf5SThor Thayer /*
474580b5cf5SThor Thayer * If you want to suspend, need to disable EDAC by removing it
475580b5cf5SThor Thayer * from the device tree or defconfig.
476580b5cf5SThor Thayer */
477580b5cf5SThor Thayer #ifdef CONFIG_PM
altr_sdram_prepare(struct device * dev)478580b5cf5SThor Thayer static int altr_sdram_prepare(struct device *dev)
479580b5cf5SThor Thayer {
480580b5cf5SThor Thayer pr_err("Suspend not allowed when EDAC is enabled.\n");
481580b5cf5SThor Thayer
482580b5cf5SThor Thayer return -EPERM;
483580b5cf5SThor Thayer }
484580b5cf5SThor Thayer
485580b5cf5SThor Thayer static const struct dev_pm_ops altr_sdram_pm_ops = {
486580b5cf5SThor Thayer .prepare = altr_sdram_prepare,
487580b5cf5SThor Thayer };
488580b5cf5SThor Thayer #endif
489580b5cf5SThor Thayer
490580b5cf5SThor Thayer static struct platform_driver altr_sdram_edac_driver = {
491580b5cf5SThor Thayer .probe = altr_sdram_probe,
492580b5cf5SThor Thayer .remove = altr_sdram_remove,
493580b5cf5SThor Thayer .driver = {
494580b5cf5SThor Thayer .name = "altr_sdram_edac",
495580b5cf5SThor Thayer #ifdef CONFIG_PM
496580b5cf5SThor Thayer .pm = &altr_sdram_pm_ops,
497580b5cf5SThor Thayer #endif
498580b5cf5SThor Thayer .of_match_table = altr_sdram_ctrl_of_match,
499580b5cf5SThor Thayer },
500580b5cf5SThor Thayer };
501580b5cf5SThor Thayer
502580b5cf5SThor Thayer module_platform_driver(altr_sdram_edac_driver);
503580b5cf5SThor Thayer
504580b5cf5SThor Thayer #endif /* CONFIG_EDAC_ALTERA_SDRAM */
505580b5cf5SThor Thayer
506c3eea194SThor Thayer /************************* EDAC Parent Probe *************************/
507c3eea194SThor Thayer
508c3eea194SThor Thayer static const struct of_device_id altr_edac_device_of_match[];
509c3eea194SThor Thayer
510c3eea194SThor Thayer static const struct of_device_id altr_edac_of_match[] = {
511c3eea194SThor Thayer { .compatible = "altr,socfpga-ecc-manager" },
512c3eea194SThor Thayer {},
513c3eea194SThor Thayer };
514c3eea194SThor Thayer MODULE_DEVICE_TABLE(of, altr_edac_of_match);
515c3eea194SThor Thayer
altr_edac_probe(struct platform_device * pdev)516c3eea194SThor Thayer static int altr_edac_probe(struct platform_device *pdev)
517c3eea194SThor Thayer {
518c3eea194SThor Thayer of_platform_populate(pdev->dev.of_node, altr_edac_device_of_match,
519c3eea194SThor Thayer NULL, &pdev->dev);
520c3eea194SThor Thayer return 0;
521c3eea194SThor Thayer }
522c3eea194SThor Thayer
523c3eea194SThor Thayer static struct platform_driver altr_edac_driver = {
524c3eea194SThor Thayer .probe = altr_edac_probe,
525c3eea194SThor Thayer .driver = {
526c3eea194SThor Thayer .name = "socfpga_ecc_manager",
527c3eea194SThor Thayer .of_match_table = altr_edac_of_match,
528c3eea194SThor Thayer },
529c3eea194SThor Thayer };
530c3eea194SThor Thayer module_platform_driver(altr_edac_driver);
531c3eea194SThor Thayer
532c3eea194SThor Thayer /************************* EDAC Device Functions *************************/
533c3eea194SThor Thayer
534c3eea194SThor Thayer /*
535c3eea194SThor Thayer * EDAC Device Functions (shared between various IPs).
536c3eea194SThor Thayer * The discrete memories use the EDAC Device framework. The probe
537c3eea194SThor Thayer * and error handling functions are very similar between memories
538c3eea194SThor Thayer * so they are shared. The memory allocation and freeing for EDAC
539c3eea194SThor Thayer * trigger testing are different for each memory.
540c3eea194SThor Thayer */
541c3eea194SThor Thayer
5427d07deb3SKrzysztof Kozlowski #ifdef CONFIG_EDAC_ALTERA_OCRAM
5431cf70377SThor Thayer static const struct edac_device_prv_data ocramecc_data;
5447d07deb3SKrzysztof Kozlowski #endif
5457d07deb3SKrzysztof Kozlowski #ifdef CONFIG_EDAC_ALTERA_L2C
5461cf70377SThor Thayer static const struct edac_device_prv_data l2ecc_data;
5477d07deb3SKrzysztof Kozlowski #endif
5487d07deb3SKrzysztof Kozlowski #ifdef CONFIG_EDAC_ALTERA_OCRAM
5491cf70377SThor Thayer static const struct edac_device_prv_data a10_ocramecc_data;
5507d07deb3SKrzysztof Kozlowski #endif
5517d07deb3SKrzysztof Kozlowski #ifdef CONFIG_EDAC_ALTERA_L2C
5521cf70377SThor Thayer static const struct edac_device_prv_data a10_l2ecc_data;
5537d07deb3SKrzysztof Kozlowski #endif
554c3eea194SThor Thayer
altr_edac_device_handler(int irq,void * dev_id)555c3eea194SThor Thayer static irqreturn_t altr_edac_device_handler(int irq, void *dev_id)
556c3eea194SThor Thayer {
557c3eea194SThor Thayer irqreturn_t ret_value = IRQ_NONE;
558c3eea194SThor Thayer struct edac_device_ctl_info *dci = dev_id;
559c3eea194SThor Thayer struct altr_edac_device_dev *drvdata = dci->pvt_info;
560c3eea194SThor Thayer const struct edac_device_prv_data *priv = drvdata->data;
561c3eea194SThor Thayer
562c3eea194SThor Thayer if (irq == drvdata->sb_irq) {
563c3eea194SThor Thayer if (priv->ce_clear_mask)
564c3eea194SThor Thayer writel(priv->ce_clear_mask, drvdata->base);
565c3eea194SThor Thayer edac_device_handle_ce(dci, 0, 0, drvdata->edac_dev_name);
566c3eea194SThor Thayer ret_value = IRQ_HANDLED;
567c3eea194SThor Thayer } else if (irq == drvdata->db_irq) {
568c3eea194SThor Thayer if (priv->ue_clear_mask)
569c3eea194SThor Thayer writel(priv->ue_clear_mask, drvdata->base);
570c3eea194SThor Thayer edac_device_handle_ue(dci, 0, 0, drvdata->edac_dev_name);
571c3eea194SThor Thayer panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
572c3eea194SThor Thayer ret_value = IRQ_HANDLED;
573c3eea194SThor Thayer } else {
574c3eea194SThor Thayer WARN_ON(1);
575c3eea194SThor Thayer }
576c3eea194SThor Thayer
577c3eea194SThor Thayer return ret_value;
578c3eea194SThor Thayer }
579c3eea194SThor Thayer
5807d07deb3SKrzysztof Kozlowski static ssize_t __maybe_unused
altr_edac_device_trig(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)5817d07deb3SKrzysztof Kozlowski altr_edac_device_trig(struct file *file, const char __user *user_buf,
582c3eea194SThor Thayer size_t count, loff_t *ppos)
583c3eea194SThor Thayer
584c3eea194SThor Thayer {
585c3eea194SThor Thayer u32 *ptemp, i, error_mask;
586c3eea194SThor Thayer int result = 0;
587c3eea194SThor Thayer u8 trig_type;
588c3eea194SThor Thayer unsigned long flags;
589c3eea194SThor Thayer struct edac_device_ctl_info *edac_dci = file->private_data;
590c3eea194SThor Thayer struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
591c3eea194SThor Thayer const struct edac_device_prv_data *priv = drvdata->data;
592c3eea194SThor Thayer void *generic_ptr = edac_dci->dev;
593c3eea194SThor Thayer
594c3eea194SThor Thayer if (!user_buf || get_user(trig_type, user_buf))
595c3eea194SThor Thayer return -EFAULT;
596c3eea194SThor Thayer
597c3eea194SThor Thayer if (!priv->alloc_mem)
598c3eea194SThor Thayer return -ENOMEM;
599c3eea194SThor Thayer
600c3eea194SThor Thayer /*
601c3eea194SThor Thayer * Note that generic_ptr is initialized to the device * but in
602c3eea194SThor Thayer * some alloc_functions, this is overridden and returns data.
603c3eea194SThor Thayer */
604c3eea194SThor Thayer ptemp = priv->alloc_mem(priv->trig_alloc_sz, &generic_ptr);
605c3eea194SThor Thayer if (!ptemp) {
606c3eea194SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
607c3eea194SThor Thayer "Inject: Buffer Allocation error\n");
608c3eea194SThor Thayer return -ENOMEM;
609c3eea194SThor Thayer }
610c3eea194SThor Thayer
611c3eea194SThor Thayer if (trig_type == ALTR_UE_TRIGGER_CHAR)
612c3eea194SThor Thayer error_mask = priv->ue_set_mask;
613c3eea194SThor Thayer else
614c3eea194SThor Thayer error_mask = priv->ce_set_mask;
615c3eea194SThor Thayer
616c3eea194SThor Thayer edac_printk(KERN_ALERT, EDAC_DEVICE,
617c3eea194SThor Thayer "Trigger Error Mask (0x%X)\n", error_mask);
618c3eea194SThor Thayer
619c3eea194SThor Thayer local_irq_save(flags);
620c3eea194SThor Thayer /* write ECC corrupted data out. */
621c3eea194SThor Thayer for (i = 0; i < (priv->trig_alloc_sz / sizeof(*ptemp)); i++) {
622c3eea194SThor Thayer /* Read data so we're in the correct state */
623c3eea194SThor Thayer rmb();
624332efa63SMark Rutland if (READ_ONCE(ptemp[i]))
625c3eea194SThor Thayer result = -1;
626c3eea194SThor Thayer /* Toggle Error bit (it is latched), leave ECC enabled */
627811fce4fSThor Thayer writel(error_mask, (drvdata->base + priv->set_err_ofst));
628811fce4fSThor Thayer writel(priv->ecc_enable_mask, (drvdata->base +
629811fce4fSThor Thayer priv->set_err_ofst));
630c3eea194SThor Thayer ptemp[i] = i;
631c3eea194SThor Thayer }
632c3eea194SThor Thayer /* Ensure it has been written out */
633c3eea194SThor Thayer wmb();
634c3eea194SThor Thayer local_irq_restore(flags);
635c3eea194SThor Thayer
636c3eea194SThor Thayer if (result)
637c3eea194SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "Mem Not Cleared\n");
638c3eea194SThor Thayer
639c3eea194SThor Thayer /* Read out written data. ECC error caused here */
640c3eea194SThor Thayer for (i = 0; i < ALTR_TRIGGER_READ_WRD_CNT; i++)
641332efa63SMark Rutland if (READ_ONCE(ptemp[i]) != i)
642c3eea194SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
643c3eea194SThor Thayer "Read doesn't match written data\n");
644c3eea194SThor Thayer
645c3eea194SThor Thayer if (priv->free_mem)
646c3eea194SThor Thayer priv->free_mem(ptemp, priv->trig_alloc_sz, generic_ptr);
647c3eea194SThor Thayer
648c3eea194SThor Thayer return count;
649c3eea194SThor Thayer }
650c3eea194SThor Thayer
6517d07deb3SKrzysztof Kozlowski static const struct file_operations altr_edac_device_inject_fops __maybe_unused = {
652c3eea194SThor Thayer .open = simple_open,
653c3eea194SThor Thayer .write = altr_edac_device_trig,
654c3eea194SThor Thayer .llseek = generic_file_llseek,
655c3eea194SThor Thayer };
656c3eea194SThor Thayer
6577d07deb3SKrzysztof Kozlowski static ssize_t __maybe_unused
6587d07deb3SKrzysztof Kozlowski altr_edac_a10_device_trig(struct file *file, const char __user *user_buf,
659c7b4be8dSThor Thayer size_t count, loff_t *ppos);
660c7b4be8dSThor Thayer
6617d07deb3SKrzysztof Kozlowski static const struct file_operations altr_edac_a10_device_inject_fops __maybe_unused = {
662c7b4be8dSThor Thayer .open = simple_open,
663c7b4be8dSThor Thayer .write = altr_edac_a10_device_trig,
664c7b4be8dSThor Thayer .llseek = generic_file_llseek,
665c7b4be8dSThor Thayer };
666c7b4be8dSThor Thayer
6677d07deb3SKrzysztof Kozlowski static ssize_t __maybe_unused
6687d07deb3SKrzysztof Kozlowski altr_edac_a10_device_trig2(struct file *file, const char __user *user_buf,
669064acbd4SThor Thayer size_t count, loff_t *ppos);
670064acbd4SThor Thayer
6717d07deb3SKrzysztof Kozlowski static const struct file_operations altr_edac_a10_device_inject2_fops __maybe_unused = {
672064acbd4SThor Thayer .open = simple_open,
673064acbd4SThor Thayer .write = altr_edac_a10_device_trig2,
674064acbd4SThor Thayer .llseek = generic_file_llseek,
675064acbd4SThor Thayer };
676064acbd4SThor Thayer
altr_create_edacdev_dbgfs(struct edac_device_ctl_info * edac_dci,const struct edac_device_prv_data * priv)677c3eea194SThor Thayer static void altr_create_edacdev_dbgfs(struct edac_device_ctl_info *edac_dci,
678c3eea194SThor Thayer const struct edac_device_prv_data *priv)
679c3eea194SThor Thayer {
680c3eea194SThor Thayer struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
681c3eea194SThor Thayer
682c3eea194SThor Thayer if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
683c3eea194SThor Thayer return;
684c3eea194SThor Thayer
685c3eea194SThor Thayer drvdata->debugfs_dir = edac_debugfs_create_dir(drvdata->edac_dev_name);
686c3eea194SThor Thayer if (!drvdata->debugfs_dir)
687c3eea194SThor Thayer return;
688c3eea194SThor Thayer
689f399f34bSThor Thayer if (!edac_debugfs_create_file("altr_trigger", S_IWUSR,
690c3eea194SThor Thayer drvdata->debugfs_dir, edac_dci,
691e17ced2cSThor Thayer priv->inject_fops))
692c3eea194SThor Thayer debugfs_remove_recursive(drvdata->debugfs_dir);
693c3eea194SThor Thayer }
694c3eea194SThor Thayer
695c3eea194SThor Thayer static const struct of_device_id altr_edac_device_of_match[] = {
696c3eea194SThor Thayer #ifdef CONFIG_EDAC_ALTERA_L2C
6972c911f6cSArnd Bergmann { .compatible = "altr,socfpga-l2-ecc", .data = &l2ecc_data },
698c3eea194SThor Thayer #endif
699c3eea194SThor Thayer #ifdef CONFIG_EDAC_ALTERA_OCRAM
7002c911f6cSArnd Bergmann { .compatible = "altr,socfpga-ocram-ecc", .data = &ocramecc_data },
701c3eea194SThor Thayer #endif
702c3eea194SThor Thayer {},
703c3eea194SThor Thayer };
704c3eea194SThor Thayer MODULE_DEVICE_TABLE(of, altr_edac_device_of_match);
705c3eea194SThor Thayer
706c3eea194SThor Thayer /*
707c3eea194SThor Thayer * altr_edac_device_probe()
708c3eea194SThor Thayer * This is a generic EDAC device driver that will support
709c3eea194SThor Thayer * various Altera memory devices such as the L2 cache ECC and
710c3eea194SThor Thayer * OCRAM ECC as well as the memories for other peripherals.
711c3eea194SThor Thayer * Module specific initialization is done by passing the
712c3eea194SThor Thayer * function index in the device tree.
713c3eea194SThor Thayer */
altr_edac_device_probe(struct platform_device * pdev)714c3eea194SThor Thayer static int altr_edac_device_probe(struct platform_device *pdev)
715c3eea194SThor Thayer {
716c3eea194SThor Thayer struct edac_device_ctl_info *dci;
717c3eea194SThor Thayer struct altr_edac_device_dev *drvdata;
718c3eea194SThor Thayer struct resource *r;
719c3eea194SThor Thayer int res = 0;
720c3eea194SThor Thayer struct device_node *np = pdev->dev.of_node;
721c3eea194SThor Thayer char *ecc_name = (char *)np->name;
722c3eea194SThor Thayer static int dev_instance;
723c3eea194SThor Thayer
724c3eea194SThor Thayer if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
725c3eea194SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
726c3eea194SThor Thayer "Unable to open devm\n");
727c3eea194SThor Thayer return -ENOMEM;
728c3eea194SThor Thayer }
729c3eea194SThor Thayer
730c3eea194SThor Thayer r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
731c3eea194SThor Thayer if (!r) {
732c3eea194SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
733c3eea194SThor Thayer "Unable to get mem resource\n");
734c3eea194SThor Thayer res = -ENODEV;
735c3eea194SThor Thayer goto fail;
736c3eea194SThor Thayer }
737c3eea194SThor Thayer
738c3eea194SThor Thayer if (!devm_request_mem_region(&pdev->dev, r->start, resource_size(r),
739c3eea194SThor Thayer dev_name(&pdev->dev))) {
740c3eea194SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
741c3eea194SThor Thayer "%s:Error requesting mem region\n", ecc_name);
742c3eea194SThor Thayer res = -EBUSY;
743c3eea194SThor Thayer goto fail;
744c3eea194SThor Thayer }
745c3eea194SThor Thayer
746c3eea194SThor Thayer dci = edac_device_alloc_ctl_info(sizeof(*drvdata), ecc_name,
747c3eea194SThor Thayer 1, ecc_name, 1, 0, NULL, 0,
748c3eea194SThor Thayer dev_instance++);
749c3eea194SThor Thayer
750c3eea194SThor Thayer if (!dci) {
751c3eea194SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
752c3eea194SThor Thayer "%s: Unable to allocate EDAC device\n", ecc_name);
753c3eea194SThor Thayer res = -ENOMEM;
754c3eea194SThor Thayer goto fail;
755c3eea194SThor Thayer }
756c3eea194SThor Thayer
757c3eea194SThor Thayer drvdata = dci->pvt_info;
758c3eea194SThor Thayer dci->dev = &pdev->dev;
759c3eea194SThor Thayer platform_set_drvdata(pdev, dci);
760c3eea194SThor Thayer drvdata->edac_dev_name = ecc_name;
761c3eea194SThor Thayer
762c3eea194SThor Thayer drvdata->base = devm_ioremap(&pdev->dev, r->start, resource_size(r));
7638b073d94SChristophe JAILLET if (!drvdata->base) {
7648b073d94SChristophe JAILLET res = -ENOMEM;
765c3eea194SThor Thayer goto fail1;
7668b073d94SChristophe JAILLET }
767c3eea194SThor Thayer
768c3eea194SThor Thayer /* Get driver specific data for this EDAC device */
769c3eea194SThor Thayer drvdata->data = of_match_node(altr_edac_device_of_match, np)->data;
770c3eea194SThor Thayer
771c3eea194SThor Thayer /* Check specific dependencies for the module */
772c3eea194SThor Thayer if (drvdata->data->setup) {
773328ca7aeSThor Thayer res = drvdata->data->setup(drvdata);
774c3eea194SThor Thayer if (res)
775c3eea194SThor Thayer goto fail1;
776c3eea194SThor Thayer }
777c3eea194SThor Thayer
778c3eea194SThor Thayer drvdata->sb_irq = platform_get_irq(pdev, 0);
779c3eea194SThor Thayer res = devm_request_irq(&pdev->dev, drvdata->sb_irq,
780c3eea194SThor Thayer altr_edac_device_handler,
781c3eea194SThor Thayer 0, dev_name(&pdev->dev), dci);
782c3eea194SThor Thayer if (res)
783c3eea194SThor Thayer goto fail1;
784c3eea194SThor Thayer
785c3eea194SThor Thayer drvdata->db_irq = platform_get_irq(pdev, 1);
786c3eea194SThor Thayer res = devm_request_irq(&pdev->dev, drvdata->db_irq,
787c3eea194SThor Thayer altr_edac_device_handler,
788c3eea194SThor Thayer 0, dev_name(&pdev->dev), dci);
789c3eea194SThor Thayer if (res)
790c3eea194SThor Thayer goto fail1;
791c3eea194SThor Thayer
792c3eea194SThor Thayer dci->mod_name = "Altera ECC Manager";
793c3eea194SThor Thayer dci->dev_name = drvdata->edac_dev_name;
794c3eea194SThor Thayer
795c3eea194SThor Thayer res = edac_device_add_device(dci);
796c3eea194SThor Thayer if (res)
797c3eea194SThor Thayer goto fail1;
798c3eea194SThor Thayer
799c3eea194SThor Thayer altr_create_edacdev_dbgfs(dci, drvdata->data);
800c3eea194SThor Thayer
801c3eea194SThor Thayer devres_close_group(&pdev->dev, NULL);
802c3eea194SThor Thayer
803c3eea194SThor Thayer return 0;
804c3eea194SThor Thayer
805c3eea194SThor Thayer fail1:
806c3eea194SThor Thayer edac_device_free_ctl_info(dci);
807c3eea194SThor Thayer fail:
808c3eea194SThor Thayer devres_release_group(&pdev->dev, NULL);
809c3eea194SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
810c3eea194SThor Thayer "%s:Error setting up EDAC device: %d\n", ecc_name, res);
811c3eea194SThor Thayer
812c3eea194SThor Thayer return res;
813c3eea194SThor Thayer }
814c3eea194SThor Thayer
altr_edac_device_remove(struct platform_device * pdev)815c3eea194SThor Thayer static int altr_edac_device_remove(struct platform_device *pdev)
816c3eea194SThor Thayer {
817c3eea194SThor Thayer struct edac_device_ctl_info *dci = platform_get_drvdata(pdev);
818c3eea194SThor Thayer struct altr_edac_device_dev *drvdata = dci->pvt_info;
819c3eea194SThor Thayer
820c3eea194SThor Thayer debugfs_remove_recursive(drvdata->debugfs_dir);
821c3eea194SThor Thayer edac_device_del_device(&pdev->dev);
822c3eea194SThor Thayer edac_device_free_ctl_info(dci);
823c3eea194SThor Thayer
824c3eea194SThor Thayer return 0;
825c3eea194SThor Thayer }
826c3eea194SThor Thayer
827c3eea194SThor Thayer static struct platform_driver altr_edac_device_driver = {
828c3eea194SThor Thayer .probe = altr_edac_device_probe,
829c3eea194SThor Thayer .remove = altr_edac_device_remove,
830c3eea194SThor Thayer .driver = {
831c3eea194SThor Thayer .name = "altr_edac_device",
832c3eea194SThor Thayer .of_match_table = altr_edac_device_of_match,
833c3eea194SThor Thayer },
834c3eea194SThor Thayer };
835c3eea194SThor Thayer module_platform_driver(altr_edac_device_driver);
836c3eea194SThor Thayer
8376b300fb9SThor Thayer /******************* Arria10 Device ECC Shared Functions *****************/
838c3eea194SThor Thayer
8391aa6eb5cSArnd Bergmann /*
8401aa6eb5cSArnd Bergmann * Test for memory's ECC dependencies upon entry because platform specific
8411aa6eb5cSArnd Bergmann * startup should have initialized the memory and enabled the ECC.
8421aa6eb5cSArnd Bergmann * Can't turn on ECC here because accessing un-initialized memory will
8431aa6eb5cSArnd Bergmann * cause CE/UE errors possibly causing an ABORT.
8441aa6eb5cSArnd Bergmann */
8456b300fb9SThor Thayer static int __maybe_unused
altr_check_ecc_deps(struct altr_edac_device_dev * device)8466b300fb9SThor Thayer altr_check_ecc_deps(struct altr_edac_device_dev *device)
8471aa6eb5cSArnd Bergmann {
8481aa6eb5cSArnd Bergmann void __iomem *base = device->base;
8491aa6eb5cSArnd Bergmann const struct edac_device_prv_data *prv = device->data;
8501aa6eb5cSArnd Bergmann
8511aa6eb5cSArnd Bergmann if (readl(base + prv->ecc_en_ofst) & prv->ecc_enable_mask)
8521aa6eb5cSArnd Bergmann return 0;
8531aa6eb5cSArnd Bergmann
8541aa6eb5cSArnd Bergmann edac_printk(KERN_ERR, EDAC_DEVICE,
8551aa6eb5cSArnd Bergmann "%s: No ECC present or ECC disabled.\n",
8561aa6eb5cSArnd Bergmann device->edac_dev_name);
8571aa6eb5cSArnd Bergmann return -ENODEV;
8581aa6eb5cSArnd Bergmann }
859c3eea194SThor Thayer
altr_edac_a10_ecc_irq(int irq,void * dev_id)8606b300fb9SThor Thayer static irqreturn_t __maybe_unused altr_edac_a10_ecc_irq(int irq, void *dev_id)
8616b300fb9SThor Thayer {
8626b300fb9SThor Thayer struct altr_edac_device_dev *dci = dev_id;
8636b300fb9SThor Thayer void __iomem *base = dci->base;
8646b300fb9SThor Thayer
8656b300fb9SThor Thayer if (irq == dci->sb_irq) {
8666b300fb9SThor Thayer writel(ALTR_A10_ECC_SERRPENA,
8676b300fb9SThor Thayer base + ALTR_A10_ECC_INTSTAT_OFST);
8686b300fb9SThor Thayer edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
8696b300fb9SThor Thayer
8706b300fb9SThor Thayer return IRQ_HANDLED;
8716b300fb9SThor Thayer } else if (irq == dci->db_irq) {
8726b300fb9SThor Thayer writel(ALTR_A10_ECC_DERRPENA,
8736b300fb9SThor Thayer base + ALTR_A10_ECC_INTSTAT_OFST);
8746b300fb9SThor Thayer edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
8756b300fb9SThor Thayer if (dci->data->panic)
8766b300fb9SThor Thayer panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
8776b300fb9SThor Thayer
8786b300fb9SThor Thayer return IRQ_HANDLED;
8796b300fb9SThor Thayer }
8806b300fb9SThor Thayer
8816b300fb9SThor Thayer WARN_ON(1);
8826b300fb9SThor Thayer
8836b300fb9SThor Thayer return IRQ_NONE;
8846b300fb9SThor Thayer }
8856b300fb9SThor Thayer
8861166fde9SThor Thayer /******************* Arria10 Memory Buffer Functions *********************/
8871166fde9SThor Thayer
a10_get_irq_mask(struct device_node * np)8881166fde9SThor Thayer static inline int a10_get_irq_mask(struct device_node *np)
8891166fde9SThor Thayer {
8901166fde9SThor Thayer int irq;
8911166fde9SThor Thayer const u32 *handle = of_get_property(np, "interrupts", NULL);
8921166fde9SThor Thayer
8931166fde9SThor Thayer if (!handle)
8941166fde9SThor Thayer return -ENODEV;
8951166fde9SThor Thayer irq = be32_to_cpup(handle);
8961166fde9SThor Thayer return irq;
8971166fde9SThor Thayer }
8981166fde9SThor Thayer
ecc_set_bits(u32 bit_mask,void __iomem * ioaddr)8991166fde9SThor Thayer static inline void ecc_set_bits(u32 bit_mask, void __iomem *ioaddr)
9001166fde9SThor Thayer {
9011166fde9SThor Thayer u32 value = readl(ioaddr);
9021166fde9SThor Thayer
9031166fde9SThor Thayer value |= bit_mask;
9041166fde9SThor Thayer writel(value, ioaddr);
9051166fde9SThor Thayer }
9061166fde9SThor Thayer
ecc_clear_bits(u32 bit_mask,void __iomem * ioaddr)9071166fde9SThor Thayer static inline void ecc_clear_bits(u32 bit_mask, void __iomem *ioaddr)
9081166fde9SThor Thayer {
9091166fde9SThor Thayer u32 value = readl(ioaddr);
9101166fde9SThor Thayer
9111166fde9SThor Thayer value &= ~bit_mask;
9121166fde9SThor Thayer writel(value, ioaddr);
9131166fde9SThor Thayer }
9141166fde9SThor Thayer
ecc_test_bits(u32 bit_mask,void __iomem * ioaddr)9151166fde9SThor Thayer static inline int ecc_test_bits(u32 bit_mask, void __iomem *ioaddr)
9161166fde9SThor Thayer {
9171166fde9SThor Thayer u32 value = readl(ioaddr);
9181166fde9SThor Thayer
9191166fde9SThor Thayer return (value & bit_mask) ? 1 : 0;
9201166fde9SThor Thayer }
9211166fde9SThor Thayer
9221166fde9SThor Thayer /*
9231166fde9SThor Thayer * This function uses the memory initialization block in the Arria10 ECC
9241166fde9SThor Thayer * controller to initialize/clear the entire memory data and ECC data.
9251166fde9SThor Thayer */
altr_init_memory_port(void __iomem * ioaddr,int port)9261166fde9SThor Thayer static int __maybe_unused altr_init_memory_port(void __iomem *ioaddr, int port)
9271166fde9SThor Thayer {
9281166fde9SThor Thayer int limit = ALTR_A10_ECC_INIT_WATCHDOG_10US;
9291166fde9SThor Thayer u32 init_mask, stat_mask, clear_mask;
9301166fde9SThor Thayer int ret = 0;
9311166fde9SThor Thayer
9321166fde9SThor Thayer if (port) {
9331166fde9SThor Thayer init_mask = ALTR_A10_ECC_INITB;
9341166fde9SThor Thayer stat_mask = ALTR_A10_ECC_INITCOMPLETEB;
9351166fde9SThor Thayer clear_mask = ALTR_A10_ECC_ERRPENB_MASK;
9361166fde9SThor Thayer } else {
9371166fde9SThor Thayer init_mask = ALTR_A10_ECC_INITA;
9381166fde9SThor Thayer stat_mask = ALTR_A10_ECC_INITCOMPLETEA;
9391166fde9SThor Thayer clear_mask = ALTR_A10_ECC_ERRPENA_MASK;
9401166fde9SThor Thayer }
9411166fde9SThor Thayer
9421166fde9SThor Thayer ecc_set_bits(init_mask, (ioaddr + ALTR_A10_ECC_CTRL_OFST));
9431166fde9SThor Thayer while (limit--) {
9441166fde9SThor Thayer if (ecc_test_bits(stat_mask,
9451166fde9SThor Thayer (ioaddr + ALTR_A10_ECC_INITSTAT_OFST)))
9461166fde9SThor Thayer break;
9471166fde9SThor Thayer udelay(1);
9481166fde9SThor Thayer }
9491166fde9SThor Thayer if (limit < 0)
9501166fde9SThor Thayer ret = -EBUSY;
9511166fde9SThor Thayer
9521166fde9SThor Thayer /* Clear any pending ECC interrupts */
9531166fde9SThor Thayer writel(clear_mask, (ioaddr + ALTR_A10_ECC_INTSTAT_OFST));
9541166fde9SThor Thayer
9551166fde9SThor Thayer return ret;
9561166fde9SThor Thayer }
9571166fde9SThor Thayer
9581166fde9SThor Thayer static __init int __maybe_unused
altr_init_a10_ecc_block(struct device_node * np,u32 irq_mask,u32 ecc_ctrl_en_mask,bool dual_port)9591166fde9SThor Thayer altr_init_a10_ecc_block(struct device_node *np, u32 irq_mask,
9601166fde9SThor Thayer u32 ecc_ctrl_en_mask, bool dual_port)
9611166fde9SThor Thayer {
9621166fde9SThor Thayer int ret = 0;
9631166fde9SThor Thayer void __iomem *ecc_block_base;
9641166fde9SThor Thayer struct regmap *ecc_mgr_map;
9651166fde9SThor Thayer char *ecc_name;
9661166fde9SThor Thayer struct device_node *np_eccmgr;
9671166fde9SThor Thayer
9681166fde9SThor Thayer ecc_name = (char *)np->name;
9691166fde9SThor Thayer
9701166fde9SThor Thayer /* Get the ECC Manager - parent of the device EDACs */
9711166fde9SThor Thayer np_eccmgr = of_get_parent(np);
972064acbd4SThor Thayer
9735781823fSThor Thayer ecc_mgr_map =
9745781823fSThor Thayer altr_sysmgr_regmap_lookup_by_phandle(np_eccmgr,
9751166fde9SThor Thayer "altr,sysmgr-syscon");
976064acbd4SThor Thayer
9771166fde9SThor Thayer of_node_put(np_eccmgr);
9781166fde9SThor Thayer if (IS_ERR(ecc_mgr_map)) {
9791166fde9SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
9801166fde9SThor Thayer "Unable to get syscon altr,sysmgr-syscon\n");
9811166fde9SThor Thayer return -ENODEV;
9821166fde9SThor Thayer }
9831166fde9SThor Thayer
9841166fde9SThor Thayer /* Map the ECC Block */
9851166fde9SThor Thayer ecc_block_base = of_iomap(np, 0);
9861166fde9SThor Thayer if (!ecc_block_base) {
9871166fde9SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
9881166fde9SThor Thayer "Unable to map %s ECC block\n", ecc_name);
9891166fde9SThor Thayer return -ENODEV;
9901166fde9SThor Thayer }
9911166fde9SThor Thayer
9921166fde9SThor Thayer /* Disable ECC */
9931166fde9SThor Thayer regmap_write(ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_SET_OFST, irq_mask);
9941166fde9SThor Thayer writel(ALTR_A10_ECC_SERRINTEN,
9951166fde9SThor Thayer (ecc_block_base + ALTR_A10_ECC_ERRINTENR_OFST));
9961166fde9SThor Thayer ecc_clear_bits(ecc_ctrl_en_mask,
9971166fde9SThor Thayer (ecc_block_base + ALTR_A10_ECC_CTRL_OFST));
9981166fde9SThor Thayer /* Ensure all writes complete */
9991166fde9SThor Thayer wmb();
10001166fde9SThor Thayer /* Use HW initialization block to initialize memory for ECC */
10011166fde9SThor Thayer ret = altr_init_memory_port(ecc_block_base, 0);
10021166fde9SThor Thayer if (ret) {
10031166fde9SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
10041166fde9SThor Thayer "ECC: cannot init %s PORTA memory\n", ecc_name);
10051166fde9SThor Thayer goto out;
10061166fde9SThor Thayer }
10071166fde9SThor Thayer
10081166fde9SThor Thayer if (dual_port) {
10091166fde9SThor Thayer ret = altr_init_memory_port(ecc_block_base, 1);
10101166fde9SThor Thayer if (ret) {
10111166fde9SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
10121166fde9SThor Thayer "ECC: cannot init %s PORTB memory\n",
10131166fde9SThor Thayer ecc_name);
10141166fde9SThor Thayer goto out;
10151166fde9SThor Thayer }
10161166fde9SThor Thayer }
10171166fde9SThor Thayer
10181166fde9SThor Thayer /* Interrupt mode set to every SBERR */
10191166fde9SThor Thayer regmap_write(ecc_mgr_map, ALTR_A10_ECC_INTMODE_OFST,
10201166fde9SThor Thayer ALTR_A10_ECC_INTMODE);
10211166fde9SThor Thayer /* Enable ECC */
10221166fde9SThor Thayer ecc_set_bits(ecc_ctrl_en_mask, (ecc_block_base +
10231166fde9SThor Thayer ALTR_A10_ECC_CTRL_OFST));
10241166fde9SThor Thayer writel(ALTR_A10_ECC_SERRINTEN,
10251166fde9SThor Thayer (ecc_block_base + ALTR_A10_ECC_ERRINTENS_OFST));
10261166fde9SThor Thayer regmap_write(ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_CLR_OFST, irq_mask);
10271166fde9SThor Thayer /* Ensure all writes complete */
10281166fde9SThor Thayer wmb();
10291166fde9SThor Thayer out:
10301166fde9SThor Thayer iounmap(ecc_block_base);
10311166fde9SThor Thayer return ret;
10321166fde9SThor Thayer }
10331166fde9SThor Thayer
10341166fde9SThor Thayer static int validate_parent_available(struct device_node *np);
10351166fde9SThor Thayer static const struct of_device_id altr_edac_a10_device_of_match[];
altr_init_a10_ecc_device_type(char * compat)10361166fde9SThor Thayer static int __init __maybe_unused altr_init_a10_ecc_device_type(char *compat)
10371166fde9SThor Thayer {
10381166fde9SThor Thayer int irq;
103925b223ddSThor Thayer struct device_node *child, *np;
104025b223ddSThor Thayer
104125b223ddSThor Thayer np = of_find_compatible_node(NULL, NULL,
10421166fde9SThor Thayer "altr,socfpga-a10-ecc-manager");
10431166fde9SThor Thayer if (!np) {
10441166fde9SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "ECC Manager not found\n");
10451166fde9SThor Thayer return -ENODEV;
10461166fde9SThor Thayer }
10471166fde9SThor Thayer
10481166fde9SThor Thayer for_each_child_of_node(np, child) {
10491166fde9SThor Thayer const struct of_device_id *pdev_id;
10501166fde9SThor Thayer const struct edac_device_prv_data *prv;
10511166fde9SThor Thayer
10521166fde9SThor Thayer if (!of_device_is_available(child))
10531166fde9SThor Thayer continue;
10541166fde9SThor Thayer if (!of_device_is_compatible(child, compat))
10551166fde9SThor Thayer continue;
10561166fde9SThor Thayer
10571166fde9SThor Thayer if (validate_parent_available(child))
10581166fde9SThor Thayer continue;
10591166fde9SThor Thayer
10601166fde9SThor Thayer irq = a10_get_irq_mask(child);
10611166fde9SThor Thayer if (irq < 0)
10621166fde9SThor Thayer continue;
10631166fde9SThor Thayer
10641166fde9SThor Thayer /* Get matching node and check for valid result */
10651166fde9SThor Thayer pdev_id = of_match_node(altr_edac_a10_device_of_match, child);
10661166fde9SThor Thayer if (IS_ERR_OR_NULL(pdev_id))
10671166fde9SThor Thayer continue;
10681166fde9SThor Thayer
10691166fde9SThor Thayer /* Validate private data pointer before dereferencing */
10701166fde9SThor Thayer prv = pdev_id->data;
10711166fde9SThor Thayer if (!prv)
10721166fde9SThor Thayer continue;
10731166fde9SThor Thayer
10741166fde9SThor Thayer altr_init_a10_ecc_block(child, BIT(irq),
10751166fde9SThor Thayer prv->ecc_enable_mask, 0);
10761166fde9SThor Thayer }
10771166fde9SThor Thayer
10781166fde9SThor Thayer of_node_put(np);
10791166fde9SThor Thayer return 0;
10801166fde9SThor Thayer }
10811166fde9SThor Thayer
10823123c5c4SThor Thayer /*********************** SDRAM EDAC Device Functions *********************/
10833123c5c4SThor Thayer
10843123c5c4SThor Thayer #ifdef CONFIG_EDAC_ALTERA_SDRAM
10853123c5c4SThor Thayer
1086e1bca853SRabara Niravkumar L /*
1087e1bca853SRabara Niravkumar L * A legacy U-Boot bug only enabled memory mapped access to the ECC Enable
1088e1bca853SRabara Niravkumar L * register if ECC is enabled. Linux checks the ECC Enable register to
1089e1bca853SRabara Niravkumar L * determine ECC status.
1090e1bca853SRabara Niravkumar L * Use an SMC call (which always works) to determine ECC enablement.
1091e1bca853SRabara Niravkumar L */
altr_s10_sdram_check_ecc_deps(struct altr_edac_device_dev * device)1092e1bca853SRabara Niravkumar L static int altr_s10_sdram_check_ecc_deps(struct altr_edac_device_dev *device)
1093e1bca853SRabara Niravkumar L {
1094e1bca853SRabara Niravkumar L const struct edac_device_prv_data *prv = device->data;
1095e1bca853SRabara Niravkumar L unsigned long sdram_ecc_addr;
1096e1bca853SRabara Niravkumar L struct arm_smccc_res result;
1097e1bca853SRabara Niravkumar L struct device_node *np;
1098e1bca853SRabara Niravkumar L phys_addr_t sdram_addr;
1099e1bca853SRabara Niravkumar L u32 read_reg;
1100e1bca853SRabara Niravkumar L int ret;
1101e1bca853SRabara Niravkumar L
1102e1bca853SRabara Niravkumar L np = of_find_compatible_node(NULL, NULL, "altr,sdr-ctl");
1103e1bca853SRabara Niravkumar L if (!np)
1104e1bca853SRabara Niravkumar L goto sdram_err;
1105e1bca853SRabara Niravkumar L
1106e1bca853SRabara Niravkumar L sdram_addr = of_translate_address(np, of_get_address(np, 0,
1107e1bca853SRabara Niravkumar L NULL, NULL));
1108e1bca853SRabara Niravkumar L of_node_put(np);
1109e1bca853SRabara Niravkumar L sdram_ecc_addr = (unsigned long)sdram_addr + prv->ecc_en_ofst;
1110e1bca853SRabara Niravkumar L arm_smccc_smc(INTEL_SIP_SMC_REG_READ, sdram_ecc_addr,
1111e1bca853SRabara Niravkumar L 0, 0, 0, 0, 0, 0, &result);
1112e1bca853SRabara Niravkumar L read_reg = (unsigned int)result.a1;
1113e1bca853SRabara Niravkumar L ret = (int)result.a0;
1114e1bca853SRabara Niravkumar L if (!ret && (read_reg & prv->ecc_enable_mask))
1115e1bca853SRabara Niravkumar L return 0;
1116e1bca853SRabara Niravkumar L
1117e1bca853SRabara Niravkumar L sdram_err:
1118e1bca853SRabara Niravkumar L edac_printk(KERN_ERR, EDAC_DEVICE,
1119e1bca853SRabara Niravkumar L "%s: No ECC present or ECC disabled.\n",
1120e1bca853SRabara Niravkumar L device->edac_dev_name);
1121e1bca853SRabara Niravkumar L return -ENODEV;
1122e1bca853SRabara Niravkumar L }
1123e1bca853SRabara Niravkumar L
11243123c5c4SThor Thayer static const struct edac_device_prv_data s10_sdramecc_data = {
1125e1bca853SRabara Niravkumar L .setup = altr_s10_sdram_check_ecc_deps,
11263123c5c4SThor Thayer .ce_clear_mask = ALTR_S10_ECC_SERRPENA,
11273123c5c4SThor Thayer .ue_clear_mask = ALTR_S10_ECC_DERRPENA,
11283123c5c4SThor Thayer .ecc_enable_mask = ALTR_S10_ECC_EN,
11293123c5c4SThor Thayer .ecc_en_ofst = ALTR_S10_ECC_CTRL_SDRAM_OFST,
11303123c5c4SThor Thayer .ce_set_mask = ALTR_S10_ECC_TSERRA,
11313123c5c4SThor Thayer .ue_set_mask = ALTR_S10_ECC_TDERRA,
11323123c5c4SThor Thayer .set_err_ofst = ALTR_S10_ECC_INTTEST_OFST,
11333123c5c4SThor Thayer .ecc_irq_handler = altr_edac_a10_ecc_irq,
11343123c5c4SThor Thayer .inject_fops = &altr_edac_a10_device_inject_fops,
11353123c5c4SThor Thayer };
11363123c5c4SThor Thayer #endif /* CONFIG_EDAC_ALTERA_SDRAM */
11373123c5c4SThor Thayer
11386b300fb9SThor Thayer /*********************** OCRAM EDAC Device Functions *********************/
11396b300fb9SThor Thayer
11406b300fb9SThor Thayer #ifdef CONFIG_EDAC_ALTERA_OCRAM
11416b300fb9SThor Thayer
ocram_alloc_mem(size_t size,void ** other)1142c3eea194SThor Thayer static void *ocram_alloc_mem(size_t size, void **other)
1143c3eea194SThor Thayer {
1144c3eea194SThor Thayer struct device_node *np;
1145c3eea194SThor Thayer struct gen_pool *gp;
1146c3eea194SThor Thayer void *sram_addr;
1147c3eea194SThor Thayer
1148c3eea194SThor Thayer np = of_find_compatible_node(NULL, NULL, "altr,socfpga-ocram-ecc");
1149c3eea194SThor Thayer if (!np)
1150c3eea194SThor Thayer return NULL;
1151c3eea194SThor Thayer
1152c3eea194SThor Thayer gp = of_gen_pool_get(np, "iram", 0);
1153c3eea194SThor Thayer of_node_put(np);
1154c3eea194SThor Thayer if (!gp)
1155c3eea194SThor Thayer return NULL;
1156c3eea194SThor Thayer
1157c3eea194SThor Thayer sram_addr = (void *)gen_pool_alloc(gp, size);
1158c3eea194SThor Thayer if (!sram_addr)
1159c3eea194SThor Thayer return NULL;
1160c3eea194SThor Thayer
1161c3eea194SThor Thayer memset(sram_addr, 0, size);
1162c3eea194SThor Thayer /* Ensure data is written out */
1163c3eea194SThor Thayer wmb();
1164c3eea194SThor Thayer
1165c3eea194SThor Thayer /* Remember this handle for freeing later */
1166c3eea194SThor Thayer *other = gp;
1167c3eea194SThor Thayer
1168c3eea194SThor Thayer return sram_addr;
1169c3eea194SThor Thayer }
1170c3eea194SThor Thayer
ocram_free_mem(void * p,size_t size,void * other)1171c3eea194SThor Thayer static void ocram_free_mem(void *p, size_t size, void *other)
1172c3eea194SThor Thayer {
11739ef20753SThor Thayer gen_pool_free((struct gen_pool *)other, (unsigned long)p, size);
1174c3eea194SThor Thayer }
1175c3eea194SThor Thayer
11761cf70377SThor Thayer static const struct edac_device_prv_data ocramecc_data = {
1177aa1f06dcSThor Thayer .setup = altr_check_ecc_deps,
1178c3eea194SThor Thayer .ce_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_SERR),
1179c3eea194SThor Thayer .ue_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_DERR),
1180c3eea194SThor Thayer .alloc_mem = ocram_alloc_mem,
1181c3eea194SThor Thayer .free_mem = ocram_free_mem,
1182c3eea194SThor Thayer .ecc_enable_mask = ALTR_OCR_ECC_EN,
1183943ad917SThor Thayer .ecc_en_ofst = ALTR_OCR_ECC_REG_OFFSET,
1184c3eea194SThor Thayer .ce_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJS),
1185c3eea194SThor Thayer .ue_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJD),
1186811fce4fSThor Thayer .set_err_ofst = ALTR_OCR_ECC_REG_OFFSET,
1187c3eea194SThor Thayer .trig_alloc_sz = ALTR_TRIG_OCRAM_BYTE_SIZE,
1188e17ced2cSThor Thayer .inject_fops = &altr_edac_device_inject_fops,
1189c3eea194SThor Thayer };
1190c3eea194SThor Thayer
119117e47dc6SThor Thayer static int __maybe_unused
altr_check_ocram_deps_init(struct altr_edac_device_dev * device)119217e47dc6SThor Thayer altr_check_ocram_deps_init(struct altr_edac_device_dev *device)
119317e47dc6SThor Thayer {
119417e47dc6SThor Thayer void __iomem *base = device->base;
119517e47dc6SThor Thayer int ret;
119617e47dc6SThor Thayer
119717e47dc6SThor Thayer ret = altr_check_ecc_deps(device);
119817e47dc6SThor Thayer if (ret)
119917e47dc6SThor Thayer return ret;
120017e47dc6SThor Thayer
120117e47dc6SThor Thayer /* Verify OCRAM has been initialized */
120217e47dc6SThor Thayer if (!ecc_test_bits(ALTR_A10_ECC_INITCOMPLETEA,
120317e47dc6SThor Thayer (base + ALTR_A10_ECC_INITSTAT_OFST)))
120417e47dc6SThor Thayer return -ENODEV;
120517e47dc6SThor Thayer
120617e47dc6SThor Thayer /* Enable IRQ on Single Bit Error */
120717e47dc6SThor Thayer writel(ALTR_A10_ECC_SERRINTEN, (base + ALTR_A10_ECC_ERRINTENS_OFST));
120817e47dc6SThor Thayer /* Ensure all writes complete */
120917e47dc6SThor Thayer wmb();
121017e47dc6SThor Thayer
121117e47dc6SThor Thayer return 0;
121217e47dc6SThor Thayer }
121317e47dc6SThor Thayer
12141cf70377SThor Thayer static const struct edac_device_prv_data a10_ocramecc_data = {
121517e47dc6SThor Thayer .setup = altr_check_ocram_deps_init,
1216c7b4be8dSThor Thayer .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1217c7b4be8dSThor Thayer .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1218c7b4be8dSThor Thayer .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_OCRAM,
1219c7b4be8dSThor Thayer .ecc_enable_mask = ALTR_A10_OCRAM_ECC_EN_CTL,
1220c7b4be8dSThor Thayer .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1221c7b4be8dSThor Thayer .ce_set_mask = ALTR_A10_ECC_TSERRA,
1222c7b4be8dSThor Thayer .ue_set_mask = ALTR_A10_ECC_TDERRA,
1223c7b4be8dSThor Thayer .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1224c7b4be8dSThor Thayer .ecc_irq_handler = altr_edac_a10_ecc_irq,
122517e47dc6SThor Thayer .inject_fops = &altr_edac_a10_device_inject2_fops,
12262b083d65SThor Thayer /*
12272b083d65SThor Thayer * OCRAM panic on uncorrectable error because sleep/resume
12282b083d65SThor Thayer * functions and FPGA contents are stored in OCRAM. Prefer
12292b083d65SThor Thayer * a kernel panic over executing/loading corrupted data.
12302b083d65SThor Thayer */
12312b083d65SThor Thayer .panic = true,
1232c7b4be8dSThor Thayer };
1233c7b4be8dSThor Thayer
1234c3eea194SThor Thayer #endif /* CONFIG_EDAC_ALTERA_OCRAM */
1235c3eea194SThor Thayer
1236c3eea194SThor Thayer /********************* L2 Cache EDAC Device Functions ********************/
1237c3eea194SThor Thayer
1238c3eea194SThor Thayer #ifdef CONFIG_EDAC_ALTERA_L2C
1239c3eea194SThor Thayer
l2_alloc_mem(size_t size,void ** other)1240c3eea194SThor Thayer static void *l2_alloc_mem(size_t size, void **other)
1241c3eea194SThor Thayer {
1242c3eea194SThor Thayer struct device *dev = *other;
1243c3eea194SThor Thayer void *ptemp = devm_kzalloc(dev, size, GFP_KERNEL);
1244c3eea194SThor Thayer
1245c3eea194SThor Thayer if (!ptemp)
1246c3eea194SThor Thayer return NULL;
1247c3eea194SThor Thayer
1248c3eea194SThor Thayer /* Make sure everything is written out */
1249c3eea194SThor Thayer wmb();
1250c3eea194SThor Thayer
1251c3eea194SThor Thayer /*
1252c3eea194SThor Thayer * Clean all cache levels up to LoC (includes L2)
1253c3eea194SThor Thayer * This ensures the corrupted data is written into
1254c3eea194SThor Thayer * L2 cache for readback test (which causes ECC error).
1255c3eea194SThor Thayer */
1256c3eea194SThor Thayer flush_cache_all();
1257c3eea194SThor Thayer
1258c3eea194SThor Thayer return ptemp;
1259c3eea194SThor Thayer }
1260c3eea194SThor Thayer
l2_free_mem(void * p,size_t size,void * other)1261c3eea194SThor Thayer static void l2_free_mem(void *p, size_t size, void *other)
1262c3eea194SThor Thayer {
1263c3eea194SThor Thayer struct device *dev = other;
1264c3eea194SThor Thayer
1265c3eea194SThor Thayer if (dev && p)
1266c3eea194SThor Thayer devm_kfree(dev, p);
1267c3eea194SThor Thayer }
1268c3eea194SThor Thayer
1269c3eea194SThor Thayer /*
1270c3eea194SThor Thayer * altr_l2_check_deps()
1271c3eea194SThor Thayer * Test for L2 cache ECC dependencies upon entry because
1272c3eea194SThor Thayer * platform specific startup should have initialized the L2
1273c3eea194SThor Thayer * memory and enabled the ECC.
1274c3eea194SThor Thayer * Bail if ECC is not enabled.
1275c3eea194SThor Thayer * Note that L2 Cache Enable is forced at build time.
1276c3eea194SThor Thayer */
altr_l2_check_deps(struct altr_edac_device_dev * device)1277328ca7aeSThor Thayer static int altr_l2_check_deps(struct altr_edac_device_dev *device)
1278c3eea194SThor Thayer {
1279328ca7aeSThor Thayer void __iomem *base = device->base;
128027439a1aSThor Thayer const struct edac_device_prv_data *prv = device->data;
128127439a1aSThor Thayer
128227439a1aSThor Thayer if ((readl(base) & prv->ecc_enable_mask) ==
128327439a1aSThor Thayer prv->ecc_enable_mask)
1284c3eea194SThor Thayer return 0;
1285c3eea194SThor Thayer
1286c3eea194SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
1287c3eea194SThor Thayer "L2: No ECC present, or ECC disabled\n");
1288c3eea194SThor Thayer return -ENODEV;
1289c3eea194SThor Thayer }
1290c3eea194SThor Thayer
altr_edac_a10_l2_irq(int irq,void * dev_id)129113ab8448SThor Thayer static irqreturn_t altr_edac_a10_l2_irq(int irq, void *dev_id)
1292588cb03eSThor Thayer {
129313ab8448SThor Thayer struct altr_edac_device_dev *dci = dev_id;
129413ab8448SThor Thayer
129513ab8448SThor Thayer if (irq == dci->sb_irq) {
1296588cb03eSThor Thayer regmap_write(dci->edac->ecc_mgr_map,
1297588cb03eSThor Thayer A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
1298588cb03eSThor Thayer A10_SYSGMR_MPU_CLEAR_L2_ECC_SB);
1299588cb03eSThor Thayer edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
130013ab8448SThor Thayer
130113ab8448SThor Thayer return IRQ_HANDLED;
130213ab8448SThor Thayer } else if (irq == dci->db_irq) {
1303588cb03eSThor Thayer regmap_write(dci->edac->ecc_mgr_map,
1304588cb03eSThor Thayer A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
1305588cb03eSThor Thayer A10_SYSGMR_MPU_CLEAR_L2_ECC_MB);
1306588cb03eSThor Thayer edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
1307588cb03eSThor Thayer panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
130813ab8448SThor Thayer
1309588cb03eSThor Thayer return IRQ_HANDLED;
1310588cb03eSThor Thayer }
1311588cb03eSThor Thayer
131213ab8448SThor Thayer WARN_ON(1);
131313ab8448SThor Thayer
131413ab8448SThor Thayer return IRQ_NONE;
131513ab8448SThor Thayer }
131613ab8448SThor Thayer
13171cf70377SThor Thayer static const struct edac_device_prv_data l2ecc_data = {
1318c3eea194SThor Thayer .setup = altr_l2_check_deps,
1319c3eea194SThor Thayer .ce_clear_mask = 0,
1320c3eea194SThor Thayer .ue_clear_mask = 0,
1321c3eea194SThor Thayer .alloc_mem = l2_alloc_mem,
1322c3eea194SThor Thayer .free_mem = l2_free_mem,
1323c3eea194SThor Thayer .ecc_enable_mask = ALTR_L2_ECC_EN,
1324c3eea194SThor Thayer .ce_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJS),
1325c3eea194SThor Thayer .ue_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJD),
1326811fce4fSThor Thayer .set_err_ofst = ALTR_L2_ECC_REG_OFFSET,
1327c3eea194SThor Thayer .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
1328e17ced2cSThor Thayer .inject_fops = &altr_edac_device_inject_fops,
1329c3eea194SThor Thayer };
1330c3eea194SThor Thayer
13311cf70377SThor Thayer static const struct edac_device_prv_data a10_l2ecc_data = {
1332588cb03eSThor Thayer .setup = altr_l2_check_deps,
1333588cb03eSThor Thayer .ce_clear_mask = ALTR_A10_L2_ECC_SERR_CLR,
1334588cb03eSThor Thayer .ue_clear_mask = ALTR_A10_L2_ECC_MERR_CLR,
1335588cb03eSThor Thayer .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_L2,
1336588cb03eSThor Thayer .alloc_mem = l2_alloc_mem,
1337588cb03eSThor Thayer .free_mem = l2_free_mem,
1338588cb03eSThor Thayer .ecc_enable_mask = ALTR_A10_L2_ECC_EN_CTL,
1339588cb03eSThor Thayer .ce_set_mask = ALTR_A10_L2_ECC_CE_INJ_MASK,
1340588cb03eSThor Thayer .ue_set_mask = ALTR_A10_L2_ECC_UE_INJ_MASK,
1341588cb03eSThor Thayer .set_err_ofst = ALTR_A10_L2_ECC_INJ_OFST,
1342588cb03eSThor Thayer .ecc_irq_handler = altr_edac_a10_l2_irq,
1343588cb03eSThor Thayer .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
1344e17ced2cSThor Thayer .inject_fops = &altr_edac_device_inject_fops,
1345588cb03eSThor Thayer };
1346588cb03eSThor Thayer
1347c3eea194SThor Thayer #endif /* CONFIG_EDAC_ALTERA_L2C */
1348c3eea194SThor Thayer
1349ab8c1e0fSThor Thayer /********************* Ethernet Device Functions ********************/
1350ab8c1e0fSThor Thayer
1351ab8c1e0fSThor Thayer #ifdef CONFIG_EDAC_ALTERA_ETHERNET
1352ab8c1e0fSThor Thayer
socfpga_init_ethernet_ecc(struct altr_edac_device_dev * dev)1353788586efSThor Thayer static int __init socfpga_init_ethernet_ecc(struct altr_edac_device_dev *dev)
1354788586efSThor Thayer {
1355788586efSThor Thayer int ret;
1356788586efSThor Thayer
1357788586efSThor Thayer ret = altr_init_a10_ecc_device_type("altr,socfpga-eth-mac-ecc");
1358788586efSThor Thayer if (ret)
1359788586efSThor Thayer return ret;
1360788586efSThor Thayer
1361788586efSThor Thayer return altr_check_ecc_deps(dev);
1362788586efSThor Thayer }
1363788586efSThor Thayer
1364ab8c1e0fSThor Thayer static const struct edac_device_prv_data a10_enetecc_data = {
1365788586efSThor Thayer .setup = socfpga_init_ethernet_ecc,
1366ab8c1e0fSThor Thayer .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1367ab8c1e0fSThor Thayer .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1368ab8c1e0fSThor Thayer .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1369ab8c1e0fSThor Thayer .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1370ab8c1e0fSThor Thayer .ce_set_mask = ALTR_A10_ECC_TSERRA,
1371ab8c1e0fSThor Thayer .ue_set_mask = ALTR_A10_ECC_TDERRA,
1372ab8c1e0fSThor Thayer .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1373ab8c1e0fSThor Thayer .ecc_irq_handler = altr_edac_a10_ecc_irq,
1374064acbd4SThor Thayer .inject_fops = &altr_edac_a10_device_inject2_fops,
1375ab8c1e0fSThor Thayer };
1376ab8c1e0fSThor Thayer
1377ab8c1e0fSThor Thayer #endif /* CONFIG_EDAC_ALTERA_ETHERNET */
1378ab8c1e0fSThor Thayer
1379c6882fb2SThor Thayer /********************** NAND Device Functions **********************/
1380c6882fb2SThor Thayer
1381c6882fb2SThor Thayer #ifdef CONFIG_EDAC_ALTERA_NAND
1382c6882fb2SThor Thayer
socfpga_init_nand_ecc(struct altr_edac_device_dev * device)1383788586efSThor Thayer static int __init socfpga_init_nand_ecc(struct altr_edac_device_dev *device)
1384788586efSThor Thayer {
1385788586efSThor Thayer int ret;
1386788586efSThor Thayer
1387788586efSThor Thayer ret = altr_init_a10_ecc_device_type("altr,socfpga-nand-ecc");
1388788586efSThor Thayer if (ret)
1389788586efSThor Thayer return ret;
1390788586efSThor Thayer
1391788586efSThor Thayer return altr_check_ecc_deps(device);
1392788586efSThor Thayer }
1393788586efSThor Thayer
1394c6882fb2SThor Thayer static const struct edac_device_prv_data a10_nandecc_data = {
1395788586efSThor Thayer .setup = socfpga_init_nand_ecc,
1396c6882fb2SThor Thayer .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1397c6882fb2SThor Thayer .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1398c6882fb2SThor Thayer .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1399c6882fb2SThor Thayer .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1400c6882fb2SThor Thayer .ce_set_mask = ALTR_A10_ECC_TSERRA,
1401c6882fb2SThor Thayer .ue_set_mask = ALTR_A10_ECC_TDERRA,
1402c6882fb2SThor Thayer .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1403c6882fb2SThor Thayer .ecc_irq_handler = altr_edac_a10_ecc_irq,
1404c6882fb2SThor Thayer .inject_fops = &altr_edac_a10_device_inject_fops,
1405c6882fb2SThor Thayer };
1406c6882fb2SThor Thayer
1407c6882fb2SThor Thayer #endif /* CONFIG_EDAC_ALTERA_NAND */
1408c6882fb2SThor Thayer
1409e8263793SThor Thayer /********************** DMA Device Functions **********************/
1410e8263793SThor Thayer
1411e8263793SThor Thayer #ifdef CONFIG_EDAC_ALTERA_DMA
1412e8263793SThor Thayer
socfpga_init_dma_ecc(struct altr_edac_device_dev * device)1413788586efSThor Thayer static int __init socfpga_init_dma_ecc(struct altr_edac_device_dev *device)
1414788586efSThor Thayer {
1415788586efSThor Thayer int ret;
1416788586efSThor Thayer
1417788586efSThor Thayer ret = altr_init_a10_ecc_device_type("altr,socfpga-dma-ecc");
1418788586efSThor Thayer if (ret)
1419788586efSThor Thayer return ret;
1420788586efSThor Thayer
1421788586efSThor Thayer return altr_check_ecc_deps(device);
1422788586efSThor Thayer }
1423788586efSThor Thayer
1424e8263793SThor Thayer static const struct edac_device_prv_data a10_dmaecc_data = {
1425788586efSThor Thayer .setup = socfpga_init_dma_ecc,
1426e8263793SThor Thayer .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1427e8263793SThor Thayer .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1428e8263793SThor Thayer .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1429e8263793SThor Thayer .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1430e8263793SThor Thayer .ce_set_mask = ALTR_A10_ECC_TSERRA,
1431e8263793SThor Thayer .ue_set_mask = ALTR_A10_ECC_TDERRA,
1432e8263793SThor Thayer .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1433e8263793SThor Thayer .ecc_irq_handler = altr_edac_a10_ecc_irq,
1434e8263793SThor Thayer .inject_fops = &altr_edac_a10_device_inject_fops,
1435e8263793SThor Thayer };
1436e8263793SThor Thayer
1437e8263793SThor Thayer #endif /* CONFIG_EDAC_ALTERA_DMA */
1438e8263793SThor Thayer
1439c609581dSThor Thayer /********************** USB Device Functions **********************/
1440c609581dSThor Thayer
1441c609581dSThor Thayer #ifdef CONFIG_EDAC_ALTERA_USB
1442c609581dSThor Thayer
socfpga_init_usb_ecc(struct altr_edac_device_dev * device)1443788586efSThor Thayer static int __init socfpga_init_usb_ecc(struct altr_edac_device_dev *device)
1444788586efSThor Thayer {
1445788586efSThor Thayer int ret;
1446788586efSThor Thayer
1447788586efSThor Thayer ret = altr_init_a10_ecc_device_type("altr,socfpga-usb-ecc");
1448788586efSThor Thayer if (ret)
1449788586efSThor Thayer return ret;
1450788586efSThor Thayer
1451788586efSThor Thayer return altr_check_ecc_deps(device);
1452788586efSThor Thayer }
1453788586efSThor Thayer
1454c609581dSThor Thayer static const struct edac_device_prv_data a10_usbecc_data = {
1455788586efSThor Thayer .setup = socfpga_init_usb_ecc,
1456c609581dSThor Thayer .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1457c609581dSThor Thayer .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1458c609581dSThor Thayer .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1459c609581dSThor Thayer .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1460c609581dSThor Thayer .ce_set_mask = ALTR_A10_ECC_TSERRA,
1461c609581dSThor Thayer .ue_set_mask = ALTR_A10_ECC_TDERRA,
1462c609581dSThor Thayer .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1463c609581dSThor Thayer .ecc_irq_handler = altr_edac_a10_ecc_irq,
1464064acbd4SThor Thayer .inject_fops = &altr_edac_a10_device_inject2_fops,
1465c609581dSThor Thayer };
1466c609581dSThor Thayer
1467c609581dSThor Thayer #endif /* CONFIG_EDAC_ALTERA_USB */
1468c609581dSThor Thayer
1469485fe9e2SThor Thayer /********************** QSPI Device Functions **********************/
1470485fe9e2SThor Thayer
1471485fe9e2SThor Thayer #ifdef CONFIG_EDAC_ALTERA_QSPI
1472485fe9e2SThor Thayer
socfpga_init_qspi_ecc(struct altr_edac_device_dev * device)1473788586efSThor Thayer static int __init socfpga_init_qspi_ecc(struct altr_edac_device_dev *device)
1474788586efSThor Thayer {
1475788586efSThor Thayer int ret;
1476788586efSThor Thayer
1477788586efSThor Thayer ret = altr_init_a10_ecc_device_type("altr,socfpga-qspi-ecc");
1478788586efSThor Thayer if (ret)
1479788586efSThor Thayer return ret;
1480788586efSThor Thayer
1481788586efSThor Thayer return altr_check_ecc_deps(device);
1482788586efSThor Thayer }
1483788586efSThor Thayer
1484485fe9e2SThor Thayer static const struct edac_device_prv_data a10_qspiecc_data = {
1485788586efSThor Thayer .setup = socfpga_init_qspi_ecc,
1486485fe9e2SThor Thayer .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
1487485fe9e2SThor Thayer .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
1488485fe9e2SThor Thayer .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
1489485fe9e2SThor Thayer .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
1490485fe9e2SThor Thayer .ce_set_mask = ALTR_A10_ECC_TSERRA,
1491485fe9e2SThor Thayer .ue_set_mask = ALTR_A10_ECC_TDERRA,
1492485fe9e2SThor Thayer .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
1493485fe9e2SThor Thayer .ecc_irq_handler = altr_edac_a10_ecc_irq,
1494485fe9e2SThor Thayer .inject_fops = &altr_edac_a10_device_inject_fops,
1495485fe9e2SThor Thayer };
1496485fe9e2SThor Thayer
1497485fe9e2SThor Thayer #endif /* CONFIG_EDAC_ALTERA_QSPI */
1498485fe9e2SThor Thayer
149991104984SThor Thayer /********************* SDMMC Device Functions **********************/
150091104984SThor Thayer
150191104984SThor Thayer #ifdef CONFIG_EDAC_ALTERA_SDMMC
150291104984SThor Thayer
150391104984SThor Thayer static const struct edac_device_prv_data a10_sdmmceccb_data;
altr_portb_setup(struct altr_edac_device_dev * device)150491104984SThor Thayer static int altr_portb_setup(struct altr_edac_device_dev *device)
150591104984SThor Thayer {
150691104984SThor Thayer struct edac_device_ctl_info *dci;
150791104984SThor Thayer struct altr_edac_device_dev *altdev;
150891104984SThor Thayer char *ecc_name = "sdmmcb-ecc";
150991104984SThor Thayer int edac_idx, rc;
151091104984SThor Thayer struct device_node *np;
151191104984SThor Thayer const struct edac_device_prv_data *prv = &a10_sdmmceccb_data;
151291104984SThor Thayer
151391104984SThor Thayer rc = altr_check_ecc_deps(device);
151491104984SThor Thayer if (rc)
151591104984SThor Thayer return rc;
151691104984SThor Thayer
151791104984SThor Thayer np = of_find_compatible_node(NULL, NULL, "altr,socfpga-sdmmc-ecc");
151891104984SThor Thayer if (!np) {
151991104984SThor Thayer edac_printk(KERN_WARNING, EDAC_DEVICE, "SDMMC node not found\n");
152091104984SThor Thayer return -ENODEV;
152191104984SThor Thayer }
152291104984SThor Thayer
152391104984SThor Thayer /* Create the PortB EDAC device */
152491104984SThor Thayer edac_idx = edac_device_alloc_index();
152591104984SThor Thayer dci = edac_device_alloc_ctl_info(sizeof(*altdev), ecc_name, 1,
152691104984SThor Thayer ecc_name, 1, 0, NULL, 0, edac_idx);
152791104984SThor Thayer if (!dci) {
152891104984SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
152991104984SThor Thayer "%s: Unable to allocate PortB EDAC device\n",
153091104984SThor Thayer ecc_name);
153191104984SThor Thayer return -ENOMEM;
153291104984SThor Thayer }
153391104984SThor Thayer
153491104984SThor Thayer /* Initialize the PortB EDAC device structure from PortA structure */
153591104984SThor Thayer altdev = dci->pvt_info;
153691104984SThor Thayer *altdev = *device;
153791104984SThor Thayer
153891104984SThor Thayer if (!devres_open_group(&altdev->ddev, altr_portb_setup, GFP_KERNEL))
153991104984SThor Thayer return -ENOMEM;
154091104984SThor Thayer
154191104984SThor Thayer /* Update PortB specific values */
154291104984SThor Thayer altdev->edac_dev_name = ecc_name;
154391104984SThor Thayer altdev->edac_idx = edac_idx;
154491104984SThor Thayer altdev->edac_dev = dci;
154591104984SThor Thayer altdev->data = prv;
154691104984SThor Thayer dci->dev = &altdev->ddev;
154791104984SThor Thayer dci->ctl_name = "Altera ECC Manager";
154891104984SThor Thayer dci->mod_name = ecc_name;
154991104984SThor Thayer dci->dev_name = ecc_name;
155091104984SThor Thayer
1551098da961SKrzysztof Kozlowski /*
1552098da961SKrzysztof Kozlowski * Update the PortB IRQs - A10 has 4, S10 has 2, Index accordingly
1553098da961SKrzysztof Kozlowski *
1554098da961SKrzysztof Kozlowski * FIXME: Instead of ifdefs with different architectures the driver
1555098da961SKrzysztof Kozlowski * should properly use compatibles.
1556098da961SKrzysztof Kozlowski */
1557098da961SKrzysztof Kozlowski #ifdef CONFIG_64BIT
1558a428b4d3SThor Thayer altdev->sb_irq = irq_of_parse_and_map(np, 1);
1559a428b4d3SThor Thayer #else
156091104984SThor Thayer altdev->sb_irq = irq_of_parse_and_map(np, 2);
1561a428b4d3SThor Thayer #endif
156291104984SThor Thayer if (!altdev->sb_irq) {
156391104984SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "Error PortB SBIRQ alloc\n");
156491104984SThor Thayer rc = -ENODEV;
156591104984SThor Thayer goto err_release_group_1;
156691104984SThor Thayer }
156791104984SThor Thayer rc = devm_request_irq(&altdev->ddev, altdev->sb_irq,
156891104984SThor Thayer prv->ecc_irq_handler,
1569a29d64a4SThor Thayer IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
1570a29d64a4SThor Thayer ecc_name, altdev);
157191104984SThor Thayer if (rc) {
157291104984SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "PortB SBERR IRQ error\n");
157391104984SThor Thayer goto err_release_group_1;
157491104984SThor Thayer }
157591104984SThor Thayer
1576098da961SKrzysztof Kozlowski #ifdef CONFIG_64BIT
1577a428b4d3SThor Thayer /* Use IRQ to determine SError origin instead of assigning IRQ */
1578a428b4d3SThor Thayer rc = of_property_read_u32_index(np, "interrupts", 1, &altdev->db_irq);
1579a428b4d3SThor Thayer if (rc) {
1580a428b4d3SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
1581a428b4d3SThor Thayer "Error PortB DBIRQ alloc\n");
1582a428b4d3SThor Thayer goto err_release_group_1;
1583a428b4d3SThor Thayer }
1584a428b4d3SThor Thayer #else
158591104984SThor Thayer altdev->db_irq = irq_of_parse_and_map(np, 3);
158691104984SThor Thayer if (!altdev->db_irq) {
158791104984SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "Error PortB DBIRQ alloc\n");
158891104984SThor Thayer rc = -ENODEV;
158991104984SThor Thayer goto err_release_group_1;
159091104984SThor Thayer }
159191104984SThor Thayer rc = devm_request_irq(&altdev->ddev, altdev->db_irq,
159291104984SThor Thayer prv->ecc_irq_handler,
1593a29d64a4SThor Thayer IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
1594a29d64a4SThor Thayer ecc_name, altdev);
159591104984SThor Thayer if (rc) {
159691104984SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "PortB DBERR IRQ error\n");
159791104984SThor Thayer goto err_release_group_1;
159891104984SThor Thayer }
1599a428b4d3SThor Thayer #endif
160091104984SThor Thayer
160191104984SThor Thayer rc = edac_device_add_device(dci);
160291104984SThor Thayer if (rc) {
160391104984SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
160491104984SThor Thayer "edac_device_add_device portB failed\n");
160591104984SThor Thayer rc = -ENOMEM;
160691104984SThor Thayer goto err_release_group_1;
160791104984SThor Thayer }
160891104984SThor Thayer altr_create_edacdev_dbgfs(dci, prv);
160991104984SThor Thayer
161091104984SThor Thayer list_add(&altdev->next, &altdev->edac->a10_ecc_devices);
161191104984SThor Thayer
161291104984SThor Thayer devres_remove_group(&altdev->ddev, altr_portb_setup);
161391104984SThor Thayer
161491104984SThor Thayer return 0;
161591104984SThor Thayer
161691104984SThor Thayer err_release_group_1:
161791104984SThor Thayer edac_device_free_ctl_info(dci);
161891104984SThor Thayer devres_release_group(&altdev->ddev, altr_portb_setup);
161991104984SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
162091104984SThor Thayer "%s:Error setting up EDAC device: %d\n", ecc_name, rc);
162191104984SThor Thayer return rc;
162291104984SThor Thayer }
162391104984SThor Thayer
socfpga_init_sdmmc_ecc(struct altr_edac_device_dev * device)1624788586efSThor Thayer static int __init socfpga_init_sdmmc_ecc(struct altr_edac_device_dev *device)
1625788586efSThor Thayer {
1626788586efSThor Thayer int rc = -ENODEV;
1627788586efSThor Thayer struct device_node *child;
1628788586efSThor Thayer
1629788586efSThor Thayer child = of_find_compatible_node(NULL, NULL, "altr,socfpga-sdmmc-ecc");
1630788586efSThor Thayer if (!child)
1631788586efSThor Thayer return -ENODEV;
1632788586efSThor Thayer
1633788586efSThor Thayer if (!of_device_is_available(child))
1634788586efSThor Thayer goto exit;
1635788586efSThor Thayer
1636788586efSThor Thayer if (validate_parent_available(child))
1637788586efSThor Thayer goto exit;
1638788586efSThor Thayer
1639788586efSThor Thayer /* Init portB */
1640788586efSThor Thayer rc = altr_init_a10_ecc_block(child, ALTR_A10_SDMMC_IRQ_MASK,
1641788586efSThor Thayer a10_sdmmceccb_data.ecc_enable_mask, 1);
1642788586efSThor Thayer if (rc)
1643788586efSThor Thayer goto exit;
1644788586efSThor Thayer
1645788586efSThor Thayer /* Setup portB */
1646788586efSThor Thayer return altr_portb_setup(device);
1647788586efSThor Thayer
1648788586efSThor Thayer exit:
1649788586efSThor Thayer of_node_put(child);
1650788586efSThor Thayer return rc;
1651788586efSThor Thayer }
1652788586efSThor Thayer
altr_edac_a10_ecc_irq_portb(int irq,void * dev_id)165391104984SThor Thayer static irqreturn_t altr_edac_a10_ecc_irq_portb(int irq, void *dev_id)
165491104984SThor Thayer {
165591104984SThor Thayer struct altr_edac_device_dev *ad = dev_id;
165691104984SThor Thayer void __iomem *base = ad->base;
165791104984SThor Thayer const struct edac_device_prv_data *priv = ad->data;
165891104984SThor Thayer
165991104984SThor Thayer if (irq == ad->sb_irq) {
166091104984SThor Thayer writel(priv->ce_clear_mask,
166191104984SThor Thayer base + ALTR_A10_ECC_INTSTAT_OFST);
166291104984SThor Thayer edac_device_handle_ce(ad->edac_dev, 0, 0, ad->edac_dev_name);
166391104984SThor Thayer return IRQ_HANDLED;
166491104984SThor Thayer } else if (irq == ad->db_irq) {
166591104984SThor Thayer writel(priv->ue_clear_mask,
166691104984SThor Thayer base + ALTR_A10_ECC_INTSTAT_OFST);
166791104984SThor Thayer edac_device_handle_ue(ad->edac_dev, 0, 0, ad->edac_dev_name);
166891104984SThor Thayer return IRQ_HANDLED;
166991104984SThor Thayer }
167091104984SThor Thayer
167191104984SThor Thayer WARN_ONCE(1, "Unhandled IRQ%d on Port B.", irq);
167291104984SThor Thayer
167391104984SThor Thayer return IRQ_NONE;
167491104984SThor Thayer }
167591104984SThor Thayer
167691104984SThor Thayer static const struct edac_device_prv_data a10_sdmmcecca_data = {
1677788586efSThor Thayer .setup = socfpga_init_sdmmc_ecc,
167891104984SThor Thayer .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
167991104984SThor Thayer .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
168091104984SThor Thayer .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
168191104984SThor Thayer .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
168291104984SThor Thayer .ce_set_mask = ALTR_A10_ECC_SERRPENA,
168391104984SThor Thayer .ue_set_mask = ALTR_A10_ECC_DERRPENA,
168491104984SThor Thayer .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
168591104984SThor Thayer .ecc_irq_handler = altr_edac_a10_ecc_irq,
168691104984SThor Thayer .inject_fops = &altr_edac_a10_device_inject_fops,
168791104984SThor Thayer };
168891104984SThor Thayer
168991104984SThor Thayer static const struct edac_device_prv_data a10_sdmmceccb_data = {
1690788586efSThor Thayer .setup = socfpga_init_sdmmc_ecc,
169191104984SThor Thayer .ce_clear_mask = ALTR_A10_ECC_SERRPENB,
169291104984SThor Thayer .ue_clear_mask = ALTR_A10_ECC_DERRPENB,
169391104984SThor Thayer .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
169491104984SThor Thayer .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
169591104984SThor Thayer .ce_set_mask = ALTR_A10_ECC_TSERRB,
169691104984SThor Thayer .ue_set_mask = ALTR_A10_ECC_TDERRB,
169791104984SThor Thayer .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
169891104984SThor Thayer .ecc_irq_handler = altr_edac_a10_ecc_irq_portb,
169991104984SThor Thayer .inject_fops = &altr_edac_a10_device_inject_fops,
170091104984SThor Thayer };
170191104984SThor Thayer
170291104984SThor Thayer #endif /* CONFIG_EDAC_ALTERA_SDMMC */
170391104984SThor Thayer
1704588cb03eSThor Thayer /********************* Arria10 EDAC Device Functions *************************/
1705ab564cb5SThor Thayer static const struct of_device_id altr_edac_a10_device_of_match[] = {
1706ab564cb5SThor Thayer #ifdef CONFIG_EDAC_ALTERA_L2C
1707ab564cb5SThor Thayer { .compatible = "altr,socfpga-a10-l2-ecc", .data = &a10_l2ecc_data },
1708ab564cb5SThor Thayer #endif
1709ab564cb5SThor Thayer #ifdef CONFIG_EDAC_ALTERA_OCRAM
1710ab564cb5SThor Thayer { .compatible = "altr,socfpga-a10-ocram-ecc",
1711ab564cb5SThor Thayer .data = &a10_ocramecc_data },
1712ab564cb5SThor Thayer #endif
1713ab8c1e0fSThor Thayer #ifdef CONFIG_EDAC_ALTERA_ETHERNET
1714ab8c1e0fSThor Thayer { .compatible = "altr,socfpga-eth-mac-ecc",
1715ab8c1e0fSThor Thayer .data = &a10_enetecc_data },
1716ab8c1e0fSThor Thayer #endif
1717c6882fb2SThor Thayer #ifdef CONFIG_EDAC_ALTERA_NAND
1718c6882fb2SThor Thayer { .compatible = "altr,socfpga-nand-ecc", .data = &a10_nandecc_data },
1719c6882fb2SThor Thayer #endif
1720e8263793SThor Thayer #ifdef CONFIG_EDAC_ALTERA_DMA
1721e8263793SThor Thayer { .compatible = "altr,socfpga-dma-ecc", .data = &a10_dmaecc_data },
1722e8263793SThor Thayer #endif
1723c609581dSThor Thayer #ifdef CONFIG_EDAC_ALTERA_USB
1724c609581dSThor Thayer { .compatible = "altr,socfpga-usb-ecc", .data = &a10_usbecc_data },
1725c609581dSThor Thayer #endif
1726485fe9e2SThor Thayer #ifdef CONFIG_EDAC_ALTERA_QSPI
1727485fe9e2SThor Thayer { .compatible = "altr,socfpga-qspi-ecc", .data = &a10_qspiecc_data },
1728485fe9e2SThor Thayer #endif
172991104984SThor Thayer #ifdef CONFIG_EDAC_ALTERA_SDMMC
173091104984SThor Thayer { .compatible = "altr,socfpga-sdmmc-ecc", .data = &a10_sdmmcecca_data },
173191104984SThor Thayer #endif
17323123c5c4SThor Thayer #ifdef CONFIG_EDAC_ALTERA_SDRAM
17333123c5c4SThor Thayer { .compatible = "altr,sdram-edac-s10", .data = &s10_sdramecc_data },
17343123c5c4SThor Thayer #endif
1735ab564cb5SThor Thayer {},
1736ab564cb5SThor Thayer };
1737ab564cb5SThor Thayer MODULE_DEVICE_TABLE(of, altr_edac_a10_device_of_match);
1738588cb03eSThor Thayer
1739588cb03eSThor Thayer /*
1740588cb03eSThor Thayer * The Arria10 EDAC Device Functions differ from the Cyclone5/Arria5
1741588cb03eSThor Thayer * because 2 IRQs are shared among the all ECC peripherals. The ECC
1742588cb03eSThor Thayer * manager manages the IRQs and the children.
1743588cb03eSThor Thayer * Based on xgene_edac.c peripheral code.
1744588cb03eSThor Thayer */
1745588cb03eSThor Thayer
17467d07deb3SKrzysztof Kozlowski static ssize_t __maybe_unused
altr_edac_a10_device_trig(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)17477d07deb3SKrzysztof Kozlowski altr_edac_a10_device_trig(struct file *file, const char __user *user_buf,
1748c7b4be8dSThor Thayer size_t count, loff_t *ppos)
1749c7b4be8dSThor Thayer {
1750c7b4be8dSThor Thayer struct edac_device_ctl_info *edac_dci = file->private_data;
1751c7b4be8dSThor Thayer struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
1752c7b4be8dSThor Thayer const struct edac_device_prv_data *priv = drvdata->data;
1753c7b4be8dSThor Thayer void __iomem *set_addr = (drvdata->base + priv->set_err_ofst);
1754c7b4be8dSThor Thayer unsigned long flags;
1755c7b4be8dSThor Thayer u8 trig_type;
1756c7b4be8dSThor Thayer
1757c7b4be8dSThor Thayer if (!user_buf || get_user(trig_type, user_buf))
1758c7b4be8dSThor Thayer return -EFAULT;
1759c7b4be8dSThor Thayer
1760c7b4be8dSThor Thayer local_irq_save(flags);
1761c7b4be8dSThor Thayer if (trig_type == ALTR_UE_TRIGGER_CHAR)
1762c7b4be8dSThor Thayer writel(priv->ue_set_mask, set_addr);
1763c7b4be8dSThor Thayer else
1764c7b4be8dSThor Thayer writel(priv->ce_set_mask, set_addr);
1765064acbd4SThor Thayer
1766064acbd4SThor Thayer /* Ensure the interrupt test bits are set */
1767064acbd4SThor Thayer wmb();
1768064acbd4SThor Thayer local_irq_restore(flags);
1769064acbd4SThor Thayer
1770064acbd4SThor Thayer return count;
1771064acbd4SThor Thayer }
1772064acbd4SThor Thayer
1773064acbd4SThor Thayer /*
1774064acbd4SThor Thayer * The Stratix10 EDAC Error Injection Functions differ from Arria10
1775064acbd4SThor Thayer * slightly. A few Arria10 peripherals can use this injection function.
1776064acbd4SThor Thayer * Inject the error into the memory and then readback to trigger the IRQ.
1777064acbd4SThor Thayer */
17787d07deb3SKrzysztof Kozlowski static ssize_t __maybe_unused
altr_edac_a10_device_trig2(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)17797d07deb3SKrzysztof Kozlowski altr_edac_a10_device_trig2(struct file *file, const char __user *user_buf,
1780064acbd4SThor Thayer size_t count, loff_t *ppos)
1781064acbd4SThor Thayer {
1782064acbd4SThor Thayer struct edac_device_ctl_info *edac_dci = file->private_data;
1783064acbd4SThor Thayer struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
1784064acbd4SThor Thayer const struct edac_device_prv_data *priv = drvdata->data;
1785064acbd4SThor Thayer void __iomem *set_addr = (drvdata->base + priv->set_err_ofst);
1786064acbd4SThor Thayer unsigned long flags;
1787064acbd4SThor Thayer u8 trig_type;
1788064acbd4SThor Thayer
1789064acbd4SThor Thayer if (!user_buf || get_user(trig_type, user_buf))
1790064acbd4SThor Thayer return -EFAULT;
1791064acbd4SThor Thayer
1792064acbd4SThor Thayer local_irq_save(flags);
1793064acbd4SThor Thayer if (trig_type == ALTR_UE_TRIGGER_CHAR) {
1794064acbd4SThor Thayer writel(priv->ue_set_mask, set_addr);
1795064acbd4SThor Thayer } else {
1796436b0a58SThor Thayer /* Setup read/write of 4 bytes */
1797064acbd4SThor Thayer writel(ECC_WORD_WRITE, drvdata->base + ECC_BLK_DBYTECTRL_OFST);
1798064acbd4SThor Thayer /* Setup Address to 0 */
1799436b0a58SThor Thayer writel(0, drvdata->base + ECC_BLK_ADDRESS_OFST);
1800436b0a58SThor Thayer /* Setup accctrl to read & ecc & data override */
1801436b0a58SThor Thayer writel(ECC_READ_EDOVR, drvdata->base + ECC_BLK_ACCCTRL_OFST);
1802064acbd4SThor Thayer /* Kick it. */
1803064acbd4SThor Thayer writel(ECC_XACT_KICK, drvdata->base + ECC_BLK_STARTACC_OFST);
1804064acbd4SThor Thayer /* Setup write for single bit change */
1805436b0a58SThor Thayer writel(readl(drvdata->base + ECC_BLK_RDATA0_OFST) ^ 0x1,
1806436b0a58SThor Thayer drvdata->base + ECC_BLK_WDATA0_OFST);
1807436b0a58SThor Thayer writel(readl(drvdata->base + ECC_BLK_RDATA1_OFST),
1808436b0a58SThor Thayer drvdata->base + ECC_BLK_WDATA1_OFST);
1809436b0a58SThor Thayer writel(readl(drvdata->base + ECC_BLK_RDATA2_OFST),
1810436b0a58SThor Thayer drvdata->base + ECC_BLK_WDATA2_OFST);
1811436b0a58SThor Thayer writel(readl(drvdata->base + ECC_BLK_RDATA3_OFST),
1812436b0a58SThor Thayer drvdata->base + ECC_BLK_WDATA3_OFST);
1813436b0a58SThor Thayer
1814064acbd4SThor Thayer /* Copy Read ECC to Write ECC */
1815064acbd4SThor Thayer writel(readl(drvdata->base + ECC_BLK_RECC0_OFST),
1816064acbd4SThor Thayer drvdata->base + ECC_BLK_WECC0_OFST);
1817064acbd4SThor Thayer writel(readl(drvdata->base + ECC_BLK_RECC1_OFST),
1818064acbd4SThor Thayer drvdata->base + ECC_BLK_WECC1_OFST);
1819064acbd4SThor Thayer /* Setup accctrl to write & ecc override & data override */
1820064acbd4SThor Thayer writel(ECC_WRITE_EDOVR, drvdata->base + ECC_BLK_ACCCTRL_OFST);
1821064acbd4SThor Thayer /* Kick it. */
1822064acbd4SThor Thayer writel(ECC_XACT_KICK, drvdata->base + ECC_BLK_STARTACC_OFST);
1823064acbd4SThor Thayer /* Setup accctrl to read & ecc overwrite & data overwrite */
1824064acbd4SThor Thayer writel(ECC_READ_EDOVR, drvdata->base + ECC_BLK_ACCCTRL_OFST);
1825064acbd4SThor Thayer /* Kick it. */
1826064acbd4SThor Thayer writel(ECC_XACT_KICK, drvdata->base + ECC_BLK_STARTACC_OFST);
1827064acbd4SThor Thayer }
1828064acbd4SThor Thayer
1829c7b4be8dSThor Thayer /* Ensure the interrupt test bits are set */
1830c7b4be8dSThor Thayer wmb();
1831c7b4be8dSThor Thayer local_irq_restore(flags);
1832c7b4be8dSThor Thayer
1833c7b4be8dSThor Thayer return count;
1834c7b4be8dSThor Thayer }
1835c7b4be8dSThor Thayer
altr_edac_a10_irq_handler(struct irq_desc * desc)183613ab8448SThor Thayer static void altr_edac_a10_irq_handler(struct irq_desc *desc)
1837588cb03eSThor Thayer {
183813ab8448SThor Thayer int dberr, bit, sm_offset, irq_status;
183913ab8448SThor Thayer struct altr_arria10_edac *edac = irq_desc_get_handler_data(desc);
184013ab8448SThor Thayer struct irq_chip *chip = irq_desc_get_chip(desc);
184113ab8448SThor Thayer int irq = irq_desc_get_irq(desc);
18428faa1cf6SDan Carpenter unsigned long bits;
184313ab8448SThor Thayer
184413ab8448SThor Thayer dberr = (irq == edac->db_irq) ? 1 : 0;
184513ab8448SThor Thayer sm_offset = dberr ? A10_SYSMGR_ECC_INTSTAT_DERR_OFST :
184613ab8448SThor Thayer A10_SYSMGR_ECC_INTSTAT_SERR_OFST;
184713ab8448SThor Thayer
184813ab8448SThor Thayer chained_irq_enter(chip, desc);
1849588cb03eSThor Thayer
1850588cb03eSThor Thayer regmap_read(edac->ecc_mgr_map, sm_offset, &irq_status);
1851588cb03eSThor Thayer
18528faa1cf6SDan Carpenter bits = irq_status;
1853eecb0681SMarc Zyngier for_each_set_bit(bit, &bits, 32)
1854eecb0681SMarc Zyngier generic_handle_domain_irq(edac->domain, dberr * 32 + bit);
1855588cb03eSThor Thayer
185613ab8448SThor Thayer chained_irq_exit(chip, desc);
1857588cb03eSThor Thayer }
1858588cb03eSThor Thayer
validate_parent_available(struct device_node * np)185944ec9b30SThor Thayer static int validate_parent_available(struct device_node *np)
186044ec9b30SThor Thayer {
186144ec9b30SThor Thayer struct device_node *parent;
186244ec9b30SThor Thayer int ret = 0;
186344ec9b30SThor Thayer
18643123c5c4SThor Thayer /* SDRAM must be present for Linux (implied parent) */
18653123c5c4SThor Thayer if (of_device_is_compatible(np, "altr,sdram-edac-s10"))
18663123c5c4SThor Thayer return 0;
18673123c5c4SThor Thayer
186844ec9b30SThor Thayer /* Ensure parent device is enabled if parent node exists */
186944ec9b30SThor Thayer parent = of_parse_phandle(np, "altr,ecc-parent", 0);
187044ec9b30SThor Thayer if (parent && !of_device_is_available(parent))
187144ec9b30SThor Thayer ret = -ENODEV;
187244ec9b30SThor Thayer
187344ec9b30SThor Thayer of_node_put(parent);
187444ec9b30SThor Thayer return ret;
187544ec9b30SThor Thayer }
187644ec9b30SThor Thayer
get_s10_sdram_edac_resource(struct device_node * np,struct resource * res)18773123c5c4SThor Thayer static int get_s10_sdram_edac_resource(struct device_node *np,
18783123c5c4SThor Thayer struct resource *res)
18793123c5c4SThor Thayer {
18803123c5c4SThor Thayer struct device_node *parent;
18813123c5c4SThor Thayer int ret;
18823123c5c4SThor Thayer
18833123c5c4SThor Thayer parent = of_parse_phandle(np, "altr,sdr-syscon", 0);
18843123c5c4SThor Thayer if (!parent)
18853123c5c4SThor Thayer return -ENODEV;
18863123c5c4SThor Thayer
18873123c5c4SThor Thayer ret = of_address_to_resource(parent, 0, res);
18883123c5c4SThor Thayer of_node_put(parent);
18893123c5c4SThor Thayer
18903123c5c4SThor Thayer return ret;
18913123c5c4SThor Thayer }
18923123c5c4SThor Thayer
altr_edac_a10_device_add(struct altr_arria10_edac * edac,struct device_node * np)1893588cb03eSThor Thayer static int altr_edac_a10_device_add(struct altr_arria10_edac *edac,
1894588cb03eSThor Thayer struct device_node *np)
1895588cb03eSThor Thayer {
1896588cb03eSThor Thayer struct edac_device_ctl_info *dci;
1897588cb03eSThor Thayer struct altr_edac_device_dev *altdev;
1898588cb03eSThor Thayer char *ecc_name = (char *)np->name;
1899588cb03eSThor Thayer struct resource res;
1900588cb03eSThor Thayer int edac_idx;
1901588cb03eSThor Thayer int rc = 0;
1902588cb03eSThor Thayer const struct edac_device_prv_data *prv;
1903588cb03eSThor Thayer /* Get matching node and check for valid result */
1904588cb03eSThor Thayer const struct of_device_id *pdev_id =
1905ab564cb5SThor Thayer of_match_node(altr_edac_a10_device_of_match, np);
1906588cb03eSThor Thayer if (IS_ERR_OR_NULL(pdev_id))
1907588cb03eSThor Thayer return -ENODEV;
1908588cb03eSThor Thayer
1909588cb03eSThor Thayer /* Get driver specific data for this EDAC device */
1910588cb03eSThor Thayer prv = pdev_id->data;
1911588cb03eSThor Thayer if (IS_ERR_OR_NULL(prv))
1912588cb03eSThor Thayer return -ENODEV;
1913588cb03eSThor Thayer
191444ec9b30SThor Thayer if (validate_parent_available(np))
191544ec9b30SThor Thayer return -ENODEV;
191644ec9b30SThor Thayer
1917588cb03eSThor Thayer if (!devres_open_group(edac->dev, altr_edac_a10_device_add, GFP_KERNEL))
1918588cb03eSThor Thayer return -ENOMEM;
1919588cb03eSThor Thayer
19203123c5c4SThor Thayer if (of_device_is_compatible(np, "altr,sdram-edac-s10"))
19213123c5c4SThor Thayer rc = get_s10_sdram_edac_resource(np, &res);
19223123c5c4SThor Thayer else
1923588cb03eSThor Thayer rc = of_address_to_resource(np, 0, &res);
19243123c5c4SThor Thayer
1925588cb03eSThor Thayer if (rc < 0) {
1926588cb03eSThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
1927588cb03eSThor Thayer "%s: no resource address\n", ecc_name);
1928588cb03eSThor Thayer goto err_release_group;
1929588cb03eSThor Thayer }
1930588cb03eSThor Thayer
1931588cb03eSThor Thayer edac_idx = edac_device_alloc_index();
1932588cb03eSThor Thayer dci = edac_device_alloc_ctl_info(sizeof(*altdev), ecc_name,
1933588cb03eSThor Thayer 1, ecc_name, 1, 0, NULL, 0,
1934588cb03eSThor Thayer edac_idx);
1935588cb03eSThor Thayer
1936588cb03eSThor Thayer if (!dci) {
1937588cb03eSThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
1938588cb03eSThor Thayer "%s: Unable to allocate EDAC device\n", ecc_name);
1939588cb03eSThor Thayer rc = -ENOMEM;
1940588cb03eSThor Thayer goto err_release_group;
1941588cb03eSThor Thayer }
1942588cb03eSThor Thayer
1943588cb03eSThor Thayer altdev = dci->pvt_info;
1944588cb03eSThor Thayer dci->dev = edac->dev;
1945588cb03eSThor Thayer altdev->edac_dev_name = ecc_name;
1946588cb03eSThor Thayer altdev->edac_idx = edac_idx;
1947588cb03eSThor Thayer altdev->edac = edac;
1948588cb03eSThor Thayer altdev->edac_dev = dci;
1949588cb03eSThor Thayer altdev->data = prv;
1950588cb03eSThor Thayer altdev->ddev = *edac->dev;
1951588cb03eSThor Thayer dci->dev = &altdev->ddev;
1952588cb03eSThor Thayer dci->ctl_name = "Altera ECC Manager";
1953588cb03eSThor Thayer dci->mod_name = ecc_name;
1954588cb03eSThor Thayer dci->dev_name = ecc_name;
1955588cb03eSThor Thayer
1956588cb03eSThor Thayer altdev->base = devm_ioremap_resource(edac->dev, &res);
1957588cb03eSThor Thayer if (IS_ERR(altdev->base)) {
1958588cb03eSThor Thayer rc = PTR_ERR(altdev->base);
1959588cb03eSThor Thayer goto err_release_group1;
1960588cb03eSThor Thayer }
1961588cb03eSThor Thayer
1962588cb03eSThor Thayer /* Check specific dependencies for the module */
1963588cb03eSThor Thayer if (altdev->data->setup) {
1964588cb03eSThor Thayer rc = altdev->data->setup(altdev);
1965588cb03eSThor Thayer if (rc)
1966588cb03eSThor Thayer goto err_release_group1;
1967588cb03eSThor Thayer }
1968588cb03eSThor Thayer
196913ab8448SThor Thayer altdev->sb_irq = irq_of_parse_and_map(np, 0);
197013ab8448SThor Thayer if (!altdev->sb_irq) {
197113ab8448SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "Error allocating SBIRQ\n");
197213ab8448SThor Thayer rc = -ENODEV;
197313ab8448SThor Thayer goto err_release_group1;
197413ab8448SThor Thayer }
1975a29d64a4SThor Thayer rc = devm_request_irq(edac->dev, altdev->sb_irq, prv->ecc_irq_handler,
1976a29d64a4SThor Thayer IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
1977a29d64a4SThor Thayer ecc_name, altdev);
197813ab8448SThor Thayer if (rc) {
19793763569fSThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "No SBERR IRQ resource\n");
198013ab8448SThor Thayer goto err_release_group1;
198113ab8448SThor Thayer }
198213ab8448SThor Thayer
1983098da961SKrzysztof Kozlowski #ifdef CONFIG_64BIT
19841bd76ff4SThor Thayer /* Use IRQ to determine SError origin instead of assigning IRQ */
19851bd76ff4SThor Thayer rc = of_property_read_u32_index(np, "interrupts", 0, &altdev->db_irq);
19861bd76ff4SThor Thayer if (rc) {
19871bd76ff4SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
19881bd76ff4SThor Thayer "Unable to parse DB IRQ index\n");
19891bd76ff4SThor Thayer goto err_release_group1;
19901bd76ff4SThor Thayer }
19911bd76ff4SThor Thayer #else
199213ab8448SThor Thayer altdev->db_irq = irq_of_parse_and_map(np, 1);
199313ab8448SThor Thayer if (!altdev->db_irq) {
199413ab8448SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "Error allocating DBIRQ\n");
199513ab8448SThor Thayer rc = -ENODEV;
199613ab8448SThor Thayer goto err_release_group1;
199713ab8448SThor Thayer }
1998a29d64a4SThor Thayer rc = devm_request_irq(edac->dev, altdev->db_irq, prv->ecc_irq_handler,
1999a29d64a4SThor Thayer IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
2000a29d64a4SThor Thayer ecc_name, altdev);
200113ab8448SThor Thayer if (rc) {
200213ab8448SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE, "No DBERR IRQ resource\n");
200313ab8448SThor Thayer goto err_release_group1;
200413ab8448SThor Thayer }
20051bd76ff4SThor Thayer #endif
200613ab8448SThor Thayer
2007588cb03eSThor Thayer rc = edac_device_add_device(dci);
2008588cb03eSThor Thayer if (rc) {
2009588cb03eSThor Thayer dev_err(edac->dev, "edac_device_add_device failed\n");
2010588cb03eSThor Thayer rc = -ENOMEM;
2011588cb03eSThor Thayer goto err_release_group1;
2012588cb03eSThor Thayer }
2013588cb03eSThor Thayer
2014588cb03eSThor Thayer altr_create_edacdev_dbgfs(dci, prv);
2015588cb03eSThor Thayer
2016588cb03eSThor Thayer list_add(&altdev->next, &edac->a10_ecc_devices);
2017588cb03eSThor Thayer
2018588cb03eSThor Thayer devres_remove_group(edac->dev, altr_edac_a10_device_add);
2019588cb03eSThor Thayer
2020588cb03eSThor Thayer return 0;
2021588cb03eSThor Thayer
2022588cb03eSThor Thayer err_release_group1:
2023588cb03eSThor Thayer edac_device_free_ctl_info(dci);
2024588cb03eSThor Thayer err_release_group:
2025588cb03eSThor Thayer devres_release_group(edac->dev, NULL);
2026588cb03eSThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
2027588cb03eSThor Thayer "%s:Error setting up EDAC device: %d\n", ecc_name, rc);
2028588cb03eSThor Thayer
2029588cb03eSThor Thayer return rc;
2030588cb03eSThor Thayer }
2031588cb03eSThor Thayer
a10_eccmgr_irq_mask(struct irq_data * d)203213ab8448SThor Thayer static void a10_eccmgr_irq_mask(struct irq_data *d)
203313ab8448SThor Thayer {
203413ab8448SThor Thayer struct altr_arria10_edac *edac = irq_data_get_irq_chip_data(d);
203513ab8448SThor Thayer
203613ab8448SThor Thayer regmap_write(edac->ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_SET_OFST,
203713ab8448SThor Thayer BIT(d->hwirq));
203813ab8448SThor Thayer }
203913ab8448SThor Thayer
a10_eccmgr_irq_unmask(struct irq_data * d)204013ab8448SThor Thayer static void a10_eccmgr_irq_unmask(struct irq_data *d)
204113ab8448SThor Thayer {
204213ab8448SThor Thayer struct altr_arria10_edac *edac = irq_data_get_irq_chip_data(d);
204313ab8448SThor Thayer
204413ab8448SThor Thayer regmap_write(edac->ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_CLR_OFST,
204513ab8448SThor Thayer BIT(d->hwirq));
204613ab8448SThor Thayer }
204713ab8448SThor Thayer
a10_eccmgr_irqdomain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)204813ab8448SThor Thayer static int a10_eccmgr_irqdomain_map(struct irq_domain *d, unsigned int irq,
204913ab8448SThor Thayer irq_hw_number_t hwirq)
205013ab8448SThor Thayer {
205113ab8448SThor Thayer struct altr_arria10_edac *edac = d->host_data;
205213ab8448SThor Thayer
205313ab8448SThor Thayer irq_set_chip_and_handler(irq, &edac->irq_chip, handle_simple_irq);
205413ab8448SThor Thayer irq_set_chip_data(irq, edac);
205513ab8448SThor Thayer irq_set_noprobe(irq);
205613ab8448SThor Thayer
205713ab8448SThor Thayer return 0;
205813ab8448SThor Thayer }
205913ab8448SThor Thayer
206018caec20STobias Klauser static const struct irq_domain_ops a10_eccmgr_ic_ops = {
206113ab8448SThor Thayer .map = a10_eccmgr_irqdomain_map,
206213ab8448SThor Thayer .xlate = irq_domain_xlate_twocell,
206313ab8448SThor Thayer };
206413ab8448SThor Thayer
2065d5fc9125SThor Thayer /************** Stratix 10 EDAC Double Bit Error Handler ************/
2066d5fc9125SThor Thayer #define to_a10edac(p, m) container_of(p, struct altr_arria10_edac, m)
2067d5fc9125SThor Thayer
2068098da961SKrzysztof Kozlowski #ifdef CONFIG_64BIT
20691bd76ff4SThor Thayer /* panic routine issues reboot on non-zero panic_timeout */
20701bd76ff4SThor Thayer extern int panic_timeout;
20711bd76ff4SThor Thayer
2072d5fc9125SThor Thayer /*
2073d5fc9125SThor Thayer * The double bit error is handled through SError which is fatal. This is
2074d5fc9125SThor Thayer * called as a panic notifier to printout ECC error info as part of the panic.
2075d5fc9125SThor Thayer */
s10_edac_dberr_handler(struct notifier_block * this,unsigned long event,void * ptr)2076d5fc9125SThor Thayer static int s10_edac_dberr_handler(struct notifier_block *this,
2077d5fc9125SThor Thayer unsigned long event, void *ptr)
2078d5fc9125SThor Thayer {
2079d5fc9125SThor Thayer struct altr_arria10_edac *edac = to_a10edac(this, panic_notifier);
2080d5fc9125SThor Thayer int err_addr, dberror;
2081d5fc9125SThor Thayer
2082d5fc9125SThor Thayer regmap_read(edac->ecc_mgr_map, S10_SYSMGR_ECC_INTSTAT_DERR_OFST,
2083d5fc9125SThor Thayer &dberror);
2084d5fc9125SThor Thayer regmap_write(edac->ecc_mgr_map, S10_SYSMGR_UE_VAL_OFST, dberror);
20851bd76ff4SThor Thayer if (dberror & S10_DBE_IRQ_MASK) {
20861bd76ff4SThor Thayer struct list_head *position;
20871bd76ff4SThor Thayer struct altr_edac_device_dev *ed;
20881bd76ff4SThor Thayer struct arm_smccc_res result;
20891bd76ff4SThor Thayer
20901bd76ff4SThor Thayer /* Find the matching DBE in the list of devices */
20911bd76ff4SThor Thayer list_for_each(position, &edac->a10_ecc_devices) {
20921bd76ff4SThor Thayer ed = list_entry(position, struct altr_edac_device_dev,
20931bd76ff4SThor Thayer next);
20941bd76ff4SThor Thayer if (!(BIT(ed->db_irq) & dberror))
20951bd76ff4SThor Thayer continue;
20961bd76ff4SThor Thayer
20971bd76ff4SThor Thayer writel(ALTR_A10_ECC_DERRPENA,
20981bd76ff4SThor Thayer ed->base + ALTR_A10_ECC_INTSTAT_OFST);
20991bd76ff4SThor Thayer err_addr = readl(ed->base + ALTR_S10_DERR_ADDRA_OFST);
21001bd76ff4SThor Thayer regmap_write(edac->ecc_mgr_map,
21011bd76ff4SThor Thayer S10_SYSMGR_UE_ADDR_OFST, err_addr);
21021bd76ff4SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
21031bd76ff4SThor Thayer "EDAC: [Fatal DBE on %s @ 0x%08X]\n",
21041bd76ff4SThor Thayer ed->edac_dev_name, err_addr);
21051bd76ff4SThor Thayer break;
21061bd76ff4SThor Thayer }
21071bd76ff4SThor Thayer /* Notify the System through SMC. Reboot delay = 1 second */
21081bd76ff4SThor Thayer panic_timeout = 1;
21091bd76ff4SThor Thayer arm_smccc_smc(INTEL_SIP_SMC_ECC_DBE, dberror, 0, 0, 0, 0,
21101bd76ff4SThor Thayer 0, 0, &result);
2111d5fc9125SThor Thayer }
2112d5fc9125SThor Thayer
2113d5fc9125SThor Thayer return NOTIFY_DONE;
2114d5fc9125SThor Thayer }
21151bd76ff4SThor Thayer #endif
2116d5fc9125SThor Thayer
2117d5fc9125SThor Thayer /****************** Arria 10 EDAC Probe Function *********************/
altr_edac_a10_probe(struct platform_device * pdev)2118588cb03eSThor Thayer static int altr_edac_a10_probe(struct platform_device *pdev)
2119588cb03eSThor Thayer {
2120588cb03eSThor Thayer struct altr_arria10_edac *edac;
2121588cb03eSThor Thayer struct device_node *child;
2122588cb03eSThor Thayer
2123588cb03eSThor Thayer edac = devm_kzalloc(&pdev->dev, sizeof(*edac), GFP_KERNEL);
2124588cb03eSThor Thayer if (!edac)
2125588cb03eSThor Thayer return -ENOMEM;
2126588cb03eSThor Thayer
2127588cb03eSThor Thayer edac->dev = &pdev->dev;
2128588cb03eSThor Thayer platform_set_drvdata(pdev, edac);
2129588cb03eSThor Thayer INIT_LIST_HEAD(&edac->a10_ecc_devices);
2130588cb03eSThor Thayer
2131d5fc9125SThor Thayer edac->ecc_mgr_map =
21325781823fSThor Thayer altr_sysmgr_regmap_lookup_by_phandle(pdev->dev.of_node,
2133588cb03eSThor Thayer "altr,sysmgr-syscon");
2134d5fc9125SThor Thayer
2135588cb03eSThor Thayer if (IS_ERR(edac->ecc_mgr_map)) {
2136588cb03eSThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
2137588cb03eSThor Thayer "Unable to get syscon altr,sysmgr-syscon\n");
2138588cb03eSThor Thayer return PTR_ERR(edac->ecc_mgr_map);
2139588cb03eSThor Thayer }
2140588cb03eSThor Thayer
214113ab8448SThor Thayer edac->irq_chip.name = pdev->dev.of_node->name;
214213ab8448SThor Thayer edac->irq_chip.irq_mask = a10_eccmgr_irq_mask;
214313ab8448SThor Thayer edac->irq_chip.irq_unmask = a10_eccmgr_irq_unmask;
214413ab8448SThor Thayer edac->domain = irq_domain_add_linear(pdev->dev.of_node, 64,
214513ab8448SThor Thayer &a10_eccmgr_ic_ops, edac);
214613ab8448SThor Thayer if (!edac->domain) {
214713ab8448SThor Thayer dev_err(&pdev->dev, "Error adding IRQ domain\n");
214813ab8448SThor Thayer return -ENOMEM;
2149588cb03eSThor Thayer }
2150588cb03eSThor Thayer
215113ab8448SThor Thayer edac->sb_irq = platform_get_irq(pdev, 0);
2152*4e89780aSDeepak R Varma if (edac->sb_irq < 0)
215313ab8448SThor Thayer return edac->sb_irq;
2154588cb03eSThor Thayer
215513ab8448SThor Thayer irq_set_chained_handler_and_data(edac->sb_irq,
215613ab8448SThor Thayer altr_edac_a10_irq_handler,
215713ab8448SThor Thayer edac);
215813ab8448SThor Thayer
2159098da961SKrzysztof Kozlowski #ifdef CONFIG_64BIT
21601bd76ff4SThor Thayer {
2161d5fc9125SThor Thayer int dberror, err_addr;
2162d5fc9125SThor Thayer
2163d5fc9125SThor Thayer edac->panic_notifier.notifier_call = s10_edac_dberr_handler;
2164d5fc9125SThor Thayer atomic_notifier_chain_register(&panic_notifier_list,
2165d5fc9125SThor Thayer &edac->panic_notifier);
2166d5fc9125SThor Thayer
2167d5fc9125SThor Thayer /* Printout a message if uncorrectable error previously. */
2168d5fc9125SThor Thayer regmap_read(edac->ecc_mgr_map, S10_SYSMGR_UE_VAL_OFST,
2169d5fc9125SThor Thayer &dberror);
2170d5fc9125SThor Thayer if (dberror) {
2171d5fc9125SThor Thayer regmap_read(edac->ecc_mgr_map, S10_SYSMGR_UE_ADDR_OFST,
2172d5fc9125SThor Thayer &err_addr);
2173d5fc9125SThor Thayer edac_printk(KERN_ERR, EDAC_DEVICE,
2174d5fc9125SThor Thayer "Previous Boot UE detected[0x%X] @ 0x%X\n",
2175d5fc9125SThor Thayer dberror, err_addr);
2176d5fc9125SThor Thayer /* Reset the sticky registers */
2177d5fc9125SThor Thayer regmap_write(edac->ecc_mgr_map,
2178d5fc9125SThor Thayer S10_SYSMGR_UE_VAL_OFST, 0);
2179d5fc9125SThor Thayer regmap_write(edac->ecc_mgr_map,
2180d5fc9125SThor Thayer S10_SYSMGR_UE_ADDR_OFST, 0);
2181d5fc9125SThor Thayer }
2182d5fc9125SThor Thayer }
21831bd76ff4SThor Thayer #else
21841bd76ff4SThor Thayer edac->db_irq = platform_get_irq(pdev, 1);
2185*4e89780aSDeepak R Varma if (edac->db_irq < 0)
21861bd76ff4SThor Thayer return edac->db_irq;
2187*4e89780aSDeepak R Varma
21881bd76ff4SThor Thayer irq_set_chained_handler_and_data(edac->db_irq,
21891bd76ff4SThor Thayer altr_edac_a10_irq_handler, edac);
21901bd76ff4SThor Thayer #endif
219113ab8448SThor Thayer
2192588cb03eSThor Thayer for_each_child_of_node(pdev->dev.of_node, child) {
2193588cb03eSThor Thayer if (!of_device_is_available(child))
2194588cb03eSThor Thayer continue;
2195c6882fb2SThor Thayer
219608a260d9SThor Thayer if (of_match_node(altr_edac_a10_device_of_match, child))
2197588cb03eSThor Thayer altr_edac_a10_device_add(edac, child);
2198c6882fb2SThor Thayer
2199580b5cf5SThor Thayer #ifdef CONFIG_EDAC_ALTERA_SDRAM
22003123c5c4SThor Thayer else if (of_device_is_compatible(child, "altr,sdram-edac-a10"))
2201ab564cb5SThor Thayer of_platform_populate(pdev->dev.of_node,
2202ab564cb5SThor Thayer altr_sdram_ctrl_of_match,
2203ab564cb5SThor Thayer NULL, &pdev->dev);
2204580b5cf5SThor Thayer #endif
2205588cb03eSThor Thayer }
2206588cb03eSThor Thayer
2207588cb03eSThor Thayer return 0;
2208588cb03eSThor Thayer }
2209588cb03eSThor Thayer
2210588cb03eSThor Thayer static const struct of_device_id altr_edac_a10_of_match[] = {
2211588cb03eSThor Thayer { .compatible = "altr,socfpga-a10-ecc-manager" },
2212d5fc9125SThor Thayer { .compatible = "altr,socfpga-s10-ecc-manager" },
2213588cb03eSThor Thayer {},
2214588cb03eSThor Thayer };
2215588cb03eSThor Thayer MODULE_DEVICE_TABLE(of, altr_edac_a10_of_match);
2216588cb03eSThor Thayer
2217588cb03eSThor Thayer static struct platform_driver altr_edac_a10_driver = {
2218588cb03eSThor Thayer .probe = altr_edac_a10_probe,
2219588cb03eSThor Thayer .driver = {
2220588cb03eSThor Thayer .name = "socfpga_a10_ecc_manager",
2221588cb03eSThor Thayer .of_match_table = altr_edac_a10_of_match,
2222588cb03eSThor Thayer },
2223588cb03eSThor Thayer };
2224588cb03eSThor Thayer module_platform_driver(altr_edac_a10_driver);
2225588cb03eSThor Thayer
222671bcada8SThor Thayer MODULE_AUTHOR("Thor Thayer");
2227c3eea194SThor Thayer MODULE_DESCRIPTION("EDAC Driver for Altera Memories");
2228