xref: /openbmc/linux/drivers/dma/xilinx/xilinx_dma.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2fde57a7cSKedareswara rao Appana /*
3fde57a7cSKedareswara rao Appana  * DMA driver for Xilinx Video DMA Engine
4fde57a7cSKedareswara rao Appana  *
5fde57a7cSKedareswara rao Appana  * Copyright (C) 2010-2014 Xilinx, Inc. All rights reserved.
6fde57a7cSKedareswara rao Appana  *
7fde57a7cSKedareswara rao Appana  * Based on the Freescale DMA driver.
8fde57a7cSKedareswara rao Appana  *
9fde57a7cSKedareswara rao Appana  * Description:
10fde57a7cSKedareswara rao Appana  * The AXI Video Direct Memory Access (AXI VDMA) core is a soft Xilinx IP
11fde57a7cSKedareswara rao Appana  * core that provides high-bandwidth direct memory access between memory
12fde57a7cSKedareswara rao Appana  * and AXI4-Stream type video target peripherals. The core provides efficient
13fde57a7cSKedareswara rao Appana  * two dimensional DMA operations with independent asynchronous read (S2MM)
14fde57a7cSKedareswara rao Appana  * and write (MM2S) channel operation. It can be configured to have either
15fde57a7cSKedareswara rao Appana  * one channel or two channels. If configured as two channels, one is to
16fde57a7cSKedareswara rao Appana  * transmit to the video device (MM2S) and another is to receive from the
17fde57a7cSKedareswara rao Appana  * video device (S2MM). Initialization, status, interrupt and management
18fde57a7cSKedareswara rao Appana  * registers are accessed through an AXI4-Lite slave interface.
19fde57a7cSKedareswara rao Appana  *
20fde57a7cSKedareswara rao Appana  * The AXI Direct Memory Access (AXI DMA) core is a soft Xilinx IP core that
21fde57a7cSKedareswara rao Appana  * provides high-bandwidth one dimensional direct memory access between memory
22fde57a7cSKedareswara rao Appana  * and AXI4-Stream target peripherals. It supports one receive and one
23fde57a7cSKedareswara rao Appana  * transmit channel, both of them optional at synthesis time.
24fde57a7cSKedareswara rao Appana  *
25fde57a7cSKedareswara rao Appana  * The AXI CDMA, is a soft IP, which provides high-bandwidth Direct Memory
26fde57a7cSKedareswara rao Appana  * Access (DMA) between a memory-mapped source address and a memory-mapped
27fde57a7cSKedareswara rao Appana  * destination address.
286ccd692bSRadhey Shyam Pandey  *
296ccd692bSRadhey Shyam Pandey  * The AXI Multichannel Direct Memory Access (AXI MCDMA) core is a soft
306ccd692bSRadhey Shyam Pandey  * Xilinx IP that provides high-bandwidth direct memory access between
316ccd692bSRadhey Shyam Pandey  * memory and AXI4-Stream target peripherals. It provides scatter gather
326ccd692bSRadhey Shyam Pandey  * (SG) interface with multiple channels independent configuration support.
336ccd692bSRadhey Shyam Pandey  *
34fde57a7cSKedareswara rao Appana  */
35fde57a7cSKedareswara rao Appana 
36fde57a7cSKedareswara rao Appana #include <linux/bitops.h>
37fde57a7cSKedareswara rao Appana #include <linux/dmapool.h>
38fde57a7cSKedareswara rao Appana #include <linux/dma/xilinx_dma.h>
39fde57a7cSKedareswara rao Appana #include <linux/init.h>
40fde57a7cSKedareswara rao Appana #include <linux/interrupt.h>
41fde57a7cSKedareswara rao Appana #include <linux/io.h>
42fde57a7cSKedareswara rao Appana #include <linux/iopoll.h>
43fde57a7cSKedareswara rao Appana #include <linux/module.h>
44897500c7SRob Herring #include <linux/of.h>
45fde57a7cSKedareswara rao Appana #include <linux/of_dma.h>
46fde57a7cSKedareswara rao Appana #include <linux/of_irq.h>
47897500c7SRob Herring #include <linux/platform_device.h>
48fde57a7cSKedareswara rao Appana #include <linux/slab.h>
49fde57a7cSKedareswara rao Appana #include <linux/clk.h>
50fde57a7cSKedareswara rao Appana #include <linux/io-64-nonatomic-lo-hi.h>
51fde57a7cSKedareswara rao Appana 
52fde57a7cSKedareswara rao Appana #include "../dmaengine.h"
53fde57a7cSKedareswara rao Appana 
54fde57a7cSKedareswara rao Appana /* Register/Descriptor Offsets */
55fde57a7cSKedareswara rao Appana #define XILINX_DMA_MM2S_CTRL_OFFSET		0x0000
56fde57a7cSKedareswara rao Appana #define XILINX_DMA_S2MM_CTRL_OFFSET		0x0030
57fde57a7cSKedareswara rao Appana #define XILINX_VDMA_MM2S_DESC_OFFSET		0x0050
58fde57a7cSKedareswara rao Appana #define XILINX_VDMA_S2MM_DESC_OFFSET		0x00a0
59fde57a7cSKedareswara rao Appana 
60fde57a7cSKedareswara rao Appana /* Control Registers */
61fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_DMACR			0x0000
62fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_DELAY_MAX		0xff
63fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_DELAY_SHIFT		24
64fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_FRAME_COUNT_MAX	0xff
65fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_FRAME_COUNT_SHIFT	16
66fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_ERR_IRQ		BIT(14)
67fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_DLY_CNT_IRQ		BIT(13)
68fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_FRM_CNT_IRQ		BIT(12)
69fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_MASTER_SHIFT		8
70fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_FSYNCSRC_SHIFT	5
71fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_FRAMECNT_EN		BIT(4)
72fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_GENLOCK_EN		BIT(3)
73fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_RESET			BIT(2)
74fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_CIRC_EN		BIT(1)
75fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_RUNSTOP		BIT(0)
76fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMACR_FSYNCSRC_MASK		GENMASK(6, 5)
776c6de1ddSRadhey Shyam Pandey #define XILINX_DMA_DMACR_DELAY_MASK		GENMASK(31, 24)
786c6de1ddSRadhey Shyam Pandey #define XILINX_DMA_DMACR_FRAME_COUNT_MASK	GENMASK(23, 16)
796c6de1ddSRadhey Shyam Pandey #define XILINX_DMA_DMACR_MASTER_MASK		GENMASK(11, 8)
80fde57a7cSKedareswara rao Appana 
81fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_DMASR			0x0004
82fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_EOL_LATE_ERR		BIT(15)
83fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_ERR_IRQ		BIT(14)
84fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_DLY_CNT_IRQ		BIT(13)
85fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_FRM_CNT_IRQ		BIT(12)
86fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_SOF_LATE_ERR		BIT(11)
87fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_SG_DEC_ERR		BIT(10)
88fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_SG_SLV_ERR		BIT(9)
89fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_EOF_EARLY_ERR		BIT(8)
90fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_SOF_EARLY_ERR		BIT(7)
91fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_DMA_DEC_ERR		BIT(6)
92fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_DMA_SLAVE_ERR		BIT(5)
93fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_DMA_INT_ERR		BIT(4)
9405f7ea7fSAndrea Merello #define XILINX_DMA_DMASR_SG_MASK		BIT(3)
95fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_IDLE			BIT(1)
96fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_HALTED		BIT(0)
97fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_DELAY_MASK		GENMASK(31, 24)
98fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_FRAME_COUNT_MASK	GENMASK(23, 16)
99fde57a7cSKedareswara rao Appana 
100fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_CURDESC			0x0008
101fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_TAILDESC		0x0010
102fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_REG_INDEX		0x0014
103fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_FRMSTORE		0x0018
104fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_THRESHOLD		0x001c
105fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_FRMPTR_STS		0x0024
106fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_PARK_PTR		0x0028
107fde57a7cSKedareswara rao Appana #define XILINX_DMA_PARK_PTR_WR_REF_SHIFT	8
108fe0503e1SKedareswara rao Appana #define XILINX_DMA_PARK_PTR_WR_REF_MASK		GENMASK(12, 8)
109fde57a7cSKedareswara rao Appana #define XILINX_DMA_PARK_PTR_RD_REF_SHIFT	0
110fe0503e1SKedareswara rao Appana #define XILINX_DMA_PARK_PTR_RD_REF_MASK		GENMASK(4, 0)
111fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_VDMA_VERSION		0x002c
112fde57a7cSKedareswara rao Appana 
113fde57a7cSKedareswara rao Appana /* Register Direct Mode Registers */
114fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_VSIZE			0x0000
115fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_HSIZE			0x0004
116fde57a7cSKedareswara rao Appana 
117fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_FRMDLY_STRIDE		0x0008
118fde57a7cSKedareswara rao Appana #define XILINX_DMA_FRMDLY_STRIDE_FRMDLY_SHIFT	24
119fde57a7cSKedareswara rao Appana #define XILINX_DMA_FRMDLY_STRIDE_STRIDE_SHIFT	0
120fde57a7cSKedareswara rao Appana 
121fde57a7cSKedareswara rao Appana #define XILINX_VDMA_REG_START_ADDRESS(n)	(0x000c + 4 * (n))
122fde57a7cSKedareswara rao Appana #define XILINX_VDMA_REG_START_ADDRESS_64(n)	(0x000c + 8 * (n))
123fde57a7cSKedareswara rao Appana 
1240894aa28SRadhey Shyam Pandey #define XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP	0x00ec
1250894aa28SRadhey Shyam Pandey #define XILINX_VDMA_ENABLE_VERTICAL_FLIP	BIT(0)
1260894aa28SRadhey Shyam Pandey 
127fde57a7cSKedareswara rao Appana /* HW specific definitions */
12804c2bc2bSRadhey Shyam Pandey #define XILINX_MCDMA_MAX_CHANS_PER_DEVICE	0x20
12904c2bc2bSRadhey Shyam Pandey #define XILINX_DMA_MAX_CHANS_PER_DEVICE		0x2
13004c2bc2bSRadhey Shyam Pandey #define XILINX_CDMA_MAX_CHANS_PER_DEVICE	0x1
131fde57a7cSKedareswara rao Appana 
132fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMAXR_ALL_IRQ_MASK	\
133fde57a7cSKedareswara rao Appana 		(XILINX_DMA_DMASR_FRM_CNT_IRQ | \
134fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_DLY_CNT_IRQ | \
135fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_ERR_IRQ)
136fde57a7cSKedareswara rao Appana 
137fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_ALL_ERR_MASK	\
138fde57a7cSKedareswara rao Appana 		(XILINX_DMA_DMASR_EOL_LATE_ERR | \
139fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_SOF_LATE_ERR | \
140fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_SG_DEC_ERR | \
141fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_SG_SLV_ERR | \
142fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_EOF_EARLY_ERR | \
143fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_SOF_EARLY_ERR | \
144fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_DMA_DEC_ERR | \
145fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_DMA_SLAVE_ERR | \
146fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_DMA_INT_ERR)
147fde57a7cSKedareswara rao Appana 
148fde57a7cSKedareswara rao Appana /*
149fde57a7cSKedareswara rao Appana  * Recoverable errors are DMA Internal error, SOF Early, EOF Early
150fde57a7cSKedareswara rao Appana  * and SOF Late. They are only recoverable when C_FLUSH_ON_FSYNC
151fde57a7cSKedareswara rao Appana  * is enabled in the h/w system.
152fde57a7cSKedareswara rao Appana  */
153fde57a7cSKedareswara rao Appana #define XILINX_DMA_DMASR_ERR_RECOVER_MASK	\
154fde57a7cSKedareswara rao Appana 		(XILINX_DMA_DMASR_SOF_LATE_ERR | \
155fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_EOF_EARLY_ERR | \
156fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_SOF_EARLY_ERR | \
157fde57a7cSKedareswara rao Appana 		 XILINX_DMA_DMASR_DMA_INT_ERR)
158fde57a7cSKedareswara rao Appana 
159fde57a7cSKedareswara rao Appana /* Axi VDMA Flush on Fsync bits */
160fde57a7cSKedareswara rao Appana #define XILINX_DMA_FLUSH_S2MM		3
161fde57a7cSKedareswara rao Appana #define XILINX_DMA_FLUSH_MM2S		2
162fde57a7cSKedareswara rao Appana #define XILINX_DMA_FLUSH_BOTH		1
163fde57a7cSKedareswara rao Appana 
164fde57a7cSKedareswara rao Appana /* Delay loop counter to prevent hardware failure */
165fde57a7cSKedareswara rao Appana #define XILINX_DMA_LOOP_COUNT		1000000
166fde57a7cSKedareswara rao Appana 
167fde57a7cSKedareswara rao Appana /* AXI DMA Specific Registers/Offsets */
168fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_SRCDSTADDR	0x18
169fde57a7cSKedareswara rao Appana #define XILINX_DMA_REG_BTT		0x28
170fde57a7cSKedareswara rao Appana 
171fde57a7cSKedareswara rao Appana /* AXI DMA Specific Masks/Bit fields */
172ae809690SRadhey Shyam Pandey #define XILINX_DMA_MAX_TRANS_LEN_MIN	8
173ae809690SRadhey Shyam Pandey #define XILINX_DMA_MAX_TRANS_LEN_MAX	23
174ae809690SRadhey Shyam Pandey #define XILINX_DMA_V2_MAX_TRANS_LEN_MAX	26
175fde57a7cSKedareswara rao Appana #define XILINX_DMA_CR_COALESCE_MAX	GENMASK(23, 16)
176*84b798feSRadhey Shyam Pandey #define XILINX_DMA_CR_DELAY_MAX		GENMASK(31, 24)
177fde57a7cSKedareswara rao Appana #define XILINX_DMA_CR_CYCLIC_BD_EN_MASK	BIT(4)
178fde57a7cSKedareswara rao Appana #define XILINX_DMA_CR_COALESCE_SHIFT	16
179*84b798feSRadhey Shyam Pandey #define XILINX_DMA_CR_DELAY_SHIFT	24
180fde57a7cSKedareswara rao Appana #define XILINX_DMA_BD_SOP		BIT(27)
181fde57a7cSKedareswara rao Appana #define XILINX_DMA_BD_EOP		BIT(26)
1827bcdaa65SRadhey Shyam Pandey #define XILINX_DMA_BD_COMP_MASK		BIT(31)
183fde57a7cSKedareswara rao Appana #define XILINX_DMA_COALESCE_MAX		255
184491e9d40SRadhey Shyam Pandey #define XILINX_DMA_NUM_DESCS		512
185fde57a7cSKedareswara rao Appana #define XILINX_DMA_NUM_APP_WORDS	5
186fde57a7cSKedareswara rao Appana 
187fde57a7cSKedareswara rao Appana /* AXI CDMA Specific Registers/Offsets */
188fde57a7cSKedareswara rao Appana #define XILINX_CDMA_REG_SRCADDR		0x18
189fde57a7cSKedareswara rao Appana #define XILINX_CDMA_REG_DSTADDR		0x20
190fde57a7cSKedareswara rao Appana 
191fde57a7cSKedareswara rao Appana /* AXI CDMA Specific Masks */
192fde57a7cSKedareswara rao Appana #define XILINX_CDMA_CR_SGMODE          BIT(3)
193fde57a7cSKedareswara rao Appana 
1944e47d24aSRadhey Shyam Pandey #define xilinx_prep_dma_addr_t(addr)	\
1954e47d24aSRadhey Shyam Pandey 	((dma_addr_t)((u64)addr##_##msb << 32 | (addr)))
1966ccd692bSRadhey Shyam Pandey 
1976ccd692bSRadhey Shyam Pandey /* AXI MCDMA Specific Registers/Offsets */
1986ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_MM2S_CTRL_OFFSET		0x0000
1996ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_S2MM_CTRL_OFFSET		0x0500
2006ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_CHEN_OFFSET		0x0008
2016ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_CH_ERR_OFFSET		0x0010
2026ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_RXINT_SER_OFFSET		0x0020
2036ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_TXINT_SER_OFFSET		0x0028
2046ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_CHAN_CR_OFFSET(x)		(0x40 + (x) * 0x40)
2056ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_CHAN_SR_OFFSET(x)		(0x44 + (x) * 0x40)
2066ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_CHAN_CDESC_OFFSET(x)	(0x48 + (x) * 0x40)
2076ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_CHAN_TDESC_OFFSET(x)	(0x50 + (x) * 0x40)
2086ccd692bSRadhey Shyam Pandey 
2096ccd692bSRadhey Shyam Pandey /* AXI MCDMA Specific Masks/Shifts */
2106ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_COALESCE_SHIFT		16
2116ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_COALESCE_MAX		24
2126ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_IRQ_ALL_MASK		GENMASK(7, 5)
2136ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_COALESCE_MASK		GENMASK(23, 16)
2146ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_CR_RUNSTOP_MASK		BIT(0)
2156ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_IRQ_IOC_MASK		BIT(5)
2166ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_IRQ_DELAY_MASK		BIT(6)
2176ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_IRQ_ERR_MASK		BIT(7)
2186ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_BD_EOP			BIT(30)
2196ccd692bSRadhey Shyam Pandey #define XILINX_MCDMA_BD_SOP			BIT(31)
2206ccd692bSRadhey Shyam Pandey 
221fde57a7cSKedareswara rao Appana /**
222fde57a7cSKedareswara rao Appana  * struct xilinx_vdma_desc_hw - Hardware Descriptor
223fde57a7cSKedareswara rao Appana  * @next_desc: Next Descriptor Pointer @0x00
224fde57a7cSKedareswara rao Appana  * @pad1: Reserved @0x04
225fde57a7cSKedareswara rao Appana  * @buf_addr: Buffer address @0x08
226fde57a7cSKedareswara rao Appana  * @buf_addr_msb: MSB of Buffer address @0x0C
227fde57a7cSKedareswara rao Appana  * @vsize: Vertical Size @0x10
228fde57a7cSKedareswara rao Appana  * @hsize: Horizontal Size @0x14
229fde57a7cSKedareswara rao Appana  * @stride: Number of bytes between the first
230fde57a7cSKedareswara rao Appana  *	    pixels of each horizontal line @0x18
231fde57a7cSKedareswara rao Appana  */
232fde57a7cSKedareswara rao Appana struct xilinx_vdma_desc_hw {
233fde57a7cSKedareswara rao Appana 	u32 next_desc;
234fde57a7cSKedareswara rao Appana 	u32 pad1;
235fde57a7cSKedareswara rao Appana 	u32 buf_addr;
236fde57a7cSKedareswara rao Appana 	u32 buf_addr_msb;
237fde57a7cSKedareswara rao Appana 	u32 vsize;
238fde57a7cSKedareswara rao Appana 	u32 hsize;
239fde57a7cSKedareswara rao Appana 	u32 stride;
240fde57a7cSKedareswara rao Appana } __aligned(64);
241fde57a7cSKedareswara rao Appana 
242fde57a7cSKedareswara rao Appana /**
243fde57a7cSKedareswara rao Appana  * struct xilinx_axidma_desc_hw - Hardware Descriptor for AXI DMA
244fde57a7cSKedareswara rao Appana  * @next_desc: Next Descriptor Pointer @0x00
245fde57a7cSKedareswara rao Appana  * @next_desc_msb: MSB of Next Descriptor Pointer @0x04
246fde57a7cSKedareswara rao Appana  * @buf_addr: Buffer address @0x08
247fde57a7cSKedareswara rao Appana  * @buf_addr_msb: MSB of Buffer address @0x0C
248bcb2dc7bSRadhey Shyam Pandey  * @reserved1: Reserved @0x10
249bcb2dc7bSRadhey Shyam Pandey  * @reserved2: Reserved @0x14
250fde57a7cSKedareswara rao Appana  * @control: Control field @0x18
251fde57a7cSKedareswara rao Appana  * @status: Status field @0x1C
252fde57a7cSKedareswara rao Appana  * @app: APP Fields @0x20 - 0x30
253fde57a7cSKedareswara rao Appana  */
254fde57a7cSKedareswara rao Appana struct xilinx_axidma_desc_hw {
255fde57a7cSKedareswara rao Appana 	u32 next_desc;
256fde57a7cSKedareswara rao Appana 	u32 next_desc_msb;
257fde57a7cSKedareswara rao Appana 	u32 buf_addr;
258fde57a7cSKedareswara rao Appana 	u32 buf_addr_msb;
259bcb2dc7bSRadhey Shyam Pandey 	u32 reserved1;
260bcb2dc7bSRadhey Shyam Pandey 	u32 reserved2;
261fde57a7cSKedareswara rao Appana 	u32 control;
262fde57a7cSKedareswara rao Appana 	u32 status;
263fde57a7cSKedareswara rao Appana 	u32 app[XILINX_DMA_NUM_APP_WORDS];
264fde57a7cSKedareswara rao Appana } __aligned(64);
265fde57a7cSKedareswara rao Appana 
266fde57a7cSKedareswara rao Appana /**
2676ccd692bSRadhey Shyam Pandey  * struct xilinx_aximcdma_desc_hw - Hardware Descriptor for AXI MCDMA
2686ccd692bSRadhey Shyam Pandey  * @next_desc: Next Descriptor Pointer @0x00
2696ccd692bSRadhey Shyam Pandey  * @next_desc_msb: MSB of Next Descriptor Pointer @0x04
2706ccd692bSRadhey Shyam Pandey  * @buf_addr: Buffer address @0x08
2716ccd692bSRadhey Shyam Pandey  * @buf_addr_msb: MSB of Buffer address @0x0C
2726ccd692bSRadhey Shyam Pandey  * @rsvd: Reserved field @0x10
2736ccd692bSRadhey Shyam Pandey  * @control: Control Information field @0x14
2746ccd692bSRadhey Shyam Pandey  * @status: Status field @0x18
2756ccd692bSRadhey Shyam Pandey  * @sideband_status: Status of sideband signals @0x1C
2766ccd692bSRadhey Shyam Pandey  * @app: APP Fields @0x20 - 0x30
2776ccd692bSRadhey Shyam Pandey  */
2786ccd692bSRadhey Shyam Pandey struct xilinx_aximcdma_desc_hw {
2796ccd692bSRadhey Shyam Pandey 	u32 next_desc;
2806ccd692bSRadhey Shyam Pandey 	u32 next_desc_msb;
2816ccd692bSRadhey Shyam Pandey 	u32 buf_addr;
2826ccd692bSRadhey Shyam Pandey 	u32 buf_addr_msb;
2836ccd692bSRadhey Shyam Pandey 	u32 rsvd;
2846ccd692bSRadhey Shyam Pandey 	u32 control;
2856ccd692bSRadhey Shyam Pandey 	u32 status;
2866ccd692bSRadhey Shyam Pandey 	u32 sideband_status;
2876ccd692bSRadhey Shyam Pandey 	u32 app[XILINX_DMA_NUM_APP_WORDS];
2886ccd692bSRadhey Shyam Pandey } __aligned(64);
2896ccd692bSRadhey Shyam Pandey 
2906ccd692bSRadhey Shyam Pandey /**
291fde57a7cSKedareswara rao Appana  * struct xilinx_cdma_desc_hw - Hardware Descriptor
292fde57a7cSKedareswara rao Appana  * @next_desc: Next Descriptor Pointer @0x00
293e50a0ad1SKedareswara rao Appana  * @next_desc_msb: Next Descriptor Pointer MSB @0x04
294fde57a7cSKedareswara rao Appana  * @src_addr: Source address @0x08
295e50a0ad1SKedareswara rao Appana  * @src_addr_msb: Source address MSB @0x0C
296fde57a7cSKedareswara rao Appana  * @dest_addr: Destination address @0x10
297e50a0ad1SKedareswara rao Appana  * @dest_addr_msb: Destination address MSB @0x14
298fde57a7cSKedareswara rao Appana  * @control: Control field @0x18
299fde57a7cSKedareswara rao Appana  * @status: Status field @0x1C
300fde57a7cSKedareswara rao Appana  */
301fde57a7cSKedareswara rao Appana struct xilinx_cdma_desc_hw {
302fde57a7cSKedareswara rao Appana 	u32 next_desc;
303fde57a7cSKedareswara rao Appana 	u32 next_desc_msb;
304fde57a7cSKedareswara rao Appana 	u32 src_addr;
305fde57a7cSKedareswara rao Appana 	u32 src_addr_msb;
306fde57a7cSKedareswara rao Appana 	u32 dest_addr;
307fde57a7cSKedareswara rao Appana 	u32 dest_addr_msb;
308fde57a7cSKedareswara rao Appana 	u32 control;
309fde57a7cSKedareswara rao Appana 	u32 status;
310fde57a7cSKedareswara rao Appana } __aligned(64);
311fde57a7cSKedareswara rao Appana 
312fde57a7cSKedareswara rao Appana /**
313fde57a7cSKedareswara rao Appana  * struct xilinx_vdma_tx_segment - Descriptor segment
314fde57a7cSKedareswara rao Appana  * @hw: Hardware descriptor
315fde57a7cSKedareswara rao Appana  * @node: Node in the descriptor segments list
316fde57a7cSKedareswara rao Appana  * @phys: Physical address of segment
317fde57a7cSKedareswara rao Appana  */
318fde57a7cSKedareswara rao Appana struct xilinx_vdma_tx_segment {
319fde57a7cSKedareswara rao Appana 	struct xilinx_vdma_desc_hw hw;
320fde57a7cSKedareswara rao Appana 	struct list_head node;
321fde57a7cSKedareswara rao Appana 	dma_addr_t phys;
322fde57a7cSKedareswara rao Appana } __aligned(64);
323fde57a7cSKedareswara rao Appana 
324fde57a7cSKedareswara rao Appana /**
325fde57a7cSKedareswara rao Appana  * struct xilinx_axidma_tx_segment - Descriptor segment
326fde57a7cSKedareswara rao Appana  * @hw: Hardware descriptor
327fde57a7cSKedareswara rao Appana  * @node: Node in the descriptor segments list
328fde57a7cSKedareswara rao Appana  * @phys: Physical address of segment
329fde57a7cSKedareswara rao Appana  */
330fde57a7cSKedareswara rao Appana struct xilinx_axidma_tx_segment {
331fde57a7cSKedareswara rao Appana 	struct xilinx_axidma_desc_hw hw;
332fde57a7cSKedareswara rao Appana 	struct list_head node;
333fde57a7cSKedareswara rao Appana 	dma_addr_t phys;
334fde57a7cSKedareswara rao Appana } __aligned(64);
335fde57a7cSKedareswara rao Appana 
336fde57a7cSKedareswara rao Appana /**
3376ccd692bSRadhey Shyam Pandey  * struct xilinx_aximcdma_tx_segment - Descriptor segment
3386ccd692bSRadhey Shyam Pandey  * @hw: Hardware descriptor
3396ccd692bSRadhey Shyam Pandey  * @node: Node in the descriptor segments list
3406ccd692bSRadhey Shyam Pandey  * @phys: Physical address of segment
3416ccd692bSRadhey Shyam Pandey  */
3426ccd692bSRadhey Shyam Pandey struct xilinx_aximcdma_tx_segment {
3436ccd692bSRadhey Shyam Pandey 	struct xilinx_aximcdma_desc_hw hw;
3446ccd692bSRadhey Shyam Pandey 	struct list_head node;
3456ccd692bSRadhey Shyam Pandey 	dma_addr_t phys;
3466ccd692bSRadhey Shyam Pandey } __aligned(64);
3476ccd692bSRadhey Shyam Pandey 
3486ccd692bSRadhey Shyam Pandey /**
349fde57a7cSKedareswara rao Appana  * struct xilinx_cdma_tx_segment - Descriptor segment
350fde57a7cSKedareswara rao Appana  * @hw: Hardware descriptor
351fde57a7cSKedareswara rao Appana  * @node: Node in the descriptor segments list
352fde57a7cSKedareswara rao Appana  * @phys: Physical address of segment
353fde57a7cSKedareswara rao Appana  */
354fde57a7cSKedareswara rao Appana struct xilinx_cdma_tx_segment {
355fde57a7cSKedareswara rao Appana 	struct xilinx_cdma_desc_hw hw;
356fde57a7cSKedareswara rao Appana 	struct list_head node;
357fde57a7cSKedareswara rao Appana 	dma_addr_t phys;
358fde57a7cSKedareswara rao Appana } __aligned(64);
359fde57a7cSKedareswara rao Appana 
360fde57a7cSKedareswara rao Appana /**
361fde57a7cSKedareswara rao Appana  * struct xilinx_dma_tx_descriptor - Per Transaction structure
362fde57a7cSKedareswara rao Appana  * @async_tx: Async transaction descriptor
363fde57a7cSKedareswara rao Appana  * @segments: TX segments list
364fde57a7cSKedareswara rao Appana  * @node: Node in the channel descriptors list
365fde57a7cSKedareswara rao Appana  * @cyclic: Check for cyclic transfers.
366d8bae21aSNicholas Graumann  * @err: Whether the descriptor has an error.
367d8bae21aSNicholas Graumann  * @residue: Residue of the completed descriptor
368fde57a7cSKedareswara rao Appana  */
369fde57a7cSKedareswara rao Appana struct xilinx_dma_tx_descriptor {
370fde57a7cSKedareswara rao Appana 	struct dma_async_tx_descriptor async_tx;
371fde57a7cSKedareswara rao Appana 	struct list_head segments;
372fde57a7cSKedareswara rao Appana 	struct list_head node;
373fde57a7cSKedareswara rao Appana 	bool cyclic;
374d8bae21aSNicholas Graumann 	bool err;
375d8bae21aSNicholas Graumann 	u32 residue;
376fde57a7cSKedareswara rao Appana };
377fde57a7cSKedareswara rao Appana 
378fde57a7cSKedareswara rao Appana /**
379fde57a7cSKedareswara rao Appana  * struct xilinx_dma_chan - Driver specific DMA channel structure
380fde57a7cSKedareswara rao Appana  * @xdev: Driver specific device structure
381fde57a7cSKedareswara rao Appana  * @ctrl_offset: Control registers offset
382fde57a7cSKedareswara rao Appana  * @desc_offset: TX descriptor registers offset
383fde57a7cSKedareswara rao Appana  * @lock: Descriptor operation lock
384fde57a7cSKedareswara rao Appana  * @pending_list: Descriptors waiting
385fde57a7cSKedareswara rao Appana  * @active_list: Descriptors ready to submit
386fde57a7cSKedareswara rao Appana  * @done_list: Complete descriptors
38723059408SKedareswara rao Appana  * @free_seg_list: Free descriptors
388fde57a7cSKedareswara rao Appana  * @common: DMA common channel
389fde57a7cSKedareswara rao Appana  * @desc_pool: Descriptors pool
390fde57a7cSKedareswara rao Appana  * @dev: The dma device
391fde57a7cSKedareswara rao Appana  * @irq: Channel IRQ
392fde57a7cSKedareswara rao Appana  * @id: Channel ID
393fde57a7cSKedareswara rao Appana  * @direction: Transfer direction
394fde57a7cSKedareswara rao Appana  * @num_frms: Number of frames
395fde57a7cSKedareswara rao Appana  * @has_sg: Support scatter transfers
396fde57a7cSKedareswara rao Appana  * @cyclic: Check for cyclic transfers.
397fde57a7cSKedareswara rao Appana  * @genlock: Support genlock mode
398fde57a7cSKedareswara rao Appana  * @err: Channel has errors
39921e02a3eSKedareswara rao Appana  * @idle: Check for channel idle
4007dd2dd4fSAdrian Larumbe  * @terminating: Check for channel being synchronized by user
401fde57a7cSKedareswara rao Appana  * @tasklet: Cleanup work after irq
402fde57a7cSKedareswara rao Appana  * @config: Device configuration info
403fde57a7cSKedareswara rao Appana  * @flush_on_fsync: Flush on Frame sync
404fde57a7cSKedareswara rao Appana  * @desc_pendingcount: Descriptor pending count
405fde57a7cSKedareswara rao Appana  * @ext_addr: Indicates 64 bit addressing is supported by dma channel
406fde57a7cSKedareswara rao Appana  * @desc_submitcount: Descriptor h/w submitted count
407fde57a7cSKedareswara rao Appana  * @seg_v: Statically allocated segments base
4086ccd692bSRadhey Shyam Pandey  * @seg_mv: Statically allocated segments base for MCDMA
40923059408SKedareswara rao Appana  * @seg_p: Physical allocated segments base
410fde57a7cSKedareswara rao Appana  * @cyclic_seg_v: Statically allocated segment base for cyclic transfers
41123059408SKedareswara rao Appana  * @cyclic_seg_p: Physical allocated segments base for cyclic dma
412fde57a7cSKedareswara rao Appana  * @start_transfer: Differentiate b/w DMA IP's transfer
413676f9c26SAkinobu Mita  * @stop_transfer: Differentiate b/w DMA IP's quiesce
4146ccd692bSRadhey Shyam Pandey  * @tdest: TDEST value for mcdma
4150894aa28SRadhey Shyam Pandey  * @has_vflip: S2MM vertical flip
416*84b798feSRadhey Shyam Pandey  * @irq_delay: Interrupt delay timeout
417fde57a7cSKedareswara rao Appana  */
418fde57a7cSKedareswara rao Appana struct xilinx_dma_chan {
419fde57a7cSKedareswara rao Appana 	struct xilinx_dma_device *xdev;
420fde57a7cSKedareswara rao Appana 	u32 ctrl_offset;
421fde57a7cSKedareswara rao Appana 	u32 desc_offset;
422fde57a7cSKedareswara rao Appana 	spinlock_t lock;
423fde57a7cSKedareswara rao Appana 	struct list_head pending_list;
424fde57a7cSKedareswara rao Appana 	struct list_head active_list;
425fde57a7cSKedareswara rao Appana 	struct list_head done_list;
42623059408SKedareswara rao Appana 	struct list_head free_seg_list;
427fde57a7cSKedareswara rao Appana 	struct dma_chan common;
428fde57a7cSKedareswara rao Appana 	struct dma_pool *desc_pool;
429fde57a7cSKedareswara rao Appana 	struct device *dev;
430fde57a7cSKedareswara rao Appana 	int irq;
431fde57a7cSKedareswara rao Appana 	int id;
432fde57a7cSKedareswara rao Appana 	enum dma_transfer_direction direction;
433fde57a7cSKedareswara rao Appana 	int num_frms;
434fde57a7cSKedareswara rao Appana 	bool has_sg;
435fde57a7cSKedareswara rao Appana 	bool cyclic;
436fde57a7cSKedareswara rao Appana 	bool genlock;
437fde57a7cSKedareswara rao Appana 	bool err;
43821e02a3eSKedareswara rao Appana 	bool idle;
4397dd2dd4fSAdrian Larumbe 	bool terminating;
440fde57a7cSKedareswara rao Appana 	struct tasklet_struct tasklet;
441fde57a7cSKedareswara rao Appana 	struct xilinx_vdma_config config;
442fde57a7cSKedareswara rao Appana 	bool flush_on_fsync;
443fde57a7cSKedareswara rao Appana 	u32 desc_pendingcount;
444fde57a7cSKedareswara rao Appana 	bool ext_addr;
445fde57a7cSKedareswara rao Appana 	u32 desc_submitcount;
446fde57a7cSKedareswara rao Appana 	struct xilinx_axidma_tx_segment *seg_v;
4476ccd692bSRadhey Shyam Pandey 	struct xilinx_aximcdma_tx_segment *seg_mv;
44823059408SKedareswara rao Appana 	dma_addr_t seg_p;
449fde57a7cSKedareswara rao Appana 	struct xilinx_axidma_tx_segment *cyclic_seg_v;
45023059408SKedareswara rao Appana 	dma_addr_t cyclic_seg_p;
451fde57a7cSKedareswara rao Appana 	void (*start_transfer)(struct xilinx_dma_chan *chan);
452676f9c26SAkinobu Mita 	int (*stop_transfer)(struct xilinx_dma_chan *chan);
4536ccd692bSRadhey Shyam Pandey 	u16 tdest;
4540894aa28SRadhey Shyam Pandey 	bool has_vflip;
455*84b798feSRadhey Shyam Pandey 	u8 irq_delay;
456fde57a7cSKedareswara rao Appana };
457fde57a7cSKedareswara rao Appana 
458f3ae7d91SLars-Peter Clausen /**
459e50a0ad1SKedareswara rao Appana  * enum xdma_ip_type - DMA IP type.
460f3ae7d91SLars-Peter Clausen  *
461e50a0ad1SKedareswara rao Appana  * @XDMA_TYPE_AXIDMA: Axi dma ip.
462e50a0ad1SKedareswara rao Appana  * @XDMA_TYPE_CDMA: Axi cdma ip.
463e50a0ad1SKedareswara rao Appana  * @XDMA_TYPE_VDMA: Axi vdma ip.
4646ccd692bSRadhey Shyam Pandey  * @XDMA_TYPE_AXIMCDMA: Axi MCDMA ip.
465f3ae7d91SLars-Peter Clausen  *
466f3ae7d91SLars-Peter Clausen  */
467f3ae7d91SLars-Peter Clausen enum xdma_ip_type {
468f3ae7d91SLars-Peter Clausen 	XDMA_TYPE_AXIDMA = 0,
469f3ae7d91SLars-Peter Clausen 	XDMA_TYPE_CDMA,
470f3ae7d91SLars-Peter Clausen 	XDMA_TYPE_VDMA,
4716ccd692bSRadhey Shyam Pandey 	XDMA_TYPE_AXIMCDMA
472f3ae7d91SLars-Peter Clausen };
473f3ae7d91SLars-Peter Clausen 
474fde57a7cSKedareswara rao Appana struct xilinx_dma_config {
475fde57a7cSKedareswara rao Appana 	enum xdma_ip_type dmatype;
476fde57a7cSKedareswara rao Appana 	int (*clk_init)(struct platform_device *pdev, struct clk **axi_clk,
477fde57a7cSKedareswara rao Appana 			struct clk **tx_clk, struct clk **txs_clk,
478fde57a7cSKedareswara rao Appana 			struct clk **rx_clk, struct clk **rxs_clk);
479c2f6b67dSRadhey Shyam Pandey 	irqreturn_t (*irq_handler)(int irq, void *data);
48004c2bc2bSRadhey Shyam Pandey 	const int max_channels;
481fde57a7cSKedareswara rao Appana };
482fde57a7cSKedareswara rao Appana 
483fde57a7cSKedareswara rao Appana /**
484fde57a7cSKedareswara rao Appana  * struct xilinx_dma_device - DMA device structure
485fde57a7cSKedareswara rao Appana  * @regs: I/O mapped base address
486fde57a7cSKedareswara rao Appana  * @dev: Device Structure
487fde57a7cSKedareswara rao Appana  * @common: DMA device structure
488fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
489fde57a7cSKedareswara rao Appana  * @flush_on_fsync: Flush on frame sync
490fde57a7cSKedareswara rao Appana  * @ext_addr: Indicates 64 bit addressing is supported by dma device
491fde57a7cSKedareswara rao Appana  * @pdev: Platform device structure pointer
492fde57a7cSKedareswara rao Appana  * @dma_config: DMA config structure
493fde57a7cSKedareswara rao Appana  * @axi_clk: DMA Axi4-lite interace clock
494fde57a7cSKedareswara rao Appana  * @tx_clk: DMA mm2s clock
495fde57a7cSKedareswara rao Appana  * @txs_clk: DMA mm2s stream clock
496fde57a7cSKedareswara rao Appana  * @rx_clk: DMA s2mm clock
497fde57a7cSKedareswara rao Appana  * @rxs_clk: DMA s2mm stream clock
49814ccf0aaSRadhey Shyam Pandey  * @s2mm_chan_id: DMA s2mm channel identifier
49914ccf0aaSRadhey Shyam Pandey  * @mm2s_chan_id: DMA mm2s channel identifier
500616f0f81SAndrea Merello  * @max_buffer_len: Max buffer length
501d8a3f65fSRadhey Shyam Pandey  * @has_axistream_connected: AXI DMA connected to AXI Stream IP
502fde57a7cSKedareswara rao Appana  */
503fde57a7cSKedareswara rao Appana struct xilinx_dma_device {
504fde57a7cSKedareswara rao Appana 	void __iomem *regs;
505fde57a7cSKedareswara rao Appana 	struct device *dev;
506fde57a7cSKedareswara rao Appana 	struct dma_device common;
50714ccf0aaSRadhey Shyam Pandey 	struct xilinx_dma_chan *chan[XILINX_MCDMA_MAX_CHANS_PER_DEVICE];
508fde57a7cSKedareswara rao Appana 	u32 flush_on_fsync;
509fde57a7cSKedareswara rao Appana 	bool ext_addr;
510fde57a7cSKedareswara rao Appana 	struct platform_device  *pdev;
511fde57a7cSKedareswara rao Appana 	const struct xilinx_dma_config *dma_config;
512fde57a7cSKedareswara rao Appana 	struct clk *axi_clk;
513fde57a7cSKedareswara rao Appana 	struct clk *tx_clk;
514fde57a7cSKedareswara rao Appana 	struct clk *txs_clk;
515fde57a7cSKedareswara rao Appana 	struct clk *rx_clk;
516fde57a7cSKedareswara rao Appana 	struct clk *rxs_clk;
51714ccf0aaSRadhey Shyam Pandey 	u32 s2mm_chan_id;
51814ccf0aaSRadhey Shyam Pandey 	u32 mm2s_chan_id;
519616f0f81SAndrea Merello 	u32 max_buffer_len;
520d8a3f65fSRadhey Shyam Pandey 	bool has_axistream_connected;
521fde57a7cSKedareswara rao Appana };
522fde57a7cSKedareswara rao Appana 
523fde57a7cSKedareswara rao Appana /* Macros */
524fde57a7cSKedareswara rao Appana #define to_xilinx_chan(chan) \
525fde57a7cSKedareswara rao Appana 	container_of(chan, struct xilinx_dma_chan, common)
526fde57a7cSKedareswara rao Appana #define to_dma_tx_descriptor(tx) \
527fde57a7cSKedareswara rao Appana 	container_of(tx, struct xilinx_dma_tx_descriptor, async_tx)
528fde57a7cSKedareswara rao Appana #define xilinx_dma_poll_timeout(chan, reg, val, cond, delay_us, timeout_us) \
5290ba2df09SMarc Ferland 	readl_poll_timeout_atomic(chan->xdev->regs + chan->ctrl_offset + reg, \
5300ba2df09SMarc Ferland 				  val, cond, delay_us, timeout_us)
531fde57a7cSKedareswara rao Appana 
532fde57a7cSKedareswara rao Appana /* IO accessors */
dma_read(struct xilinx_dma_chan * chan,u32 reg)533fde57a7cSKedareswara rao Appana static inline u32 dma_read(struct xilinx_dma_chan *chan, u32 reg)
534fde57a7cSKedareswara rao Appana {
535fde57a7cSKedareswara rao Appana 	return ioread32(chan->xdev->regs + reg);
536fde57a7cSKedareswara rao Appana }
537fde57a7cSKedareswara rao Appana 
dma_write(struct xilinx_dma_chan * chan,u32 reg,u32 value)538fde57a7cSKedareswara rao Appana static inline void dma_write(struct xilinx_dma_chan *chan, u32 reg, u32 value)
539fde57a7cSKedareswara rao Appana {
540fde57a7cSKedareswara rao Appana 	iowrite32(value, chan->xdev->regs + reg);
541fde57a7cSKedareswara rao Appana }
542fde57a7cSKedareswara rao Appana 
vdma_desc_write(struct xilinx_dma_chan * chan,u32 reg,u32 value)543fde57a7cSKedareswara rao Appana static inline void vdma_desc_write(struct xilinx_dma_chan *chan, u32 reg,
544fde57a7cSKedareswara rao Appana 				   u32 value)
545fde57a7cSKedareswara rao Appana {
546fde57a7cSKedareswara rao Appana 	dma_write(chan, chan->desc_offset + reg, value);
547fde57a7cSKedareswara rao Appana }
548fde57a7cSKedareswara rao Appana 
dma_ctrl_read(struct xilinx_dma_chan * chan,u32 reg)549fde57a7cSKedareswara rao Appana static inline u32 dma_ctrl_read(struct xilinx_dma_chan *chan, u32 reg)
550fde57a7cSKedareswara rao Appana {
551fde57a7cSKedareswara rao Appana 	return dma_read(chan, chan->ctrl_offset + reg);
552fde57a7cSKedareswara rao Appana }
553fde57a7cSKedareswara rao Appana 
dma_ctrl_write(struct xilinx_dma_chan * chan,u32 reg,u32 value)554fde57a7cSKedareswara rao Appana static inline void dma_ctrl_write(struct xilinx_dma_chan *chan, u32 reg,
555fde57a7cSKedareswara rao Appana 				   u32 value)
556fde57a7cSKedareswara rao Appana {
557fde57a7cSKedareswara rao Appana 	dma_write(chan, chan->ctrl_offset + reg, value);
558fde57a7cSKedareswara rao Appana }
559fde57a7cSKedareswara rao Appana 
dma_ctrl_clr(struct xilinx_dma_chan * chan,u32 reg,u32 clr)560fde57a7cSKedareswara rao Appana static inline void dma_ctrl_clr(struct xilinx_dma_chan *chan, u32 reg,
561fde57a7cSKedareswara rao Appana 				 u32 clr)
562fde57a7cSKedareswara rao Appana {
563fde57a7cSKedareswara rao Appana 	dma_ctrl_write(chan, reg, dma_ctrl_read(chan, reg) & ~clr);
564fde57a7cSKedareswara rao Appana }
565fde57a7cSKedareswara rao Appana 
dma_ctrl_set(struct xilinx_dma_chan * chan,u32 reg,u32 set)566fde57a7cSKedareswara rao Appana static inline void dma_ctrl_set(struct xilinx_dma_chan *chan, u32 reg,
567fde57a7cSKedareswara rao Appana 				 u32 set)
568fde57a7cSKedareswara rao Appana {
569fde57a7cSKedareswara rao Appana 	dma_ctrl_write(chan, reg, dma_ctrl_read(chan, reg) | set);
570fde57a7cSKedareswara rao Appana }
571fde57a7cSKedareswara rao Appana 
572fde57a7cSKedareswara rao Appana /**
573fde57a7cSKedareswara rao Appana  * vdma_desc_write_64 - 64-bit descriptor write
574fde57a7cSKedareswara rao Appana  * @chan: Driver specific VDMA channel
575fde57a7cSKedareswara rao Appana  * @reg: Register to write
576fde57a7cSKedareswara rao Appana  * @value_lsb: lower address of the descriptor.
577fde57a7cSKedareswara rao Appana  * @value_msb: upper address of the descriptor.
578fde57a7cSKedareswara rao Appana  *
579fde57a7cSKedareswara rao Appana  * Since vdma driver is trying to write to a register offset which is not a
580fde57a7cSKedareswara rao Appana  * multiple of 64 bits(ex : 0x5c), we are writing as two separate 32 bits
581fde57a7cSKedareswara rao Appana  * instead of a single 64 bit register write.
582fde57a7cSKedareswara rao Appana  */
vdma_desc_write_64(struct xilinx_dma_chan * chan,u32 reg,u32 value_lsb,u32 value_msb)583fde57a7cSKedareswara rao Appana static inline void vdma_desc_write_64(struct xilinx_dma_chan *chan, u32 reg,
584fde57a7cSKedareswara rao Appana 				      u32 value_lsb, u32 value_msb)
585fde57a7cSKedareswara rao Appana {
586fde57a7cSKedareswara rao Appana 	/* Write the lsb 32 bits*/
587fde57a7cSKedareswara rao Appana 	writel(value_lsb, chan->xdev->regs + chan->desc_offset + reg);
588fde57a7cSKedareswara rao Appana 
589fde57a7cSKedareswara rao Appana 	/* Write the msb 32 bits */
590fde57a7cSKedareswara rao Appana 	writel(value_msb, chan->xdev->regs + chan->desc_offset + reg + 4);
591fde57a7cSKedareswara rao Appana }
592fde57a7cSKedareswara rao Appana 
dma_writeq(struct xilinx_dma_chan * chan,u32 reg,u64 value)593fde57a7cSKedareswara rao Appana static inline void dma_writeq(struct xilinx_dma_chan *chan, u32 reg, u64 value)
594fde57a7cSKedareswara rao Appana {
595fde57a7cSKedareswara rao Appana 	lo_hi_writeq(value, chan->xdev->regs + chan->ctrl_offset + reg);
596fde57a7cSKedareswara rao Appana }
597fde57a7cSKedareswara rao Appana 
xilinx_write(struct xilinx_dma_chan * chan,u32 reg,dma_addr_t addr)598fde57a7cSKedareswara rao Appana static inline void xilinx_write(struct xilinx_dma_chan *chan, u32 reg,
599fde57a7cSKedareswara rao Appana 				dma_addr_t addr)
600fde57a7cSKedareswara rao Appana {
601fde57a7cSKedareswara rao Appana 	if (chan->ext_addr)
602fde57a7cSKedareswara rao Appana 		dma_writeq(chan, reg, addr);
603fde57a7cSKedareswara rao Appana 	else
604fde57a7cSKedareswara rao Appana 		dma_ctrl_write(chan, reg, addr);
605fde57a7cSKedareswara rao Appana }
606fde57a7cSKedareswara rao Appana 
xilinx_axidma_buf(struct xilinx_dma_chan * chan,struct xilinx_axidma_desc_hw * hw,dma_addr_t buf_addr,size_t sg_used,size_t period_len)607fde57a7cSKedareswara rao Appana static inline void xilinx_axidma_buf(struct xilinx_dma_chan *chan,
608fde57a7cSKedareswara rao Appana 				     struct xilinx_axidma_desc_hw *hw,
609fde57a7cSKedareswara rao Appana 				     dma_addr_t buf_addr, size_t sg_used,
610fde57a7cSKedareswara rao Appana 				     size_t period_len)
611fde57a7cSKedareswara rao Appana {
612fde57a7cSKedareswara rao Appana 	if (chan->ext_addr) {
613fde57a7cSKedareswara rao Appana 		hw->buf_addr = lower_32_bits(buf_addr + sg_used + period_len);
614fde57a7cSKedareswara rao Appana 		hw->buf_addr_msb = upper_32_bits(buf_addr + sg_used +
615fde57a7cSKedareswara rao Appana 						 period_len);
616fde57a7cSKedareswara rao Appana 	} else {
617fde57a7cSKedareswara rao Appana 		hw->buf_addr = buf_addr + sg_used + period_len;
618fde57a7cSKedareswara rao Appana 	}
619fde57a7cSKedareswara rao Appana }
620fde57a7cSKedareswara rao Appana 
xilinx_aximcdma_buf(struct xilinx_dma_chan * chan,struct xilinx_aximcdma_desc_hw * hw,dma_addr_t buf_addr,size_t sg_used)6216ccd692bSRadhey Shyam Pandey static inline void xilinx_aximcdma_buf(struct xilinx_dma_chan *chan,
6226ccd692bSRadhey Shyam Pandey 				       struct xilinx_aximcdma_desc_hw *hw,
6236ccd692bSRadhey Shyam Pandey 				       dma_addr_t buf_addr, size_t sg_used)
6246ccd692bSRadhey Shyam Pandey {
6256ccd692bSRadhey Shyam Pandey 	if (chan->ext_addr) {
6266ccd692bSRadhey Shyam Pandey 		hw->buf_addr = lower_32_bits(buf_addr + sg_used);
6276ccd692bSRadhey Shyam Pandey 		hw->buf_addr_msb = upper_32_bits(buf_addr + sg_used);
6286ccd692bSRadhey Shyam Pandey 	} else {
6296ccd692bSRadhey Shyam Pandey 		hw->buf_addr = buf_addr + sg_used;
6306ccd692bSRadhey Shyam Pandey 	}
6316ccd692bSRadhey Shyam Pandey }
6326ccd692bSRadhey Shyam Pandey 
633d8a3f65fSRadhey Shyam Pandey /**
634d8a3f65fSRadhey Shyam Pandey  * xilinx_dma_get_metadata_ptr- Populate metadata pointer and payload length
635d8a3f65fSRadhey Shyam Pandey  * @tx: async transaction descriptor
636d8a3f65fSRadhey Shyam Pandey  * @payload_len: metadata payload length
637d8a3f65fSRadhey Shyam Pandey  * @max_len: metadata max length
638d8a3f65fSRadhey Shyam Pandey  * Return: The app field pointer.
639d8a3f65fSRadhey Shyam Pandey  */
xilinx_dma_get_metadata_ptr(struct dma_async_tx_descriptor * tx,size_t * payload_len,size_t * max_len)640d8a3f65fSRadhey Shyam Pandey static void *xilinx_dma_get_metadata_ptr(struct dma_async_tx_descriptor *tx,
641d8a3f65fSRadhey Shyam Pandey 					 size_t *payload_len, size_t *max_len)
642d8a3f65fSRadhey Shyam Pandey {
643d8a3f65fSRadhey Shyam Pandey 	struct xilinx_dma_tx_descriptor *desc = to_dma_tx_descriptor(tx);
644d8a3f65fSRadhey Shyam Pandey 	struct xilinx_axidma_tx_segment *seg;
645d8a3f65fSRadhey Shyam Pandey 
646d8a3f65fSRadhey Shyam Pandey 	*max_len = *payload_len = sizeof(u32) * XILINX_DMA_NUM_APP_WORDS;
647d8a3f65fSRadhey Shyam Pandey 	seg = list_first_entry(&desc->segments,
648d8a3f65fSRadhey Shyam Pandey 			       struct xilinx_axidma_tx_segment, node);
649d8a3f65fSRadhey Shyam Pandey 	return seg->hw.app;
650d8a3f65fSRadhey Shyam Pandey }
651d8a3f65fSRadhey Shyam Pandey 
652d8a3f65fSRadhey Shyam Pandey static struct dma_descriptor_metadata_ops xilinx_dma_metadata_ops = {
653d8a3f65fSRadhey Shyam Pandey 	.get_ptr = xilinx_dma_get_metadata_ptr,
654d8a3f65fSRadhey Shyam Pandey };
655d8a3f65fSRadhey Shyam Pandey 
656fde57a7cSKedareswara rao Appana /* -----------------------------------------------------------------------------
657fde57a7cSKedareswara rao Appana  * Descriptors and segments alloc and free
658fde57a7cSKedareswara rao Appana  */
659fde57a7cSKedareswara rao Appana 
660fde57a7cSKedareswara rao Appana /**
661fde57a7cSKedareswara rao Appana  * xilinx_vdma_alloc_tx_segment - Allocate transaction segment
662fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
663fde57a7cSKedareswara rao Appana  *
664fde57a7cSKedareswara rao Appana  * Return: The allocated segment on success and NULL on failure.
665fde57a7cSKedareswara rao Appana  */
666fde57a7cSKedareswara rao Appana static struct xilinx_vdma_tx_segment *
xilinx_vdma_alloc_tx_segment(struct xilinx_dma_chan * chan)667fde57a7cSKedareswara rao Appana xilinx_vdma_alloc_tx_segment(struct xilinx_dma_chan *chan)
668fde57a7cSKedareswara rao Appana {
669fde57a7cSKedareswara rao Appana 	struct xilinx_vdma_tx_segment *segment;
670fde57a7cSKedareswara rao Appana 	dma_addr_t phys;
671fde57a7cSKedareswara rao Appana 
672fde57a7cSKedareswara rao Appana 	segment = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &phys);
673fde57a7cSKedareswara rao Appana 	if (!segment)
674fde57a7cSKedareswara rao Appana 		return NULL;
675fde57a7cSKedareswara rao Appana 
676fde57a7cSKedareswara rao Appana 	segment->phys = phys;
677fde57a7cSKedareswara rao Appana 
678fde57a7cSKedareswara rao Appana 	return segment;
679fde57a7cSKedareswara rao Appana }
680fde57a7cSKedareswara rao Appana 
681fde57a7cSKedareswara rao Appana /**
682fde57a7cSKedareswara rao Appana  * xilinx_cdma_alloc_tx_segment - Allocate transaction segment
683fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
684fde57a7cSKedareswara rao Appana  *
685fde57a7cSKedareswara rao Appana  * Return: The allocated segment on success and NULL on failure.
686fde57a7cSKedareswara rao Appana  */
687fde57a7cSKedareswara rao Appana static struct xilinx_cdma_tx_segment *
xilinx_cdma_alloc_tx_segment(struct xilinx_dma_chan * chan)688fde57a7cSKedareswara rao Appana xilinx_cdma_alloc_tx_segment(struct xilinx_dma_chan *chan)
689fde57a7cSKedareswara rao Appana {
690fde57a7cSKedareswara rao Appana 	struct xilinx_cdma_tx_segment *segment;
691fde57a7cSKedareswara rao Appana 	dma_addr_t phys;
692fde57a7cSKedareswara rao Appana 
693fde57a7cSKedareswara rao Appana 	segment = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &phys);
694fde57a7cSKedareswara rao Appana 	if (!segment)
695fde57a7cSKedareswara rao Appana 		return NULL;
696fde57a7cSKedareswara rao Appana 
697fde57a7cSKedareswara rao Appana 	segment->phys = phys;
698fde57a7cSKedareswara rao Appana 
699fde57a7cSKedareswara rao Appana 	return segment;
700fde57a7cSKedareswara rao Appana }
701fde57a7cSKedareswara rao Appana 
702fde57a7cSKedareswara rao Appana /**
703fde57a7cSKedareswara rao Appana  * xilinx_axidma_alloc_tx_segment - Allocate transaction segment
704fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
705fde57a7cSKedareswara rao Appana  *
706fde57a7cSKedareswara rao Appana  * Return: The allocated segment on success and NULL on failure.
707fde57a7cSKedareswara rao Appana  */
708fde57a7cSKedareswara rao Appana static struct xilinx_axidma_tx_segment *
xilinx_axidma_alloc_tx_segment(struct xilinx_dma_chan * chan)709fde57a7cSKedareswara rao Appana xilinx_axidma_alloc_tx_segment(struct xilinx_dma_chan *chan)
710fde57a7cSKedareswara rao Appana {
71123059408SKedareswara rao Appana 	struct xilinx_axidma_tx_segment *segment = NULL;
71223059408SKedareswara rao Appana 	unsigned long flags;
713fde57a7cSKedareswara rao Appana 
71423059408SKedareswara rao Appana 	spin_lock_irqsave(&chan->lock, flags);
71523059408SKedareswara rao Appana 	if (!list_empty(&chan->free_seg_list)) {
71623059408SKedareswara rao Appana 		segment = list_first_entry(&chan->free_seg_list,
71723059408SKedareswara rao Appana 					   struct xilinx_axidma_tx_segment,
71823059408SKedareswara rao Appana 					   node);
71923059408SKedareswara rao Appana 		list_del(&segment->node);
72023059408SKedareswara rao Appana 	}
72123059408SKedareswara rao Appana 	spin_unlock_irqrestore(&chan->lock, flags);
722fde57a7cSKedareswara rao Appana 
723722b9e6dSNicholas Graumann 	if (!segment)
724722b9e6dSNicholas Graumann 		dev_dbg(chan->dev, "Could not find free tx segment\n");
725722b9e6dSNicholas Graumann 
726fde57a7cSKedareswara rao Appana 	return segment;
727fde57a7cSKedareswara rao Appana }
728fde57a7cSKedareswara rao Appana 
7296ccd692bSRadhey Shyam Pandey /**
7306ccd692bSRadhey Shyam Pandey  * xilinx_aximcdma_alloc_tx_segment - Allocate transaction segment
7316ccd692bSRadhey Shyam Pandey  * @chan: Driver specific DMA channel
7326ccd692bSRadhey Shyam Pandey  *
7336ccd692bSRadhey Shyam Pandey  * Return: The allocated segment on success and NULL on failure.
7346ccd692bSRadhey Shyam Pandey  */
7356ccd692bSRadhey Shyam Pandey static struct xilinx_aximcdma_tx_segment *
xilinx_aximcdma_alloc_tx_segment(struct xilinx_dma_chan * chan)7366ccd692bSRadhey Shyam Pandey xilinx_aximcdma_alloc_tx_segment(struct xilinx_dma_chan *chan)
7376ccd692bSRadhey Shyam Pandey {
7386ccd692bSRadhey Shyam Pandey 	struct xilinx_aximcdma_tx_segment *segment = NULL;
7396ccd692bSRadhey Shyam Pandey 	unsigned long flags;
7406ccd692bSRadhey Shyam Pandey 
7416ccd692bSRadhey Shyam Pandey 	spin_lock_irqsave(&chan->lock, flags);
7426ccd692bSRadhey Shyam Pandey 	if (!list_empty(&chan->free_seg_list)) {
7436ccd692bSRadhey Shyam Pandey 		segment = list_first_entry(&chan->free_seg_list,
7446ccd692bSRadhey Shyam Pandey 					   struct xilinx_aximcdma_tx_segment,
7456ccd692bSRadhey Shyam Pandey 					   node);
7466ccd692bSRadhey Shyam Pandey 		list_del(&segment->node);
7476ccd692bSRadhey Shyam Pandey 	}
7486ccd692bSRadhey Shyam Pandey 	spin_unlock_irqrestore(&chan->lock, flags);
7496ccd692bSRadhey Shyam Pandey 
7506ccd692bSRadhey Shyam Pandey 	return segment;
7516ccd692bSRadhey Shyam Pandey }
7526ccd692bSRadhey Shyam Pandey 
xilinx_dma_clean_hw_desc(struct xilinx_axidma_desc_hw * hw)75323059408SKedareswara rao Appana static void xilinx_dma_clean_hw_desc(struct xilinx_axidma_desc_hw *hw)
75423059408SKedareswara rao Appana {
75523059408SKedareswara rao Appana 	u32 next_desc = hw->next_desc;
75623059408SKedareswara rao Appana 	u32 next_desc_msb = hw->next_desc_msb;
75723059408SKedareswara rao Appana 
75823059408SKedareswara rao Appana 	memset(hw, 0, sizeof(struct xilinx_axidma_desc_hw));
75923059408SKedareswara rao Appana 
76023059408SKedareswara rao Appana 	hw->next_desc = next_desc;
76123059408SKedareswara rao Appana 	hw->next_desc_msb = next_desc_msb;
76223059408SKedareswara rao Appana }
76323059408SKedareswara rao Appana 
xilinx_mcdma_clean_hw_desc(struct xilinx_aximcdma_desc_hw * hw)7646ccd692bSRadhey Shyam Pandey static void xilinx_mcdma_clean_hw_desc(struct xilinx_aximcdma_desc_hw *hw)
7656ccd692bSRadhey Shyam Pandey {
7666ccd692bSRadhey Shyam Pandey 	u32 next_desc = hw->next_desc;
7676ccd692bSRadhey Shyam Pandey 	u32 next_desc_msb = hw->next_desc_msb;
7686ccd692bSRadhey Shyam Pandey 
7696ccd692bSRadhey Shyam Pandey 	memset(hw, 0, sizeof(struct xilinx_aximcdma_desc_hw));
7706ccd692bSRadhey Shyam Pandey 
7716ccd692bSRadhey Shyam Pandey 	hw->next_desc = next_desc;
7726ccd692bSRadhey Shyam Pandey 	hw->next_desc_msb = next_desc_msb;
7736ccd692bSRadhey Shyam Pandey }
7746ccd692bSRadhey Shyam Pandey 
775fde57a7cSKedareswara rao Appana /**
776fde57a7cSKedareswara rao Appana  * xilinx_dma_free_tx_segment - Free transaction segment
777fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
778fde57a7cSKedareswara rao Appana  * @segment: DMA transaction segment
779fde57a7cSKedareswara rao Appana  */
xilinx_dma_free_tx_segment(struct xilinx_dma_chan * chan,struct xilinx_axidma_tx_segment * segment)780fde57a7cSKedareswara rao Appana static void xilinx_dma_free_tx_segment(struct xilinx_dma_chan *chan,
781fde57a7cSKedareswara rao Appana 				struct xilinx_axidma_tx_segment *segment)
782fde57a7cSKedareswara rao Appana {
78323059408SKedareswara rao Appana 	xilinx_dma_clean_hw_desc(&segment->hw);
78423059408SKedareswara rao Appana 
78523059408SKedareswara rao Appana 	list_add_tail(&segment->node, &chan->free_seg_list);
786fde57a7cSKedareswara rao Appana }
787fde57a7cSKedareswara rao Appana 
788fde57a7cSKedareswara rao Appana /**
7896ccd692bSRadhey Shyam Pandey  * xilinx_mcdma_free_tx_segment - Free transaction segment
7906ccd692bSRadhey Shyam Pandey  * @chan: Driver specific DMA channel
7916ccd692bSRadhey Shyam Pandey  * @segment: DMA transaction segment
7926ccd692bSRadhey Shyam Pandey  */
xilinx_mcdma_free_tx_segment(struct xilinx_dma_chan * chan,struct xilinx_aximcdma_tx_segment * segment)7936ccd692bSRadhey Shyam Pandey static void xilinx_mcdma_free_tx_segment(struct xilinx_dma_chan *chan,
7946ccd692bSRadhey Shyam Pandey 					 struct xilinx_aximcdma_tx_segment *
7956ccd692bSRadhey Shyam Pandey 					 segment)
7966ccd692bSRadhey Shyam Pandey {
7976ccd692bSRadhey Shyam Pandey 	xilinx_mcdma_clean_hw_desc(&segment->hw);
7986ccd692bSRadhey Shyam Pandey 
7996ccd692bSRadhey Shyam Pandey 	list_add_tail(&segment->node, &chan->free_seg_list);
8006ccd692bSRadhey Shyam Pandey }
8016ccd692bSRadhey Shyam Pandey 
8026ccd692bSRadhey Shyam Pandey /**
803fde57a7cSKedareswara rao Appana  * xilinx_cdma_free_tx_segment - Free transaction segment
804fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
805fde57a7cSKedareswara rao Appana  * @segment: DMA transaction segment
806fde57a7cSKedareswara rao Appana  */
xilinx_cdma_free_tx_segment(struct xilinx_dma_chan * chan,struct xilinx_cdma_tx_segment * segment)807fde57a7cSKedareswara rao Appana static void xilinx_cdma_free_tx_segment(struct xilinx_dma_chan *chan,
808fde57a7cSKedareswara rao Appana 				struct xilinx_cdma_tx_segment *segment)
809fde57a7cSKedareswara rao Appana {
810fde57a7cSKedareswara rao Appana 	dma_pool_free(chan->desc_pool, segment, segment->phys);
811fde57a7cSKedareswara rao Appana }
812fde57a7cSKedareswara rao Appana 
813fde57a7cSKedareswara rao Appana /**
814fde57a7cSKedareswara rao Appana  * xilinx_vdma_free_tx_segment - Free transaction segment
815fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
816fde57a7cSKedareswara rao Appana  * @segment: DMA transaction segment
817fde57a7cSKedareswara rao Appana  */
xilinx_vdma_free_tx_segment(struct xilinx_dma_chan * chan,struct xilinx_vdma_tx_segment * segment)818fde57a7cSKedareswara rao Appana static void xilinx_vdma_free_tx_segment(struct xilinx_dma_chan *chan,
819fde57a7cSKedareswara rao Appana 					struct xilinx_vdma_tx_segment *segment)
820fde57a7cSKedareswara rao Appana {
821fde57a7cSKedareswara rao Appana 	dma_pool_free(chan->desc_pool, segment, segment->phys);
822fde57a7cSKedareswara rao Appana }
823fde57a7cSKedareswara rao Appana 
824fde57a7cSKedareswara rao Appana /**
825dbe3c54eSShravya Kumbham  * xilinx_dma_alloc_tx_descriptor - Allocate transaction descriptor
826fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
827fde57a7cSKedareswara rao Appana  *
828fde57a7cSKedareswara rao Appana  * Return: The allocated descriptor on success and NULL on failure.
829fde57a7cSKedareswara rao Appana  */
830fde57a7cSKedareswara rao Appana static struct xilinx_dma_tx_descriptor *
xilinx_dma_alloc_tx_descriptor(struct xilinx_dma_chan * chan)831fde57a7cSKedareswara rao Appana xilinx_dma_alloc_tx_descriptor(struct xilinx_dma_chan *chan)
832fde57a7cSKedareswara rao Appana {
833fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc;
834fde57a7cSKedareswara rao Appana 
835ba61c369SRichard Fitzgerald 	desc = kzalloc(sizeof(*desc), GFP_NOWAIT);
836fde57a7cSKedareswara rao Appana 	if (!desc)
837fde57a7cSKedareswara rao Appana 		return NULL;
838fde57a7cSKedareswara rao Appana 
839fde57a7cSKedareswara rao Appana 	INIT_LIST_HEAD(&desc->segments);
840fde57a7cSKedareswara rao Appana 
841fde57a7cSKedareswara rao Appana 	return desc;
842fde57a7cSKedareswara rao Appana }
843fde57a7cSKedareswara rao Appana 
844fde57a7cSKedareswara rao Appana /**
845fde57a7cSKedareswara rao Appana  * xilinx_dma_free_tx_descriptor - Free transaction descriptor
846fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
847fde57a7cSKedareswara rao Appana  * @desc: DMA transaction descriptor
848fde57a7cSKedareswara rao Appana  */
849fde57a7cSKedareswara rao Appana static void
xilinx_dma_free_tx_descriptor(struct xilinx_dma_chan * chan,struct xilinx_dma_tx_descriptor * desc)850fde57a7cSKedareswara rao Appana xilinx_dma_free_tx_descriptor(struct xilinx_dma_chan *chan,
851fde57a7cSKedareswara rao Appana 			       struct xilinx_dma_tx_descriptor *desc)
852fde57a7cSKedareswara rao Appana {
853fde57a7cSKedareswara rao Appana 	struct xilinx_vdma_tx_segment *segment, *next;
854fde57a7cSKedareswara rao Appana 	struct xilinx_cdma_tx_segment *cdma_segment, *cdma_next;
855fde57a7cSKedareswara rao Appana 	struct xilinx_axidma_tx_segment *axidma_segment, *axidma_next;
8566ccd692bSRadhey Shyam Pandey 	struct xilinx_aximcdma_tx_segment *aximcdma_segment, *aximcdma_next;
857fde57a7cSKedareswara rao Appana 
858fde57a7cSKedareswara rao Appana 	if (!desc)
859fde57a7cSKedareswara rao Appana 		return;
860fde57a7cSKedareswara rao Appana 
861fde57a7cSKedareswara rao Appana 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
862fde57a7cSKedareswara rao Appana 		list_for_each_entry_safe(segment, next, &desc->segments, node) {
863fde57a7cSKedareswara rao Appana 			list_del(&segment->node);
864fde57a7cSKedareswara rao Appana 			xilinx_vdma_free_tx_segment(chan, segment);
865fde57a7cSKedareswara rao Appana 		}
866fde57a7cSKedareswara rao Appana 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
867fde57a7cSKedareswara rao Appana 		list_for_each_entry_safe(cdma_segment, cdma_next,
868fde57a7cSKedareswara rao Appana 					 &desc->segments, node) {
869fde57a7cSKedareswara rao Appana 			list_del(&cdma_segment->node);
870fde57a7cSKedareswara rao Appana 			xilinx_cdma_free_tx_segment(chan, cdma_segment);
871fde57a7cSKedareswara rao Appana 		}
8726ccd692bSRadhey Shyam Pandey 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
873fde57a7cSKedareswara rao Appana 		list_for_each_entry_safe(axidma_segment, axidma_next,
874fde57a7cSKedareswara rao Appana 					 &desc->segments, node) {
875fde57a7cSKedareswara rao Appana 			list_del(&axidma_segment->node);
876fde57a7cSKedareswara rao Appana 			xilinx_dma_free_tx_segment(chan, axidma_segment);
877fde57a7cSKedareswara rao Appana 		}
8786ccd692bSRadhey Shyam Pandey 	} else {
8796ccd692bSRadhey Shyam Pandey 		list_for_each_entry_safe(aximcdma_segment, aximcdma_next,
8806ccd692bSRadhey Shyam Pandey 					 &desc->segments, node) {
8816ccd692bSRadhey Shyam Pandey 			list_del(&aximcdma_segment->node);
8826ccd692bSRadhey Shyam Pandey 			xilinx_mcdma_free_tx_segment(chan, aximcdma_segment);
8836ccd692bSRadhey Shyam Pandey 		}
884fde57a7cSKedareswara rao Appana 	}
885fde57a7cSKedareswara rao Appana 
886fde57a7cSKedareswara rao Appana 	kfree(desc);
887fde57a7cSKedareswara rao Appana }
888fde57a7cSKedareswara rao Appana 
889fde57a7cSKedareswara rao Appana /* Required functions */
890fde57a7cSKedareswara rao Appana 
891fde57a7cSKedareswara rao Appana /**
892fde57a7cSKedareswara rao Appana  * xilinx_dma_free_desc_list - Free descriptors list
893fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
894fde57a7cSKedareswara rao Appana  * @list: List to parse and delete the descriptor
895fde57a7cSKedareswara rao Appana  */
xilinx_dma_free_desc_list(struct xilinx_dma_chan * chan,struct list_head * list)896fde57a7cSKedareswara rao Appana static void xilinx_dma_free_desc_list(struct xilinx_dma_chan *chan,
897fde57a7cSKedareswara rao Appana 					struct list_head *list)
898fde57a7cSKedareswara rao Appana {
899fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc, *next;
900fde57a7cSKedareswara rao Appana 
901fde57a7cSKedareswara rao Appana 	list_for_each_entry_safe(desc, next, list, node) {
902fde57a7cSKedareswara rao Appana 		list_del(&desc->node);
903fde57a7cSKedareswara rao Appana 		xilinx_dma_free_tx_descriptor(chan, desc);
904fde57a7cSKedareswara rao Appana 	}
905fde57a7cSKedareswara rao Appana }
906fde57a7cSKedareswara rao Appana 
907fde57a7cSKedareswara rao Appana /**
908fde57a7cSKedareswara rao Appana  * xilinx_dma_free_descriptors - Free channel descriptors
909fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
910fde57a7cSKedareswara rao Appana  */
xilinx_dma_free_descriptors(struct xilinx_dma_chan * chan)911fde57a7cSKedareswara rao Appana static void xilinx_dma_free_descriptors(struct xilinx_dma_chan *chan)
912fde57a7cSKedareswara rao Appana {
913fde57a7cSKedareswara rao Appana 	unsigned long flags;
914fde57a7cSKedareswara rao Appana 
915fde57a7cSKedareswara rao Appana 	spin_lock_irqsave(&chan->lock, flags);
916fde57a7cSKedareswara rao Appana 
917fde57a7cSKedareswara rao Appana 	xilinx_dma_free_desc_list(chan, &chan->pending_list);
918fde57a7cSKedareswara rao Appana 	xilinx_dma_free_desc_list(chan, &chan->done_list);
919fde57a7cSKedareswara rao Appana 	xilinx_dma_free_desc_list(chan, &chan->active_list);
920fde57a7cSKedareswara rao Appana 
921fde57a7cSKedareswara rao Appana 	spin_unlock_irqrestore(&chan->lock, flags);
922fde57a7cSKedareswara rao Appana }
923fde57a7cSKedareswara rao Appana 
924fde57a7cSKedareswara rao Appana /**
925fde57a7cSKedareswara rao Appana  * xilinx_dma_free_chan_resources - Free channel resources
926fde57a7cSKedareswara rao Appana  * @dchan: DMA channel
927fde57a7cSKedareswara rao Appana  */
xilinx_dma_free_chan_resources(struct dma_chan * dchan)928fde57a7cSKedareswara rao Appana static void xilinx_dma_free_chan_resources(struct dma_chan *dchan)
929fde57a7cSKedareswara rao Appana {
930fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
93123059408SKedareswara rao Appana 	unsigned long flags;
932fde57a7cSKedareswara rao Appana 
933fde57a7cSKedareswara rao Appana 	dev_dbg(chan->dev, "Free all channel resources.\n");
934fde57a7cSKedareswara rao Appana 
935fde57a7cSKedareswara rao Appana 	xilinx_dma_free_descriptors(chan);
93623059408SKedareswara rao Appana 
937fde57a7cSKedareswara rao Appana 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
93823059408SKedareswara rao Appana 		spin_lock_irqsave(&chan->lock, flags);
93923059408SKedareswara rao Appana 		INIT_LIST_HEAD(&chan->free_seg_list);
94023059408SKedareswara rao Appana 		spin_unlock_irqrestore(&chan->lock, flags);
94123059408SKedareswara rao Appana 
9420e847d44SKedareswara rao Appana 		/* Free memory that is allocated for BD */
9430e847d44SKedareswara rao Appana 		dma_free_coherent(chan->dev, sizeof(*chan->seg_v) *
9440e847d44SKedareswara rao Appana 				  XILINX_DMA_NUM_DESCS, chan->seg_v,
9450e847d44SKedareswara rao Appana 				  chan->seg_p);
9460e847d44SKedareswara rao Appana 
94723059408SKedareswara rao Appana 		/* Free Memory that is allocated for cyclic DMA Mode */
94823059408SKedareswara rao Appana 		dma_free_coherent(chan->dev, sizeof(*chan->cyclic_seg_v),
94923059408SKedareswara rao Appana 				  chan->cyclic_seg_v, chan->cyclic_seg_p);
950fde57a7cSKedareswara rao Appana 	}
95123059408SKedareswara rao Appana 
9526ccd692bSRadhey Shyam Pandey 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
9536ccd692bSRadhey Shyam Pandey 		spin_lock_irqsave(&chan->lock, flags);
9546ccd692bSRadhey Shyam Pandey 		INIT_LIST_HEAD(&chan->free_seg_list);
9556ccd692bSRadhey Shyam Pandey 		spin_unlock_irqrestore(&chan->lock, flags);
9566ccd692bSRadhey Shyam Pandey 
9576ccd692bSRadhey Shyam Pandey 		/* Free memory that is allocated for BD */
9586ccd692bSRadhey Shyam Pandey 		dma_free_coherent(chan->dev, sizeof(*chan->seg_mv) *
9596ccd692bSRadhey Shyam Pandey 				  XILINX_DMA_NUM_DESCS, chan->seg_mv,
9606ccd692bSRadhey Shyam Pandey 				  chan->seg_p);
9616ccd692bSRadhey Shyam Pandey 	}
9626ccd692bSRadhey Shyam Pandey 
9636ccd692bSRadhey Shyam Pandey 	if (chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIDMA &&
9646ccd692bSRadhey Shyam Pandey 	    chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIMCDMA) {
965fde57a7cSKedareswara rao Appana 		dma_pool_destroy(chan->desc_pool);
966fde57a7cSKedareswara rao Appana 		chan->desc_pool = NULL;
967fde57a7cSKedareswara rao Appana 	}
9686ccd692bSRadhey Shyam Pandey 
96923059408SKedareswara rao Appana }
970fde57a7cSKedareswara rao Appana 
971fde57a7cSKedareswara rao Appana /**
972a575d0b4SNicholas Graumann  * xilinx_dma_get_residue - Compute residue for a given descriptor
973a575d0b4SNicholas Graumann  * @chan: Driver specific dma channel
974a575d0b4SNicholas Graumann  * @desc: dma transaction descriptor
975a575d0b4SNicholas Graumann  *
976a575d0b4SNicholas Graumann  * Return: The number of residue bytes for the descriptor.
977a575d0b4SNicholas Graumann  */
xilinx_dma_get_residue(struct xilinx_dma_chan * chan,struct xilinx_dma_tx_descriptor * desc)978a575d0b4SNicholas Graumann static u32 xilinx_dma_get_residue(struct xilinx_dma_chan *chan,
979a575d0b4SNicholas Graumann 				  struct xilinx_dma_tx_descriptor *desc)
980a575d0b4SNicholas Graumann {
981a575d0b4SNicholas Graumann 	struct xilinx_cdma_tx_segment *cdma_seg;
982a575d0b4SNicholas Graumann 	struct xilinx_axidma_tx_segment *axidma_seg;
983c8ae7932SMatthew Murrian 	struct xilinx_aximcdma_tx_segment *aximcdma_seg;
984a575d0b4SNicholas Graumann 	struct xilinx_cdma_desc_hw *cdma_hw;
985a575d0b4SNicholas Graumann 	struct xilinx_axidma_desc_hw *axidma_hw;
986c8ae7932SMatthew Murrian 	struct xilinx_aximcdma_desc_hw *aximcdma_hw;
987a575d0b4SNicholas Graumann 	struct list_head *entry;
988a575d0b4SNicholas Graumann 	u32 residue = 0;
989a575d0b4SNicholas Graumann 
990a575d0b4SNicholas Graumann 	list_for_each(entry, &desc->segments) {
991a575d0b4SNicholas Graumann 		if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
992a575d0b4SNicholas Graumann 			cdma_seg = list_entry(entry,
993a575d0b4SNicholas Graumann 					      struct xilinx_cdma_tx_segment,
994a575d0b4SNicholas Graumann 					      node);
995a575d0b4SNicholas Graumann 			cdma_hw = &cdma_seg->hw;
996a575d0b4SNicholas Graumann 			residue += (cdma_hw->control - cdma_hw->status) &
997a575d0b4SNicholas Graumann 				   chan->xdev->max_buffer_len;
998c8ae7932SMatthew Murrian 		} else if (chan->xdev->dma_config->dmatype ==
999c8ae7932SMatthew Murrian 			   XDMA_TYPE_AXIDMA) {
1000a575d0b4SNicholas Graumann 			axidma_seg = list_entry(entry,
1001a575d0b4SNicholas Graumann 						struct xilinx_axidma_tx_segment,
1002a575d0b4SNicholas Graumann 						node);
1003a575d0b4SNicholas Graumann 			axidma_hw = &axidma_seg->hw;
1004a575d0b4SNicholas Graumann 			residue += (axidma_hw->control - axidma_hw->status) &
1005a575d0b4SNicholas Graumann 				   chan->xdev->max_buffer_len;
1006c8ae7932SMatthew Murrian 		} else {
1007c8ae7932SMatthew Murrian 			aximcdma_seg =
1008c8ae7932SMatthew Murrian 				list_entry(entry,
1009c8ae7932SMatthew Murrian 					   struct xilinx_aximcdma_tx_segment,
1010c8ae7932SMatthew Murrian 					   node);
1011c8ae7932SMatthew Murrian 			aximcdma_hw = &aximcdma_seg->hw;
1012c8ae7932SMatthew Murrian 			residue +=
1013c8ae7932SMatthew Murrian 				(aximcdma_hw->control - aximcdma_hw->status) &
1014c8ae7932SMatthew Murrian 				chan->xdev->max_buffer_len;
1015a575d0b4SNicholas Graumann 		}
1016a575d0b4SNicholas Graumann 	}
1017a575d0b4SNicholas Graumann 
1018a575d0b4SNicholas Graumann 	return residue;
1019a575d0b4SNicholas Graumann }
1020a575d0b4SNicholas Graumann 
1021a575d0b4SNicholas Graumann /**
1022fde57a7cSKedareswara rao Appana  * xilinx_dma_chan_handle_cyclic - Cyclic dma callback
1023fde57a7cSKedareswara rao Appana  * @chan: Driver specific dma channel
1024fde57a7cSKedareswara rao Appana  * @desc: dma transaction descriptor
1025fde57a7cSKedareswara rao Appana  * @flags: flags for spin lock
1026fde57a7cSKedareswara rao Appana  */
xilinx_dma_chan_handle_cyclic(struct xilinx_dma_chan * chan,struct xilinx_dma_tx_descriptor * desc,unsigned long * flags)1027fde57a7cSKedareswara rao Appana static void xilinx_dma_chan_handle_cyclic(struct xilinx_dma_chan *chan,
1028fde57a7cSKedareswara rao Appana 					  struct xilinx_dma_tx_descriptor *desc,
1029fde57a7cSKedareswara rao Appana 					  unsigned long *flags)
1030fde57a7cSKedareswara rao Appana {
1031a63ddc38SLars-Peter Clausen 	struct dmaengine_desc_callback cb;
1032fde57a7cSKedareswara rao Appana 
1033a63ddc38SLars-Peter Clausen 	dmaengine_desc_get_callback(&desc->async_tx, &cb);
1034a63ddc38SLars-Peter Clausen 	if (dmaengine_desc_callback_valid(&cb)) {
1035fde57a7cSKedareswara rao Appana 		spin_unlock_irqrestore(&chan->lock, *flags);
1036a63ddc38SLars-Peter Clausen 		dmaengine_desc_callback_invoke(&cb, NULL);
1037fde57a7cSKedareswara rao Appana 		spin_lock_irqsave(&chan->lock, *flags);
1038fde57a7cSKedareswara rao Appana 	}
1039fde57a7cSKedareswara rao Appana }
1040fde57a7cSKedareswara rao Appana 
1041fde57a7cSKedareswara rao Appana /**
1042fde57a7cSKedareswara rao Appana  * xilinx_dma_chan_desc_cleanup - Clean channel descriptors
1043fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
1044fde57a7cSKedareswara rao Appana  */
xilinx_dma_chan_desc_cleanup(struct xilinx_dma_chan * chan)1045fde57a7cSKedareswara rao Appana static void xilinx_dma_chan_desc_cleanup(struct xilinx_dma_chan *chan)
1046fde57a7cSKedareswara rao Appana {
1047fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc, *next;
1048fde57a7cSKedareswara rao Appana 	unsigned long flags;
1049fde57a7cSKedareswara rao Appana 
1050fde57a7cSKedareswara rao Appana 	spin_lock_irqsave(&chan->lock, flags);
1051fde57a7cSKedareswara rao Appana 
1052fde57a7cSKedareswara rao Appana 	list_for_each_entry_safe(desc, next, &chan->done_list, node) {
1053d8bae21aSNicholas Graumann 		struct dmaengine_result result;
1054d8bae21aSNicholas Graumann 
1055fde57a7cSKedareswara rao Appana 		if (desc->cyclic) {
1056fde57a7cSKedareswara rao Appana 			xilinx_dma_chan_handle_cyclic(chan, desc, &flags);
1057fde57a7cSKedareswara rao Appana 			break;
1058fde57a7cSKedareswara rao Appana 		}
1059fde57a7cSKedareswara rao Appana 
1060fde57a7cSKedareswara rao Appana 		/* Remove from the list of running transactions */
1061fde57a7cSKedareswara rao Appana 		list_del(&desc->node);
1062fde57a7cSKedareswara rao Appana 
1063d8bae21aSNicholas Graumann 		if (unlikely(desc->err)) {
1064d8bae21aSNicholas Graumann 			if (chan->direction == DMA_DEV_TO_MEM)
1065d8bae21aSNicholas Graumann 				result.result = DMA_TRANS_READ_FAILED;
1066d8bae21aSNicholas Graumann 			else
1067d8bae21aSNicholas Graumann 				result.result = DMA_TRANS_WRITE_FAILED;
1068d8bae21aSNicholas Graumann 		} else {
1069d8bae21aSNicholas Graumann 			result.result = DMA_TRANS_NOERROR;
1070d8bae21aSNicholas Graumann 		}
1071d8bae21aSNicholas Graumann 
1072d8bae21aSNicholas Graumann 		result.residue = desc->residue;
1073d8bae21aSNicholas Graumann 
1074fde57a7cSKedareswara rao Appana 		/* Run the link descriptor callback function */
1075fde57a7cSKedareswara rao Appana 		spin_unlock_irqrestore(&chan->lock, flags);
1076d8bae21aSNicholas Graumann 		dmaengine_desc_get_callback_invoke(&desc->async_tx, &result);
1077fde57a7cSKedareswara rao Appana 		spin_lock_irqsave(&chan->lock, flags);
1078fde57a7cSKedareswara rao Appana 
1079fde57a7cSKedareswara rao Appana 		/* Run any dependencies, then free the descriptor */
1080fde57a7cSKedareswara rao Appana 		dma_run_dependencies(&desc->async_tx);
1081fde57a7cSKedareswara rao Appana 		xilinx_dma_free_tx_descriptor(chan, desc);
10827dd2dd4fSAdrian Larumbe 
10837dd2dd4fSAdrian Larumbe 		/*
10847dd2dd4fSAdrian Larumbe 		 * While we ran a callback the user called a terminate function,
10857dd2dd4fSAdrian Larumbe 		 * which takes care of cleaning up any remaining descriptors
10867dd2dd4fSAdrian Larumbe 		 */
10877dd2dd4fSAdrian Larumbe 		if (chan->terminating)
10887dd2dd4fSAdrian Larumbe 			break;
1089fde57a7cSKedareswara rao Appana 	}
1090fde57a7cSKedareswara rao Appana 
1091fde57a7cSKedareswara rao Appana 	spin_unlock_irqrestore(&chan->lock, flags);
1092fde57a7cSKedareswara rao Appana }
1093fde57a7cSKedareswara rao Appana 
1094fde57a7cSKedareswara rao Appana /**
1095fde57a7cSKedareswara rao Appana  * xilinx_dma_do_tasklet - Schedule completion tasklet
1096d11913f2SVinod Koul  * @t: Pointer to the Xilinx DMA channel structure
1097fde57a7cSKedareswara rao Appana  */
xilinx_dma_do_tasklet(struct tasklet_struct * t)1098f19a11d4SAllen Pais static void xilinx_dma_do_tasklet(struct tasklet_struct *t)
1099fde57a7cSKedareswara rao Appana {
1100f19a11d4SAllen Pais 	struct xilinx_dma_chan *chan = from_tasklet(chan, t, tasklet);
1101fde57a7cSKedareswara rao Appana 
1102fde57a7cSKedareswara rao Appana 	xilinx_dma_chan_desc_cleanup(chan);
1103fde57a7cSKedareswara rao Appana }
1104fde57a7cSKedareswara rao Appana 
1105fde57a7cSKedareswara rao Appana /**
1106fde57a7cSKedareswara rao Appana  * xilinx_dma_alloc_chan_resources - Allocate channel resources
1107fde57a7cSKedareswara rao Appana  * @dchan: DMA channel
1108fde57a7cSKedareswara rao Appana  *
1109fde57a7cSKedareswara rao Appana  * Return: '0' on success and failure value on error
1110fde57a7cSKedareswara rao Appana  */
xilinx_dma_alloc_chan_resources(struct dma_chan * dchan)1111fde57a7cSKedareswara rao Appana static int xilinx_dma_alloc_chan_resources(struct dma_chan *dchan)
1112fde57a7cSKedareswara rao Appana {
1113fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
111423059408SKedareswara rao Appana 	int i;
1115fde57a7cSKedareswara rao Appana 
1116fde57a7cSKedareswara rao Appana 	/* Has this channel already been allocated? */
1117fde57a7cSKedareswara rao Appana 	if (chan->desc_pool)
1118fde57a7cSKedareswara rao Appana 		return 0;
1119fde57a7cSKedareswara rao Appana 
1120fde57a7cSKedareswara rao Appana 	/*
1121fde57a7cSKedareswara rao Appana 	 * We need the descriptor to be aligned to 64bytes
1122fde57a7cSKedareswara rao Appana 	 * for meeting Xilinx VDMA specification requirement.
1123fde57a7cSKedareswara rao Appana 	 */
1124fde57a7cSKedareswara rao Appana 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
112523059408SKedareswara rao Appana 		/* Allocate the buffer descriptors. */
1126750afb08SLuis Chamberlain 		chan->seg_v = dma_alloc_coherent(chan->dev,
1127750afb08SLuis Chamberlain 						 sizeof(*chan->seg_v) * XILINX_DMA_NUM_DESCS,
112823059408SKedareswara rao Appana 						 &chan->seg_p, GFP_KERNEL);
112923059408SKedareswara rao Appana 		if (!chan->seg_v) {
113023059408SKedareswara rao Appana 			dev_err(chan->dev,
113123059408SKedareswara rao Appana 				"unable to allocate channel %d descriptors\n",
113223059408SKedareswara rao Appana 				chan->id);
113323059408SKedareswara rao Appana 			return -ENOMEM;
113423059408SKedareswara rao Appana 		}
113591b43828SRadhey Shyam Pandey 		/*
113691b43828SRadhey Shyam Pandey 		 * For cyclic DMA mode we need to program the tail Descriptor
113791b43828SRadhey Shyam Pandey 		 * register with a value which is not a part of the BD chain
113891b43828SRadhey Shyam Pandey 		 * so allocating a desc segment during channel allocation for
113991b43828SRadhey Shyam Pandey 		 * programming tail descriptor.
114091b43828SRadhey Shyam Pandey 		 */
1141750afb08SLuis Chamberlain 		chan->cyclic_seg_v = dma_alloc_coherent(chan->dev,
114291b43828SRadhey Shyam Pandey 							sizeof(*chan->cyclic_seg_v),
1143750afb08SLuis Chamberlain 							&chan->cyclic_seg_p,
1144750afb08SLuis Chamberlain 							GFP_KERNEL);
114591b43828SRadhey Shyam Pandey 		if (!chan->cyclic_seg_v) {
114691b43828SRadhey Shyam Pandey 			dev_err(chan->dev,
114791b43828SRadhey Shyam Pandey 				"unable to allocate desc segment for cyclic DMA\n");
114891b43828SRadhey Shyam Pandey 			dma_free_coherent(chan->dev, sizeof(*chan->seg_v) *
114991b43828SRadhey Shyam Pandey 				XILINX_DMA_NUM_DESCS, chan->seg_v,
115091b43828SRadhey Shyam Pandey 				chan->seg_p);
115191b43828SRadhey Shyam Pandey 			return -ENOMEM;
115291b43828SRadhey Shyam Pandey 		}
115391b43828SRadhey Shyam Pandey 		chan->cyclic_seg_v->phys = chan->cyclic_seg_p;
115423059408SKedareswara rao Appana 
115523059408SKedareswara rao Appana 		for (i = 0; i < XILINX_DMA_NUM_DESCS; i++) {
115623059408SKedareswara rao Appana 			chan->seg_v[i].hw.next_desc =
115723059408SKedareswara rao Appana 			lower_32_bits(chan->seg_p + sizeof(*chan->seg_v) *
115823059408SKedareswara rao Appana 				((i + 1) % XILINX_DMA_NUM_DESCS));
115923059408SKedareswara rao Appana 			chan->seg_v[i].hw.next_desc_msb =
116023059408SKedareswara rao Appana 			upper_32_bits(chan->seg_p + sizeof(*chan->seg_v) *
116123059408SKedareswara rao Appana 				((i + 1) % XILINX_DMA_NUM_DESCS));
116223059408SKedareswara rao Appana 			chan->seg_v[i].phys = chan->seg_p +
116323059408SKedareswara rao Appana 				sizeof(*chan->seg_v) * i;
116423059408SKedareswara rao Appana 			list_add_tail(&chan->seg_v[i].node,
116523059408SKedareswara rao Appana 				      &chan->free_seg_list);
116623059408SKedareswara rao Appana 		}
11676ccd692bSRadhey Shyam Pandey 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
11686ccd692bSRadhey Shyam Pandey 		/* Allocate the buffer descriptors. */
11696ccd692bSRadhey Shyam Pandey 		chan->seg_mv = dma_alloc_coherent(chan->dev,
11706ccd692bSRadhey Shyam Pandey 						  sizeof(*chan->seg_mv) *
11716ccd692bSRadhey Shyam Pandey 						  XILINX_DMA_NUM_DESCS,
11726ccd692bSRadhey Shyam Pandey 						  &chan->seg_p, GFP_KERNEL);
11736ccd692bSRadhey Shyam Pandey 		if (!chan->seg_mv) {
11746ccd692bSRadhey Shyam Pandey 			dev_err(chan->dev,
11756ccd692bSRadhey Shyam Pandey 				"unable to allocate channel %d descriptors\n",
11766ccd692bSRadhey Shyam Pandey 				chan->id);
11776ccd692bSRadhey Shyam Pandey 			return -ENOMEM;
11786ccd692bSRadhey Shyam Pandey 		}
11796ccd692bSRadhey Shyam Pandey 		for (i = 0; i < XILINX_DMA_NUM_DESCS; i++) {
11806ccd692bSRadhey Shyam Pandey 			chan->seg_mv[i].hw.next_desc =
11816ccd692bSRadhey Shyam Pandey 			lower_32_bits(chan->seg_p + sizeof(*chan->seg_mv) *
11826ccd692bSRadhey Shyam Pandey 				((i + 1) % XILINX_DMA_NUM_DESCS));
11836ccd692bSRadhey Shyam Pandey 			chan->seg_mv[i].hw.next_desc_msb =
11846ccd692bSRadhey Shyam Pandey 			upper_32_bits(chan->seg_p + sizeof(*chan->seg_mv) *
11856ccd692bSRadhey Shyam Pandey 				((i + 1) % XILINX_DMA_NUM_DESCS));
11866ccd692bSRadhey Shyam Pandey 			chan->seg_mv[i].phys = chan->seg_p +
1187c8ae7932SMatthew Murrian 				sizeof(*chan->seg_mv) * i;
11886ccd692bSRadhey Shyam Pandey 			list_add_tail(&chan->seg_mv[i].node,
11896ccd692bSRadhey Shyam Pandey 				      &chan->free_seg_list);
11906ccd692bSRadhey Shyam Pandey 		}
1191fde57a7cSKedareswara rao Appana 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
1192fde57a7cSKedareswara rao Appana 		chan->desc_pool = dma_pool_create("xilinx_cdma_desc_pool",
1193fde57a7cSKedareswara rao Appana 				   chan->dev,
1194fde57a7cSKedareswara rao Appana 				   sizeof(struct xilinx_cdma_tx_segment),
1195fde57a7cSKedareswara rao Appana 				   __alignof__(struct xilinx_cdma_tx_segment),
1196fde57a7cSKedareswara rao Appana 				   0);
1197fde57a7cSKedareswara rao Appana 	} else {
1198fde57a7cSKedareswara rao Appana 		chan->desc_pool = dma_pool_create("xilinx_vdma_desc_pool",
1199fde57a7cSKedareswara rao Appana 				     chan->dev,
1200fde57a7cSKedareswara rao Appana 				     sizeof(struct xilinx_vdma_tx_segment),
1201fde57a7cSKedareswara rao Appana 				     __alignof__(struct xilinx_vdma_tx_segment),
1202fde57a7cSKedareswara rao Appana 				     0);
1203fde57a7cSKedareswara rao Appana 	}
1204fde57a7cSKedareswara rao Appana 
120523059408SKedareswara rao Appana 	if (!chan->desc_pool &&
12066ccd692bSRadhey Shyam Pandey 	    ((chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIDMA) &&
12076ccd692bSRadhey Shyam Pandey 		chan->xdev->dma_config->dmatype != XDMA_TYPE_AXIMCDMA)) {
1208fde57a7cSKedareswara rao Appana 		dev_err(chan->dev,
1209fde57a7cSKedareswara rao Appana 			"unable to allocate channel %d descriptor pool\n",
1210fde57a7cSKedareswara rao Appana 			chan->id);
1211fde57a7cSKedareswara rao Appana 		return -ENOMEM;
1212fde57a7cSKedareswara rao Appana 	}
1213fde57a7cSKedareswara rao Appana 
1214fde57a7cSKedareswara rao Appana 	dma_cookie_init(dchan);
1215fde57a7cSKedareswara rao Appana 
1216fde57a7cSKedareswara rao Appana 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
1217fde57a7cSKedareswara rao Appana 		/* For AXI DMA resetting once channel will reset the
1218fde57a7cSKedareswara rao Appana 		 * other channel as well so enable the interrupts here.
1219fde57a7cSKedareswara rao Appana 		 */
1220fde57a7cSKedareswara rao Appana 		dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1221fde57a7cSKedareswara rao Appana 			      XILINX_DMA_DMAXR_ALL_IRQ_MASK);
1222fde57a7cSKedareswara rao Appana 	}
1223fde57a7cSKedareswara rao Appana 
1224fde57a7cSKedareswara rao Appana 	if ((chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) && chan->has_sg)
1225fde57a7cSKedareswara rao Appana 		dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1226fde57a7cSKedareswara rao Appana 			     XILINX_CDMA_CR_SGMODE);
1227fde57a7cSKedareswara rao Appana 
1228fde57a7cSKedareswara rao Appana 	return 0;
1229fde57a7cSKedareswara rao Appana }
1230fde57a7cSKedareswara rao Appana 
1231fde57a7cSKedareswara rao Appana /**
1232616f0f81SAndrea Merello  * xilinx_dma_calc_copysize - Calculate the amount of data to copy
1233616f0f81SAndrea Merello  * @chan: Driver specific DMA channel
1234616f0f81SAndrea Merello  * @size: Total data that needs to be copied
1235616f0f81SAndrea Merello  * @done: Amount of data that has been already copied
1236616f0f81SAndrea Merello  *
1237616f0f81SAndrea Merello  * Return: Amount of data that has to be copied
1238616f0f81SAndrea Merello  */
xilinx_dma_calc_copysize(struct xilinx_dma_chan * chan,int size,int done)1239616f0f81SAndrea Merello static int xilinx_dma_calc_copysize(struct xilinx_dma_chan *chan,
1240616f0f81SAndrea Merello 				    int size, int done)
1241616f0f81SAndrea Merello {
1242616f0f81SAndrea Merello 	size_t copy;
1243616f0f81SAndrea Merello 
1244616f0f81SAndrea Merello 	copy = min_t(size_t, size - done,
1245616f0f81SAndrea Merello 		     chan->xdev->max_buffer_len);
1246616f0f81SAndrea Merello 
12475c094d4cSAndrea Merello 	if ((copy + done < size) &&
12485c094d4cSAndrea Merello 	    chan->xdev->common.copy_align) {
12495c094d4cSAndrea Merello 		/*
12505c094d4cSAndrea Merello 		 * If this is not the last descriptor, make sure
12515c094d4cSAndrea Merello 		 * the next one will be properly aligned
12525c094d4cSAndrea Merello 		 */
12535c094d4cSAndrea Merello 		copy = rounddown(copy,
12545c094d4cSAndrea Merello 				 (1 << chan->xdev->common.copy_align));
12555c094d4cSAndrea Merello 	}
1256616f0f81SAndrea Merello 	return copy;
1257616f0f81SAndrea Merello }
1258616f0f81SAndrea Merello 
1259616f0f81SAndrea Merello /**
1260fde57a7cSKedareswara rao Appana  * xilinx_dma_tx_status - Get DMA transaction status
1261fde57a7cSKedareswara rao Appana  * @dchan: DMA channel
1262fde57a7cSKedareswara rao Appana  * @cookie: Transaction identifier
1263fde57a7cSKedareswara rao Appana  * @txstate: Transaction state
1264fde57a7cSKedareswara rao Appana  *
1265fde57a7cSKedareswara rao Appana  * Return: DMA transaction status
1266fde57a7cSKedareswara rao Appana  */
xilinx_dma_tx_status(struct dma_chan * dchan,dma_cookie_t cookie,struct dma_tx_state * txstate)1267fde57a7cSKedareswara rao Appana static enum dma_status xilinx_dma_tx_status(struct dma_chan *dchan,
1268fde57a7cSKedareswara rao Appana 					dma_cookie_t cookie,
1269fde57a7cSKedareswara rao Appana 					struct dma_tx_state *txstate)
1270fde57a7cSKedareswara rao Appana {
1271fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1272fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc;
1273fde57a7cSKedareswara rao Appana 	enum dma_status ret;
1274fde57a7cSKedareswara rao Appana 	unsigned long flags;
1275fde57a7cSKedareswara rao Appana 	u32 residue = 0;
1276fde57a7cSKedareswara rao Appana 
1277fde57a7cSKedareswara rao Appana 	ret = dma_cookie_status(dchan, cookie, txstate);
1278fde57a7cSKedareswara rao Appana 	if (ret == DMA_COMPLETE || !txstate)
1279fde57a7cSKedareswara rao Appana 		return ret;
1280fde57a7cSKedareswara rao Appana 
1281fde57a7cSKedareswara rao Appana 	spin_lock_irqsave(&chan->lock, flags);
1282b2694260SSebastian von Ohr 	if (!list_empty(&chan->active_list)) {
1283fde57a7cSKedareswara rao Appana 		desc = list_last_entry(&chan->active_list,
1284fde57a7cSKedareswara rao Appana 				       struct xilinx_dma_tx_descriptor, node);
1285a575d0b4SNicholas Graumann 		/*
1286a575d0b4SNicholas Graumann 		 * VDMA and simple mode do not support residue reporting, so the
1287a575d0b4SNicholas Graumann 		 * residue field will always be 0.
1288a575d0b4SNicholas Graumann 		 */
1289a575d0b4SNicholas Graumann 		if (chan->has_sg && chan->xdev->dma_config->dmatype != XDMA_TYPE_VDMA)
1290a575d0b4SNicholas Graumann 			residue = xilinx_dma_get_residue(chan, desc);
1291b2694260SSebastian von Ohr 	}
1292fde57a7cSKedareswara rao Appana 	spin_unlock_irqrestore(&chan->lock, flags);
1293fde57a7cSKedareswara rao Appana 
129495f68c62SRadhey Shyam Pandey 	dma_set_residue(txstate, residue);
1295fde57a7cSKedareswara rao Appana 
1296fde57a7cSKedareswara rao Appana 	return ret;
1297fde57a7cSKedareswara rao Appana }
1298fde57a7cSKedareswara rao Appana 
1299fde57a7cSKedareswara rao Appana /**
1300676f9c26SAkinobu Mita  * xilinx_dma_stop_transfer - Halt DMA channel
1301fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
1302e50a0ad1SKedareswara rao Appana  *
1303e50a0ad1SKedareswara rao Appana  * Return: '0' on success and failure value on error
1304fde57a7cSKedareswara rao Appana  */
xilinx_dma_stop_transfer(struct xilinx_dma_chan * chan)1305676f9c26SAkinobu Mita static int xilinx_dma_stop_transfer(struct xilinx_dma_chan *chan)
1306fde57a7cSKedareswara rao Appana {
1307fde57a7cSKedareswara rao Appana 	u32 val;
1308fde57a7cSKedareswara rao Appana 
1309fde57a7cSKedareswara rao Appana 	dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR, XILINX_DMA_DMACR_RUNSTOP);
1310fde57a7cSKedareswara rao Appana 
1311fde57a7cSKedareswara rao Appana 	/* Wait for the hardware to halt */
1312676f9c26SAkinobu Mita 	return xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMASR, val,
1313676f9c26SAkinobu Mita 				       val & XILINX_DMA_DMASR_HALTED, 0,
1314fde57a7cSKedareswara rao Appana 				       XILINX_DMA_LOOP_COUNT);
1315fde57a7cSKedareswara rao Appana }
1316676f9c26SAkinobu Mita 
1317676f9c26SAkinobu Mita /**
1318676f9c26SAkinobu Mita  * xilinx_cdma_stop_transfer - Wait for the current transfer to complete
1319676f9c26SAkinobu Mita  * @chan: Driver specific DMA channel
1320e50a0ad1SKedareswara rao Appana  *
1321e50a0ad1SKedareswara rao Appana  * Return: '0' on success and failure value on error
1322676f9c26SAkinobu Mita  */
xilinx_cdma_stop_transfer(struct xilinx_dma_chan * chan)1323676f9c26SAkinobu Mita static int xilinx_cdma_stop_transfer(struct xilinx_dma_chan *chan)
1324676f9c26SAkinobu Mita {
1325676f9c26SAkinobu Mita 	u32 val;
1326676f9c26SAkinobu Mita 
1327676f9c26SAkinobu Mita 	return xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMASR, val,
1328676f9c26SAkinobu Mita 				       val & XILINX_DMA_DMASR_IDLE, 0,
1329676f9c26SAkinobu Mita 				       XILINX_DMA_LOOP_COUNT);
1330fde57a7cSKedareswara rao Appana }
1331fde57a7cSKedareswara rao Appana 
1332fde57a7cSKedareswara rao Appana /**
1333fde57a7cSKedareswara rao Appana  * xilinx_dma_start - Start DMA channel
1334fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
1335fde57a7cSKedareswara rao Appana  */
xilinx_dma_start(struct xilinx_dma_chan * chan)1336fde57a7cSKedareswara rao Appana static void xilinx_dma_start(struct xilinx_dma_chan *chan)
1337fde57a7cSKedareswara rao Appana {
1338fde57a7cSKedareswara rao Appana 	int err;
1339fde57a7cSKedareswara rao Appana 	u32 val;
1340fde57a7cSKedareswara rao Appana 
1341fde57a7cSKedareswara rao Appana 	dma_ctrl_set(chan, XILINX_DMA_REG_DMACR, XILINX_DMA_DMACR_RUNSTOP);
1342fde57a7cSKedareswara rao Appana 
1343fde57a7cSKedareswara rao Appana 	/* Wait for the hardware to start */
1344fde57a7cSKedareswara rao Appana 	err = xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMASR, val,
1345fde57a7cSKedareswara rao Appana 				      !(val & XILINX_DMA_DMASR_HALTED), 0,
1346fde57a7cSKedareswara rao Appana 				      XILINX_DMA_LOOP_COUNT);
1347fde57a7cSKedareswara rao Appana 
1348fde57a7cSKedareswara rao Appana 	if (err) {
1349fde57a7cSKedareswara rao Appana 		dev_err(chan->dev, "Cannot start channel %p: %x\n",
1350fde57a7cSKedareswara rao Appana 			chan, dma_ctrl_read(chan, XILINX_DMA_REG_DMASR));
1351fde57a7cSKedareswara rao Appana 
1352fde57a7cSKedareswara rao Appana 		chan->err = true;
1353fde57a7cSKedareswara rao Appana 	}
1354fde57a7cSKedareswara rao Appana }
1355fde57a7cSKedareswara rao Appana 
1356fde57a7cSKedareswara rao Appana /**
1357fde57a7cSKedareswara rao Appana  * xilinx_vdma_start_transfer - Starts VDMA transfer
1358fde57a7cSKedareswara rao Appana  * @chan: Driver specific channel struct pointer
1359fde57a7cSKedareswara rao Appana  */
xilinx_vdma_start_transfer(struct xilinx_dma_chan * chan)1360fde57a7cSKedareswara rao Appana static void xilinx_vdma_start_transfer(struct xilinx_dma_chan *chan)
1361fde57a7cSKedareswara rao Appana {
1362fde57a7cSKedareswara rao Appana 	struct xilinx_vdma_config *config = &chan->config;
1363f935d7dcSVinod Koul 	struct xilinx_dma_tx_descriptor *desc;
1364fe0503e1SKedareswara rao Appana 	u32 reg, j;
1365b8349172SAndrea Merello 	struct xilinx_vdma_tx_segment *segment, *last = NULL;
1366b8349172SAndrea Merello 	int i = 0;
1367fde57a7cSKedareswara rao Appana 
1368fde57a7cSKedareswara rao Appana 	/* This function was invoked with lock held */
1369fde57a7cSKedareswara rao Appana 	if (chan->err)
1370fde57a7cSKedareswara rao Appana 		return;
1371fde57a7cSKedareswara rao Appana 
137221e02a3eSKedareswara rao Appana 	if (!chan->idle)
137321e02a3eSKedareswara rao Appana 		return;
137421e02a3eSKedareswara rao Appana 
1375fde57a7cSKedareswara rao Appana 	if (list_empty(&chan->pending_list))
1376fde57a7cSKedareswara rao Appana 		return;
1377fde57a7cSKedareswara rao Appana 
1378fde57a7cSKedareswara rao Appana 	desc = list_first_entry(&chan->pending_list,
1379fde57a7cSKedareswara rao Appana 				struct xilinx_dma_tx_descriptor, node);
1380fde57a7cSKedareswara rao Appana 
1381fde57a7cSKedareswara rao Appana 	/* Configure the hardware using info in the config structure */
13820894aa28SRadhey Shyam Pandey 	if (chan->has_vflip) {
13830894aa28SRadhey Shyam Pandey 		reg = dma_read(chan, XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP);
13840894aa28SRadhey Shyam Pandey 		reg &= ~XILINX_VDMA_ENABLE_VERTICAL_FLIP;
13850894aa28SRadhey Shyam Pandey 		reg |= config->vflip_en;
13860894aa28SRadhey Shyam Pandey 		dma_write(chan, XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP,
13870894aa28SRadhey Shyam Pandey 			  reg);
13880894aa28SRadhey Shyam Pandey 	}
13890894aa28SRadhey Shyam Pandey 
1390fde57a7cSKedareswara rao Appana 	reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
1391fde57a7cSKedareswara rao Appana 
1392fde57a7cSKedareswara rao Appana 	if (config->frm_cnt_en)
1393fde57a7cSKedareswara rao Appana 		reg |= XILINX_DMA_DMACR_FRAMECNT_EN;
1394fde57a7cSKedareswara rao Appana 	else
1395fde57a7cSKedareswara rao Appana 		reg &= ~XILINX_DMA_DMACR_FRAMECNT_EN;
1396fde57a7cSKedareswara rao Appana 
1397b8349172SAndrea Merello 	/* If not parking, enable circular mode */
1398fde57a7cSKedareswara rao Appana 	if (config->park)
1399fde57a7cSKedareswara rao Appana 		reg &= ~XILINX_DMA_DMACR_CIRC_EN;
1400b8349172SAndrea Merello 	else
1401b8349172SAndrea Merello 		reg |= XILINX_DMA_DMACR_CIRC_EN;
1402fde57a7cSKedareswara rao Appana 
1403fde57a7cSKedareswara rao Appana 	dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
1404fde57a7cSKedareswara rao Appana 
1405fe0503e1SKedareswara rao Appana 	j = chan->desc_submitcount;
1406fe0503e1SKedareswara rao Appana 	reg = dma_read(chan, XILINX_DMA_REG_PARK_PTR);
1407fe0503e1SKedareswara rao Appana 	if (chan->direction == DMA_MEM_TO_DEV) {
1408fe0503e1SKedareswara rao Appana 		reg &= ~XILINX_DMA_PARK_PTR_RD_REF_MASK;
1409fe0503e1SKedareswara rao Appana 		reg |= j << XILINX_DMA_PARK_PTR_RD_REF_SHIFT;
1410fe0503e1SKedareswara rao Appana 	} else {
1411fe0503e1SKedareswara rao Appana 		reg &= ~XILINX_DMA_PARK_PTR_WR_REF_MASK;
1412fe0503e1SKedareswara rao Appana 		reg |= j << XILINX_DMA_PARK_PTR_WR_REF_SHIFT;
1413fde57a7cSKedareswara rao Appana 	}
1414fe0503e1SKedareswara rao Appana 	dma_write(chan, XILINX_DMA_REG_PARK_PTR, reg);
1415fde57a7cSKedareswara rao Appana 
1416fde57a7cSKedareswara rao Appana 	/* Start the hardware */
1417fde57a7cSKedareswara rao Appana 	xilinx_dma_start(chan);
1418fde57a7cSKedareswara rao Appana 
1419fde57a7cSKedareswara rao Appana 	if (chan->err)
1420fde57a7cSKedareswara rao Appana 		return;
1421fde57a7cSKedareswara rao Appana 
1422fde57a7cSKedareswara rao Appana 	/* Start the transfer */
1423fde57a7cSKedareswara rao Appana 	if (chan->desc_submitcount < chan->num_frms)
1424fde57a7cSKedareswara rao Appana 		i = chan->desc_submitcount;
1425fde57a7cSKedareswara rao Appana 
1426fde57a7cSKedareswara rao Appana 	list_for_each_entry(segment, &desc->segments, node) {
1427fde57a7cSKedareswara rao Appana 		if (chan->ext_addr)
1428fde57a7cSKedareswara rao Appana 			vdma_desc_write_64(chan,
1429fde57a7cSKedareswara rao Appana 				   XILINX_VDMA_REG_START_ADDRESS_64(i++),
1430fde57a7cSKedareswara rao Appana 				   segment->hw.buf_addr,
1431fde57a7cSKedareswara rao Appana 				   segment->hw.buf_addr_msb);
1432fde57a7cSKedareswara rao Appana 		else
1433fde57a7cSKedareswara rao Appana 			vdma_desc_write(chan,
1434fde57a7cSKedareswara rao Appana 					XILINX_VDMA_REG_START_ADDRESS(i++),
1435fde57a7cSKedareswara rao Appana 					segment->hw.buf_addr);
1436fde57a7cSKedareswara rao Appana 
1437fde57a7cSKedareswara rao Appana 		last = segment;
1438fde57a7cSKedareswara rao Appana 	}
1439fde57a7cSKedareswara rao Appana 
1440fde57a7cSKedareswara rao Appana 	if (!last)
1441fde57a7cSKedareswara rao Appana 		return;
1442fde57a7cSKedareswara rao Appana 
1443fde57a7cSKedareswara rao Appana 	/* HW expects these parameters to be same for one transaction */
1444fde57a7cSKedareswara rao Appana 	vdma_desc_write(chan, XILINX_DMA_REG_HSIZE, last->hw.hsize);
1445fde57a7cSKedareswara rao Appana 	vdma_desc_write(chan, XILINX_DMA_REG_FRMDLY_STRIDE,
1446fde57a7cSKedareswara rao Appana 			last->hw.stride);
1447fde57a7cSKedareswara rao Appana 	vdma_desc_write(chan, XILINX_DMA_REG_VSIZE, last->hw.vsize);
1448fde57a7cSKedareswara rao Appana 
1449fde57a7cSKedareswara rao Appana 	chan->desc_submitcount++;
1450fde57a7cSKedareswara rao Appana 	chan->desc_pendingcount--;
145175ba9a71SBaokun Li 	list_move_tail(&desc->node, &chan->active_list);
1452fde57a7cSKedareswara rao Appana 	if (chan->desc_submitcount == chan->num_frms)
1453fde57a7cSKedareswara rao Appana 		chan->desc_submitcount = 0;
145421e02a3eSKedareswara rao Appana 
145521e02a3eSKedareswara rao Appana 	chan->idle = false;
1456fde57a7cSKedareswara rao Appana }
1457fde57a7cSKedareswara rao Appana 
1458fde57a7cSKedareswara rao Appana /**
1459fde57a7cSKedareswara rao Appana  * xilinx_cdma_start_transfer - Starts cdma transfer
1460fde57a7cSKedareswara rao Appana  * @chan: Driver specific channel struct pointer
1461fde57a7cSKedareswara rao Appana  */
xilinx_cdma_start_transfer(struct xilinx_dma_chan * chan)1462fde57a7cSKedareswara rao Appana static void xilinx_cdma_start_transfer(struct xilinx_dma_chan *chan)
1463fde57a7cSKedareswara rao Appana {
1464fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *head_desc, *tail_desc;
1465fde57a7cSKedareswara rao Appana 	struct xilinx_cdma_tx_segment *tail_segment;
1466fde57a7cSKedareswara rao Appana 	u32 ctrl_reg = dma_read(chan, XILINX_DMA_REG_DMACR);
1467fde57a7cSKedareswara rao Appana 
1468fde57a7cSKedareswara rao Appana 	if (chan->err)
1469fde57a7cSKedareswara rao Appana 		return;
1470fde57a7cSKedareswara rao Appana 
147121e02a3eSKedareswara rao Appana 	if (!chan->idle)
147221e02a3eSKedareswara rao Appana 		return;
147321e02a3eSKedareswara rao Appana 
1474fde57a7cSKedareswara rao Appana 	if (list_empty(&chan->pending_list))
1475fde57a7cSKedareswara rao Appana 		return;
1476fde57a7cSKedareswara rao Appana 
1477fde57a7cSKedareswara rao Appana 	head_desc = list_first_entry(&chan->pending_list,
1478fde57a7cSKedareswara rao Appana 				     struct xilinx_dma_tx_descriptor, node);
1479fde57a7cSKedareswara rao Appana 	tail_desc = list_last_entry(&chan->pending_list,
1480fde57a7cSKedareswara rao Appana 				    struct xilinx_dma_tx_descriptor, node);
1481fde57a7cSKedareswara rao Appana 	tail_segment = list_last_entry(&tail_desc->segments,
1482fde57a7cSKedareswara rao Appana 				       struct xilinx_cdma_tx_segment, node);
1483fde57a7cSKedareswara rao Appana 
1484fde57a7cSKedareswara rao Appana 	if (chan->desc_pendingcount <= XILINX_DMA_COALESCE_MAX) {
1485fde57a7cSKedareswara rao Appana 		ctrl_reg &= ~XILINX_DMA_CR_COALESCE_MAX;
1486fde57a7cSKedareswara rao Appana 		ctrl_reg |= chan->desc_pendingcount <<
1487fde57a7cSKedareswara rao Appana 				XILINX_DMA_CR_COALESCE_SHIFT;
1488fde57a7cSKedareswara rao Appana 		dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, ctrl_reg);
1489fde57a7cSKedareswara rao Appana 	}
1490fde57a7cSKedareswara rao Appana 
1491fde57a7cSKedareswara rao Appana 	if (chan->has_sg) {
149248c62fb0SKedareswara rao Appana 		dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR,
149348c62fb0SKedareswara rao Appana 			     XILINX_CDMA_CR_SGMODE);
149448c62fb0SKedareswara rao Appana 
149548c62fb0SKedareswara rao Appana 		dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
149648c62fb0SKedareswara rao Appana 			     XILINX_CDMA_CR_SGMODE);
149748c62fb0SKedareswara rao Appana 
1498fde57a7cSKedareswara rao Appana 		xilinx_write(chan, XILINX_DMA_REG_CURDESC,
1499fde57a7cSKedareswara rao Appana 			     head_desc->async_tx.phys);
1500fde57a7cSKedareswara rao Appana 
1501fde57a7cSKedareswara rao Appana 		/* Update tail ptr register which will start the transfer */
1502fde57a7cSKedareswara rao Appana 		xilinx_write(chan, XILINX_DMA_REG_TAILDESC,
1503fde57a7cSKedareswara rao Appana 			     tail_segment->phys);
1504fde57a7cSKedareswara rao Appana 	} else {
1505fde57a7cSKedareswara rao Appana 		/* In simple mode */
1506fde57a7cSKedareswara rao Appana 		struct xilinx_cdma_tx_segment *segment;
1507fde57a7cSKedareswara rao Appana 		struct xilinx_cdma_desc_hw *hw;
1508fde57a7cSKedareswara rao Appana 
1509fde57a7cSKedareswara rao Appana 		segment = list_first_entry(&head_desc->segments,
1510fde57a7cSKedareswara rao Appana 					   struct xilinx_cdma_tx_segment,
1511fde57a7cSKedareswara rao Appana 					   node);
1512fde57a7cSKedareswara rao Appana 
1513fde57a7cSKedareswara rao Appana 		hw = &segment->hw;
1514fde57a7cSKedareswara rao Appana 
15150e03aca2SRadhey Shyam Pandey 		xilinx_write(chan, XILINX_CDMA_REG_SRCADDR,
15160e03aca2SRadhey Shyam Pandey 			     xilinx_prep_dma_addr_t(hw->src_addr));
15170e03aca2SRadhey Shyam Pandey 		xilinx_write(chan, XILINX_CDMA_REG_DSTADDR,
15180e03aca2SRadhey Shyam Pandey 			     xilinx_prep_dma_addr_t(hw->dest_addr));
1519fde57a7cSKedareswara rao Appana 
1520fde57a7cSKedareswara rao Appana 		/* Start the transfer */
1521fde57a7cSKedareswara rao Appana 		dma_ctrl_write(chan, XILINX_DMA_REG_BTT,
1522616f0f81SAndrea Merello 				hw->control & chan->xdev->max_buffer_len);
1523fde57a7cSKedareswara rao Appana 	}
1524fde57a7cSKedareswara rao Appana 
1525fde57a7cSKedareswara rao Appana 	list_splice_tail_init(&chan->pending_list, &chan->active_list);
1526fde57a7cSKedareswara rao Appana 	chan->desc_pendingcount = 0;
152721e02a3eSKedareswara rao Appana 	chan->idle = false;
1528fde57a7cSKedareswara rao Appana }
1529fde57a7cSKedareswara rao Appana 
1530fde57a7cSKedareswara rao Appana /**
1531fde57a7cSKedareswara rao Appana  * xilinx_dma_start_transfer - Starts DMA transfer
1532fde57a7cSKedareswara rao Appana  * @chan: Driver specific channel struct pointer
1533fde57a7cSKedareswara rao Appana  */
xilinx_dma_start_transfer(struct xilinx_dma_chan * chan)1534fde57a7cSKedareswara rao Appana static void xilinx_dma_start_transfer(struct xilinx_dma_chan *chan)
1535fde57a7cSKedareswara rao Appana {
1536fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *head_desc, *tail_desc;
153723059408SKedareswara rao Appana 	struct xilinx_axidma_tx_segment *tail_segment;
1538fde57a7cSKedareswara rao Appana 	u32 reg;
1539fde57a7cSKedareswara rao Appana 
1540fde57a7cSKedareswara rao Appana 	if (chan->err)
1541fde57a7cSKedareswara rao Appana 		return;
1542fde57a7cSKedareswara rao Appana 
1543fde57a7cSKedareswara rao Appana 	if (list_empty(&chan->pending_list))
1544fde57a7cSKedareswara rao Appana 		return;
1545fde57a7cSKedareswara rao Appana 
154621e02a3eSKedareswara rao Appana 	if (!chan->idle)
1547fde57a7cSKedareswara rao Appana 		return;
1548fde57a7cSKedareswara rao Appana 
1549fde57a7cSKedareswara rao Appana 	head_desc = list_first_entry(&chan->pending_list,
1550fde57a7cSKedareswara rao Appana 				     struct xilinx_dma_tx_descriptor, node);
1551fde57a7cSKedareswara rao Appana 	tail_desc = list_last_entry(&chan->pending_list,
1552fde57a7cSKedareswara rao Appana 				    struct xilinx_dma_tx_descriptor, node);
1553fde57a7cSKedareswara rao Appana 	tail_segment = list_last_entry(&tail_desc->segments,
1554fde57a7cSKedareswara rao Appana 				       struct xilinx_axidma_tx_segment, node);
1555fde57a7cSKedareswara rao Appana 
1556fde57a7cSKedareswara rao Appana 	reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
1557fde57a7cSKedareswara rao Appana 
1558fde57a7cSKedareswara rao Appana 	if (chan->desc_pendingcount <= XILINX_DMA_COALESCE_MAX) {
1559fde57a7cSKedareswara rao Appana 		reg &= ~XILINX_DMA_CR_COALESCE_MAX;
1560fde57a7cSKedareswara rao Appana 		reg |= chan->desc_pendingcount <<
1561fde57a7cSKedareswara rao Appana 				  XILINX_DMA_CR_COALESCE_SHIFT;
1562fde57a7cSKedareswara rao Appana 		dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
1563fde57a7cSKedareswara rao Appana 	}
1564fde57a7cSKedareswara rao Appana 
1565bcb2dc7bSRadhey Shyam Pandey 	if (chan->has_sg)
1566fde57a7cSKedareswara rao Appana 		xilinx_write(chan, XILINX_DMA_REG_CURDESC,
1567fde57a7cSKedareswara rao Appana 			     head_desc->async_tx.phys);
1568*84b798feSRadhey Shyam Pandey 	reg  &= ~XILINX_DMA_CR_DELAY_MAX;
1569*84b798feSRadhey Shyam Pandey 	reg  |= chan->irq_delay << XILINX_DMA_CR_DELAY_SHIFT;
1570*84b798feSRadhey Shyam Pandey 	dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
1571fde57a7cSKedareswara rao Appana 
1572fde57a7cSKedareswara rao Appana 	xilinx_dma_start(chan);
1573fde57a7cSKedareswara rao Appana 
1574fde57a7cSKedareswara rao Appana 	if (chan->err)
1575fde57a7cSKedareswara rao Appana 		return;
1576fde57a7cSKedareswara rao Appana 
1577fde57a7cSKedareswara rao Appana 	/* Start the transfer */
1578bcb2dc7bSRadhey Shyam Pandey 	if (chan->has_sg) {
1579fde57a7cSKedareswara rao Appana 		if (chan->cyclic)
1580fde57a7cSKedareswara rao Appana 			xilinx_write(chan, XILINX_DMA_REG_TAILDESC,
1581fde57a7cSKedareswara rao Appana 				     chan->cyclic_seg_v->phys);
1582fde57a7cSKedareswara rao Appana 		else
1583fde57a7cSKedareswara rao Appana 			xilinx_write(chan, XILINX_DMA_REG_TAILDESC,
1584fde57a7cSKedareswara rao Appana 				     tail_segment->phys);
1585fde57a7cSKedareswara rao Appana 	} else {
1586fde57a7cSKedareswara rao Appana 		struct xilinx_axidma_tx_segment *segment;
1587fde57a7cSKedareswara rao Appana 		struct xilinx_axidma_desc_hw *hw;
1588fde57a7cSKedareswara rao Appana 
1589fde57a7cSKedareswara rao Appana 		segment = list_first_entry(&head_desc->segments,
1590fde57a7cSKedareswara rao Appana 					   struct xilinx_axidma_tx_segment,
1591fde57a7cSKedareswara rao Appana 					   node);
1592fde57a7cSKedareswara rao Appana 		hw = &segment->hw;
1593fde57a7cSKedareswara rao Appana 
159468fe2b52SRadhey Shyam Pandey 		xilinx_write(chan, XILINX_DMA_REG_SRCDSTADDR,
159568fe2b52SRadhey Shyam Pandey 			     xilinx_prep_dma_addr_t(hw->buf_addr));
1596fde57a7cSKedareswara rao Appana 
1597fde57a7cSKedareswara rao Appana 		/* Start the transfer */
1598fde57a7cSKedareswara rao Appana 		dma_ctrl_write(chan, XILINX_DMA_REG_BTT,
1599616f0f81SAndrea Merello 			       hw->control & chan->xdev->max_buffer_len);
1600fde57a7cSKedareswara rao Appana 	}
1601fde57a7cSKedareswara rao Appana 
1602fde57a7cSKedareswara rao Appana 	list_splice_tail_init(&chan->pending_list, &chan->active_list);
1603fde57a7cSKedareswara rao Appana 	chan->desc_pendingcount = 0;
160421e02a3eSKedareswara rao Appana 	chan->idle = false;
1605fde57a7cSKedareswara rao Appana }
1606fde57a7cSKedareswara rao Appana 
1607fde57a7cSKedareswara rao Appana /**
16086ccd692bSRadhey Shyam Pandey  * xilinx_mcdma_start_transfer - Starts MCDMA transfer
16096ccd692bSRadhey Shyam Pandey  * @chan: Driver specific channel struct pointer
16106ccd692bSRadhey Shyam Pandey  */
xilinx_mcdma_start_transfer(struct xilinx_dma_chan * chan)16116ccd692bSRadhey Shyam Pandey static void xilinx_mcdma_start_transfer(struct xilinx_dma_chan *chan)
16126ccd692bSRadhey Shyam Pandey {
16136ccd692bSRadhey Shyam Pandey 	struct xilinx_dma_tx_descriptor *head_desc, *tail_desc;
1614c8ae7932SMatthew Murrian 	struct xilinx_aximcdma_tx_segment *tail_segment;
16156ccd692bSRadhey Shyam Pandey 	u32 reg;
16166ccd692bSRadhey Shyam Pandey 
16176ccd692bSRadhey Shyam Pandey 	/*
16186ccd692bSRadhey Shyam Pandey 	 * lock has been held by calling functions, so we don't need it
16196ccd692bSRadhey Shyam Pandey 	 * to take it here again.
16206ccd692bSRadhey Shyam Pandey 	 */
16216ccd692bSRadhey Shyam Pandey 
16226ccd692bSRadhey Shyam Pandey 	if (chan->err)
16236ccd692bSRadhey Shyam Pandey 		return;
16246ccd692bSRadhey Shyam Pandey 
16256ccd692bSRadhey Shyam Pandey 	if (!chan->idle)
16266ccd692bSRadhey Shyam Pandey 		return;
16276ccd692bSRadhey Shyam Pandey 
16286ccd692bSRadhey Shyam Pandey 	if (list_empty(&chan->pending_list))
16296ccd692bSRadhey Shyam Pandey 		return;
16306ccd692bSRadhey Shyam Pandey 
16316ccd692bSRadhey Shyam Pandey 	head_desc = list_first_entry(&chan->pending_list,
16326ccd692bSRadhey Shyam Pandey 				     struct xilinx_dma_tx_descriptor, node);
16336ccd692bSRadhey Shyam Pandey 	tail_desc = list_last_entry(&chan->pending_list,
16346ccd692bSRadhey Shyam Pandey 				    struct xilinx_dma_tx_descriptor, node);
16356ccd692bSRadhey Shyam Pandey 	tail_segment = list_last_entry(&tail_desc->segments,
1636c8ae7932SMatthew Murrian 				       struct xilinx_aximcdma_tx_segment, node);
16376ccd692bSRadhey Shyam Pandey 
16386ccd692bSRadhey Shyam Pandey 	reg = dma_ctrl_read(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest));
16396ccd692bSRadhey Shyam Pandey 
16406ccd692bSRadhey Shyam Pandey 	if (chan->desc_pendingcount <= XILINX_MCDMA_COALESCE_MAX) {
16416ccd692bSRadhey Shyam Pandey 		reg &= ~XILINX_MCDMA_COALESCE_MASK;
16426ccd692bSRadhey Shyam Pandey 		reg |= chan->desc_pendingcount <<
16436ccd692bSRadhey Shyam Pandey 			XILINX_MCDMA_COALESCE_SHIFT;
16446ccd692bSRadhey Shyam Pandey 	}
16456ccd692bSRadhey Shyam Pandey 
16466ccd692bSRadhey Shyam Pandey 	reg |= XILINX_MCDMA_IRQ_ALL_MASK;
16476ccd692bSRadhey Shyam Pandey 	dma_ctrl_write(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest), reg);
16486ccd692bSRadhey Shyam Pandey 
16496ccd692bSRadhey Shyam Pandey 	/* Program current descriptor */
16506ccd692bSRadhey Shyam Pandey 	xilinx_write(chan, XILINX_MCDMA_CHAN_CDESC_OFFSET(chan->tdest),
16516ccd692bSRadhey Shyam Pandey 		     head_desc->async_tx.phys);
16526ccd692bSRadhey Shyam Pandey 
16536ccd692bSRadhey Shyam Pandey 	/* Program channel enable register */
16546ccd692bSRadhey Shyam Pandey 	reg = dma_ctrl_read(chan, XILINX_MCDMA_CHEN_OFFSET);
16556ccd692bSRadhey Shyam Pandey 	reg |= BIT(chan->tdest);
16566ccd692bSRadhey Shyam Pandey 	dma_ctrl_write(chan, XILINX_MCDMA_CHEN_OFFSET, reg);
16576ccd692bSRadhey Shyam Pandey 
16586ccd692bSRadhey Shyam Pandey 	/* Start the fetch of BDs for the channel */
16596ccd692bSRadhey Shyam Pandey 	reg = dma_ctrl_read(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest));
16606ccd692bSRadhey Shyam Pandey 	reg |= XILINX_MCDMA_CR_RUNSTOP_MASK;
16616ccd692bSRadhey Shyam Pandey 	dma_ctrl_write(chan, XILINX_MCDMA_CHAN_CR_OFFSET(chan->tdest), reg);
16626ccd692bSRadhey Shyam Pandey 
16636ccd692bSRadhey Shyam Pandey 	xilinx_dma_start(chan);
16646ccd692bSRadhey Shyam Pandey 
16656ccd692bSRadhey Shyam Pandey 	if (chan->err)
16666ccd692bSRadhey Shyam Pandey 		return;
16676ccd692bSRadhey Shyam Pandey 
16686ccd692bSRadhey Shyam Pandey 	/* Start the transfer */
16696ccd692bSRadhey Shyam Pandey 	xilinx_write(chan, XILINX_MCDMA_CHAN_TDESC_OFFSET(chan->tdest),
16706ccd692bSRadhey Shyam Pandey 		     tail_segment->phys);
16716ccd692bSRadhey Shyam Pandey 
16726ccd692bSRadhey Shyam Pandey 	list_splice_tail_init(&chan->pending_list, &chan->active_list);
16736ccd692bSRadhey Shyam Pandey 	chan->desc_pendingcount = 0;
16746ccd692bSRadhey Shyam Pandey 	chan->idle = false;
16756ccd692bSRadhey Shyam Pandey }
16766ccd692bSRadhey Shyam Pandey 
16776ccd692bSRadhey Shyam Pandey /**
1678fde57a7cSKedareswara rao Appana  * xilinx_dma_issue_pending - Issue pending transactions
1679fde57a7cSKedareswara rao Appana  * @dchan: DMA channel
1680fde57a7cSKedareswara rao Appana  */
xilinx_dma_issue_pending(struct dma_chan * dchan)1681fde57a7cSKedareswara rao Appana static void xilinx_dma_issue_pending(struct dma_chan *dchan)
1682fde57a7cSKedareswara rao Appana {
1683fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
1684fde57a7cSKedareswara rao Appana 	unsigned long flags;
1685fde57a7cSKedareswara rao Appana 
1686fde57a7cSKedareswara rao Appana 	spin_lock_irqsave(&chan->lock, flags);
1687fde57a7cSKedareswara rao Appana 	chan->start_transfer(chan);
1688fde57a7cSKedareswara rao Appana 	spin_unlock_irqrestore(&chan->lock, flags);
1689fde57a7cSKedareswara rao Appana }
1690fde57a7cSKedareswara rao Appana 
1691fde57a7cSKedareswara rao Appana /**
16924153a7f6SMarek Vasut  * xilinx_dma_device_config - Configure the DMA channel
16934153a7f6SMarek Vasut  * @dchan: DMA channel
16944153a7f6SMarek Vasut  * @config: channel configuration
169573f11324SRadhey Shyam Pandey  *
169673f11324SRadhey Shyam Pandey  * Return: 0 always.
16974153a7f6SMarek Vasut  */
xilinx_dma_device_config(struct dma_chan * dchan,struct dma_slave_config * config)16984153a7f6SMarek Vasut static int xilinx_dma_device_config(struct dma_chan *dchan,
16994153a7f6SMarek Vasut 				    struct dma_slave_config *config)
17004153a7f6SMarek Vasut {
17014153a7f6SMarek Vasut 	return 0;
17024153a7f6SMarek Vasut }
17034153a7f6SMarek Vasut 
17044153a7f6SMarek Vasut /**
1705fde57a7cSKedareswara rao Appana  * xilinx_dma_complete_descriptor - Mark the active descriptor as complete
1706fde57a7cSKedareswara rao Appana  * @chan : xilinx DMA channel
1707fde57a7cSKedareswara rao Appana  *
1708fde57a7cSKedareswara rao Appana  * CONTEXT: hardirq
1709fde57a7cSKedareswara rao Appana  */
xilinx_dma_complete_descriptor(struct xilinx_dma_chan * chan)1710fde57a7cSKedareswara rao Appana static void xilinx_dma_complete_descriptor(struct xilinx_dma_chan *chan)
1711fde57a7cSKedareswara rao Appana {
1712fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc, *next;
1713fde57a7cSKedareswara rao Appana 
1714fde57a7cSKedareswara rao Appana 	/* This function was invoked with lock held */
1715fde57a7cSKedareswara rao Appana 	if (list_empty(&chan->active_list))
1716fde57a7cSKedareswara rao Appana 		return;
1717fde57a7cSKedareswara rao Appana 
1718fde57a7cSKedareswara rao Appana 	list_for_each_entry_safe(desc, next, &chan->active_list, node) {
17197bcdaa65SRadhey Shyam Pandey 		if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
17207bcdaa65SRadhey Shyam Pandey 			struct xilinx_axidma_tx_segment *seg;
17217bcdaa65SRadhey Shyam Pandey 
17227bcdaa65SRadhey Shyam Pandey 			seg = list_last_entry(&desc->segments,
17237bcdaa65SRadhey Shyam Pandey 					      struct xilinx_axidma_tx_segment, node);
17247bcdaa65SRadhey Shyam Pandey 			if (!(seg->hw.status & XILINX_DMA_BD_COMP_MASK) && chan->has_sg)
17257bcdaa65SRadhey Shyam Pandey 				break;
17267bcdaa65SRadhey Shyam Pandey 		}
1727d8bae21aSNicholas Graumann 		if (chan->has_sg && chan->xdev->dma_config->dmatype !=
1728d8bae21aSNicholas Graumann 		    XDMA_TYPE_VDMA)
1729d8bae21aSNicholas Graumann 			desc->residue = xilinx_dma_get_residue(chan, desc);
1730d8bae21aSNicholas Graumann 		else
1731d8bae21aSNicholas Graumann 			desc->residue = 0;
1732d8bae21aSNicholas Graumann 		desc->err = chan->err;
1733d8bae21aSNicholas Graumann 
1734fde57a7cSKedareswara rao Appana 		list_del(&desc->node);
1735fde57a7cSKedareswara rao Appana 		if (!desc->cyclic)
1736fde57a7cSKedareswara rao Appana 			dma_cookie_complete(&desc->async_tx);
1737fde57a7cSKedareswara rao Appana 		list_add_tail(&desc->node, &chan->done_list);
1738fde57a7cSKedareswara rao Appana 	}
1739fde57a7cSKedareswara rao Appana }
1740fde57a7cSKedareswara rao Appana 
1741fde57a7cSKedareswara rao Appana /**
1742fde57a7cSKedareswara rao Appana  * xilinx_dma_reset - Reset DMA channel
1743fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
1744fde57a7cSKedareswara rao Appana  *
1745fde57a7cSKedareswara rao Appana  * Return: '0' on success and failure value on error
1746fde57a7cSKedareswara rao Appana  */
xilinx_dma_reset(struct xilinx_dma_chan * chan)1747fde57a7cSKedareswara rao Appana static int xilinx_dma_reset(struct xilinx_dma_chan *chan)
1748fde57a7cSKedareswara rao Appana {
1749fde57a7cSKedareswara rao Appana 	int err;
1750fde57a7cSKedareswara rao Appana 	u32 tmp;
1751fde57a7cSKedareswara rao Appana 
1752fde57a7cSKedareswara rao Appana 	dma_ctrl_set(chan, XILINX_DMA_REG_DMACR, XILINX_DMA_DMACR_RESET);
1753fde57a7cSKedareswara rao Appana 
1754fde57a7cSKedareswara rao Appana 	/* Wait for the hardware to finish reset */
1755fde57a7cSKedareswara rao Appana 	err = xilinx_dma_poll_timeout(chan, XILINX_DMA_REG_DMACR, tmp,
1756fde57a7cSKedareswara rao Appana 				      !(tmp & XILINX_DMA_DMACR_RESET), 0,
1757fde57a7cSKedareswara rao Appana 				      XILINX_DMA_LOOP_COUNT);
1758fde57a7cSKedareswara rao Appana 
1759fde57a7cSKedareswara rao Appana 	if (err) {
1760fde57a7cSKedareswara rao Appana 		dev_err(chan->dev, "reset timeout, cr %x, sr %x\n",
1761fde57a7cSKedareswara rao Appana 			dma_ctrl_read(chan, XILINX_DMA_REG_DMACR),
1762fde57a7cSKedareswara rao Appana 			dma_ctrl_read(chan, XILINX_DMA_REG_DMASR));
1763fde57a7cSKedareswara rao Appana 		return -ETIMEDOUT;
1764fde57a7cSKedareswara rao Appana 	}
1765fde57a7cSKedareswara rao Appana 
1766fde57a7cSKedareswara rao Appana 	chan->err = false;
176721e02a3eSKedareswara rao Appana 	chan->idle = true;
17688a631a5aSNicholas Graumann 	chan->desc_pendingcount = 0;
1769fe0503e1SKedareswara rao Appana 	chan->desc_submitcount = 0;
1770fde57a7cSKedareswara rao Appana 
1771fde57a7cSKedareswara rao Appana 	return err;
1772fde57a7cSKedareswara rao Appana }
1773fde57a7cSKedareswara rao Appana 
1774fde57a7cSKedareswara rao Appana /**
1775fde57a7cSKedareswara rao Appana  * xilinx_dma_chan_reset - Reset DMA channel and enable interrupts
1776fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
1777fde57a7cSKedareswara rao Appana  *
1778fde57a7cSKedareswara rao Appana  * Return: '0' on success and failure value on error
1779fde57a7cSKedareswara rao Appana  */
xilinx_dma_chan_reset(struct xilinx_dma_chan * chan)1780fde57a7cSKedareswara rao Appana static int xilinx_dma_chan_reset(struct xilinx_dma_chan *chan)
1781fde57a7cSKedareswara rao Appana {
1782fde57a7cSKedareswara rao Appana 	int err;
1783fde57a7cSKedareswara rao Appana 
1784fde57a7cSKedareswara rao Appana 	/* Reset VDMA */
1785fde57a7cSKedareswara rao Appana 	err = xilinx_dma_reset(chan);
1786fde57a7cSKedareswara rao Appana 	if (err)
1787fde57a7cSKedareswara rao Appana 		return err;
1788fde57a7cSKedareswara rao Appana 
1789fde57a7cSKedareswara rao Appana 	/* Enable interrupts */
1790fde57a7cSKedareswara rao Appana 	dma_ctrl_set(chan, XILINX_DMA_REG_DMACR,
1791fde57a7cSKedareswara rao Appana 		      XILINX_DMA_DMAXR_ALL_IRQ_MASK);
1792fde57a7cSKedareswara rao Appana 
1793fde57a7cSKedareswara rao Appana 	return 0;
1794fde57a7cSKedareswara rao Appana }
1795fde57a7cSKedareswara rao Appana 
1796fde57a7cSKedareswara rao Appana /**
17976ccd692bSRadhey Shyam Pandey  * xilinx_mcdma_irq_handler - MCDMA Interrupt handler
17986ccd692bSRadhey Shyam Pandey  * @irq: IRQ number
17996ccd692bSRadhey Shyam Pandey  * @data: Pointer to the Xilinx MCDMA channel structure
18006ccd692bSRadhey Shyam Pandey  *
18016ccd692bSRadhey Shyam Pandey  * Return: IRQ_HANDLED/IRQ_NONE
18026ccd692bSRadhey Shyam Pandey  */
xilinx_mcdma_irq_handler(int irq,void * data)18036ccd692bSRadhey Shyam Pandey static irqreturn_t xilinx_mcdma_irq_handler(int irq, void *data)
18046ccd692bSRadhey Shyam Pandey {
18056ccd692bSRadhey Shyam Pandey 	struct xilinx_dma_chan *chan = data;
18066ccd692bSRadhey Shyam Pandey 	u32 status, ser_offset, chan_sermask, chan_offset = 0, chan_id;
18076ccd692bSRadhey Shyam Pandey 
18086ccd692bSRadhey Shyam Pandey 	if (chan->direction == DMA_DEV_TO_MEM)
18096ccd692bSRadhey Shyam Pandey 		ser_offset = XILINX_MCDMA_RXINT_SER_OFFSET;
18106ccd692bSRadhey Shyam Pandey 	else
18116ccd692bSRadhey Shyam Pandey 		ser_offset = XILINX_MCDMA_TXINT_SER_OFFSET;
18126ccd692bSRadhey Shyam Pandey 
18136ccd692bSRadhey Shyam Pandey 	/* Read the channel id raising the interrupt*/
18146ccd692bSRadhey Shyam Pandey 	chan_sermask = dma_ctrl_read(chan, ser_offset);
18156ccd692bSRadhey Shyam Pandey 	chan_id = ffs(chan_sermask);
18166ccd692bSRadhey Shyam Pandey 
18176ccd692bSRadhey Shyam Pandey 	if (!chan_id)
18186ccd692bSRadhey Shyam Pandey 		return IRQ_NONE;
18196ccd692bSRadhey Shyam Pandey 
18206ccd692bSRadhey Shyam Pandey 	if (chan->direction == DMA_DEV_TO_MEM)
182114ccf0aaSRadhey Shyam Pandey 		chan_offset = chan->xdev->dma_config->max_channels / 2;
18226ccd692bSRadhey Shyam Pandey 
18236ccd692bSRadhey Shyam Pandey 	chan_offset = chan_offset + (chan_id - 1);
18246ccd692bSRadhey Shyam Pandey 	chan = chan->xdev->chan[chan_offset];
18256ccd692bSRadhey Shyam Pandey 	/* Read the status and ack the interrupts. */
18266ccd692bSRadhey Shyam Pandey 	status = dma_ctrl_read(chan, XILINX_MCDMA_CHAN_SR_OFFSET(chan->tdest));
18276ccd692bSRadhey Shyam Pandey 	if (!(status & XILINX_MCDMA_IRQ_ALL_MASK))
18286ccd692bSRadhey Shyam Pandey 		return IRQ_NONE;
18296ccd692bSRadhey Shyam Pandey 
18306ccd692bSRadhey Shyam Pandey 	dma_ctrl_write(chan, XILINX_MCDMA_CHAN_SR_OFFSET(chan->tdest),
18316ccd692bSRadhey Shyam Pandey 		       status & XILINX_MCDMA_IRQ_ALL_MASK);
18326ccd692bSRadhey Shyam Pandey 
18336ccd692bSRadhey Shyam Pandey 	if (status & XILINX_MCDMA_IRQ_ERR_MASK) {
18346ccd692bSRadhey Shyam Pandey 		dev_err(chan->dev, "Channel %p has errors %x cdr %x tdr %x\n",
18356ccd692bSRadhey Shyam Pandey 			chan,
18366ccd692bSRadhey Shyam Pandey 			dma_ctrl_read(chan, XILINX_MCDMA_CH_ERR_OFFSET),
18376ccd692bSRadhey Shyam Pandey 			dma_ctrl_read(chan, XILINX_MCDMA_CHAN_CDESC_OFFSET
18386ccd692bSRadhey Shyam Pandey 				      (chan->tdest)),
18396ccd692bSRadhey Shyam Pandey 			dma_ctrl_read(chan, XILINX_MCDMA_CHAN_TDESC_OFFSET
18406ccd692bSRadhey Shyam Pandey 				      (chan->tdest)));
18416ccd692bSRadhey Shyam Pandey 		chan->err = true;
18426ccd692bSRadhey Shyam Pandey 	}
18436ccd692bSRadhey Shyam Pandey 
18446ccd692bSRadhey Shyam Pandey 	if (status & XILINX_MCDMA_IRQ_DELAY_MASK) {
18456ccd692bSRadhey Shyam Pandey 		/*
18466ccd692bSRadhey Shyam Pandey 		 * Device takes too long to do the transfer when user requires
18476ccd692bSRadhey Shyam Pandey 		 * responsiveness.
18486ccd692bSRadhey Shyam Pandey 		 */
18496ccd692bSRadhey Shyam Pandey 		dev_dbg(chan->dev, "Inter-packet latency too long\n");
18506ccd692bSRadhey Shyam Pandey 	}
18516ccd692bSRadhey Shyam Pandey 
18526ccd692bSRadhey Shyam Pandey 	if (status & XILINX_MCDMA_IRQ_IOC_MASK) {
18536ccd692bSRadhey Shyam Pandey 		spin_lock(&chan->lock);
18546ccd692bSRadhey Shyam Pandey 		xilinx_dma_complete_descriptor(chan);
18556ccd692bSRadhey Shyam Pandey 		chan->idle = true;
18566ccd692bSRadhey Shyam Pandey 		chan->start_transfer(chan);
18576ccd692bSRadhey Shyam Pandey 		spin_unlock(&chan->lock);
18586ccd692bSRadhey Shyam Pandey 	}
18596ccd692bSRadhey Shyam Pandey 
1860c77d4c50SRadhey Shyam Pandey 	tasklet_hi_schedule(&chan->tasklet);
18616ccd692bSRadhey Shyam Pandey 	return IRQ_HANDLED;
18626ccd692bSRadhey Shyam Pandey }
18636ccd692bSRadhey Shyam Pandey 
18646ccd692bSRadhey Shyam Pandey /**
1865fde57a7cSKedareswara rao Appana  * xilinx_dma_irq_handler - DMA Interrupt handler
1866fde57a7cSKedareswara rao Appana  * @irq: IRQ number
1867fde57a7cSKedareswara rao Appana  * @data: Pointer to the Xilinx DMA channel structure
1868fde57a7cSKedareswara rao Appana  *
1869fde57a7cSKedareswara rao Appana  * Return: IRQ_HANDLED/IRQ_NONE
1870fde57a7cSKedareswara rao Appana  */
xilinx_dma_irq_handler(int irq,void * data)1871fde57a7cSKedareswara rao Appana static irqreturn_t xilinx_dma_irq_handler(int irq, void *data)
1872fde57a7cSKedareswara rao Appana {
1873fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = data;
1874fde57a7cSKedareswara rao Appana 	u32 status;
1875fde57a7cSKedareswara rao Appana 
1876fde57a7cSKedareswara rao Appana 	/* Read the status and ack the interrupts. */
1877fde57a7cSKedareswara rao Appana 	status = dma_ctrl_read(chan, XILINX_DMA_REG_DMASR);
1878fde57a7cSKedareswara rao Appana 	if (!(status & XILINX_DMA_DMAXR_ALL_IRQ_MASK))
1879fde57a7cSKedareswara rao Appana 		return IRQ_NONE;
1880fde57a7cSKedareswara rao Appana 
1881fde57a7cSKedareswara rao Appana 	dma_ctrl_write(chan, XILINX_DMA_REG_DMASR,
1882fde57a7cSKedareswara rao Appana 			status & XILINX_DMA_DMAXR_ALL_IRQ_MASK);
1883fde57a7cSKedareswara rao Appana 
1884fde57a7cSKedareswara rao Appana 	if (status & XILINX_DMA_DMASR_ERR_IRQ) {
1885fde57a7cSKedareswara rao Appana 		/*
1886fde57a7cSKedareswara rao Appana 		 * An error occurred. If C_FLUSH_ON_FSYNC is enabled and the
1887fde57a7cSKedareswara rao Appana 		 * error is recoverable, ignore it. Otherwise flag the error.
1888fde57a7cSKedareswara rao Appana 		 *
1889fde57a7cSKedareswara rao Appana 		 * Only recoverable errors can be cleared in the DMASR register,
1890fde57a7cSKedareswara rao Appana 		 * make sure not to write to other error bits to 1.
1891fde57a7cSKedareswara rao Appana 		 */
1892fde57a7cSKedareswara rao Appana 		u32 errors = status & XILINX_DMA_DMASR_ALL_ERR_MASK;
1893fde57a7cSKedareswara rao Appana 
1894fde57a7cSKedareswara rao Appana 		dma_ctrl_write(chan, XILINX_DMA_REG_DMASR,
1895fde57a7cSKedareswara rao Appana 				errors & XILINX_DMA_DMASR_ERR_RECOVER_MASK);
1896fde57a7cSKedareswara rao Appana 
1897fde57a7cSKedareswara rao Appana 		if (!chan->flush_on_fsync ||
1898fde57a7cSKedareswara rao Appana 		    (errors & ~XILINX_DMA_DMASR_ERR_RECOVER_MASK)) {
1899fde57a7cSKedareswara rao Appana 			dev_err(chan->dev,
1900fde57a7cSKedareswara rao Appana 				"Channel %p has errors %x, cdr %x tdr %x\n",
1901fde57a7cSKedareswara rao Appana 				chan, errors,
1902fde57a7cSKedareswara rao Appana 				dma_ctrl_read(chan, XILINX_DMA_REG_CURDESC),
1903fde57a7cSKedareswara rao Appana 				dma_ctrl_read(chan, XILINX_DMA_REG_TAILDESC));
1904fde57a7cSKedareswara rao Appana 			chan->err = true;
1905fde57a7cSKedareswara rao Appana 		}
1906fde57a7cSKedareswara rao Appana 	}
1907fde57a7cSKedareswara rao Appana 
1908*84b798feSRadhey Shyam Pandey 	if (status & (XILINX_DMA_DMASR_FRM_CNT_IRQ |
1909*84b798feSRadhey Shyam Pandey 		      XILINX_DMA_DMASR_DLY_CNT_IRQ)) {
1910fde57a7cSKedareswara rao Appana 		spin_lock(&chan->lock);
1911fde57a7cSKedareswara rao Appana 		xilinx_dma_complete_descriptor(chan);
191221e02a3eSKedareswara rao Appana 		chan->idle = true;
1913fde57a7cSKedareswara rao Appana 		chan->start_transfer(chan);
1914fde57a7cSKedareswara rao Appana 		spin_unlock(&chan->lock);
1915fde57a7cSKedareswara rao Appana 	}
1916fde57a7cSKedareswara rao Appana 
1917fde57a7cSKedareswara rao Appana 	tasklet_schedule(&chan->tasklet);
1918fde57a7cSKedareswara rao Appana 	return IRQ_HANDLED;
1919fde57a7cSKedareswara rao Appana }
1920fde57a7cSKedareswara rao Appana 
1921fde57a7cSKedareswara rao Appana /**
1922fde57a7cSKedareswara rao Appana  * append_desc_queue - Queuing descriptor
1923fde57a7cSKedareswara rao Appana  * @chan: Driver specific dma channel
1924fde57a7cSKedareswara rao Appana  * @desc: dma transaction descriptor
1925fde57a7cSKedareswara rao Appana  */
append_desc_queue(struct xilinx_dma_chan * chan,struct xilinx_dma_tx_descriptor * desc)1926fde57a7cSKedareswara rao Appana static void append_desc_queue(struct xilinx_dma_chan *chan,
1927fde57a7cSKedareswara rao Appana 			      struct xilinx_dma_tx_descriptor *desc)
1928fde57a7cSKedareswara rao Appana {
1929fde57a7cSKedareswara rao Appana 	struct xilinx_vdma_tx_segment *tail_segment;
1930fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *tail_desc;
1931fde57a7cSKedareswara rao Appana 	struct xilinx_axidma_tx_segment *axidma_tail_segment;
1932c8ae7932SMatthew Murrian 	struct xilinx_aximcdma_tx_segment *aximcdma_tail_segment;
1933fde57a7cSKedareswara rao Appana 	struct xilinx_cdma_tx_segment *cdma_tail_segment;
1934fde57a7cSKedareswara rao Appana 
1935fde57a7cSKedareswara rao Appana 	if (list_empty(&chan->pending_list))
1936fde57a7cSKedareswara rao Appana 		goto append;
1937fde57a7cSKedareswara rao Appana 
1938fde57a7cSKedareswara rao Appana 	/*
1939fde57a7cSKedareswara rao Appana 	 * Add the hardware descriptor to the chain of hardware descriptors
1940fde57a7cSKedareswara rao Appana 	 * that already exists in memory.
1941fde57a7cSKedareswara rao Appana 	 */
1942fde57a7cSKedareswara rao Appana 	tail_desc = list_last_entry(&chan->pending_list,
1943fde57a7cSKedareswara rao Appana 				    struct xilinx_dma_tx_descriptor, node);
1944fde57a7cSKedareswara rao Appana 	if (chan->xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
1945fde57a7cSKedareswara rao Appana 		tail_segment = list_last_entry(&tail_desc->segments,
1946fde57a7cSKedareswara rao Appana 					       struct xilinx_vdma_tx_segment,
1947fde57a7cSKedareswara rao Appana 					       node);
1948fde57a7cSKedareswara rao Appana 		tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1949fde57a7cSKedareswara rao Appana 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
1950fde57a7cSKedareswara rao Appana 		cdma_tail_segment = list_last_entry(&tail_desc->segments,
1951fde57a7cSKedareswara rao Appana 						struct xilinx_cdma_tx_segment,
1952fde57a7cSKedareswara rao Appana 						node);
1953fde57a7cSKedareswara rao Appana 		cdma_tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1954c8ae7932SMatthew Murrian 	} else if (chan->xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
1955fde57a7cSKedareswara rao Appana 		axidma_tail_segment = list_last_entry(&tail_desc->segments,
1956fde57a7cSKedareswara rao Appana 					       struct xilinx_axidma_tx_segment,
1957fde57a7cSKedareswara rao Appana 					       node);
1958fde57a7cSKedareswara rao Appana 		axidma_tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1959c8ae7932SMatthew Murrian 	} else {
1960c8ae7932SMatthew Murrian 		aximcdma_tail_segment =
1961c8ae7932SMatthew Murrian 			list_last_entry(&tail_desc->segments,
1962c8ae7932SMatthew Murrian 					struct xilinx_aximcdma_tx_segment,
1963c8ae7932SMatthew Murrian 					node);
1964c8ae7932SMatthew Murrian 		aximcdma_tail_segment->hw.next_desc = (u32)desc->async_tx.phys;
1965fde57a7cSKedareswara rao Appana 	}
1966fde57a7cSKedareswara rao Appana 
1967fde57a7cSKedareswara rao Appana 	/*
1968fde57a7cSKedareswara rao Appana 	 * Add the software descriptor and all children to the list
1969fde57a7cSKedareswara rao Appana 	 * of pending transactions
1970fde57a7cSKedareswara rao Appana 	 */
1971fde57a7cSKedareswara rao Appana append:
1972fde57a7cSKedareswara rao Appana 	list_add_tail(&desc->node, &chan->pending_list);
1973fde57a7cSKedareswara rao Appana 	chan->desc_pendingcount++;
1974fde57a7cSKedareswara rao Appana 
1975fde57a7cSKedareswara rao Appana 	if (chan->has_sg && (chan->xdev->dma_config->dmatype == XDMA_TYPE_VDMA)
1976fde57a7cSKedareswara rao Appana 	    && unlikely(chan->desc_pendingcount > chan->num_frms)) {
1977fde57a7cSKedareswara rao Appana 		dev_dbg(chan->dev, "desc pendingcount is too high\n");
1978fde57a7cSKedareswara rao Appana 		chan->desc_pendingcount = chan->num_frms;
1979fde57a7cSKedareswara rao Appana 	}
1980fde57a7cSKedareswara rao Appana }
1981fde57a7cSKedareswara rao Appana 
1982fde57a7cSKedareswara rao Appana /**
1983fde57a7cSKedareswara rao Appana  * xilinx_dma_tx_submit - Submit DMA transaction
1984fde57a7cSKedareswara rao Appana  * @tx: Async transaction descriptor
1985fde57a7cSKedareswara rao Appana  *
1986fde57a7cSKedareswara rao Appana  * Return: cookie value on success and failure value on error
1987fde57a7cSKedareswara rao Appana  */
xilinx_dma_tx_submit(struct dma_async_tx_descriptor * tx)1988fde57a7cSKedareswara rao Appana static dma_cookie_t xilinx_dma_tx_submit(struct dma_async_tx_descriptor *tx)
1989fde57a7cSKedareswara rao Appana {
1990fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc = to_dma_tx_descriptor(tx);
1991fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(tx->chan);
1992fde57a7cSKedareswara rao Appana 	dma_cookie_t cookie;
1993fde57a7cSKedareswara rao Appana 	unsigned long flags;
1994fde57a7cSKedareswara rao Appana 	int err;
1995fde57a7cSKedareswara rao Appana 
1996fde57a7cSKedareswara rao Appana 	if (chan->cyclic) {
1997fde57a7cSKedareswara rao Appana 		xilinx_dma_free_tx_descriptor(chan, desc);
1998fde57a7cSKedareswara rao Appana 		return -EBUSY;
1999fde57a7cSKedareswara rao Appana 	}
2000fde57a7cSKedareswara rao Appana 
2001fde57a7cSKedareswara rao Appana 	if (chan->err) {
2002fde57a7cSKedareswara rao Appana 		/*
2003fde57a7cSKedareswara rao Appana 		 * If reset fails, need to hard reset the system.
2004fde57a7cSKedareswara rao Appana 		 * Channel is no longer functional
2005fde57a7cSKedareswara rao Appana 		 */
2006fde57a7cSKedareswara rao Appana 		err = xilinx_dma_chan_reset(chan);
2007fde57a7cSKedareswara rao Appana 		if (err < 0)
2008fde57a7cSKedareswara rao Appana 			return err;
2009fde57a7cSKedareswara rao Appana 	}
2010fde57a7cSKedareswara rao Appana 
2011fde57a7cSKedareswara rao Appana 	spin_lock_irqsave(&chan->lock, flags);
2012fde57a7cSKedareswara rao Appana 
2013fde57a7cSKedareswara rao Appana 	cookie = dma_cookie_assign(tx);
2014fde57a7cSKedareswara rao Appana 
2015fde57a7cSKedareswara rao Appana 	/* Put this transaction onto the tail of the pending queue */
2016fde57a7cSKedareswara rao Appana 	append_desc_queue(chan, desc);
2017fde57a7cSKedareswara rao Appana 
2018fde57a7cSKedareswara rao Appana 	if (desc->cyclic)
2019fde57a7cSKedareswara rao Appana 		chan->cyclic = true;
2020fde57a7cSKedareswara rao Appana 
20217dd2dd4fSAdrian Larumbe 	chan->terminating = false;
20227dd2dd4fSAdrian Larumbe 
2023fde57a7cSKedareswara rao Appana 	spin_unlock_irqrestore(&chan->lock, flags);
2024fde57a7cSKedareswara rao Appana 
2025fde57a7cSKedareswara rao Appana 	return cookie;
2026fde57a7cSKedareswara rao Appana }
2027fde57a7cSKedareswara rao Appana 
2028fde57a7cSKedareswara rao Appana /**
2029fde57a7cSKedareswara rao Appana  * xilinx_vdma_dma_prep_interleaved - prepare a descriptor for a
2030fde57a7cSKedareswara rao Appana  *	DMA_SLAVE transaction
2031fde57a7cSKedareswara rao Appana  * @dchan: DMA channel
2032fde57a7cSKedareswara rao Appana  * @xt: Interleaved template pointer
2033fde57a7cSKedareswara rao Appana  * @flags: transfer ack flags
2034fde57a7cSKedareswara rao Appana  *
2035fde57a7cSKedareswara rao Appana  * Return: Async transaction descriptor on success and NULL on failure
2036fde57a7cSKedareswara rao Appana  */
2037fde57a7cSKedareswara rao Appana static struct dma_async_tx_descriptor *
xilinx_vdma_dma_prep_interleaved(struct dma_chan * dchan,struct dma_interleaved_template * xt,unsigned long flags)2038fde57a7cSKedareswara rao Appana xilinx_vdma_dma_prep_interleaved(struct dma_chan *dchan,
2039fde57a7cSKedareswara rao Appana 				 struct dma_interleaved_template *xt,
2040fde57a7cSKedareswara rao Appana 				 unsigned long flags)
2041fde57a7cSKedareswara rao Appana {
2042fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2043fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc;
20444b597c63SKedareswara rao Appana 	struct xilinx_vdma_tx_segment *segment;
2045fde57a7cSKedareswara rao Appana 	struct xilinx_vdma_desc_hw *hw;
2046fde57a7cSKedareswara rao Appana 
2047fde57a7cSKedareswara rao Appana 	if (!is_slave_direction(xt->dir))
2048fde57a7cSKedareswara rao Appana 		return NULL;
2049fde57a7cSKedareswara rao Appana 
2050fde57a7cSKedareswara rao Appana 	if (!xt->numf || !xt->sgl[0].size)
2051fde57a7cSKedareswara rao Appana 		return NULL;
2052fde57a7cSKedareswara rao Appana 
2053fde57a7cSKedareswara rao Appana 	if (xt->frame_size != 1)
2054fde57a7cSKedareswara rao Appana 		return NULL;
2055fde57a7cSKedareswara rao Appana 
2056fde57a7cSKedareswara rao Appana 	/* Allocate a transaction descriptor. */
2057fde57a7cSKedareswara rao Appana 	desc = xilinx_dma_alloc_tx_descriptor(chan);
2058fde57a7cSKedareswara rao Appana 	if (!desc)
2059fde57a7cSKedareswara rao Appana 		return NULL;
2060fde57a7cSKedareswara rao Appana 
2061fde57a7cSKedareswara rao Appana 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2062fde57a7cSKedareswara rao Appana 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2063fde57a7cSKedareswara rao Appana 	async_tx_ack(&desc->async_tx);
2064fde57a7cSKedareswara rao Appana 
2065fde57a7cSKedareswara rao Appana 	/* Allocate the link descriptor from DMA pool */
2066fde57a7cSKedareswara rao Appana 	segment = xilinx_vdma_alloc_tx_segment(chan);
2067fde57a7cSKedareswara rao Appana 	if (!segment)
2068fde57a7cSKedareswara rao Appana 		goto error;
2069fde57a7cSKedareswara rao Appana 
2070fde57a7cSKedareswara rao Appana 	/* Fill in the hardware descriptor */
2071fde57a7cSKedareswara rao Appana 	hw = &segment->hw;
2072fde57a7cSKedareswara rao Appana 	hw->vsize = xt->numf;
2073fde57a7cSKedareswara rao Appana 	hw->hsize = xt->sgl[0].size;
2074fde57a7cSKedareswara rao Appana 	hw->stride = (xt->sgl[0].icg + xt->sgl[0].size) <<
2075fde57a7cSKedareswara rao Appana 			XILINX_DMA_FRMDLY_STRIDE_STRIDE_SHIFT;
2076fde57a7cSKedareswara rao Appana 	hw->stride |= chan->config.frm_dly <<
2077fde57a7cSKedareswara rao Appana 			XILINX_DMA_FRMDLY_STRIDE_FRMDLY_SHIFT;
2078fde57a7cSKedareswara rao Appana 
2079fde57a7cSKedareswara rao Appana 	if (xt->dir != DMA_MEM_TO_DEV) {
2080fde57a7cSKedareswara rao Appana 		if (chan->ext_addr) {
2081fde57a7cSKedareswara rao Appana 			hw->buf_addr = lower_32_bits(xt->dst_start);
2082fde57a7cSKedareswara rao Appana 			hw->buf_addr_msb = upper_32_bits(xt->dst_start);
2083fde57a7cSKedareswara rao Appana 		} else {
2084fde57a7cSKedareswara rao Appana 			hw->buf_addr = xt->dst_start;
2085fde57a7cSKedareswara rao Appana 		}
2086fde57a7cSKedareswara rao Appana 	} else {
2087fde57a7cSKedareswara rao Appana 		if (chan->ext_addr) {
2088fde57a7cSKedareswara rao Appana 			hw->buf_addr = lower_32_bits(xt->src_start);
2089fde57a7cSKedareswara rao Appana 			hw->buf_addr_msb = upper_32_bits(xt->src_start);
2090fde57a7cSKedareswara rao Appana 		} else {
2091fde57a7cSKedareswara rao Appana 			hw->buf_addr = xt->src_start;
2092fde57a7cSKedareswara rao Appana 		}
2093fde57a7cSKedareswara rao Appana 	}
2094fde57a7cSKedareswara rao Appana 
2095fde57a7cSKedareswara rao Appana 	/* Insert the segment into the descriptor segments list. */
2096fde57a7cSKedareswara rao Appana 	list_add_tail(&segment->node, &desc->segments);
2097fde57a7cSKedareswara rao Appana 
2098fde57a7cSKedareswara rao Appana 	/* Link the last hardware descriptor with the first. */
2099fde57a7cSKedareswara rao Appana 	segment = list_first_entry(&desc->segments,
2100fde57a7cSKedareswara rao Appana 				   struct xilinx_vdma_tx_segment, node);
2101fde57a7cSKedareswara rao Appana 	desc->async_tx.phys = segment->phys;
2102fde57a7cSKedareswara rao Appana 
2103fde57a7cSKedareswara rao Appana 	return &desc->async_tx;
2104fde57a7cSKedareswara rao Appana 
2105fde57a7cSKedareswara rao Appana error:
2106fde57a7cSKedareswara rao Appana 	xilinx_dma_free_tx_descriptor(chan, desc);
2107fde57a7cSKedareswara rao Appana 	return NULL;
2108fde57a7cSKedareswara rao Appana }
2109fde57a7cSKedareswara rao Appana 
2110fde57a7cSKedareswara rao Appana /**
2111fde57a7cSKedareswara rao Appana  * xilinx_cdma_prep_memcpy - prepare descriptors for a memcpy transaction
2112fde57a7cSKedareswara rao Appana  * @dchan: DMA channel
2113fde57a7cSKedareswara rao Appana  * @dma_dst: destination address
2114fde57a7cSKedareswara rao Appana  * @dma_src: source address
2115fde57a7cSKedareswara rao Appana  * @len: transfer length
2116fde57a7cSKedareswara rao Appana  * @flags: transfer ack flags
2117fde57a7cSKedareswara rao Appana  *
2118fde57a7cSKedareswara rao Appana  * Return: Async transaction descriptor on success and NULL on failure
2119fde57a7cSKedareswara rao Appana  */
2120fde57a7cSKedareswara rao Appana static struct dma_async_tx_descriptor *
xilinx_cdma_prep_memcpy(struct dma_chan * dchan,dma_addr_t dma_dst,dma_addr_t dma_src,size_t len,unsigned long flags)2121fde57a7cSKedareswara rao Appana xilinx_cdma_prep_memcpy(struct dma_chan *dchan, dma_addr_t dma_dst,
2122fde57a7cSKedareswara rao Appana 			dma_addr_t dma_src, size_t len, unsigned long flags)
2123fde57a7cSKedareswara rao Appana {
2124fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2125fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc;
2126db6a3d03SAkinobu Mita 	struct xilinx_cdma_tx_segment *segment;
2127fde57a7cSKedareswara rao Appana 	struct xilinx_cdma_desc_hw *hw;
2128fde57a7cSKedareswara rao Appana 
2129616f0f81SAndrea Merello 	if (!len || len > chan->xdev->max_buffer_len)
2130fde57a7cSKedareswara rao Appana 		return NULL;
2131fde57a7cSKedareswara rao Appana 
2132fde57a7cSKedareswara rao Appana 	desc = xilinx_dma_alloc_tx_descriptor(chan);
2133fde57a7cSKedareswara rao Appana 	if (!desc)
2134fde57a7cSKedareswara rao Appana 		return NULL;
2135fde57a7cSKedareswara rao Appana 
2136fde57a7cSKedareswara rao Appana 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2137fde57a7cSKedareswara rao Appana 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2138fde57a7cSKedareswara rao Appana 
2139fde57a7cSKedareswara rao Appana 	/* Allocate the link descriptor from DMA pool */
2140fde57a7cSKedareswara rao Appana 	segment = xilinx_cdma_alloc_tx_segment(chan);
2141fde57a7cSKedareswara rao Appana 	if (!segment)
2142fde57a7cSKedareswara rao Appana 		goto error;
2143fde57a7cSKedareswara rao Appana 
2144fde57a7cSKedareswara rao Appana 	hw = &segment->hw;
2145fde57a7cSKedareswara rao Appana 	hw->control = len;
2146fde57a7cSKedareswara rao Appana 	hw->src_addr = dma_src;
2147fde57a7cSKedareswara rao Appana 	hw->dest_addr = dma_dst;
2148fde57a7cSKedareswara rao Appana 	if (chan->ext_addr) {
2149fde57a7cSKedareswara rao Appana 		hw->src_addr_msb = upper_32_bits(dma_src);
2150fde57a7cSKedareswara rao Appana 		hw->dest_addr_msb = upper_32_bits(dma_dst);
2151fde57a7cSKedareswara rao Appana 	}
2152fde57a7cSKedareswara rao Appana 
2153fde57a7cSKedareswara rao Appana 	/* Insert the segment into the descriptor segments list. */
2154fde57a7cSKedareswara rao Appana 	list_add_tail(&segment->node, &desc->segments);
2155fde57a7cSKedareswara rao Appana 
2156fde57a7cSKedareswara rao Appana 	desc->async_tx.phys = segment->phys;
2157db6a3d03SAkinobu Mita 	hw->next_desc = segment->phys;
2158fde57a7cSKedareswara rao Appana 
2159fde57a7cSKedareswara rao Appana 	return &desc->async_tx;
2160fde57a7cSKedareswara rao Appana 
2161fde57a7cSKedareswara rao Appana error:
2162fde57a7cSKedareswara rao Appana 	xilinx_dma_free_tx_descriptor(chan, desc);
2163fde57a7cSKedareswara rao Appana 	return NULL;
2164fde57a7cSKedareswara rao Appana }
2165fde57a7cSKedareswara rao Appana 
2166fde57a7cSKedareswara rao Appana /**
2167fde57a7cSKedareswara rao Appana  * xilinx_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
2168fde57a7cSKedareswara rao Appana  * @dchan: DMA channel
2169fde57a7cSKedareswara rao Appana  * @sgl: scatterlist to transfer to/from
2170fde57a7cSKedareswara rao Appana  * @sg_len: number of entries in @scatterlist
2171fde57a7cSKedareswara rao Appana  * @direction: DMA direction
2172fde57a7cSKedareswara rao Appana  * @flags: transfer ack flags
2173fde57a7cSKedareswara rao Appana  * @context: APP words of the descriptor
2174fde57a7cSKedareswara rao Appana  *
2175fde57a7cSKedareswara rao Appana  * Return: Async transaction descriptor on success and NULL on failure
2176fde57a7cSKedareswara rao Appana  */
xilinx_dma_prep_slave_sg(struct dma_chan * dchan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)2177fde57a7cSKedareswara rao Appana static struct dma_async_tx_descriptor *xilinx_dma_prep_slave_sg(
2178fde57a7cSKedareswara rao Appana 	struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
2179fde57a7cSKedareswara rao Appana 	enum dma_transfer_direction direction, unsigned long flags,
2180fde57a7cSKedareswara rao Appana 	void *context)
2181fde57a7cSKedareswara rao Appana {
2182fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2183fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc;
218423059408SKedareswara rao Appana 	struct xilinx_axidma_tx_segment *segment = NULL;
2185fde57a7cSKedareswara rao Appana 	u32 *app_w = (u32 *)context;
2186fde57a7cSKedareswara rao Appana 	struct scatterlist *sg;
2187fde57a7cSKedareswara rao Appana 	size_t copy;
2188fde57a7cSKedareswara rao Appana 	size_t sg_used;
2189fde57a7cSKedareswara rao Appana 	unsigned int i;
2190fde57a7cSKedareswara rao Appana 
2191fde57a7cSKedareswara rao Appana 	if (!is_slave_direction(direction))
2192fde57a7cSKedareswara rao Appana 		return NULL;
2193fde57a7cSKedareswara rao Appana 
2194fde57a7cSKedareswara rao Appana 	/* Allocate a transaction descriptor. */
2195fde57a7cSKedareswara rao Appana 	desc = xilinx_dma_alloc_tx_descriptor(chan);
2196fde57a7cSKedareswara rao Appana 	if (!desc)
2197fde57a7cSKedareswara rao Appana 		return NULL;
2198fde57a7cSKedareswara rao Appana 
2199fde57a7cSKedareswara rao Appana 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2200fde57a7cSKedareswara rao Appana 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2201fde57a7cSKedareswara rao Appana 
2202fde57a7cSKedareswara rao Appana 	/* Build transactions using information in the scatter gather list */
2203fde57a7cSKedareswara rao Appana 	for_each_sg(sgl, sg, sg_len, i) {
2204fde57a7cSKedareswara rao Appana 		sg_used = 0;
2205fde57a7cSKedareswara rao Appana 
2206fde57a7cSKedareswara rao Appana 		/* Loop until the entire scatterlist entry is used */
2207fde57a7cSKedareswara rao Appana 		while (sg_used < sg_dma_len(sg)) {
2208fde57a7cSKedareswara rao Appana 			struct xilinx_axidma_desc_hw *hw;
2209fde57a7cSKedareswara rao Appana 
2210fde57a7cSKedareswara rao Appana 			/* Get a free segment */
2211fde57a7cSKedareswara rao Appana 			segment = xilinx_axidma_alloc_tx_segment(chan);
2212fde57a7cSKedareswara rao Appana 			if (!segment)
2213fde57a7cSKedareswara rao Appana 				goto error;
2214fde57a7cSKedareswara rao Appana 
2215fde57a7cSKedareswara rao Appana 			/*
2216fde57a7cSKedareswara rao Appana 			 * Calculate the maximum number of bytes to transfer,
2217fde57a7cSKedareswara rao Appana 			 * making sure it is less than the hw limit
2218fde57a7cSKedareswara rao Appana 			 */
2219616f0f81SAndrea Merello 			copy = xilinx_dma_calc_copysize(chan, sg_dma_len(sg),
2220616f0f81SAndrea Merello 							sg_used);
2221fde57a7cSKedareswara rao Appana 			hw = &segment->hw;
2222fde57a7cSKedareswara rao Appana 
2223fde57a7cSKedareswara rao Appana 			/* Fill in the descriptor */
2224fde57a7cSKedareswara rao Appana 			xilinx_axidma_buf(chan, hw, sg_dma_address(sg),
2225fde57a7cSKedareswara rao Appana 					  sg_used, 0);
2226fde57a7cSKedareswara rao Appana 
2227fde57a7cSKedareswara rao Appana 			hw->control = copy;
2228fde57a7cSKedareswara rao Appana 
2229fde57a7cSKedareswara rao Appana 			if (chan->direction == DMA_MEM_TO_DEV) {
2230fde57a7cSKedareswara rao Appana 				if (app_w)
2231fde57a7cSKedareswara rao Appana 					memcpy(hw->app, app_w, sizeof(u32) *
2232fde57a7cSKedareswara rao Appana 					       XILINX_DMA_NUM_APP_WORDS);
2233fde57a7cSKedareswara rao Appana 			}
2234fde57a7cSKedareswara rao Appana 
2235fde57a7cSKedareswara rao Appana 			sg_used += copy;
2236fde57a7cSKedareswara rao Appana 
2237fde57a7cSKedareswara rao Appana 			/*
2238fde57a7cSKedareswara rao Appana 			 * Insert the segment into the descriptor segments
2239fde57a7cSKedareswara rao Appana 			 * list.
2240fde57a7cSKedareswara rao Appana 			 */
2241fde57a7cSKedareswara rao Appana 			list_add_tail(&segment->node, &desc->segments);
2242fde57a7cSKedareswara rao Appana 		}
2243fde57a7cSKedareswara rao Appana 	}
2244fde57a7cSKedareswara rao Appana 
2245fde57a7cSKedareswara rao Appana 	segment = list_first_entry(&desc->segments,
2246fde57a7cSKedareswara rao Appana 				   struct xilinx_axidma_tx_segment, node);
2247fde57a7cSKedareswara rao Appana 	desc->async_tx.phys = segment->phys;
2248fde57a7cSKedareswara rao Appana 
2249fde57a7cSKedareswara rao Appana 	/* For the last DMA_MEM_TO_DEV transfer, set EOP */
2250fde57a7cSKedareswara rao Appana 	if (chan->direction == DMA_MEM_TO_DEV) {
2251fde57a7cSKedareswara rao Appana 		segment->hw.control |= XILINX_DMA_BD_SOP;
2252fde57a7cSKedareswara rao Appana 		segment = list_last_entry(&desc->segments,
2253fde57a7cSKedareswara rao Appana 					  struct xilinx_axidma_tx_segment,
2254fde57a7cSKedareswara rao Appana 					  node);
2255fde57a7cSKedareswara rao Appana 		segment->hw.control |= XILINX_DMA_BD_EOP;
2256fde57a7cSKedareswara rao Appana 	}
2257fde57a7cSKedareswara rao Appana 
2258d8a3f65fSRadhey Shyam Pandey 	if (chan->xdev->has_axistream_connected)
2259d8a3f65fSRadhey Shyam Pandey 		desc->async_tx.metadata_ops = &xilinx_dma_metadata_ops;
2260d8a3f65fSRadhey Shyam Pandey 
2261fde57a7cSKedareswara rao Appana 	return &desc->async_tx;
2262fde57a7cSKedareswara rao Appana 
2263fde57a7cSKedareswara rao Appana error:
2264fde57a7cSKedareswara rao Appana 	xilinx_dma_free_tx_descriptor(chan, desc);
2265fde57a7cSKedareswara rao Appana 	return NULL;
2266fde57a7cSKedareswara rao Appana }
2267fde57a7cSKedareswara rao Appana 
2268fde57a7cSKedareswara rao Appana /**
2269fde57a7cSKedareswara rao Appana  * xilinx_dma_prep_dma_cyclic - prepare descriptors for a DMA_SLAVE transaction
2270e50a0ad1SKedareswara rao Appana  * @dchan: DMA channel
2271e50a0ad1SKedareswara rao Appana  * @buf_addr: Physical address of the buffer
2272e50a0ad1SKedareswara rao Appana  * @buf_len: Total length of the cyclic buffers
2273e50a0ad1SKedareswara rao Appana  * @period_len: length of individual cyclic buffer
2274fde57a7cSKedareswara rao Appana  * @direction: DMA direction
2275fde57a7cSKedareswara rao Appana  * @flags: transfer ack flags
2276e50a0ad1SKedareswara rao Appana  *
2277e50a0ad1SKedareswara rao Appana  * Return: Async transaction descriptor on success and NULL on failure
2278fde57a7cSKedareswara rao Appana  */
xilinx_dma_prep_dma_cyclic(struct dma_chan * dchan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)2279fde57a7cSKedareswara rao Appana static struct dma_async_tx_descriptor *xilinx_dma_prep_dma_cyclic(
2280fde57a7cSKedareswara rao Appana 	struct dma_chan *dchan, dma_addr_t buf_addr, size_t buf_len,
2281fde57a7cSKedareswara rao Appana 	size_t period_len, enum dma_transfer_direction direction,
2282fde57a7cSKedareswara rao Appana 	unsigned long flags)
2283fde57a7cSKedareswara rao Appana {
2284fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2285fde57a7cSKedareswara rao Appana 	struct xilinx_dma_tx_descriptor *desc;
2286fde57a7cSKedareswara rao Appana 	struct xilinx_axidma_tx_segment *segment, *head_segment, *prev = NULL;
2287fde57a7cSKedareswara rao Appana 	size_t copy, sg_used;
2288fde57a7cSKedareswara rao Appana 	unsigned int num_periods;
2289fde57a7cSKedareswara rao Appana 	int i;
2290fde57a7cSKedareswara rao Appana 	u32 reg;
2291fde57a7cSKedareswara rao Appana 
2292fde57a7cSKedareswara rao Appana 	if (!period_len)
2293fde57a7cSKedareswara rao Appana 		return NULL;
2294fde57a7cSKedareswara rao Appana 
2295fde57a7cSKedareswara rao Appana 	num_periods = buf_len / period_len;
2296fde57a7cSKedareswara rao Appana 
2297fde57a7cSKedareswara rao Appana 	if (!num_periods)
2298fde57a7cSKedareswara rao Appana 		return NULL;
2299fde57a7cSKedareswara rao Appana 
2300fde57a7cSKedareswara rao Appana 	if (!is_slave_direction(direction))
2301fde57a7cSKedareswara rao Appana 		return NULL;
2302fde57a7cSKedareswara rao Appana 
2303fde57a7cSKedareswara rao Appana 	/* Allocate a transaction descriptor. */
2304fde57a7cSKedareswara rao Appana 	desc = xilinx_dma_alloc_tx_descriptor(chan);
2305fde57a7cSKedareswara rao Appana 	if (!desc)
2306fde57a7cSKedareswara rao Appana 		return NULL;
2307fde57a7cSKedareswara rao Appana 
2308fde57a7cSKedareswara rao Appana 	chan->direction = direction;
2309fde57a7cSKedareswara rao Appana 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
2310fde57a7cSKedareswara rao Appana 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
2311fde57a7cSKedareswara rao Appana 
2312fde57a7cSKedareswara rao Appana 	for (i = 0; i < num_periods; ++i) {
2313fde57a7cSKedareswara rao Appana 		sg_used = 0;
2314fde57a7cSKedareswara rao Appana 
2315fde57a7cSKedareswara rao Appana 		while (sg_used < period_len) {
2316fde57a7cSKedareswara rao Appana 			struct xilinx_axidma_desc_hw *hw;
2317fde57a7cSKedareswara rao Appana 
2318fde57a7cSKedareswara rao Appana 			/* Get a free segment */
2319fde57a7cSKedareswara rao Appana 			segment = xilinx_axidma_alloc_tx_segment(chan);
2320fde57a7cSKedareswara rao Appana 			if (!segment)
2321fde57a7cSKedareswara rao Appana 				goto error;
2322fde57a7cSKedareswara rao Appana 
2323fde57a7cSKedareswara rao Appana 			/*
2324fde57a7cSKedareswara rao Appana 			 * Calculate the maximum number of bytes to transfer,
2325fde57a7cSKedareswara rao Appana 			 * making sure it is less than the hw limit
2326fde57a7cSKedareswara rao Appana 			 */
2327616f0f81SAndrea Merello 			copy = xilinx_dma_calc_copysize(chan, period_len,
2328616f0f81SAndrea Merello 							sg_used);
2329fde57a7cSKedareswara rao Appana 			hw = &segment->hw;
2330fde57a7cSKedareswara rao Appana 			xilinx_axidma_buf(chan, hw, buf_addr, sg_used,
2331fde57a7cSKedareswara rao Appana 					  period_len * i);
2332fde57a7cSKedareswara rao Appana 			hw->control = copy;
2333fde57a7cSKedareswara rao Appana 
2334fde57a7cSKedareswara rao Appana 			if (prev)
2335fde57a7cSKedareswara rao Appana 				prev->hw.next_desc = segment->phys;
2336fde57a7cSKedareswara rao Appana 
2337fde57a7cSKedareswara rao Appana 			prev = segment;
2338fde57a7cSKedareswara rao Appana 			sg_used += copy;
2339fde57a7cSKedareswara rao Appana 
2340fde57a7cSKedareswara rao Appana 			/*
2341fde57a7cSKedareswara rao Appana 			 * Insert the segment into the descriptor segments
2342fde57a7cSKedareswara rao Appana 			 * list.
2343fde57a7cSKedareswara rao Appana 			 */
2344fde57a7cSKedareswara rao Appana 			list_add_tail(&segment->node, &desc->segments);
2345fde57a7cSKedareswara rao Appana 		}
2346fde57a7cSKedareswara rao Appana 	}
2347fde57a7cSKedareswara rao Appana 
2348fde57a7cSKedareswara rao Appana 	head_segment = list_first_entry(&desc->segments,
2349fde57a7cSKedareswara rao Appana 				   struct xilinx_axidma_tx_segment, node);
2350fde57a7cSKedareswara rao Appana 	desc->async_tx.phys = head_segment->phys;
2351fde57a7cSKedareswara rao Appana 
2352fde57a7cSKedareswara rao Appana 	desc->cyclic = true;
2353fde57a7cSKedareswara rao Appana 	reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2354fde57a7cSKedareswara rao Appana 	reg |= XILINX_DMA_CR_CYCLIC_BD_EN_MASK;
2355fde57a7cSKedareswara rao Appana 	dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
2356fde57a7cSKedareswara rao Appana 
2357fde57a7cSKedareswara rao Appana 	segment = list_last_entry(&desc->segments,
2358fde57a7cSKedareswara rao Appana 				  struct xilinx_axidma_tx_segment,
2359fde57a7cSKedareswara rao Appana 				  node);
2360fde57a7cSKedareswara rao Appana 	segment->hw.next_desc = (u32) head_segment->phys;
2361e598e6ebSKedareswara rao Appana 
2362e598e6ebSKedareswara rao Appana 	/* For the last DMA_MEM_TO_DEV transfer, set EOP */
2363e598e6ebSKedareswara rao Appana 	if (direction == DMA_MEM_TO_DEV) {
2364e598e6ebSKedareswara rao Appana 		head_segment->hw.control |= XILINX_DMA_BD_SOP;
2365e598e6ebSKedareswara rao Appana 		segment->hw.control |= XILINX_DMA_BD_EOP;
2366fde57a7cSKedareswara rao Appana 	}
2367fde57a7cSKedareswara rao Appana 
2368fde57a7cSKedareswara rao Appana 	return &desc->async_tx;
2369fde57a7cSKedareswara rao Appana 
2370fde57a7cSKedareswara rao Appana error:
2371fde57a7cSKedareswara rao Appana 	xilinx_dma_free_tx_descriptor(chan, desc);
2372fde57a7cSKedareswara rao Appana 	return NULL;
2373fde57a7cSKedareswara rao Appana }
2374fde57a7cSKedareswara rao Appana 
2375fde57a7cSKedareswara rao Appana /**
23766ccd692bSRadhey Shyam Pandey  * xilinx_mcdma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
23776ccd692bSRadhey Shyam Pandey  * @dchan: DMA channel
23786ccd692bSRadhey Shyam Pandey  * @sgl: scatterlist to transfer to/from
23796ccd692bSRadhey Shyam Pandey  * @sg_len: number of entries in @scatterlist
23806ccd692bSRadhey Shyam Pandey  * @direction: DMA direction
23816ccd692bSRadhey Shyam Pandey  * @flags: transfer ack flags
23826ccd692bSRadhey Shyam Pandey  * @context: APP words of the descriptor
23836ccd692bSRadhey Shyam Pandey  *
23846ccd692bSRadhey Shyam Pandey  * Return: Async transaction descriptor on success and NULL on failure
23856ccd692bSRadhey Shyam Pandey  */
23866ccd692bSRadhey Shyam Pandey static struct dma_async_tx_descriptor *
xilinx_mcdma_prep_slave_sg(struct dma_chan * dchan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)23876ccd692bSRadhey Shyam Pandey xilinx_mcdma_prep_slave_sg(struct dma_chan *dchan, struct scatterlist *sgl,
23886ccd692bSRadhey Shyam Pandey 			   unsigned int sg_len,
23896ccd692bSRadhey Shyam Pandey 			   enum dma_transfer_direction direction,
23906ccd692bSRadhey Shyam Pandey 			   unsigned long flags, void *context)
23916ccd692bSRadhey Shyam Pandey {
23926ccd692bSRadhey Shyam Pandey 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
23936ccd692bSRadhey Shyam Pandey 	struct xilinx_dma_tx_descriptor *desc;
23946ccd692bSRadhey Shyam Pandey 	struct xilinx_aximcdma_tx_segment *segment = NULL;
23956ccd692bSRadhey Shyam Pandey 	u32 *app_w = (u32 *)context;
23966ccd692bSRadhey Shyam Pandey 	struct scatterlist *sg;
23976ccd692bSRadhey Shyam Pandey 	size_t copy;
23986ccd692bSRadhey Shyam Pandey 	size_t sg_used;
23996ccd692bSRadhey Shyam Pandey 	unsigned int i;
24006ccd692bSRadhey Shyam Pandey 
24016ccd692bSRadhey Shyam Pandey 	if (!is_slave_direction(direction))
24026ccd692bSRadhey Shyam Pandey 		return NULL;
24036ccd692bSRadhey Shyam Pandey 
24046ccd692bSRadhey Shyam Pandey 	/* Allocate a transaction descriptor. */
24056ccd692bSRadhey Shyam Pandey 	desc = xilinx_dma_alloc_tx_descriptor(chan);
24066ccd692bSRadhey Shyam Pandey 	if (!desc)
24076ccd692bSRadhey Shyam Pandey 		return NULL;
24086ccd692bSRadhey Shyam Pandey 
24096ccd692bSRadhey Shyam Pandey 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
24106ccd692bSRadhey Shyam Pandey 	desc->async_tx.tx_submit = xilinx_dma_tx_submit;
24116ccd692bSRadhey Shyam Pandey 
24126ccd692bSRadhey Shyam Pandey 	/* Build transactions using information in the scatter gather list */
24136ccd692bSRadhey Shyam Pandey 	for_each_sg(sgl, sg, sg_len, i) {
24146ccd692bSRadhey Shyam Pandey 		sg_used = 0;
24156ccd692bSRadhey Shyam Pandey 
24166ccd692bSRadhey Shyam Pandey 		/* Loop until the entire scatterlist entry is used */
24176ccd692bSRadhey Shyam Pandey 		while (sg_used < sg_dma_len(sg)) {
24186ccd692bSRadhey Shyam Pandey 			struct xilinx_aximcdma_desc_hw *hw;
24196ccd692bSRadhey Shyam Pandey 
24206ccd692bSRadhey Shyam Pandey 			/* Get a free segment */
24216ccd692bSRadhey Shyam Pandey 			segment = xilinx_aximcdma_alloc_tx_segment(chan);
24226ccd692bSRadhey Shyam Pandey 			if (!segment)
24236ccd692bSRadhey Shyam Pandey 				goto error;
24246ccd692bSRadhey Shyam Pandey 
24256ccd692bSRadhey Shyam Pandey 			/*
24266ccd692bSRadhey Shyam Pandey 			 * Calculate the maximum number of bytes to transfer,
24276ccd692bSRadhey Shyam Pandey 			 * making sure it is less than the hw limit
24286ccd692bSRadhey Shyam Pandey 			 */
24296ccd692bSRadhey Shyam Pandey 			copy = min_t(size_t, sg_dma_len(sg) - sg_used,
24306ccd692bSRadhey Shyam Pandey 				     chan->xdev->max_buffer_len);
24316ccd692bSRadhey Shyam Pandey 			hw = &segment->hw;
24326ccd692bSRadhey Shyam Pandey 
24336ccd692bSRadhey Shyam Pandey 			/* Fill in the descriptor */
24346ccd692bSRadhey Shyam Pandey 			xilinx_aximcdma_buf(chan, hw, sg_dma_address(sg),
24356ccd692bSRadhey Shyam Pandey 					    sg_used);
24366ccd692bSRadhey Shyam Pandey 			hw->control = copy;
24376ccd692bSRadhey Shyam Pandey 
24386ccd692bSRadhey Shyam Pandey 			if (chan->direction == DMA_MEM_TO_DEV && app_w) {
24396ccd692bSRadhey Shyam Pandey 				memcpy(hw->app, app_w, sizeof(u32) *
24406ccd692bSRadhey Shyam Pandey 				       XILINX_DMA_NUM_APP_WORDS);
24416ccd692bSRadhey Shyam Pandey 			}
24426ccd692bSRadhey Shyam Pandey 
24436ccd692bSRadhey Shyam Pandey 			sg_used += copy;
24446ccd692bSRadhey Shyam Pandey 			/*
24456ccd692bSRadhey Shyam Pandey 			 * Insert the segment into the descriptor segments
24466ccd692bSRadhey Shyam Pandey 			 * list.
24476ccd692bSRadhey Shyam Pandey 			 */
24486ccd692bSRadhey Shyam Pandey 			list_add_tail(&segment->node, &desc->segments);
24496ccd692bSRadhey Shyam Pandey 		}
24506ccd692bSRadhey Shyam Pandey 	}
24516ccd692bSRadhey Shyam Pandey 
24526ccd692bSRadhey Shyam Pandey 	segment = list_first_entry(&desc->segments,
24536ccd692bSRadhey Shyam Pandey 				   struct xilinx_aximcdma_tx_segment, node);
24546ccd692bSRadhey Shyam Pandey 	desc->async_tx.phys = segment->phys;
24556ccd692bSRadhey Shyam Pandey 
24566ccd692bSRadhey Shyam Pandey 	/* For the last DMA_MEM_TO_DEV transfer, set EOP */
24576ccd692bSRadhey Shyam Pandey 	if (chan->direction == DMA_MEM_TO_DEV) {
24586ccd692bSRadhey Shyam Pandey 		segment->hw.control |= XILINX_MCDMA_BD_SOP;
24596ccd692bSRadhey Shyam Pandey 		segment = list_last_entry(&desc->segments,
24606ccd692bSRadhey Shyam Pandey 					  struct xilinx_aximcdma_tx_segment,
24616ccd692bSRadhey Shyam Pandey 					  node);
24626ccd692bSRadhey Shyam Pandey 		segment->hw.control |= XILINX_MCDMA_BD_EOP;
24636ccd692bSRadhey Shyam Pandey 	}
24646ccd692bSRadhey Shyam Pandey 
24656ccd692bSRadhey Shyam Pandey 	return &desc->async_tx;
24666ccd692bSRadhey Shyam Pandey 
24676ccd692bSRadhey Shyam Pandey error:
24686ccd692bSRadhey Shyam Pandey 	xilinx_dma_free_tx_descriptor(chan, desc);
24696ccd692bSRadhey Shyam Pandey 
24706ccd692bSRadhey Shyam Pandey 	return NULL;
24716ccd692bSRadhey Shyam Pandey }
24726ccd692bSRadhey Shyam Pandey 
24736ccd692bSRadhey Shyam Pandey /**
2474fde57a7cSKedareswara rao Appana  * xilinx_dma_terminate_all - Halt the channel and free descriptors
2475e50a0ad1SKedareswara rao Appana  * @dchan: Driver specific DMA Channel pointer
2476e50a0ad1SKedareswara rao Appana  *
2477e50a0ad1SKedareswara rao Appana  * Return: '0' always.
2478fde57a7cSKedareswara rao Appana  */
xilinx_dma_terminate_all(struct dma_chan * dchan)2479fde57a7cSKedareswara rao Appana static int xilinx_dma_terminate_all(struct dma_chan *dchan)
2480fde57a7cSKedareswara rao Appana {
2481fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2482fde57a7cSKedareswara rao Appana 	u32 reg;
2483676f9c26SAkinobu Mita 	int err;
2484fde57a7cSKedareswara rao Appana 
24852575cb81SRadhey Shyam Pandey 	if (!chan->cyclic) {
2486676f9c26SAkinobu Mita 		err = chan->stop_transfer(chan);
2487676f9c26SAkinobu Mita 		if (err) {
2488676f9c26SAkinobu Mita 			dev_err(chan->dev, "Cannot stop channel %p: %x\n",
24892575cb81SRadhey Shyam Pandey 				chan, dma_ctrl_read(chan,
24902575cb81SRadhey Shyam Pandey 				XILINX_DMA_REG_DMASR));
2491676f9c26SAkinobu Mita 			chan->err = true;
2492676f9c26SAkinobu Mita 		}
24932575cb81SRadhey Shyam Pandey 	}
2494fde57a7cSKedareswara rao Appana 
24952575cb81SRadhey Shyam Pandey 	xilinx_dma_chan_reset(chan);
2496fde57a7cSKedareswara rao Appana 	/* Remove and free all of the descriptors in the lists */
24977dd2dd4fSAdrian Larumbe 	chan->terminating = true;
2498fde57a7cSKedareswara rao Appana 	xilinx_dma_free_descriptors(chan);
249921e02a3eSKedareswara rao Appana 	chan->idle = true;
2500fde57a7cSKedareswara rao Appana 
2501fde57a7cSKedareswara rao Appana 	if (chan->cyclic) {
2502fde57a7cSKedareswara rao Appana 		reg = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2503fde57a7cSKedareswara rao Appana 		reg &= ~XILINX_DMA_CR_CYCLIC_BD_EN_MASK;
2504fde57a7cSKedareswara rao Appana 		dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, reg);
2505fde57a7cSKedareswara rao Appana 		chan->cyclic = false;
2506fde57a7cSKedareswara rao Appana 	}
2507fde57a7cSKedareswara rao Appana 
250848c62fb0SKedareswara rao Appana 	if ((chan->xdev->dma_config->dmatype == XDMA_TYPE_CDMA) && chan->has_sg)
250948c62fb0SKedareswara rao Appana 		dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR,
251048c62fb0SKedareswara rao Appana 			     XILINX_CDMA_CR_SGMODE);
251148c62fb0SKedareswara rao Appana 
2512fde57a7cSKedareswara rao Appana 	return 0;
2513fde57a7cSKedareswara rao Appana }
2514fde57a7cSKedareswara rao Appana 
xilinx_dma_synchronize(struct dma_chan * dchan)251550db2050SLars-Peter Clausen static void xilinx_dma_synchronize(struct dma_chan *dchan)
251650db2050SLars-Peter Clausen {
251750db2050SLars-Peter Clausen 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
251850db2050SLars-Peter Clausen 
251950db2050SLars-Peter Clausen 	tasklet_kill(&chan->tasklet);
252050db2050SLars-Peter Clausen }
252150db2050SLars-Peter Clausen 
2522fde57a7cSKedareswara rao Appana /**
2523dbe3c54eSShravya Kumbham  * xilinx_vdma_channel_set_config - Configure VDMA channel
2524fde57a7cSKedareswara rao Appana  * Run-time configuration for Axi VDMA, supports:
2525fde57a7cSKedareswara rao Appana  * . halt the channel
2526fde57a7cSKedareswara rao Appana  * . configure interrupt coalescing and inter-packet delay threshold
2527fde57a7cSKedareswara rao Appana  * . start/stop parking
2528fde57a7cSKedareswara rao Appana  * . enable genlock
2529fde57a7cSKedareswara rao Appana  *
2530fde57a7cSKedareswara rao Appana  * @dchan: DMA channel
2531fde57a7cSKedareswara rao Appana  * @cfg: VDMA device configuration pointer
2532fde57a7cSKedareswara rao Appana  *
2533fde57a7cSKedareswara rao Appana  * Return: '0' on success and failure value on error
2534fde57a7cSKedareswara rao Appana  */
xilinx_vdma_channel_set_config(struct dma_chan * dchan,struct xilinx_vdma_config * cfg)2535fde57a7cSKedareswara rao Appana int xilinx_vdma_channel_set_config(struct dma_chan *dchan,
2536fde57a7cSKedareswara rao Appana 					struct xilinx_vdma_config *cfg)
2537fde57a7cSKedareswara rao Appana {
2538fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
2539fde57a7cSKedareswara rao Appana 	u32 dmacr;
2540fde57a7cSKedareswara rao Appana 
2541fde57a7cSKedareswara rao Appana 	if (cfg->reset)
2542fde57a7cSKedareswara rao Appana 		return xilinx_dma_chan_reset(chan);
2543fde57a7cSKedareswara rao Appana 
2544fde57a7cSKedareswara rao Appana 	dmacr = dma_ctrl_read(chan, XILINX_DMA_REG_DMACR);
2545fde57a7cSKedareswara rao Appana 
2546fde57a7cSKedareswara rao Appana 	chan->config.frm_dly = cfg->frm_dly;
2547fde57a7cSKedareswara rao Appana 	chan->config.park = cfg->park;
2548fde57a7cSKedareswara rao Appana 
2549fde57a7cSKedareswara rao Appana 	/* genlock settings */
2550fde57a7cSKedareswara rao Appana 	chan->config.gen_lock = cfg->gen_lock;
2551fde57a7cSKedareswara rao Appana 	chan->config.master = cfg->master;
2552fde57a7cSKedareswara rao Appana 
25536c6de1ddSRadhey Shyam Pandey 	dmacr &= ~XILINX_DMA_DMACR_GENLOCK_EN;
2554fde57a7cSKedareswara rao Appana 	if (cfg->gen_lock && chan->genlock) {
2555fde57a7cSKedareswara rao Appana 		dmacr |= XILINX_DMA_DMACR_GENLOCK_EN;
25566c6de1ddSRadhey Shyam Pandey 		dmacr &= ~XILINX_DMA_DMACR_MASTER_MASK;
2557fde57a7cSKedareswara rao Appana 		dmacr |= cfg->master << XILINX_DMA_DMACR_MASTER_SHIFT;
2558fde57a7cSKedareswara rao Appana 	}
2559fde57a7cSKedareswara rao Appana 
2560fde57a7cSKedareswara rao Appana 	chan->config.frm_cnt_en = cfg->frm_cnt_en;
25610894aa28SRadhey Shyam Pandey 	chan->config.vflip_en = cfg->vflip_en;
25620894aa28SRadhey Shyam Pandey 
2563fde57a7cSKedareswara rao Appana 	if (cfg->park)
2564fde57a7cSKedareswara rao Appana 		chan->config.park_frm = cfg->park_frm;
2565fde57a7cSKedareswara rao Appana 	else
2566fde57a7cSKedareswara rao Appana 		chan->config.park_frm = -1;
2567fde57a7cSKedareswara rao Appana 
2568fde57a7cSKedareswara rao Appana 	chan->config.coalesc = cfg->coalesc;
2569fde57a7cSKedareswara rao Appana 	chan->config.delay = cfg->delay;
2570fde57a7cSKedareswara rao Appana 
2571fde57a7cSKedareswara rao Appana 	if (cfg->coalesc <= XILINX_DMA_DMACR_FRAME_COUNT_MAX) {
25726c6de1ddSRadhey Shyam Pandey 		dmacr &= ~XILINX_DMA_DMACR_FRAME_COUNT_MASK;
2573fde57a7cSKedareswara rao Appana 		dmacr |= cfg->coalesc << XILINX_DMA_DMACR_FRAME_COUNT_SHIFT;
2574fde57a7cSKedareswara rao Appana 		chan->config.coalesc = cfg->coalesc;
2575fde57a7cSKedareswara rao Appana 	}
2576fde57a7cSKedareswara rao Appana 
2577fde57a7cSKedareswara rao Appana 	if (cfg->delay <= XILINX_DMA_DMACR_DELAY_MAX) {
25786c6de1ddSRadhey Shyam Pandey 		dmacr &= ~XILINX_DMA_DMACR_DELAY_MASK;
2579fde57a7cSKedareswara rao Appana 		dmacr |= cfg->delay << XILINX_DMA_DMACR_DELAY_SHIFT;
2580fde57a7cSKedareswara rao Appana 		chan->config.delay = cfg->delay;
2581fde57a7cSKedareswara rao Appana 	}
2582fde57a7cSKedareswara rao Appana 
2583fde57a7cSKedareswara rao Appana 	/* FSync Source selection */
2584fde57a7cSKedareswara rao Appana 	dmacr &= ~XILINX_DMA_DMACR_FSYNCSRC_MASK;
2585fde57a7cSKedareswara rao Appana 	dmacr |= cfg->ext_fsync << XILINX_DMA_DMACR_FSYNCSRC_SHIFT;
2586fde57a7cSKedareswara rao Appana 
2587fde57a7cSKedareswara rao Appana 	dma_ctrl_write(chan, XILINX_DMA_REG_DMACR, dmacr);
2588fde57a7cSKedareswara rao Appana 
2589fde57a7cSKedareswara rao Appana 	return 0;
2590fde57a7cSKedareswara rao Appana }
2591fde57a7cSKedareswara rao Appana EXPORT_SYMBOL(xilinx_vdma_channel_set_config);
2592fde57a7cSKedareswara rao Appana 
2593fde57a7cSKedareswara rao Appana /* -----------------------------------------------------------------------------
2594fde57a7cSKedareswara rao Appana  * Probe and remove
2595fde57a7cSKedareswara rao Appana  */
2596fde57a7cSKedareswara rao Appana 
2597fde57a7cSKedareswara rao Appana /**
2598fde57a7cSKedareswara rao Appana  * xilinx_dma_chan_remove - Per Channel remove function
2599fde57a7cSKedareswara rao Appana  * @chan: Driver specific DMA channel
2600fde57a7cSKedareswara rao Appana  */
xilinx_dma_chan_remove(struct xilinx_dma_chan * chan)2601fde57a7cSKedareswara rao Appana static void xilinx_dma_chan_remove(struct xilinx_dma_chan *chan)
2602fde57a7cSKedareswara rao Appana {
2603fde57a7cSKedareswara rao Appana 	/* Disable all interrupts */
2604fde57a7cSKedareswara rao Appana 	dma_ctrl_clr(chan, XILINX_DMA_REG_DMACR,
2605fde57a7cSKedareswara rao Appana 		      XILINX_DMA_DMAXR_ALL_IRQ_MASK);
2606fde57a7cSKedareswara rao Appana 
2607fde57a7cSKedareswara rao Appana 	if (chan->irq > 0)
2608fde57a7cSKedareswara rao Appana 		free_irq(chan->irq, chan);
2609fde57a7cSKedareswara rao Appana 
2610fde57a7cSKedareswara rao Appana 	tasklet_kill(&chan->tasklet);
2611fde57a7cSKedareswara rao Appana 
2612fde57a7cSKedareswara rao Appana 	list_del(&chan->common.device_node);
2613fde57a7cSKedareswara rao Appana }
2614fde57a7cSKedareswara rao Appana 
axidma_clk_init(struct platform_device * pdev,struct clk ** axi_clk,struct clk ** tx_clk,struct clk ** rx_clk,struct clk ** sg_clk,struct clk ** tmp_clk)2615fde57a7cSKedareswara rao Appana static int axidma_clk_init(struct platform_device *pdev, struct clk **axi_clk,
2616fde57a7cSKedareswara rao Appana 			    struct clk **tx_clk, struct clk **rx_clk,
2617fde57a7cSKedareswara rao Appana 			    struct clk **sg_clk, struct clk **tmp_clk)
2618fde57a7cSKedareswara rao Appana {
2619fde57a7cSKedareswara rao Appana 	int err;
2620fde57a7cSKedareswara rao Appana 
2621fde57a7cSKedareswara rao Appana 	*tmp_clk = NULL;
2622fde57a7cSKedareswara rao Appana 
2623fde57a7cSKedareswara rao Appana 	*axi_clk = devm_clk_get(&pdev->dev, "s_axi_lite_aclk");
2624b0ef489eSKrzysztof Kozlowski 	if (IS_ERR(*axi_clk))
2625b0ef489eSKrzysztof Kozlowski 		return dev_err_probe(&pdev->dev, PTR_ERR(*axi_clk), "failed to get axi_aclk\n");
2626fde57a7cSKedareswara rao Appana 
2627fde57a7cSKedareswara rao Appana 	*tx_clk = devm_clk_get(&pdev->dev, "m_axi_mm2s_aclk");
2628fde57a7cSKedareswara rao Appana 	if (IS_ERR(*tx_clk))
2629fde57a7cSKedareswara rao Appana 		*tx_clk = NULL;
2630fde57a7cSKedareswara rao Appana 
2631fde57a7cSKedareswara rao Appana 	*rx_clk = devm_clk_get(&pdev->dev, "m_axi_s2mm_aclk");
2632fde57a7cSKedareswara rao Appana 	if (IS_ERR(*rx_clk))
2633fde57a7cSKedareswara rao Appana 		*rx_clk = NULL;
2634fde57a7cSKedareswara rao Appana 
2635fde57a7cSKedareswara rao Appana 	*sg_clk = devm_clk_get(&pdev->dev, "m_axi_sg_aclk");
2636fde57a7cSKedareswara rao Appana 	if (IS_ERR(*sg_clk))
2637fde57a7cSKedareswara rao Appana 		*sg_clk = NULL;
2638fde57a7cSKedareswara rao Appana 
2639fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*axi_clk);
2640fde57a7cSKedareswara rao Appana 	if (err) {
2641574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable axi_clk (%d)\n", err);
2642fde57a7cSKedareswara rao Appana 		return err;
2643fde57a7cSKedareswara rao Appana 	}
2644fde57a7cSKedareswara rao Appana 
2645fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*tx_clk);
2646fde57a7cSKedareswara rao Appana 	if (err) {
2647574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err);
2648fde57a7cSKedareswara rao Appana 		goto err_disable_axiclk;
2649fde57a7cSKedareswara rao Appana 	}
2650fde57a7cSKedareswara rao Appana 
2651fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*rx_clk);
2652fde57a7cSKedareswara rao Appana 	if (err) {
2653574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable rx_clk (%d)\n", err);
2654fde57a7cSKedareswara rao Appana 		goto err_disable_txclk;
2655fde57a7cSKedareswara rao Appana 	}
2656fde57a7cSKedareswara rao Appana 
2657fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*sg_clk);
2658fde57a7cSKedareswara rao Appana 	if (err) {
2659574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable sg_clk (%d)\n", err);
2660fde57a7cSKedareswara rao Appana 		goto err_disable_rxclk;
2661fde57a7cSKedareswara rao Appana 	}
2662fde57a7cSKedareswara rao Appana 
2663fde57a7cSKedareswara rao Appana 	return 0;
2664fde57a7cSKedareswara rao Appana 
2665fde57a7cSKedareswara rao Appana err_disable_rxclk:
2666fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(*rx_clk);
2667fde57a7cSKedareswara rao Appana err_disable_txclk:
2668fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(*tx_clk);
2669fde57a7cSKedareswara rao Appana err_disable_axiclk:
2670fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(*axi_clk);
2671fde57a7cSKedareswara rao Appana 
2672fde57a7cSKedareswara rao Appana 	return err;
2673fde57a7cSKedareswara rao Appana }
2674fde57a7cSKedareswara rao Appana 
axicdma_clk_init(struct platform_device * pdev,struct clk ** axi_clk,struct clk ** dev_clk,struct clk ** tmp_clk,struct clk ** tmp1_clk,struct clk ** tmp2_clk)2675fde57a7cSKedareswara rao Appana static int axicdma_clk_init(struct platform_device *pdev, struct clk **axi_clk,
2676fde57a7cSKedareswara rao Appana 			    struct clk **dev_clk, struct clk **tmp_clk,
2677fde57a7cSKedareswara rao Appana 			    struct clk **tmp1_clk, struct clk **tmp2_clk)
2678fde57a7cSKedareswara rao Appana {
2679fde57a7cSKedareswara rao Appana 	int err;
2680fde57a7cSKedareswara rao Appana 
2681fde57a7cSKedareswara rao Appana 	*tmp_clk = NULL;
2682fde57a7cSKedareswara rao Appana 	*tmp1_clk = NULL;
2683fde57a7cSKedareswara rao Appana 	*tmp2_clk = NULL;
2684fde57a7cSKedareswara rao Appana 
2685fde57a7cSKedareswara rao Appana 	*axi_clk = devm_clk_get(&pdev->dev, "s_axi_lite_aclk");
2686b0ef489eSKrzysztof Kozlowski 	if (IS_ERR(*axi_clk))
2687b0ef489eSKrzysztof Kozlowski 		return dev_err_probe(&pdev->dev, PTR_ERR(*axi_clk), "failed to get axi_aclk\n");
2688fde57a7cSKedareswara rao Appana 
2689fde57a7cSKedareswara rao Appana 	*dev_clk = devm_clk_get(&pdev->dev, "m_axi_aclk");
2690b0ef489eSKrzysztof Kozlowski 	if (IS_ERR(*dev_clk))
2691b0ef489eSKrzysztof Kozlowski 		return dev_err_probe(&pdev->dev, PTR_ERR(*dev_clk), "failed to get dev_clk\n");
2692fde57a7cSKedareswara rao Appana 
2693fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*axi_clk);
2694fde57a7cSKedareswara rao Appana 	if (err) {
2695574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable axi_clk (%d)\n", err);
2696fde57a7cSKedareswara rao Appana 		return err;
2697fde57a7cSKedareswara rao Appana 	}
2698fde57a7cSKedareswara rao Appana 
2699fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*dev_clk);
2700fde57a7cSKedareswara rao Appana 	if (err) {
2701574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable dev_clk (%d)\n", err);
2702fde57a7cSKedareswara rao Appana 		goto err_disable_axiclk;
2703fde57a7cSKedareswara rao Appana 	}
2704fde57a7cSKedareswara rao Appana 
2705fde57a7cSKedareswara rao Appana 	return 0;
2706fde57a7cSKedareswara rao Appana 
2707fde57a7cSKedareswara rao Appana err_disable_axiclk:
2708fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(*axi_clk);
2709fde57a7cSKedareswara rao Appana 
2710fde57a7cSKedareswara rao Appana 	return err;
2711fde57a7cSKedareswara rao Appana }
2712fde57a7cSKedareswara rao Appana 
axivdma_clk_init(struct platform_device * pdev,struct clk ** axi_clk,struct clk ** tx_clk,struct clk ** txs_clk,struct clk ** rx_clk,struct clk ** rxs_clk)2713fde57a7cSKedareswara rao Appana static int axivdma_clk_init(struct platform_device *pdev, struct clk **axi_clk,
2714fde57a7cSKedareswara rao Appana 			    struct clk **tx_clk, struct clk **txs_clk,
2715fde57a7cSKedareswara rao Appana 			    struct clk **rx_clk, struct clk **rxs_clk)
2716fde57a7cSKedareswara rao Appana {
2717fde57a7cSKedareswara rao Appana 	int err;
2718fde57a7cSKedareswara rao Appana 
2719fde57a7cSKedareswara rao Appana 	*axi_clk = devm_clk_get(&pdev->dev, "s_axi_lite_aclk");
2720b0ef489eSKrzysztof Kozlowski 	if (IS_ERR(*axi_clk))
2721b0ef489eSKrzysztof Kozlowski 		return dev_err_probe(&pdev->dev, PTR_ERR(*axi_clk), "failed to get axi_aclk\n");
2722fde57a7cSKedareswara rao Appana 
2723fde57a7cSKedareswara rao Appana 	*tx_clk = devm_clk_get(&pdev->dev, "m_axi_mm2s_aclk");
2724fde57a7cSKedareswara rao Appana 	if (IS_ERR(*tx_clk))
2725fde57a7cSKedareswara rao Appana 		*tx_clk = NULL;
2726fde57a7cSKedareswara rao Appana 
2727fde57a7cSKedareswara rao Appana 	*txs_clk = devm_clk_get(&pdev->dev, "m_axis_mm2s_aclk");
2728fde57a7cSKedareswara rao Appana 	if (IS_ERR(*txs_clk))
2729fde57a7cSKedareswara rao Appana 		*txs_clk = NULL;
2730fde57a7cSKedareswara rao Appana 
2731fde57a7cSKedareswara rao Appana 	*rx_clk = devm_clk_get(&pdev->dev, "m_axi_s2mm_aclk");
2732fde57a7cSKedareswara rao Appana 	if (IS_ERR(*rx_clk))
2733fde57a7cSKedareswara rao Appana 		*rx_clk = NULL;
2734fde57a7cSKedareswara rao Appana 
2735fde57a7cSKedareswara rao Appana 	*rxs_clk = devm_clk_get(&pdev->dev, "s_axis_s2mm_aclk");
2736fde57a7cSKedareswara rao Appana 	if (IS_ERR(*rxs_clk))
2737fde57a7cSKedareswara rao Appana 		*rxs_clk = NULL;
2738fde57a7cSKedareswara rao Appana 
2739fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*axi_clk);
2740fde57a7cSKedareswara rao Appana 	if (err) {
2741944879baSRadhey Shyam Pandey 		dev_err(&pdev->dev, "failed to enable axi_clk (%d)\n",
2742944879baSRadhey Shyam Pandey 			err);
2743fde57a7cSKedareswara rao Appana 		return err;
2744fde57a7cSKedareswara rao Appana 	}
2745fde57a7cSKedareswara rao Appana 
2746fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*tx_clk);
2747fde57a7cSKedareswara rao Appana 	if (err) {
2748574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err);
2749fde57a7cSKedareswara rao Appana 		goto err_disable_axiclk;
2750fde57a7cSKedareswara rao Appana 	}
2751fde57a7cSKedareswara rao Appana 
2752fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*txs_clk);
2753fde57a7cSKedareswara rao Appana 	if (err) {
2754574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable txs_clk (%d)\n", err);
2755fde57a7cSKedareswara rao Appana 		goto err_disable_txclk;
2756fde57a7cSKedareswara rao Appana 	}
2757fde57a7cSKedareswara rao Appana 
2758fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*rx_clk);
2759fde57a7cSKedareswara rao Appana 	if (err) {
2760574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable rx_clk (%d)\n", err);
2761fde57a7cSKedareswara rao Appana 		goto err_disable_txsclk;
2762fde57a7cSKedareswara rao Appana 	}
2763fde57a7cSKedareswara rao Appana 
2764fde57a7cSKedareswara rao Appana 	err = clk_prepare_enable(*rxs_clk);
2765fde57a7cSKedareswara rao Appana 	if (err) {
2766574897dcSLars-Peter Clausen 		dev_err(&pdev->dev, "failed to enable rxs_clk (%d)\n", err);
2767fde57a7cSKedareswara rao Appana 		goto err_disable_rxclk;
2768fde57a7cSKedareswara rao Appana 	}
2769fde57a7cSKedareswara rao Appana 
2770fde57a7cSKedareswara rao Appana 	return 0;
2771fde57a7cSKedareswara rao Appana 
2772fde57a7cSKedareswara rao Appana err_disable_rxclk:
2773fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(*rx_clk);
2774fde57a7cSKedareswara rao Appana err_disable_txsclk:
2775fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(*txs_clk);
2776fde57a7cSKedareswara rao Appana err_disable_txclk:
2777fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(*tx_clk);
2778fde57a7cSKedareswara rao Appana err_disable_axiclk:
2779fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(*axi_clk);
2780fde57a7cSKedareswara rao Appana 
2781fde57a7cSKedareswara rao Appana 	return err;
2782fde57a7cSKedareswara rao Appana }
2783fde57a7cSKedareswara rao Appana 
xdma_disable_allclks(struct xilinx_dma_device * xdev)2784fde57a7cSKedareswara rao Appana static void xdma_disable_allclks(struct xilinx_dma_device *xdev)
2785fde57a7cSKedareswara rao Appana {
2786fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(xdev->rxs_clk);
2787fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(xdev->rx_clk);
2788fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(xdev->txs_clk);
2789fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(xdev->tx_clk);
2790fde57a7cSKedareswara rao Appana 	clk_disable_unprepare(xdev->axi_clk);
2791fde57a7cSKedareswara rao Appana }
2792fde57a7cSKedareswara rao Appana 
2793fde57a7cSKedareswara rao Appana /**
2794fde57a7cSKedareswara rao Appana  * xilinx_dma_chan_probe - Per Channel Probing
2795fde57a7cSKedareswara rao Appana  * It get channel features from the device tree entry and
2796fde57a7cSKedareswara rao Appana  * initialize special channel handling routines
2797fde57a7cSKedareswara rao Appana  *
2798fde57a7cSKedareswara rao Appana  * @xdev: Driver specific device structure
2799fde57a7cSKedareswara rao Appana  * @node: Device node
2800fde57a7cSKedareswara rao Appana  *
2801fde57a7cSKedareswara rao Appana  * Return: '0' on success and failure value on error
2802fde57a7cSKedareswara rao Appana  */
xilinx_dma_chan_probe(struct xilinx_dma_device * xdev,struct device_node * node)2803fde57a7cSKedareswara rao Appana static int xilinx_dma_chan_probe(struct xilinx_dma_device *xdev,
280414ccf0aaSRadhey Shyam Pandey 				  struct device_node *node)
2805fde57a7cSKedareswara rao Appana {
2806fde57a7cSKedareswara rao Appana 	struct xilinx_dma_chan *chan;
2807fde57a7cSKedareswara rao Appana 	bool has_dre = false;
2808fde57a7cSKedareswara rao Appana 	u32 value, width;
2809fde57a7cSKedareswara rao Appana 	int err;
2810fde57a7cSKedareswara rao Appana 
2811fde57a7cSKedareswara rao Appana 	/* Allocate and initialize the channel structure */
2812fde57a7cSKedareswara rao Appana 	chan = devm_kzalloc(xdev->dev, sizeof(*chan), GFP_KERNEL);
2813fde57a7cSKedareswara rao Appana 	if (!chan)
2814fde57a7cSKedareswara rao Appana 		return -ENOMEM;
2815fde57a7cSKedareswara rao Appana 
2816fde57a7cSKedareswara rao Appana 	chan->dev = xdev->dev;
2817fde57a7cSKedareswara rao Appana 	chan->xdev = xdev;
2818fde57a7cSKedareswara rao Appana 	chan->desc_pendingcount = 0x0;
2819fde57a7cSKedareswara rao Appana 	chan->ext_addr = xdev->ext_addr;
282030931868SVinod Koul 	/* This variable ensures that descriptors are not
282130931868SVinod Koul 	 * Submitted when dma engine is in progress. This variable is
282230931868SVinod Koul 	 * Added to avoid polling for a bit in the status register to
282321e02a3eSKedareswara rao Appana 	 * Know dma state in the driver hot path.
282421e02a3eSKedareswara rao Appana 	 */
282521e02a3eSKedareswara rao Appana 	chan->idle = true;
2826fde57a7cSKedareswara rao Appana 
2827fde57a7cSKedareswara rao Appana 	spin_lock_init(&chan->lock);
2828fde57a7cSKedareswara rao Appana 	INIT_LIST_HEAD(&chan->pending_list);
2829fde57a7cSKedareswara rao Appana 	INIT_LIST_HEAD(&chan->done_list);
2830fde57a7cSKedareswara rao Appana 	INIT_LIST_HEAD(&chan->active_list);
283123059408SKedareswara rao Appana 	INIT_LIST_HEAD(&chan->free_seg_list);
2832fde57a7cSKedareswara rao Appana 
2833fde57a7cSKedareswara rao Appana 	/* Retrieve the channel properties from the device tree */
2834fde57a7cSKedareswara rao Appana 	has_dre = of_property_read_bool(node, "xlnx,include-dre");
2835fde57a7cSKedareswara rao Appana 
2836*84b798feSRadhey Shyam Pandey 	of_property_read_u8(node, "xlnx,irq-delay", &chan->irq_delay);
2837*84b798feSRadhey Shyam Pandey 
2838fde57a7cSKedareswara rao Appana 	chan->genlock = of_property_read_bool(node, "xlnx,genlock-mode");
2839fde57a7cSKedareswara rao Appana 
2840fde57a7cSKedareswara rao Appana 	err = of_property_read_u32(node, "xlnx,datawidth", &value);
2841fde57a7cSKedareswara rao Appana 	if (err) {
2842fde57a7cSKedareswara rao Appana 		dev_err(xdev->dev, "missing xlnx,datawidth property\n");
2843fde57a7cSKedareswara rao Appana 		return err;
2844fde57a7cSKedareswara rao Appana 	}
2845fde57a7cSKedareswara rao Appana 	width = value >> 3; /* Convert bits to bytes */
2846fde57a7cSKedareswara rao Appana 
2847fde57a7cSKedareswara rao Appana 	/* If data width is greater than 8 bytes, DRE is not in hw */
2848fde57a7cSKedareswara rao Appana 	if (width > 8)
2849fde57a7cSKedareswara rao Appana 		has_dre = false;
2850fde57a7cSKedareswara rao Appana 
2851fde57a7cSKedareswara rao Appana 	if (!has_dre)
28522d5efea6SShravya Kumbham 		xdev->common.copy_align = (enum dmaengine_alignment)fls(width - 1);
2853fde57a7cSKedareswara rao Appana 
2854e131f1baSKedareswara rao Appana 	if (of_device_is_compatible(node, "xlnx,axi-vdma-mm2s-channel") ||
2855e131f1baSKedareswara rao Appana 	    of_device_is_compatible(node, "xlnx,axi-dma-mm2s-channel") ||
2856e131f1baSKedareswara rao Appana 	    of_device_is_compatible(node, "xlnx,axi-cdma-channel")) {
2857fde57a7cSKedareswara rao Appana 		chan->direction = DMA_MEM_TO_DEV;
285814ccf0aaSRadhey Shyam Pandey 		chan->id = xdev->mm2s_chan_id++;
285914ccf0aaSRadhey Shyam Pandey 		chan->tdest = chan->id;
2860fde57a7cSKedareswara rao Appana 
2861fde57a7cSKedareswara rao Appana 		chan->ctrl_offset = XILINX_DMA_MM2S_CTRL_OFFSET;
2862fde57a7cSKedareswara rao Appana 		if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
2863fde57a7cSKedareswara rao Appana 			chan->desc_offset = XILINX_VDMA_MM2S_DESC_OFFSET;
2864fe0503e1SKedareswara rao Appana 			chan->config.park = 1;
2865fde57a7cSKedareswara rao Appana 
2866fde57a7cSKedareswara rao Appana 			if (xdev->flush_on_fsync == XILINX_DMA_FLUSH_BOTH ||
2867fde57a7cSKedareswara rao Appana 			    xdev->flush_on_fsync == XILINX_DMA_FLUSH_MM2S)
2868fde57a7cSKedareswara rao Appana 				chan->flush_on_fsync = true;
2869fde57a7cSKedareswara rao Appana 		}
2870fde57a7cSKedareswara rao Appana 	} else if (of_device_is_compatible(node,
2871e131f1baSKedareswara rao Appana 					   "xlnx,axi-vdma-s2mm-channel") ||
2872e131f1baSKedareswara rao Appana 		   of_device_is_compatible(node,
2873e131f1baSKedareswara rao Appana 					   "xlnx,axi-dma-s2mm-channel")) {
2874fde57a7cSKedareswara rao Appana 		chan->direction = DMA_DEV_TO_MEM;
287514ccf0aaSRadhey Shyam Pandey 		chan->id = xdev->s2mm_chan_id++;
287614ccf0aaSRadhey Shyam Pandey 		chan->tdest = chan->id - xdev->dma_config->max_channels / 2;
28770894aa28SRadhey Shyam Pandey 		chan->has_vflip = of_property_read_bool(node,
28780894aa28SRadhey Shyam Pandey 					"xlnx,enable-vert-flip");
28790894aa28SRadhey Shyam Pandey 		if (chan->has_vflip) {
28800894aa28SRadhey Shyam Pandey 			chan->config.vflip_en = dma_read(chan,
28810894aa28SRadhey Shyam Pandey 				XILINX_VDMA_REG_ENABLE_VERTICAL_FLIP) &
28820894aa28SRadhey Shyam Pandey 				XILINX_VDMA_ENABLE_VERTICAL_FLIP;
28830894aa28SRadhey Shyam Pandey 		}
2884fde57a7cSKedareswara rao Appana 
28856ccd692bSRadhey Shyam Pandey 		if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA)
28866ccd692bSRadhey Shyam Pandey 			chan->ctrl_offset = XILINX_MCDMA_S2MM_CTRL_OFFSET;
28876ccd692bSRadhey Shyam Pandey 		else
2888fde57a7cSKedareswara rao Appana 			chan->ctrl_offset = XILINX_DMA_S2MM_CTRL_OFFSET;
28896ccd692bSRadhey Shyam Pandey 
2890fde57a7cSKedareswara rao Appana 		if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
2891fde57a7cSKedareswara rao Appana 			chan->desc_offset = XILINX_VDMA_S2MM_DESC_OFFSET;
2892fe0503e1SKedareswara rao Appana 			chan->config.park = 1;
2893fde57a7cSKedareswara rao Appana 
2894fde57a7cSKedareswara rao Appana 			if (xdev->flush_on_fsync == XILINX_DMA_FLUSH_BOTH ||
2895fde57a7cSKedareswara rao Appana 			    xdev->flush_on_fsync == XILINX_DMA_FLUSH_S2MM)
2896fde57a7cSKedareswara rao Appana 				chan->flush_on_fsync = true;
2897fde57a7cSKedareswara rao Appana 		}
2898fde57a7cSKedareswara rao Appana 	} else {
2899fde57a7cSKedareswara rao Appana 		dev_err(xdev->dev, "Invalid channel compatible node\n");
2900fde57a7cSKedareswara rao Appana 		return -EINVAL;
2901fde57a7cSKedareswara rao Appana 	}
2902fde57a7cSKedareswara rao Appana 
2903fde57a7cSKedareswara rao Appana 	/* Request the interrupt */
2904f17e5338SLars-Peter Clausen 	chan->irq = of_irq_get(node, chan->tdest);
2905f17e5338SLars-Peter Clausen 	if (chan->irq < 0)
2906f17e5338SLars-Peter Clausen 		return dev_err_probe(xdev->dev, chan->irq, "failed to get irq\n");
2907c2f6b67dSRadhey Shyam Pandey 	err = request_irq(chan->irq, xdev->dma_config->irq_handler,
2908c2f6b67dSRadhey Shyam Pandey 			  IRQF_SHARED, "xilinx-dma-controller", chan);
2909fde57a7cSKedareswara rao Appana 	if (err) {
2910fde57a7cSKedareswara rao Appana 		dev_err(xdev->dev, "unable to request IRQ %d\n", chan->irq);
2911fde57a7cSKedareswara rao Appana 		return err;
2912fde57a7cSKedareswara rao Appana 	}
2913fde57a7cSKedareswara rao Appana 
2914676f9c26SAkinobu Mita 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
2915fde57a7cSKedareswara rao Appana 		chan->start_transfer = xilinx_dma_start_transfer;
2916676f9c26SAkinobu Mita 		chan->stop_transfer = xilinx_dma_stop_transfer;
29176ccd692bSRadhey Shyam Pandey 	} else if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
29186ccd692bSRadhey Shyam Pandey 		chan->start_transfer = xilinx_mcdma_start_transfer;
29196ccd692bSRadhey Shyam Pandey 		chan->stop_transfer = xilinx_dma_stop_transfer;
2920676f9c26SAkinobu Mita 	} else if (xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
2921fde57a7cSKedareswara rao Appana 		chan->start_transfer = xilinx_cdma_start_transfer;
2922676f9c26SAkinobu Mita 		chan->stop_transfer = xilinx_cdma_stop_transfer;
2923676f9c26SAkinobu Mita 	} else {
2924fde57a7cSKedareswara rao Appana 		chan->start_transfer = xilinx_vdma_start_transfer;
2925676f9c26SAkinobu Mita 		chan->stop_transfer = xilinx_dma_stop_transfer;
2926676f9c26SAkinobu Mita 	}
2927fde57a7cSKedareswara rao Appana 
292896d5d884SMatthew Murrian 	/* check if SG is enabled (only for AXIDMA, AXIMCDMA, and CDMA) */
292905f7ea7fSAndrea Merello 	if (xdev->dma_config->dmatype != XDMA_TYPE_VDMA) {
293096d5d884SMatthew Murrian 		if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA ||
293196d5d884SMatthew Murrian 		    dma_ctrl_read(chan, XILINX_DMA_REG_DMASR) &
293205f7ea7fSAndrea Merello 			    XILINX_DMA_DMASR_SG_MASK)
293305f7ea7fSAndrea Merello 			chan->has_sg = true;
293405f7ea7fSAndrea Merello 		dev_dbg(chan->dev, "ch %d: SG %s\n", chan->id,
293505f7ea7fSAndrea Merello 			chan->has_sg ? "enabled" : "disabled");
293605f7ea7fSAndrea Merello 	}
293705f7ea7fSAndrea Merello 
2938fde57a7cSKedareswara rao Appana 	/* Initialize the tasklet */
2939f19a11d4SAllen Pais 	tasklet_setup(&chan->tasklet, xilinx_dma_do_tasklet);
2940fde57a7cSKedareswara rao Appana 
2941fde57a7cSKedareswara rao Appana 	/*
2942fde57a7cSKedareswara rao Appana 	 * Initialize the DMA channel and add it to the DMA engine channels
2943fde57a7cSKedareswara rao Appana 	 * list.
2944fde57a7cSKedareswara rao Appana 	 */
2945fde57a7cSKedareswara rao Appana 	chan->common.device = &xdev->common;
2946fde57a7cSKedareswara rao Appana 
2947fde57a7cSKedareswara rao Appana 	list_add_tail(&chan->common.device_node, &xdev->common.channels);
2948fde57a7cSKedareswara rao Appana 	xdev->chan[chan->id] = chan;
2949fde57a7cSKedareswara rao Appana 
2950fde57a7cSKedareswara rao Appana 	/* Reset the channel */
2951fde57a7cSKedareswara rao Appana 	err = xilinx_dma_chan_reset(chan);
2952fde57a7cSKedareswara rao Appana 	if (err < 0) {
2953fde57a7cSKedareswara rao Appana 		dev_err(xdev->dev, "Reset channel failed\n");
2954fde57a7cSKedareswara rao Appana 		return err;
2955fde57a7cSKedareswara rao Appana 	}
2956fde57a7cSKedareswara rao Appana 
2957fde57a7cSKedareswara rao Appana 	return 0;
2958fde57a7cSKedareswara rao Appana }
2959fde57a7cSKedareswara rao Appana 
2960fde57a7cSKedareswara rao Appana /**
2961fde57a7cSKedareswara rao Appana  * xilinx_dma_child_probe - Per child node probe
2962fde57a7cSKedareswara rao Appana  * It get number of dma-channels per child node from
2963fde57a7cSKedareswara rao Appana  * device-tree and initializes all the channels.
2964fde57a7cSKedareswara rao Appana  *
2965fde57a7cSKedareswara rao Appana  * @xdev: Driver specific device structure
2966fde57a7cSKedareswara rao Appana  * @node: Device node
2967fde57a7cSKedareswara rao Appana  *
2968a92b744fSRadhey Shyam Pandey  * Return: '0' on success and failure value on error.
2969fde57a7cSKedareswara rao Appana  */
xilinx_dma_child_probe(struct xilinx_dma_device * xdev,struct device_node * node)2970fde57a7cSKedareswara rao Appana static int xilinx_dma_child_probe(struct xilinx_dma_device *xdev,
297122653af7SKedareswara rao Appana 				    struct device_node *node)
297222653af7SKedareswara rao Appana {
2973faeb0731SShravya Kumbham 	int ret, i;
2974faeb0731SShravya Kumbham 	u32 nr_channels = 1;
29756ccd692bSRadhey Shyam Pandey 
29766ccd692bSRadhey Shyam Pandey 	ret = of_property_read_u32(node, "dma-channels", &nr_channels);
29776ccd692bSRadhey Shyam Pandey 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA && ret < 0)
29786ccd692bSRadhey Shyam Pandey 		dev_warn(xdev->dev, "missing dma-channels property\n");
2979fde57a7cSKedareswara rao Appana 
2980f17e5338SLars-Peter Clausen 	for (i = 0; i < nr_channels; i++) {
2981f17e5338SLars-Peter Clausen 		ret = xilinx_dma_chan_probe(xdev, node);
2982f17e5338SLars-Peter Clausen 		if (ret)
2983f17e5338SLars-Peter Clausen 			return ret;
2984f17e5338SLars-Peter Clausen 	}
2985fde57a7cSKedareswara rao Appana 
2986fde57a7cSKedareswara rao Appana 	return 0;
2987fde57a7cSKedareswara rao Appana }
2988fde57a7cSKedareswara rao Appana 
2989fde57a7cSKedareswara rao Appana /**
2990fde57a7cSKedareswara rao Appana  * of_dma_xilinx_xlate - Translation function
2991fde57a7cSKedareswara rao Appana  * @dma_spec: Pointer to DMA specifier as found in the device tree
2992fde57a7cSKedareswara rao Appana  * @ofdma: Pointer to DMA controller data
2993fde57a7cSKedareswara rao Appana  *
2994fde57a7cSKedareswara rao Appana  * Return: DMA channel pointer on success and NULL on error
2995fde57a7cSKedareswara rao Appana  */
of_dma_xilinx_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)2996fde57a7cSKedareswara rao Appana static struct dma_chan *of_dma_xilinx_xlate(struct of_phandle_args *dma_spec,
2997fde57a7cSKedareswara rao Appana 						struct of_dma *ofdma)
2998fde57a7cSKedareswara rao Appana {
2999fde57a7cSKedareswara rao Appana 	struct xilinx_dma_device *xdev = ofdma->of_dma_data;
3000fde57a7cSKedareswara rao Appana 	int chan_id = dma_spec->args[0];
3001fde57a7cSKedareswara rao Appana 
300214ccf0aaSRadhey Shyam Pandey 	if (chan_id >= xdev->dma_config->max_channels || !xdev->chan[chan_id])
3003fde57a7cSKedareswara rao Appana 		return NULL;
3004fde57a7cSKedareswara rao Appana 
3005fde57a7cSKedareswara rao Appana 	return dma_get_slave_channel(&xdev->chan[chan_id]->common);
3006fde57a7cSKedareswara rao Appana }
3007fde57a7cSKedareswara rao Appana 
3008fde57a7cSKedareswara rao Appana static const struct xilinx_dma_config axidma_config = {
3009fde57a7cSKedareswara rao Appana 	.dmatype = XDMA_TYPE_AXIDMA,
3010fde57a7cSKedareswara rao Appana 	.clk_init = axidma_clk_init,
3011c2f6b67dSRadhey Shyam Pandey 	.irq_handler = xilinx_dma_irq_handler,
301204c2bc2bSRadhey Shyam Pandey 	.max_channels = XILINX_DMA_MAX_CHANS_PER_DEVICE,
3013fde57a7cSKedareswara rao Appana };
3014fde57a7cSKedareswara rao Appana 
30156ccd692bSRadhey Shyam Pandey static const struct xilinx_dma_config aximcdma_config = {
30166ccd692bSRadhey Shyam Pandey 	.dmatype = XDMA_TYPE_AXIMCDMA,
30176ccd692bSRadhey Shyam Pandey 	.clk_init = axidma_clk_init,
30186ccd692bSRadhey Shyam Pandey 	.irq_handler = xilinx_mcdma_irq_handler,
301904c2bc2bSRadhey Shyam Pandey 	.max_channels = XILINX_MCDMA_MAX_CHANS_PER_DEVICE,
30206ccd692bSRadhey Shyam Pandey };
3021fde57a7cSKedareswara rao Appana static const struct xilinx_dma_config axicdma_config = {
3022fde57a7cSKedareswara rao Appana 	.dmatype = XDMA_TYPE_CDMA,
3023fde57a7cSKedareswara rao Appana 	.clk_init = axicdma_clk_init,
3024c2f6b67dSRadhey Shyam Pandey 	.irq_handler = xilinx_dma_irq_handler,
302504c2bc2bSRadhey Shyam Pandey 	.max_channels = XILINX_CDMA_MAX_CHANS_PER_DEVICE,
3026fde57a7cSKedareswara rao Appana };
3027fde57a7cSKedareswara rao Appana 
3028fde57a7cSKedareswara rao Appana static const struct xilinx_dma_config axivdma_config = {
3029fde57a7cSKedareswara rao Appana 	.dmatype = XDMA_TYPE_VDMA,
3030fde57a7cSKedareswara rao Appana 	.clk_init = axivdma_clk_init,
3031c2f6b67dSRadhey Shyam Pandey 	.irq_handler = xilinx_dma_irq_handler,
303204c2bc2bSRadhey Shyam Pandey 	.max_channels = XILINX_DMA_MAX_CHANS_PER_DEVICE,
3033fde57a7cSKedareswara rao Appana };
3034fde57a7cSKedareswara rao Appana 
3035fde57a7cSKedareswara rao Appana static const struct of_device_id xilinx_dma_of_ids[] = {
3036fde57a7cSKedareswara rao Appana 	{ .compatible = "xlnx,axi-dma-1.00.a", .data = &axidma_config },
3037fde57a7cSKedareswara rao Appana 	{ .compatible = "xlnx,axi-cdma-1.00.a", .data = &axicdma_config },
3038fde57a7cSKedareswara rao Appana 	{ .compatible = "xlnx,axi-vdma-1.00.a", .data = &axivdma_config },
30396ccd692bSRadhey Shyam Pandey 	{ .compatible = "xlnx,axi-mcdma-1.00.a", .data = &aximcdma_config },
3040fde57a7cSKedareswara rao Appana 	{}
3041fde57a7cSKedareswara rao Appana };
3042fde57a7cSKedareswara rao Appana MODULE_DEVICE_TABLE(of, xilinx_dma_of_ids);
3043fde57a7cSKedareswara rao Appana 
3044fde57a7cSKedareswara rao Appana /**
3045fde57a7cSKedareswara rao Appana  * xilinx_dma_probe - Driver probe function
3046fde57a7cSKedareswara rao Appana  * @pdev: Pointer to the platform_device structure
3047fde57a7cSKedareswara rao Appana  *
3048fde57a7cSKedareswara rao Appana  * Return: '0' on success and failure value on error
3049fde57a7cSKedareswara rao Appana  */
xilinx_dma_probe(struct platform_device * pdev)3050fde57a7cSKedareswara rao Appana static int xilinx_dma_probe(struct platform_device *pdev)
3051fde57a7cSKedareswara rao Appana {
3052fde57a7cSKedareswara rao Appana 	int (*clk_init)(struct platform_device *, struct clk **, struct clk **,
3053fde57a7cSKedareswara rao Appana 			struct clk **, struct clk **, struct clk **)
3054fde57a7cSKedareswara rao Appana 					= axivdma_clk_init;
3055fde57a7cSKedareswara rao Appana 	struct device_node *node = pdev->dev.of_node;
3056fde57a7cSKedareswara rao Appana 	struct xilinx_dma_device *xdev;
3057fde57a7cSKedareswara rao Appana 	struct device_node *child, *np = pdev->dev.of_node;
3058ae809690SRadhey Shyam Pandey 	u32 num_frames, addr_width, len_width;
3059fde57a7cSKedareswara rao Appana 	int i, err;
3060fde57a7cSKedareswara rao Appana 
3061fde57a7cSKedareswara rao Appana 	/* Allocate and initialize the DMA engine structure */
3062fde57a7cSKedareswara rao Appana 	xdev = devm_kzalloc(&pdev->dev, sizeof(*xdev), GFP_KERNEL);
3063fde57a7cSKedareswara rao Appana 	if (!xdev)
3064fde57a7cSKedareswara rao Appana 		return -ENOMEM;
3065fde57a7cSKedareswara rao Appana 
3066fde57a7cSKedareswara rao Appana 	xdev->dev = &pdev->dev;
3067fde57a7cSKedareswara rao Appana 	if (np) {
3068fde57a7cSKedareswara rao Appana 		const struct of_device_id *match;
3069fde57a7cSKedareswara rao Appana 
3070fde57a7cSKedareswara rao Appana 		match = of_match_node(xilinx_dma_of_ids, np);
3071fde57a7cSKedareswara rao Appana 		if (match && match->data) {
3072fde57a7cSKedareswara rao Appana 			xdev->dma_config = match->data;
3073fde57a7cSKedareswara rao Appana 			clk_init = xdev->dma_config->clk_init;
3074fde57a7cSKedareswara rao Appana 		}
3075fde57a7cSKedareswara rao Appana 	}
3076fde57a7cSKedareswara rao Appana 
3077fde57a7cSKedareswara rao Appana 	err = clk_init(pdev, &xdev->axi_clk, &xdev->tx_clk, &xdev->txs_clk,
3078fde57a7cSKedareswara rao Appana 		       &xdev->rx_clk, &xdev->rxs_clk);
3079fde57a7cSKedareswara rao Appana 	if (err)
3080fde57a7cSKedareswara rao Appana 		return err;
3081fde57a7cSKedareswara rao Appana 
3082fde57a7cSKedareswara rao Appana 	/* Request and map I/O memory */
3083a8bd4754SRadhey Shyam Pandey 	xdev->regs = devm_platform_ioremap_resource(pdev, 0);
308491df7751SSwati Agarwal 	if (IS_ERR(xdev->regs)) {
308591df7751SSwati Agarwal 		err = PTR_ERR(xdev->regs);
308691df7751SSwati Agarwal 		goto disable_clks;
308791df7751SSwati Agarwal 	}
3088fde57a7cSKedareswara rao Appana 	/* Retrieve the DMA engine properties from the device tree */
3089ae809690SRadhey Shyam Pandey 	xdev->max_buffer_len = GENMASK(XILINX_DMA_MAX_TRANS_LEN_MAX - 1, 0);
309014ccf0aaSRadhey Shyam Pandey 	xdev->s2mm_chan_id = xdev->dma_config->max_channels / 2;
3091616f0f81SAndrea Merello 
30926ccd692bSRadhey Shyam Pandey 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA ||
30936ccd692bSRadhey Shyam Pandey 	    xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
3094ae809690SRadhey Shyam Pandey 		if (!of_property_read_u32(node, "xlnx,sg-length-width",
3095ae809690SRadhey Shyam Pandey 					  &len_width)) {
3096ae809690SRadhey Shyam Pandey 			if (len_width < XILINX_DMA_MAX_TRANS_LEN_MIN ||
3097ae809690SRadhey Shyam Pandey 			    len_width > XILINX_DMA_V2_MAX_TRANS_LEN_MAX) {
3098ae809690SRadhey Shyam Pandey 				dev_warn(xdev->dev,
3099ae809690SRadhey Shyam Pandey 					 "invalid xlnx,sg-length-width property value. Using default width\n");
3100ae809690SRadhey Shyam Pandey 			} else {
3101ae809690SRadhey Shyam Pandey 				if (len_width > XILINX_DMA_MAX_TRANS_LEN_MAX)
3102ae809690SRadhey Shyam Pandey 					dev_warn(xdev->dev, "Please ensure that IP supports buffer length > 23 bits\n");
3103ae809690SRadhey Shyam Pandey 				xdev->max_buffer_len =
3104ae809690SRadhey Shyam Pandey 					GENMASK(len_width - 1, 0);
3105ae809690SRadhey Shyam Pandey 			}
3106ae809690SRadhey Shyam Pandey 		}
3107ae809690SRadhey Shyam Pandey 	}
3108fde57a7cSKedareswara rao Appana 
3109d8a3f65fSRadhey Shyam Pandey 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
3110d8a3f65fSRadhey Shyam Pandey 		xdev->has_axistream_connected =
3111d8a3f65fSRadhey Shyam Pandey 			of_property_read_bool(node, "xlnx,axistream-connected");
3112d8a3f65fSRadhey Shyam Pandey 	}
3113d8a3f65fSRadhey Shyam Pandey 
3114fde57a7cSKedareswara rao Appana 	if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
3115fde57a7cSKedareswara rao Appana 		err = of_property_read_u32(node, "xlnx,num-fstores",
3116fde57a7cSKedareswara rao Appana 					   &num_frames);
3117fde57a7cSKedareswara rao Appana 		if (err < 0) {
3118fde57a7cSKedareswara rao Appana 			dev_err(xdev->dev,
3119fde57a7cSKedareswara rao Appana 				"missing xlnx,num-fstores property\n");
3120462bce79SSwati Agarwal 			goto disable_clks;
3121fde57a7cSKedareswara rao Appana 		}
3122fde57a7cSKedareswara rao Appana 
3123fde57a7cSKedareswara rao Appana 		err = of_property_read_u32(node, "xlnx,flush-fsync",
3124fde57a7cSKedareswara rao Appana 					   &xdev->flush_on_fsync);
3125fde57a7cSKedareswara rao Appana 		if (err < 0)
3126fde57a7cSKedareswara rao Appana 			dev_warn(xdev->dev,
3127fde57a7cSKedareswara rao Appana 				 "missing xlnx,flush-fsync property\n");
3128fde57a7cSKedareswara rao Appana 	}
3129fde57a7cSKedareswara rao Appana 
3130fde57a7cSKedareswara rao Appana 	err = of_property_read_u32(node, "xlnx,addrwidth", &addr_width);
3131fde57a7cSKedareswara rao Appana 	if (err < 0)
3132fde57a7cSKedareswara rao Appana 		dev_warn(xdev->dev, "missing xlnx,addrwidth property\n");
3133fde57a7cSKedareswara rao Appana 
3134fde57a7cSKedareswara rao Appana 	if (addr_width > 32)
3135fde57a7cSKedareswara rao Appana 		xdev->ext_addr = true;
3136fde57a7cSKedareswara rao Appana 	else
3137fde57a7cSKedareswara rao Appana 		xdev->ext_addr = false;
3138fde57a7cSKedareswara rao Appana 
3139d8a3f65fSRadhey Shyam Pandey 	/* Set metadata mode */
3140d8a3f65fSRadhey Shyam Pandey 	if (xdev->has_axistream_connected)
3141d8a3f65fSRadhey Shyam Pandey 		xdev->common.desc_metadata_modes = DESC_METADATA_ENGINE;
3142d8a3f65fSRadhey Shyam Pandey 
3143fde57a7cSKedareswara rao Appana 	/* Set the dma mask bits */
31448f2b6bc7SSwati Agarwal 	err = dma_set_mask_and_coherent(xdev->dev, DMA_BIT_MASK(addr_width));
31458f2b6bc7SSwati Agarwal 	if (err < 0) {
31468f2b6bc7SSwati Agarwal 		dev_err(xdev->dev, "DMA mask error %d\n", err);
31478f2b6bc7SSwati Agarwal 		goto disable_clks;
31488f2b6bc7SSwati Agarwal 	}
3149fde57a7cSKedareswara rao Appana 
3150fde57a7cSKedareswara rao Appana 	/* Initialize the DMA engine */
3151fde57a7cSKedareswara rao Appana 	xdev->common.dev = &pdev->dev;
3152fde57a7cSKedareswara rao Appana 
3153fde57a7cSKedareswara rao Appana 	INIT_LIST_HEAD(&xdev->common.channels);
3154fde57a7cSKedareswara rao Appana 	if (!(xdev->dma_config->dmatype == XDMA_TYPE_CDMA)) {
3155fde57a7cSKedareswara rao Appana 		dma_cap_set(DMA_SLAVE, xdev->common.cap_mask);
3156fde57a7cSKedareswara rao Appana 		dma_cap_set(DMA_PRIVATE, xdev->common.cap_mask);
3157fde57a7cSKedareswara rao Appana 	}
3158fde57a7cSKedareswara rao Appana 
3159fde57a7cSKedareswara rao Appana 	xdev->common.device_alloc_chan_resources =
3160fde57a7cSKedareswara rao Appana 				xilinx_dma_alloc_chan_resources;
3161fde57a7cSKedareswara rao Appana 	xdev->common.device_free_chan_resources =
3162fde57a7cSKedareswara rao Appana 				xilinx_dma_free_chan_resources;
3163fde57a7cSKedareswara rao Appana 	xdev->common.device_terminate_all = xilinx_dma_terminate_all;
316450db2050SLars-Peter Clausen 	xdev->common.device_synchronize = xilinx_dma_synchronize;
3165fde57a7cSKedareswara rao Appana 	xdev->common.device_tx_status = xilinx_dma_tx_status;
3166fde57a7cSKedareswara rao Appana 	xdev->common.device_issue_pending = xilinx_dma_issue_pending;
31674153a7f6SMarek Vasut 	xdev->common.device_config = xilinx_dma_device_config;
3168fde57a7cSKedareswara rao Appana 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA) {
3169fde57a7cSKedareswara rao Appana 		dma_cap_set(DMA_CYCLIC, xdev->common.cap_mask);
3170fde57a7cSKedareswara rao Appana 		xdev->common.device_prep_slave_sg = xilinx_dma_prep_slave_sg;
3171fde57a7cSKedareswara rao Appana 		xdev->common.device_prep_dma_cyclic =
3172fde57a7cSKedareswara rao Appana 					  xilinx_dma_prep_dma_cyclic;
3173a575d0b4SNicholas Graumann 		/* Residue calculation is supported by only AXI DMA and CDMA */
3174fde57a7cSKedareswara rao Appana 		xdev->common.residue_granularity =
3175fde57a7cSKedareswara rao Appana 					  DMA_RESIDUE_GRANULARITY_SEGMENT;
3176fde57a7cSKedareswara rao Appana 	} else if (xdev->dma_config->dmatype == XDMA_TYPE_CDMA) {
3177fde57a7cSKedareswara rao Appana 		dma_cap_set(DMA_MEMCPY, xdev->common.cap_mask);
3178fde57a7cSKedareswara rao Appana 		xdev->common.device_prep_dma_memcpy = xilinx_cdma_prep_memcpy;
3179a575d0b4SNicholas Graumann 		/* Residue calculation is supported by only AXI DMA and CDMA */
3180a575d0b4SNicholas Graumann 		xdev->common.residue_granularity =
3181a575d0b4SNicholas Graumann 					  DMA_RESIDUE_GRANULARITY_SEGMENT;
31826ccd692bSRadhey Shyam Pandey 	} else if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA) {
31836ccd692bSRadhey Shyam Pandey 		xdev->common.device_prep_slave_sg = xilinx_mcdma_prep_slave_sg;
3184fde57a7cSKedareswara rao Appana 	} else {
3185fde57a7cSKedareswara rao Appana 		xdev->common.device_prep_interleaved_dma =
3186fde57a7cSKedareswara rao Appana 				xilinx_vdma_dma_prep_interleaved;
3187fde57a7cSKedareswara rao Appana 	}
3188fde57a7cSKedareswara rao Appana 
3189fde57a7cSKedareswara rao Appana 	platform_set_drvdata(pdev, xdev);
3190fde57a7cSKedareswara rao Appana 
3191fde57a7cSKedareswara rao Appana 	/* Initialize the channels */
3192fde57a7cSKedareswara rao Appana 	for_each_child_of_node(node, child) {
3193fde57a7cSKedareswara rao Appana 		err = xilinx_dma_child_probe(xdev, child);
3194596b53ccSLiu Shixin 		if (err < 0) {
3195596b53ccSLiu Shixin 			of_node_put(child);
319691df7751SSwati Agarwal 			goto error;
3197fde57a7cSKedareswara rao Appana 		}
3198596b53ccSLiu Shixin 	}
3199fde57a7cSKedareswara rao Appana 
3200fde57a7cSKedareswara rao Appana 	if (xdev->dma_config->dmatype == XDMA_TYPE_VDMA) {
320114ccf0aaSRadhey Shyam Pandey 		for (i = 0; i < xdev->dma_config->max_channels; i++)
3202fde57a7cSKedareswara rao Appana 			if (xdev->chan[i])
3203fde57a7cSKedareswara rao Appana 				xdev->chan[i]->num_frms = num_frames;
3204fde57a7cSKedareswara rao Appana 	}
3205fde57a7cSKedareswara rao Appana 
3206fde57a7cSKedareswara rao Appana 	/* Register the DMA engine with the core */
320799974aedSShravya Kumbham 	err = dma_async_device_register(&xdev->common);
320899974aedSShravya Kumbham 	if (err) {
320999974aedSShravya Kumbham 		dev_err(xdev->dev, "failed to register the dma device\n");
321099974aedSShravya Kumbham 		goto error;
321199974aedSShravya Kumbham 	}
3212fde57a7cSKedareswara rao Appana 
3213fde57a7cSKedareswara rao Appana 	err = of_dma_controller_register(node, of_dma_xilinx_xlate,
3214fde57a7cSKedareswara rao Appana 					 xdev);
3215fde57a7cSKedareswara rao Appana 	if (err < 0) {
3216fde57a7cSKedareswara rao Appana 		dev_err(&pdev->dev, "Unable to register DMA to DT\n");
3217fde57a7cSKedareswara rao Appana 		dma_async_device_unregister(&xdev->common);
3218fde57a7cSKedareswara rao Appana 		goto error;
3219fde57a7cSKedareswara rao Appana 	}
3220fde57a7cSKedareswara rao Appana 
3221c7a03599SKedareswara rao Appana 	if (xdev->dma_config->dmatype == XDMA_TYPE_AXIDMA)
3222c7a03599SKedareswara rao Appana 		dev_info(&pdev->dev, "Xilinx AXI DMA Engine Driver Probed!!\n");
3223c7a03599SKedareswara rao Appana 	else if (xdev->dma_config->dmatype == XDMA_TYPE_CDMA)
3224c7a03599SKedareswara rao Appana 		dev_info(&pdev->dev, "Xilinx AXI CDMA Engine Driver Probed!!\n");
32256ccd692bSRadhey Shyam Pandey 	else if (xdev->dma_config->dmatype == XDMA_TYPE_AXIMCDMA)
32266ccd692bSRadhey Shyam Pandey 		dev_info(&pdev->dev, "Xilinx AXI MCDMA Engine Driver Probed!!\n");
3227c7a03599SKedareswara rao Appana 	else
3228fde57a7cSKedareswara rao Appana 		dev_info(&pdev->dev, "Xilinx AXI VDMA Engine Driver Probed!!\n");
3229fde57a7cSKedareswara rao Appana 
3230fde57a7cSKedareswara rao Appana 	return 0;
3231fde57a7cSKedareswara rao Appana 
3232fde57a7cSKedareswara rao Appana error:
323314ccf0aaSRadhey Shyam Pandey 	for (i = 0; i < xdev->dma_config->max_channels; i++)
3234fde57a7cSKedareswara rao Appana 		if (xdev->chan[i])
3235fde57a7cSKedareswara rao Appana 			xilinx_dma_chan_remove(xdev->chan[i]);
323691df7751SSwati Agarwal disable_clks:
323791df7751SSwati Agarwal 	xdma_disable_allclks(xdev);
3238fde57a7cSKedareswara rao Appana 
3239fde57a7cSKedareswara rao Appana 	return err;
3240fde57a7cSKedareswara rao Appana }
3241fde57a7cSKedareswara rao Appana 
3242fde57a7cSKedareswara rao Appana /**
3243fde57a7cSKedareswara rao Appana  * xilinx_dma_remove - Driver remove function
3244fde57a7cSKedareswara rao Appana  * @pdev: Pointer to the platform_device structure
3245fde57a7cSKedareswara rao Appana  *
3246fde57a7cSKedareswara rao Appana  * Return: Always '0'
3247fde57a7cSKedareswara rao Appana  */
xilinx_dma_remove(struct platform_device * pdev)3248fde57a7cSKedareswara rao Appana static int xilinx_dma_remove(struct platform_device *pdev)
3249fde57a7cSKedareswara rao Appana {
3250fde57a7cSKedareswara rao Appana 	struct xilinx_dma_device *xdev = platform_get_drvdata(pdev);
3251fde57a7cSKedareswara rao Appana 	int i;
3252fde57a7cSKedareswara rao Appana 
3253fde57a7cSKedareswara rao Appana 	of_dma_controller_free(pdev->dev.of_node);
3254fde57a7cSKedareswara rao Appana 
3255fde57a7cSKedareswara rao Appana 	dma_async_device_unregister(&xdev->common);
3256fde57a7cSKedareswara rao Appana 
325714ccf0aaSRadhey Shyam Pandey 	for (i = 0; i < xdev->dma_config->max_channels; i++)
3258fde57a7cSKedareswara rao Appana 		if (xdev->chan[i])
3259fde57a7cSKedareswara rao Appana 			xilinx_dma_chan_remove(xdev->chan[i]);
3260fde57a7cSKedareswara rao Appana 
3261fde57a7cSKedareswara rao Appana 	xdma_disable_allclks(xdev);
3262fde57a7cSKedareswara rao Appana 
3263fde57a7cSKedareswara rao Appana 	return 0;
3264fde57a7cSKedareswara rao Appana }
3265fde57a7cSKedareswara rao Appana 
3266fde57a7cSKedareswara rao Appana static struct platform_driver xilinx_vdma_driver = {
3267fde57a7cSKedareswara rao Appana 	.driver = {
3268fde57a7cSKedareswara rao Appana 		.name = "xilinx-vdma",
3269fde57a7cSKedareswara rao Appana 		.of_match_table = xilinx_dma_of_ids,
3270fde57a7cSKedareswara rao Appana 	},
3271fde57a7cSKedareswara rao Appana 	.probe = xilinx_dma_probe,
3272fde57a7cSKedareswara rao Appana 	.remove = xilinx_dma_remove,
3273fde57a7cSKedareswara rao Appana };
3274fde57a7cSKedareswara rao Appana 
3275fde57a7cSKedareswara rao Appana module_platform_driver(xilinx_vdma_driver);
3276fde57a7cSKedareswara rao Appana 
3277fde57a7cSKedareswara rao Appana MODULE_AUTHOR("Xilinx, Inc.");
3278fde57a7cSKedareswara rao Appana MODULE_DESCRIPTION("Xilinx VDMA driver");
3279fde57a7cSKedareswara rao Appana MODULE_LICENSE("GPL v2");
3280