xref: /openbmc/linux/drivers/dma/txx9dmac.c (revision cbecf716ca618fd44feda6bd9a64a8179d031fc5)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2ea76f0b3SAtsushi Nemoto /*
3ea76f0b3SAtsushi Nemoto  * Driver for the TXx9 SoC DMA Controller
4ea76f0b3SAtsushi Nemoto  *
5ea76f0b3SAtsushi Nemoto  * Copyright (C) 2009 Atsushi Nemoto
6ea76f0b3SAtsushi Nemoto  */
7ea76f0b3SAtsushi Nemoto #include <linux/dma-mapping.h>
8ea76f0b3SAtsushi Nemoto #include <linux/init.h>
9ea76f0b3SAtsushi Nemoto #include <linux/interrupt.h>
10ea76f0b3SAtsushi Nemoto #include <linux/io.h>
11ea76f0b3SAtsushi Nemoto #include <linux/module.h>
12ea76f0b3SAtsushi Nemoto #include <linux/platform_device.h>
13ea76f0b3SAtsushi Nemoto #include <linux/slab.h>
14ea76f0b3SAtsushi Nemoto #include <linux/scatterlist.h>
15d2ebfb33SRussell King - ARM Linux 
16d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
17ea76f0b3SAtsushi Nemoto #include "txx9dmac.h"
18ea76f0b3SAtsushi Nemoto 
to_txx9dmac_chan(struct dma_chan * chan)19ea76f0b3SAtsushi Nemoto static struct txx9dmac_chan *to_txx9dmac_chan(struct dma_chan *chan)
20ea76f0b3SAtsushi Nemoto {
21ea76f0b3SAtsushi Nemoto 	return container_of(chan, struct txx9dmac_chan, chan);
22ea76f0b3SAtsushi Nemoto }
23ea76f0b3SAtsushi Nemoto 
__dma_regs(const struct txx9dmac_chan * dc)24ea76f0b3SAtsushi Nemoto static struct txx9dmac_cregs __iomem *__dma_regs(const struct txx9dmac_chan *dc)
25ea76f0b3SAtsushi Nemoto {
26ea76f0b3SAtsushi Nemoto 	return dc->ch_regs;
27ea76f0b3SAtsushi Nemoto }
28ea76f0b3SAtsushi Nemoto 
__dma_regs32(const struct txx9dmac_chan * dc)29ea76f0b3SAtsushi Nemoto static struct txx9dmac_cregs32 __iomem *__dma_regs32(
30ea76f0b3SAtsushi Nemoto 	const struct txx9dmac_chan *dc)
31ea76f0b3SAtsushi Nemoto {
32ea76f0b3SAtsushi Nemoto 	return dc->ch_regs;
33ea76f0b3SAtsushi Nemoto }
34ea76f0b3SAtsushi Nemoto 
35ea76f0b3SAtsushi Nemoto #define channel64_readq(dc, name) \
36ea76f0b3SAtsushi Nemoto 	__raw_readq(&(__dma_regs(dc)->name))
37ea76f0b3SAtsushi Nemoto #define channel64_writeq(dc, name, val) \
38ea76f0b3SAtsushi Nemoto 	__raw_writeq((val), &(__dma_regs(dc)->name))
39ea76f0b3SAtsushi Nemoto #define channel64_readl(dc, name) \
40ea76f0b3SAtsushi Nemoto 	__raw_readl(&(__dma_regs(dc)->name))
41ea76f0b3SAtsushi Nemoto #define channel64_writel(dc, name, val) \
42ea76f0b3SAtsushi Nemoto 	__raw_writel((val), &(__dma_regs(dc)->name))
43ea76f0b3SAtsushi Nemoto 
44ea76f0b3SAtsushi Nemoto #define channel32_readl(dc, name) \
45ea76f0b3SAtsushi Nemoto 	__raw_readl(&(__dma_regs32(dc)->name))
46ea76f0b3SAtsushi Nemoto #define channel32_writel(dc, name, val) \
47ea76f0b3SAtsushi Nemoto 	__raw_writel((val), &(__dma_regs32(dc)->name))
48ea76f0b3SAtsushi Nemoto 
49ea76f0b3SAtsushi Nemoto #define channel_readq(dc, name) channel64_readq(dc, name)
50ea76f0b3SAtsushi Nemoto #define channel_writeq(dc, name, val) channel64_writeq(dc, name, val)
51ea76f0b3SAtsushi Nemoto #define channel_readl(dc, name) \
52ea76f0b3SAtsushi Nemoto 	(is_dmac64(dc) ? \
53ea76f0b3SAtsushi Nemoto 	 channel64_readl(dc, name) : channel32_readl(dc, name))
54ea76f0b3SAtsushi Nemoto #define channel_writel(dc, name, val) \
55ea76f0b3SAtsushi Nemoto 	(is_dmac64(dc) ? \
56ea76f0b3SAtsushi Nemoto 	 channel64_writel(dc, name, val) : channel32_writel(dc, name, val))
57ea76f0b3SAtsushi Nemoto 
channel64_read_CHAR(const struct txx9dmac_chan * dc)58ea76f0b3SAtsushi Nemoto static dma_addr_t channel64_read_CHAR(const struct txx9dmac_chan *dc)
59ea76f0b3SAtsushi Nemoto {
60ea76f0b3SAtsushi Nemoto 	if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
61ea76f0b3SAtsushi Nemoto 		return channel64_readq(dc, CHAR);
62ea76f0b3SAtsushi Nemoto 	else
63ea76f0b3SAtsushi Nemoto 		return channel64_readl(dc, CHAR);
64ea76f0b3SAtsushi Nemoto }
65ea76f0b3SAtsushi Nemoto 
channel64_write_CHAR(const struct txx9dmac_chan * dc,dma_addr_t val)66ea76f0b3SAtsushi Nemoto static void channel64_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
67ea76f0b3SAtsushi Nemoto {
68ea76f0b3SAtsushi Nemoto 	if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
69ea76f0b3SAtsushi Nemoto 		channel64_writeq(dc, CHAR, val);
70ea76f0b3SAtsushi Nemoto 	else
71ea76f0b3SAtsushi Nemoto 		channel64_writel(dc, CHAR, val);
72ea76f0b3SAtsushi Nemoto }
73ea76f0b3SAtsushi Nemoto 
channel64_clear_CHAR(const struct txx9dmac_chan * dc)74ea76f0b3SAtsushi Nemoto static void channel64_clear_CHAR(const struct txx9dmac_chan *dc)
75ea76f0b3SAtsushi Nemoto {
7634adb28dSRalf Baechle #if defined(CONFIG_32BIT) && !defined(CONFIG_PHYS_ADDR_T_64BIT)
77ea76f0b3SAtsushi Nemoto 	channel64_writel(dc, CHAR, 0);
78ea76f0b3SAtsushi Nemoto 	channel64_writel(dc, __pad_CHAR, 0);
79ea76f0b3SAtsushi Nemoto #else
80ea76f0b3SAtsushi Nemoto 	channel64_writeq(dc, CHAR, 0);
81ea76f0b3SAtsushi Nemoto #endif
82ea76f0b3SAtsushi Nemoto }
83ea76f0b3SAtsushi Nemoto 
channel_read_CHAR(const struct txx9dmac_chan * dc)84ea76f0b3SAtsushi Nemoto static dma_addr_t channel_read_CHAR(const struct txx9dmac_chan *dc)
85ea76f0b3SAtsushi Nemoto {
86ea76f0b3SAtsushi Nemoto 	if (is_dmac64(dc))
87ea76f0b3SAtsushi Nemoto 		return channel64_read_CHAR(dc);
88ea76f0b3SAtsushi Nemoto 	else
89ea76f0b3SAtsushi Nemoto 		return channel32_readl(dc, CHAR);
90ea76f0b3SAtsushi Nemoto }
91ea76f0b3SAtsushi Nemoto 
channel_write_CHAR(const struct txx9dmac_chan * dc,dma_addr_t val)92ea76f0b3SAtsushi Nemoto static void channel_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
93ea76f0b3SAtsushi Nemoto {
94ea76f0b3SAtsushi Nemoto 	if (is_dmac64(dc))
95ea76f0b3SAtsushi Nemoto 		channel64_write_CHAR(dc, val);
96ea76f0b3SAtsushi Nemoto 	else
97ea76f0b3SAtsushi Nemoto 		channel32_writel(dc, CHAR, val);
98ea76f0b3SAtsushi Nemoto }
99ea76f0b3SAtsushi Nemoto 
__txx9dmac_regs(const struct txx9dmac_dev * ddev)100ea76f0b3SAtsushi Nemoto static struct txx9dmac_regs __iomem *__txx9dmac_regs(
101ea76f0b3SAtsushi Nemoto 	const struct txx9dmac_dev *ddev)
102ea76f0b3SAtsushi Nemoto {
103ea76f0b3SAtsushi Nemoto 	return ddev->regs;
104ea76f0b3SAtsushi Nemoto }
105ea76f0b3SAtsushi Nemoto 
__txx9dmac_regs32(const struct txx9dmac_dev * ddev)106ea76f0b3SAtsushi Nemoto static struct txx9dmac_regs32 __iomem *__txx9dmac_regs32(
107ea76f0b3SAtsushi Nemoto 	const struct txx9dmac_dev *ddev)
108ea76f0b3SAtsushi Nemoto {
109ea76f0b3SAtsushi Nemoto 	return ddev->regs;
110ea76f0b3SAtsushi Nemoto }
111ea76f0b3SAtsushi Nemoto 
112ea76f0b3SAtsushi Nemoto #define dma64_readl(ddev, name) \
113ea76f0b3SAtsushi Nemoto 	__raw_readl(&(__txx9dmac_regs(ddev)->name))
114ea76f0b3SAtsushi Nemoto #define dma64_writel(ddev, name, val) \
115ea76f0b3SAtsushi Nemoto 	__raw_writel((val), &(__txx9dmac_regs(ddev)->name))
116ea76f0b3SAtsushi Nemoto 
117ea76f0b3SAtsushi Nemoto #define dma32_readl(ddev, name) \
118ea76f0b3SAtsushi Nemoto 	__raw_readl(&(__txx9dmac_regs32(ddev)->name))
119ea76f0b3SAtsushi Nemoto #define dma32_writel(ddev, name, val) \
120ea76f0b3SAtsushi Nemoto 	__raw_writel((val), &(__txx9dmac_regs32(ddev)->name))
121ea76f0b3SAtsushi Nemoto 
122ea76f0b3SAtsushi Nemoto #define dma_readl(ddev, name) \
123ea76f0b3SAtsushi Nemoto 	(__is_dmac64(ddev) ? \
124ea76f0b3SAtsushi Nemoto 	dma64_readl(ddev, name) : dma32_readl(ddev, name))
125ea76f0b3SAtsushi Nemoto #define dma_writel(ddev, name, val) \
126ea76f0b3SAtsushi Nemoto 	(__is_dmac64(ddev) ? \
127ea76f0b3SAtsushi Nemoto 	dma64_writel(ddev, name, val) : dma32_writel(ddev, name, val))
128ea76f0b3SAtsushi Nemoto 
chan2dev(struct dma_chan * chan)129ea76f0b3SAtsushi Nemoto static struct device *chan2dev(struct dma_chan *chan)
130ea76f0b3SAtsushi Nemoto {
131ea76f0b3SAtsushi Nemoto 	return &chan->dev->device;
132ea76f0b3SAtsushi Nemoto }
chan2parent(struct dma_chan * chan)133ea76f0b3SAtsushi Nemoto static struct device *chan2parent(struct dma_chan *chan)
134ea76f0b3SAtsushi Nemoto {
135ea76f0b3SAtsushi Nemoto 	return chan->dev->device.parent;
136ea76f0b3SAtsushi Nemoto }
137ea76f0b3SAtsushi Nemoto 
138ea76f0b3SAtsushi Nemoto static struct txx9dmac_desc *
txd_to_txx9dmac_desc(struct dma_async_tx_descriptor * txd)139ea76f0b3SAtsushi Nemoto txd_to_txx9dmac_desc(struct dma_async_tx_descriptor *txd)
140ea76f0b3SAtsushi Nemoto {
141ea76f0b3SAtsushi Nemoto 	return container_of(txd, struct txx9dmac_desc, txd);
142ea76f0b3SAtsushi Nemoto }
143ea76f0b3SAtsushi Nemoto 
desc_read_CHAR(const struct txx9dmac_chan * dc,const struct txx9dmac_desc * desc)144ea76f0b3SAtsushi Nemoto static dma_addr_t desc_read_CHAR(const struct txx9dmac_chan *dc,
145ea76f0b3SAtsushi Nemoto 				 const struct txx9dmac_desc *desc)
146ea76f0b3SAtsushi Nemoto {
147ea76f0b3SAtsushi Nemoto 	return is_dmac64(dc) ? desc->hwdesc.CHAR : desc->hwdesc32.CHAR;
148ea76f0b3SAtsushi Nemoto }
149ea76f0b3SAtsushi Nemoto 
desc_write_CHAR(const struct txx9dmac_chan * dc,struct txx9dmac_desc * desc,dma_addr_t val)150ea76f0b3SAtsushi Nemoto static void desc_write_CHAR(const struct txx9dmac_chan *dc,
151ea76f0b3SAtsushi Nemoto 			    struct txx9dmac_desc *desc, dma_addr_t val)
152ea76f0b3SAtsushi Nemoto {
153ea76f0b3SAtsushi Nemoto 	if (is_dmac64(dc))
154ea76f0b3SAtsushi Nemoto 		desc->hwdesc.CHAR = val;
155ea76f0b3SAtsushi Nemoto 	else
156ea76f0b3SAtsushi Nemoto 		desc->hwdesc32.CHAR = val;
157ea76f0b3SAtsushi Nemoto }
158ea76f0b3SAtsushi Nemoto 
159ea76f0b3SAtsushi Nemoto #define TXX9_DMA_MAX_COUNT	0x04000000
160ea76f0b3SAtsushi Nemoto 
161ea76f0b3SAtsushi Nemoto #define TXX9_DMA_INITIAL_DESC_COUNT	64
162ea76f0b3SAtsushi Nemoto 
txx9dmac_first_active(struct txx9dmac_chan * dc)163ea76f0b3SAtsushi Nemoto static struct txx9dmac_desc *txx9dmac_first_active(struct txx9dmac_chan *dc)
164ea76f0b3SAtsushi Nemoto {
165ea76f0b3SAtsushi Nemoto 	return list_entry(dc->active_list.next,
166ea76f0b3SAtsushi Nemoto 			  struct txx9dmac_desc, desc_node);
167ea76f0b3SAtsushi Nemoto }
168ea76f0b3SAtsushi Nemoto 
txx9dmac_last_active(struct txx9dmac_chan * dc)169ea76f0b3SAtsushi Nemoto static struct txx9dmac_desc *txx9dmac_last_active(struct txx9dmac_chan *dc)
170ea76f0b3SAtsushi Nemoto {
171ea76f0b3SAtsushi Nemoto 	return list_entry(dc->active_list.prev,
172ea76f0b3SAtsushi Nemoto 			  struct txx9dmac_desc, desc_node);
173ea76f0b3SAtsushi Nemoto }
174ea76f0b3SAtsushi Nemoto 
txx9dmac_first_queued(struct txx9dmac_chan * dc)175ea76f0b3SAtsushi Nemoto static struct txx9dmac_desc *txx9dmac_first_queued(struct txx9dmac_chan *dc)
176ea76f0b3SAtsushi Nemoto {
177ea76f0b3SAtsushi Nemoto 	return list_entry(dc->queue.next, struct txx9dmac_desc, desc_node);
178ea76f0b3SAtsushi Nemoto }
179ea76f0b3SAtsushi Nemoto 
txx9dmac_last_child(struct txx9dmac_desc * desc)180ea76f0b3SAtsushi Nemoto static struct txx9dmac_desc *txx9dmac_last_child(struct txx9dmac_desc *desc)
181ea76f0b3SAtsushi Nemoto {
1821979b186SDan Williams 	if (!list_empty(&desc->tx_list))
1831979b186SDan Williams 		desc = list_entry(desc->tx_list.prev, typeof(*desc), desc_node);
184ea76f0b3SAtsushi Nemoto 	return desc;
185ea76f0b3SAtsushi Nemoto }
186ea76f0b3SAtsushi Nemoto 
187ea76f0b3SAtsushi Nemoto static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx);
188ea76f0b3SAtsushi Nemoto 
txx9dmac_desc_alloc(struct txx9dmac_chan * dc,gfp_t flags)189ea76f0b3SAtsushi Nemoto static struct txx9dmac_desc *txx9dmac_desc_alloc(struct txx9dmac_chan *dc,
190ea76f0b3SAtsushi Nemoto 						 gfp_t flags)
191ea76f0b3SAtsushi Nemoto {
192ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = dc->ddev;
193ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc;
194ea76f0b3SAtsushi Nemoto 
195ea76f0b3SAtsushi Nemoto 	desc = kzalloc(sizeof(*desc), flags);
196ea76f0b3SAtsushi Nemoto 	if (!desc)
197ea76f0b3SAtsushi Nemoto 		return NULL;
1981979b186SDan Williams 	INIT_LIST_HEAD(&desc->tx_list);
199ea76f0b3SAtsushi Nemoto 	dma_async_tx_descriptor_init(&desc->txd, &dc->chan);
200ea76f0b3SAtsushi Nemoto 	desc->txd.tx_submit = txx9dmac_tx_submit;
201ea76f0b3SAtsushi Nemoto 	/* txd.flags will be overwritten in prep funcs */
202ea76f0b3SAtsushi Nemoto 	desc->txd.flags = DMA_CTRL_ACK;
203ea76f0b3SAtsushi Nemoto 	desc->txd.phys = dma_map_single(chan2parent(&dc->chan), &desc->hwdesc,
204ea76f0b3SAtsushi Nemoto 					ddev->descsize, DMA_TO_DEVICE);
205ea76f0b3SAtsushi Nemoto 	return desc;
206ea76f0b3SAtsushi Nemoto }
207ea76f0b3SAtsushi Nemoto 
txx9dmac_desc_get(struct txx9dmac_chan * dc)208ea76f0b3SAtsushi Nemoto static struct txx9dmac_desc *txx9dmac_desc_get(struct txx9dmac_chan *dc)
209ea76f0b3SAtsushi Nemoto {
210ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc, *_desc;
211ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *ret = NULL;
212ea76f0b3SAtsushi Nemoto 	unsigned int i = 0;
213ea76f0b3SAtsushi Nemoto 
214ea76f0b3SAtsushi Nemoto 	spin_lock_bh(&dc->lock);
215ea76f0b3SAtsushi Nemoto 	list_for_each_entry_safe(desc, _desc, &dc->free_list, desc_node) {
216ea76f0b3SAtsushi Nemoto 		if (async_tx_test_ack(&desc->txd)) {
217ea76f0b3SAtsushi Nemoto 			list_del(&desc->desc_node);
218ea76f0b3SAtsushi Nemoto 			ret = desc;
219ea76f0b3SAtsushi Nemoto 			break;
220ea76f0b3SAtsushi Nemoto 		}
221ea76f0b3SAtsushi Nemoto 		dev_dbg(chan2dev(&dc->chan), "desc %p not ACKed\n", desc);
222ea76f0b3SAtsushi Nemoto 		i++;
223ea76f0b3SAtsushi Nemoto 	}
224ea76f0b3SAtsushi Nemoto 	spin_unlock_bh(&dc->lock);
225ea76f0b3SAtsushi Nemoto 
226ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(&dc->chan), "scanned %u descriptors on freelist\n",
227ea76f0b3SAtsushi Nemoto 		 i);
228ea76f0b3SAtsushi Nemoto 	if (!ret) {
229ea76f0b3SAtsushi Nemoto 		ret = txx9dmac_desc_alloc(dc, GFP_ATOMIC);
230ea76f0b3SAtsushi Nemoto 		if (ret) {
231ea76f0b3SAtsushi Nemoto 			spin_lock_bh(&dc->lock);
232ea76f0b3SAtsushi Nemoto 			dc->descs_allocated++;
233ea76f0b3SAtsushi Nemoto 			spin_unlock_bh(&dc->lock);
234ea76f0b3SAtsushi Nemoto 		} else
235ea76f0b3SAtsushi Nemoto 			dev_err(chan2dev(&dc->chan),
236ea76f0b3SAtsushi Nemoto 				"not enough descriptors available\n");
237ea76f0b3SAtsushi Nemoto 	}
238ea76f0b3SAtsushi Nemoto 	return ret;
239ea76f0b3SAtsushi Nemoto }
240ea76f0b3SAtsushi Nemoto 
txx9dmac_sync_desc_for_cpu(struct txx9dmac_chan * dc,struct txx9dmac_desc * desc)241ea76f0b3SAtsushi Nemoto static void txx9dmac_sync_desc_for_cpu(struct txx9dmac_chan *dc,
242ea76f0b3SAtsushi Nemoto 				       struct txx9dmac_desc *desc)
243ea76f0b3SAtsushi Nemoto {
244ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = dc->ddev;
245ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *child;
246ea76f0b3SAtsushi Nemoto 
2471979b186SDan Williams 	list_for_each_entry(child, &desc->tx_list, desc_node)
248ea76f0b3SAtsushi Nemoto 		dma_sync_single_for_cpu(chan2parent(&dc->chan),
249ea76f0b3SAtsushi Nemoto 				child->txd.phys, ddev->descsize,
250ea76f0b3SAtsushi Nemoto 				DMA_TO_DEVICE);
251ea76f0b3SAtsushi Nemoto 	dma_sync_single_for_cpu(chan2parent(&dc->chan),
252ea76f0b3SAtsushi Nemoto 			desc->txd.phys, ddev->descsize,
253ea76f0b3SAtsushi Nemoto 			DMA_TO_DEVICE);
254ea76f0b3SAtsushi Nemoto }
255ea76f0b3SAtsushi Nemoto 
256ea76f0b3SAtsushi Nemoto /*
257ea76f0b3SAtsushi Nemoto  * Move a descriptor, including any children, to the free list.
258ea76f0b3SAtsushi Nemoto  * `desc' must not be on any lists.
259ea76f0b3SAtsushi Nemoto  */
txx9dmac_desc_put(struct txx9dmac_chan * dc,struct txx9dmac_desc * desc)260ea76f0b3SAtsushi Nemoto static void txx9dmac_desc_put(struct txx9dmac_chan *dc,
261ea76f0b3SAtsushi Nemoto 			      struct txx9dmac_desc *desc)
262ea76f0b3SAtsushi Nemoto {
263ea76f0b3SAtsushi Nemoto 	if (desc) {
264ea76f0b3SAtsushi Nemoto 		struct txx9dmac_desc *child;
265ea76f0b3SAtsushi Nemoto 
266ea76f0b3SAtsushi Nemoto 		txx9dmac_sync_desc_for_cpu(dc, desc);
267ea76f0b3SAtsushi Nemoto 
268ea76f0b3SAtsushi Nemoto 		spin_lock_bh(&dc->lock);
2691979b186SDan Williams 		list_for_each_entry(child, &desc->tx_list, desc_node)
270ea76f0b3SAtsushi Nemoto 			dev_vdbg(chan2dev(&dc->chan),
271ea76f0b3SAtsushi Nemoto 				 "moving child desc %p to freelist\n",
272ea76f0b3SAtsushi Nemoto 				 child);
2731979b186SDan Williams 		list_splice_init(&desc->tx_list, &dc->free_list);
274ea76f0b3SAtsushi Nemoto 		dev_vdbg(chan2dev(&dc->chan), "moving desc %p to freelist\n",
275ea76f0b3SAtsushi Nemoto 			 desc);
276ea76f0b3SAtsushi Nemoto 		list_add(&desc->desc_node, &dc->free_list);
277ea76f0b3SAtsushi Nemoto 		spin_unlock_bh(&dc->lock);
278ea76f0b3SAtsushi Nemoto 	}
279ea76f0b3SAtsushi Nemoto }
280ea76f0b3SAtsushi Nemoto 
281ea76f0b3SAtsushi Nemoto /*----------------------------------------------------------------------*/
282ea76f0b3SAtsushi Nemoto 
txx9dmac_dump_regs(struct txx9dmac_chan * dc)283ea76f0b3SAtsushi Nemoto static void txx9dmac_dump_regs(struct txx9dmac_chan *dc)
284ea76f0b3SAtsushi Nemoto {
285ea76f0b3SAtsushi Nemoto 	if (is_dmac64(dc))
286ea76f0b3SAtsushi Nemoto 		dev_err(chan2dev(&dc->chan),
287ea76f0b3SAtsushi Nemoto 			"  CHAR: %#llx SAR: %#llx DAR: %#llx CNTR: %#x"
288ea76f0b3SAtsushi Nemoto 			" SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
289ea76f0b3SAtsushi Nemoto 			(u64)channel64_read_CHAR(dc),
290ea76f0b3SAtsushi Nemoto 			channel64_readq(dc, SAR),
291ea76f0b3SAtsushi Nemoto 			channel64_readq(dc, DAR),
292ea76f0b3SAtsushi Nemoto 			channel64_readl(dc, CNTR),
293ea76f0b3SAtsushi Nemoto 			channel64_readl(dc, SAIR),
294ea76f0b3SAtsushi Nemoto 			channel64_readl(dc, DAIR),
295ea76f0b3SAtsushi Nemoto 			channel64_readl(dc, CCR),
296ea76f0b3SAtsushi Nemoto 			channel64_readl(dc, CSR));
297ea76f0b3SAtsushi Nemoto 	else
298ea76f0b3SAtsushi Nemoto 		dev_err(chan2dev(&dc->chan),
299ea76f0b3SAtsushi Nemoto 			"  CHAR: %#x SAR: %#x DAR: %#x CNTR: %#x"
300ea76f0b3SAtsushi Nemoto 			" SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
301ea76f0b3SAtsushi Nemoto 			channel32_readl(dc, CHAR),
302ea76f0b3SAtsushi Nemoto 			channel32_readl(dc, SAR),
303ea76f0b3SAtsushi Nemoto 			channel32_readl(dc, DAR),
304ea76f0b3SAtsushi Nemoto 			channel32_readl(dc, CNTR),
305ea76f0b3SAtsushi Nemoto 			channel32_readl(dc, SAIR),
306ea76f0b3SAtsushi Nemoto 			channel32_readl(dc, DAIR),
307ea76f0b3SAtsushi Nemoto 			channel32_readl(dc, CCR),
308ea76f0b3SAtsushi Nemoto 			channel32_readl(dc, CSR));
309ea76f0b3SAtsushi Nemoto }
310ea76f0b3SAtsushi Nemoto 
txx9dmac_reset_chan(struct txx9dmac_chan * dc)311ea76f0b3SAtsushi Nemoto static void txx9dmac_reset_chan(struct txx9dmac_chan *dc)
312ea76f0b3SAtsushi Nemoto {
313ea76f0b3SAtsushi Nemoto 	channel_writel(dc, CCR, TXX9_DMA_CCR_CHRST);
314ea76f0b3SAtsushi Nemoto 	if (is_dmac64(dc)) {
315ea76f0b3SAtsushi Nemoto 		channel64_clear_CHAR(dc);
316ea76f0b3SAtsushi Nemoto 		channel_writeq(dc, SAR, 0);
317ea76f0b3SAtsushi Nemoto 		channel_writeq(dc, DAR, 0);
318ea76f0b3SAtsushi Nemoto 	} else {
319ea76f0b3SAtsushi Nemoto 		channel_writel(dc, CHAR, 0);
320ea76f0b3SAtsushi Nemoto 		channel_writel(dc, SAR, 0);
321ea76f0b3SAtsushi Nemoto 		channel_writel(dc, DAR, 0);
322ea76f0b3SAtsushi Nemoto 	}
323ea76f0b3SAtsushi Nemoto 	channel_writel(dc, CNTR, 0);
324ea76f0b3SAtsushi Nemoto 	channel_writel(dc, SAIR, 0);
325ea76f0b3SAtsushi Nemoto 	channel_writel(dc, DAIR, 0);
326ea76f0b3SAtsushi Nemoto 	channel_writel(dc, CCR, 0);
327ea76f0b3SAtsushi Nemoto }
328ea76f0b3SAtsushi Nemoto 
329ea76f0b3SAtsushi Nemoto /* Called with dc->lock held and bh disabled */
txx9dmac_dostart(struct txx9dmac_chan * dc,struct txx9dmac_desc * first)330ea76f0b3SAtsushi Nemoto static void txx9dmac_dostart(struct txx9dmac_chan *dc,
331ea76f0b3SAtsushi Nemoto 			     struct txx9dmac_desc *first)
332ea76f0b3SAtsushi Nemoto {
333ea76f0b3SAtsushi Nemoto 	struct txx9dmac_slave *ds = dc->chan.private;
334ea76f0b3SAtsushi Nemoto 	u32 sai, dai;
335ea76f0b3SAtsushi Nemoto 
336ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(&dc->chan), "dostart %u %p\n",
337ea76f0b3SAtsushi Nemoto 		 first->txd.cookie, first);
338ea76f0b3SAtsushi Nemoto 	/* ASSERT:  channel is idle */
339ea76f0b3SAtsushi Nemoto 	if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
340ea76f0b3SAtsushi Nemoto 		dev_err(chan2dev(&dc->chan),
341ea76f0b3SAtsushi Nemoto 			"BUG: Attempted to start non-idle channel\n");
342ea76f0b3SAtsushi Nemoto 		txx9dmac_dump_regs(dc);
343ea76f0b3SAtsushi Nemoto 		/* The tasklet will hopefully advance the queue... */
344ea76f0b3SAtsushi Nemoto 		return;
345ea76f0b3SAtsushi Nemoto 	}
346ea76f0b3SAtsushi Nemoto 
347ea76f0b3SAtsushi Nemoto 	if (is_dmac64(dc)) {
348ea76f0b3SAtsushi Nemoto 		channel64_writel(dc, CNTR, 0);
349ea76f0b3SAtsushi Nemoto 		channel64_writel(dc, CSR, 0xffffffff);
350ea76f0b3SAtsushi Nemoto 		if (ds) {
351ea76f0b3SAtsushi Nemoto 			if (ds->tx_reg) {
352ea76f0b3SAtsushi Nemoto 				sai = ds->reg_width;
353ea76f0b3SAtsushi Nemoto 				dai = 0;
354ea76f0b3SAtsushi Nemoto 			} else {
355ea76f0b3SAtsushi Nemoto 				sai = 0;
356ea76f0b3SAtsushi Nemoto 				dai = ds->reg_width;
357ea76f0b3SAtsushi Nemoto 			}
358ea76f0b3SAtsushi Nemoto 		} else {
359ea76f0b3SAtsushi Nemoto 			sai = 8;
360ea76f0b3SAtsushi Nemoto 			dai = 8;
361ea76f0b3SAtsushi Nemoto 		}
362ea76f0b3SAtsushi Nemoto 		channel64_writel(dc, SAIR, sai);
363ea76f0b3SAtsushi Nemoto 		channel64_writel(dc, DAIR, dai);
364ea76f0b3SAtsushi Nemoto 		/* All 64-bit DMAC supports SMPCHN */
365ea76f0b3SAtsushi Nemoto 		channel64_writel(dc, CCR, dc->ccr);
366ea76f0b3SAtsushi Nemoto 		/* Writing a non zero value to CHAR will assert XFACT */
367ea76f0b3SAtsushi Nemoto 		channel64_write_CHAR(dc, first->txd.phys);
368ea76f0b3SAtsushi Nemoto 	} else {
369ea76f0b3SAtsushi Nemoto 		channel32_writel(dc, CNTR, 0);
370ea76f0b3SAtsushi Nemoto 		channel32_writel(dc, CSR, 0xffffffff);
371ea76f0b3SAtsushi Nemoto 		if (ds) {
372ea76f0b3SAtsushi Nemoto 			if (ds->tx_reg) {
373ea76f0b3SAtsushi Nemoto 				sai = ds->reg_width;
374ea76f0b3SAtsushi Nemoto 				dai = 0;
375ea76f0b3SAtsushi Nemoto 			} else {
376ea76f0b3SAtsushi Nemoto 				sai = 0;
377ea76f0b3SAtsushi Nemoto 				dai = ds->reg_width;
378ea76f0b3SAtsushi Nemoto 			}
379ea76f0b3SAtsushi Nemoto 		} else {
380ea76f0b3SAtsushi Nemoto 			sai = 4;
381ea76f0b3SAtsushi Nemoto 			dai = 4;
382ea76f0b3SAtsushi Nemoto 		}
383ea76f0b3SAtsushi Nemoto 		channel32_writel(dc, SAIR, sai);
384ea76f0b3SAtsushi Nemoto 		channel32_writel(dc, DAIR, dai);
385ea76f0b3SAtsushi Nemoto 		if (txx9_dma_have_SMPCHN()) {
386ea76f0b3SAtsushi Nemoto 			channel32_writel(dc, CCR, dc->ccr);
387ea76f0b3SAtsushi Nemoto 			/* Writing a non zero value to CHAR will assert XFACT */
388ea76f0b3SAtsushi Nemoto 			channel32_writel(dc, CHAR, first->txd.phys);
389ea76f0b3SAtsushi Nemoto 		} else {
390ea76f0b3SAtsushi Nemoto 			channel32_writel(dc, CHAR, first->txd.phys);
391ea76f0b3SAtsushi Nemoto 			channel32_writel(dc, CCR, dc->ccr);
392ea76f0b3SAtsushi Nemoto 		}
393ea76f0b3SAtsushi Nemoto 	}
394ea76f0b3SAtsushi Nemoto }
395ea76f0b3SAtsushi Nemoto 
396ea76f0b3SAtsushi Nemoto /*----------------------------------------------------------------------*/
397ea76f0b3SAtsushi Nemoto 
398ea76f0b3SAtsushi Nemoto static void
txx9dmac_descriptor_complete(struct txx9dmac_chan * dc,struct txx9dmac_desc * desc)399ea76f0b3SAtsushi Nemoto txx9dmac_descriptor_complete(struct txx9dmac_chan *dc,
400ea76f0b3SAtsushi Nemoto 			     struct txx9dmac_desc *desc)
401ea76f0b3SAtsushi Nemoto {
402d254c8d0SDave Jiang 	struct dmaengine_desc_callback cb;
403ea76f0b3SAtsushi Nemoto 	struct dma_async_tx_descriptor *txd = &desc->txd;
404ea76f0b3SAtsushi Nemoto 
405ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(&dc->chan), "descriptor %u %p complete\n",
406ea76f0b3SAtsushi Nemoto 		 txd->cookie, desc);
407ea76f0b3SAtsushi Nemoto 
408f7fbce07SRussell King - ARM Linux 	dma_cookie_complete(txd);
409d254c8d0SDave Jiang 	dmaengine_desc_get_callback(txd, &cb);
410ea76f0b3SAtsushi Nemoto 
411ea76f0b3SAtsushi Nemoto 	txx9dmac_sync_desc_for_cpu(dc, desc);
4121979b186SDan Williams 	list_splice_init(&desc->tx_list, &dc->free_list);
413ea76f0b3SAtsushi Nemoto 	list_move(&desc->desc_node, &dc->free_list);
414ea76f0b3SAtsushi Nemoto 
415d38a8c62SDan Williams 	dma_descriptor_unmap(txd);
416ea76f0b3SAtsushi Nemoto 	/*
417ea76f0b3SAtsushi Nemoto 	 * The API requires that no submissions are done from a
418ea76f0b3SAtsushi Nemoto 	 * callback, so we don't need to drop the lock here
419ea76f0b3SAtsushi Nemoto 	 */
420d254c8d0SDave Jiang 	dmaengine_desc_callback_invoke(&cb, NULL);
421ea76f0b3SAtsushi Nemoto 	dma_run_dependencies(txd);
422ea76f0b3SAtsushi Nemoto }
423ea76f0b3SAtsushi Nemoto 
txx9dmac_dequeue(struct txx9dmac_chan * dc,struct list_head * list)424ea76f0b3SAtsushi Nemoto static void txx9dmac_dequeue(struct txx9dmac_chan *dc, struct list_head *list)
425ea76f0b3SAtsushi Nemoto {
426ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = dc->ddev;
427ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc;
428ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *prev = NULL;
429ea76f0b3SAtsushi Nemoto 
430ea76f0b3SAtsushi Nemoto 	BUG_ON(!list_empty(list));
431ea76f0b3SAtsushi Nemoto 	do {
432ea76f0b3SAtsushi Nemoto 		desc = txx9dmac_first_queued(dc);
433ea76f0b3SAtsushi Nemoto 		if (prev) {
434ea76f0b3SAtsushi Nemoto 			desc_write_CHAR(dc, prev, desc->txd.phys);
435ea76f0b3SAtsushi Nemoto 			dma_sync_single_for_device(chan2parent(&dc->chan),
436ea76f0b3SAtsushi Nemoto 				prev->txd.phys, ddev->descsize,
437ea76f0b3SAtsushi Nemoto 				DMA_TO_DEVICE);
438ea76f0b3SAtsushi Nemoto 		}
439ea76f0b3SAtsushi Nemoto 		prev = txx9dmac_last_child(desc);
440ea76f0b3SAtsushi Nemoto 		list_move_tail(&desc->desc_node, list);
441ea76f0b3SAtsushi Nemoto 		/* Make chain-completion interrupt happen */
442ea76f0b3SAtsushi Nemoto 		if ((desc->txd.flags & DMA_PREP_INTERRUPT) &&
443ea76f0b3SAtsushi Nemoto 		    !txx9dmac_chan_INTENT(dc))
444ea76f0b3SAtsushi Nemoto 			break;
445ea76f0b3SAtsushi Nemoto 	} while (!list_empty(&dc->queue));
446ea76f0b3SAtsushi Nemoto }
447ea76f0b3SAtsushi Nemoto 
txx9dmac_complete_all(struct txx9dmac_chan * dc)448ea76f0b3SAtsushi Nemoto static void txx9dmac_complete_all(struct txx9dmac_chan *dc)
449ea76f0b3SAtsushi Nemoto {
450ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc, *_desc;
451ea76f0b3SAtsushi Nemoto 	LIST_HEAD(list);
452ea76f0b3SAtsushi Nemoto 
453ea76f0b3SAtsushi Nemoto 	/*
454ea76f0b3SAtsushi Nemoto 	 * Submit queued descriptors ASAP, i.e. before we go through
455ea76f0b3SAtsushi Nemoto 	 * the completed ones.
456ea76f0b3SAtsushi Nemoto 	 */
457ea76f0b3SAtsushi Nemoto 	list_splice_init(&dc->active_list, &list);
458ea76f0b3SAtsushi Nemoto 	if (!list_empty(&dc->queue)) {
459ea76f0b3SAtsushi Nemoto 		txx9dmac_dequeue(dc, &dc->active_list);
460ea76f0b3SAtsushi Nemoto 		txx9dmac_dostart(dc, txx9dmac_first_active(dc));
461ea76f0b3SAtsushi Nemoto 	}
462ea76f0b3SAtsushi Nemoto 
463ea76f0b3SAtsushi Nemoto 	list_for_each_entry_safe(desc, _desc, &list, desc_node)
464ea76f0b3SAtsushi Nemoto 		txx9dmac_descriptor_complete(dc, desc);
465ea76f0b3SAtsushi Nemoto }
466ea76f0b3SAtsushi Nemoto 
txx9dmac_dump_desc(struct txx9dmac_chan * dc,struct txx9dmac_hwdesc * desc)467ea76f0b3SAtsushi Nemoto static void txx9dmac_dump_desc(struct txx9dmac_chan *dc,
468ea76f0b3SAtsushi Nemoto 			       struct txx9dmac_hwdesc *desc)
469ea76f0b3SAtsushi Nemoto {
470ea76f0b3SAtsushi Nemoto 	if (is_dmac64(dc)) {
471ea76f0b3SAtsushi Nemoto #ifdef TXX9_DMA_USE_SIMPLE_CHAIN
472ea76f0b3SAtsushi Nemoto 		dev_crit(chan2dev(&dc->chan),
473ea76f0b3SAtsushi Nemoto 			 "  desc: ch%#llx s%#llx d%#llx c%#x\n",
474ea76f0b3SAtsushi Nemoto 			 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR);
475ea76f0b3SAtsushi Nemoto #else
476ea76f0b3SAtsushi Nemoto 		dev_crit(chan2dev(&dc->chan),
477ea76f0b3SAtsushi Nemoto 			 "  desc: ch%#llx s%#llx d%#llx c%#x"
478ea76f0b3SAtsushi Nemoto 			 " si%#x di%#x cc%#x cs%#x\n",
479ea76f0b3SAtsushi Nemoto 			 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR,
480ea76f0b3SAtsushi Nemoto 			 desc->SAIR, desc->DAIR, desc->CCR, desc->CSR);
481ea76f0b3SAtsushi Nemoto #endif
482ea76f0b3SAtsushi Nemoto 	} else {
483ea76f0b3SAtsushi Nemoto 		struct txx9dmac_hwdesc32 *d = (struct txx9dmac_hwdesc32 *)desc;
484ea76f0b3SAtsushi Nemoto #ifdef TXX9_DMA_USE_SIMPLE_CHAIN
485ea76f0b3SAtsushi Nemoto 		dev_crit(chan2dev(&dc->chan),
486ea76f0b3SAtsushi Nemoto 			 "  desc: ch%#x s%#x d%#x c%#x\n",
487ea76f0b3SAtsushi Nemoto 			 d->CHAR, d->SAR, d->DAR, d->CNTR);
488ea76f0b3SAtsushi Nemoto #else
489ea76f0b3SAtsushi Nemoto 		dev_crit(chan2dev(&dc->chan),
490ea76f0b3SAtsushi Nemoto 			 "  desc: ch%#x s%#x d%#x c%#x"
491ea76f0b3SAtsushi Nemoto 			 " si%#x di%#x cc%#x cs%#x\n",
492ea76f0b3SAtsushi Nemoto 			 d->CHAR, d->SAR, d->DAR, d->CNTR,
493ea76f0b3SAtsushi Nemoto 			 d->SAIR, d->DAIR, d->CCR, d->CSR);
494ea76f0b3SAtsushi Nemoto #endif
495ea76f0b3SAtsushi Nemoto 	}
496ea76f0b3SAtsushi Nemoto }
497ea76f0b3SAtsushi Nemoto 
txx9dmac_handle_error(struct txx9dmac_chan * dc,u32 csr)498ea76f0b3SAtsushi Nemoto static void txx9dmac_handle_error(struct txx9dmac_chan *dc, u32 csr)
499ea76f0b3SAtsushi Nemoto {
500ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *bad_desc;
501ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *child;
502ea76f0b3SAtsushi Nemoto 	u32 errors;
503ea76f0b3SAtsushi Nemoto 
504ea76f0b3SAtsushi Nemoto 	/*
505ea76f0b3SAtsushi Nemoto 	 * The descriptor currently at the head of the active list is
506ea76f0b3SAtsushi Nemoto 	 * borked. Since we don't have any way to report errors, we'll
507ea76f0b3SAtsushi Nemoto 	 * just have to scream loudly and try to carry on.
508ea76f0b3SAtsushi Nemoto 	 */
509ea76f0b3SAtsushi Nemoto 	dev_crit(chan2dev(&dc->chan), "Abnormal Chain Completion\n");
510ea76f0b3SAtsushi Nemoto 	txx9dmac_dump_regs(dc);
511ea76f0b3SAtsushi Nemoto 
512ea76f0b3SAtsushi Nemoto 	bad_desc = txx9dmac_first_active(dc);
513ea76f0b3SAtsushi Nemoto 	list_del_init(&bad_desc->desc_node);
514ea76f0b3SAtsushi Nemoto 
515ea76f0b3SAtsushi Nemoto 	/* Clear all error flags and try to restart the controller */
516ea76f0b3SAtsushi Nemoto 	errors = csr & (TXX9_DMA_CSR_ABCHC |
517ea76f0b3SAtsushi Nemoto 			TXX9_DMA_CSR_CFERR | TXX9_DMA_CSR_CHERR |
518ea76f0b3SAtsushi Nemoto 			TXX9_DMA_CSR_DESERR | TXX9_DMA_CSR_SORERR);
519ea76f0b3SAtsushi Nemoto 	channel_writel(dc, CSR, errors);
520ea76f0b3SAtsushi Nemoto 
521ea76f0b3SAtsushi Nemoto 	if (list_empty(&dc->active_list) && !list_empty(&dc->queue))
522ea76f0b3SAtsushi Nemoto 		txx9dmac_dequeue(dc, &dc->active_list);
523ea76f0b3SAtsushi Nemoto 	if (!list_empty(&dc->active_list))
524ea76f0b3SAtsushi Nemoto 		txx9dmac_dostart(dc, txx9dmac_first_active(dc));
525ea76f0b3SAtsushi Nemoto 
526ea76f0b3SAtsushi Nemoto 	dev_crit(chan2dev(&dc->chan),
527ea76f0b3SAtsushi Nemoto 		 "Bad descriptor submitted for DMA! (cookie: %d)\n",
528ea76f0b3SAtsushi Nemoto 		 bad_desc->txd.cookie);
529ea76f0b3SAtsushi Nemoto 	txx9dmac_dump_desc(dc, &bad_desc->hwdesc);
5301979b186SDan Williams 	list_for_each_entry(child, &bad_desc->tx_list, desc_node)
531ea76f0b3SAtsushi Nemoto 		txx9dmac_dump_desc(dc, &child->hwdesc);
532ea76f0b3SAtsushi Nemoto 	/* Pretend the descriptor completed successfully */
533ea76f0b3SAtsushi Nemoto 	txx9dmac_descriptor_complete(dc, bad_desc);
534ea76f0b3SAtsushi Nemoto }
535ea76f0b3SAtsushi Nemoto 
txx9dmac_scan_descriptors(struct txx9dmac_chan * dc)536ea76f0b3SAtsushi Nemoto static void txx9dmac_scan_descriptors(struct txx9dmac_chan *dc)
537ea76f0b3SAtsushi Nemoto {
538ea76f0b3SAtsushi Nemoto 	dma_addr_t chain;
539ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc, *_desc;
540ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *child;
541ea76f0b3SAtsushi Nemoto 	u32 csr;
542ea76f0b3SAtsushi Nemoto 
543ea76f0b3SAtsushi Nemoto 	if (is_dmac64(dc)) {
544ea76f0b3SAtsushi Nemoto 		chain = channel64_read_CHAR(dc);
545ea76f0b3SAtsushi Nemoto 		csr = channel64_readl(dc, CSR);
546ea76f0b3SAtsushi Nemoto 		channel64_writel(dc, CSR, csr);
547ea76f0b3SAtsushi Nemoto 	} else {
548ea76f0b3SAtsushi Nemoto 		chain = channel32_readl(dc, CHAR);
549ea76f0b3SAtsushi Nemoto 		csr = channel32_readl(dc, CSR);
550ea76f0b3SAtsushi Nemoto 		channel32_writel(dc, CSR, csr);
551ea76f0b3SAtsushi Nemoto 	}
552ea76f0b3SAtsushi Nemoto 	/* For dynamic chain, we should look at XFACT instead of NCHNC */
553ea76f0b3SAtsushi Nemoto 	if (!(csr & (TXX9_DMA_CSR_XFACT | TXX9_DMA_CSR_ABCHC))) {
554ea76f0b3SAtsushi Nemoto 		/* Everything we've submitted is done */
555ea76f0b3SAtsushi Nemoto 		txx9dmac_complete_all(dc);
556ea76f0b3SAtsushi Nemoto 		return;
557ea76f0b3SAtsushi Nemoto 	}
558ea76f0b3SAtsushi Nemoto 	if (!(csr & TXX9_DMA_CSR_CHNEN))
559ea76f0b3SAtsushi Nemoto 		chain = 0;	/* last descriptor of this chain */
560ea76f0b3SAtsushi Nemoto 
561ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(&dc->chan), "scan_descriptors: char=%#llx\n",
562ea76f0b3SAtsushi Nemoto 		 (u64)chain);
563ea76f0b3SAtsushi Nemoto 
564ea76f0b3SAtsushi Nemoto 	list_for_each_entry_safe(desc, _desc, &dc->active_list, desc_node) {
565ea76f0b3SAtsushi Nemoto 		if (desc_read_CHAR(dc, desc) == chain) {
566ea76f0b3SAtsushi Nemoto 			/* This one is currently in progress */
567ea76f0b3SAtsushi Nemoto 			if (csr & TXX9_DMA_CSR_ABCHC)
568ea76f0b3SAtsushi Nemoto 				goto scan_done;
569ea76f0b3SAtsushi Nemoto 			return;
570ea76f0b3SAtsushi Nemoto 		}
571ea76f0b3SAtsushi Nemoto 
5721979b186SDan Williams 		list_for_each_entry(child, &desc->tx_list, desc_node)
573ea76f0b3SAtsushi Nemoto 			if (desc_read_CHAR(dc, child) == chain) {
574ea76f0b3SAtsushi Nemoto 				/* Currently in progress */
575ea76f0b3SAtsushi Nemoto 				if (csr & TXX9_DMA_CSR_ABCHC)
576ea76f0b3SAtsushi Nemoto 					goto scan_done;
577ea76f0b3SAtsushi Nemoto 				return;
578ea76f0b3SAtsushi Nemoto 			}
579ea76f0b3SAtsushi Nemoto 
580ea76f0b3SAtsushi Nemoto 		/*
581ea76f0b3SAtsushi Nemoto 		 * No descriptors so far seem to be in progress, i.e.
582ea76f0b3SAtsushi Nemoto 		 * this one must be done.
583ea76f0b3SAtsushi Nemoto 		 */
584ea76f0b3SAtsushi Nemoto 		txx9dmac_descriptor_complete(dc, desc);
585ea76f0b3SAtsushi Nemoto 	}
586ea76f0b3SAtsushi Nemoto scan_done:
587ea76f0b3SAtsushi Nemoto 	if (csr & TXX9_DMA_CSR_ABCHC) {
588ea76f0b3SAtsushi Nemoto 		txx9dmac_handle_error(dc, csr);
589ea76f0b3SAtsushi Nemoto 		return;
590ea76f0b3SAtsushi Nemoto 	}
591ea76f0b3SAtsushi Nemoto 
592ea76f0b3SAtsushi Nemoto 	dev_err(chan2dev(&dc->chan),
593ea76f0b3SAtsushi Nemoto 		"BUG: All descriptors done, but channel not idle!\n");
594ea76f0b3SAtsushi Nemoto 
595ea76f0b3SAtsushi Nemoto 	/* Try to continue after resetting the channel... */
596ea76f0b3SAtsushi Nemoto 	txx9dmac_reset_chan(dc);
597ea76f0b3SAtsushi Nemoto 
598ea76f0b3SAtsushi Nemoto 	if (!list_empty(&dc->queue)) {
599ea76f0b3SAtsushi Nemoto 		txx9dmac_dequeue(dc, &dc->active_list);
600ea76f0b3SAtsushi Nemoto 		txx9dmac_dostart(dc, txx9dmac_first_active(dc));
601ea76f0b3SAtsushi Nemoto 	}
602ea76f0b3SAtsushi Nemoto }
603ea76f0b3SAtsushi Nemoto 
txx9dmac_chan_tasklet(struct tasklet_struct * t)604*a81b0e6dSAllen Pais static void txx9dmac_chan_tasklet(struct tasklet_struct *t)
605ea76f0b3SAtsushi Nemoto {
606ea76f0b3SAtsushi Nemoto 	int irq;
607ea76f0b3SAtsushi Nemoto 	u32 csr;
608ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc;
609ea76f0b3SAtsushi Nemoto 
610*a81b0e6dSAllen Pais 	dc = from_tasklet(dc, t, tasklet);
611ea76f0b3SAtsushi Nemoto 	csr = channel_readl(dc, CSR);
612ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n", csr);
613ea76f0b3SAtsushi Nemoto 
614ea76f0b3SAtsushi Nemoto 	spin_lock(&dc->lock);
615ea76f0b3SAtsushi Nemoto 	if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
616ea76f0b3SAtsushi Nemoto 		   TXX9_DMA_CSR_NTRNFC))
617ea76f0b3SAtsushi Nemoto 		txx9dmac_scan_descriptors(dc);
618ea76f0b3SAtsushi Nemoto 	spin_unlock(&dc->lock);
619ea76f0b3SAtsushi Nemoto 	irq = dc->irq;
620ea76f0b3SAtsushi Nemoto 
621ea76f0b3SAtsushi Nemoto 	enable_irq(irq);
622ea76f0b3SAtsushi Nemoto }
623ea76f0b3SAtsushi Nemoto 
txx9dmac_chan_interrupt(int irq,void * dev_id)624ea76f0b3SAtsushi Nemoto static irqreturn_t txx9dmac_chan_interrupt(int irq, void *dev_id)
625ea76f0b3SAtsushi Nemoto {
626ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = dev_id;
627ea76f0b3SAtsushi Nemoto 
628ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(&dc->chan), "interrupt: status=%#x\n",
629ea76f0b3SAtsushi Nemoto 			channel_readl(dc, CSR));
630ea76f0b3SAtsushi Nemoto 
631ea76f0b3SAtsushi Nemoto 	tasklet_schedule(&dc->tasklet);
632ea76f0b3SAtsushi Nemoto 	/*
633ea76f0b3SAtsushi Nemoto 	 * Just disable the interrupts. We'll turn them back on in the
634ea76f0b3SAtsushi Nemoto 	 * softirq handler.
635ea76f0b3SAtsushi Nemoto 	 */
636ea76f0b3SAtsushi Nemoto 	disable_irq_nosync(irq);
637ea76f0b3SAtsushi Nemoto 
638ea76f0b3SAtsushi Nemoto 	return IRQ_HANDLED;
639ea76f0b3SAtsushi Nemoto }
640ea76f0b3SAtsushi Nemoto 
txx9dmac_tasklet(struct tasklet_struct * t)641*a81b0e6dSAllen Pais static void txx9dmac_tasklet(struct tasklet_struct *t)
642ea76f0b3SAtsushi Nemoto {
643ea76f0b3SAtsushi Nemoto 	int irq;
644ea76f0b3SAtsushi Nemoto 	u32 csr;
645ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc;
646ea76f0b3SAtsushi Nemoto 
647*a81b0e6dSAllen Pais 	struct txx9dmac_dev *ddev = from_tasklet(ddev, t, tasklet);
648ea76f0b3SAtsushi Nemoto 	u32 mcr;
649ea76f0b3SAtsushi Nemoto 	int i;
650ea76f0b3SAtsushi Nemoto 
651ea76f0b3SAtsushi Nemoto 	mcr = dma_readl(ddev, MCR);
652ea76f0b3SAtsushi Nemoto 	dev_vdbg(ddev->chan[0]->dma.dev, "tasklet: mcr=%x\n", mcr);
653ea76f0b3SAtsushi Nemoto 	for (i = 0; i < TXX9_DMA_MAX_NR_CHANNELS; i++) {
654ea76f0b3SAtsushi Nemoto 		if ((mcr >> (24 + i)) & 0x11) {
655ea76f0b3SAtsushi Nemoto 			dc = ddev->chan[i];
656ea76f0b3SAtsushi Nemoto 			csr = channel_readl(dc, CSR);
657ea76f0b3SAtsushi Nemoto 			dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n",
658ea76f0b3SAtsushi Nemoto 				 csr);
659ea76f0b3SAtsushi Nemoto 			spin_lock(&dc->lock);
660ea76f0b3SAtsushi Nemoto 			if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
661ea76f0b3SAtsushi Nemoto 				   TXX9_DMA_CSR_NTRNFC))
662ea76f0b3SAtsushi Nemoto 				txx9dmac_scan_descriptors(dc);
663ea76f0b3SAtsushi Nemoto 			spin_unlock(&dc->lock);
664ea76f0b3SAtsushi Nemoto 		}
665ea76f0b3SAtsushi Nemoto 	}
666ea76f0b3SAtsushi Nemoto 	irq = ddev->irq;
667ea76f0b3SAtsushi Nemoto 
668ea76f0b3SAtsushi Nemoto 	enable_irq(irq);
669ea76f0b3SAtsushi Nemoto }
670ea76f0b3SAtsushi Nemoto 
txx9dmac_interrupt(int irq,void * dev_id)671ea76f0b3SAtsushi Nemoto static irqreturn_t txx9dmac_interrupt(int irq, void *dev_id)
672ea76f0b3SAtsushi Nemoto {
673ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = dev_id;
674ea76f0b3SAtsushi Nemoto 
675ea76f0b3SAtsushi Nemoto 	dev_vdbg(ddev->chan[0]->dma.dev, "interrupt: status=%#x\n",
676ea76f0b3SAtsushi Nemoto 			dma_readl(ddev, MCR));
677ea76f0b3SAtsushi Nemoto 
678ea76f0b3SAtsushi Nemoto 	tasklet_schedule(&ddev->tasklet);
679ea76f0b3SAtsushi Nemoto 	/*
680ea76f0b3SAtsushi Nemoto 	 * Just disable the interrupts. We'll turn them back on in the
681ea76f0b3SAtsushi Nemoto 	 * softirq handler.
682ea76f0b3SAtsushi Nemoto 	 */
683ea76f0b3SAtsushi Nemoto 	disable_irq_nosync(irq);
684ea76f0b3SAtsushi Nemoto 
685ea76f0b3SAtsushi Nemoto 	return IRQ_HANDLED;
686ea76f0b3SAtsushi Nemoto }
687ea76f0b3SAtsushi Nemoto 
688ea76f0b3SAtsushi Nemoto /*----------------------------------------------------------------------*/
689ea76f0b3SAtsushi Nemoto 
txx9dmac_tx_submit(struct dma_async_tx_descriptor * tx)690ea76f0b3SAtsushi Nemoto static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx)
691ea76f0b3SAtsushi Nemoto {
692ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc = txd_to_txx9dmac_desc(tx);
693ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = to_txx9dmac_chan(tx->chan);
694ea76f0b3SAtsushi Nemoto 	dma_cookie_t cookie;
695ea76f0b3SAtsushi Nemoto 
696ea76f0b3SAtsushi Nemoto 	spin_lock_bh(&dc->lock);
697884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(tx);
698ea76f0b3SAtsushi Nemoto 
699ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(tx->chan), "tx_submit: queued %u %p\n",
700ea76f0b3SAtsushi Nemoto 		 desc->txd.cookie, desc);
701ea76f0b3SAtsushi Nemoto 
702ea76f0b3SAtsushi Nemoto 	list_add_tail(&desc->desc_node, &dc->queue);
703ea76f0b3SAtsushi Nemoto 	spin_unlock_bh(&dc->lock);
704ea76f0b3SAtsushi Nemoto 
705ea76f0b3SAtsushi Nemoto 	return cookie;
706ea76f0b3SAtsushi Nemoto }
707ea76f0b3SAtsushi Nemoto 
708ea76f0b3SAtsushi Nemoto static struct dma_async_tx_descriptor *
txx9dmac_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)709ea76f0b3SAtsushi Nemoto txx9dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
710ea76f0b3SAtsushi Nemoto 		size_t len, unsigned long flags)
711ea76f0b3SAtsushi Nemoto {
712ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
713ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = dc->ddev;
714ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc;
715ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *first;
716ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *prev;
717ea76f0b3SAtsushi Nemoto 	size_t xfer_count;
718ea76f0b3SAtsushi Nemoto 	size_t offset;
719ea76f0b3SAtsushi Nemoto 
720ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(chan), "prep_dma_memcpy d%#llx s%#llx l%#zx f%#lx\n",
721ea76f0b3SAtsushi Nemoto 		 (u64)dest, (u64)src, len, flags);
722ea76f0b3SAtsushi Nemoto 
723ea76f0b3SAtsushi Nemoto 	if (unlikely(!len)) {
724ea76f0b3SAtsushi Nemoto 		dev_dbg(chan2dev(chan), "prep_dma_memcpy: length is zero!\n");
725ea76f0b3SAtsushi Nemoto 		return NULL;
726ea76f0b3SAtsushi Nemoto 	}
727ea76f0b3SAtsushi Nemoto 
728ea76f0b3SAtsushi Nemoto 	prev = first = NULL;
729ea76f0b3SAtsushi Nemoto 
730ea76f0b3SAtsushi Nemoto 	for (offset = 0; offset < len; offset += xfer_count) {
731ea76f0b3SAtsushi Nemoto 		xfer_count = min_t(size_t, len - offset, TXX9_DMA_MAX_COUNT);
732ea76f0b3SAtsushi Nemoto 		/*
733ea76f0b3SAtsushi Nemoto 		 * Workaround for ERT-TX49H2-033, ERT-TX49H3-020,
734ea76f0b3SAtsushi Nemoto 		 * ERT-TX49H4-016 (slightly conservative)
735ea76f0b3SAtsushi Nemoto 		 */
736ea76f0b3SAtsushi Nemoto 		if (__is_dmac64(ddev)) {
737ea76f0b3SAtsushi Nemoto 			if (xfer_count > 0x100 &&
738ea76f0b3SAtsushi Nemoto 			    (xfer_count & 0xff) >= 0xfa &&
739ea76f0b3SAtsushi Nemoto 			    (xfer_count & 0xff) <= 0xff)
740ea76f0b3SAtsushi Nemoto 				xfer_count -= 0x20;
741ea76f0b3SAtsushi Nemoto 		} else {
742ea76f0b3SAtsushi Nemoto 			if (xfer_count > 0x80 &&
743ea76f0b3SAtsushi Nemoto 			    (xfer_count & 0x7f) >= 0x7e &&
744ea76f0b3SAtsushi Nemoto 			    (xfer_count & 0x7f) <= 0x7f)
745ea76f0b3SAtsushi Nemoto 				xfer_count -= 0x20;
746ea76f0b3SAtsushi Nemoto 		}
747ea76f0b3SAtsushi Nemoto 
748ea76f0b3SAtsushi Nemoto 		desc = txx9dmac_desc_get(dc);
749ea76f0b3SAtsushi Nemoto 		if (!desc) {
750ea76f0b3SAtsushi Nemoto 			txx9dmac_desc_put(dc, first);
751ea76f0b3SAtsushi Nemoto 			return NULL;
752ea76f0b3SAtsushi Nemoto 		}
753ea76f0b3SAtsushi Nemoto 
754ea76f0b3SAtsushi Nemoto 		if (__is_dmac64(ddev)) {
755ea76f0b3SAtsushi Nemoto 			desc->hwdesc.SAR = src + offset;
756ea76f0b3SAtsushi Nemoto 			desc->hwdesc.DAR = dest + offset;
757ea76f0b3SAtsushi Nemoto 			desc->hwdesc.CNTR = xfer_count;
758ea76f0b3SAtsushi Nemoto 			txx9dmac_desc_set_nosimple(ddev, desc, 8, 8,
759ea76f0b3SAtsushi Nemoto 					dc->ccr | TXX9_DMA_CCR_XFACT);
760ea76f0b3SAtsushi Nemoto 		} else {
761ea76f0b3SAtsushi Nemoto 			desc->hwdesc32.SAR = src + offset;
762ea76f0b3SAtsushi Nemoto 			desc->hwdesc32.DAR = dest + offset;
763ea76f0b3SAtsushi Nemoto 			desc->hwdesc32.CNTR = xfer_count;
764ea76f0b3SAtsushi Nemoto 			txx9dmac_desc_set_nosimple(ddev, desc, 4, 4,
765ea76f0b3SAtsushi Nemoto 					dc->ccr | TXX9_DMA_CCR_XFACT);
766ea76f0b3SAtsushi Nemoto 		}
767ea76f0b3SAtsushi Nemoto 
768ea76f0b3SAtsushi Nemoto 		/*
769ea76f0b3SAtsushi Nemoto 		 * The descriptors on tx_list are not reachable from
770ea76f0b3SAtsushi Nemoto 		 * the dc->queue list or dc->active_list after a
771ea76f0b3SAtsushi Nemoto 		 * submit.  If we put all descriptors on active_list,
772ea76f0b3SAtsushi Nemoto 		 * calling of callback on the completion will be more
773ea76f0b3SAtsushi Nemoto 		 * complex.
774ea76f0b3SAtsushi Nemoto 		 */
775ea76f0b3SAtsushi Nemoto 		if (!first) {
776ea76f0b3SAtsushi Nemoto 			first = desc;
777ea76f0b3SAtsushi Nemoto 		} else {
778ea76f0b3SAtsushi Nemoto 			desc_write_CHAR(dc, prev, desc->txd.phys);
779ea76f0b3SAtsushi Nemoto 			dma_sync_single_for_device(chan2parent(&dc->chan),
780ea76f0b3SAtsushi Nemoto 					prev->txd.phys, ddev->descsize,
781ea76f0b3SAtsushi Nemoto 					DMA_TO_DEVICE);
7821979b186SDan Williams 			list_add_tail(&desc->desc_node, &first->tx_list);
783ea76f0b3SAtsushi Nemoto 		}
784ea76f0b3SAtsushi Nemoto 		prev = desc;
785ea76f0b3SAtsushi Nemoto 	}
786ea76f0b3SAtsushi Nemoto 
787ea76f0b3SAtsushi Nemoto 	/* Trigger interrupt after last block */
788ea76f0b3SAtsushi Nemoto 	if (flags & DMA_PREP_INTERRUPT)
789ea76f0b3SAtsushi Nemoto 		txx9dmac_desc_set_INTENT(ddev, prev);
790ea76f0b3SAtsushi Nemoto 
791ea76f0b3SAtsushi Nemoto 	desc_write_CHAR(dc, prev, 0);
792ea76f0b3SAtsushi Nemoto 	dma_sync_single_for_device(chan2parent(&dc->chan),
793ea76f0b3SAtsushi Nemoto 			prev->txd.phys, ddev->descsize,
794ea76f0b3SAtsushi Nemoto 			DMA_TO_DEVICE);
795ea76f0b3SAtsushi Nemoto 
796ea76f0b3SAtsushi Nemoto 	first->txd.flags = flags;
797ea76f0b3SAtsushi Nemoto 	first->len = len;
798ea76f0b3SAtsushi Nemoto 
799ea76f0b3SAtsushi Nemoto 	return &first->txd;
800ea76f0b3SAtsushi Nemoto }
801ea76f0b3SAtsushi Nemoto 
802ea76f0b3SAtsushi Nemoto static struct dma_async_tx_descriptor *
txx9dmac_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)803ea76f0b3SAtsushi Nemoto txx9dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
804db8196dfSVinod Koul 		unsigned int sg_len, enum dma_transfer_direction direction,
805185ecb5fSAlexandre Bounine 		unsigned long flags, void *context)
806ea76f0b3SAtsushi Nemoto {
807ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
808ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = dc->ddev;
809ea76f0b3SAtsushi Nemoto 	struct txx9dmac_slave *ds = chan->private;
810ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *prev;
811ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *first;
812ea76f0b3SAtsushi Nemoto 	unsigned int i;
813ea76f0b3SAtsushi Nemoto 	struct scatterlist *sg;
814ea76f0b3SAtsushi Nemoto 
815ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(chan), "prep_dma_slave\n");
816ea76f0b3SAtsushi Nemoto 
817ea76f0b3SAtsushi Nemoto 	BUG_ON(!ds || !ds->reg_width);
818ea76f0b3SAtsushi Nemoto 	if (ds->tx_reg)
819db8196dfSVinod Koul 		BUG_ON(direction != DMA_MEM_TO_DEV);
820ea76f0b3SAtsushi Nemoto 	else
821db8196dfSVinod Koul 		BUG_ON(direction != DMA_DEV_TO_MEM);
822ea76f0b3SAtsushi Nemoto 	if (unlikely(!sg_len))
823ea76f0b3SAtsushi Nemoto 		return NULL;
824ea76f0b3SAtsushi Nemoto 
825ea76f0b3SAtsushi Nemoto 	prev = first = NULL;
826ea76f0b3SAtsushi Nemoto 
827ea76f0b3SAtsushi Nemoto 	for_each_sg(sgl, sg, sg_len, i) {
828ea76f0b3SAtsushi Nemoto 		struct txx9dmac_desc *desc;
829ea76f0b3SAtsushi Nemoto 		dma_addr_t mem;
830ea76f0b3SAtsushi Nemoto 		u32 sai, dai;
831ea76f0b3SAtsushi Nemoto 
832ea76f0b3SAtsushi Nemoto 		desc = txx9dmac_desc_get(dc);
833ea76f0b3SAtsushi Nemoto 		if (!desc) {
834ea76f0b3SAtsushi Nemoto 			txx9dmac_desc_put(dc, first);
835ea76f0b3SAtsushi Nemoto 			return NULL;
836ea76f0b3SAtsushi Nemoto 		}
837ea76f0b3SAtsushi Nemoto 
838ea76f0b3SAtsushi Nemoto 		mem = sg_dma_address(sg);
839ea76f0b3SAtsushi Nemoto 
840ea76f0b3SAtsushi Nemoto 		if (__is_dmac64(ddev)) {
841db8196dfSVinod Koul 			if (direction == DMA_MEM_TO_DEV) {
842ea76f0b3SAtsushi Nemoto 				desc->hwdesc.SAR = mem;
843ea76f0b3SAtsushi Nemoto 				desc->hwdesc.DAR = ds->tx_reg;
844ea76f0b3SAtsushi Nemoto 			} else {
845ea76f0b3SAtsushi Nemoto 				desc->hwdesc.SAR = ds->rx_reg;
846ea76f0b3SAtsushi Nemoto 				desc->hwdesc.DAR = mem;
847ea76f0b3SAtsushi Nemoto 			}
848ea76f0b3SAtsushi Nemoto 			desc->hwdesc.CNTR = sg_dma_len(sg);
849ea76f0b3SAtsushi Nemoto 		} else {
850db8196dfSVinod Koul 			if (direction == DMA_MEM_TO_DEV) {
851ea76f0b3SAtsushi Nemoto 				desc->hwdesc32.SAR = mem;
852ea76f0b3SAtsushi Nemoto 				desc->hwdesc32.DAR = ds->tx_reg;
853ea76f0b3SAtsushi Nemoto 			} else {
854ea76f0b3SAtsushi Nemoto 				desc->hwdesc32.SAR = ds->rx_reg;
855ea76f0b3SAtsushi Nemoto 				desc->hwdesc32.DAR = mem;
856ea76f0b3SAtsushi Nemoto 			}
857ea76f0b3SAtsushi Nemoto 			desc->hwdesc32.CNTR = sg_dma_len(sg);
858ea76f0b3SAtsushi Nemoto 		}
859db8196dfSVinod Koul 		if (direction == DMA_MEM_TO_DEV) {
860ea76f0b3SAtsushi Nemoto 			sai = ds->reg_width;
861ea76f0b3SAtsushi Nemoto 			dai = 0;
862ea76f0b3SAtsushi Nemoto 		} else {
863ea76f0b3SAtsushi Nemoto 			sai = 0;
864ea76f0b3SAtsushi Nemoto 			dai = ds->reg_width;
865ea76f0b3SAtsushi Nemoto 		}
866ea76f0b3SAtsushi Nemoto 		txx9dmac_desc_set_nosimple(ddev, desc, sai, dai,
867ea76f0b3SAtsushi Nemoto 					dc->ccr | TXX9_DMA_CCR_XFACT);
868ea76f0b3SAtsushi Nemoto 
869ea76f0b3SAtsushi Nemoto 		if (!first) {
870ea76f0b3SAtsushi Nemoto 			first = desc;
871ea76f0b3SAtsushi Nemoto 		} else {
872ea76f0b3SAtsushi Nemoto 			desc_write_CHAR(dc, prev, desc->txd.phys);
873ea76f0b3SAtsushi Nemoto 			dma_sync_single_for_device(chan2parent(&dc->chan),
874ea76f0b3SAtsushi Nemoto 					prev->txd.phys,
875ea76f0b3SAtsushi Nemoto 					ddev->descsize,
876ea76f0b3SAtsushi Nemoto 					DMA_TO_DEVICE);
8771979b186SDan Williams 			list_add_tail(&desc->desc_node, &first->tx_list);
878ea76f0b3SAtsushi Nemoto 		}
879ea76f0b3SAtsushi Nemoto 		prev = desc;
880ea76f0b3SAtsushi Nemoto 	}
881ea76f0b3SAtsushi Nemoto 
882ea76f0b3SAtsushi Nemoto 	/* Trigger interrupt after last block */
883ea76f0b3SAtsushi Nemoto 	if (flags & DMA_PREP_INTERRUPT)
884ea76f0b3SAtsushi Nemoto 		txx9dmac_desc_set_INTENT(ddev, prev);
885ea76f0b3SAtsushi Nemoto 
886ea76f0b3SAtsushi Nemoto 	desc_write_CHAR(dc, prev, 0);
887ea76f0b3SAtsushi Nemoto 	dma_sync_single_for_device(chan2parent(&dc->chan),
888ea76f0b3SAtsushi Nemoto 			prev->txd.phys, ddev->descsize,
889ea76f0b3SAtsushi Nemoto 			DMA_TO_DEVICE);
890ea76f0b3SAtsushi Nemoto 
891ea76f0b3SAtsushi Nemoto 	first->txd.flags = flags;
892ea76f0b3SAtsushi Nemoto 	first->len = 0;
893ea76f0b3SAtsushi Nemoto 
894ea76f0b3SAtsushi Nemoto 	return &first->txd;
895ea76f0b3SAtsushi Nemoto }
896ea76f0b3SAtsushi Nemoto 
txx9dmac_terminate_all(struct dma_chan * chan)897be16d833SMaxime Ripard static int txx9dmac_terminate_all(struct dma_chan *chan)
898ea76f0b3SAtsushi Nemoto {
899ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
900ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc, *_desc;
901ea76f0b3SAtsushi Nemoto 	LIST_HEAD(list);
902ea76f0b3SAtsushi Nemoto 
903ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(chan), "terminate_all\n");
904ea76f0b3SAtsushi Nemoto 	spin_lock_bh(&dc->lock);
905ea76f0b3SAtsushi Nemoto 
906ea76f0b3SAtsushi Nemoto 	txx9dmac_reset_chan(dc);
907ea76f0b3SAtsushi Nemoto 
908ea76f0b3SAtsushi Nemoto 	/* active_list entries will end up before queued entries */
909ea76f0b3SAtsushi Nemoto 	list_splice_init(&dc->queue, &list);
910ea76f0b3SAtsushi Nemoto 	list_splice_init(&dc->active_list, &list);
911ea76f0b3SAtsushi Nemoto 
912ea76f0b3SAtsushi Nemoto 	spin_unlock_bh(&dc->lock);
913ea76f0b3SAtsushi Nemoto 
914ea76f0b3SAtsushi Nemoto 	/* Flush all pending and queued descriptors */
915ea76f0b3SAtsushi Nemoto 	list_for_each_entry_safe(desc, _desc, &list, desc_node)
916ea76f0b3SAtsushi Nemoto 		txx9dmac_descriptor_complete(dc, desc);
917c3635c78SLinus Walleij 
918c3635c78SLinus Walleij 	return 0;
919ea76f0b3SAtsushi Nemoto }
920ea76f0b3SAtsushi Nemoto 
921ea76f0b3SAtsushi Nemoto static enum dma_status
txx9dmac_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)92207934481SLinus Walleij txx9dmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
92307934481SLinus Walleij 		   struct dma_tx_state *txstate)
924ea76f0b3SAtsushi Nemoto {
925ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
92696a2af41SRussell King - ARM Linux 	enum dma_status ret;
927ea76f0b3SAtsushi Nemoto 
92896a2af41SRussell King - ARM Linux 	ret = dma_cookie_status(chan, cookie, txstate);
9298f1fd114SVinod Koul 	if (ret == DMA_COMPLETE)
9308f1fd114SVinod Koul 		return DMA_COMPLETE;
931985a0cb9SAndy Shevchenko 
932ea76f0b3SAtsushi Nemoto 	spin_lock_bh(&dc->lock);
933ea76f0b3SAtsushi Nemoto 	txx9dmac_scan_descriptors(dc);
934ea76f0b3SAtsushi Nemoto 	spin_unlock_bh(&dc->lock);
935ea76f0b3SAtsushi Nemoto 
936985a0cb9SAndy Shevchenko 	return dma_cookie_status(chan, cookie, txstate);
937ea76f0b3SAtsushi Nemoto }
938ea76f0b3SAtsushi Nemoto 
txx9dmac_chain_dynamic(struct txx9dmac_chan * dc,struct txx9dmac_desc * prev)939ea76f0b3SAtsushi Nemoto static void txx9dmac_chain_dynamic(struct txx9dmac_chan *dc,
940ea76f0b3SAtsushi Nemoto 				   struct txx9dmac_desc *prev)
941ea76f0b3SAtsushi Nemoto {
942ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = dc->ddev;
943ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc;
944ea76f0b3SAtsushi Nemoto 	LIST_HEAD(list);
945ea76f0b3SAtsushi Nemoto 
946ea76f0b3SAtsushi Nemoto 	prev = txx9dmac_last_child(prev);
947ea76f0b3SAtsushi Nemoto 	txx9dmac_dequeue(dc, &list);
948ea76f0b3SAtsushi Nemoto 	desc = list_entry(list.next, struct txx9dmac_desc, desc_node);
949ea76f0b3SAtsushi Nemoto 	desc_write_CHAR(dc, prev, desc->txd.phys);
950ea76f0b3SAtsushi Nemoto 	dma_sync_single_for_device(chan2parent(&dc->chan),
951ea76f0b3SAtsushi Nemoto 				   prev->txd.phys, ddev->descsize,
952ea76f0b3SAtsushi Nemoto 				   DMA_TO_DEVICE);
953ea76f0b3SAtsushi Nemoto 	if (!(channel_readl(dc, CSR) & TXX9_DMA_CSR_CHNEN) &&
954ea76f0b3SAtsushi Nemoto 	    channel_read_CHAR(dc) == prev->txd.phys)
955ea76f0b3SAtsushi Nemoto 		/* Restart chain DMA */
956ea76f0b3SAtsushi Nemoto 		channel_write_CHAR(dc, desc->txd.phys);
957ea76f0b3SAtsushi Nemoto 	list_splice_tail(&list, &dc->active_list);
958ea76f0b3SAtsushi Nemoto }
959ea76f0b3SAtsushi Nemoto 
txx9dmac_issue_pending(struct dma_chan * chan)960ea76f0b3SAtsushi Nemoto static void txx9dmac_issue_pending(struct dma_chan *chan)
961ea76f0b3SAtsushi Nemoto {
962ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
963ea76f0b3SAtsushi Nemoto 
964ea76f0b3SAtsushi Nemoto 	spin_lock_bh(&dc->lock);
965ea76f0b3SAtsushi Nemoto 
966ea76f0b3SAtsushi Nemoto 	if (!list_empty(&dc->active_list))
967ea76f0b3SAtsushi Nemoto 		txx9dmac_scan_descriptors(dc);
968ea76f0b3SAtsushi Nemoto 	if (!list_empty(&dc->queue)) {
969ea76f0b3SAtsushi Nemoto 		if (list_empty(&dc->active_list)) {
970ea76f0b3SAtsushi Nemoto 			txx9dmac_dequeue(dc, &dc->active_list);
971ea76f0b3SAtsushi Nemoto 			txx9dmac_dostart(dc, txx9dmac_first_active(dc));
972ea76f0b3SAtsushi Nemoto 		} else if (txx9_dma_have_SMPCHN()) {
973ea76f0b3SAtsushi Nemoto 			struct txx9dmac_desc *prev = txx9dmac_last_active(dc);
974ea76f0b3SAtsushi Nemoto 
975ea76f0b3SAtsushi Nemoto 			if (!(prev->txd.flags & DMA_PREP_INTERRUPT) ||
976ea76f0b3SAtsushi Nemoto 			    txx9dmac_chan_INTENT(dc))
977ea76f0b3SAtsushi Nemoto 				txx9dmac_chain_dynamic(dc, prev);
978ea76f0b3SAtsushi Nemoto 		}
979ea76f0b3SAtsushi Nemoto 	}
980ea76f0b3SAtsushi Nemoto 
981ea76f0b3SAtsushi Nemoto 	spin_unlock_bh(&dc->lock);
982ea76f0b3SAtsushi Nemoto }
983ea76f0b3SAtsushi Nemoto 
txx9dmac_alloc_chan_resources(struct dma_chan * chan)984ea76f0b3SAtsushi Nemoto static int txx9dmac_alloc_chan_resources(struct dma_chan *chan)
985ea76f0b3SAtsushi Nemoto {
986ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
987ea76f0b3SAtsushi Nemoto 	struct txx9dmac_slave *ds = chan->private;
988ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc;
989ea76f0b3SAtsushi Nemoto 	int i;
990ea76f0b3SAtsushi Nemoto 
991ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(chan), "alloc_chan_resources\n");
992ea76f0b3SAtsushi Nemoto 
993ea76f0b3SAtsushi Nemoto 	/* ASSERT:  channel is idle */
994ea76f0b3SAtsushi Nemoto 	if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
995ea76f0b3SAtsushi Nemoto 		dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
996ea76f0b3SAtsushi Nemoto 		return -EIO;
997ea76f0b3SAtsushi Nemoto 	}
998ea76f0b3SAtsushi Nemoto 
999d3ee98cdSRussell King - ARM Linux 	dma_cookie_init(chan);
1000ea76f0b3SAtsushi Nemoto 
1001ea76f0b3SAtsushi Nemoto 	dc->ccr = TXX9_DMA_CCR_IMMCHN | TXX9_DMA_CCR_INTENE | CCR_LE;
1002ea76f0b3SAtsushi Nemoto 	txx9dmac_chan_set_SMPCHN(dc);
1003ea76f0b3SAtsushi Nemoto 	if (!txx9_dma_have_SMPCHN() || (dc->ccr & TXX9_DMA_CCR_SMPCHN))
1004ea76f0b3SAtsushi Nemoto 		dc->ccr |= TXX9_DMA_CCR_INTENC;
1005ea76f0b3SAtsushi Nemoto 	if (chan->device->device_prep_dma_memcpy) {
1006ea76f0b3SAtsushi Nemoto 		if (ds)
1007ea76f0b3SAtsushi Nemoto 			return -EINVAL;
1008ea76f0b3SAtsushi Nemoto 		dc->ccr |= TXX9_DMA_CCR_XFSZ_X8;
1009ea76f0b3SAtsushi Nemoto 	} else {
1010ea76f0b3SAtsushi Nemoto 		if (!ds ||
1011ea76f0b3SAtsushi Nemoto 		    (ds->tx_reg && ds->rx_reg) || (!ds->tx_reg && !ds->rx_reg))
1012ea76f0b3SAtsushi Nemoto 			return -EINVAL;
1013ea76f0b3SAtsushi Nemoto 		dc->ccr |= TXX9_DMA_CCR_EXTRQ |
1014ea76f0b3SAtsushi Nemoto 			TXX9_DMA_CCR_XFSZ(__ffs(ds->reg_width));
1015ea76f0b3SAtsushi Nemoto 		txx9dmac_chan_set_INTENT(dc);
1016ea76f0b3SAtsushi Nemoto 	}
1017ea76f0b3SAtsushi Nemoto 
1018ea76f0b3SAtsushi Nemoto 	spin_lock_bh(&dc->lock);
1019ea76f0b3SAtsushi Nemoto 	i = dc->descs_allocated;
1020ea76f0b3SAtsushi Nemoto 	while (dc->descs_allocated < TXX9_DMA_INITIAL_DESC_COUNT) {
1021ea76f0b3SAtsushi Nemoto 		spin_unlock_bh(&dc->lock);
1022ea76f0b3SAtsushi Nemoto 
1023ea76f0b3SAtsushi Nemoto 		desc = txx9dmac_desc_alloc(dc, GFP_KERNEL);
1024ea76f0b3SAtsushi Nemoto 		if (!desc) {
1025ea76f0b3SAtsushi Nemoto 			dev_info(chan2dev(chan),
1026ea76f0b3SAtsushi Nemoto 				"only allocated %d descriptors\n", i);
1027ea76f0b3SAtsushi Nemoto 			spin_lock_bh(&dc->lock);
1028ea76f0b3SAtsushi Nemoto 			break;
1029ea76f0b3SAtsushi Nemoto 		}
1030ea76f0b3SAtsushi Nemoto 		txx9dmac_desc_put(dc, desc);
1031ea76f0b3SAtsushi Nemoto 
1032ea76f0b3SAtsushi Nemoto 		spin_lock_bh(&dc->lock);
1033ea76f0b3SAtsushi Nemoto 		i = ++dc->descs_allocated;
1034ea76f0b3SAtsushi Nemoto 	}
1035ea76f0b3SAtsushi Nemoto 	spin_unlock_bh(&dc->lock);
1036ea76f0b3SAtsushi Nemoto 
1037ea76f0b3SAtsushi Nemoto 	dev_dbg(chan2dev(chan),
1038ea76f0b3SAtsushi Nemoto 		"alloc_chan_resources allocated %d descriptors\n", i);
1039ea76f0b3SAtsushi Nemoto 
1040ea76f0b3SAtsushi Nemoto 	return i;
1041ea76f0b3SAtsushi Nemoto }
1042ea76f0b3SAtsushi Nemoto 
txx9dmac_free_chan_resources(struct dma_chan * chan)1043ea76f0b3SAtsushi Nemoto static void txx9dmac_free_chan_resources(struct dma_chan *chan)
1044ea76f0b3SAtsushi Nemoto {
1045ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
1046ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = dc->ddev;
1047ea76f0b3SAtsushi Nemoto 	struct txx9dmac_desc *desc, *_desc;
1048ea76f0b3SAtsushi Nemoto 	LIST_HEAD(list);
1049ea76f0b3SAtsushi Nemoto 
1050ea76f0b3SAtsushi Nemoto 	dev_dbg(chan2dev(chan), "free_chan_resources (descs allocated=%u)\n",
1051ea76f0b3SAtsushi Nemoto 			dc->descs_allocated);
1052ea76f0b3SAtsushi Nemoto 
1053ea76f0b3SAtsushi Nemoto 	/* ASSERT:  channel is idle */
1054ea76f0b3SAtsushi Nemoto 	BUG_ON(!list_empty(&dc->active_list));
1055ea76f0b3SAtsushi Nemoto 	BUG_ON(!list_empty(&dc->queue));
1056ea76f0b3SAtsushi Nemoto 	BUG_ON(channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT);
1057ea76f0b3SAtsushi Nemoto 
1058ea76f0b3SAtsushi Nemoto 	spin_lock_bh(&dc->lock);
1059ea76f0b3SAtsushi Nemoto 	list_splice_init(&dc->free_list, &list);
1060ea76f0b3SAtsushi Nemoto 	dc->descs_allocated = 0;
1061ea76f0b3SAtsushi Nemoto 	spin_unlock_bh(&dc->lock);
1062ea76f0b3SAtsushi Nemoto 
1063ea76f0b3SAtsushi Nemoto 	list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1064ea76f0b3SAtsushi Nemoto 		dev_vdbg(chan2dev(chan), "  freeing descriptor %p\n", desc);
1065ea76f0b3SAtsushi Nemoto 		dma_unmap_single(chan2parent(chan), desc->txd.phys,
1066ea76f0b3SAtsushi Nemoto 				 ddev->descsize, DMA_TO_DEVICE);
1067ea76f0b3SAtsushi Nemoto 		kfree(desc);
1068ea76f0b3SAtsushi Nemoto 	}
1069ea76f0b3SAtsushi Nemoto 
1070ea76f0b3SAtsushi Nemoto 	dev_vdbg(chan2dev(chan), "free_chan_resources done\n");
1071ea76f0b3SAtsushi Nemoto }
1072ea76f0b3SAtsushi Nemoto 
1073ea76f0b3SAtsushi Nemoto /*----------------------------------------------------------------------*/
1074ea76f0b3SAtsushi Nemoto 
txx9dmac_off(struct txx9dmac_dev * ddev)1075ea76f0b3SAtsushi Nemoto static void txx9dmac_off(struct txx9dmac_dev *ddev)
1076ea76f0b3SAtsushi Nemoto {
1077ea76f0b3SAtsushi Nemoto 	dma_writel(ddev, MCR, 0);
1078ea76f0b3SAtsushi Nemoto }
1079ea76f0b3SAtsushi Nemoto 
txx9dmac_chan_probe(struct platform_device * pdev)1080ea76f0b3SAtsushi Nemoto static int __init txx9dmac_chan_probe(struct platform_device *pdev)
1081ea76f0b3SAtsushi Nemoto {
1082d4adcc01SJingoo Han 	struct txx9dmac_chan_platform_data *cpdata =
1083d4adcc01SJingoo Han 			dev_get_platdata(&pdev->dev);
1084ea76f0b3SAtsushi Nemoto 	struct platform_device *dmac_dev = cpdata->dmac_dev;
1085d4adcc01SJingoo Han 	struct txx9dmac_platform_data *pdata = dev_get_platdata(&dmac_dev->dev);
1086ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc;
1087ea76f0b3SAtsushi Nemoto 	int err;
1088ea76f0b3SAtsushi Nemoto 	int ch = pdev->id % TXX9_DMA_MAX_NR_CHANNELS;
1089ea76f0b3SAtsushi Nemoto 	int irq;
1090ea76f0b3SAtsushi Nemoto 
1091ea76f0b3SAtsushi Nemoto 	dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1092ea76f0b3SAtsushi Nemoto 	if (!dc)
1093ea76f0b3SAtsushi Nemoto 		return -ENOMEM;
1094ea76f0b3SAtsushi Nemoto 
1095ea76f0b3SAtsushi Nemoto 	dc->dma.dev = &pdev->dev;
1096ea76f0b3SAtsushi Nemoto 	dc->dma.device_alloc_chan_resources = txx9dmac_alloc_chan_resources;
1097ea76f0b3SAtsushi Nemoto 	dc->dma.device_free_chan_resources = txx9dmac_free_chan_resources;
1098be16d833SMaxime Ripard 	dc->dma.device_terminate_all = txx9dmac_terminate_all;
109907934481SLinus Walleij 	dc->dma.device_tx_status = txx9dmac_tx_status;
1100ea76f0b3SAtsushi Nemoto 	dc->dma.device_issue_pending = txx9dmac_issue_pending;
1101ea76f0b3SAtsushi Nemoto 	if (pdata && pdata->memcpy_chan == ch) {
1102ea76f0b3SAtsushi Nemoto 		dc->dma.device_prep_dma_memcpy = txx9dmac_prep_dma_memcpy;
1103ea76f0b3SAtsushi Nemoto 		dma_cap_set(DMA_MEMCPY, dc->dma.cap_mask);
1104ea76f0b3SAtsushi Nemoto 	} else {
1105ea76f0b3SAtsushi Nemoto 		dc->dma.device_prep_slave_sg = txx9dmac_prep_slave_sg;
1106ea76f0b3SAtsushi Nemoto 		dma_cap_set(DMA_SLAVE, dc->dma.cap_mask);
1107ea76f0b3SAtsushi Nemoto 		dma_cap_set(DMA_PRIVATE, dc->dma.cap_mask);
1108ea76f0b3SAtsushi Nemoto 	}
1109ea76f0b3SAtsushi Nemoto 
1110ea76f0b3SAtsushi Nemoto 	INIT_LIST_HEAD(&dc->dma.channels);
1111ea76f0b3SAtsushi Nemoto 	dc->ddev = platform_get_drvdata(dmac_dev);
1112ea76f0b3SAtsushi Nemoto 	if (dc->ddev->irq < 0) {
1113ea76f0b3SAtsushi Nemoto 		irq = platform_get_irq(pdev, 0);
1114ea76f0b3SAtsushi Nemoto 		if (irq < 0)
1115ea76f0b3SAtsushi Nemoto 			return irq;
1116*a81b0e6dSAllen Pais 		tasklet_setup(&dc->tasklet, txx9dmac_chan_tasklet);
1117ea76f0b3SAtsushi Nemoto 		dc->irq = irq;
1118ea76f0b3SAtsushi Nemoto 		err = devm_request_irq(&pdev->dev, dc->irq,
1119ea76f0b3SAtsushi Nemoto 			txx9dmac_chan_interrupt, 0, dev_name(&pdev->dev), dc);
1120ea76f0b3SAtsushi Nemoto 		if (err)
1121ea76f0b3SAtsushi Nemoto 			return err;
1122ea76f0b3SAtsushi Nemoto 	} else
1123ea76f0b3SAtsushi Nemoto 		dc->irq = -1;
1124ea76f0b3SAtsushi Nemoto 	dc->ddev->chan[ch] = dc;
1125ea76f0b3SAtsushi Nemoto 	dc->chan.device = &dc->dma;
1126ea76f0b3SAtsushi Nemoto 	list_add_tail(&dc->chan.device_node, &dc->chan.device->channels);
1127d3ee98cdSRussell King - ARM Linux 	dma_cookie_init(&dc->chan);
1128ea76f0b3SAtsushi Nemoto 
1129ea76f0b3SAtsushi Nemoto 	if (is_dmac64(dc))
1130ea76f0b3SAtsushi Nemoto 		dc->ch_regs = &__txx9dmac_regs(dc->ddev)->CHAN[ch];
1131ea76f0b3SAtsushi Nemoto 	else
1132ea76f0b3SAtsushi Nemoto 		dc->ch_regs = &__txx9dmac_regs32(dc->ddev)->CHAN[ch];
1133ea76f0b3SAtsushi Nemoto 	spin_lock_init(&dc->lock);
1134ea76f0b3SAtsushi Nemoto 
1135ea76f0b3SAtsushi Nemoto 	INIT_LIST_HEAD(&dc->active_list);
1136ea76f0b3SAtsushi Nemoto 	INIT_LIST_HEAD(&dc->queue);
1137ea76f0b3SAtsushi Nemoto 	INIT_LIST_HEAD(&dc->free_list);
1138ea76f0b3SAtsushi Nemoto 
1139ea76f0b3SAtsushi Nemoto 	txx9dmac_reset_chan(dc);
1140ea76f0b3SAtsushi Nemoto 
1141ea76f0b3SAtsushi Nemoto 	platform_set_drvdata(pdev, dc);
1142ea76f0b3SAtsushi Nemoto 
1143ea76f0b3SAtsushi Nemoto 	err = dma_async_device_register(&dc->dma);
1144ea76f0b3SAtsushi Nemoto 	if (err)
1145ea76f0b3SAtsushi Nemoto 		return err;
1146ea76f0b3SAtsushi Nemoto 	dev_dbg(&pdev->dev, "TXx9 DMA Channel (dma%d%s%s)\n",
1147ea76f0b3SAtsushi Nemoto 		dc->dma.dev_id,
1148ea76f0b3SAtsushi Nemoto 		dma_has_cap(DMA_MEMCPY, dc->dma.cap_mask) ? " memcpy" : "",
1149ea76f0b3SAtsushi Nemoto 		dma_has_cap(DMA_SLAVE, dc->dma.cap_mask) ? " slave" : "");
1150ea76f0b3SAtsushi Nemoto 
1151ea76f0b3SAtsushi Nemoto 	return 0;
1152ea76f0b3SAtsushi Nemoto }
1153ea76f0b3SAtsushi Nemoto 
txx9dmac_chan_remove(struct platform_device * pdev)11541d1bbd30SMaxin B. John static int txx9dmac_chan_remove(struct platform_device *pdev)
1155ea76f0b3SAtsushi Nemoto {
1156ea76f0b3SAtsushi Nemoto 	struct txx9dmac_chan *dc = platform_get_drvdata(pdev);
1157ea76f0b3SAtsushi Nemoto 
1158debc4849SVinod Koul 
1159ea76f0b3SAtsushi Nemoto 	dma_async_device_unregister(&dc->dma);
1160debc4849SVinod Koul 	if (dc->irq >= 0) {
1161debc4849SVinod Koul 		devm_free_irq(&pdev->dev, dc->irq, dc);
1162ea76f0b3SAtsushi Nemoto 		tasklet_kill(&dc->tasklet);
1163debc4849SVinod Koul 	}
1164ea76f0b3SAtsushi Nemoto 	dc->ddev->chan[pdev->id % TXX9_DMA_MAX_NR_CHANNELS] = NULL;
1165ea76f0b3SAtsushi Nemoto 	return 0;
1166ea76f0b3SAtsushi Nemoto }
1167ea76f0b3SAtsushi Nemoto 
txx9dmac_probe(struct platform_device * pdev)1168ea76f0b3SAtsushi Nemoto static int __init txx9dmac_probe(struct platform_device *pdev)
1169ea76f0b3SAtsushi Nemoto {
1170d4adcc01SJingoo Han 	struct txx9dmac_platform_data *pdata = dev_get_platdata(&pdev->dev);
1171ea76f0b3SAtsushi Nemoto 	struct resource *io;
1172ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev;
1173ea76f0b3SAtsushi Nemoto 	u32 mcr;
1174ea76f0b3SAtsushi Nemoto 	int err;
1175ea76f0b3SAtsushi Nemoto 
1176ea76f0b3SAtsushi Nemoto 	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1177ea76f0b3SAtsushi Nemoto 	if (!io)
1178ea76f0b3SAtsushi Nemoto 		return -EINVAL;
1179ea76f0b3SAtsushi Nemoto 
1180ea76f0b3SAtsushi Nemoto 	ddev = devm_kzalloc(&pdev->dev, sizeof(*ddev), GFP_KERNEL);
1181ea76f0b3SAtsushi Nemoto 	if (!ddev)
1182ea76f0b3SAtsushi Nemoto 		return -ENOMEM;
1183ea76f0b3SAtsushi Nemoto 
1184ea76f0b3SAtsushi Nemoto 	if (!devm_request_mem_region(&pdev->dev, io->start, resource_size(io),
1185ea76f0b3SAtsushi Nemoto 				     dev_name(&pdev->dev)))
1186ea76f0b3SAtsushi Nemoto 		return -EBUSY;
1187ea76f0b3SAtsushi Nemoto 
1188ea76f0b3SAtsushi Nemoto 	ddev->regs = devm_ioremap(&pdev->dev, io->start, resource_size(io));
1189ea76f0b3SAtsushi Nemoto 	if (!ddev->regs)
1190ea76f0b3SAtsushi Nemoto 		return -ENOMEM;
1191ea76f0b3SAtsushi Nemoto 	ddev->have_64bit_regs = pdata->have_64bit_regs;
1192ea76f0b3SAtsushi Nemoto 	if (__is_dmac64(ddev))
1193ea76f0b3SAtsushi Nemoto 		ddev->descsize = sizeof(struct txx9dmac_hwdesc);
1194ea76f0b3SAtsushi Nemoto 	else
1195ea76f0b3SAtsushi Nemoto 		ddev->descsize = sizeof(struct txx9dmac_hwdesc32);
1196ea76f0b3SAtsushi Nemoto 
1197ea76f0b3SAtsushi Nemoto 	/* force dma off, just in case */
1198ea76f0b3SAtsushi Nemoto 	txx9dmac_off(ddev);
1199ea76f0b3SAtsushi Nemoto 
1200ea76f0b3SAtsushi Nemoto 	ddev->irq = platform_get_irq(pdev, 0);
1201ea76f0b3SAtsushi Nemoto 	if (ddev->irq >= 0) {
1202*a81b0e6dSAllen Pais 		tasklet_setup(&ddev->tasklet, txx9dmac_tasklet);
1203ea76f0b3SAtsushi Nemoto 		err = devm_request_irq(&pdev->dev, ddev->irq,
1204ea76f0b3SAtsushi Nemoto 			txx9dmac_interrupt, 0, dev_name(&pdev->dev), ddev);
1205ea76f0b3SAtsushi Nemoto 		if (err)
1206ea76f0b3SAtsushi Nemoto 			return err;
1207ea76f0b3SAtsushi Nemoto 	}
1208ea76f0b3SAtsushi Nemoto 
1209ea76f0b3SAtsushi Nemoto 	mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1210ea76f0b3SAtsushi Nemoto 	if (pdata && pdata->memcpy_chan >= 0)
1211ea76f0b3SAtsushi Nemoto 		mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1212ea76f0b3SAtsushi Nemoto 	dma_writel(ddev, MCR, mcr);
1213ea76f0b3SAtsushi Nemoto 
1214ea76f0b3SAtsushi Nemoto 	platform_set_drvdata(pdev, ddev);
1215ea76f0b3SAtsushi Nemoto 	return 0;
1216ea76f0b3SAtsushi Nemoto }
1217ea76f0b3SAtsushi Nemoto 
txx9dmac_remove(struct platform_device * pdev)12181d1bbd30SMaxin B. John static int txx9dmac_remove(struct platform_device *pdev)
1219ea76f0b3SAtsushi Nemoto {
1220ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1221ea76f0b3SAtsushi Nemoto 
1222ea76f0b3SAtsushi Nemoto 	txx9dmac_off(ddev);
1223debc4849SVinod Koul 	if (ddev->irq >= 0) {
1224debc4849SVinod Koul 		devm_free_irq(&pdev->dev, ddev->irq, ddev);
1225ea76f0b3SAtsushi Nemoto 		tasklet_kill(&ddev->tasklet);
1226debc4849SVinod Koul 	}
1227ea76f0b3SAtsushi Nemoto 	return 0;
1228ea76f0b3SAtsushi Nemoto }
1229ea76f0b3SAtsushi Nemoto 
txx9dmac_shutdown(struct platform_device * pdev)1230ea76f0b3SAtsushi Nemoto static void txx9dmac_shutdown(struct platform_device *pdev)
1231ea76f0b3SAtsushi Nemoto {
1232ea76f0b3SAtsushi Nemoto 	struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1233ea76f0b3SAtsushi Nemoto 
1234ea76f0b3SAtsushi Nemoto 	txx9dmac_off(ddev);
1235ea76f0b3SAtsushi Nemoto }
1236ea76f0b3SAtsushi Nemoto 
txx9dmac_suspend_noirq(struct device * dev)12374aebac2fSMagnus Damm static int txx9dmac_suspend_noirq(struct device *dev)
1238ea76f0b3SAtsushi Nemoto {
1239a8afcfebSWolfram Sang 	struct txx9dmac_dev *ddev = dev_get_drvdata(dev);
1240ea76f0b3SAtsushi Nemoto 
1241ea76f0b3SAtsushi Nemoto 	txx9dmac_off(ddev);
1242ea76f0b3SAtsushi Nemoto 	return 0;
1243ea76f0b3SAtsushi Nemoto }
1244ea76f0b3SAtsushi Nemoto 
txx9dmac_resume_noirq(struct device * dev)12454aebac2fSMagnus Damm static int txx9dmac_resume_noirq(struct device *dev)
1246ea76f0b3SAtsushi Nemoto {
1247a8afcfebSWolfram Sang 	struct txx9dmac_dev *ddev = dev_get_drvdata(dev);
1248a8afcfebSWolfram Sang 	struct txx9dmac_platform_data *pdata = dev_get_platdata(dev);
1249ea76f0b3SAtsushi Nemoto 	u32 mcr;
1250ea76f0b3SAtsushi Nemoto 
1251ea76f0b3SAtsushi Nemoto 	mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1252ea76f0b3SAtsushi Nemoto 	if (pdata && pdata->memcpy_chan >= 0)
1253ea76f0b3SAtsushi Nemoto 		mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1254ea76f0b3SAtsushi Nemoto 	dma_writel(ddev, MCR, mcr);
1255ea76f0b3SAtsushi Nemoto 	return 0;
1256ea76f0b3SAtsushi Nemoto 
1257ea76f0b3SAtsushi Nemoto }
1258ea76f0b3SAtsushi Nemoto 
125947145210SAlexey Dobriyan static const struct dev_pm_ops txx9dmac_dev_pm_ops = {
12604aebac2fSMagnus Damm 	.suspend_noirq = txx9dmac_suspend_noirq,
12614aebac2fSMagnus Damm 	.resume_noirq = txx9dmac_resume_noirq,
12624aebac2fSMagnus Damm };
12634aebac2fSMagnus Damm 
1264ea76f0b3SAtsushi Nemoto static struct platform_driver txx9dmac_chan_driver = {
12651d1bbd30SMaxin B. John 	.remove		= txx9dmac_chan_remove,
1266ea76f0b3SAtsushi Nemoto 	.driver = {
1267ea76f0b3SAtsushi Nemoto 		.name	= "txx9dmac-chan",
1268ea76f0b3SAtsushi Nemoto 	},
1269ea76f0b3SAtsushi Nemoto };
1270ea76f0b3SAtsushi Nemoto 
1271ea76f0b3SAtsushi Nemoto static struct platform_driver txx9dmac_driver = {
12721d1bbd30SMaxin B. John 	.remove		= txx9dmac_remove,
1273ea76f0b3SAtsushi Nemoto 	.shutdown	= txx9dmac_shutdown,
1274ea76f0b3SAtsushi Nemoto 	.driver = {
1275ea76f0b3SAtsushi Nemoto 		.name	= "txx9dmac",
12764aebac2fSMagnus Damm 		.pm	= &txx9dmac_dev_pm_ops,
1277ea76f0b3SAtsushi Nemoto 	},
1278ea76f0b3SAtsushi Nemoto };
1279ea76f0b3SAtsushi Nemoto 
txx9dmac_init(void)1280ea76f0b3SAtsushi Nemoto static int __init txx9dmac_init(void)
1281ea76f0b3SAtsushi Nemoto {
1282ea76f0b3SAtsushi Nemoto 	int rc;
1283ea76f0b3SAtsushi Nemoto 
1284ea76f0b3SAtsushi Nemoto 	rc = platform_driver_probe(&txx9dmac_driver, txx9dmac_probe);
1285ea76f0b3SAtsushi Nemoto 	if (!rc) {
1286ea76f0b3SAtsushi Nemoto 		rc = platform_driver_probe(&txx9dmac_chan_driver,
1287ea76f0b3SAtsushi Nemoto 					   txx9dmac_chan_probe);
1288ea76f0b3SAtsushi Nemoto 		if (rc)
1289ea76f0b3SAtsushi Nemoto 			platform_driver_unregister(&txx9dmac_driver);
1290ea76f0b3SAtsushi Nemoto 	}
1291ea76f0b3SAtsushi Nemoto 	return rc;
1292ea76f0b3SAtsushi Nemoto }
1293ea76f0b3SAtsushi Nemoto module_init(txx9dmac_init);
1294ea76f0b3SAtsushi Nemoto 
txx9dmac_exit(void)1295ea76f0b3SAtsushi Nemoto static void __exit txx9dmac_exit(void)
1296ea76f0b3SAtsushi Nemoto {
1297ea76f0b3SAtsushi Nemoto 	platform_driver_unregister(&txx9dmac_chan_driver);
1298ea76f0b3SAtsushi Nemoto 	platform_driver_unregister(&txx9dmac_driver);
1299ea76f0b3SAtsushi Nemoto }
1300ea76f0b3SAtsushi Nemoto module_exit(txx9dmac_exit);
1301ea76f0b3SAtsushi Nemoto 
1302ea76f0b3SAtsushi Nemoto MODULE_LICENSE("GPL");
1303ea76f0b3SAtsushi Nemoto MODULE_DESCRIPTION("TXx9 DMA Controller driver");
1304ea76f0b3SAtsushi Nemoto MODULE_AUTHOR("Atsushi Nemoto <anemo@mba.ocn.ne.jp>");
1305b0b4ce38SGeert Uytterhoeven MODULE_ALIAS("platform:txx9dmac");
1306b0b4ce38SGeert Uytterhoeven MODULE_ALIAS("platform:txx9dmac-chan");
1307