12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
26b4cd727SPeter Griffin /*
36b4cd727SPeter Griffin * DMA driver for STMicroelectronics STi FDMA controller
46b4cd727SPeter Griffin *
56b4cd727SPeter Griffin * Copyright (C) 2014 STMicroelectronics
66b4cd727SPeter Griffin *
76b4cd727SPeter Griffin * Author: Ludovic Barre <Ludovic.barre@st.com>
86b4cd727SPeter Griffin * Peter Griffin <peter.griffin@linaro.org>
96b4cd727SPeter Griffin */
106b4cd727SPeter Griffin
116b4cd727SPeter Griffin #include <linux/init.h>
126b4cd727SPeter Griffin #include <linux/module.h>
136b4cd727SPeter Griffin #include <linux/of_device.h>
146b4cd727SPeter Griffin #include <linux/of_dma.h>
156b4cd727SPeter Griffin #include <linux/platform_device.h>
166b4cd727SPeter Griffin #include <linux/interrupt.h>
176b4cd727SPeter Griffin #include <linux/remoteproc.h>
18*7999096fSHerbert Xu #include <linux/slab.h>
196b4cd727SPeter Griffin
206b4cd727SPeter Griffin #include "st_fdma.h"
216b4cd727SPeter Griffin
to_st_fdma_chan(struct dma_chan * c)226b4cd727SPeter Griffin static inline struct st_fdma_chan *to_st_fdma_chan(struct dma_chan *c)
236b4cd727SPeter Griffin {
246b4cd727SPeter Griffin return container_of(c, struct st_fdma_chan, vchan.chan);
256b4cd727SPeter Griffin }
266b4cd727SPeter Griffin
to_st_fdma_desc(struct virt_dma_desc * vd)276b4cd727SPeter Griffin static struct st_fdma_desc *to_st_fdma_desc(struct virt_dma_desc *vd)
286b4cd727SPeter Griffin {
296b4cd727SPeter Griffin return container_of(vd, struct st_fdma_desc, vdesc);
306b4cd727SPeter Griffin }
316b4cd727SPeter Griffin
st_fdma_dreq_get(struct st_fdma_chan * fchan)326b4cd727SPeter Griffin static int st_fdma_dreq_get(struct st_fdma_chan *fchan)
336b4cd727SPeter Griffin {
346b4cd727SPeter Griffin struct st_fdma_dev *fdev = fchan->fdev;
356b4cd727SPeter Griffin u32 req_line_cfg = fchan->cfg.req_line;
366b4cd727SPeter Griffin u32 dreq_line;
376b4cd727SPeter Griffin int try = 0;
386b4cd727SPeter Griffin
396b4cd727SPeter Griffin /*
406b4cd727SPeter Griffin * dreq_mask is shared for n channels of fdma, so all accesses must be
416b4cd727SPeter Griffin * atomic. if the dreq_mask is changed between ffz and set_bit,
426b4cd727SPeter Griffin * we retry
436b4cd727SPeter Griffin */
446b4cd727SPeter Griffin do {
456b4cd727SPeter Griffin if (fdev->dreq_mask == ~0L) {
466b4cd727SPeter Griffin dev_err(fdev->dev, "No req lines available\n");
476b4cd727SPeter Griffin return -EINVAL;
486b4cd727SPeter Griffin }
496b4cd727SPeter Griffin
506b4cd727SPeter Griffin if (try || req_line_cfg >= ST_FDMA_NR_DREQS) {
516b4cd727SPeter Griffin dev_err(fdev->dev, "Invalid or used req line\n");
526b4cd727SPeter Griffin return -EINVAL;
536b4cd727SPeter Griffin } else {
546b4cd727SPeter Griffin dreq_line = req_line_cfg;
556b4cd727SPeter Griffin }
566b4cd727SPeter Griffin
576b4cd727SPeter Griffin try++;
586b4cd727SPeter Griffin } while (test_and_set_bit(dreq_line, &fdev->dreq_mask));
596b4cd727SPeter Griffin
606b4cd727SPeter Griffin dev_dbg(fdev->dev, "get dreq_line:%d mask:%#lx\n",
616b4cd727SPeter Griffin dreq_line, fdev->dreq_mask);
626b4cd727SPeter Griffin
636b4cd727SPeter Griffin return dreq_line;
646b4cd727SPeter Griffin }
656b4cd727SPeter Griffin
st_fdma_dreq_put(struct st_fdma_chan * fchan)666b4cd727SPeter Griffin static void st_fdma_dreq_put(struct st_fdma_chan *fchan)
676b4cd727SPeter Griffin {
686b4cd727SPeter Griffin struct st_fdma_dev *fdev = fchan->fdev;
696b4cd727SPeter Griffin
706b4cd727SPeter Griffin dev_dbg(fdev->dev, "put dreq_line:%#x\n", fchan->dreq_line);
716b4cd727SPeter Griffin clear_bit(fchan->dreq_line, &fdev->dreq_mask);
726b4cd727SPeter Griffin }
736b4cd727SPeter Griffin
st_fdma_xfer_desc(struct st_fdma_chan * fchan)746b4cd727SPeter Griffin static void st_fdma_xfer_desc(struct st_fdma_chan *fchan)
756b4cd727SPeter Griffin {
766b4cd727SPeter Griffin struct virt_dma_desc *vdesc;
776b4cd727SPeter Griffin unsigned long nbytes, ch_cmd, cmd;
786b4cd727SPeter Griffin
796b4cd727SPeter Griffin vdesc = vchan_next_desc(&fchan->vchan);
806b4cd727SPeter Griffin if (!vdesc)
816b4cd727SPeter Griffin return;
826b4cd727SPeter Griffin
836b4cd727SPeter Griffin fchan->fdesc = to_st_fdma_desc(vdesc);
846b4cd727SPeter Griffin nbytes = fchan->fdesc->node[0].desc->nbytes;
856b4cd727SPeter Griffin cmd = FDMA_CMD_START(fchan->vchan.chan.chan_id);
866b4cd727SPeter Griffin ch_cmd = fchan->fdesc->node[0].pdesc | FDMA_CH_CMD_STA_START;
876b4cd727SPeter Griffin
886b4cd727SPeter Griffin /* start the channel for the descriptor */
896b4cd727SPeter Griffin fnode_write(fchan, nbytes, FDMA_CNTN_OFST);
906b4cd727SPeter Griffin fchan_write(fchan, ch_cmd, FDMA_CH_CMD_OFST);
916b4cd727SPeter Griffin writel(cmd,
926b4cd727SPeter Griffin fchan->fdev->slim_rproc->peri + FDMA_CMD_SET_OFST);
936b4cd727SPeter Griffin
946b4cd727SPeter Griffin dev_dbg(fchan->fdev->dev, "start chan:%d\n", fchan->vchan.chan.chan_id);
956b4cd727SPeter Griffin }
966b4cd727SPeter Griffin
st_fdma_ch_sta_update(struct st_fdma_chan * fchan,unsigned long int_sta)976b4cd727SPeter Griffin static void st_fdma_ch_sta_update(struct st_fdma_chan *fchan,
986b4cd727SPeter Griffin unsigned long int_sta)
996b4cd727SPeter Griffin {
1006b4cd727SPeter Griffin unsigned long ch_sta, ch_err;
1016b4cd727SPeter Griffin int ch_id = fchan->vchan.chan.chan_id;
1026b4cd727SPeter Griffin struct st_fdma_dev *fdev = fchan->fdev;
1036b4cd727SPeter Griffin
1046b4cd727SPeter Griffin ch_sta = fchan_read(fchan, FDMA_CH_CMD_OFST);
1056b4cd727SPeter Griffin ch_err = ch_sta & FDMA_CH_CMD_ERR_MASK;
1066b4cd727SPeter Griffin ch_sta &= FDMA_CH_CMD_STA_MASK;
1076b4cd727SPeter Griffin
1086b4cd727SPeter Griffin if (int_sta & FDMA_INT_STA_ERR) {
1096b4cd727SPeter Griffin dev_warn(fdev->dev, "chan:%d, error:%ld\n", ch_id, ch_err);
1106b4cd727SPeter Griffin fchan->status = DMA_ERROR;
1116b4cd727SPeter Griffin return;
1126b4cd727SPeter Griffin }
1136b4cd727SPeter Griffin
1146b4cd727SPeter Griffin switch (ch_sta) {
1156b4cd727SPeter Griffin case FDMA_CH_CMD_STA_PAUSED:
1166b4cd727SPeter Griffin fchan->status = DMA_PAUSED;
1176b4cd727SPeter Griffin break;
1186b4cd727SPeter Griffin
1196b4cd727SPeter Griffin case FDMA_CH_CMD_STA_RUNNING:
1206b4cd727SPeter Griffin fchan->status = DMA_IN_PROGRESS;
1216b4cd727SPeter Griffin break;
1226b4cd727SPeter Griffin }
1236b4cd727SPeter Griffin }
1246b4cd727SPeter Griffin
st_fdma_irq_handler(int irq,void * dev_id)1256b4cd727SPeter Griffin static irqreturn_t st_fdma_irq_handler(int irq, void *dev_id)
1266b4cd727SPeter Griffin {
1276b4cd727SPeter Griffin struct st_fdma_dev *fdev = dev_id;
1286b4cd727SPeter Griffin irqreturn_t ret = IRQ_NONE;
1296b4cd727SPeter Griffin struct st_fdma_chan *fchan = &fdev->chans[0];
1306b4cd727SPeter Griffin unsigned long int_sta, clr;
1316b4cd727SPeter Griffin
1326b4cd727SPeter Griffin int_sta = fdma_read(fdev, FDMA_INT_STA_OFST);
1336b4cd727SPeter Griffin clr = int_sta;
1346b4cd727SPeter Griffin
1356b4cd727SPeter Griffin for (; int_sta != 0 ; int_sta >>= 2, fchan++) {
1366b4cd727SPeter Griffin if (!(int_sta & (FDMA_INT_STA_CH | FDMA_INT_STA_ERR)))
1376b4cd727SPeter Griffin continue;
1386b4cd727SPeter Griffin
1396b4cd727SPeter Griffin spin_lock(&fchan->vchan.lock);
1406b4cd727SPeter Griffin st_fdma_ch_sta_update(fchan, int_sta);
1416b4cd727SPeter Griffin
1426b4cd727SPeter Griffin if (fchan->fdesc) {
1436b4cd727SPeter Griffin if (!fchan->fdesc->iscyclic) {
1446b4cd727SPeter Griffin list_del(&fchan->fdesc->vdesc.node);
1456b4cd727SPeter Griffin vchan_cookie_complete(&fchan->fdesc->vdesc);
1466b4cd727SPeter Griffin fchan->fdesc = NULL;
1476b4cd727SPeter Griffin fchan->status = DMA_COMPLETE;
1486b4cd727SPeter Griffin } else {
1496b4cd727SPeter Griffin vchan_cyclic_callback(&fchan->fdesc->vdesc);
1506b4cd727SPeter Griffin }
1516b4cd727SPeter Griffin
1526b4cd727SPeter Griffin /* Start the next descriptor (if available) */
1536b4cd727SPeter Griffin if (!fchan->fdesc)
1546b4cd727SPeter Griffin st_fdma_xfer_desc(fchan);
1556b4cd727SPeter Griffin }
1566b4cd727SPeter Griffin
1576b4cd727SPeter Griffin spin_unlock(&fchan->vchan.lock);
1586b4cd727SPeter Griffin ret = IRQ_HANDLED;
1596b4cd727SPeter Griffin }
1606b4cd727SPeter Griffin
1616b4cd727SPeter Griffin fdma_write(fdev, clr, FDMA_INT_CLR_OFST);
1626b4cd727SPeter Griffin
1636b4cd727SPeter Griffin return ret;
1646b4cd727SPeter Griffin }
1656b4cd727SPeter Griffin
st_fdma_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1666b4cd727SPeter Griffin static struct dma_chan *st_fdma_of_xlate(struct of_phandle_args *dma_spec,
1676b4cd727SPeter Griffin struct of_dma *ofdma)
1686b4cd727SPeter Griffin {
1696b4cd727SPeter Griffin struct st_fdma_dev *fdev = ofdma->of_dma_data;
1706b4cd727SPeter Griffin struct dma_chan *chan;
1716b4cd727SPeter Griffin struct st_fdma_chan *fchan;
1726b4cd727SPeter Griffin int ret;
1736b4cd727SPeter Griffin
1746b4cd727SPeter Griffin if (dma_spec->args_count < 1)
1756b4cd727SPeter Griffin return ERR_PTR(-EINVAL);
1766b4cd727SPeter Griffin
1776b4cd727SPeter Griffin if (fdev->dma_device.dev->of_node != dma_spec->np)
1786b4cd727SPeter Griffin return ERR_PTR(-EINVAL);
1796b4cd727SPeter Griffin
1806b4cd727SPeter Griffin ret = rproc_boot(fdev->slim_rproc->rproc);
1816b4cd727SPeter Griffin if (ret == -ENOENT)
1826b4cd727SPeter Griffin return ERR_PTR(-EPROBE_DEFER);
1836b4cd727SPeter Griffin else if (ret)
1846b4cd727SPeter Griffin return ERR_PTR(ret);
1856b4cd727SPeter Griffin
1866b4cd727SPeter Griffin chan = dma_get_any_slave_channel(&fdev->dma_device);
1876b4cd727SPeter Griffin if (!chan)
1886b4cd727SPeter Griffin goto err_chan;
1896b4cd727SPeter Griffin
1906b4cd727SPeter Griffin fchan = to_st_fdma_chan(chan);
1916b4cd727SPeter Griffin
1926b4cd727SPeter Griffin fchan->cfg.of_node = dma_spec->np;
1936b4cd727SPeter Griffin fchan->cfg.req_line = dma_spec->args[0];
1946b4cd727SPeter Griffin fchan->cfg.req_ctrl = 0;
1956b4cd727SPeter Griffin fchan->cfg.type = ST_FDMA_TYPE_FREE_RUN;
1966b4cd727SPeter Griffin
1976b4cd727SPeter Griffin if (dma_spec->args_count > 1)
1986b4cd727SPeter Griffin fchan->cfg.req_ctrl = dma_spec->args[1]
1996b4cd727SPeter Griffin & FDMA_REQ_CTRL_CFG_MASK;
2006b4cd727SPeter Griffin
2016b4cd727SPeter Griffin if (dma_spec->args_count > 2)
2026b4cd727SPeter Griffin fchan->cfg.type = dma_spec->args[2];
2036b4cd727SPeter Griffin
2046b4cd727SPeter Griffin if (fchan->cfg.type == ST_FDMA_TYPE_FREE_RUN) {
2056b4cd727SPeter Griffin fchan->dreq_line = 0;
2066b4cd727SPeter Griffin } else {
2076b4cd727SPeter Griffin fchan->dreq_line = st_fdma_dreq_get(fchan);
2086b4cd727SPeter Griffin if (IS_ERR_VALUE(fchan->dreq_line)) {
2096b4cd727SPeter Griffin chan = ERR_PTR(fchan->dreq_line);
2106b4cd727SPeter Griffin goto err_chan;
2116b4cd727SPeter Griffin }
2126b4cd727SPeter Griffin }
2136b4cd727SPeter Griffin
2146b4cd727SPeter Griffin dev_dbg(fdev->dev, "xlate req_line:%d type:%d req_ctrl:%#lx\n",
2156b4cd727SPeter Griffin fchan->cfg.req_line, fchan->cfg.type, fchan->cfg.req_ctrl);
2166b4cd727SPeter Griffin
2176b4cd727SPeter Griffin return chan;
2186b4cd727SPeter Griffin
2196b4cd727SPeter Griffin err_chan:
2206b4cd727SPeter Griffin rproc_shutdown(fdev->slim_rproc->rproc);
2216b4cd727SPeter Griffin return chan;
2226b4cd727SPeter Griffin
2236b4cd727SPeter Griffin }
2246b4cd727SPeter Griffin
st_fdma_free_desc(struct virt_dma_desc * vdesc)2256b4cd727SPeter Griffin static void st_fdma_free_desc(struct virt_dma_desc *vdesc)
2266b4cd727SPeter Griffin {
2276b4cd727SPeter Griffin struct st_fdma_desc *fdesc;
2286b4cd727SPeter Griffin int i;
2296b4cd727SPeter Griffin
2306b4cd727SPeter Griffin fdesc = to_st_fdma_desc(vdesc);
2316b4cd727SPeter Griffin for (i = 0; i < fdesc->n_nodes; i++)
2326b4cd727SPeter Griffin dma_pool_free(fdesc->fchan->node_pool, fdesc->node[i].desc,
2336b4cd727SPeter Griffin fdesc->node[i].pdesc);
2346b4cd727SPeter Griffin kfree(fdesc);
2356b4cd727SPeter Griffin }
2366b4cd727SPeter Griffin
st_fdma_alloc_desc(struct st_fdma_chan * fchan,int sg_len)2376b4cd727SPeter Griffin static struct st_fdma_desc *st_fdma_alloc_desc(struct st_fdma_chan *fchan,
2386b4cd727SPeter Griffin int sg_len)
2396b4cd727SPeter Griffin {
2406b4cd727SPeter Griffin struct st_fdma_desc *fdesc;
2416b4cd727SPeter Griffin int i;
2426b4cd727SPeter Griffin
24355f53b9cSGustavo A. R. Silva fdesc = kzalloc(struct_size(fdesc, node, sg_len), GFP_NOWAIT);
2446b4cd727SPeter Griffin if (!fdesc)
2456b4cd727SPeter Griffin return NULL;
2466b4cd727SPeter Griffin
2476b4cd727SPeter Griffin fdesc->fchan = fchan;
2486b4cd727SPeter Griffin fdesc->n_nodes = sg_len;
2496b4cd727SPeter Griffin for (i = 0; i < sg_len; i++) {
2506b4cd727SPeter Griffin fdesc->node[i].desc = dma_pool_alloc(fchan->node_pool,
2516b4cd727SPeter Griffin GFP_NOWAIT, &fdesc->node[i].pdesc);
2526b4cd727SPeter Griffin if (!fdesc->node[i].desc)
2536b4cd727SPeter Griffin goto err;
2546b4cd727SPeter Griffin }
2556b4cd727SPeter Griffin return fdesc;
2566b4cd727SPeter Griffin
2576b4cd727SPeter Griffin err:
2586b4cd727SPeter Griffin while (--i >= 0)
2596b4cd727SPeter Griffin dma_pool_free(fchan->node_pool, fdesc->node[i].desc,
2606b4cd727SPeter Griffin fdesc->node[i].pdesc);
2616b4cd727SPeter Griffin kfree(fdesc);
2626b4cd727SPeter Griffin return NULL;
2636b4cd727SPeter Griffin }
2646b4cd727SPeter Griffin
st_fdma_alloc_chan_res(struct dma_chan * chan)2656b4cd727SPeter Griffin static int st_fdma_alloc_chan_res(struct dma_chan *chan)
2666b4cd727SPeter Griffin {
2676b4cd727SPeter Griffin struct st_fdma_chan *fchan = to_st_fdma_chan(chan);
2686b4cd727SPeter Griffin
2696b4cd727SPeter Griffin /* Create the dma pool for descriptor allocation */
2706b4cd727SPeter Griffin fchan->node_pool = dma_pool_create(dev_name(&chan->dev->device),
2716b4cd727SPeter Griffin fchan->fdev->dev,
2726b4cd727SPeter Griffin sizeof(struct st_fdma_hw_node),
2736b4cd727SPeter Griffin __alignof__(struct st_fdma_hw_node),
2746b4cd727SPeter Griffin 0);
2756b4cd727SPeter Griffin
2766b4cd727SPeter Griffin if (!fchan->node_pool) {
2776b4cd727SPeter Griffin dev_err(fchan->fdev->dev, "unable to allocate desc pool\n");
2786b4cd727SPeter Griffin return -ENOMEM;
2796b4cd727SPeter Griffin }
2806b4cd727SPeter Griffin
2816b4cd727SPeter Griffin dev_dbg(fchan->fdev->dev, "alloc ch_id:%d type:%d\n",
2826b4cd727SPeter Griffin fchan->vchan.chan.chan_id, fchan->cfg.type);
2836b4cd727SPeter Griffin
2846b4cd727SPeter Griffin return 0;
2856b4cd727SPeter Griffin }
2866b4cd727SPeter Griffin
st_fdma_free_chan_res(struct dma_chan * chan)2876b4cd727SPeter Griffin static void st_fdma_free_chan_res(struct dma_chan *chan)
2886b4cd727SPeter Griffin {
2896b4cd727SPeter Griffin struct st_fdma_chan *fchan = to_st_fdma_chan(chan);
2906b4cd727SPeter Griffin struct rproc *rproc = fchan->fdev->slim_rproc->rproc;
2916b4cd727SPeter Griffin unsigned long flags;
2926b4cd727SPeter Griffin
2936b4cd727SPeter Griffin dev_dbg(fchan->fdev->dev, "%s: freeing chan:%d\n",
2946b4cd727SPeter Griffin __func__, fchan->vchan.chan.chan_id);
2956b4cd727SPeter Griffin
2966b4cd727SPeter Griffin if (fchan->cfg.type != ST_FDMA_TYPE_FREE_RUN)
2976b4cd727SPeter Griffin st_fdma_dreq_put(fchan);
2986b4cd727SPeter Griffin
2996b4cd727SPeter Griffin spin_lock_irqsave(&fchan->vchan.lock, flags);
3006b4cd727SPeter Griffin fchan->fdesc = NULL;
3016b4cd727SPeter Griffin spin_unlock_irqrestore(&fchan->vchan.lock, flags);
3026b4cd727SPeter Griffin
3036b4cd727SPeter Griffin dma_pool_destroy(fchan->node_pool);
3046b4cd727SPeter Griffin fchan->node_pool = NULL;
3056b4cd727SPeter Griffin memset(&fchan->cfg, 0, sizeof(struct st_fdma_cfg));
3066b4cd727SPeter Griffin
3076b4cd727SPeter Griffin rproc_shutdown(rproc);
3086b4cd727SPeter Griffin }
3096b4cd727SPeter Griffin
st_fdma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dst,dma_addr_t src,size_t len,unsigned long flags)3106b4cd727SPeter Griffin static struct dma_async_tx_descriptor *st_fdma_prep_dma_memcpy(
3116b4cd727SPeter Griffin struct dma_chan *chan, dma_addr_t dst, dma_addr_t src,
3126b4cd727SPeter Griffin size_t len, unsigned long flags)
3136b4cd727SPeter Griffin {
3146b4cd727SPeter Griffin struct st_fdma_chan *fchan;
3156b4cd727SPeter Griffin struct st_fdma_desc *fdesc;
3166b4cd727SPeter Griffin struct st_fdma_hw_node *hw_node;
3176b4cd727SPeter Griffin
3186b4cd727SPeter Griffin if (!len)
3196b4cd727SPeter Griffin return NULL;
3206b4cd727SPeter Griffin
3216b4cd727SPeter Griffin fchan = to_st_fdma_chan(chan);
3226b4cd727SPeter Griffin
3236b4cd727SPeter Griffin /* We only require a single descriptor */
3246b4cd727SPeter Griffin fdesc = st_fdma_alloc_desc(fchan, 1);
3256b4cd727SPeter Griffin if (!fdesc) {
3266b4cd727SPeter Griffin dev_err(fchan->fdev->dev, "no memory for desc\n");
3276b4cd727SPeter Griffin return NULL;
3286b4cd727SPeter Griffin }
3296b4cd727SPeter Griffin
3306b4cd727SPeter Griffin hw_node = fdesc->node[0].desc;
3316b4cd727SPeter Griffin hw_node->next = 0;
3326b4cd727SPeter Griffin hw_node->control = FDMA_NODE_CTRL_REQ_MAP_FREE_RUN;
3336b4cd727SPeter Griffin hw_node->control |= FDMA_NODE_CTRL_SRC_INCR;
3346b4cd727SPeter Griffin hw_node->control |= FDMA_NODE_CTRL_DST_INCR;
3356b4cd727SPeter Griffin hw_node->control |= FDMA_NODE_CTRL_INT_EON;
3366b4cd727SPeter Griffin hw_node->nbytes = len;
3376b4cd727SPeter Griffin hw_node->saddr = src;
3386b4cd727SPeter Griffin hw_node->daddr = dst;
3396b4cd727SPeter Griffin hw_node->generic.length = len;
3406b4cd727SPeter Griffin hw_node->generic.sstride = 0;
3416b4cd727SPeter Griffin hw_node->generic.dstride = 0;
3426b4cd727SPeter Griffin
3436b4cd727SPeter Griffin return vchan_tx_prep(&fchan->vchan, &fdesc->vdesc, flags);
3446b4cd727SPeter Griffin }
3456b4cd727SPeter Griffin
config_reqctrl(struct st_fdma_chan * fchan,enum dma_transfer_direction direction)3466b4cd727SPeter Griffin static int config_reqctrl(struct st_fdma_chan *fchan,
3476b4cd727SPeter Griffin enum dma_transfer_direction direction)
3486b4cd727SPeter Griffin {
3496b4cd727SPeter Griffin u32 maxburst = 0, addr = 0;
3506b4cd727SPeter Griffin enum dma_slave_buswidth width;
3516b4cd727SPeter Griffin int ch_id = fchan->vchan.chan.chan_id;
3526b4cd727SPeter Griffin struct st_fdma_dev *fdev = fchan->fdev;
3536b4cd727SPeter Griffin
3546b4cd727SPeter Griffin switch (direction) {
3556b4cd727SPeter Griffin
3566b4cd727SPeter Griffin case DMA_DEV_TO_MEM:
3576b4cd727SPeter Griffin fchan->cfg.req_ctrl &= ~FDMA_REQ_CTRL_WNR;
3586b4cd727SPeter Griffin maxburst = fchan->scfg.src_maxburst;
3596b4cd727SPeter Griffin width = fchan->scfg.src_addr_width;
3606b4cd727SPeter Griffin addr = fchan->scfg.src_addr;
3616b4cd727SPeter Griffin break;
3626b4cd727SPeter Griffin
3636b4cd727SPeter Griffin case DMA_MEM_TO_DEV:
3646b4cd727SPeter Griffin fchan->cfg.req_ctrl |= FDMA_REQ_CTRL_WNR;
3656b4cd727SPeter Griffin maxburst = fchan->scfg.dst_maxburst;
3666b4cd727SPeter Griffin width = fchan->scfg.dst_addr_width;
3676b4cd727SPeter Griffin addr = fchan->scfg.dst_addr;
3686b4cd727SPeter Griffin break;
3696b4cd727SPeter Griffin
3706b4cd727SPeter Griffin default:
3716b4cd727SPeter Griffin return -EINVAL;
3726b4cd727SPeter Griffin }
3736b4cd727SPeter Griffin
3746b4cd727SPeter Griffin fchan->cfg.req_ctrl &= ~FDMA_REQ_CTRL_OPCODE_MASK;
3756b4cd727SPeter Griffin
3766b4cd727SPeter Griffin switch (width) {
3776b4cd727SPeter Griffin
3786b4cd727SPeter Griffin case DMA_SLAVE_BUSWIDTH_1_BYTE:
3796b4cd727SPeter Griffin fchan->cfg.req_ctrl |= FDMA_REQ_CTRL_OPCODE_LD_ST1;
3806b4cd727SPeter Griffin break;
3816b4cd727SPeter Griffin
3826b4cd727SPeter Griffin case DMA_SLAVE_BUSWIDTH_2_BYTES:
3836b4cd727SPeter Griffin fchan->cfg.req_ctrl |= FDMA_REQ_CTRL_OPCODE_LD_ST2;
3846b4cd727SPeter Griffin break;
3856b4cd727SPeter Griffin
3866b4cd727SPeter Griffin case DMA_SLAVE_BUSWIDTH_4_BYTES:
3876b4cd727SPeter Griffin fchan->cfg.req_ctrl |= FDMA_REQ_CTRL_OPCODE_LD_ST4;
3886b4cd727SPeter Griffin break;
3896b4cd727SPeter Griffin
3906b4cd727SPeter Griffin case DMA_SLAVE_BUSWIDTH_8_BYTES:
3916b4cd727SPeter Griffin fchan->cfg.req_ctrl |= FDMA_REQ_CTRL_OPCODE_LD_ST8;
3926b4cd727SPeter Griffin break;
3936b4cd727SPeter Griffin
3946b4cd727SPeter Griffin default:
3956b4cd727SPeter Griffin return -EINVAL;
3966b4cd727SPeter Griffin }
3976b4cd727SPeter Griffin
3986b4cd727SPeter Griffin fchan->cfg.req_ctrl &= ~FDMA_REQ_CTRL_NUM_OPS_MASK;
3996b4cd727SPeter Griffin fchan->cfg.req_ctrl |= FDMA_REQ_CTRL_NUM_OPS(maxburst-1);
4006b4cd727SPeter Griffin dreq_write(fchan, fchan->cfg.req_ctrl, FDMA_REQ_CTRL_OFST);
4016b4cd727SPeter Griffin
4026b4cd727SPeter Griffin fchan->cfg.dev_addr = addr;
4036b4cd727SPeter Griffin fchan->cfg.dir = direction;
4046b4cd727SPeter Griffin
4056b4cd727SPeter Griffin dev_dbg(fdev->dev, "chan:%d config_reqctrl:%#x req_ctrl:%#lx\n",
4066b4cd727SPeter Griffin ch_id, addr, fchan->cfg.req_ctrl);
4076b4cd727SPeter Griffin
4086b4cd727SPeter Griffin return 0;
4096b4cd727SPeter Griffin }
4106b4cd727SPeter Griffin
fill_hw_node(struct st_fdma_hw_node * hw_node,struct st_fdma_chan * fchan,enum dma_transfer_direction direction)4116b4cd727SPeter Griffin static void fill_hw_node(struct st_fdma_hw_node *hw_node,
4126b4cd727SPeter Griffin struct st_fdma_chan *fchan,
4136b4cd727SPeter Griffin enum dma_transfer_direction direction)
4146b4cd727SPeter Griffin {
4156b4cd727SPeter Griffin if (direction == DMA_MEM_TO_DEV) {
4166b4cd727SPeter Griffin hw_node->control |= FDMA_NODE_CTRL_SRC_INCR;
4176b4cd727SPeter Griffin hw_node->control |= FDMA_NODE_CTRL_DST_STATIC;
4186b4cd727SPeter Griffin hw_node->daddr = fchan->cfg.dev_addr;
4196b4cd727SPeter Griffin } else {
4206b4cd727SPeter Griffin hw_node->control |= FDMA_NODE_CTRL_SRC_STATIC;
4216b4cd727SPeter Griffin hw_node->control |= FDMA_NODE_CTRL_DST_INCR;
4226b4cd727SPeter Griffin hw_node->saddr = fchan->cfg.dev_addr;
4236b4cd727SPeter Griffin }
4246b4cd727SPeter Griffin
4256b4cd727SPeter Griffin hw_node->generic.sstride = 0;
4266b4cd727SPeter Griffin hw_node->generic.dstride = 0;
4276b4cd727SPeter Griffin }
4286b4cd727SPeter Griffin
st_fdma_prep_common(struct dma_chan * chan,size_t len,enum dma_transfer_direction direction)4296b4cd727SPeter Griffin static inline struct st_fdma_chan *st_fdma_prep_common(struct dma_chan *chan,
4306b4cd727SPeter Griffin size_t len, enum dma_transfer_direction direction)
4316b4cd727SPeter Griffin {
4326b4cd727SPeter Griffin struct st_fdma_chan *fchan;
4336b4cd727SPeter Griffin
4346b4cd727SPeter Griffin if (!chan || !len)
4356b4cd727SPeter Griffin return NULL;
4366b4cd727SPeter Griffin
4376b4cd727SPeter Griffin fchan = to_st_fdma_chan(chan);
4386b4cd727SPeter Griffin
4396b4cd727SPeter Griffin if (!is_slave_direction(direction)) {
4406b4cd727SPeter Griffin dev_err(fchan->fdev->dev, "bad direction?\n");
4416b4cd727SPeter Griffin return NULL;
4426b4cd727SPeter Griffin }
4436b4cd727SPeter Griffin
4446b4cd727SPeter Griffin return fchan;
4456b4cd727SPeter Griffin }
4466b4cd727SPeter Griffin
st_fdma_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t len,size_t period_len,enum dma_transfer_direction direction,unsigned long flags)4476b4cd727SPeter Griffin static struct dma_async_tx_descriptor *st_fdma_prep_dma_cyclic(
4486b4cd727SPeter Griffin struct dma_chan *chan, dma_addr_t buf_addr, size_t len,
4496b4cd727SPeter Griffin size_t period_len, enum dma_transfer_direction direction,
4506b4cd727SPeter Griffin unsigned long flags)
4516b4cd727SPeter Griffin {
4526b4cd727SPeter Griffin struct st_fdma_chan *fchan;
4536b4cd727SPeter Griffin struct st_fdma_desc *fdesc;
4546b4cd727SPeter Griffin int sg_len, i;
4556b4cd727SPeter Griffin
4566b4cd727SPeter Griffin fchan = st_fdma_prep_common(chan, len, direction);
4576b4cd727SPeter Griffin if (!fchan)
4586b4cd727SPeter Griffin return NULL;
4596b4cd727SPeter Griffin
4606b4cd727SPeter Griffin if (!period_len)
4616b4cd727SPeter Griffin return NULL;
4626b4cd727SPeter Griffin
4636b4cd727SPeter Griffin if (config_reqctrl(fchan, direction)) {
4646b4cd727SPeter Griffin dev_err(fchan->fdev->dev, "bad width or direction\n");
4656b4cd727SPeter Griffin return NULL;
4666b4cd727SPeter Griffin }
4676b4cd727SPeter Griffin
4686b4cd727SPeter Griffin /* the buffer length must be a multiple of period_len */
4696b4cd727SPeter Griffin if (len % period_len != 0) {
4706b4cd727SPeter Griffin dev_err(fchan->fdev->dev, "len is not multiple of period\n");
4716b4cd727SPeter Griffin return NULL;
4726b4cd727SPeter Griffin }
4736b4cd727SPeter Griffin
4746b4cd727SPeter Griffin sg_len = len / period_len;
4756b4cd727SPeter Griffin fdesc = st_fdma_alloc_desc(fchan, sg_len);
4766b4cd727SPeter Griffin if (!fdesc) {
4776b4cd727SPeter Griffin dev_err(fchan->fdev->dev, "no memory for desc\n");
4786b4cd727SPeter Griffin return NULL;
4796b4cd727SPeter Griffin }
4806b4cd727SPeter Griffin
4816b4cd727SPeter Griffin fdesc->iscyclic = true;
4826b4cd727SPeter Griffin
4836b4cd727SPeter Griffin for (i = 0; i < sg_len; i++) {
4846b4cd727SPeter Griffin struct st_fdma_hw_node *hw_node = fdesc->node[i].desc;
4856b4cd727SPeter Griffin
4866b4cd727SPeter Griffin hw_node->next = fdesc->node[(i + 1) % sg_len].pdesc;
4876b4cd727SPeter Griffin
4886b4cd727SPeter Griffin hw_node->control =
4896b4cd727SPeter Griffin FDMA_NODE_CTRL_REQ_MAP_DREQ(fchan->dreq_line);
4906b4cd727SPeter Griffin hw_node->control |= FDMA_NODE_CTRL_INT_EON;
4916b4cd727SPeter Griffin
4926b4cd727SPeter Griffin fill_hw_node(hw_node, fchan, direction);
4936b4cd727SPeter Griffin
4946b4cd727SPeter Griffin if (direction == DMA_MEM_TO_DEV)
4956b4cd727SPeter Griffin hw_node->saddr = buf_addr + (i * period_len);
4966b4cd727SPeter Griffin else
4976b4cd727SPeter Griffin hw_node->daddr = buf_addr + (i * period_len);
4986b4cd727SPeter Griffin
4996b4cd727SPeter Griffin hw_node->nbytes = period_len;
5006b4cd727SPeter Griffin hw_node->generic.length = period_len;
5016b4cd727SPeter Griffin }
5026b4cd727SPeter Griffin
5036b4cd727SPeter Griffin return vchan_tx_prep(&fchan->vchan, &fdesc->vdesc, flags);
5046b4cd727SPeter Griffin }
5056b4cd727SPeter Griffin
st_fdma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction direction,unsigned long flags,void * context)5066b4cd727SPeter Griffin static struct dma_async_tx_descriptor *st_fdma_prep_slave_sg(
5076b4cd727SPeter Griffin struct dma_chan *chan, struct scatterlist *sgl,
5086b4cd727SPeter Griffin unsigned int sg_len, enum dma_transfer_direction direction,
5096b4cd727SPeter Griffin unsigned long flags, void *context)
5106b4cd727SPeter Griffin {
5116b4cd727SPeter Griffin struct st_fdma_chan *fchan;
5126b4cd727SPeter Griffin struct st_fdma_desc *fdesc;
5136b4cd727SPeter Griffin struct st_fdma_hw_node *hw_node;
5146b4cd727SPeter Griffin struct scatterlist *sg;
5156b4cd727SPeter Griffin int i;
5166b4cd727SPeter Griffin
5176b4cd727SPeter Griffin fchan = st_fdma_prep_common(chan, sg_len, direction);
5186b4cd727SPeter Griffin if (!fchan)
5196b4cd727SPeter Griffin return NULL;
5206b4cd727SPeter Griffin
5216b4cd727SPeter Griffin if (!sgl)
5226b4cd727SPeter Griffin return NULL;
5236b4cd727SPeter Griffin
5246b4cd727SPeter Griffin fdesc = st_fdma_alloc_desc(fchan, sg_len);
5256b4cd727SPeter Griffin if (!fdesc) {
5266b4cd727SPeter Griffin dev_err(fchan->fdev->dev, "no memory for desc\n");
5276b4cd727SPeter Griffin return NULL;
5286b4cd727SPeter Griffin }
5296b4cd727SPeter Griffin
5306b4cd727SPeter Griffin fdesc->iscyclic = false;
5316b4cd727SPeter Griffin
5326b4cd727SPeter Griffin for_each_sg(sgl, sg, sg_len, i) {
5336b4cd727SPeter Griffin hw_node = fdesc->node[i].desc;
5346b4cd727SPeter Griffin
5356b4cd727SPeter Griffin hw_node->next = fdesc->node[(i + 1) % sg_len].pdesc;
5366b4cd727SPeter Griffin hw_node->control = FDMA_NODE_CTRL_REQ_MAP_DREQ(fchan->dreq_line);
5376b4cd727SPeter Griffin
5386b4cd727SPeter Griffin fill_hw_node(hw_node, fchan, direction);
5396b4cd727SPeter Griffin
5406b4cd727SPeter Griffin if (direction == DMA_MEM_TO_DEV)
5416b4cd727SPeter Griffin hw_node->saddr = sg_dma_address(sg);
5426b4cd727SPeter Griffin else
5436b4cd727SPeter Griffin hw_node->daddr = sg_dma_address(sg);
5446b4cd727SPeter Griffin
5456b4cd727SPeter Griffin hw_node->nbytes = sg_dma_len(sg);
5466b4cd727SPeter Griffin hw_node->generic.length = sg_dma_len(sg);
5476b4cd727SPeter Griffin }
5486b4cd727SPeter Griffin
5496b4cd727SPeter Griffin /* interrupt at end of last node */
5506b4cd727SPeter Griffin hw_node->control |= FDMA_NODE_CTRL_INT_EON;
5516b4cd727SPeter Griffin
5526b4cd727SPeter Griffin return vchan_tx_prep(&fchan->vchan, &fdesc->vdesc, flags);
5536b4cd727SPeter Griffin }
5546b4cd727SPeter Griffin
st_fdma_desc_residue(struct st_fdma_chan * fchan,struct virt_dma_desc * vdesc,bool in_progress)5556b4cd727SPeter Griffin static size_t st_fdma_desc_residue(struct st_fdma_chan *fchan,
5566b4cd727SPeter Griffin struct virt_dma_desc *vdesc,
5576b4cd727SPeter Griffin bool in_progress)
5586b4cd727SPeter Griffin {
5596b4cd727SPeter Griffin struct st_fdma_desc *fdesc = fchan->fdesc;
5606b4cd727SPeter Griffin size_t residue = 0;
5616b4cd727SPeter Griffin dma_addr_t cur_addr = 0;
5626b4cd727SPeter Griffin int i;
5636b4cd727SPeter Griffin
5646b4cd727SPeter Griffin if (in_progress) {
5656b4cd727SPeter Griffin cur_addr = fchan_read(fchan, FDMA_CH_CMD_OFST);
5666b4cd727SPeter Griffin cur_addr &= FDMA_CH_CMD_DATA_MASK;
5676b4cd727SPeter Griffin }
5686b4cd727SPeter Griffin
5696b4cd727SPeter Griffin for (i = fchan->fdesc->n_nodes - 1 ; i >= 0; i--) {
5706b4cd727SPeter Griffin if (cur_addr == fdesc->node[i].pdesc) {
5716b4cd727SPeter Griffin residue += fnode_read(fchan, FDMA_CNTN_OFST);
5726b4cd727SPeter Griffin break;
5736b4cd727SPeter Griffin }
5746b4cd727SPeter Griffin residue += fdesc->node[i].desc->nbytes;
5756b4cd727SPeter Griffin }
5766b4cd727SPeter Griffin
5776b4cd727SPeter Griffin return residue;
5786b4cd727SPeter Griffin }
5796b4cd727SPeter Griffin
st_fdma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)5806b4cd727SPeter Griffin static enum dma_status st_fdma_tx_status(struct dma_chan *chan,
5816b4cd727SPeter Griffin dma_cookie_t cookie,
5826b4cd727SPeter Griffin struct dma_tx_state *txstate)
5836b4cd727SPeter Griffin {
5846b4cd727SPeter Griffin struct st_fdma_chan *fchan = to_st_fdma_chan(chan);
5856b4cd727SPeter Griffin struct virt_dma_desc *vd;
5866b4cd727SPeter Griffin enum dma_status ret;
5876b4cd727SPeter Griffin unsigned long flags;
5886b4cd727SPeter Griffin
5896b4cd727SPeter Griffin ret = dma_cookie_status(chan, cookie, txstate);
5906b4cd727SPeter Griffin if (ret == DMA_COMPLETE || !txstate)
5916b4cd727SPeter Griffin return ret;
5926b4cd727SPeter Griffin
5936b4cd727SPeter Griffin spin_lock_irqsave(&fchan->vchan.lock, flags);
5946b4cd727SPeter Griffin vd = vchan_find_desc(&fchan->vchan, cookie);
5956b4cd727SPeter Griffin if (fchan->fdesc && cookie == fchan->fdesc->vdesc.tx.cookie)
5966b4cd727SPeter Griffin txstate->residue = st_fdma_desc_residue(fchan, vd, true);
5976b4cd727SPeter Griffin else if (vd)
5986b4cd727SPeter Griffin txstate->residue = st_fdma_desc_residue(fchan, vd, false);
5996b4cd727SPeter Griffin else
6006b4cd727SPeter Griffin txstate->residue = 0;
6016b4cd727SPeter Griffin
6026b4cd727SPeter Griffin spin_unlock_irqrestore(&fchan->vchan.lock, flags);
6036b4cd727SPeter Griffin
6046b4cd727SPeter Griffin return ret;
6056b4cd727SPeter Griffin }
6066b4cd727SPeter Griffin
st_fdma_issue_pending(struct dma_chan * chan)6076b4cd727SPeter Griffin static void st_fdma_issue_pending(struct dma_chan *chan)
6086b4cd727SPeter Griffin {
6096b4cd727SPeter Griffin struct st_fdma_chan *fchan = to_st_fdma_chan(chan);
6106b4cd727SPeter Griffin unsigned long flags;
6116b4cd727SPeter Griffin
6126b4cd727SPeter Griffin spin_lock_irqsave(&fchan->vchan.lock, flags);
6136b4cd727SPeter Griffin
6146b4cd727SPeter Griffin if (vchan_issue_pending(&fchan->vchan) && !fchan->fdesc)
6156b4cd727SPeter Griffin st_fdma_xfer_desc(fchan);
6166b4cd727SPeter Griffin
6176b4cd727SPeter Griffin spin_unlock_irqrestore(&fchan->vchan.lock, flags);
6186b4cd727SPeter Griffin }
6196b4cd727SPeter Griffin
st_fdma_pause(struct dma_chan * chan)6206b4cd727SPeter Griffin static int st_fdma_pause(struct dma_chan *chan)
6216b4cd727SPeter Griffin {
6226b4cd727SPeter Griffin unsigned long flags;
6236b4cd727SPeter Griffin struct st_fdma_chan *fchan = to_st_fdma_chan(chan);
6246b4cd727SPeter Griffin int ch_id = fchan->vchan.chan.chan_id;
6256b4cd727SPeter Griffin unsigned long cmd = FDMA_CMD_PAUSE(ch_id);
6266b4cd727SPeter Griffin
6276b4cd727SPeter Griffin dev_dbg(fchan->fdev->dev, "pause chan:%d\n", ch_id);
6286b4cd727SPeter Griffin
6296b4cd727SPeter Griffin spin_lock_irqsave(&fchan->vchan.lock, flags);
6306b4cd727SPeter Griffin if (fchan->fdesc)
6316b4cd727SPeter Griffin fdma_write(fchan->fdev, cmd, FDMA_CMD_SET_OFST);
6326b4cd727SPeter Griffin spin_unlock_irqrestore(&fchan->vchan.lock, flags);
6336b4cd727SPeter Griffin
6346b4cd727SPeter Griffin return 0;
6356b4cd727SPeter Griffin }
6366b4cd727SPeter Griffin
st_fdma_resume(struct dma_chan * chan)6376b4cd727SPeter Griffin static int st_fdma_resume(struct dma_chan *chan)
6386b4cd727SPeter Griffin {
6396b4cd727SPeter Griffin unsigned long flags;
6406b4cd727SPeter Griffin unsigned long val;
6416b4cd727SPeter Griffin struct st_fdma_chan *fchan = to_st_fdma_chan(chan);
6426b4cd727SPeter Griffin int ch_id = fchan->vchan.chan.chan_id;
6436b4cd727SPeter Griffin
6446b4cd727SPeter Griffin dev_dbg(fchan->fdev->dev, "resume chan:%d\n", ch_id);
6456b4cd727SPeter Griffin
6466b4cd727SPeter Griffin spin_lock_irqsave(&fchan->vchan.lock, flags);
6476b4cd727SPeter Griffin if (fchan->fdesc) {
6486b4cd727SPeter Griffin val = fchan_read(fchan, FDMA_CH_CMD_OFST);
6496b4cd727SPeter Griffin val &= FDMA_CH_CMD_DATA_MASK;
6506b4cd727SPeter Griffin fchan_write(fchan, val, FDMA_CH_CMD_OFST);
6516b4cd727SPeter Griffin }
6526b4cd727SPeter Griffin spin_unlock_irqrestore(&fchan->vchan.lock, flags);
6536b4cd727SPeter Griffin
6546b4cd727SPeter Griffin return 0;
6556b4cd727SPeter Griffin }
6566b4cd727SPeter Griffin
st_fdma_terminate_all(struct dma_chan * chan)6576b4cd727SPeter Griffin static int st_fdma_terminate_all(struct dma_chan *chan)
6586b4cd727SPeter Griffin {
6596b4cd727SPeter Griffin unsigned long flags;
6606b4cd727SPeter Griffin LIST_HEAD(head);
6616b4cd727SPeter Griffin struct st_fdma_chan *fchan = to_st_fdma_chan(chan);
6626b4cd727SPeter Griffin int ch_id = fchan->vchan.chan.chan_id;
6636b4cd727SPeter Griffin unsigned long cmd = FDMA_CMD_PAUSE(ch_id);
6646b4cd727SPeter Griffin
6656b4cd727SPeter Griffin dev_dbg(fchan->fdev->dev, "terminate chan:%d\n", ch_id);
6666b4cd727SPeter Griffin
6676b4cd727SPeter Griffin spin_lock_irqsave(&fchan->vchan.lock, flags);
6686b4cd727SPeter Griffin fdma_write(fchan->fdev, cmd, FDMA_CMD_SET_OFST);
6696b4cd727SPeter Griffin fchan->fdesc = NULL;
6706b4cd727SPeter Griffin vchan_get_all_descriptors(&fchan->vchan, &head);
6716b4cd727SPeter Griffin spin_unlock_irqrestore(&fchan->vchan.lock, flags);
6726b4cd727SPeter Griffin vchan_dma_desc_free_list(&fchan->vchan, &head);
6736b4cd727SPeter Griffin
6746b4cd727SPeter Griffin return 0;
6756b4cd727SPeter Griffin }
6766b4cd727SPeter Griffin
st_fdma_slave_config(struct dma_chan * chan,struct dma_slave_config * slave_cfg)6776b4cd727SPeter Griffin static int st_fdma_slave_config(struct dma_chan *chan,
6786b4cd727SPeter Griffin struct dma_slave_config *slave_cfg)
6796b4cd727SPeter Griffin {
6806b4cd727SPeter Griffin struct st_fdma_chan *fchan = to_st_fdma_chan(chan);
6816b4cd727SPeter Griffin
6826b4cd727SPeter Griffin memcpy(&fchan->scfg, slave_cfg, sizeof(fchan->scfg));
6836b4cd727SPeter Griffin return 0;
6846b4cd727SPeter Griffin }
6856b4cd727SPeter Griffin
6866b4cd727SPeter Griffin static const struct st_fdma_driverdata fdma_mpe31_stih407_11 = {
6876b4cd727SPeter Griffin .name = "STiH407",
6886b4cd727SPeter Griffin .id = 0,
6896b4cd727SPeter Griffin };
6906b4cd727SPeter Griffin
6916b4cd727SPeter Griffin static const struct st_fdma_driverdata fdma_mpe31_stih407_12 = {
6926b4cd727SPeter Griffin .name = "STiH407",
6936b4cd727SPeter Griffin .id = 1,
6946b4cd727SPeter Griffin };
6956b4cd727SPeter Griffin
6966b4cd727SPeter Griffin static const struct st_fdma_driverdata fdma_mpe31_stih407_13 = {
6976b4cd727SPeter Griffin .name = "STiH407",
6986b4cd727SPeter Griffin .id = 2,
6996b4cd727SPeter Griffin };
7006b4cd727SPeter Griffin
7016b4cd727SPeter Griffin static const struct of_device_id st_fdma_match[] = {
7026b4cd727SPeter Griffin { .compatible = "st,stih407-fdma-mpe31-11"
7036b4cd727SPeter Griffin , .data = &fdma_mpe31_stih407_11 },
7046b4cd727SPeter Griffin { .compatible = "st,stih407-fdma-mpe31-12"
7056b4cd727SPeter Griffin , .data = &fdma_mpe31_stih407_12 },
7066b4cd727SPeter Griffin { .compatible = "st,stih407-fdma-mpe31-13"
7076b4cd727SPeter Griffin , .data = &fdma_mpe31_stih407_13 },
7086b4cd727SPeter Griffin {},
7096b4cd727SPeter Griffin };
7106b4cd727SPeter Griffin MODULE_DEVICE_TABLE(of, st_fdma_match);
7116b4cd727SPeter Griffin
st_fdma_parse_dt(struct platform_device * pdev,const struct st_fdma_driverdata * drvdata,struct st_fdma_dev * fdev)7126b4cd727SPeter Griffin static int st_fdma_parse_dt(struct platform_device *pdev,
7136b4cd727SPeter Griffin const struct st_fdma_driverdata *drvdata,
7146b4cd727SPeter Griffin struct st_fdma_dev *fdev)
7156b4cd727SPeter Griffin {
7166b4cd727SPeter Griffin snprintf(fdev->fw_name, FW_NAME_SIZE, "fdma_%s_%d.elf",
7176b4cd727SPeter Griffin drvdata->name, drvdata->id);
7186b4cd727SPeter Griffin
719919b742fSArnd Bergmann return of_property_read_u32(pdev->dev.of_node, "dma-channels",
720919b742fSArnd Bergmann &fdev->nr_channels);
7216b4cd727SPeter Griffin }
7226b4cd727SPeter Griffin #define FDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
7236b4cd727SPeter Griffin BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
7246b4cd727SPeter Griffin BIT(DMA_SLAVE_BUSWIDTH_3_BYTES) | \
7256b4cd727SPeter Griffin BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
7266b4cd727SPeter Griffin
st_fdma_free(struct st_fdma_dev * fdev)7276b4cd727SPeter Griffin static void st_fdma_free(struct st_fdma_dev *fdev)
7286b4cd727SPeter Griffin {
7296b4cd727SPeter Griffin struct st_fdma_chan *fchan;
7306b4cd727SPeter Griffin int i;
7316b4cd727SPeter Griffin
7326b4cd727SPeter Griffin for (i = 0; i < fdev->nr_channels; i++) {
7336b4cd727SPeter Griffin fchan = &fdev->chans[i];
7346b4cd727SPeter Griffin list_del(&fchan->vchan.chan.device_node);
7356b4cd727SPeter Griffin tasklet_kill(&fchan->vchan.task);
7366b4cd727SPeter Griffin }
7376b4cd727SPeter Griffin }
7386b4cd727SPeter Griffin
st_fdma_probe(struct platform_device * pdev)7396b4cd727SPeter Griffin static int st_fdma_probe(struct platform_device *pdev)
7406b4cd727SPeter Griffin {
7416b4cd727SPeter Griffin struct st_fdma_dev *fdev;
7426b4cd727SPeter Griffin const struct of_device_id *match;
7436b4cd727SPeter Griffin struct device_node *np = pdev->dev.of_node;
7446b4cd727SPeter Griffin const struct st_fdma_driverdata *drvdata;
7456b4cd727SPeter Griffin int ret, i;
7466b4cd727SPeter Griffin
7476b4cd727SPeter Griffin match = of_match_device((st_fdma_match), &pdev->dev);
7486b4cd727SPeter Griffin if (!match || !match->data) {
7496b4cd727SPeter Griffin dev_err(&pdev->dev, "No device match found\n");
7506b4cd727SPeter Griffin return -ENODEV;
7516b4cd727SPeter Griffin }
7526b4cd727SPeter Griffin
7536b4cd727SPeter Griffin drvdata = match->data;
7546b4cd727SPeter Griffin
7556b4cd727SPeter Griffin fdev = devm_kzalloc(&pdev->dev, sizeof(*fdev), GFP_KERNEL);
7566b4cd727SPeter Griffin if (!fdev)
7576b4cd727SPeter Griffin return -ENOMEM;
7586b4cd727SPeter Griffin
7596b4cd727SPeter Griffin ret = st_fdma_parse_dt(pdev, drvdata, fdev);
7606b4cd727SPeter Griffin if (ret) {
7616b4cd727SPeter Griffin dev_err(&pdev->dev, "unable to find platform data\n");
7626b4cd727SPeter Griffin goto err;
7636b4cd727SPeter Griffin }
7646b4cd727SPeter Griffin
7656b4cd727SPeter Griffin fdev->chans = devm_kcalloc(&pdev->dev, fdev->nr_channels,
7666b4cd727SPeter Griffin sizeof(struct st_fdma_chan), GFP_KERNEL);
7676b4cd727SPeter Griffin if (!fdev->chans)
7686b4cd727SPeter Griffin return -ENOMEM;
7696b4cd727SPeter Griffin
7706b4cd727SPeter Griffin fdev->dev = &pdev->dev;
7716b4cd727SPeter Griffin fdev->drvdata = drvdata;
7726b4cd727SPeter Griffin platform_set_drvdata(pdev, fdev);
7736b4cd727SPeter Griffin
7746b4cd727SPeter Griffin fdev->irq = platform_get_irq(pdev, 0);
775e17be6e1SStephen Boyd if (fdev->irq < 0)
7766b4cd727SPeter Griffin return -EINVAL;
7776b4cd727SPeter Griffin
7786b4cd727SPeter Griffin ret = devm_request_irq(&pdev->dev, fdev->irq, st_fdma_irq_handler, 0,
7796b4cd727SPeter Griffin dev_name(&pdev->dev), fdev);
7806b4cd727SPeter Griffin if (ret) {
7816b4cd727SPeter Griffin dev_err(&pdev->dev, "Failed to request irq (%d)\n", ret);
7826b4cd727SPeter Griffin goto err;
7836b4cd727SPeter Griffin }
7846b4cd727SPeter Griffin
7856b4cd727SPeter Griffin fdev->slim_rproc = st_slim_rproc_alloc(pdev, fdev->fw_name);
786e687cd19SWei Yongjun if (IS_ERR(fdev->slim_rproc)) {
7876b4cd727SPeter Griffin ret = PTR_ERR(fdev->slim_rproc);
7886b4cd727SPeter Griffin dev_err(&pdev->dev, "slim_rproc_alloc failed (%d)\n", ret);
7896b4cd727SPeter Griffin goto err;
7906b4cd727SPeter Griffin }
7916b4cd727SPeter Griffin
7926b4cd727SPeter Griffin /* Initialise list of FDMA channels */
7936b4cd727SPeter Griffin INIT_LIST_HEAD(&fdev->dma_device.channels);
7946b4cd727SPeter Griffin for (i = 0; i < fdev->nr_channels; i++) {
7956b4cd727SPeter Griffin struct st_fdma_chan *fchan = &fdev->chans[i];
7966b4cd727SPeter Griffin
7976b4cd727SPeter Griffin fchan->fdev = fdev;
7986b4cd727SPeter Griffin fchan->vchan.desc_free = st_fdma_free_desc;
7996b4cd727SPeter Griffin vchan_init(&fchan->vchan, &fdev->dma_device);
8006b4cd727SPeter Griffin }
8016b4cd727SPeter Griffin
8026b4cd727SPeter Griffin /* Initialise the FDMA dreq (reserve 0 & 31 for FDMA use) */
8036b4cd727SPeter Griffin fdev->dreq_mask = BIT(0) | BIT(31);
8046b4cd727SPeter Griffin
8056b4cd727SPeter Griffin dma_cap_set(DMA_SLAVE, fdev->dma_device.cap_mask);
8066b4cd727SPeter Griffin dma_cap_set(DMA_CYCLIC, fdev->dma_device.cap_mask);
8076b4cd727SPeter Griffin dma_cap_set(DMA_MEMCPY, fdev->dma_device.cap_mask);
8086b4cd727SPeter Griffin
8096b4cd727SPeter Griffin fdev->dma_device.dev = &pdev->dev;
8106b4cd727SPeter Griffin fdev->dma_device.device_alloc_chan_resources = st_fdma_alloc_chan_res;
8116b4cd727SPeter Griffin fdev->dma_device.device_free_chan_resources = st_fdma_free_chan_res;
8126b4cd727SPeter Griffin fdev->dma_device.device_prep_dma_cyclic = st_fdma_prep_dma_cyclic;
8136b4cd727SPeter Griffin fdev->dma_device.device_prep_slave_sg = st_fdma_prep_slave_sg;
8146b4cd727SPeter Griffin fdev->dma_device.device_prep_dma_memcpy = st_fdma_prep_dma_memcpy;
8156b4cd727SPeter Griffin fdev->dma_device.device_tx_status = st_fdma_tx_status;
8166b4cd727SPeter Griffin fdev->dma_device.device_issue_pending = st_fdma_issue_pending;
8176b4cd727SPeter Griffin fdev->dma_device.device_terminate_all = st_fdma_terminate_all;
8186b4cd727SPeter Griffin fdev->dma_device.device_config = st_fdma_slave_config;
8196b4cd727SPeter Griffin fdev->dma_device.device_pause = st_fdma_pause;
8206b4cd727SPeter Griffin fdev->dma_device.device_resume = st_fdma_resume;
8216b4cd727SPeter Griffin
8226b4cd727SPeter Griffin fdev->dma_device.src_addr_widths = FDMA_DMA_BUSWIDTHS;
8236b4cd727SPeter Griffin fdev->dma_device.dst_addr_widths = FDMA_DMA_BUSWIDTHS;
8246b4cd727SPeter Griffin fdev->dma_device.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
8256b4cd727SPeter Griffin fdev->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
8266b4cd727SPeter Griffin
827a5c1d8ecSHuang Shijie ret = dmaenginem_async_device_register(&fdev->dma_device);
8286b4cd727SPeter Griffin if (ret) {
8296b4cd727SPeter Griffin dev_err(&pdev->dev,
8306b4cd727SPeter Griffin "Failed to register DMA device (%d)\n", ret);
8316b4cd727SPeter Griffin goto err_rproc;
8326b4cd727SPeter Griffin }
8336b4cd727SPeter Griffin
8346b4cd727SPeter Griffin ret = of_dma_controller_register(np, st_fdma_of_xlate, fdev);
8356b4cd727SPeter Griffin if (ret) {
8366b4cd727SPeter Griffin dev_err(&pdev->dev,
8376b4cd727SPeter Griffin "Failed to register controller (%d)\n", ret);
838a5c1d8ecSHuang Shijie goto err_rproc;
8396b4cd727SPeter Griffin }
8406b4cd727SPeter Griffin
8416b4cd727SPeter Griffin dev_info(&pdev->dev, "ST FDMA engine driver, irq:%d\n", fdev->irq);
8426b4cd727SPeter Griffin
8436b4cd727SPeter Griffin return 0;
8446b4cd727SPeter Griffin
8456b4cd727SPeter Griffin err_rproc:
8466b4cd727SPeter Griffin st_fdma_free(fdev);
8476b4cd727SPeter Griffin st_slim_rproc_put(fdev->slim_rproc);
8486b4cd727SPeter Griffin err:
8496b4cd727SPeter Griffin return ret;
8506b4cd727SPeter Griffin }
8516b4cd727SPeter Griffin
st_fdma_remove(struct platform_device * pdev)8526b4cd727SPeter Griffin static int st_fdma_remove(struct platform_device *pdev)
8536b4cd727SPeter Griffin {
8546b4cd727SPeter Griffin struct st_fdma_dev *fdev = platform_get_drvdata(pdev);
8556b4cd727SPeter Griffin
8566b4cd727SPeter Griffin devm_free_irq(&pdev->dev, fdev->irq, fdev);
8576b4cd727SPeter Griffin st_slim_rproc_put(fdev->slim_rproc);
8586b4cd727SPeter Griffin of_dma_controller_free(pdev->dev.of_node);
8596b4cd727SPeter Griffin
8606b4cd727SPeter Griffin return 0;
8616b4cd727SPeter Griffin }
8626b4cd727SPeter Griffin
8636b4cd727SPeter Griffin static struct platform_driver st_fdma_platform_driver = {
8646b4cd727SPeter Griffin .driver = {
8656b4cd727SPeter Griffin .name = DRIVER_NAME,
8666b4cd727SPeter Griffin .of_match_table = st_fdma_match,
8676b4cd727SPeter Griffin },
8686b4cd727SPeter Griffin .probe = st_fdma_probe,
8696b4cd727SPeter Griffin .remove = st_fdma_remove,
8706b4cd727SPeter Griffin };
8716b4cd727SPeter Griffin module_platform_driver(st_fdma_platform_driver);
8726b4cd727SPeter Griffin
8736b4cd727SPeter Griffin MODULE_LICENSE("GPL v2");
8746b4cd727SPeter Griffin MODULE_DESCRIPTION("STMicroelectronics FDMA engine driver");
8756b4cd727SPeter Griffin MODULE_AUTHOR("Ludovic.barre <Ludovic.barre@st.com>");
8766b4cd727SPeter Griffin MODULE_AUTHOR("Peter Griffin <peter.griffin@linaro.org>");
8776b4cd727SPeter Griffin MODULE_ALIAS("platform:" DRIVER_NAME);
878