19b3b8171SBaolin Wang /*
29b3b8171SBaolin Wang * Copyright (C) 2017 Spreadtrum Communications Inc.
39b3b8171SBaolin Wang *
49b3b8171SBaolin Wang * SPDX-License-Identifier: GPL-2.0
59b3b8171SBaolin Wang */
69b3b8171SBaolin Wang
79b3b8171SBaolin Wang #include <linux/clk.h>
89b3b8171SBaolin Wang #include <linux/dma-mapping.h>
9ab42ddb9SEric Long #include <linux/dma/sprd-dma.h>
109b3b8171SBaolin Wang #include <linux/errno.h>
119b3b8171SBaolin Wang #include <linux/init.h>
129b3b8171SBaolin Wang #include <linux/interrupt.h>
139b3b8171SBaolin Wang #include <linux/io.h>
149b3b8171SBaolin Wang #include <linux/kernel.h>
159b3b8171SBaolin Wang #include <linux/module.h>
169b3b8171SBaolin Wang #include <linux/of.h>
179b3b8171SBaolin Wang #include <linux/of_dma.h>
18*897500c7SRob Herring #include <linux/platform_device.h>
199b3b8171SBaolin Wang #include <linux/pm_runtime.h>
209b3b8171SBaolin Wang #include <linux/slab.h>
219b3b8171SBaolin Wang
229b3b8171SBaolin Wang #include "virt-dma.h"
239b3b8171SBaolin Wang
249b3b8171SBaolin Wang #define SPRD_DMA_CHN_REG_OFFSET 0x1000
259b3b8171SBaolin Wang #define SPRD_DMA_CHN_REG_LENGTH 0x40
269b3b8171SBaolin Wang #define SPRD_DMA_MEMCPY_MIN_SIZE 64
279b3b8171SBaolin Wang
289b3b8171SBaolin Wang /* DMA global registers definition */
299b3b8171SBaolin Wang #define SPRD_DMA_GLB_PAUSE 0x0
309b3b8171SBaolin Wang #define SPRD_DMA_GLB_FRAG_WAIT 0x4
319b3b8171SBaolin Wang #define SPRD_DMA_GLB_REQ_PEND0_EN 0x8
329b3b8171SBaolin Wang #define SPRD_DMA_GLB_REQ_PEND1_EN 0xc
339b3b8171SBaolin Wang #define SPRD_DMA_GLB_INT_RAW_STS 0x10
349b3b8171SBaolin Wang #define SPRD_DMA_GLB_INT_MSK_STS 0x14
359b3b8171SBaolin Wang #define SPRD_DMA_GLB_REQ_STS 0x18
369b3b8171SBaolin Wang #define SPRD_DMA_GLB_CHN_EN_STS 0x1c
379b3b8171SBaolin Wang #define SPRD_DMA_GLB_DEBUG_STS 0x20
389b3b8171SBaolin Wang #define SPRD_DMA_GLB_ARB_SEL_STS 0x24
39770399dfSEric Long #define SPRD_DMA_GLB_2STAGE_GRP1 0x28
40770399dfSEric Long #define SPRD_DMA_GLB_2STAGE_GRP2 0x2c
419b3b8171SBaolin Wang #define SPRD_DMA_GLB_REQ_UID(uid) (0x4 * ((uid) - 1))
429b3b8171SBaolin Wang #define SPRD_DMA_GLB_REQ_UID_OFFSET 0x2000
439b3b8171SBaolin Wang
449b3b8171SBaolin Wang /* DMA channel registers definition */
459b3b8171SBaolin Wang #define SPRD_DMA_CHN_PAUSE 0x0
469b3b8171SBaolin Wang #define SPRD_DMA_CHN_REQ 0x4
479b3b8171SBaolin Wang #define SPRD_DMA_CHN_CFG 0x8
489b3b8171SBaolin Wang #define SPRD_DMA_CHN_INTC 0xc
499b3b8171SBaolin Wang #define SPRD_DMA_CHN_SRC_ADDR 0x10
509b3b8171SBaolin Wang #define SPRD_DMA_CHN_DES_ADDR 0x14
519b3b8171SBaolin Wang #define SPRD_DMA_CHN_FRG_LEN 0x18
529b3b8171SBaolin Wang #define SPRD_DMA_CHN_BLK_LEN 0x1c
539b3b8171SBaolin Wang #define SPRD_DMA_CHN_TRSC_LEN 0x20
549b3b8171SBaolin Wang #define SPRD_DMA_CHN_TRSF_STEP 0x24
559b3b8171SBaolin Wang #define SPRD_DMA_CHN_WARP_PTR 0x28
569b3b8171SBaolin Wang #define SPRD_DMA_CHN_WARP_TO 0x2c
579b3b8171SBaolin Wang #define SPRD_DMA_CHN_LLIST_PTR 0x30
589b3b8171SBaolin Wang #define SPRD_DMA_CHN_FRAG_STEP 0x34
599b3b8171SBaolin Wang #define SPRD_DMA_CHN_SRC_BLK_STEP 0x38
609b3b8171SBaolin Wang #define SPRD_DMA_CHN_DES_BLK_STEP 0x3c
619b3b8171SBaolin Wang
62770399dfSEric Long /* SPRD_DMA_GLB_2STAGE_GRP register definition */
63770399dfSEric Long #define SPRD_DMA_GLB_2STAGE_EN BIT(24)
64770399dfSEric Long #define SPRD_DMA_GLB_CHN_INT_MASK GENMASK(23, 20)
659bb9fe0cSBaolin Wang #define SPRD_DMA_GLB_DEST_INT BIT(22)
669bb9fe0cSBaolin Wang #define SPRD_DMA_GLB_SRC_INT BIT(20)
67770399dfSEric Long #define SPRD_DMA_GLB_LIST_DONE_TRG BIT(19)
68770399dfSEric Long #define SPRD_DMA_GLB_TRANS_DONE_TRG BIT(18)
69770399dfSEric Long #define SPRD_DMA_GLB_BLOCK_DONE_TRG BIT(17)
70770399dfSEric Long #define SPRD_DMA_GLB_FRAG_DONE_TRG BIT(16)
71770399dfSEric Long #define SPRD_DMA_GLB_TRG_OFFSET 16
72770399dfSEric Long #define SPRD_DMA_GLB_DEST_CHN_MASK GENMASK(13, 8)
73770399dfSEric Long #define SPRD_DMA_GLB_DEST_CHN_OFFSET 8
74770399dfSEric Long #define SPRD_DMA_GLB_SRC_CHN_MASK GENMASK(5, 0)
75770399dfSEric Long
769b3b8171SBaolin Wang /* SPRD_DMA_CHN_INTC register definition */
779b3b8171SBaolin Wang #define SPRD_DMA_INT_MASK GENMASK(4, 0)
789b3b8171SBaolin Wang #define SPRD_DMA_INT_CLR_OFFSET 24
799b3b8171SBaolin Wang #define SPRD_DMA_FRAG_INT_EN BIT(0)
809b3b8171SBaolin Wang #define SPRD_DMA_BLK_INT_EN BIT(1)
819b3b8171SBaolin Wang #define SPRD_DMA_TRANS_INT_EN BIT(2)
829b3b8171SBaolin Wang #define SPRD_DMA_LIST_INT_EN BIT(3)
839b3b8171SBaolin Wang #define SPRD_DMA_CFG_ERR_INT_EN BIT(4)
849b3b8171SBaolin Wang
859b3b8171SBaolin Wang /* SPRD_DMA_CHN_CFG register definition */
869b3b8171SBaolin Wang #define SPRD_DMA_CHN_EN BIT(0)
874ac69546SEric Long #define SPRD_DMA_LINKLIST_EN BIT(4)
889b3b8171SBaolin Wang #define SPRD_DMA_WAIT_BDONE_OFFSET 24
899b3b8171SBaolin Wang #define SPRD_DMA_DONOT_WAIT_BDONE 1
909b3b8171SBaolin Wang
919b3b8171SBaolin Wang /* SPRD_DMA_CHN_REQ register definition */
929b3b8171SBaolin Wang #define SPRD_DMA_REQ_EN BIT(0)
939b3b8171SBaolin Wang
949b3b8171SBaolin Wang /* SPRD_DMA_CHN_PAUSE register definition */
959b3b8171SBaolin Wang #define SPRD_DMA_PAUSE_EN BIT(0)
969b3b8171SBaolin Wang #define SPRD_DMA_PAUSE_STS BIT(2)
979b3b8171SBaolin Wang #define SPRD_DMA_PAUSE_CNT 0x2000
989b3b8171SBaolin Wang
999b3b8171SBaolin Wang /* DMA_CHN_WARP_* register definition */
1009b3b8171SBaolin Wang #define SPRD_DMA_HIGH_ADDR_MASK GENMASK(31, 28)
1019b3b8171SBaolin Wang #define SPRD_DMA_LOW_ADDR_MASK GENMASK(31, 0)
102a7e335deSEric Long #define SPRD_DMA_WRAP_ADDR_MASK GENMASK(27, 0)
1039b3b8171SBaolin Wang #define SPRD_DMA_HIGH_ADDR_OFFSET 4
1049b3b8171SBaolin Wang
1059b3b8171SBaolin Wang /* SPRD_DMA_CHN_INTC register definition */
1069b3b8171SBaolin Wang #define SPRD_DMA_FRAG_INT_STS BIT(16)
1079b3b8171SBaolin Wang #define SPRD_DMA_BLK_INT_STS BIT(17)
1089b3b8171SBaolin Wang #define SPRD_DMA_TRSC_INT_STS BIT(18)
1099b3b8171SBaolin Wang #define SPRD_DMA_LIST_INT_STS BIT(19)
1109b3b8171SBaolin Wang #define SPRD_DMA_CFGERR_INT_STS BIT(20)
1119b3b8171SBaolin Wang #define SPRD_DMA_CHN_INT_STS \
1129b3b8171SBaolin Wang (SPRD_DMA_FRAG_INT_STS | SPRD_DMA_BLK_INT_STS | \
1139b3b8171SBaolin Wang SPRD_DMA_TRSC_INT_STS | SPRD_DMA_LIST_INT_STS | \
1149b3b8171SBaolin Wang SPRD_DMA_CFGERR_INT_STS)
1159b3b8171SBaolin Wang
1169b3b8171SBaolin Wang /* SPRD_DMA_CHN_FRG_LEN register definition */
1179b3b8171SBaolin Wang #define SPRD_DMA_SRC_DATAWIDTH_OFFSET 30
1189b3b8171SBaolin Wang #define SPRD_DMA_DES_DATAWIDTH_OFFSET 28
1199b3b8171SBaolin Wang #define SPRD_DMA_SWT_MODE_OFFSET 26
1209b3b8171SBaolin Wang #define SPRD_DMA_REQ_MODE_OFFSET 24
1219b3b8171SBaolin Wang #define SPRD_DMA_REQ_MODE_MASK GENMASK(1, 0)
122a7e335deSEric Long #define SPRD_DMA_WRAP_SEL_DEST BIT(23)
123a7e335deSEric Long #define SPRD_DMA_WRAP_EN BIT(22)
1249b3b8171SBaolin Wang #define SPRD_DMA_FIX_SEL_OFFSET 21
1259b3b8171SBaolin Wang #define SPRD_DMA_FIX_EN_OFFSET 20
1264ac69546SEric Long #define SPRD_DMA_LLIST_END BIT(19)
1279b3b8171SBaolin Wang #define SPRD_DMA_FRG_LEN_MASK GENMASK(16, 0)
1289b3b8171SBaolin Wang
1299b3b8171SBaolin Wang /* SPRD_DMA_CHN_BLK_LEN register definition */
1309b3b8171SBaolin Wang #define SPRD_DMA_BLK_LEN_MASK GENMASK(16, 0)
1319b3b8171SBaolin Wang
1329b3b8171SBaolin Wang /* SPRD_DMA_CHN_TRSC_LEN register definition */
1339b3b8171SBaolin Wang #define SPRD_DMA_TRSC_LEN_MASK GENMASK(27, 0)
1349b3b8171SBaolin Wang
1359b3b8171SBaolin Wang /* SPRD_DMA_CHN_TRSF_STEP register definition */
1369b3b8171SBaolin Wang #define SPRD_DMA_DEST_TRSF_STEP_OFFSET 16
1379b3b8171SBaolin Wang #define SPRD_DMA_SRC_TRSF_STEP_OFFSET 0
1389b3b8171SBaolin Wang #define SPRD_DMA_TRSF_STEP_MASK GENMASK(15, 0)
1399b3b8171SBaolin Wang
1408b6bc5fdSZhenfang Wang /* SPRD DMA_SRC_BLK_STEP register definition */
1418b6bc5fdSZhenfang Wang #define SPRD_DMA_LLIST_HIGH_MASK GENMASK(31, 28)
1428b6bc5fdSZhenfang Wang #define SPRD_DMA_LLIST_HIGH_SHIFT 28
1438b6bc5fdSZhenfang Wang
144770399dfSEric Long /* define DMA channel mode & trigger mode mask */
145770399dfSEric Long #define SPRD_DMA_CHN_MODE_MASK GENMASK(7, 0)
146770399dfSEric Long #define SPRD_DMA_TRG_MODE_MASK GENMASK(7, 0)
1479bb9fe0cSBaolin Wang #define SPRD_DMA_INT_TYPE_MASK GENMASK(7, 0)
148770399dfSEric Long
1496b1d255eSEric Long /* define the DMA transfer step type */
1506b1d255eSEric Long #define SPRD_DMA_NONE_STEP 0
1516b1d255eSEric Long #define SPRD_DMA_BYTE_STEP 1
1526b1d255eSEric Long #define SPRD_DMA_SHORT_STEP 2
1536b1d255eSEric Long #define SPRD_DMA_WORD_STEP 4
1546b1d255eSEric Long #define SPRD_DMA_DWORD_STEP 8
1556b1d255eSEric Long
1569b3b8171SBaolin Wang #define SPRD_DMA_SOFTWARE_UID 0
1579b3b8171SBaolin Wang
158d7c33cf8SBaolin Wang /* dma data width values */
159d7c33cf8SBaolin Wang enum sprd_dma_datawidth {
160d7c33cf8SBaolin Wang SPRD_DMA_DATAWIDTH_1_BYTE,
161d7c33cf8SBaolin Wang SPRD_DMA_DATAWIDTH_2_BYTES,
162d7c33cf8SBaolin Wang SPRD_DMA_DATAWIDTH_4_BYTES,
163d7c33cf8SBaolin Wang SPRD_DMA_DATAWIDTH_8_BYTES,
1649b3b8171SBaolin Wang };
1659b3b8171SBaolin Wang
1669b3b8171SBaolin Wang /* dma channel hardware configuration */
1679b3b8171SBaolin Wang struct sprd_dma_chn_hw {
1689b3b8171SBaolin Wang u32 pause;
1699b3b8171SBaolin Wang u32 req;
1709b3b8171SBaolin Wang u32 cfg;
1719b3b8171SBaolin Wang u32 intc;
1729b3b8171SBaolin Wang u32 src_addr;
1739b3b8171SBaolin Wang u32 des_addr;
1749b3b8171SBaolin Wang u32 frg_len;
1759b3b8171SBaolin Wang u32 blk_len;
1769b3b8171SBaolin Wang u32 trsc_len;
1779b3b8171SBaolin Wang u32 trsf_step;
1789b3b8171SBaolin Wang u32 wrap_ptr;
1799b3b8171SBaolin Wang u32 wrap_to;
1809b3b8171SBaolin Wang u32 llist_ptr;
1819b3b8171SBaolin Wang u32 frg_step;
1829b3b8171SBaolin Wang u32 src_blk_step;
1839b3b8171SBaolin Wang u32 des_blk_step;
1849b3b8171SBaolin Wang };
1859b3b8171SBaolin Wang
1869b3b8171SBaolin Wang /* dma request description */
1879b3b8171SBaolin Wang struct sprd_dma_desc {
1889b3b8171SBaolin Wang struct virt_dma_desc vd;
1899b3b8171SBaolin Wang struct sprd_dma_chn_hw chn_hw;
190d762ab33SEric Long enum dma_transfer_direction dir;
1919b3b8171SBaolin Wang };
1929b3b8171SBaolin Wang
1939b3b8171SBaolin Wang /* dma channel description */
1949b3b8171SBaolin Wang struct sprd_dma_chn {
1959b3b8171SBaolin Wang struct virt_dma_chan vc;
1969b3b8171SBaolin Wang void __iomem *chn_base;
1974ac69546SEric Long struct sprd_dma_linklist linklist;
198ca1b7d3dSEric Long struct dma_slave_config slave_cfg;
1999b3b8171SBaolin Wang u32 chn_num;
2009b3b8171SBaolin Wang u32 dev_id;
201770399dfSEric Long enum sprd_dma_chn_mode chn_mode;
202770399dfSEric Long enum sprd_dma_trg_mode trg_mode;
2039bb9fe0cSBaolin Wang enum sprd_dma_int_type int_type;
2049b3b8171SBaolin Wang struct sprd_dma_desc *cur_desc;
2059b3b8171SBaolin Wang };
2069b3b8171SBaolin Wang
2079b3b8171SBaolin Wang /* SPRD dma device */
2089b3b8171SBaolin Wang struct sprd_dma_dev {
2099b3b8171SBaolin Wang struct dma_device dma_dev;
2109b3b8171SBaolin Wang void __iomem *glb_base;
2119b3b8171SBaolin Wang struct clk *clk;
2129b3b8171SBaolin Wang struct clk *ashb_clk;
2139b3b8171SBaolin Wang int irq;
2149b3b8171SBaolin Wang u32 total_chns;
215a18cd9beSGustavo A. R. Silva struct sprd_dma_chn channels[];
2169b3b8171SBaolin Wang };
2179b3b8171SBaolin Wang
218ec1ac309SBaolin Wang static void sprd_dma_free_desc(struct virt_dma_desc *vd);
2199b3b8171SBaolin Wang static bool sprd_dma_filter_fn(struct dma_chan *chan, void *param);
2209b3b8171SBaolin Wang static struct of_dma_filter_info sprd_dma_info = {
2219b3b8171SBaolin Wang .filter_fn = sprd_dma_filter_fn,
2229b3b8171SBaolin Wang };
2239b3b8171SBaolin Wang
to_sprd_dma_chan(struct dma_chan * c)2249b3b8171SBaolin Wang static inline struct sprd_dma_chn *to_sprd_dma_chan(struct dma_chan *c)
2259b3b8171SBaolin Wang {
2269b3b8171SBaolin Wang return container_of(c, struct sprd_dma_chn, vc.chan);
2279b3b8171SBaolin Wang }
2289b3b8171SBaolin Wang
to_sprd_dma_dev(struct dma_chan * c)2299b3b8171SBaolin Wang static inline struct sprd_dma_dev *to_sprd_dma_dev(struct dma_chan *c)
2309b3b8171SBaolin Wang {
2319b3b8171SBaolin Wang struct sprd_dma_chn *schan = to_sprd_dma_chan(c);
2329b3b8171SBaolin Wang
2339b3b8171SBaolin Wang return container_of(schan, struct sprd_dma_dev, channels[c->chan_id]);
2349b3b8171SBaolin Wang }
2359b3b8171SBaolin Wang
to_sprd_dma_desc(struct virt_dma_desc * vd)2369b3b8171SBaolin Wang static inline struct sprd_dma_desc *to_sprd_dma_desc(struct virt_dma_desc *vd)
2379b3b8171SBaolin Wang {
2389b3b8171SBaolin Wang return container_of(vd, struct sprd_dma_desc, vd);
2399b3b8171SBaolin Wang }
2409b3b8171SBaolin Wang
sprd_dma_glb_update(struct sprd_dma_dev * sdev,u32 reg,u32 mask,u32 val)241770399dfSEric Long static void sprd_dma_glb_update(struct sprd_dma_dev *sdev, u32 reg,
242770399dfSEric Long u32 mask, u32 val)
243770399dfSEric Long {
244770399dfSEric Long u32 orig = readl(sdev->glb_base + reg);
245770399dfSEric Long u32 tmp;
246770399dfSEric Long
247770399dfSEric Long tmp = (orig & ~mask) | val;
248770399dfSEric Long writel(tmp, sdev->glb_base + reg);
249770399dfSEric Long }
250770399dfSEric Long
sprd_dma_chn_update(struct sprd_dma_chn * schan,u32 reg,u32 mask,u32 val)2519b3b8171SBaolin Wang static void sprd_dma_chn_update(struct sprd_dma_chn *schan, u32 reg,
2529b3b8171SBaolin Wang u32 mask, u32 val)
2539b3b8171SBaolin Wang {
2549b3b8171SBaolin Wang u32 orig = readl(schan->chn_base + reg);
2559b3b8171SBaolin Wang u32 tmp;
2569b3b8171SBaolin Wang
2579b3b8171SBaolin Wang tmp = (orig & ~mask) | val;
2589b3b8171SBaolin Wang writel(tmp, schan->chn_base + reg);
2599b3b8171SBaolin Wang }
2609b3b8171SBaolin Wang
sprd_dma_enable(struct sprd_dma_dev * sdev)2619b3b8171SBaolin Wang static int sprd_dma_enable(struct sprd_dma_dev *sdev)
2629b3b8171SBaolin Wang {
2639b3b8171SBaolin Wang int ret;
2649b3b8171SBaolin Wang
2659b3b8171SBaolin Wang ret = clk_prepare_enable(sdev->clk);
2669b3b8171SBaolin Wang if (ret)
2679b3b8171SBaolin Wang return ret;
2689b3b8171SBaolin Wang
2699b3b8171SBaolin Wang /*
2709b3b8171SBaolin Wang * The ashb_clk is optional and only for AGCP DMA controller, so we
2719b3b8171SBaolin Wang * need add one condition to check if the ashb_clk need enable.
2729b3b8171SBaolin Wang */
2739b3b8171SBaolin Wang if (!IS_ERR(sdev->ashb_clk))
2749b3b8171SBaolin Wang ret = clk_prepare_enable(sdev->ashb_clk);
2759b3b8171SBaolin Wang
2769b3b8171SBaolin Wang return ret;
2779b3b8171SBaolin Wang }
2789b3b8171SBaolin Wang
sprd_dma_disable(struct sprd_dma_dev * sdev)2799b3b8171SBaolin Wang static void sprd_dma_disable(struct sprd_dma_dev *sdev)
2809b3b8171SBaolin Wang {
2819b3b8171SBaolin Wang clk_disable_unprepare(sdev->clk);
2829b3b8171SBaolin Wang
2839b3b8171SBaolin Wang /*
2849b3b8171SBaolin Wang * Need to check if we need disable the optional ashb_clk for AGCP DMA.
2859b3b8171SBaolin Wang */
2869b3b8171SBaolin Wang if (!IS_ERR(sdev->ashb_clk))
2879b3b8171SBaolin Wang clk_disable_unprepare(sdev->ashb_clk);
2889b3b8171SBaolin Wang }
2899b3b8171SBaolin Wang
sprd_dma_set_uid(struct sprd_dma_chn * schan)2909b3b8171SBaolin Wang static void sprd_dma_set_uid(struct sprd_dma_chn *schan)
2919b3b8171SBaolin Wang {
2929b3b8171SBaolin Wang struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
2939b3b8171SBaolin Wang u32 dev_id = schan->dev_id;
2949b3b8171SBaolin Wang
2959b3b8171SBaolin Wang if (dev_id != SPRD_DMA_SOFTWARE_UID) {
2969b3b8171SBaolin Wang u32 uid_offset = SPRD_DMA_GLB_REQ_UID_OFFSET +
2979b3b8171SBaolin Wang SPRD_DMA_GLB_REQ_UID(dev_id);
2989b3b8171SBaolin Wang
2999b3b8171SBaolin Wang writel(schan->chn_num + 1, sdev->glb_base + uid_offset);
3009b3b8171SBaolin Wang }
3019b3b8171SBaolin Wang }
3029b3b8171SBaolin Wang
sprd_dma_unset_uid(struct sprd_dma_chn * schan)3039b3b8171SBaolin Wang static void sprd_dma_unset_uid(struct sprd_dma_chn *schan)
3049b3b8171SBaolin Wang {
3059b3b8171SBaolin Wang struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
3069b3b8171SBaolin Wang u32 dev_id = schan->dev_id;
3079b3b8171SBaolin Wang
3089b3b8171SBaolin Wang if (dev_id != SPRD_DMA_SOFTWARE_UID) {
3099b3b8171SBaolin Wang u32 uid_offset = SPRD_DMA_GLB_REQ_UID_OFFSET +
3109b3b8171SBaolin Wang SPRD_DMA_GLB_REQ_UID(dev_id);
3119b3b8171SBaolin Wang
3129b3b8171SBaolin Wang writel(0, sdev->glb_base + uid_offset);
3139b3b8171SBaolin Wang }
3149b3b8171SBaolin Wang }
3159b3b8171SBaolin Wang
sprd_dma_clear_int(struct sprd_dma_chn * schan)3169b3b8171SBaolin Wang static void sprd_dma_clear_int(struct sprd_dma_chn *schan)
3179b3b8171SBaolin Wang {
3189b3b8171SBaolin Wang sprd_dma_chn_update(schan, SPRD_DMA_CHN_INTC,
3199b3b8171SBaolin Wang SPRD_DMA_INT_MASK << SPRD_DMA_INT_CLR_OFFSET,
3209b3b8171SBaolin Wang SPRD_DMA_INT_MASK << SPRD_DMA_INT_CLR_OFFSET);
3219b3b8171SBaolin Wang }
3229b3b8171SBaolin Wang
sprd_dma_enable_chn(struct sprd_dma_chn * schan)3239b3b8171SBaolin Wang static void sprd_dma_enable_chn(struct sprd_dma_chn *schan)
3249b3b8171SBaolin Wang {
3259b3b8171SBaolin Wang sprd_dma_chn_update(schan, SPRD_DMA_CHN_CFG, SPRD_DMA_CHN_EN,
3269b3b8171SBaolin Wang SPRD_DMA_CHN_EN);
3279b3b8171SBaolin Wang }
3289b3b8171SBaolin Wang
sprd_dma_disable_chn(struct sprd_dma_chn * schan)3299b3b8171SBaolin Wang static void sprd_dma_disable_chn(struct sprd_dma_chn *schan)
3309b3b8171SBaolin Wang {
3319b3b8171SBaolin Wang sprd_dma_chn_update(schan, SPRD_DMA_CHN_CFG, SPRD_DMA_CHN_EN, 0);
3329b3b8171SBaolin Wang }
3339b3b8171SBaolin Wang
sprd_dma_soft_request(struct sprd_dma_chn * schan)3349b3b8171SBaolin Wang static void sprd_dma_soft_request(struct sprd_dma_chn *schan)
3359b3b8171SBaolin Wang {
3369b3b8171SBaolin Wang sprd_dma_chn_update(schan, SPRD_DMA_CHN_REQ, SPRD_DMA_REQ_EN,
3379b3b8171SBaolin Wang SPRD_DMA_REQ_EN);
3389b3b8171SBaolin Wang }
3399b3b8171SBaolin Wang
sprd_dma_pause_resume(struct sprd_dma_chn * schan,bool enable)3409b3b8171SBaolin Wang static void sprd_dma_pause_resume(struct sprd_dma_chn *schan, bool enable)
3419b3b8171SBaolin Wang {
3429b3b8171SBaolin Wang struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
3439b3b8171SBaolin Wang u32 pause, timeout = SPRD_DMA_PAUSE_CNT;
3449b3b8171SBaolin Wang
3459b3b8171SBaolin Wang if (enable) {
3469b3b8171SBaolin Wang sprd_dma_chn_update(schan, SPRD_DMA_CHN_PAUSE,
3479b3b8171SBaolin Wang SPRD_DMA_PAUSE_EN, SPRD_DMA_PAUSE_EN);
3489b3b8171SBaolin Wang
3499b3b8171SBaolin Wang do {
3509b3b8171SBaolin Wang pause = readl(schan->chn_base + SPRD_DMA_CHN_PAUSE);
3519b3b8171SBaolin Wang if (pause & SPRD_DMA_PAUSE_STS)
3529b3b8171SBaolin Wang break;
3539b3b8171SBaolin Wang
3549b3b8171SBaolin Wang cpu_relax();
3559b3b8171SBaolin Wang } while (--timeout > 0);
3569b3b8171SBaolin Wang
3579b3b8171SBaolin Wang if (!timeout)
3589b3b8171SBaolin Wang dev_warn(sdev->dma_dev.dev,
3599b3b8171SBaolin Wang "pause dma controller timeout\n");
3609b3b8171SBaolin Wang } else {
3619b3b8171SBaolin Wang sprd_dma_chn_update(schan, SPRD_DMA_CHN_PAUSE,
3629b3b8171SBaolin Wang SPRD_DMA_PAUSE_EN, 0);
3639b3b8171SBaolin Wang }
3649b3b8171SBaolin Wang }
3659b3b8171SBaolin Wang
sprd_dma_stop_and_disable(struct sprd_dma_chn * schan)3669b3b8171SBaolin Wang static void sprd_dma_stop_and_disable(struct sprd_dma_chn *schan)
3679b3b8171SBaolin Wang {
3689b3b8171SBaolin Wang u32 cfg = readl(schan->chn_base + SPRD_DMA_CHN_CFG);
3699b3b8171SBaolin Wang
3709b3b8171SBaolin Wang if (!(cfg & SPRD_DMA_CHN_EN))
3719b3b8171SBaolin Wang return;
3729b3b8171SBaolin Wang
3739b3b8171SBaolin Wang sprd_dma_pause_resume(schan, true);
3749b3b8171SBaolin Wang sprd_dma_disable_chn(schan);
3759b3b8171SBaolin Wang }
3769b3b8171SBaolin Wang
sprd_dma_get_src_addr(struct sprd_dma_chn * schan)377d762ab33SEric Long static unsigned long sprd_dma_get_src_addr(struct sprd_dma_chn *schan)
378d762ab33SEric Long {
379d762ab33SEric Long unsigned long addr, addr_high;
380d762ab33SEric Long
381d762ab33SEric Long addr = readl(schan->chn_base + SPRD_DMA_CHN_SRC_ADDR);
382d762ab33SEric Long addr_high = readl(schan->chn_base + SPRD_DMA_CHN_WARP_PTR) &
383d762ab33SEric Long SPRD_DMA_HIGH_ADDR_MASK;
384d762ab33SEric Long
385d762ab33SEric Long return addr | (addr_high << SPRD_DMA_HIGH_ADDR_OFFSET);
386d762ab33SEric Long }
387d762ab33SEric Long
sprd_dma_get_dst_addr(struct sprd_dma_chn * schan)3889b3b8171SBaolin Wang static unsigned long sprd_dma_get_dst_addr(struct sprd_dma_chn *schan)
3899b3b8171SBaolin Wang {
3909b3b8171SBaolin Wang unsigned long addr, addr_high;
3919b3b8171SBaolin Wang
3929b3b8171SBaolin Wang addr = readl(schan->chn_base + SPRD_DMA_CHN_DES_ADDR);
3939b3b8171SBaolin Wang addr_high = readl(schan->chn_base + SPRD_DMA_CHN_WARP_TO) &
3949b3b8171SBaolin Wang SPRD_DMA_HIGH_ADDR_MASK;
3959b3b8171SBaolin Wang
3969b3b8171SBaolin Wang return addr | (addr_high << SPRD_DMA_HIGH_ADDR_OFFSET);
3979b3b8171SBaolin Wang }
3989b3b8171SBaolin Wang
sprd_dma_get_int_type(struct sprd_dma_chn * schan)3999b3b8171SBaolin Wang static enum sprd_dma_int_type sprd_dma_get_int_type(struct sprd_dma_chn *schan)
4009b3b8171SBaolin Wang {
4019b3b8171SBaolin Wang struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
4029b3b8171SBaolin Wang u32 intc_sts = readl(schan->chn_base + SPRD_DMA_CHN_INTC) &
4039b3b8171SBaolin Wang SPRD_DMA_CHN_INT_STS;
4049b3b8171SBaolin Wang
4059b3b8171SBaolin Wang switch (intc_sts) {
4069b3b8171SBaolin Wang case SPRD_DMA_CFGERR_INT_STS:
4079b3b8171SBaolin Wang return SPRD_DMA_CFGERR_INT;
4089b3b8171SBaolin Wang
4099b3b8171SBaolin Wang case SPRD_DMA_LIST_INT_STS:
4109b3b8171SBaolin Wang return SPRD_DMA_LIST_INT;
4119b3b8171SBaolin Wang
4129b3b8171SBaolin Wang case SPRD_DMA_TRSC_INT_STS:
4139b3b8171SBaolin Wang return SPRD_DMA_TRANS_INT;
4149b3b8171SBaolin Wang
4159b3b8171SBaolin Wang case SPRD_DMA_BLK_INT_STS:
4169b3b8171SBaolin Wang return SPRD_DMA_BLK_INT;
4179b3b8171SBaolin Wang
4189b3b8171SBaolin Wang case SPRD_DMA_FRAG_INT_STS:
4199b3b8171SBaolin Wang return SPRD_DMA_FRAG_INT;
4209b3b8171SBaolin Wang
4219b3b8171SBaolin Wang default:
4229b3b8171SBaolin Wang dev_warn(sdev->dma_dev.dev, "incorrect dma interrupt type\n");
4239b3b8171SBaolin Wang return SPRD_DMA_NO_INT;
4249b3b8171SBaolin Wang }
4259b3b8171SBaolin Wang }
4269b3b8171SBaolin Wang
sprd_dma_get_req_type(struct sprd_dma_chn * schan)4279b3b8171SBaolin Wang static enum sprd_dma_req_mode sprd_dma_get_req_type(struct sprd_dma_chn *schan)
4289b3b8171SBaolin Wang {
4299b3b8171SBaolin Wang u32 frag_reg = readl(schan->chn_base + SPRD_DMA_CHN_FRG_LEN);
4309b3b8171SBaolin Wang
4319b3b8171SBaolin Wang return (frag_reg >> SPRD_DMA_REQ_MODE_OFFSET) & SPRD_DMA_REQ_MODE_MASK;
4329b3b8171SBaolin Wang }
4339b3b8171SBaolin Wang
sprd_dma_set_2stage_config(struct sprd_dma_chn * schan)434770399dfSEric Long static int sprd_dma_set_2stage_config(struct sprd_dma_chn *schan)
435770399dfSEric Long {
436770399dfSEric Long struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
437770399dfSEric Long u32 val, chn = schan->chn_num + 1;
438770399dfSEric Long
439770399dfSEric Long switch (schan->chn_mode) {
440770399dfSEric Long case SPRD_DMA_SRC_CHN0:
441770399dfSEric Long val = chn & SPRD_DMA_GLB_SRC_CHN_MASK;
442770399dfSEric Long val |= BIT(schan->trg_mode - 1) << SPRD_DMA_GLB_TRG_OFFSET;
443770399dfSEric Long val |= SPRD_DMA_GLB_2STAGE_EN;
4449bb9fe0cSBaolin Wang if (schan->int_type != SPRD_DMA_NO_INT)
4459bb9fe0cSBaolin Wang val |= SPRD_DMA_GLB_SRC_INT;
4469bb9fe0cSBaolin Wang
447770399dfSEric Long sprd_dma_glb_update(sdev, SPRD_DMA_GLB_2STAGE_GRP1, val, val);
448770399dfSEric Long break;
449770399dfSEric Long
450770399dfSEric Long case SPRD_DMA_SRC_CHN1:
451770399dfSEric Long val = chn & SPRD_DMA_GLB_SRC_CHN_MASK;
452770399dfSEric Long val |= BIT(schan->trg_mode - 1) << SPRD_DMA_GLB_TRG_OFFSET;
453770399dfSEric Long val |= SPRD_DMA_GLB_2STAGE_EN;
4549bb9fe0cSBaolin Wang if (schan->int_type != SPRD_DMA_NO_INT)
4559bb9fe0cSBaolin Wang val |= SPRD_DMA_GLB_SRC_INT;
4569bb9fe0cSBaolin Wang
457770399dfSEric Long sprd_dma_glb_update(sdev, SPRD_DMA_GLB_2STAGE_GRP2, val, val);
458770399dfSEric Long break;
459770399dfSEric Long
460770399dfSEric Long case SPRD_DMA_DST_CHN0:
461770399dfSEric Long val = (chn << SPRD_DMA_GLB_DEST_CHN_OFFSET) &
462770399dfSEric Long SPRD_DMA_GLB_DEST_CHN_MASK;
463770399dfSEric Long val |= SPRD_DMA_GLB_2STAGE_EN;
4649bb9fe0cSBaolin Wang if (schan->int_type != SPRD_DMA_NO_INT)
4659bb9fe0cSBaolin Wang val |= SPRD_DMA_GLB_DEST_INT;
4669bb9fe0cSBaolin Wang
467770399dfSEric Long sprd_dma_glb_update(sdev, SPRD_DMA_GLB_2STAGE_GRP1, val, val);
468770399dfSEric Long break;
469770399dfSEric Long
470770399dfSEric Long case SPRD_DMA_DST_CHN1:
471770399dfSEric Long val = (chn << SPRD_DMA_GLB_DEST_CHN_OFFSET) &
472770399dfSEric Long SPRD_DMA_GLB_DEST_CHN_MASK;
473770399dfSEric Long val |= SPRD_DMA_GLB_2STAGE_EN;
4749bb9fe0cSBaolin Wang if (schan->int_type != SPRD_DMA_NO_INT)
4759bb9fe0cSBaolin Wang val |= SPRD_DMA_GLB_DEST_INT;
4769bb9fe0cSBaolin Wang
477770399dfSEric Long sprd_dma_glb_update(sdev, SPRD_DMA_GLB_2STAGE_GRP2, val, val);
478770399dfSEric Long break;
479770399dfSEric Long
480770399dfSEric Long default:
481770399dfSEric Long dev_err(sdev->dma_dev.dev, "invalid channel mode setting %d\n",
482770399dfSEric Long schan->chn_mode);
483770399dfSEric Long return -EINVAL;
484770399dfSEric Long }
485770399dfSEric Long
486770399dfSEric Long return 0;
487770399dfSEric Long }
488770399dfSEric Long
sprd_dma_set_pending(struct sprd_dma_chn * schan,bool enable)489d0f19a48SZhenfang Wang static void sprd_dma_set_pending(struct sprd_dma_chn *schan, bool enable)
490d0f19a48SZhenfang Wang {
491d0f19a48SZhenfang Wang struct sprd_dma_dev *sdev = to_sprd_dma_dev(&schan->vc.chan);
492d0f19a48SZhenfang Wang u32 reg, val, req_id;
493d0f19a48SZhenfang Wang
494d0f19a48SZhenfang Wang if (schan->dev_id == SPRD_DMA_SOFTWARE_UID)
495d0f19a48SZhenfang Wang return;
496d0f19a48SZhenfang Wang
497d0f19a48SZhenfang Wang /* The DMA request id always starts from 0. */
498d0f19a48SZhenfang Wang req_id = schan->dev_id - 1;
499d0f19a48SZhenfang Wang
500d0f19a48SZhenfang Wang if (req_id < 32) {
501d0f19a48SZhenfang Wang reg = SPRD_DMA_GLB_REQ_PEND0_EN;
502d0f19a48SZhenfang Wang val = BIT(req_id);
503d0f19a48SZhenfang Wang } else {
504d0f19a48SZhenfang Wang reg = SPRD_DMA_GLB_REQ_PEND1_EN;
505d0f19a48SZhenfang Wang val = BIT(req_id - 32);
506d0f19a48SZhenfang Wang }
507d0f19a48SZhenfang Wang
508d0f19a48SZhenfang Wang sprd_dma_glb_update(sdev, reg, val, enable ? val : 0);
509d0f19a48SZhenfang Wang }
510d0f19a48SZhenfang Wang
sprd_dma_set_chn_config(struct sprd_dma_chn * schan,struct sprd_dma_desc * sdesc)5119b3b8171SBaolin Wang static void sprd_dma_set_chn_config(struct sprd_dma_chn *schan,
5129b3b8171SBaolin Wang struct sprd_dma_desc *sdesc)
5139b3b8171SBaolin Wang {
5149b3b8171SBaolin Wang struct sprd_dma_chn_hw *cfg = &sdesc->chn_hw;
5159b3b8171SBaolin Wang
5169b3b8171SBaolin Wang writel(cfg->pause, schan->chn_base + SPRD_DMA_CHN_PAUSE);
5179b3b8171SBaolin Wang writel(cfg->cfg, schan->chn_base + SPRD_DMA_CHN_CFG);
5189b3b8171SBaolin Wang writel(cfg->intc, schan->chn_base + SPRD_DMA_CHN_INTC);
5199b3b8171SBaolin Wang writel(cfg->src_addr, schan->chn_base + SPRD_DMA_CHN_SRC_ADDR);
5209b3b8171SBaolin Wang writel(cfg->des_addr, schan->chn_base + SPRD_DMA_CHN_DES_ADDR);
5219b3b8171SBaolin Wang writel(cfg->frg_len, schan->chn_base + SPRD_DMA_CHN_FRG_LEN);
5229b3b8171SBaolin Wang writel(cfg->blk_len, schan->chn_base + SPRD_DMA_CHN_BLK_LEN);
5239b3b8171SBaolin Wang writel(cfg->trsc_len, schan->chn_base + SPRD_DMA_CHN_TRSC_LEN);
5249b3b8171SBaolin Wang writel(cfg->trsf_step, schan->chn_base + SPRD_DMA_CHN_TRSF_STEP);
5259b3b8171SBaolin Wang writel(cfg->wrap_ptr, schan->chn_base + SPRD_DMA_CHN_WARP_PTR);
5269b3b8171SBaolin Wang writel(cfg->wrap_to, schan->chn_base + SPRD_DMA_CHN_WARP_TO);
5279b3b8171SBaolin Wang writel(cfg->llist_ptr, schan->chn_base + SPRD_DMA_CHN_LLIST_PTR);
5289b3b8171SBaolin Wang writel(cfg->frg_step, schan->chn_base + SPRD_DMA_CHN_FRAG_STEP);
5299b3b8171SBaolin Wang writel(cfg->src_blk_step, schan->chn_base + SPRD_DMA_CHN_SRC_BLK_STEP);
5309b3b8171SBaolin Wang writel(cfg->des_blk_step, schan->chn_base + SPRD_DMA_CHN_DES_BLK_STEP);
5319b3b8171SBaolin Wang writel(cfg->req, schan->chn_base + SPRD_DMA_CHN_REQ);
5329b3b8171SBaolin Wang }
5339b3b8171SBaolin Wang
sprd_dma_start(struct sprd_dma_chn * schan)5349b3b8171SBaolin Wang static void sprd_dma_start(struct sprd_dma_chn *schan)
5359b3b8171SBaolin Wang {
5369b3b8171SBaolin Wang struct virt_dma_desc *vd = vchan_next_desc(&schan->vc);
5379b3b8171SBaolin Wang
5389b3b8171SBaolin Wang if (!vd)
5399b3b8171SBaolin Wang return;
5409b3b8171SBaolin Wang
5419b3b8171SBaolin Wang list_del(&vd->node);
5429b3b8171SBaolin Wang schan->cur_desc = to_sprd_dma_desc(vd);
5439b3b8171SBaolin Wang
5449b3b8171SBaolin Wang /*
545770399dfSEric Long * Set 2-stage configuration if the channel starts one 2-stage
546770399dfSEric Long * transfer.
547770399dfSEric Long */
548770399dfSEric Long if (schan->chn_mode && sprd_dma_set_2stage_config(schan))
549770399dfSEric Long return;
550770399dfSEric Long
551770399dfSEric Long /*
5529b3b8171SBaolin Wang * Copy the DMA configuration from DMA descriptor to this hardware
5539b3b8171SBaolin Wang * channel.
5549b3b8171SBaolin Wang */
5559b3b8171SBaolin Wang sprd_dma_set_chn_config(schan, schan->cur_desc);
5569b3b8171SBaolin Wang sprd_dma_set_uid(schan);
557d0f19a48SZhenfang Wang sprd_dma_set_pending(schan, true);
5589b3b8171SBaolin Wang sprd_dma_enable_chn(schan);
5599b3b8171SBaolin Wang
5603d626a97SEric Long if (schan->dev_id == SPRD_DMA_SOFTWARE_UID &&
5613d626a97SEric Long schan->chn_mode != SPRD_DMA_DST_CHN0 &&
5623d626a97SEric Long schan->chn_mode != SPRD_DMA_DST_CHN1)
5639b3b8171SBaolin Wang sprd_dma_soft_request(schan);
5649b3b8171SBaolin Wang }
5659b3b8171SBaolin Wang
sprd_dma_stop(struct sprd_dma_chn * schan)5669b3b8171SBaolin Wang static void sprd_dma_stop(struct sprd_dma_chn *schan)
5679b3b8171SBaolin Wang {
5689b3b8171SBaolin Wang sprd_dma_stop_and_disable(schan);
569d0f19a48SZhenfang Wang sprd_dma_set_pending(schan, false);
5709b3b8171SBaolin Wang sprd_dma_unset_uid(schan);
5719b3b8171SBaolin Wang sprd_dma_clear_int(schan);
5720e5d7b1eSEric Long schan->cur_desc = NULL;
5739b3b8171SBaolin Wang }
5749b3b8171SBaolin Wang
sprd_dma_check_trans_done(struct sprd_dma_desc * sdesc,enum sprd_dma_int_type int_type,enum sprd_dma_req_mode req_mode)5759b3b8171SBaolin Wang static bool sprd_dma_check_trans_done(struct sprd_dma_desc *sdesc,
5769b3b8171SBaolin Wang enum sprd_dma_int_type int_type,
5779b3b8171SBaolin Wang enum sprd_dma_req_mode req_mode)
5789b3b8171SBaolin Wang {
5799b3b8171SBaolin Wang if (int_type == SPRD_DMA_NO_INT)
5809b3b8171SBaolin Wang return false;
5819b3b8171SBaolin Wang
5829b3b8171SBaolin Wang if (int_type >= req_mode + 1)
5839b3b8171SBaolin Wang return true;
5849b3b8171SBaolin Wang else
5859b3b8171SBaolin Wang return false;
5869b3b8171SBaolin Wang }
5879b3b8171SBaolin Wang
dma_irq_handle(int irq,void * dev_id)5889b3b8171SBaolin Wang static irqreturn_t dma_irq_handle(int irq, void *dev_id)
5899b3b8171SBaolin Wang {
5909b3b8171SBaolin Wang struct sprd_dma_dev *sdev = (struct sprd_dma_dev *)dev_id;
5919b3b8171SBaolin Wang u32 irq_status = readl(sdev->glb_base + SPRD_DMA_GLB_INT_MSK_STS);
5929b3b8171SBaolin Wang struct sprd_dma_chn *schan;
5939b3b8171SBaolin Wang struct sprd_dma_desc *sdesc;
5949b3b8171SBaolin Wang enum sprd_dma_req_mode req_type;
5959b3b8171SBaolin Wang enum sprd_dma_int_type int_type;
59697dbd6eaSEric Long bool trans_done = false, cyclic = false;
5979b3b8171SBaolin Wang u32 i;
5989b3b8171SBaolin Wang
5999b3b8171SBaolin Wang while (irq_status) {
6009b3b8171SBaolin Wang i = __ffs(irq_status);
6019b3b8171SBaolin Wang irq_status &= (irq_status - 1);
6029b3b8171SBaolin Wang schan = &sdev->channels[i];
6039b3b8171SBaolin Wang
6049b3b8171SBaolin Wang spin_lock(&schan->vc.lock);
60558152b0eSBaolin Wang
60658152b0eSBaolin Wang sdesc = schan->cur_desc;
60758152b0eSBaolin Wang if (!sdesc) {
60858152b0eSBaolin Wang spin_unlock(&schan->vc.lock);
60958152b0eSBaolin Wang return IRQ_HANDLED;
61058152b0eSBaolin Wang }
61158152b0eSBaolin Wang
6129b3b8171SBaolin Wang int_type = sprd_dma_get_int_type(schan);
6139b3b8171SBaolin Wang req_type = sprd_dma_get_req_type(schan);
6149b3b8171SBaolin Wang sprd_dma_clear_int(schan);
6159b3b8171SBaolin Wang
61697dbd6eaSEric Long /* cyclic mode schedule callback */
61797dbd6eaSEric Long cyclic = schan->linklist.phy_addr ? true : false;
61897dbd6eaSEric Long if (cyclic == true) {
61997dbd6eaSEric Long vchan_cyclic_callback(&sdesc->vd);
62097dbd6eaSEric Long } else {
6219b3b8171SBaolin Wang /* Check if the dma request descriptor is done. */
6229b3b8171SBaolin Wang trans_done = sprd_dma_check_trans_done(sdesc, int_type,
6239b3b8171SBaolin Wang req_type);
6249b3b8171SBaolin Wang if (trans_done == true) {
6259b3b8171SBaolin Wang vchan_cookie_complete(&sdesc->vd);
6269b3b8171SBaolin Wang schan->cur_desc = NULL;
6279b3b8171SBaolin Wang sprd_dma_start(schan);
6289b3b8171SBaolin Wang }
62997dbd6eaSEric Long }
6309b3b8171SBaolin Wang spin_unlock(&schan->vc.lock);
6319b3b8171SBaolin Wang }
6329b3b8171SBaolin Wang
6339b3b8171SBaolin Wang return IRQ_HANDLED;
6349b3b8171SBaolin Wang }
6359b3b8171SBaolin Wang
sprd_dma_alloc_chan_resources(struct dma_chan * chan)6369b3b8171SBaolin Wang static int sprd_dma_alloc_chan_resources(struct dma_chan *chan)
6379b3b8171SBaolin Wang {
638ffb5be7cSBaolin Wang return pm_runtime_get_sync(chan->device->dev);
6399b3b8171SBaolin Wang }
6409b3b8171SBaolin Wang
sprd_dma_free_chan_resources(struct dma_chan * chan)6419b3b8171SBaolin Wang static void sprd_dma_free_chan_resources(struct dma_chan *chan)
6429b3b8171SBaolin Wang {
6439b3b8171SBaolin Wang struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
644ec1ac309SBaolin Wang struct virt_dma_desc *cur_vd = NULL;
6459b3b8171SBaolin Wang unsigned long flags;
6469b3b8171SBaolin Wang
6479b3b8171SBaolin Wang spin_lock_irqsave(&schan->vc.lock, flags);
648ec1ac309SBaolin Wang if (schan->cur_desc)
649ec1ac309SBaolin Wang cur_vd = &schan->cur_desc->vd;
650ec1ac309SBaolin Wang
6519b3b8171SBaolin Wang sprd_dma_stop(schan);
6529b3b8171SBaolin Wang spin_unlock_irqrestore(&schan->vc.lock, flags);
6539b3b8171SBaolin Wang
654ec1ac309SBaolin Wang if (cur_vd)
655ec1ac309SBaolin Wang sprd_dma_free_desc(cur_vd);
656ec1ac309SBaolin Wang
6579b3b8171SBaolin Wang vchan_free_chan_resources(&schan->vc);
6589b3b8171SBaolin Wang pm_runtime_put(chan->device->dev);
6599b3b8171SBaolin Wang }
6609b3b8171SBaolin Wang
sprd_dma_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)6619b3b8171SBaolin Wang static enum dma_status sprd_dma_tx_status(struct dma_chan *chan,
6629b3b8171SBaolin Wang dma_cookie_t cookie,
6639b3b8171SBaolin Wang struct dma_tx_state *txstate)
6649b3b8171SBaolin Wang {
6659b3b8171SBaolin Wang struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
6669b3b8171SBaolin Wang struct virt_dma_desc *vd;
6679b3b8171SBaolin Wang unsigned long flags;
6689b3b8171SBaolin Wang enum dma_status ret;
6699b3b8171SBaolin Wang u32 pos;
6709b3b8171SBaolin Wang
6719b3b8171SBaolin Wang ret = dma_cookie_status(chan, cookie, txstate);
6729b3b8171SBaolin Wang if (ret == DMA_COMPLETE || !txstate)
6739b3b8171SBaolin Wang return ret;
6749b3b8171SBaolin Wang
6759b3b8171SBaolin Wang spin_lock_irqsave(&schan->vc.lock, flags);
6769b3b8171SBaolin Wang vd = vchan_find_desc(&schan->vc, cookie);
6779b3b8171SBaolin Wang if (vd) {
6789b3b8171SBaolin Wang struct sprd_dma_desc *sdesc = to_sprd_dma_desc(vd);
6799b3b8171SBaolin Wang struct sprd_dma_chn_hw *hw = &sdesc->chn_hw;
6809b3b8171SBaolin Wang
6819b3b8171SBaolin Wang if (hw->trsc_len > 0)
6829b3b8171SBaolin Wang pos = hw->trsc_len;
6839b3b8171SBaolin Wang else if (hw->blk_len > 0)
6849b3b8171SBaolin Wang pos = hw->blk_len;
6859b3b8171SBaolin Wang else if (hw->frg_len > 0)
6869b3b8171SBaolin Wang pos = hw->frg_len;
6879b3b8171SBaolin Wang else
6889b3b8171SBaolin Wang pos = 0;
6899b3b8171SBaolin Wang } else if (schan->cur_desc && schan->cur_desc->vd.tx.cookie == cookie) {
69016d0f85eSBaolin Wang struct sprd_dma_desc *sdesc = schan->cur_desc;
691d762ab33SEric Long
692d762ab33SEric Long if (sdesc->dir == DMA_DEV_TO_MEM)
6939b3b8171SBaolin Wang pos = sprd_dma_get_dst_addr(schan);
694d762ab33SEric Long else
695d762ab33SEric Long pos = sprd_dma_get_src_addr(schan);
6969b3b8171SBaolin Wang } else {
6979b3b8171SBaolin Wang pos = 0;
6989b3b8171SBaolin Wang }
6999b3b8171SBaolin Wang spin_unlock_irqrestore(&schan->vc.lock, flags);
7009b3b8171SBaolin Wang
7019b3b8171SBaolin Wang dma_set_residue(txstate, pos);
7029b3b8171SBaolin Wang return ret;
7039b3b8171SBaolin Wang }
7049b3b8171SBaolin Wang
sprd_dma_issue_pending(struct dma_chan * chan)7059b3b8171SBaolin Wang static void sprd_dma_issue_pending(struct dma_chan *chan)
7069b3b8171SBaolin Wang {
7079b3b8171SBaolin Wang struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
7089b3b8171SBaolin Wang unsigned long flags;
7099b3b8171SBaolin Wang
7109b3b8171SBaolin Wang spin_lock_irqsave(&schan->vc.lock, flags);
7119b3b8171SBaolin Wang if (vchan_issue_pending(&schan->vc) && !schan->cur_desc)
7129b3b8171SBaolin Wang sprd_dma_start(schan);
7139b3b8171SBaolin Wang spin_unlock_irqrestore(&schan->vc.lock, flags);
7149b3b8171SBaolin Wang }
7159b3b8171SBaolin Wang
sprd_dma_get_datawidth(enum dma_slave_buswidth buswidth)716ca1b7d3dSEric Long static int sprd_dma_get_datawidth(enum dma_slave_buswidth buswidth)
717ca1b7d3dSEric Long {
718ca1b7d3dSEric Long switch (buswidth) {
719ca1b7d3dSEric Long case DMA_SLAVE_BUSWIDTH_1_BYTE:
720ca1b7d3dSEric Long case DMA_SLAVE_BUSWIDTH_2_BYTES:
721ca1b7d3dSEric Long case DMA_SLAVE_BUSWIDTH_4_BYTES:
722ca1b7d3dSEric Long case DMA_SLAVE_BUSWIDTH_8_BYTES:
723ca1b7d3dSEric Long return ffs(buswidth) - 1;
724ca1b7d3dSEric Long
725ca1b7d3dSEric Long default:
726ca1b7d3dSEric Long return -EINVAL;
727ca1b7d3dSEric Long }
728ca1b7d3dSEric Long }
729ca1b7d3dSEric Long
sprd_dma_get_step(enum dma_slave_buswidth buswidth)730ca1b7d3dSEric Long static int sprd_dma_get_step(enum dma_slave_buswidth buswidth)
731ca1b7d3dSEric Long {
732ca1b7d3dSEric Long switch (buswidth) {
733ca1b7d3dSEric Long case DMA_SLAVE_BUSWIDTH_1_BYTE:
734ca1b7d3dSEric Long case DMA_SLAVE_BUSWIDTH_2_BYTES:
735ca1b7d3dSEric Long case DMA_SLAVE_BUSWIDTH_4_BYTES:
736ca1b7d3dSEric Long case DMA_SLAVE_BUSWIDTH_8_BYTES:
737ca1b7d3dSEric Long return buswidth;
738ca1b7d3dSEric Long
739ca1b7d3dSEric Long default:
740ca1b7d3dSEric Long return -EINVAL;
741ca1b7d3dSEric Long }
742ca1b7d3dSEric Long }
743ca1b7d3dSEric Long
sprd_dma_fill_desc(struct dma_chan * chan,struct sprd_dma_chn_hw * hw,unsigned int sglen,int sg_index,dma_addr_t src,dma_addr_t dst,u32 len,enum dma_transfer_direction dir,unsigned long flags,struct dma_slave_config * slave_cfg)744ca1b7d3dSEric Long static int sprd_dma_fill_desc(struct dma_chan *chan,
7454ac69546SEric Long struct sprd_dma_chn_hw *hw,
7464ac69546SEric Long unsigned int sglen, int sg_index,
747ca1b7d3dSEric Long dma_addr_t src, dma_addr_t dst, u32 len,
748ca1b7d3dSEric Long enum dma_transfer_direction dir,
749ca1b7d3dSEric Long unsigned long flags,
750ca1b7d3dSEric Long struct dma_slave_config *slave_cfg)
7519b3b8171SBaolin Wang {
7529b3b8171SBaolin Wang struct sprd_dma_dev *sdev = to_sprd_dma_dev(chan);
753ca1b7d3dSEric Long struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
754770399dfSEric Long enum sprd_dma_chn_mode chn_mode = schan->chn_mode;
755ca1b7d3dSEric Long u32 req_mode = (flags >> SPRD_DMA_REQ_SHIFT) & SPRD_DMA_REQ_MODE_MASK;
756ca1b7d3dSEric Long u32 int_mode = flags & SPRD_DMA_INT_MASK;
757ca1b7d3dSEric Long int src_datawidth, dst_datawidth, src_step, dst_step;
758ca1b7d3dSEric Long u32 temp, fix_mode = 0, fix_en = 0;
7598b6bc5fdSZhenfang Wang phys_addr_t llist_ptr;
7609b3b8171SBaolin Wang
761ca1b7d3dSEric Long if (dir == DMA_MEM_TO_DEV) {
762ca1b7d3dSEric Long src_step = sprd_dma_get_step(slave_cfg->src_addr_width);
763ca1b7d3dSEric Long if (src_step < 0) {
764ca1b7d3dSEric Long dev_err(sdev->dma_dev.dev, "invalid source step\n");
765ca1b7d3dSEric Long return src_step;
766ca1b7d3dSEric Long }
767770399dfSEric Long
768770399dfSEric Long /*
769770399dfSEric Long * For 2-stage transfer, destination channel step can not be 0,
770770399dfSEric Long * since destination device is AON IRAM.
771770399dfSEric Long */
772770399dfSEric Long if (chn_mode == SPRD_DMA_DST_CHN0 ||
773770399dfSEric Long chn_mode == SPRD_DMA_DST_CHN1)
774770399dfSEric Long dst_step = src_step;
775770399dfSEric Long else
776ca1b7d3dSEric Long dst_step = SPRD_DMA_NONE_STEP;
7779b3b8171SBaolin Wang } else {
778ca1b7d3dSEric Long dst_step = sprd_dma_get_step(slave_cfg->dst_addr_width);
779ca1b7d3dSEric Long if (dst_step < 0) {
780ca1b7d3dSEric Long dev_err(sdev->dma_dev.dev, "invalid destination step\n");
781ca1b7d3dSEric Long return dst_step;
782ca1b7d3dSEric Long }
783ca1b7d3dSEric Long src_step = SPRD_DMA_NONE_STEP;
7849b3b8171SBaolin Wang }
7859b3b8171SBaolin Wang
786ca1b7d3dSEric Long src_datawidth = sprd_dma_get_datawidth(slave_cfg->src_addr_width);
787ca1b7d3dSEric Long if (src_datawidth < 0) {
788ca1b7d3dSEric Long dev_err(sdev->dma_dev.dev, "invalid source datawidth\n");
789ca1b7d3dSEric Long return src_datawidth;
7909b3b8171SBaolin Wang }
7919b3b8171SBaolin Wang
792ca1b7d3dSEric Long dst_datawidth = sprd_dma_get_datawidth(slave_cfg->dst_addr_width);
793ca1b7d3dSEric Long if (dst_datawidth < 0) {
794ca1b7d3dSEric Long dev_err(sdev->dma_dev.dev, "invalid destination datawidth\n");
795ca1b7d3dSEric Long return dst_datawidth;
796ca1b7d3dSEric Long }
797ca1b7d3dSEric Long
7989b3b8171SBaolin Wang hw->cfg = SPRD_DMA_DONOT_WAIT_BDONE << SPRD_DMA_WAIT_BDONE_OFFSET;
7999b3b8171SBaolin Wang
800ca1b7d3dSEric Long /*
801ca1b7d3dSEric Long * wrap_ptr and wrap_to will save the high 4 bits source address and
802ca1b7d3dSEric Long * destination address.
803ca1b7d3dSEric Long */
804ca1b7d3dSEric Long hw->wrap_ptr = (src >> SPRD_DMA_HIGH_ADDR_OFFSET) & SPRD_DMA_HIGH_ADDR_MASK;
805ca1b7d3dSEric Long hw->wrap_to = (dst >> SPRD_DMA_HIGH_ADDR_OFFSET) & SPRD_DMA_HIGH_ADDR_MASK;
806ca1b7d3dSEric Long hw->src_addr = src & SPRD_DMA_LOW_ADDR_MASK;
807ca1b7d3dSEric Long hw->des_addr = dst & SPRD_DMA_LOW_ADDR_MASK;
8089b3b8171SBaolin Wang
809ca1b7d3dSEric Long /*
810ca1b7d3dSEric Long * If the src step and dst step both are 0 or both are not 0, that means
811ca1b7d3dSEric Long * we can not enable the fix mode. If one is 0 and another one is not,
812ca1b7d3dSEric Long * we can enable the fix mode.
813ca1b7d3dSEric Long */
814ca1b7d3dSEric Long if ((src_step != 0 && dst_step != 0) || (src_step | dst_step) == 0) {
8159b3b8171SBaolin Wang fix_en = 0;
8169b3b8171SBaolin Wang } else {
8179b3b8171SBaolin Wang fix_en = 1;
8189b3b8171SBaolin Wang if (src_step)
8199b3b8171SBaolin Wang fix_mode = 1;
8209b3b8171SBaolin Wang else
8219b3b8171SBaolin Wang fix_mode = 0;
8229b3b8171SBaolin Wang }
8239b3b8171SBaolin Wang
824ca1b7d3dSEric Long hw->intc = int_mode | SPRD_DMA_CFG_ERR_INT_EN;
8259b3b8171SBaolin Wang
826ca1b7d3dSEric Long temp = src_datawidth << SPRD_DMA_SRC_DATAWIDTH_OFFSET;
827ca1b7d3dSEric Long temp |= dst_datawidth << SPRD_DMA_DES_DATAWIDTH_OFFSET;
828ca1b7d3dSEric Long temp |= req_mode << SPRD_DMA_REQ_MODE_OFFSET;
829ca1b7d3dSEric Long temp |= fix_mode << SPRD_DMA_FIX_SEL_OFFSET;
830ca1b7d3dSEric Long temp |= fix_en << SPRD_DMA_FIX_EN_OFFSET;
831a7e335deSEric Long temp |= schan->linklist.wrap_addr ?
832a7e335deSEric Long SPRD_DMA_WRAP_EN | SPRD_DMA_WRAP_SEL_DEST : 0;
833ca1b7d3dSEric Long temp |= slave_cfg->src_maxburst & SPRD_DMA_FRG_LEN_MASK;
834ca1b7d3dSEric Long hw->frg_len = temp;
8359b3b8171SBaolin Wang
83689d03b3cSEric Long hw->blk_len = slave_cfg->src_maxburst & SPRD_DMA_BLK_LEN_MASK;
837ca1b7d3dSEric Long hw->trsc_len = len & SPRD_DMA_TRSC_LEN_MASK;
8389b3b8171SBaolin Wang
839ca1b7d3dSEric Long temp = (dst_step & SPRD_DMA_TRSF_STEP_MASK) << SPRD_DMA_DEST_TRSF_STEP_OFFSET;
840ca1b7d3dSEric Long temp |= (src_step & SPRD_DMA_TRSF_STEP_MASK) << SPRD_DMA_SRC_TRSF_STEP_OFFSET;
841ca1b7d3dSEric Long hw->trsf_step = temp;
8429b3b8171SBaolin Wang
8434ac69546SEric Long /* link-list configuration */
8444ac69546SEric Long if (schan->linklist.phy_addr) {
8454ac69546SEric Long hw->cfg |= SPRD_DMA_LINKLIST_EN;
8464ac69546SEric Long
8474ac69546SEric Long /* link-list index */
84813e89979SEric Long temp = sglen ? (sg_index + 1) % sglen : 0;
84913e89979SEric Long
8504ac69546SEric Long /* Next link-list configuration's physical address offset */
8514ac69546SEric Long temp = temp * sizeof(*hw) + SPRD_DMA_CHN_SRC_ADDR;
8524ac69546SEric Long /*
8534ac69546SEric Long * Set the link-list pointer point to next link-list
8544ac69546SEric Long * configuration's physical address.
8554ac69546SEric Long */
8568b6bc5fdSZhenfang Wang llist_ptr = schan->linklist.phy_addr + temp;
8578b6bc5fdSZhenfang Wang hw->llist_ptr = lower_32_bits(llist_ptr);
8588b6bc5fdSZhenfang Wang hw->src_blk_step = (upper_32_bits(llist_ptr) << SPRD_DMA_LLIST_HIGH_SHIFT) &
8598b6bc5fdSZhenfang Wang SPRD_DMA_LLIST_HIGH_MASK;
860a7e335deSEric Long
861a7e335deSEric Long if (schan->linklist.wrap_addr) {
862a7e335deSEric Long hw->wrap_ptr |= schan->linklist.wrap_addr &
863a7e335deSEric Long SPRD_DMA_WRAP_ADDR_MASK;
864a7e335deSEric Long hw->wrap_to |= dst & SPRD_DMA_WRAP_ADDR_MASK;
865a7e335deSEric Long }
8664ac69546SEric Long } else {
8674ac69546SEric Long hw->llist_ptr = 0;
8688b6bc5fdSZhenfang Wang hw->src_blk_step = 0;
8694ac69546SEric Long }
8704ac69546SEric Long
8719b3b8171SBaolin Wang hw->frg_step = 0;
8729b3b8171SBaolin Wang hw->des_blk_step = 0;
8739b3b8171SBaolin Wang return 0;
8749b3b8171SBaolin Wang }
8759b3b8171SBaolin Wang
sprd_dma_fill_linklist_desc(struct dma_chan * chan,unsigned int sglen,int sg_index,dma_addr_t src,dma_addr_t dst,u32 len,enum dma_transfer_direction dir,unsigned long flags,struct dma_slave_config * slave_cfg)8764ac69546SEric Long static int sprd_dma_fill_linklist_desc(struct dma_chan *chan,
8774ac69546SEric Long unsigned int sglen, int sg_index,
8784ac69546SEric Long dma_addr_t src, dma_addr_t dst, u32 len,
8794ac69546SEric Long enum dma_transfer_direction dir,
8804ac69546SEric Long unsigned long flags,
8814ac69546SEric Long struct dma_slave_config *slave_cfg)
8824ac69546SEric Long {
8834ac69546SEric Long struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
8844ac69546SEric Long struct sprd_dma_chn_hw *hw;
8854ac69546SEric Long
8864ac69546SEric Long if (!schan->linklist.virt_addr)
8874ac69546SEric Long return -EINVAL;
8884ac69546SEric Long
8894ac69546SEric Long hw = (struct sprd_dma_chn_hw *)(schan->linklist.virt_addr +
8904ac69546SEric Long sg_index * sizeof(*hw));
8914ac69546SEric Long
8924ac69546SEric Long return sprd_dma_fill_desc(chan, hw, sglen, sg_index, src, dst, len,
8934ac69546SEric Long dir, flags, slave_cfg);
8944ac69546SEric Long }
8954ac69546SEric Long
8961ab8da11SVinod Koul static struct dma_async_tx_descriptor *
sprd_dma_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)8979b3b8171SBaolin Wang sprd_dma_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
8989b3b8171SBaolin Wang size_t len, unsigned long flags)
8999b3b8171SBaolin Wang {
9009b3b8171SBaolin Wang struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
9019b3b8171SBaolin Wang struct sprd_dma_desc *sdesc;
90232fa2013SEric Long struct sprd_dma_chn_hw *hw;
90332fa2013SEric Long enum sprd_dma_datawidth datawidth;
90432fa2013SEric Long u32 step, temp;
9059b3b8171SBaolin Wang
9069b3b8171SBaolin Wang sdesc = kzalloc(sizeof(*sdesc), GFP_NOWAIT);
9079b3b8171SBaolin Wang if (!sdesc)
9089b3b8171SBaolin Wang return NULL;
9099b3b8171SBaolin Wang
91032fa2013SEric Long hw = &sdesc->chn_hw;
91132fa2013SEric Long
91232fa2013SEric Long hw->cfg = SPRD_DMA_DONOT_WAIT_BDONE << SPRD_DMA_WAIT_BDONE_OFFSET;
91332fa2013SEric Long hw->intc = SPRD_DMA_TRANS_INT | SPRD_DMA_CFG_ERR_INT_EN;
91432fa2013SEric Long hw->src_addr = src & SPRD_DMA_LOW_ADDR_MASK;
91532fa2013SEric Long hw->des_addr = dest & SPRD_DMA_LOW_ADDR_MASK;
91632fa2013SEric Long hw->wrap_ptr = (src >> SPRD_DMA_HIGH_ADDR_OFFSET) &
91732fa2013SEric Long SPRD_DMA_HIGH_ADDR_MASK;
91832fa2013SEric Long hw->wrap_to = (dest >> SPRD_DMA_HIGH_ADDR_OFFSET) &
91932fa2013SEric Long SPRD_DMA_HIGH_ADDR_MASK;
92032fa2013SEric Long
92132fa2013SEric Long if (IS_ALIGNED(len, 8)) {
92232fa2013SEric Long datawidth = SPRD_DMA_DATAWIDTH_8_BYTES;
92332fa2013SEric Long step = SPRD_DMA_DWORD_STEP;
92432fa2013SEric Long } else if (IS_ALIGNED(len, 4)) {
92532fa2013SEric Long datawidth = SPRD_DMA_DATAWIDTH_4_BYTES;
92632fa2013SEric Long step = SPRD_DMA_WORD_STEP;
92732fa2013SEric Long } else if (IS_ALIGNED(len, 2)) {
92832fa2013SEric Long datawidth = SPRD_DMA_DATAWIDTH_2_BYTES;
92932fa2013SEric Long step = SPRD_DMA_SHORT_STEP;
93032fa2013SEric Long } else {
93132fa2013SEric Long datawidth = SPRD_DMA_DATAWIDTH_1_BYTE;
93232fa2013SEric Long step = SPRD_DMA_BYTE_STEP;
9339b3b8171SBaolin Wang }
9349b3b8171SBaolin Wang
93532fa2013SEric Long temp = datawidth << SPRD_DMA_SRC_DATAWIDTH_OFFSET;
93632fa2013SEric Long temp |= datawidth << SPRD_DMA_DES_DATAWIDTH_OFFSET;
93732fa2013SEric Long temp |= SPRD_DMA_TRANS_REQ << SPRD_DMA_REQ_MODE_OFFSET;
93832fa2013SEric Long temp |= len & SPRD_DMA_FRG_LEN_MASK;
93932fa2013SEric Long hw->frg_len = temp;
94032fa2013SEric Long
94132fa2013SEric Long hw->blk_len = len & SPRD_DMA_BLK_LEN_MASK;
94232fa2013SEric Long hw->trsc_len = len & SPRD_DMA_TRSC_LEN_MASK;
94332fa2013SEric Long
94432fa2013SEric Long temp = (step & SPRD_DMA_TRSF_STEP_MASK) << SPRD_DMA_DEST_TRSF_STEP_OFFSET;
94532fa2013SEric Long temp |= (step & SPRD_DMA_TRSF_STEP_MASK) << SPRD_DMA_SRC_TRSF_STEP_OFFSET;
94632fa2013SEric Long hw->trsf_step = temp;
94732fa2013SEric Long
9489b3b8171SBaolin Wang return vchan_tx_prep(&schan->vc, &sdesc->vd, flags);
9499b3b8171SBaolin Wang }
9509b3b8171SBaolin Wang
951ca1b7d3dSEric Long static struct dma_async_tx_descriptor *
sprd_dma_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sglen,enum dma_transfer_direction dir,unsigned long flags,void * context)952ca1b7d3dSEric Long sprd_dma_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
953ca1b7d3dSEric Long unsigned int sglen, enum dma_transfer_direction dir,
954ca1b7d3dSEric Long unsigned long flags, void *context)
955ca1b7d3dSEric Long {
956ca1b7d3dSEric Long struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
957ca1b7d3dSEric Long struct dma_slave_config *slave_cfg = &schan->slave_cfg;
958ca1b7d3dSEric Long dma_addr_t src = 0, dst = 0;
959689379c2SBaolin Wang dma_addr_t start_src = 0, start_dst = 0;
960ca1b7d3dSEric Long struct sprd_dma_desc *sdesc;
961ca1b7d3dSEric Long struct scatterlist *sg;
962ca1b7d3dSEric Long u32 len = 0;
963ca1b7d3dSEric Long int ret, i;
964ca1b7d3dSEric Long
9654ac69546SEric Long if (!is_slave_direction(dir))
966ca1b7d3dSEric Long return NULL;
967ca1b7d3dSEric Long
9684ac69546SEric Long if (context) {
9694ac69546SEric Long struct sprd_dma_linklist *ll_cfg =
9704ac69546SEric Long (struct sprd_dma_linklist *)context;
9714ac69546SEric Long
9724ac69546SEric Long schan->linklist.phy_addr = ll_cfg->phy_addr;
9734ac69546SEric Long schan->linklist.virt_addr = ll_cfg->virt_addr;
974a7e335deSEric Long schan->linklist.wrap_addr = ll_cfg->wrap_addr;
9754ac69546SEric Long } else {
9764ac69546SEric Long schan->linklist.phy_addr = 0;
9774ac69546SEric Long schan->linklist.virt_addr = 0;
978a7e335deSEric Long schan->linklist.wrap_addr = 0;
9794ac69546SEric Long }
9804ac69546SEric Long
9819bb9fe0cSBaolin Wang /*
9829bb9fe0cSBaolin Wang * Set channel mode, interrupt mode and trigger mode for 2-stage
9839bb9fe0cSBaolin Wang * transfer.
9849bb9fe0cSBaolin Wang */
985c434e377SEric Long schan->chn_mode =
986c434e377SEric Long (flags >> SPRD_DMA_CHN_MODE_SHIFT) & SPRD_DMA_CHN_MODE_MASK;
987c434e377SEric Long schan->trg_mode =
988c434e377SEric Long (flags >> SPRD_DMA_TRG_MODE_SHIFT) & SPRD_DMA_TRG_MODE_MASK;
9899bb9fe0cSBaolin Wang schan->int_type = flags & SPRD_DMA_INT_TYPE_MASK;
990c434e377SEric Long
991ca1b7d3dSEric Long sdesc = kzalloc(sizeof(*sdesc), GFP_NOWAIT);
992ca1b7d3dSEric Long if (!sdesc)
993ca1b7d3dSEric Long return NULL;
994ca1b7d3dSEric Long
995d762ab33SEric Long sdesc->dir = dir;
996d762ab33SEric Long
997ca1b7d3dSEric Long for_each_sg(sgl, sg, sglen, i) {
998ca1b7d3dSEric Long len = sg_dma_len(sg);
999ca1b7d3dSEric Long
1000ca1b7d3dSEric Long if (dir == DMA_MEM_TO_DEV) {
1001ca1b7d3dSEric Long src = sg_dma_address(sg);
1002ca1b7d3dSEric Long dst = slave_cfg->dst_addr;
1003ca1b7d3dSEric Long } else {
1004ca1b7d3dSEric Long src = slave_cfg->src_addr;
1005ca1b7d3dSEric Long dst = sg_dma_address(sg);
1006ca1b7d3dSEric Long }
10074ac69546SEric Long
1008689379c2SBaolin Wang if (!i) {
1009689379c2SBaolin Wang start_src = src;
1010689379c2SBaolin Wang start_dst = dst;
1011689379c2SBaolin Wang }
1012689379c2SBaolin Wang
10134ac69546SEric Long /*
10144ac69546SEric Long * The link-list mode needs at least 2 link-list
10154ac69546SEric Long * configurations. If there is only one sg, it doesn't
10164ac69546SEric Long * need to fill the link-list configuration.
10174ac69546SEric Long */
10184ac69546SEric Long if (sglen < 2)
10194ac69546SEric Long break;
10204ac69546SEric Long
10214ac69546SEric Long ret = sprd_dma_fill_linklist_desc(chan, sglen, i, src, dst, len,
10224ac69546SEric Long dir, flags, slave_cfg);
10234ac69546SEric Long if (ret) {
10244ac69546SEric Long kfree(sdesc);
10254ac69546SEric Long return NULL;
10264ac69546SEric Long }
1027ca1b7d3dSEric Long }
1028ca1b7d3dSEric Long
1029689379c2SBaolin Wang ret = sprd_dma_fill_desc(chan, &sdesc->chn_hw, 0, 0, start_src,
1030689379c2SBaolin Wang start_dst, len, dir, flags, slave_cfg);
10319b3b8171SBaolin Wang if (ret) {
10329b3b8171SBaolin Wang kfree(sdesc);
10339b3b8171SBaolin Wang return NULL;
10349b3b8171SBaolin Wang }
10359b3b8171SBaolin Wang
10369b3b8171SBaolin Wang return vchan_tx_prep(&schan->vc, &sdesc->vd, flags);
10379b3b8171SBaolin Wang }
10389b3b8171SBaolin Wang
sprd_dma_slave_config(struct dma_chan * chan,struct dma_slave_config * config)1039ca1b7d3dSEric Long static int sprd_dma_slave_config(struct dma_chan *chan,
1040ca1b7d3dSEric Long struct dma_slave_config *config)
1041ca1b7d3dSEric Long {
1042ca1b7d3dSEric Long struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
1043ca1b7d3dSEric Long struct dma_slave_config *slave_cfg = &schan->slave_cfg;
1044ca1b7d3dSEric Long
1045ca1b7d3dSEric Long memcpy(slave_cfg, config, sizeof(*config));
1046ca1b7d3dSEric Long return 0;
1047ca1b7d3dSEric Long }
1048ca1b7d3dSEric Long
sprd_dma_pause(struct dma_chan * chan)10499b3b8171SBaolin Wang static int sprd_dma_pause(struct dma_chan *chan)
10509b3b8171SBaolin Wang {
10519b3b8171SBaolin Wang struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
10529b3b8171SBaolin Wang unsigned long flags;
10539b3b8171SBaolin Wang
10549b3b8171SBaolin Wang spin_lock_irqsave(&schan->vc.lock, flags);
10559b3b8171SBaolin Wang sprd_dma_pause_resume(schan, true);
10569b3b8171SBaolin Wang spin_unlock_irqrestore(&schan->vc.lock, flags);
10579b3b8171SBaolin Wang
10589b3b8171SBaolin Wang return 0;
10599b3b8171SBaolin Wang }
10609b3b8171SBaolin Wang
sprd_dma_resume(struct dma_chan * chan)10619b3b8171SBaolin Wang static int sprd_dma_resume(struct dma_chan *chan)
10629b3b8171SBaolin Wang {
10639b3b8171SBaolin Wang struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
10649b3b8171SBaolin Wang unsigned long flags;
10659b3b8171SBaolin Wang
10669b3b8171SBaolin Wang spin_lock_irqsave(&schan->vc.lock, flags);
10679b3b8171SBaolin Wang sprd_dma_pause_resume(schan, false);
10689b3b8171SBaolin Wang spin_unlock_irqrestore(&schan->vc.lock, flags);
10699b3b8171SBaolin Wang
10709b3b8171SBaolin Wang return 0;
10719b3b8171SBaolin Wang }
10729b3b8171SBaolin Wang
sprd_dma_terminate_all(struct dma_chan * chan)10739b3b8171SBaolin Wang static int sprd_dma_terminate_all(struct dma_chan *chan)
10749b3b8171SBaolin Wang {
10759b3b8171SBaolin Wang struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
1076ec1ac309SBaolin Wang struct virt_dma_desc *cur_vd = NULL;
10779b3b8171SBaolin Wang unsigned long flags;
10789b3b8171SBaolin Wang LIST_HEAD(head);
10799b3b8171SBaolin Wang
10809b3b8171SBaolin Wang spin_lock_irqsave(&schan->vc.lock, flags);
1081ec1ac309SBaolin Wang if (schan->cur_desc)
1082ec1ac309SBaolin Wang cur_vd = &schan->cur_desc->vd;
1083ec1ac309SBaolin Wang
10849b3b8171SBaolin Wang sprd_dma_stop(schan);
10859b3b8171SBaolin Wang
10869b3b8171SBaolin Wang vchan_get_all_descriptors(&schan->vc, &head);
10879b3b8171SBaolin Wang spin_unlock_irqrestore(&schan->vc.lock, flags);
10889b3b8171SBaolin Wang
1089ec1ac309SBaolin Wang if (cur_vd)
1090ec1ac309SBaolin Wang sprd_dma_free_desc(cur_vd);
1091ec1ac309SBaolin Wang
10929b3b8171SBaolin Wang vchan_dma_desc_free_list(&schan->vc, &head);
10939b3b8171SBaolin Wang return 0;
10949b3b8171SBaolin Wang }
10959b3b8171SBaolin Wang
sprd_dma_free_desc(struct virt_dma_desc * vd)10969b3b8171SBaolin Wang static void sprd_dma_free_desc(struct virt_dma_desc *vd)
10979b3b8171SBaolin Wang {
10989b3b8171SBaolin Wang struct sprd_dma_desc *sdesc = to_sprd_dma_desc(vd);
10999b3b8171SBaolin Wang
11009b3b8171SBaolin Wang kfree(sdesc);
11019b3b8171SBaolin Wang }
11029b3b8171SBaolin Wang
sprd_dma_filter_fn(struct dma_chan * chan,void * param)11039b3b8171SBaolin Wang static bool sprd_dma_filter_fn(struct dma_chan *chan, void *param)
11049b3b8171SBaolin Wang {
11059b3b8171SBaolin Wang struct sprd_dma_chn *schan = to_sprd_dma_chan(chan);
1106ffb5be7cSBaolin Wang u32 slave_id = *(u32 *)param;
11079b3b8171SBaolin Wang
1108ffb5be7cSBaolin Wang schan->dev_id = slave_id;
1109ffb5be7cSBaolin Wang return true;
11109b3b8171SBaolin Wang }
11119b3b8171SBaolin Wang
sprd_dma_probe(struct platform_device * pdev)11129b3b8171SBaolin Wang static int sprd_dma_probe(struct platform_device *pdev)
11139b3b8171SBaolin Wang {
11149b3b8171SBaolin Wang struct device_node *np = pdev->dev.of_node;
11159b3b8171SBaolin Wang struct sprd_dma_dev *sdev;
11169b3b8171SBaolin Wang struct sprd_dma_chn *dma_chn;
11179b3b8171SBaolin Wang u32 chn_count;
11189b3b8171SBaolin Wang int ret, i;
11199b3b8171SBaolin Wang
1120d84c3ad9SKrzysztof Kozlowski /* Parse new and deprecated dma-channels properties */
1121d84c3ad9SKrzysztof Kozlowski ret = device_property_read_u32(&pdev->dev, "dma-channels", &chn_count);
1122d84c3ad9SKrzysztof Kozlowski if (ret)
1123d84c3ad9SKrzysztof Kozlowski ret = device_property_read_u32(&pdev->dev, "#dma-channels",
1124d84c3ad9SKrzysztof Kozlowski &chn_count);
11259b3b8171SBaolin Wang if (ret) {
11269b3b8171SBaolin Wang dev_err(&pdev->dev, "get dma channels count failed\n");
11279b3b8171SBaolin Wang return ret;
11289b3b8171SBaolin Wang }
11299b3b8171SBaolin Wang
11300ed2dd03SKees Cook sdev = devm_kzalloc(&pdev->dev,
11310ed2dd03SKees Cook struct_size(sdev, channels, chn_count),
11329b3b8171SBaolin Wang GFP_KERNEL);
11339b3b8171SBaolin Wang if (!sdev)
11349b3b8171SBaolin Wang return -ENOMEM;
11359b3b8171SBaolin Wang
11369b3b8171SBaolin Wang sdev->clk = devm_clk_get(&pdev->dev, "enable");
11379b3b8171SBaolin Wang if (IS_ERR(sdev->clk)) {
11389b3b8171SBaolin Wang dev_err(&pdev->dev, "get enable clock failed\n");
11399b3b8171SBaolin Wang return PTR_ERR(sdev->clk);
11409b3b8171SBaolin Wang }
11419b3b8171SBaolin Wang
11429b3b8171SBaolin Wang /* ashb clock is optional for AGCP DMA */
11439b3b8171SBaolin Wang sdev->ashb_clk = devm_clk_get(&pdev->dev, "ashb_eb");
11449b3b8171SBaolin Wang if (IS_ERR(sdev->ashb_clk))
11459b3b8171SBaolin Wang dev_warn(&pdev->dev, "no optional ashb eb clock\n");
11469b3b8171SBaolin Wang
11479b3b8171SBaolin Wang /*
11489b3b8171SBaolin Wang * We have three DMA controllers: AP DMA, AON DMA and AGCP DMA. For AGCP
11499b3b8171SBaolin Wang * DMA controller, it can or do not request the irq, which will save
11509b3b8171SBaolin Wang * system power without resuming system by DMA interrupts if AGCP DMA
11519b3b8171SBaolin Wang * does not request the irq. Thus the DMA interrupts property should
11529b3b8171SBaolin Wang * be optional.
11539b3b8171SBaolin Wang */
11549b3b8171SBaolin Wang sdev->irq = platform_get_irq(pdev, 0);
11559b3b8171SBaolin Wang if (sdev->irq > 0) {
11569b3b8171SBaolin Wang ret = devm_request_irq(&pdev->dev, sdev->irq, dma_irq_handle,
11579b3b8171SBaolin Wang 0, "sprd_dma", (void *)sdev);
11589b3b8171SBaolin Wang if (ret < 0) {
11599b3b8171SBaolin Wang dev_err(&pdev->dev, "request dma irq failed\n");
11609b3b8171SBaolin Wang return ret;
11619b3b8171SBaolin Wang }
11629b3b8171SBaolin Wang } else {
11639b3b8171SBaolin Wang dev_warn(&pdev->dev, "no interrupts for the dma controller\n");
11649b3b8171SBaolin Wang }
11659b3b8171SBaolin Wang
1166f228a4a2SBaolin Wang sdev->glb_base = devm_platform_ioremap_resource(pdev, 0);
1167fd8d26adSDan Carpenter if (IS_ERR(sdev->glb_base))
1168fd8d26adSDan Carpenter return PTR_ERR(sdev->glb_base);
11699b3b8171SBaolin Wang
11709b3b8171SBaolin Wang dma_cap_set(DMA_MEMCPY, sdev->dma_dev.cap_mask);
11719b3b8171SBaolin Wang sdev->total_chns = chn_count;
11729b3b8171SBaolin Wang INIT_LIST_HEAD(&sdev->dma_dev.channels);
11739b3b8171SBaolin Wang INIT_LIST_HEAD(&sdev->dma_dev.global_node);
11749b3b8171SBaolin Wang sdev->dma_dev.dev = &pdev->dev;
11759b3b8171SBaolin Wang sdev->dma_dev.device_alloc_chan_resources = sprd_dma_alloc_chan_resources;
11769b3b8171SBaolin Wang sdev->dma_dev.device_free_chan_resources = sprd_dma_free_chan_resources;
11779b3b8171SBaolin Wang sdev->dma_dev.device_tx_status = sprd_dma_tx_status;
11789b3b8171SBaolin Wang sdev->dma_dev.device_issue_pending = sprd_dma_issue_pending;
11799b3b8171SBaolin Wang sdev->dma_dev.device_prep_dma_memcpy = sprd_dma_prep_dma_memcpy;
1180ca1b7d3dSEric Long sdev->dma_dev.device_prep_slave_sg = sprd_dma_prep_slave_sg;
1181ca1b7d3dSEric Long sdev->dma_dev.device_config = sprd_dma_slave_config;
11829b3b8171SBaolin Wang sdev->dma_dev.device_pause = sprd_dma_pause;
11839b3b8171SBaolin Wang sdev->dma_dev.device_resume = sprd_dma_resume;
11849b3b8171SBaolin Wang sdev->dma_dev.device_terminate_all = sprd_dma_terminate_all;
11859b3b8171SBaolin Wang
11869b3b8171SBaolin Wang for (i = 0; i < chn_count; i++) {
11879b3b8171SBaolin Wang dma_chn = &sdev->channels[i];
11889b3b8171SBaolin Wang dma_chn->chn_num = i;
11899b3b8171SBaolin Wang dma_chn->cur_desc = NULL;
11909b3b8171SBaolin Wang /* get each channel's registers base address. */
11919b3b8171SBaolin Wang dma_chn->chn_base = sdev->glb_base + SPRD_DMA_CHN_REG_OFFSET +
11929b3b8171SBaolin Wang SPRD_DMA_CHN_REG_LENGTH * i;
11939b3b8171SBaolin Wang
11949b3b8171SBaolin Wang dma_chn->vc.desc_free = sprd_dma_free_desc;
11959b3b8171SBaolin Wang vchan_init(&dma_chn->vc, &sdev->dma_dev);
11969b3b8171SBaolin Wang }
11979b3b8171SBaolin Wang
11989b3b8171SBaolin Wang platform_set_drvdata(pdev, sdev);
11999b3b8171SBaolin Wang ret = sprd_dma_enable(sdev);
12009b3b8171SBaolin Wang if (ret)
12019b3b8171SBaolin Wang return ret;
12029b3b8171SBaolin Wang
12039b3b8171SBaolin Wang pm_runtime_set_active(&pdev->dev);
12049b3b8171SBaolin Wang pm_runtime_enable(&pdev->dev);
12059b3b8171SBaolin Wang
12069b3b8171SBaolin Wang ret = pm_runtime_get_sync(&pdev->dev);
12079b3b8171SBaolin Wang if (ret < 0)
12089b3b8171SBaolin Wang goto err_rpm;
12099b3b8171SBaolin Wang
12109b3b8171SBaolin Wang ret = dma_async_device_register(&sdev->dma_dev);
12119b3b8171SBaolin Wang if (ret < 0) {
12129b3b8171SBaolin Wang dev_err(&pdev->dev, "register dma device failed:%d\n", ret);
12139b3b8171SBaolin Wang goto err_register;
12149b3b8171SBaolin Wang }
12159b3b8171SBaolin Wang
12169b3b8171SBaolin Wang sprd_dma_info.dma_cap = sdev->dma_dev.cap_mask;
12179b3b8171SBaolin Wang ret = of_dma_controller_register(np, of_dma_simple_xlate,
12189b3b8171SBaolin Wang &sprd_dma_info);
12199b3b8171SBaolin Wang if (ret)
12209b3b8171SBaolin Wang goto err_of_register;
12219b3b8171SBaolin Wang
12229b3b8171SBaolin Wang pm_runtime_put(&pdev->dev);
12239b3b8171SBaolin Wang return 0;
12249b3b8171SBaolin Wang
12259b3b8171SBaolin Wang err_of_register:
12269b3b8171SBaolin Wang dma_async_device_unregister(&sdev->dma_dev);
12279b3b8171SBaolin Wang err_register:
12289b3b8171SBaolin Wang pm_runtime_put_noidle(&pdev->dev);
12299b3b8171SBaolin Wang pm_runtime_disable(&pdev->dev);
12309b3b8171SBaolin Wang err_rpm:
12319b3b8171SBaolin Wang sprd_dma_disable(sdev);
12329b3b8171SBaolin Wang return ret;
12339b3b8171SBaolin Wang }
12349b3b8171SBaolin Wang
sprd_dma_remove(struct platform_device * pdev)12359b3b8171SBaolin Wang static int sprd_dma_remove(struct platform_device *pdev)
12369b3b8171SBaolin Wang {
12379b3b8171SBaolin Wang struct sprd_dma_dev *sdev = platform_get_drvdata(pdev);
12389b3b8171SBaolin Wang struct sprd_dma_chn *c, *cn;
12399b3b8171SBaolin Wang
12401e42f82cSUwe Kleine-König pm_runtime_get_sync(&pdev->dev);
12419b3b8171SBaolin Wang
12429b3b8171SBaolin Wang /* explicitly free the irq */
12439b3b8171SBaolin Wang if (sdev->irq > 0)
12449b3b8171SBaolin Wang devm_free_irq(&pdev->dev, sdev->irq, sdev);
12459b3b8171SBaolin Wang
12469b3b8171SBaolin Wang list_for_each_entry_safe(c, cn, &sdev->dma_dev.channels,
12479b3b8171SBaolin Wang vc.chan.device_node) {
12489b3b8171SBaolin Wang list_del(&c->vc.chan.device_node);
12499b3b8171SBaolin Wang tasklet_kill(&c->vc.task);
12509b3b8171SBaolin Wang }
12519b3b8171SBaolin Wang
12529b3b8171SBaolin Wang of_dma_controller_free(pdev->dev.of_node);
12539b3b8171SBaolin Wang dma_async_device_unregister(&sdev->dma_dev);
12549b3b8171SBaolin Wang sprd_dma_disable(sdev);
12559b3b8171SBaolin Wang
12569b3b8171SBaolin Wang pm_runtime_put_noidle(&pdev->dev);
12579b3b8171SBaolin Wang pm_runtime_disable(&pdev->dev);
12589b3b8171SBaolin Wang return 0;
12599b3b8171SBaolin Wang }
12609b3b8171SBaolin Wang
12619b3b8171SBaolin Wang static const struct of_device_id sprd_dma_match[] = {
12629b3b8171SBaolin Wang { .compatible = "sprd,sc9860-dma", },
12639b3b8171SBaolin Wang {},
12649b3b8171SBaolin Wang };
12654faee8b6SZou Wei MODULE_DEVICE_TABLE(of, sprd_dma_match);
12669b3b8171SBaolin Wang
sprd_dma_runtime_suspend(struct device * dev)12679b3b8171SBaolin Wang static int __maybe_unused sprd_dma_runtime_suspend(struct device *dev)
12689b3b8171SBaolin Wang {
12699b3b8171SBaolin Wang struct sprd_dma_dev *sdev = dev_get_drvdata(dev);
12709b3b8171SBaolin Wang
12719b3b8171SBaolin Wang sprd_dma_disable(sdev);
12729b3b8171SBaolin Wang return 0;
12739b3b8171SBaolin Wang }
12749b3b8171SBaolin Wang
sprd_dma_runtime_resume(struct device * dev)12759b3b8171SBaolin Wang static int __maybe_unused sprd_dma_runtime_resume(struct device *dev)
12769b3b8171SBaolin Wang {
12779b3b8171SBaolin Wang struct sprd_dma_dev *sdev = dev_get_drvdata(dev);
12789b3b8171SBaolin Wang int ret;
12799b3b8171SBaolin Wang
12809b3b8171SBaolin Wang ret = sprd_dma_enable(sdev);
12819b3b8171SBaolin Wang if (ret)
12829b3b8171SBaolin Wang dev_err(sdev->dma_dev.dev, "enable dma failed\n");
12839b3b8171SBaolin Wang
12849b3b8171SBaolin Wang return ret;
12859b3b8171SBaolin Wang }
12869b3b8171SBaolin Wang
12879b3b8171SBaolin Wang static const struct dev_pm_ops sprd_dma_pm_ops = {
12889b3b8171SBaolin Wang SET_RUNTIME_PM_OPS(sprd_dma_runtime_suspend,
12899b3b8171SBaolin Wang sprd_dma_runtime_resume,
12909b3b8171SBaolin Wang NULL)
12919b3b8171SBaolin Wang };
12929b3b8171SBaolin Wang
12939b3b8171SBaolin Wang static struct platform_driver sprd_dma_driver = {
12949b3b8171SBaolin Wang .probe = sprd_dma_probe,
12959b3b8171SBaolin Wang .remove = sprd_dma_remove,
12969b3b8171SBaolin Wang .driver = {
12979b3b8171SBaolin Wang .name = "sprd-dma",
12989b3b8171SBaolin Wang .of_match_table = sprd_dma_match,
12999b3b8171SBaolin Wang .pm = &sprd_dma_pm_ops,
13009b3b8171SBaolin Wang },
13019b3b8171SBaolin Wang };
13029b3b8171SBaolin Wang module_platform_driver(sprd_dma_driver);
13039b3b8171SBaolin Wang
13049b3b8171SBaolin Wang MODULE_LICENSE("GPL v2");
13059b3b8171SBaolin Wang MODULE_DESCRIPTION("DMA driver for Spreadtrum");
13069b3b8171SBaolin Wang MODULE_AUTHOR("Baolin Wang <baolin.wang@spreadtrum.com>");
130753197123SEric Long MODULE_AUTHOR("Eric Long <eric.long@spreadtrum.com>");
13089b3b8171SBaolin Wang MODULE_ALIAS("platform:sprd-dma");
1309