16365beadSRussell King /* 26365beadSRussell King * SA11x0 DMAengine support 36365beadSRussell King * 46365beadSRussell King * Copyright (C) 2012 Russell King 56365beadSRussell King * Derived in part from arch/arm/mach-sa1100/dma.c, 66365beadSRussell King * Copyright (C) 2000, 2001 by Nicolas Pitre 76365beadSRussell King * 86365beadSRussell King * This program is free software; you can redistribute it and/or modify 96365beadSRussell King * it under the terms of the GNU General Public License version 2 as 106365beadSRussell King * published by the Free Software Foundation. 116365beadSRussell King */ 126365beadSRussell King #include <linux/sched.h> 136365beadSRussell King #include <linux/device.h> 146365beadSRussell King #include <linux/dmaengine.h> 156365beadSRussell King #include <linux/init.h> 166365beadSRussell King #include <linux/interrupt.h> 176365beadSRussell King #include <linux/kernel.h> 186365beadSRussell King #include <linux/module.h> 196365beadSRussell King #include <linux/platform_device.h> 206365beadSRussell King #include <linux/sa11x0-dma.h> 216365beadSRussell King #include <linux/slab.h> 226365beadSRussell King #include <linux/spinlock.h> 236365beadSRussell King 246365beadSRussell King #define NR_PHY_CHAN 6 256365beadSRussell King #define DMA_ALIGN 3 266365beadSRussell King #define DMA_MAX_SIZE 0x1fff 276365beadSRussell King #define DMA_CHUNK_SIZE 0x1000 286365beadSRussell King 296365beadSRussell King #define DMA_DDAR 0x00 306365beadSRussell King #define DMA_DCSR_S 0x04 316365beadSRussell King #define DMA_DCSR_C 0x08 326365beadSRussell King #define DMA_DCSR_R 0x0c 336365beadSRussell King #define DMA_DBSA 0x10 346365beadSRussell King #define DMA_DBTA 0x14 356365beadSRussell King #define DMA_DBSB 0x18 366365beadSRussell King #define DMA_DBTB 0x1c 376365beadSRussell King #define DMA_SIZE 0x20 386365beadSRussell King 396365beadSRussell King #define DCSR_RUN (1 << 0) 406365beadSRussell King #define DCSR_IE (1 << 1) 416365beadSRussell King #define DCSR_ERROR (1 << 2) 426365beadSRussell King #define DCSR_DONEA (1 << 3) 436365beadSRussell King #define DCSR_STRTA (1 << 4) 446365beadSRussell King #define DCSR_DONEB (1 << 5) 456365beadSRussell King #define DCSR_STRTB (1 << 6) 466365beadSRussell King #define DCSR_BIU (1 << 7) 476365beadSRussell King 486365beadSRussell King #define DDAR_RW (1 << 0) /* 0 = W, 1 = R */ 496365beadSRussell King #define DDAR_E (1 << 1) /* 0 = LE, 1 = BE */ 506365beadSRussell King #define DDAR_BS (1 << 2) /* 0 = BS4, 1 = BS8 */ 516365beadSRussell King #define DDAR_DW (1 << 3) /* 0 = 8b, 1 = 16b */ 526365beadSRussell King #define DDAR_Ser0UDCTr (0x0 << 4) 536365beadSRussell King #define DDAR_Ser0UDCRc (0x1 << 4) 546365beadSRussell King #define DDAR_Ser1SDLCTr (0x2 << 4) 556365beadSRussell King #define DDAR_Ser1SDLCRc (0x3 << 4) 566365beadSRussell King #define DDAR_Ser1UARTTr (0x4 << 4) 576365beadSRussell King #define DDAR_Ser1UARTRc (0x5 << 4) 586365beadSRussell King #define DDAR_Ser2ICPTr (0x6 << 4) 596365beadSRussell King #define DDAR_Ser2ICPRc (0x7 << 4) 606365beadSRussell King #define DDAR_Ser3UARTTr (0x8 << 4) 616365beadSRussell King #define DDAR_Ser3UARTRc (0x9 << 4) 626365beadSRussell King #define DDAR_Ser4MCP0Tr (0xa << 4) 636365beadSRussell King #define DDAR_Ser4MCP0Rc (0xb << 4) 646365beadSRussell King #define DDAR_Ser4MCP1Tr (0xc << 4) 656365beadSRussell King #define DDAR_Ser4MCP1Rc (0xd << 4) 666365beadSRussell King #define DDAR_Ser4SSPTr (0xe << 4) 676365beadSRussell King #define DDAR_Ser4SSPRc (0xf << 4) 686365beadSRussell King 696365beadSRussell King struct sa11x0_dma_sg { 706365beadSRussell King u32 addr; 716365beadSRussell King u32 len; 726365beadSRussell King }; 736365beadSRussell King 746365beadSRussell King struct sa11x0_dma_desc { 756365beadSRussell King struct dma_async_tx_descriptor tx; 766365beadSRussell King u32 ddar; 776365beadSRussell King size_t size; 786365beadSRussell King 796365beadSRussell King /* maybe protected by c->lock */ 806365beadSRussell King struct list_head node; 816365beadSRussell King unsigned sglen; 826365beadSRussell King struct sa11x0_dma_sg sg[0]; 836365beadSRussell King }; 846365beadSRussell King 856365beadSRussell King struct sa11x0_dma_phy; 866365beadSRussell King 876365beadSRussell King struct sa11x0_dma_chan { 886365beadSRussell King struct dma_chan chan; 896365beadSRussell King spinlock_t lock; 906365beadSRussell King dma_cookie_t lc; 916365beadSRussell King 926365beadSRussell King /* protected by c->lock */ 936365beadSRussell King struct sa11x0_dma_phy *phy; 946365beadSRussell King enum dma_status status; 956365beadSRussell King struct list_head desc_submitted; 966365beadSRussell King struct list_head desc_issued; 976365beadSRussell King 986365beadSRussell King /* protected by d->lock */ 996365beadSRussell King struct list_head node; 1006365beadSRussell King 1016365beadSRussell King u32 ddar; 1026365beadSRussell King const char *name; 1036365beadSRussell King }; 1046365beadSRussell King 1056365beadSRussell King struct sa11x0_dma_phy { 1066365beadSRussell King void __iomem *base; 1076365beadSRussell King struct sa11x0_dma_dev *dev; 1086365beadSRussell King unsigned num; 1096365beadSRussell King 1106365beadSRussell King struct sa11x0_dma_chan *vchan; 1116365beadSRussell King 1126365beadSRussell King /* Protected by c->lock */ 1136365beadSRussell King unsigned sg_load; 1146365beadSRussell King struct sa11x0_dma_desc *txd_load; 1156365beadSRussell King unsigned sg_done; 1166365beadSRussell King struct sa11x0_dma_desc *txd_done; 1176365beadSRussell King #ifdef CONFIG_PM_SLEEP 1186365beadSRussell King u32 dbs[2]; 1196365beadSRussell King u32 dbt[2]; 1206365beadSRussell King u32 dcsr; 1216365beadSRussell King #endif 1226365beadSRussell King }; 1236365beadSRussell King 1246365beadSRussell King struct sa11x0_dma_dev { 1256365beadSRussell King struct dma_device slave; 1266365beadSRussell King void __iomem *base; 1276365beadSRussell King spinlock_t lock; 1286365beadSRussell King struct tasklet_struct task; 1296365beadSRussell King struct list_head chan_pending; 1306365beadSRussell King struct list_head desc_complete; 1316365beadSRussell King struct sa11x0_dma_phy phy[NR_PHY_CHAN]; 1326365beadSRussell King }; 1336365beadSRussell King 1346365beadSRussell King static struct sa11x0_dma_chan *to_sa11x0_dma_chan(struct dma_chan *chan) 1356365beadSRussell King { 1366365beadSRussell King return container_of(chan, struct sa11x0_dma_chan, chan); 1376365beadSRussell King } 1386365beadSRussell King 1396365beadSRussell King static struct sa11x0_dma_dev *to_sa11x0_dma(struct dma_device *dmadev) 1406365beadSRussell King { 1416365beadSRussell King return container_of(dmadev, struct sa11x0_dma_dev, slave); 1426365beadSRussell King } 1436365beadSRussell King 1446365beadSRussell King static struct sa11x0_dma_desc *to_sa11x0_dma_tx(struct dma_async_tx_descriptor *tx) 1456365beadSRussell King { 1466365beadSRussell King return container_of(tx, struct sa11x0_dma_desc, tx); 1476365beadSRussell King } 1486365beadSRussell King 1496365beadSRussell King static struct sa11x0_dma_desc *sa11x0_dma_next_desc(struct sa11x0_dma_chan *c) 1506365beadSRussell King { 1516365beadSRussell King if (list_empty(&c->desc_issued)) 1526365beadSRussell King return NULL; 1536365beadSRussell King 1546365beadSRussell King return list_first_entry(&c->desc_issued, struct sa11x0_dma_desc, node); 1556365beadSRussell King } 1566365beadSRussell King 1576365beadSRussell King static void sa11x0_dma_start_desc(struct sa11x0_dma_phy *p, struct sa11x0_dma_desc *txd) 1586365beadSRussell King { 1596365beadSRussell King list_del(&txd->node); 1606365beadSRussell King p->txd_load = txd; 1616365beadSRussell King p->sg_load = 0; 1626365beadSRussell King 1636365beadSRussell King dev_vdbg(p->dev->slave.dev, "pchan %u: txd %p[%x]: starting: DDAR:%x\n", 1646365beadSRussell King p->num, txd, txd->tx.cookie, txd->ddar); 1656365beadSRussell King } 1666365beadSRussell King 1676365beadSRussell King static void noinline sa11x0_dma_start_sg(struct sa11x0_dma_phy *p, 1686365beadSRussell King struct sa11x0_dma_chan *c) 1696365beadSRussell King { 1706365beadSRussell King struct sa11x0_dma_desc *txd = p->txd_load; 1716365beadSRussell King struct sa11x0_dma_sg *sg; 1726365beadSRussell King void __iomem *base = p->base; 1736365beadSRussell King unsigned dbsx, dbtx; 1746365beadSRussell King u32 dcsr; 1756365beadSRussell King 1766365beadSRussell King if (!txd) 1776365beadSRussell King return; 1786365beadSRussell King 1796365beadSRussell King dcsr = readl_relaxed(base + DMA_DCSR_R); 1806365beadSRussell King 1816365beadSRussell King /* Don't try to load the next transfer if both buffers are started */ 1826365beadSRussell King if ((dcsr & (DCSR_STRTA | DCSR_STRTB)) == (DCSR_STRTA | DCSR_STRTB)) 1836365beadSRussell King return; 1846365beadSRussell King 1856365beadSRussell King if (p->sg_load == txd->sglen) { 1866365beadSRussell King struct sa11x0_dma_desc *txn = sa11x0_dma_next_desc(c); 1876365beadSRussell King 1886365beadSRussell King /* 1896365beadSRussell King * We have reached the end of the current descriptor. 1906365beadSRussell King * Peek at the next descriptor, and if compatible with 1916365beadSRussell King * the current, start processing it. 1926365beadSRussell King */ 1936365beadSRussell King if (txn && txn->ddar == txd->ddar) { 1946365beadSRussell King txd = txn; 1956365beadSRussell King sa11x0_dma_start_desc(p, txn); 1966365beadSRussell King } else { 1976365beadSRussell King p->txd_load = NULL; 1986365beadSRussell King return; 1996365beadSRussell King } 2006365beadSRussell King } 2016365beadSRussell King 2026365beadSRussell King sg = &txd->sg[p->sg_load++]; 2036365beadSRussell King 2046365beadSRussell King /* Select buffer to load according to channel status */ 2056365beadSRussell King if (((dcsr & (DCSR_BIU | DCSR_STRTB)) == (DCSR_BIU | DCSR_STRTB)) || 2066365beadSRussell King ((dcsr & (DCSR_BIU | DCSR_STRTA)) == 0)) { 2076365beadSRussell King dbsx = DMA_DBSA; 2086365beadSRussell King dbtx = DMA_DBTA; 2096365beadSRussell King dcsr = DCSR_STRTA | DCSR_IE | DCSR_RUN; 2106365beadSRussell King } else { 2116365beadSRussell King dbsx = DMA_DBSB; 2126365beadSRussell King dbtx = DMA_DBTB; 2136365beadSRussell King dcsr = DCSR_STRTB | DCSR_IE | DCSR_RUN; 2146365beadSRussell King } 2156365beadSRussell King 2166365beadSRussell King writel_relaxed(sg->addr, base + dbsx); 2176365beadSRussell King writel_relaxed(sg->len, base + dbtx); 2186365beadSRussell King writel(dcsr, base + DMA_DCSR_S); 2196365beadSRussell King 2206365beadSRussell King dev_dbg(p->dev->slave.dev, "pchan %u: load: DCSR:%02x DBS%c:%08x DBT%c:%08x\n", 2216365beadSRussell King p->num, dcsr, 2226365beadSRussell King 'A' + (dbsx == DMA_DBSB), sg->addr, 2236365beadSRussell King 'A' + (dbtx == DMA_DBTB), sg->len); 2246365beadSRussell King } 2256365beadSRussell King 2266365beadSRussell King static void noinline sa11x0_dma_complete(struct sa11x0_dma_phy *p, 2276365beadSRussell King struct sa11x0_dma_chan *c) 2286365beadSRussell King { 2296365beadSRussell King struct sa11x0_dma_desc *txd = p->txd_done; 2306365beadSRussell King 2316365beadSRussell King if (++p->sg_done == txd->sglen) { 2326365beadSRussell King struct sa11x0_dma_dev *d = p->dev; 2336365beadSRussell King 2346365beadSRussell King dev_vdbg(d->slave.dev, "pchan %u: txd %p[%x]: completed\n", 2356365beadSRussell King p->num, p->txd_done, p->txd_done->tx.cookie); 2366365beadSRussell King 2376365beadSRussell King c->lc = txd->tx.cookie; 2386365beadSRussell King 2396365beadSRussell King spin_lock(&d->lock); 2406365beadSRussell King list_add_tail(&txd->node, &d->desc_complete); 2416365beadSRussell King spin_unlock(&d->lock); 2426365beadSRussell King 2436365beadSRussell King p->sg_done = 0; 2446365beadSRussell King p->txd_done = p->txd_load; 2456365beadSRussell King 2466365beadSRussell King tasklet_schedule(&d->task); 2476365beadSRussell King } 2486365beadSRussell King 2496365beadSRussell King sa11x0_dma_start_sg(p, c); 2506365beadSRussell King } 2516365beadSRussell King 2526365beadSRussell King static irqreturn_t sa11x0_dma_irq(int irq, void *dev_id) 2536365beadSRussell King { 2546365beadSRussell King struct sa11x0_dma_phy *p = dev_id; 2556365beadSRussell King struct sa11x0_dma_dev *d = p->dev; 2566365beadSRussell King struct sa11x0_dma_chan *c; 2576365beadSRussell King u32 dcsr; 2586365beadSRussell King 2596365beadSRussell King dcsr = readl_relaxed(p->base + DMA_DCSR_R); 2606365beadSRussell King if (!(dcsr & (DCSR_ERROR | DCSR_DONEA | DCSR_DONEB))) 2616365beadSRussell King return IRQ_NONE; 2626365beadSRussell King 2636365beadSRussell King /* Clear reported status bits */ 2646365beadSRussell King writel_relaxed(dcsr & (DCSR_ERROR | DCSR_DONEA | DCSR_DONEB), 2656365beadSRussell King p->base + DMA_DCSR_C); 2666365beadSRussell King 2676365beadSRussell King dev_dbg(d->slave.dev, "pchan %u: irq: DCSR:%02x\n", p->num, dcsr); 2686365beadSRussell King 2696365beadSRussell King if (dcsr & DCSR_ERROR) { 2706365beadSRussell King dev_err(d->slave.dev, "pchan %u: error. DCSR:%02x DDAR:%08x DBSA:%08x DBTA:%08x DBSB:%08x DBTB:%08x\n", 2716365beadSRussell King p->num, dcsr, 2726365beadSRussell King readl_relaxed(p->base + DMA_DDAR), 2736365beadSRussell King readl_relaxed(p->base + DMA_DBSA), 2746365beadSRussell King readl_relaxed(p->base + DMA_DBTA), 2756365beadSRussell King readl_relaxed(p->base + DMA_DBSB), 2766365beadSRussell King readl_relaxed(p->base + DMA_DBTB)); 2776365beadSRussell King } 2786365beadSRussell King 2796365beadSRussell King c = p->vchan; 2806365beadSRussell King if (c) { 2816365beadSRussell King unsigned long flags; 2826365beadSRussell King 2836365beadSRussell King spin_lock_irqsave(&c->lock, flags); 2846365beadSRussell King /* 2856365beadSRussell King * Now that we're holding the lock, check that the vchan 2866365beadSRussell King * really is associated with this pchan before touching the 2876365beadSRussell King * hardware. This should always succeed, because we won't 2886365beadSRussell King * change p->vchan or c->phy while the channel is actively 2896365beadSRussell King * transferring. 2906365beadSRussell King */ 2916365beadSRussell King if (c->phy == p) { 2926365beadSRussell King if (dcsr & DCSR_DONEA) 2936365beadSRussell King sa11x0_dma_complete(p, c); 2946365beadSRussell King if (dcsr & DCSR_DONEB) 2956365beadSRussell King sa11x0_dma_complete(p, c); 2966365beadSRussell King } 2976365beadSRussell King spin_unlock_irqrestore(&c->lock, flags); 2986365beadSRussell King } 2996365beadSRussell King 3006365beadSRussell King return IRQ_HANDLED; 3016365beadSRussell King } 3026365beadSRussell King 3036365beadSRussell King static void sa11x0_dma_start_txd(struct sa11x0_dma_chan *c) 3046365beadSRussell King { 3056365beadSRussell King struct sa11x0_dma_desc *txd = sa11x0_dma_next_desc(c); 3066365beadSRussell King 3076365beadSRussell King /* If the issued list is empty, we have no further txds to process */ 3086365beadSRussell King if (txd) { 3096365beadSRussell King struct sa11x0_dma_phy *p = c->phy; 3106365beadSRussell King 3116365beadSRussell King sa11x0_dma_start_desc(p, txd); 3126365beadSRussell King p->txd_done = txd; 3136365beadSRussell King p->sg_done = 0; 3146365beadSRussell King 3156365beadSRussell King /* The channel should not have any transfers started */ 3166365beadSRussell King WARN_ON(readl_relaxed(p->base + DMA_DCSR_R) & 3176365beadSRussell King (DCSR_STRTA | DCSR_STRTB)); 3186365beadSRussell King 3196365beadSRussell King /* Clear the run and start bits before changing DDAR */ 3206365beadSRussell King writel_relaxed(DCSR_RUN | DCSR_STRTA | DCSR_STRTB, 3216365beadSRussell King p->base + DMA_DCSR_C); 3226365beadSRussell King writel_relaxed(txd->ddar, p->base + DMA_DDAR); 3236365beadSRussell King 3246365beadSRussell King /* Try to start both buffers */ 3256365beadSRussell King sa11x0_dma_start_sg(p, c); 3266365beadSRussell King sa11x0_dma_start_sg(p, c); 3276365beadSRussell King } 3286365beadSRussell King } 3296365beadSRussell King 3306365beadSRussell King static void sa11x0_dma_tasklet(unsigned long arg) 3316365beadSRussell King { 3326365beadSRussell King struct sa11x0_dma_dev *d = (struct sa11x0_dma_dev *)arg; 3336365beadSRussell King struct sa11x0_dma_phy *p; 3346365beadSRussell King struct sa11x0_dma_chan *c; 3356365beadSRussell King struct sa11x0_dma_desc *txd, *txn; 3366365beadSRussell King LIST_HEAD(head); 3376365beadSRussell King unsigned pch, pch_alloc = 0; 3386365beadSRussell King 3396365beadSRussell King dev_dbg(d->slave.dev, "tasklet enter\n"); 3406365beadSRussell King 3416365beadSRussell King /* Get the completed tx descriptors */ 3426365beadSRussell King spin_lock_irq(&d->lock); 3436365beadSRussell King list_splice_init(&d->desc_complete, &head); 3446365beadSRussell King spin_unlock_irq(&d->lock); 3456365beadSRussell King 3466365beadSRussell King list_for_each_entry(txd, &head, node) { 3476365beadSRussell King c = to_sa11x0_dma_chan(txd->tx.chan); 3486365beadSRussell King 3496365beadSRussell King dev_dbg(d->slave.dev, "vchan %p: txd %p[%x] completed\n", 3506365beadSRussell King c, txd, txd->tx.cookie); 3516365beadSRussell King 3526365beadSRussell King spin_lock_irq(&c->lock); 3536365beadSRussell King p = c->phy; 3546365beadSRussell King if (p) { 3556365beadSRussell King if (!p->txd_done) 3566365beadSRussell King sa11x0_dma_start_txd(c); 3576365beadSRussell King if (!p->txd_done) { 3586365beadSRussell King /* No current txd associated with this channel */ 3596365beadSRussell King dev_dbg(d->slave.dev, "pchan %u: free\n", p->num); 3606365beadSRussell King 3616365beadSRussell King /* Mark this channel free */ 3626365beadSRussell King c->phy = NULL; 3636365beadSRussell King p->vchan = NULL; 3646365beadSRussell King } 3656365beadSRussell King } 3666365beadSRussell King spin_unlock_irq(&c->lock); 3676365beadSRussell King } 3686365beadSRussell King 3696365beadSRussell King spin_lock_irq(&d->lock); 3706365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) { 3716365beadSRussell King p = &d->phy[pch]; 3726365beadSRussell King 3736365beadSRussell King if (p->vchan == NULL && !list_empty(&d->chan_pending)) { 3746365beadSRussell King c = list_first_entry(&d->chan_pending, 3756365beadSRussell King struct sa11x0_dma_chan, node); 3766365beadSRussell King list_del_init(&c->node); 3776365beadSRussell King 3786365beadSRussell King pch_alloc |= 1 << pch; 3796365beadSRussell King 3806365beadSRussell King /* Mark this channel allocated */ 3816365beadSRussell King p->vchan = c; 3826365beadSRussell King 3836365beadSRussell King dev_dbg(d->slave.dev, "pchan %u: alloc vchan %p\n", pch, c); 3846365beadSRussell King } 3856365beadSRussell King } 3866365beadSRussell King spin_unlock_irq(&d->lock); 3876365beadSRussell King 3886365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) { 3896365beadSRussell King if (pch_alloc & (1 << pch)) { 3906365beadSRussell King p = &d->phy[pch]; 3916365beadSRussell King c = p->vchan; 3926365beadSRussell King 3936365beadSRussell King spin_lock_irq(&c->lock); 3946365beadSRussell King c->phy = p; 3956365beadSRussell King 3966365beadSRussell King sa11x0_dma_start_txd(c); 3976365beadSRussell King spin_unlock_irq(&c->lock); 3986365beadSRussell King } 3996365beadSRussell King } 4006365beadSRussell King 4016365beadSRussell King /* Now free the completed tx descriptor, and call their callbacks */ 4026365beadSRussell King list_for_each_entry_safe(txd, txn, &head, node) { 4036365beadSRussell King dma_async_tx_callback callback = txd->tx.callback; 4046365beadSRussell King void *callback_param = txd->tx.callback_param; 4056365beadSRussell King 4066365beadSRussell King dev_dbg(d->slave.dev, "txd %p[%x]: callback and free\n", 4076365beadSRussell King txd, txd->tx.cookie); 4086365beadSRussell King 4096365beadSRussell King kfree(txd); 4106365beadSRussell King 4116365beadSRussell King if (callback) 4126365beadSRussell King callback(callback_param); 4136365beadSRussell King } 4146365beadSRussell King 4156365beadSRussell King dev_dbg(d->slave.dev, "tasklet exit\n"); 4166365beadSRussell King } 4176365beadSRussell King 4186365beadSRussell King 4196365beadSRussell King static void sa11x0_dma_desc_free(struct sa11x0_dma_dev *d, struct list_head *head) 4206365beadSRussell King { 4216365beadSRussell King struct sa11x0_dma_desc *txd, *txn; 4226365beadSRussell King 4236365beadSRussell King list_for_each_entry_safe(txd, txn, head, node) { 4246365beadSRussell King dev_dbg(d->slave.dev, "txd %p: freeing\n", txd); 4256365beadSRussell King kfree(txd); 4266365beadSRussell King } 4276365beadSRussell King } 4286365beadSRussell King 4296365beadSRussell King static int sa11x0_dma_alloc_chan_resources(struct dma_chan *chan) 4306365beadSRussell King { 4316365beadSRussell King return 0; 4326365beadSRussell King } 4336365beadSRussell King 4346365beadSRussell King static void sa11x0_dma_free_chan_resources(struct dma_chan *chan) 4356365beadSRussell King { 4366365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 4376365beadSRussell King struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device); 4386365beadSRussell King unsigned long flags; 4396365beadSRussell King LIST_HEAD(head); 4406365beadSRussell King 4416365beadSRussell King spin_lock_irqsave(&c->lock, flags); 4426365beadSRussell King spin_lock(&d->lock); 4436365beadSRussell King list_del_init(&c->node); 4446365beadSRussell King spin_unlock(&d->lock); 4456365beadSRussell King 4466365beadSRussell King list_splice_tail_init(&c->desc_submitted, &head); 4476365beadSRussell King list_splice_tail_init(&c->desc_issued, &head); 4486365beadSRussell King spin_unlock_irqrestore(&c->lock, flags); 4496365beadSRussell King 4506365beadSRussell King sa11x0_dma_desc_free(d, &head); 4516365beadSRussell King } 4526365beadSRussell King 4536365beadSRussell King static dma_addr_t sa11x0_dma_pos(struct sa11x0_dma_phy *p) 4546365beadSRussell King { 4556365beadSRussell King unsigned reg; 4566365beadSRussell King u32 dcsr; 4576365beadSRussell King 4586365beadSRussell King dcsr = readl_relaxed(p->base + DMA_DCSR_R); 4596365beadSRussell King 4606365beadSRussell King if ((dcsr & (DCSR_BIU | DCSR_STRTA)) == DCSR_STRTA || 4616365beadSRussell King (dcsr & (DCSR_BIU | DCSR_STRTB)) == DCSR_BIU) 4626365beadSRussell King reg = DMA_DBSA; 4636365beadSRussell King else 4646365beadSRussell King reg = DMA_DBSB; 4656365beadSRussell King 4666365beadSRussell King return readl_relaxed(p->base + reg); 4676365beadSRussell King } 4686365beadSRussell King 4696365beadSRussell King static enum dma_status sa11x0_dma_tx_status(struct dma_chan *chan, 4706365beadSRussell King dma_cookie_t cookie, struct dma_tx_state *state) 4716365beadSRussell King { 4726365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 4736365beadSRussell King struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device); 4746365beadSRussell King struct sa11x0_dma_phy *p; 4756365beadSRussell King struct sa11x0_dma_desc *txd; 4766365beadSRussell King dma_cookie_t last_used, last_complete; 4776365beadSRussell King unsigned long flags; 4786365beadSRussell King enum dma_status ret; 4796365beadSRussell King size_t bytes = 0; 4806365beadSRussell King 4816365beadSRussell King last_used = c->chan.cookie; 4826365beadSRussell King last_complete = c->lc; 4836365beadSRussell King 4846365beadSRussell King ret = dma_async_is_complete(cookie, last_complete, last_used); 4856365beadSRussell King if (ret == DMA_SUCCESS) { 4866365beadSRussell King dma_set_tx_state(state, last_complete, last_used, 0); 4876365beadSRussell King return ret; 4886365beadSRussell King } 4896365beadSRussell King 4906365beadSRussell King spin_lock_irqsave(&c->lock, flags); 4916365beadSRussell King p = c->phy; 4926365beadSRussell King ret = c->status; 4936365beadSRussell King if (p) { 4946365beadSRussell King dma_addr_t addr = sa11x0_dma_pos(p); 4956365beadSRussell King 4966365beadSRussell King dev_vdbg(d->slave.dev, "tx_status: addr:%x\n", addr); 4976365beadSRussell King 4986365beadSRussell King txd = p->txd_done; 4996365beadSRussell King if (txd) { 5006365beadSRussell King unsigned i; 5016365beadSRussell King 5026365beadSRussell King for (i = 0; i < txd->sglen; i++) { 5036365beadSRussell King dev_vdbg(d->slave.dev, "tx_status: [%u] %x+%x\n", 5046365beadSRussell King i, txd->sg[i].addr, txd->sg[i].len); 5056365beadSRussell King if (addr >= txd->sg[i].addr && 5066365beadSRussell King addr < txd->sg[i].addr + txd->sg[i].len) { 5076365beadSRussell King unsigned len; 5086365beadSRussell King 5096365beadSRussell King len = txd->sg[i].len - 5106365beadSRussell King (addr - txd->sg[i].addr); 5116365beadSRussell King dev_vdbg(d->slave.dev, "tx_status: [%u] +%x\n", 5126365beadSRussell King i, len); 5136365beadSRussell King bytes += len; 5146365beadSRussell King i++; 5156365beadSRussell King break; 5166365beadSRussell King } 5176365beadSRussell King } 5186365beadSRussell King for (; i < txd->sglen; i++) { 5196365beadSRussell King dev_vdbg(d->slave.dev, "tx_status: [%u] %x+%x ++\n", 5206365beadSRussell King i, txd->sg[i].addr, txd->sg[i].len); 5216365beadSRussell King bytes += txd->sg[i].len; 5226365beadSRussell King } 5236365beadSRussell King } 5246365beadSRussell King if (txd != p->txd_load && p->txd_load) 5256365beadSRussell King bytes += p->txd_load->size; 5266365beadSRussell King } 5276365beadSRussell King list_for_each_entry(txd, &c->desc_issued, node) { 5286365beadSRussell King bytes += txd->size; 5296365beadSRussell King } 5306365beadSRussell King spin_unlock_irqrestore(&c->lock, flags); 5316365beadSRussell King 5326365beadSRussell King dma_set_tx_state(state, last_complete, last_used, bytes); 5336365beadSRussell King 5346365beadSRussell King dev_vdbg(d->slave.dev, "tx_status: bytes 0x%zx\n", bytes); 5356365beadSRussell King 5366365beadSRussell King return ret; 5376365beadSRussell King } 5386365beadSRussell King 5396365beadSRussell King /* 5406365beadSRussell King * Move pending txds to the issued list, and re-init pending list. 5416365beadSRussell King * If not already pending, add this channel to the list of pending 5426365beadSRussell King * channels and trigger the tasklet to run. 5436365beadSRussell King */ 5446365beadSRussell King static void sa11x0_dma_issue_pending(struct dma_chan *chan) 5456365beadSRussell King { 5466365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 5476365beadSRussell King struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device); 5486365beadSRussell King unsigned long flags; 5496365beadSRussell King 5506365beadSRussell King spin_lock_irqsave(&c->lock, flags); 5516365beadSRussell King list_splice_tail_init(&c->desc_submitted, &c->desc_issued); 5526365beadSRussell King if (!list_empty(&c->desc_issued)) { 5536365beadSRussell King spin_lock(&d->lock); 5546365beadSRussell King if (!c->phy && list_empty(&c->node)) { 5556365beadSRussell King list_add_tail(&c->node, &d->chan_pending); 5566365beadSRussell King tasklet_schedule(&d->task); 5576365beadSRussell King dev_dbg(d->slave.dev, "vchan %p: issued\n", c); 5586365beadSRussell King } 5596365beadSRussell King spin_unlock(&d->lock); 5606365beadSRussell King } else 5616365beadSRussell King dev_dbg(d->slave.dev, "vchan %p: nothing to issue\n", c); 5626365beadSRussell King spin_unlock_irqrestore(&c->lock, flags); 5636365beadSRussell King } 5646365beadSRussell King 5656365beadSRussell King static dma_cookie_t sa11x0_dma_tx_submit(struct dma_async_tx_descriptor *tx) 5666365beadSRussell King { 5676365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(tx->chan); 5686365beadSRussell King struct sa11x0_dma_desc *txd = to_sa11x0_dma_tx(tx); 5696365beadSRussell King unsigned long flags; 5706365beadSRussell King 5716365beadSRussell King spin_lock_irqsave(&c->lock, flags); 5726365beadSRussell King c->chan.cookie += 1; 5736365beadSRussell King if (c->chan.cookie < 0) 5746365beadSRussell King c->chan.cookie = 1; 5756365beadSRussell King txd->tx.cookie = c->chan.cookie; 5766365beadSRussell King 5776365beadSRussell King list_add_tail(&txd->node, &c->desc_submitted); 5786365beadSRussell King spin_unlock_irqrestore(&c->lock, flags); 5796365beadSRussell King 5806365beadSRussell King dev_dbg(tx->chan->device->dev, "vchan %p: txd %p[%x]: submitted\n", 5816365beadSRussell King c, txd, txd->tx.cookie); 5826365beadSRussell King 5836365beadSRussell King return txd->tx.cookie; 5846365beadSRussell King } 5856365beadSRussell King 5866365beadSRussell King static struct dma_async_tx_descriptor *sa11x0_dma_prep_slave_sg( 5876365beadSRussell King struct dma_chan *chan, struct scatterlist *sg, unsigned int sglen, 588*d9d54540SRussell King enum dma_transfer_direction dir, unsigned long flags, void *context) 5896365beadSRussell King { 5906365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 5916365beadSRussell King struct sa11x0_dma_desc *txd; 5926365beadSRussell King struct scatterlist *sgent; 5936365beadSRussell King unsigned i, j = sglen; 5946365beadSRussell King size_t size = 0; 5956365beadSRussell King 5966365beadSRussell King /* SA11x0 channels can only operate in their native direction */ 5976365beadSRussell King if (dir != (c->ddar & DDAR_RW ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV)) { 5986365beadSRussell King dev_err(chan->device->dev, "vchan %p: bad DMA direction: DDAR:%08x dir:%u\n", 5996365beadSRussell King c, c->ddar, dir); 6006365beadSRussell King return NULL; 6016365beadSRussell King } 6026365beadSRussell King 6036365beadSRussell King /* Do not allow zero-sized txds */ 6046365beadSRussell King if (sglen == 0) 6056365beadSRussell King return NULL; 6066365beadSRussell King 6076365beadSRussell King for_each_sg(sg, sgent, sglen, i) { 6086365beadSRussell King dma_addr_t addr = sg_dma_address(sgent); 6096365beadSRussell King unsigned int len = sg_dma_len(sgent); 6106365beadSRussell King 6116365beadSRussell King if (len > DMA_MAX_SIZE) 6126365beadSRussell King j += DIV_ROUND_UP(len, DMA_MAX_SIZE & ~DMA_ALIGN) - 1; 6136365beadSRussell King if (addr & DMA_ALIGN) { 6146365beadSRussell King dev_dbg(chan->device->dev, "vchan %p: bad buffer alignment: %08x\n", 6156365beadSRussell King c, addr); 6166365beadSRussell King return NULL; 6176365beadSRussell King } 6186365beadSRussell King } 6196365beadSRussell King 6206365beadSRussell King txd = kzalloc(sizeof(*txd) + j * sizeof(txd->sg[0]), GFP_ATOMIC); 6216365beadSRussell King if (!txd) { 6226365beadSRussell King dev_dbg(chan->device->dev, "vchan %p: kzalloc failed\n", c); 6236365beadSRussell King return NULL; 6246365beadSRussell King } 6256365beadSRussell King 6266365beadSRussell King j = 0; 6276365beadSRussell King for_each_sg(sg, sgent, sglen, i) { 6286365beadSRussell King dma_addr_t addr = sg_dma_address(sgent); 6296365beadSRussell King unsigned len = sg_dma_len(sgent); 6306365beadSRussell King 6316365beadSRussell King size += len; 6326365beadSRussell King 6336365beadSRussell King do { 6346365beadSRussell King unsigned tlen = len; 6356365beadSRussell King 6366365beadSRussell King /* 6376365beadSRussell King * Check whether the transfer will fit. If not, try 6386365beadSRussell King * to split the transfer up such that we end up with 6396365beadSRussell King * equal chunks - but make sure that we preserve the 6406365beadSRussell King * alignment. This avoids small segments. 6416365beadSRussell King */ 6426365beadSRussell King if (tlen > DMA_MAX_SIZE) { 6436365beadSRussell King unsigned mult = DIV_ROUND_UP(tlen, 6446365beadSRussell King DMA_MAX_SIZE & ~DMA_ALIGN); 6456365beadSRussell King 6466365beadSRussell King tlen = (tlen / mult) & ~DMA_ALIGN; 6476365beadSRussell King } 6486365beadSRussell King 6496365beadSRussell King txd->sg[j].addr = addr; 6506365beadSRussell King txd->sg[j].len = tlen; 6516365beadSRussell King 6526365beadSRussell King addr += tlen; 6536365beadSRussell King len -= tlen; 6546365beadSRussell King j++; 6556365beadSRussell King } while (len); 6566365beadSRussell King } 6576365beadSRussell King 6586365beadSRussell King dma_async_tx_descriptor_init(&txd->tx, &c->chan); 6596365beadSRussell King txd->tx.flags = flags; 6606365beadSRussell King txd->tx.tx_submit = sa11x0_dma_tx_submit; 6616365beadSRussell King txd->ddar = c->ddar; 6626365beadSRussell King txd->size = size; 6636365beadSRussell King txd->sglen = j; 6646365beadSRussell King 6656365beadSRussell King dev_dbg(chan->device->dev, "vchan %p: txd %p: size %u nr %u\n", 6666365beadSRussell King c, txd, txd->size, txd->sglen); 6676365beadSRussell King 6686365beadSRussell King return &txd->tx; 6696365beadSRussell King } 6706365beadSRussell King 6716365beadSRussell King static int sa11x0_dma_slave_config(struct sa11x0_dma_chan *c, struct dma_slave_config *cfg) 6726365beadSRussell King { 6736365beadSRussell King u32 ddar = c->ddar & ((0xf << 4) | DDAR_RW); 6746365beadSRussell King dma_addr_t addr; 6756365beadSRussell King enum dma_slave_buswidth width; 6766365beadSRussell King u32 maxburst; 6776365beadSRussell King 6786365beadSRussell King if (ddar & DDAR_RW) { 6796365beadSRussell King addr = cfg->src_addr; 6806365beadSRussell King width = cfg->src_addr_width; 6816365beadSRussell King maxburst = cfg->src_maxburst; 6826365beadSRussell King } else { 6836365beadSRussell King addr = cfg->dst_addr; 6846365beadSRussell King width = cfg->dst_addr_width; 6856365beadSRussell King maxburst = cfg->dst_maxburst; 6866365beadSRussell King } 6876365beadSRussell King 6886365beadSRussell King if ((width != DMA_SLAVE_BUSWIDTH_1_BYTE && 6896365beadSRussell King width != DMA_SLAVE_BUSWIDTH_2_BYTES) || 6906365beadSRussell King (maxburst != 4 && maxburst != 8)) 6916365beadSRussell King return -EINVAL; 6926365beadSRussell King 6936365beadSRussell King if (width == DMA_SLAVE_BUSWIDTH_2_BYTES) 6946365beadSRussell King ddar |= DDAR_DW; 6956365beadSRussell King if (maxburst == 8) 6966365beadSRussell King ddar |= DDAR_BS; 6976365beadSRussell King 6986365beadSRussell King dev_dbg(c->chan.device->dev, "vchan %p: dma_slave_config addr %x width %u burst %u\n", 6996365beadSRussell King c, addr, width, maxburst); 7006365beadSRussell King 7016365beadSRussell King c->ddar = ddar | (addr & 0xf0000000) | (addr & 0x003ffffc) << 6; 7026365beadSRussell King 7036365beadSRussell King return 0; 7046365beadSRussell King } 7056365beadSRussell King 7066365beadSRussell King static int sa11x0_dma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, 7076365beadSRussell King unsigned long arg) 7086365beadSRussell King { 7096365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 7106365beadSRussell King struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device); 7116365beadSRussell King struct sa11x0_dma_phy *p; 7126365beadSRussell King LIST_HEAD(head); 7136365beadSRussell King unsigned long flags; 7146365beadSRussell King int ret; 7156365beadSRussell King 7166365beadSRussell King switch (cmd) { 7176365beadSRussell King case DMA_SLAVE_CONFIG: 7186365beadSRussell King return sa11x0_dma_slave_config(c, (struct dma_slave_config *)arg); 7196365beadSRussell King 7206365beadSRussell King case DMA_TERMINATE_ALL: 7216365beadSRussell King dev_dbg(d->slave.dev, "vchan %p: terminate all\n", c); 7226365beadSRussell King /* Clear the tx descriptor lists */ 7236365beadSRussell King spin_lock_irqsave(&c->lock, flags); 7246365beadSRussell King list_splice_tail_init(&c->desc_submitted, &head); 7256365beadSRussell King list_splice_tail_init(&c->desc_issued, &head); 7266365beadSRussell King 7276365beadSRussell King p = c->phy; 7286365beadSRussell King if (p) { 7296365beadSRussell King struct sa11x0_dma_desc *txd, *txn; 7306365beadSRussell King 7316365beadSRussell King dev_dbg(d->slave.dev, "pchan %u: terminating\n", p->num); 7326365beadSRussell King /* vchan is assigned to a pchan - stop the channel */ 7336365beadSRussell King writel(DCSR_RUN | DCSR_IE | 7346365beadSRussell King DCSR_STRTA | DCSR_DONEA | 7356365beadSRussell King DCSR_STRTB | DCSR_DONEB, 7366365beadSRussell King p->base + DMA_DCSR_C); 7376365beadSRussell King 7386365beadSRussell King list_for_each_entry_safe(txd, txn, &d->desc_complete, node) 7396365beadSRussell King if (txd->tx.chan == &c->chan) 7406365beadSRussell King list_move(&txd->node, &head); 7416365beadSRussell King 7426365beadSRussell King if (p->txd_load) { 7436365beadSRussell King if (p->txd_load != p->txd_done) 7446365beadSRussell King list_add_tail(&p->txd_load->node, &head); 7456365beadSRussell King p->txd_load = NULL; 7466365beadSRussell King } 7476365beadSRussell King if (p->txd_done) { 7486365beadSRussell King list_add_tail(&p->txd_done->node, &head); 7496365beadSRussell King p->txd_done = NULL; 7506365beadSRussell King } 7516365beadSRussell King c->phy = NULL; 7526365beadSRussell King spin_lock(&d->lock); 7536365beadSRussell King p->vchan = NULL; 7546365beadSRussell King spin_unlock(&d->lock); 7556365beadSRussell King tasklet_schedule(&d->task); 7566365beadSRussell King } 7576365beadSRussell King spin_unlock_irqrestore(&c->lock, flags); 7586365beadSRussell King sa11x0_dma_desc_free(d, &head); 7596365beadSRussell King ret = 0; 7606365beadSRussell King break; 7616365beadSRussell King 7626365beadSRussell King case DMA_PAUSE: 7636365beadSRussell King dev_dbg(d->slave.dev, "vchan %p: pause\n", c); 7646365beadSRussell King spin_lock_irqsave(&c->lock, flags); 7656365beadSRussell King if (c->status == DMA_IN_PROGRESS) { 7666365beadSRussell King c->status = DMA_PAUSED; 7676365beadSRussell King 7686365beadSRussell King p = c->phy; 7696365beadSRussell King if (p) { 7706365beadSRussell King writel(DCSR_RUN | DCSR_IE, p->base + DMA_DCSR_C); 7716365beadSRussell King } else { 7726365beadSRussell King spin_lock(&d->lock); 7736365beadSRussell King list_del_init(&c->node); 7746365beadSRussell King spin_unlock(&d->lock); 7756365beadSRussell King } 7766365beadSRussell King } 7776365beadSRussell King spin_unlock_irqrestore(&c->lock, flags); 7786365beadSRussell King ret = 0; 7796365beadSRussell King break; 7806365beadSRussell King 7816365beadSRussell King case DMA_RESUME: 7826365beadSRussell King dev_dbg(d->slave.dev, "vchan %p: resume\n", c); 7836365beadSRussell King spin_lock_irqsave(&c->lock, flags); 7846365beadSRussell King if (c->status == DMA_PAUSED) { 7856365beadSRussell King c->status = DMA_IN_PROGRESS; 7866365beadSRussell King 7876365beadSRussell King p = c->phy; 7886365beadSRussell King if (p) { 7896365beadSRussell King writel(DCSR_RUN | DCSR_IE, p->base + DMA_DCSR_S); 7906365beadSRussell King } else if (!list_empty(&c->desc_issued)) { 7916365beadSRussell King spin_lock(&d->lock); 7926365beadSRussell King list_add_tail(&c->node, &d->chan_pending); 7936365beadSRussell King spin_unlock(&d->lock); 7946365beadSRussell King } 7956365beadSRussell King } 7966365beadSRussell King spin_unlock_irqrestore(&c->lock, flags); 7976365beadSRussell King ret = 0; 7986365beadSRussell King break; 7996365beadSRussell King 8006365beadSRussell King default: 8016365beadSRussell King ret = -ENXIO; 8026365beadSRussell King break; 8036365beadSRussell King } 8046365beadSRussell King 8056365beadSRussell King return ret; 8066365beadSRussell King } 8076365beadSRussell King 8086365beadSRussell King struct sa11x0_dma_channel_desc { 8096365beadSRussell King u32 ddar; 8106365beadSRussell King const char *name; 8116365beadSRussell King }; 8126365beadSRussell King 8136365beadSRussell King #define CD(d1, d2) { .ddar = DDAR_##d1 | d2, .name = #d1 } 8146365beadSRussell King static const struct sa11x0_dma_channel_desc chan_desc[] = { 8156365beadSRussell King CD(Ser0UDCTr, 0), 8166365beadSRussell King CD(Ser0UDCRc, DDAR_RW), 8176365beadSRussell King CD(Ser1SDLCTr, 0), 8186365beadSRussell King CD(Ser1SDLCRc, DDAR_RW), 8196365beadSRussell King CD(Ser1UARTTr, 0), 8206365beadSRussell King CD(Ser1UARTRc, DDAR_RW), 8216365beadSRussell King CD(Ser2ICPTr, 0), 8226365beadSRussell King CD(Ser2ICPRc, DDAR_RW), 8236365beadSRussell King CD(Ser3UARTTr, 0), 8246365beadSRussell King CD(Ser3UARTRc, DDAR_RW), 8256365beadSRussell King CD(Ser4MCP0Tr, 0), 8266365beadSRussell King CD(Ser4MCP0Rc, DDAR_RW), 8276365beadSRussell King CD(Ser4MCP1Tr, 0), 8286365beadSRussell King CD(Ser4MCP1Rc, DDAR_RW), 8296365beadSRussell King CD(Ser4SSPTr, 0), 8306365beadSRussell King CD(Ser4SSPRc, DDAR_RW), 8316365beadSRussell King }; 8326365beadSRussell King 8336365beadSRussell King static int __devinit sa11x0_dma_init_dmadev(struct dma_device *dmadev, 8346365beadSRussell King struct device *dev) 8356365beadSRussell King { 8366365beadSRussell King unsigned i; 8376365beadSRussell King 8386365beadSRussell King dmadev->chancnt = ARRAY_SIZE(chan_desc); 8396365beadSRussell King INIT_LIST_HEAD(&dmadev->channels); 8406365beadSRussell King dmadev->dev = dev; 8416365beadSRussell King dmadev->device_alloc_chan_resources = sa11x0_dma_alloc_chan_resources; 8426365beadSRussell King dmadev->device_free_chan_resources = sa11x0_dma_free_chan_resources; 8436365beadSRussell King dmadev->device_control = sa11x0_dma_control; 8446365beadSRussell King dmadev->device_tx_status = sa11x0_dma_tx_status; 8456365beadSRussell King dmadev->device_issue_pending = sa11x0_dma_issue_pending; 8466365beadSRussell King 8476365beadSRussell King for (i = 0; i < dmadev->chancnt; i++) { 8486365beadSRussell King struct sa11x0_dma_chan *c; 8496365beadSRussell King 8506365beadSRussell King c = kzalloc(sizeof(*c), GFP_KERNEL); 8516365beadSRussell King if (!c) { 8526365beadSRussell King dev_err(dev, "no memory for channel %u\n", i); 8536365beadSRussell King return -ENOMEM; 8546365beadSRussell King } 8556365beadSRussell King 8566365beadSRussell King c->chan.device = dmadev; 8576365beadSRussell King c->status = DMA_IN_PROGRESS; 8586365beadSRussell King c->ddar = chan_desc[i].ddar; 8596365beadSRussell King c->name = chan_desc[i].name; 8606365beadSRussell King spin_lock_init(&c->lock); 8616365beadSRussell King INIT_LIST_HEAD(&c->desc_submitted); 8626365beadSRussell King INIT_LIST_HEAD(&c->desc_issued); 8636365beadSRussell King INIT_LIST_HEAD(&c->node); 8646365beadSRussell King list_add_tail(&c->chan.device_node, &dmadev->channels); 8656365beadSRussell King } 8666365beadSRussell King 8676365beadSRussell King return dma_async_device_register(dmadev); 8686365beadSRussell King } 8696365beadSRussell King 8706365beadSRussell King static int sa11x0_dma_request_irq(struct platform_device *pdev, int nr, 8716365beadSRussell King void *data) 8726365beadSRussell King { 8736365beadSRussell King int irq = platform_get_irq(pdev, nr); 8746365beadSRussell King 8756365beadSRussell King if (irq <= 0) 8766365beadSRussell King return -ENXIO; 8776365beadSRussell King 8786365beadSRussell King return request_irq(irq, sa11x0_dma_irq, 0, dev_name(&pdev->dev), data); 8796365beadSRussell King } 8806365beadSRussell King 8816365beadSRussell King static void sa11x0_dma_free_irq(struct platform_device *pdev, int nr, 8826365beadSRussell King void *data) 8836365beadSRussell King { 8846365beadSRussell King int irq = platform_get_irq(pdev, nr); 8856365beadSRussell King if (irq > 0) 8866365beadSRussell King free_irq(irq, data); 8876365beadSRussell King } 8886365beadSRussell King 8896365beadSRussell King static void sa11x0_dma_free_channels(struct dma_device *dmadev) 8906365beadSRussell King { 8916365beadSRussell King struct sa11x0_dma_chan *c, *cn; 8926365beadSRussell King 8936365beadSRussell King list_for_each_entry_safe(c, cn, &dmadev->channels, chan.device_node) { 8946365beadSRussell King list_del(&c->chan.device_node); 8956365beadSRussell King kfree(c); 8966365beadSRussell King } 8976365beadSRussell King } 8986365beadSRussell King 8996365beadSRussell King static int __devinit sa11x0_dma_probe(struct platform_device *pdev) 9006365beadSRussell King { 9016365beadSRussell King struct sa11x0_dma_dev *d; 9026365beadSRussell King struct resource *res; 9036365beadSRussell King unsigned i; 9046365beadSRussell King int ret; 9056365beadSRussell King 9066365beadSRussell King res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 9076365beadSRussell King if (!res) 9086365beadSRussell King return -ENXIO; 9096365beadSRussell King 9106365beadSRussell King d = kzalloc(sizeof(*d), GFP_KERNEL); 9116365beadSRussell King if (!d) { 9126365beadSRussell King ret = -ENOMEM; 9136365beadSRussell King goto err_alloc; 9146365beadSRussell King } 9156365beadSRussell King 9166365beadSRussell King spin_lock_init(&d->lock); 9176365beadSRussell King INIT_LIST_HEAD(&d->chan_pending); 9186365beadSRussell King INIT_LIST_HEAD(&d->desc_complete); 9196365beadSRussell King 9206365beadSRussell King d->base = ioremap(res->start, resource_size(res)); 9216365beadSRussell King if (!d->base) { 9226365beadSRussell King ret = -ENOMEM; 9236365beadSRussell King goto err_ioremap; 9246365beadSRussell King } 9256365beadSRussell King 9266365beadSRussell King tasklet_init(&d->task, sa11x0_dma_tasklet, (unsigned long)d); 9276365beadSRussell King 9286365beadSRussell King for (i = 0; i < NR_PHY_CHAN; i++) { 9296365beadSRussell King struct sa11x0_dma_phy *p = &d->phy[i]; 9306365beadSRussell King 9316365beadSRussell King p->dev = d; 9326365beadSRussell King p->num = i; 9336365beadSRussell King p->base = d->base + i * DMA_SIZE; 9346365beadSRussell King writel_relaxed(DCSR_RUN | DCSR_IE | DCSR_ERROR | 9356365beadSRussell King DCSR_DONEA | DCSR_STRTA | DCSR_DONEB | DCSR_STRTB, 9366365beadSRussell King p->base + DMA_DCSR_C); 9376365beadSRussell King writel_relaxed(0, p->base + DMA_DDAR); 9386365beadSRussell King 9396365beadSRussell King ret = sa11x0_dma_request_irq(pdev, i, p); 9406365beadSRussell King if (ret) { 9416365beadSRussell King while (i) { 9426365beadSRussell King i--; 9436365beadSRussell King sa11x0_dma_free_irq(pdev, i, &d->phy[i]); 9446365beadSRussell King } 9456365beadSRussell King goto err_irq; 9466365beadSRussell King } 9476365beadSRussell King } 9486365beadSRussell King 9496365beadSRussell King dma_cap_set(DMA_SLAVE, d->slave.cap_mask); 9506365beadSRussell King d->slave.device_prep_slave_sg = sa11x0_dma_prep_slave_sg; 9516365beadSRussell King ret = sa11x0_dma_init_dmadev(&d->slave, &pdev->dev); 9526365beadSRussell King if (ret) { 9536365beadSRussell King dev_warn(d->slave.dev, "failed to register slave async device: %d\n", 9546365beadSRussell King ret); 9556365beadSRussell King goto err_slave_reg; 9566365beadSRussell King } 9576365beadSRussell King 9586365beadSRussell King platform_set_drvdata(pdev, d); 9596365beadSRussell King return 0; 9606365beadSRussell King 9616365beadSRussell King err_slave_reg: 9626365beadSRussell King sa11x0_dma_free_channels(&d->slave); 9636365beadSRussell King for (i = 0; i < NR_PHY_CHAN; i++) 9646365beadSRussell King sa11x0_dma_free_irq(pdev, i, &d->phy[i]); 9656365beadSRussell King err_irq: 9666365beadSRussell King tasklet_kill(&d->task); 9676365beadSRussell King iounmap(d->base); 9686365beadSRussell King err_ioremap: 9696365beadSRussell King kfree(d); 9706365beadSRussell King err_alloc: 9716365beadSRussell King return ret; 9726365beadSRussell King } 9736365beadSRussell King 9746365beadSRussell King static int __devexit sa11x0_dma_remove(struct platform_device *pdev) 9756365beadSRussell King { 9766365beadSRussell King struct sa11x0_dma_dev *d = platform_get_drvdata(pdev); 9776365beadSRussell King unsigned pch; 9786365beadSRussell King 9796365beadSRussell King dma_async_device_unregister(&d->slave); 9806365beadSRussell King 9816365beadSRussell King sa11x0_dma_free_channels(&d->slave); 9826365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) 9836365beadSRussell King sa11x0_dma_free_irq(pdev, pch, &d->phy[pch]); 9846365beadSRussell King tasklet_kill(&d->task); 9856365beadSRussell King iounmap(d->base); 9866365beadSRussell King kfree(d); 9876365beadSRussell King 9886365beadSRussell King return 0; 9896365beadSRussell King } 9906365beadSRussell King 9916365beadSRussell King #ifdef CONFIG_PM_SLEEP 9926365beadSRussell King static int sa11x0_dma_suspend(struct device *dev) 9936365beadSRussell King { 9946365beadSRussell King struct sa11x0_dma_dev *d = dev_get_drvdata(dev); 9956365beadSRussell King unsigned pch; 9966365beadSRussell King 9976365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) { 9986365beadSRussell King struct sa11x0_dma_phy *p = &d->phy[pch]; 9996365beadSRussell King u32 dcsr, saved_dcsr; 10006365beadSRussell King 10016365beadSRussell King dcsr = saved_dcsr = readl_relaxed(p->base + DMA_DCSR_R); 10026365beadSRussell King if (dcsr & DCSR_RUN) { 10036365beadSRussell King writel(DCSR_RUN | DCSR_IE, p->base + DMA_DCSR_C); 10046365beadSRussell King dcsr = readl_relaxed(p->base + DMA_DCSR_R); 10056365beadSRussell King } 10066365beadSRussell King 10076365beadSRussell King saved_dcsr &= DCSR_RUN | DCSR_IE; 10086365beadSRussell King if (dcsr & DCSR_BIU) { 10096365beadSRussell King p->dbs[0] = readl_relaxed(p->base + DMA_DBSB); 10106365beadSRussell King p->dbt[0] = readl_relaxed(p->base + DMA_DBTB); 10116365beadSRussell King p->dbs[1] = readl_relaxed(p->base + DMA_DBSA); 10126365beadSRussell King p->dbt[1] = readl_relaxed(p->base + DMA_DBTA); 10136365beadSRussell King saved_dcsr |= (dcsr & DCSR_STRTA ? DCSR_STRTB : 0) | 10146365beadSRussell King (dcsr & DCSR_STRTB ? DCSR_STRTA : 0); 10156365beadSRussell King } else { 10166365beadSRussell King p->dbs[0] = readl_relaxed(p->base + DMA_DBSA); 10176365beadSRussell King p->dbt[0] = readl_relaxed(p->base + DMA_DBTA); 10186365beadSRussell King p->dbs[1] = readl_relaxed(p->base + DMA_DBSB); 10196365beadSRussell King p->dbt[1] = readl_relaxed(p->base + DMA_DBTB); 10206365beadSRussell King saved_dcsr |= dcsr & (DCSR_STRTA | DCSR_STRTB); 10216365beadSRussell King } 10226365beadSRussell King p->dcsr = saved_dcsr; 10236365beadSRussell King 10246365beadSRussell King writel(DCSR_STRTA | DCSR_STRTB, p->base + DMA_DCSR_C); 10256365beadSRussell King } 10266365beadSRussell King 10276365beadSRussell King return 0; 10286365beadSRussell King } 10296365beadSRussell King 10306365beadSRussell King static int sa11x0_dma_resume(struct device *dev) 10316365beadSRussell King { 10326365beadSRussell King struct sa11x0_dma_dev *d = dev_get_drvdata(dev); 10336365beadSRussell King unsigned pch; 10346365beadSRussell King 10356365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) { 10366365beadSRussell King struct sa11x0_dma_phy *p = &d->phy[pch]; 10376365beadSRussell King struct sa11x0_dma_desc *txd = NULL; 10386365beadSRussell King u32 dcsr = readl_relaxed(p->base + DMA_DCSR_R); 10396365beadSRussell King 10406365beadSRussell King WARN_ON(dcsr & (DCSR_BIU | DCSR_STRTA | DCSR_STRTB | DCSR_RUN)); 10416365beadSRussell King 10426365beadSRussell King if (p->txd_done) 10436365beadSRussell King txd = p->txd_done; 10446365beadSRussell King else if (p->txd_load) 10456365beadSRussell King txd = p->txd_load; 10466365beadSRussell King 10476365beadSRussell King if (!txd) 10486365beadSRussell King continue; 10496365beadSRussell King 10506365beadSRussell King writel_relaxed(txd->ddar, p->base + DMA_DDAR); 10516365beadSRussell King 10526365beadSRussell King writel_relaxed(p->dbs[0], p->base + DMA_DBSA); 10536365beadSRussell King writel_relaxed(p->dbt[0], p->base + DMA_DBTA); 10546365beadSRussell King writel_relaxed(p->dbs[1], p->base + DMA_DBSB); 10556365beadSRussell King writel_relaxed(p->dbt[1], p->base + DMA_DBTB); 10566365beadSRussell King writel_relaxed(p->dcsr, p->base + DMA_DCSR_S); 10576365beadSRussell King } 10586365beadSRussell King 10596365beadSRussell King return 0; 10606365beadSRussell King } 10616365beadSRussell King #endif 10626365beadSRussell King 10636365beadSRussell King static const struct dev_pm_ops sa11x0_dma_pm_ops = { 10646365beadSRussell King .suspend_noirq = sa11x0_dma_suspend, 10656365beadSRussell King .resume_noirq = sa11x0_dma_resume, 10666365beadSRussell King .freeze_noirq = sa11x0_dma_suspend, 10676365beadSRussell King .thaw_noirq = sa11x0_dma_resume, 10686365beadSRussell King .poweroff_noirq = sa11x0_dma_suspend, 10696365beadSRussell King .restore_noirq = sa11x0_dma_resume, 10706365beadSRussell King }; 10716365beadSRussell King 10726365beadSRussell King static struct platform_driver sa11x0_dma_driver = { 10736365beadSRussell King .driver = { 10746365beadSRussell King .name = "sa11x0-dma", 10756365beadSRussell King .owner = THIS_MODULE, 10766365beadSRussell King .pm = &sa11x0_dma_pm_ops, 10776365beadSRussell King }, 10786365beadSRussell King .probe = sa11x0_dma_probe, 10796365beadSRussell King .remove = __devexit_p(sa11x0_dma_remove), 10806365beadSRussell King }; 10816365beadSRussell King 10826365beadSRussell King bool sa11x0_dma_filter_fn(struct dma_chan *chan, void *param) 10836365beadSRussell King { 10846365beadSRussell King if (chan->device->dev->driver == &sa11x0_dma_driver.driver) { 10856365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 10866365beadSRussell King const char *p = param; 10876365beadSRussell King 10886365beadSRussell King return !strcmp(c->name, p); 10896365beadSRussell King } 10906365beadSRussell King return false; 10916365beadSRussell King } 10926365beadSRussell King EXPORT_SYMBOL(sa11x0_dma_filter_fn); 10936365beadSRussell King 10946365beadSRussell King static int __init sa11x0_dma_init(void) 10956365beadSRussell King { 10966365beadSRussell King return platform_driver_register(&sa11x0_dma_driver); 10976365beadSRussell King } 10986365beadSRussell King subsys_initcall(sa11x0_dma_init); 10996365beadSRussell King 11006365beadSRussell King static void __exit sa11x0_dma_exit(void) 11016365beadSRussell King { 11026365beadSRussell King platform_driver_unregister(&sa11x0_dma_driver); 11036365beadSRussell King } 11046365beadSRussell King module_exit(sa11x0_dma_exit); 11056365beadSRussell King 11066365beadSRussell King MODULE_AUTHOR("Russell King"); 11076365beadSRussell King MODULE_DESCRIPTION("SA-11x0 DMA driver"); 11086365beadSRussell King MODULE_LICENSE("GPL v2"); 11096365beadSRussell King MODULE_ALIAS("platform:sa11x0-dma"); 1110