16365beadSRussell King /* 26365beadSRussell King * SA11x0 DMAengine support 36365beadSRussell King * 46365beadSRussell King * Copyright (C) 2012 Russell King 56365beadSRussell King * Derived in part from arch/arm/mach-sa1100/dma.c, 66365beadSRussell King * Copyright (C) 2000, 2001 by Nicolas Pitre 76365beadSRussell King * 86365beadSRussell King * This program is free software; you can redistribute it and/or modify 96365beadSRussell King * it under the terms of the GNU General Public License version 2 as 106365beadSRussell King * published by the Free Software Foundation. 116365beadSRussell King */ 126365beadSRussell King #include <linux/sched.h> 136365beadSRussell King #include <linux/device.h> 146365beadSRussell King #include <linux/dmaengine.h> 156365beadSRussell King #include <linux/init.h> 166365beadSRussell King #include <linux/interrupt.h> 176365beadSRussell King #include <linux/kernel.h> 186365beadSRussell King #include <linux/module.h> 196365beadSRussell King #include <linux/platform_device.h> 206365beadSRussell King #include <linux/sa11x0-dma.h> 216365beadSRussell King #include <linux/slab.h> 226365beadSRussell King #include <linux/spinlock.h> 236365beadSRussell King 2450437bffSRussell King #include "virt-dma.h" 2550437bffSRussell King 266365beadSRussell King #define NR_PHY_CHAN 6 276365beadSRussell King #define DMA_ALIGN 3 286365beadSRussell King #define DMA_MAX_SIZE 0x1fff 296365beadSRussell King #define DMA_CHUNK_SIZE 0x1000 306365beadSRussell King 316365beadSRussell King #define DMA_DDAR 0x00 326365beadSRussell King #define DMA_DCSR_S 0x04 336365beadSRussell King #define DMA_DCSR_C 0x08 346365beadSRussell King #define DMA_DCSR_R 0x0c 356365beadSRussell King #define DMA_DBSA 0x10 366365beadSRussell King #define DMA_DBTA 0x14 376365beadSRussell King #define DMA_DBSB 0x18 386365beadSRussell King #define DMA_DBTB 0x1c 396365beadSRussell King #define DMA_SIZE 0x20 406365beadSRussell King 416365beadSRussell King #define DCSR_RUN (1 << 0) 426365beadSRussell King #define DCSR_IE (1 << 1) 436365beadSRussell King #define DCSR_ERROR (1 << 2) 446365beadSRussell King #define DCSR_DONEA (1 << 3) 456365beadSRussell King #define DCSR_STRTA (1 << 4) 466365beadSRussell King #define DCSR_DONEB (1 << 5) 476365beadSRussell King #define DCSR_STRTB (1 << 6) 486365beadSRussell King #define DCSR_BIU (1 << 7) 496365beadSRussell King 506365beadSRussell King #define DDAR_RW (1 << 0) /* 0 = W, 1 = R */ 516365beadSRussell King #define DDAR_E (1 << 1) /* 0 = LE, 1 = BE */ 526365beadSRussell King #define DDAR_BS (1 << 2) /* 0 = BS4, 1 = BS8 */ 536365beadSRussell King #define DDAR_DW (1 << 3) /* 0 = 8b, 1 = 16b */ 546365beadSRussell King #define DDAR_Ser0UDCTr (0x0 << 4) 556365beadSRussell King #define DDAR_Ser0UDCRc (0x1 << 4) 566365beadSRussell King #define DDAR_Ser1SDLCTr (0x2 << 4) 576365beadSRussell King #define DDAR_Ser1SDLCRc (0x3 << 4) 586365beadSRussell King #define DDAR_Ser1UARTTr (0x4 << 4) 596365beadSRussell King #define DDAR_Ser1UARTRc (0x5 << 4) 606365beadSRussell King #define DDAR_Ser2ICPTr (0x6 << 4) 616365beadSRussell King #define DDAR_Ser2ICPRc (0x7 << 4) 626365beadSRussell King #define DDAR_Ser3UARTTr (0x8 << 4) 636365beadSRussell King #define DDAR_Ser3UARTRc (0x9 << 4) 646365beadSRussell King #define DDAR_Ser4MCP0Tr (0xa << 4) 656365beadSRussell King #define DDAR_Ser4MCP0Rc (0xb << 4) 666365beadSRussell King #define DDAR_Ser4MCP1Tr (0xc << 4) 676365beadSRussell King #define DDAR_Ser4MCP1Rc (0xd << 4) 686365beadSRussell King #define DDAR_Ser4SSPTr (0xe << 4) 696365beadSRussell King #define DDAR_Ser4SSPRc (0xf << 4) 706365beadSRussell King 716365beadSRussell King struct sa11x0_dma_sg { 726365beadSRussell King u32 addr; 736365beadSRussell King u32 len; 746365beadSRussell King }; 756365beadSRussell King 766365beadSRussell King struct sa11x0_dma_desc { 7750437bffSRussell King struct virt_dma_desc vd; 7850437bffSRussell King 796365beadSRussell King u32 ddar; 806365beadSRussell King size_t size; 81*d9444325SRussell King unsigned period; 82*d9444325SRussell King bool cyclic; 836365beadSRussell King 846365beadSRussell King unsigned sglen; 856365beadSRussell King struct sa11x0_dma_sg sg[0]; 866365beadSRussell King }; 876365beadSRussell King 886365beadSRussell King struct sa11x0_dma_phy; 896365beadSRussell King 906365beadSRussell King struct sa11x0_dma_chan { 9150437bffSRussell King struct virt_dma_chan vc; 926365beadSRussell King 9350437bffSRussell King /* protected by c->vc.lock */ 946365beadSRussell King struct sa11x0_dma_phy *phy; 956365beadSRussell King enum dma_status status; 966365beadSRussell King 976365beadSRussell King /* protected by d->lock */ 986365beadSRussell King struct list_head node; 996365beadSRussell King 1006365beadSRussell King u32 ddar; 1016365beadSRussell King const char *name; 1026365beadSRussell King }; 1036365beadSRussell King 1046365beadSRussell King struct sa11x0_dma_phy { 1056365beadSRussell King void __iomem *base; 1066365beadSRussell King struct sa11x0_dma_dev *dev; 1076365beadSRussell King unsigned num; 1086365beadSRussell King 1096365beadSRussell King struct sa11x0_dma_chan *vchan; 1106365beadSRussell King 11150437bffSRussell King /* Protected by c->vc.lock */ 1126365beadSRussell King unsigned sg_load; 1136365beadSRussell King struct sa11x0_dma_desc *txd_load; 1146365beadSRussell King unsigned sg_done; 1156365beadSRussell King struct sa11x0_dma_desc *txd_done; 1166365beadSRussell King #ifdef CONFIG_PM_SLEEP 1176365beadSRussell King u32 dbs[2]; 1186365beadSRussell King u32 dbt[2]; 1196365beadSRussell King u32 dcsr; 1206365beadSRussell King #endif 1216365beadSRussell King }; 1226365beadSRussell King 1236365beadSRussell King struct sa11x0_dma_dev { 1246365beadSRussell King struct dma_device slave; 1256365beadSRussell King void __iomem *base; 1266365beadSRussell King spinlock_t lock; 1276365beadSRussell King struct tasklet_struct task; 1286365beadSRussell King struct list_head chan_pending; 1296365beadSRussell King struct sa11x0_dma_phy phy[NR_PHY_CHAN]; 1306365beadSRussell King }; 1316365beadSRussell King 1326365beadSRussell King static struct sa11x0_dma_chan *to_sa11x0_dma_chan(struct dma_chan *chan) 1336365beadSRussell King { 13450437bffSRussell King return container_of(chan, struct sa11x0_dma_chan, vc.chan); 1356365beadSRussell King } 1366365beadSRussell King 1376365beadSRussell King static struct sa11x0_dma_dev *to_sa11x0_dma(struct dma_device *dmadev) 1386365beadSRussell King { 1396365beadSRussell King return container_of(dmadev, struct sa11x0_dma_dev, slave); 1406365beadSRussell King } 1416365beadSRussell King 1426365beadSRussell King static struct sa11x0_dma_desc *sa11x0_dma_next_desc(struct sa11x0_dma_chan *c) 1436365beadSRussell King { 14450437bffSRussell King struct virt_dma_desc *vd = vchan_next_desc(&c->vc); 1456365beadSRussell King 14650437bffSRussell King return vd ? container_of(vd, struct sa11x0_dma_desc, vd) : NULL; 14750437bffSRussell King } 14850437bffSRussell King 14950437bffSRussell King static void sa11x0_dma_free_desc(struct virt_dma_desc *vd) 15050437bffSRussell King { 15150437bffSRussell King kfree(container_of(vd, struct sa11x0_dma_desc, vd)); 1526365beadSRussell King } 1536365beadSRussell King 1546365beadSRussell King static void sa11x0_dma_start_desc(struct sa11x0_dma_phy *p, struct sa11x0_dma_desc *txd) 1556365beadSRussell King { 15650437bffSRussell King list_del(&txd->vd.node); 1576365beadSRussell King p->txd_load = txd; 1586365beadSRussell King p->sg_load = 0; 1596365beadSRussell King 1606365beadSRussell King dev_vdbg(p->dev->slave.dev, "pchan %u: txd %p[%x]: starting: DDAR:%x\n", 16150437bffSRussell King p->num, &txd->vd, txd->vd.tx.cookie, txd->ddar); 1626365beadSRussell King } 1636365beadSRussell King 1646365beadSRussell King static void noinline sa11x0_dma_start_sg(struct sa11x0_dma_phy *p, 1656365beadSRussell King struct sa11x0_dma_chan *c) 1666365beadSRussell King { 1676365beadSRussell King struct sa11x0_dma_desc *txd = p->txd_load; 1686365beadSRussell King struct sa11x0_dma_sg *sg; 1696365beadSRussell King void __iomem *base = p->base; 1706365beadSRussell King unsigned dbsx, dbtx; 1716365beadSRussell King u32 dcsr; 1726365beadSRussell King 1736365beadSRussell King if (!txd) 1746365beadSRussell King return; 1756365beadSRussell King 1766365beadSRussell King dcsr = readl_relaxed(base + DMA_DCSR_R); 1776365beadSRussell King 1786365beadSRussell King /* Don't try to load the next transfer if both buffers are started */ 1796365beadSRussell King if ((dcsr & (DCSR_STRTA | DCSR_STRTB)) == (DCSR_STRTA | DCSR_STRTB)) 1806365beadSRussell King return; 1816365beadSRussell King 1826365beadSRussell King if (p->sg_load == txd->sglen) { 183*d9444325SRussell King if (!txd->cyclic) { 1846365beadSRussell King struct sa11x0_dma_desc *txn = sa11x0_dma_next_desc(c); 1856365beadSRussell King 1866365beadSRussell King /* 1876365beadSRussell King * We have reached the end of the current descriptor. 1886365beadSRussell King * Peek at the next descriptor, and if compatible with 1896365beadSRussell King * the current, start processing it. 1906365beadSRussell King */ 1916365beadSRussell King if (txn && txn->ddar == txd->ddar) { 1926365beadSRussell King txd = txn; 1936365beadSRussell King sa11x0_dma_start_desc(p, txn); 1946365beadSRussell King } else { 1956365beadSRussell King p->txd_load = NULL; 1966365beadSRussell King return; 1976365beadSRussell King } 198*d9444325SRussell King } else { 199*d9444325SRussell King /* Cyclic: reset back to beginning */ 200*d9444325SRussell King p->sg_load = 0; 201*d9444325SRussell King } 2026365beadSRussell King } 2036365beadSRussell King 2046365beadSRussell King sg = &txd->sg[p->sg_load++]; 2056365beadSRussell King 2066365beadSRussell King /* Select buffer to load according to channel status */ 2076365beadSRussell King if (((dcsr & (DCSR_BIU | DCSR_STRTB)) == (DCSR_BIU | DCSR_STRTB)) || 2086365beadSRussell King ((dcsr & (DCSR_BIU | DCSR_STRTA)) == 0)) { 2096365beadSRussell King dbsx = DMA_DBSA; 2106365beadSRussell King dbtx = DMA_DBTA; 2116365beadSRussell King dcsr = DCSR_STRTA | DCSR_IE | DCSR_RUN; 2126365beadSRussell King } else { 2136365beadSRussell King dbsx = DMA_DBSB; 2146365beadSRussell King dbtx = DMA_DBTB; 2156365beadSRussell King dcsr = DCSR_STRTB | DCSR_IE | DCSR_RUN; 2166365beadSRussell King } 2176365beadSRussell King 2186365beadSRussell King writel_relaxed(sg->addr, base + dbsx); 2196365beadSRussell King writel_relaxed(sg->len, base + dbtx); 2206365beadSRussell King writel(dcsr, base + DMA_DCSR_S); 2216365beadSRussell King 2226365beadSRussell King dev_dbg(p->dev->slave.dev, "pchan %u: load: DCSR:%02x DBS%c:%08x DBT%c:%08x\n", 2236365beadSRussell King p->num, dcsr, 2246365beadSRussell King 'A' + (dbsx == DMA_DBSB), sg->addr, 2256365beadSRussell King 'A' + (dbtx == DMA_DBTB), sg->len); 2266365beadSRussell King } 2276365beadSRussell King 2286365beadSRussell King static void noinline sa11x0_dma_complete(struct sa11x0_dma_phy *p, 2296365beadSRussell King struct sa11x0_dma_chan *c) 2306365beadSRussell King { 2316365beadSRussell King struct sa11x0_dma_desc *txd = p->txd_done; 2326365beadSRussell King 2336365beadSRussell King if (++p->sg_done == txd->sglen) { 234*d9444325SRussell King if (!txd->cyclic) { 23550437bffSRussell King vchan_cookie_complete(&txd->vd); 2366365beadSRussell King 2376365beadSRussell King p->sg_done = 0; 2386365beadSRussell King p->txd_done = p->txd_load; 2396365beadSRussell King 24050437bffSRussell King if (!p->txd_done) 24150437bffSRussell King tasklet_schedule(&p->dev->task); 242*d9444325SRussell King } else { 243*d9444325SRussell King if ((p->sg_done % txd->period) == 0) 244*d9444325SRussell King vchan_cyclic_callback(&txd->vd); 245*d9444325SRussell King 246*d9444325SRussell King /* Cyclic: reset back to beginning */ 247*d9444325SRussell King p->sg_done = 0; 248*d9444325SRussell King } 2496365beadSRussell King } 2506365beadSRussell King 2516365beadSRussell King sa11x0_dma_start_sg(p, c); 2526365beadSRussell King } 2536365beadSRussell King 2546365beadSRussell King static irqreturn_t sa11x0_dma_irq(int irq, void *dev_id) 2556365beadSRussell King { 2566365beadSRussell King struct sa11x0_dma_phy *p = dev_id; 2576365beadSRussell King struct sa11x0_dma_dev *d = p->dev; 2586365beadSRussell King struct sa11x0_dma_chan *c; 2596365beadSRussell King u32 dcsr; 2606365beadSRussell King 2616365beadSRussell King dcsr = readl_relaxed(p->base + DMA_DCSR_R); 2626365beadSRussell King if (!(dcsr & (DCSR_ERROR | DCSR_DONEA | DCSR_DONEB))) 2636365beadSRussell King return IRQ_NONE; 2646365beadSRussell King 2656365beadSRussell King /* Clear reported status bits */ 2666365beadSRussell King writel_relaxed(dcsr & (DCSR_ERROR | DCSR_DONEA | DCSR_DONEB), 2676365beadSRussell King p->base + DMA_DCSR_C); 2686365beadSRussell King 2696365beadSRussell King dev_dbg(d->slave.dev, "pchan %u: irq: DCSR:%02x\n", p->num, dcsr); 2706365beadSRussell King 2716365beadSRussell King if (dcsr & DCSR_ERROR) { 2726365beadSRussell King dev_err(d->slave.dev, "pchan %u: error. DCSR:%02x DDAR:%08x DBSA:%08x DBTA:%08x DBSB:%08x DBTB:%08x\n", 2736365beadSRussell King p->num, dcsr, 2746365beadSRussell King readl_relaxed(p->base + DMA_DDAR), 2756365beadSRussell King readl_relaxed(p->base + DMA_DBSA), 2766365beadSRussell King readl_relaxed(p->base + DMA_DBTA), 2776365beadSRussell King readl_relaxed(p->base + DMA_DBSB), 2786365beadSRussell King readl_relaxed(p->base + DMA_DBTB)); 2796365beadSRussell King } 2806365beadSRussell King 2816365beadSRussell King c = p->vchan; 2826365beadSRussell King if (c) { 2836365beadSRussell King unsigned long flags; 2846365beadSRussell King 28550437bffSRussell King spin_lock_irqsave(&c->vc.lock, flags); 2866365beadSRussell King /* 2876365beadSRussell King * Now that we're holding the lock, check that the vchan 2886365beadSRussell King * really is associated with this pchan before touching the 2896365beadSRussell King * hardware. This should always succeed, because we won't 2906365beadSRussell King * change p->vchan or c->phy while the channel is actively 2916365beadSRussell King * transferring. 2926365beadSRussell King */ 2936365beadSRussell King if (c->phy == p) { 2946365beadSRussell King if (dcsr & DCSR_DONEA) 2956365beadSRussell King sa11x0_dma_complete(p, c); 2966365beadSRussell King if (dcsr & DCSR_DONEB) 2976365beadSRussell King sa11x0_dma_complete(p, c); 2986365beadSRussell King } 29950437bffSRussell King spin_unlock_irqrestore(&c->vc.lock, flags); 3006365beadSRussell King } 3016365beadSRussell King 3026365beadSRussell King return IRQ_HANDLED; 3036365beadSRussell King } 3046365beadSRussell King 3056365beadSRussell King static void sa11x0_dma_start_txd(struct sa11x0_dma_chan *c) 3066365beadSRussell King { 3076365beadSRussell King struct sa11x0_dma_desc *txd = sa11x0_dma_next_desc(c); 3086365beadSRussell King 3096365beadSRussell King /* If the issued list is empty, we have no further txds to process */ 3106365beadSRussell King if (txd) { 3116365beadSRussell King struct sa11x0_dma_phy *p = c->phy; 3126365beadSRussell King 3136365beadSRussell King sa11x0_dma_start_desc(p, txd); 3146365beadSRussell King p->txd_done = txd; 3156365beadSRussell King p->sg_done = 0; 3166365beadSRussell King 3176365beadSRussell King /* The channel should not have any transfers started */ 3186365beadSRussell King WARN_ON(readl_relaxed(p->base + DMA_DCSR_R) & 3196365beadSRussell King (DCSR_STRTA | DCSR_STRTB)); 3206365beadSRussell King 3216365beadSRussell King /* Clear the run and start bits before changing DDAR */ 3226365beadSRussell King writel_relaxed(DCSR_RUN | DCSR_STRTA | DCSR_STRTB, 3236365beadSRussell King p->base + DMA_DCSR_C); 3246365beadSRussell King writel_relaxed(txd->ddar, p->base + DMA_DDAR); 3256365beadSRussell King 3266365beadSRussell King /* Try to start both buffers */ 3276365beadSRussell King sa11x0_dma_start_sg(p, c); 3286365beadSRussell King sa11x0_dma_start_sg(p, c); 3296365beadSRussell King } 3306365beadSRussell King } 3316365beadSRussell King 3326365beadSRussell King static void sa11x0_dma_tasklet(unsigned long arg) 3336365beadSRussell King { 3346365beadSRussell King struct sa11x0_dma_dev *d = (struct sa11x0_dma_dev *)arg; 3356365beadSRussell King struct sa11x0_dma_phy *p; 3366365beadSRussell King struct sa11x0_dma_chan *c; 3376365beadSRussell King unsigned pch, pch_alloc = 0; 3386365beadSRussell King 3396365beadSRussell King dev_dbg(d->slave.dev, "tasklet enter\n"); 3406365beadSRussell King 34150437bffSRussell King list_for_each_entry(c, &d->slave.channels, vc.chan.device_node) { 34250437bffSRussell King spin_lock_irq(&c->vc.lock); 3436365beadSRussell King p = c->phy; 34450437bffSRussell King if (p && !p->txd_done) { 3456365beadSRussell King sa11x0_dma_start_txd(c); 3466365beadSRussell King if (!p->txd_done) { 3476365beadSRussell King /* No current txd associated with this channel */ 3486365beadSRussell King dev_dbg(d->slave.dev, "pchan %u: free\n", p->num); 3496365beadSRussell King 3506365beadSRussell King /* Mark this channel free */ 3516365beadSRussell King c->phy = NULL; 3526365beadSRussell King p->vchan = NULL; 3536365beadSRussell King } 3546365beadSRussell King } 35550437bffSRussell King spin_unlock_irq(&c->vc.lock); 3566365beadSRussell King } 3576365beadSRussell King 3586365beadSRussell King spin_lock_irq(&d->lock); 3596365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) { 3606365beadSRussell King p = &d->phy[pch]; 3616365beadSRussell King 3626365beadSRussell King if (p->vchan == NULL && !list_empty(&d->chan_pending)) { 3636365beadSRussell King c = list_first_entry(&d->chan_pending, 3646365beadSRussell King struct sa11x0_dma_chan, node); 3656365beadSRussell King list_del_init(&c->node); 3666365beadSRussell King 3676365beadSRussell King pch_alloc |= 1 << pch; 3686365beadSRussell King 3696365beadSRussell King /* Mark this channel allocated */ 3706365beadSRussell King p->vchan = c; 3716365beadSRussell King 37250437bffSRussell King dev_dbg(d->slave.dev, "pchan %u: alloc vchan %p\n", pch, &c->vc); 3736365beadSRussell King } 3746365beadSRussell King } 3756365beadSRussell King spin_unlock_irq(&d->lock); 3766365beadSRussell King 3776365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) { 3786365beadSRussell King if (pch_alloc & (1 << pch)) { 3796365beadSRussell King p = &d->phy[pch]; 3806365beadSRussell King c = p->vchan; 3816365beadSRussell King 38250437bffSRussell King spin_lock_irq(&c->vc.lock); 3836365beadSRussell King c->phy = p; 3846365beadSRussell King 3856365beadSRussell King sa11x0_dma_start_txd(c); 38650437bffSRussell King spin_unlock_irq(&c->vc.lock); 3876365beadSRussell King } 3886365beadSRussell King } 3896365beadSRussell King 3906365beadSRussell King dev_dbg(d->slave.dev, "tasklet exit\n"); 3916365beadSRussell King } 3926365beadSRussell King 3936365beadSRussell King 3946365beadSRussell King static int sa11x0_dma_alloc_chan_resources(struct dma_chan *chan) 3956365beadSRussell King { 3966365beadSRussell King return 0; 3976365beadSRussell King } 3986365beadSRussell King 3996365beadSRussell King static void sa11x0_dma_free_chan_resources(struct dma_chan *chan) 4006365beadSRussell King { 4016365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 4026365beadSRussell King struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device); 4036365beadSRussell King unsigned long flags; 4046365beadSRussell King 40550437bffSRussell King spin_lock_irqsave(&d->lock, flags); 4066365beadSRussell King list_del_init(&c->node); 40750437bffSRussell King spin_unlock_irqrestore(&d->lock, flags); 4086365beadSRussell King 40950437bffSRussell King vchan_free_chan_resources(&c->vc); 4106365beadSRussell King } 4116365beadSRussell King 4126365beadSRussell King static dma_addr_t sa11x0_dma_pos(struct sa11x0_dma_phy *p) 4136365beadSRussell King { 4146365beadSRussell King unsigned reg; 4156365beadSRussell King u32 dcsr; 4166365beadSRussell King 4176365beadSRussell King dcsr = readl_relaxed(p->base + DMA_DCSR_R); 4186365beadSRussell King 4196365beadSRussell King if ((dcsr & (DCSR_BIU | DCSR_STRTA)) == DCSR_STRTA || 4206365beadSRussell King (dcsr & (DCSR_BIU | DCSR_STRTB)) == DCSR_BIU) 4216365beadSRussell King reg = DMA_DBSA; 4226365beadSRussell King else 4236365beadSRussell King reg = DMA_DBSB; 4246365beadSRussell King 4256365beadSRussell King return readl_relaxed(p->base + reg); 4266365beadSRussell King } 4276365beadSRussell King 4286365beadSRussell King static enum dma_status sa11x0_dma_tx_status(struct dma_chan *chan, 4296365beadSRussell King dma_cookie_t cookie, struct dma_tx_state *state) 4306365beadSRussell King { 4316365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 4326365beadSRussell King struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device); 4336365beadSRussell King struct sa11x0_dma_phy *p; 43463fe23c3SRussell King struct virt_dma_desc *vd; 4356365beadSRussell King unsigned long flags; 4366365beadSRussell King enum dma_status ret; 4376365beadSRussell King 43850437bffSRussell King ret = dma_cookie_status(&c->vc.chan, cookie, state); 43950437bffSRussell King if (ret == DMA_SUCCESS) 4406365beadSRussell King return ret; 4416365beadSRussell King 44263fe23c3SRussell King if (!state) 44363fe23c3SRussell King return c->status; 44463fe23c3SRussell King 44550437bffSRussell King spin_lock_irqsave(&c->vc.lock, flags); 4466365beadSRussell King p = c->phy; 44763fe23c3SRussell King 44863fe23c3SRussell King /* 44963fe23c3SRussell King * If the cookie is on our issue queue, then the residue is 45063fe23c3SRussell King * its total size. 45163fe23c3SRussell King */ 45263fe23c3SRussell King vd = vchan_find_desc(&c->vc, cookie); 45363fe23c3SRussell King if (vd) { 45463fe23c3SRussell King state->residue = container_of(vd, struct sa11x0_dma_desc, vd)->size; 45563fe23c3SRussell King } else if (!p) { 45663fe23c3SRussell King state->residue = 0; 45763fe23c3SRussell King } else { 45863fe23c3SRussell King struct sa11x0_dma_desc *txd; 45963fe23c3SRussell King size_t bytes = 0; 46063fe23c3SRussell King 46163fe23c3SRussell King if (p->txd_done && p->txd_done->vd.tx.cookie == cookie) 46263fe23c3SRussell King txd = p->txd_done; 46363fe23c3SRussell King else if (p->txd_load && p->txd_load->vd.tx.cookie == cookie) 46463fe23c3SRussell King txd = p->txd_load; 46563fe23c3SRussell King else 46663fe23c3SRussell King txd = NULL; 46763fe23c3SRussell King 4686365beadSRussell King ret = c->status; 46963fe23c3SRussell King if (txd) { 4706365beadSRussell King dma_addr_t addr = sa11x0_dma_pos(p); 47163fe23c3SRussell King unsigned i; 4726365beadSRussell King 4736365beadSRussell King dev_vdbg(d->slave.dev, "tx_status: addr:%x\n", addr); 4746365beadSRussell King 4756365beadSRussell King for (i = 0; i < txd->sglen; i++) { 4766365beadSRussell King dev_vdbg(d->slave.dev, "tx_status: [%u] %x+%x\n", 4776365beadSRussell King i, txd->sg[i].addr, txd->sg[i].len); 4786365beadSRussell King if (addr >= txd->sg[i].addr && 4796365beadSRussell King addr < txd->sg[i].addr + txd->sg[i].len) { 4806365beadSRussell King unsigned len; 4816365beadSRussell King 4826365beadSRussell King len = txd->sg[i].len - 4836365beadSRussell King (addr - txd->sg[i].addr); 4846365beadSRussell King dev_vdbg(d->slave.dev, "tx_status: [%u] +%x\n", 4856365beadSRussell King i, len); 4866365beadSRussell King bytes += len; 4876365beadSRussell King i++; 4886365beadSRussell King break; 4896365beadSRussell King } 4906365beadSRussell King } 4916365beadSRussell King for (; i < txd->sglen; i++) { 4926365beadSRussell King dev_vdbg(d->slave.dev, "tx_status: [%u] %x+%x ++\n", 4936365beadSRussell King i, txd->sg[i].addr, txd->sg[i].len); 4946365beadSRussell King bytes += txd->sg[i].len; 4956365beadSRussell King } 4966365beadSRussell King } 49763fe23c3SRussell King state->residue = bytes; 4986365beadSRussell King } 49950437bffSRussell King spin_unlock_irqrestore(&c->vc.lock, flags); 5006365beadSRussell King 50163fe23c3SRussell King dev_vdbg(d->slave.dev, "tx_status: bytes 0x%zx\n", state->residue); 5026365beadSRussell King 5036365beadSRussell King return ret; 5046365beadSRussell King } 5056365beadSRussell King 5066365beadSRussell King /* 5076365beadSRussell King * Move pending txds to the issued list, and re-init pending list. 5086365beadSRussell King * If not already pending, add this channel to the list of pending 5096365beadSRussell King * channels and trigger the tasklet to run. 5106365beadSRussell King */ 5116365beadSRussell King static void sa11x0_dma_issue_pending(struct dma_chan *chan) 5126365beadSRussell King { 5136365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 5146365beadSRussell King struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device); 5156365beadSRussell King unsigned long flags; 5166365beadSRussell King 51750437bffSRussell King spin_lock_irqsave(&c->vc.lock, flags); 51850437bffSRussell King if (vchan_issue_pending(&c->vc)) { 51950437bffSRussell King if (!c->phy) { 5206365beadSRussell King spin_lock(&d->lock); 52150437bffSRussell King if (list_empty(&c->node)) { 5226365beadSRussell King list_add_tail(&c->node, &d->chan_pending); 5236365beadSRussell King tasklet_schedule(&d->task); 52450437bffSRussell King dev_dbg(d->slave.dev, "vchan %p: issued\n", &c->vc); 5256365beadSRussell King } 5266365beadSRussell King spin_unlock(&d->lock); 5276365beadSRussell King } 52850437bffSRussell King } else 52950437bffSRussell King dev_dbg(d->slave.dev, "vchan %p: nothing to issue\n", &c->vc); 53050437bffSRussell King spin_unlock_irqrestore(&c->vc.lock, flags); 5316365beadSRussell King } 5326365beadSRussell King 5336365beadSRussell King static struct dma_async_tx_descriptor *sa11x0_dma_prep_slave_sg( 5346365beadSRussell King struct dma_chan *chan, struct scatterlist *sg, unsigned int sglen, 535d9d54540SRussell King enum dma_transfer_direction dir, unsigned long flags, void *context) 5366365beadSRussell King { 5376365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 5386365beadSRussell King struct sa11x0_dma_desc *txd; 5396365beadSRussell King struct scatterlist *sgent; 5406365beadSRussell King unsigned i, j = sglen; 5416365beadSRussell King size_t size = 0; 5426365beadSRussell King 5436365beadSRussell King /* SA11x0 channels can only operate in their native direction */ 5446365beadSRussell King if (dir != (c->ddar & DDAR_RW ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV)) { 5456365beadSRussell King dev_err(chan->device->dev, "vchan %p: bad DMA direction: DDAR:%08x dir:%u\n", 54650437bffSRussell King &c->vc, c->ddar, dir); 5476365beadSRussell King return NULL; 5486365beadSRussell King } 5496365beadSRussell King 5506365beadSRussell King /* Do not allow zero-sized txds */ 5516365beadSRussell King if (sglen == 0) 5526365beadSRussell King return NULL; 5536365beadSRussell King 5546365beadSRussell King for_each_sg(sg, sgent, sglen, i) { 5556365beadSRussell King dma_addr_t addr = sg_dma_address(sgent); 5566365beadSRussell King unsigned int len = sg_dma_len(sgent); 5576365beadSRussell King 5586365beadSRussell King if (len > DMA_MAX_SIZE) 5596365beadSRussell King j += DIV_ROUND_UP(len, DMA_MAX_SIZE & ~DMA_ALIGN) - 1; 5606365beadSRussell King if (addr & DMA_ALIGN) { 5616365beadSRussell King dev_dbg(chan->device->dev, "vchan %p: bad buffer alignment: %08x\n", 56250437bffSRussell King &c->vc, addr); 5636365beadSRussell King return NULL; 5646365beadSRussell King } 5656365beadSRussell King } 5666365beadSRussell King 5676365beadSRussell King txd = kzalloc(sizeof(*txd) + j * sizeof(txd->sg[0]), GFP_ATOMIC); 5686365beadSRussell King if (!txd) { 56950437bffSRussell King dev_dbg(chan->device->dev, "vchan %p: kzalloc failed\n", &c->vc); 5706365beadSRussell King return NULL; 5716365beadSRussell King } 5726365beadSRussell King 5736365beadSRussell King j = 0; 5746365beadSRussell King for_each_sg(sg, sgent, sglen, i) { 5756365beadSRussell King dma_addr_t addr = sg_dma_address(sgent); 5766365beadSRussell King unsigned len = sg_dma_len(sgent); 5776365beadSRussell King 5786365beadSRussell King size += len; 5796365beadSRussell King 5806365beadSRussell King do { 5816365beadSRussell King unsigned tlen = len; 5826365beadSRussell King 5836365beadSRussell King /* 5846365beadSRussell King * Check whether the transfer will fit. If not, try 5856365beadSRussell King * to split the transfer up such that we end up with 5866365beadSRussell King * equal chunks - but make sure that we preserve the 5876365beadSRussell King * alignment. This avoids small segments. 5886365beadSRussell King */ 5896365beadSRussell King if (tlen > DMA_MAX_SIZE) { 5906365beadSRussell King unsigned mult = DIV_ROUND_UP(tlen, 5916365beadSRussell King DMA_MAX_SIZE & ~DMA_ALIGN); 5926365beadSRussell King 5936365beadSRussell King tlen = (tlen / mult) & ~DMA_ALIGN; 5946365beadSRussell King } 5956365beadSRussell King 5966365beadSRussell King txd->sg[j].addr = addr; 5976365beadSRussell King txd->sg[j].len = tlen; 5986365beadSRussell King 5996365beadSRussell King addr += tlen; 6006365beadSRussell King len -= tlen; 6016365beadSRussell King j++; 6026365beadSRussell King } while (len); 6036365beadSRussell King } 6046365beadSRussell King 6056365beadSRussell King txd->ddar = c->ddar; 6066365beadSRussell King txd->size = size; 6076365beadSRussell King txd->sglen = j; 6086365beadSRussell King 6096365beadSRussell King dev_dbg(chan->device->dev, "vchan %p: txd %p: size %u nr %u\n", 61050437bffSRussell King &c->vc, &txd->vd, txd->size, txd->sglen); 6116365beadSRussell King 61250437bffSRussell King return vchan_tx_prep(&c->vc, &txd->vd, flags); 6136365beadSRussell King } 6146365beadSRussell King 615*d9444325SRussell King static struct dma_async_tx_descriptor *sa11x0_dma_prep_dma_cyclic( 616*d9444325SRussell King struct dma_chan *chan, dma_addr_t addr, size_t size, size_t period, 617*d9444325SRussell King enum dma_transfer_direction dir, void *context) 618*d9444325SRussell King { 619*d9444325SRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 620*d9444325SRussell King struct sa11x0_dma_desc *txd; 621*d9444325SRussell King unsigned i, j, k, sglen, sgperiod; 622*d9444325SRussell King 623*d9444325SRussell King /* SA11x0 channels can only operate in their native direction */ 624*d9444325SRussell King if (dir != (c->ddar & DDAR_RW ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV)) { 625*d9444325SRussell King dev_err(chan->device->dev, "vchan %p: bad DMA direction: DDAR:%08x dir:%u\n", 626*d9444325SRussell King &c->vc, c->ddar, dir); 627*d9444325SRussell King return NULL; 628*d9444325SRussell King } 629*d9444325SRussell King 630*d9444325SRussell King sgperiod = DIV_ROUND_UP(period, DMA_MAX_SIZE & ~DMA_ALIGN); 631*d9444325SRussell King sglen = size * sgperiod / period; 632*d9444325SRussell King 633*d9444325SRussell King /* Do not allow zero-sized txds */ 634*d9444325SRussell King if (sglen == 0) 635*d9444325SRussell King return NULL; 636*d9444325SRussell King 637*d9444325SRussell King txd = kzalloc(sizeof(*txd) + sglen * sizeof(txd->sg[0]), GFP_ATOMIC); 638*d9444325SRussell King if (!txd) { 639*d9444325SRussell King dev_dbg(chan->device->dev, "vchan %p: kzalloc failed\n", &c->vc); 640*d9444325SRussell King return NULL; 641*d9444325SRussell King } 642*d9444325SRussell King 643*d9444325SRussell King for (i = k = 0; i < size / period; i++) { 644*d9444325SRussell King size_t tlen, len = period; 645*d9444325SRussell King 646*d9444325SRussell King for (j = 0; j < sgperiod; j++, k++) { 647*d9444325SRussell King tlen = len; 648*d9444325SRussell King 649*d9444325SRussell King if (tlen > DMA_MAX_SIZE) { 650*d9444325SRussell King unsigned mult = DIV_ROUND_UP(tlen, DMA_MAX_SIZE & ~DMA_ALIGN); 651*d9444325SRussell King tlen = (tlen / mult) & ~DMA_ALIGN; 652*d9444325SRussell King } 653*d9444325SRussell King 654*d9444325SRussell King txd->sg[k].addr = addr; 655*d9444325SRussell King txd->sg[k].len = tlen; 656*d9444325SRussell King addr += tlen; 657*d9444325SRussell King len -= tlen; 658*d9444325SRussell King } 659*d9444325SRussell King 660*d9444325SRussell King WARN_ON(len != 0); 661*d9444325SRussell King } 662*d9444325SRussell King 663*d9444325SRussell King WARN_ON(k != sglen); 664*d9444325SRussell King 665*d9444325SRussell King txd->ddar = c->ddar; 666*d9444325SRussell King txd->size = size; 667*d9444325SRussell King txd->sglen = sglen; 668*d9444325SRussell King txd->cyclic = 1; 669*d9444325SRussell King txd->period = sgperiod; 670*d9444325SRussell King 671*d9444325SRussell King return vchan_tx_prep(&c->vc, &txd->vd, DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 672*d9444325SRussell King } 673*d9444325SRussell King 6746365beadSRussell King static int sa11x0_dma_slave_config(struct sa11x0_dma_chan *c, struct dma_slave_config *cfg) 6756365beadSRussell King { 6766365beadSRussell King u32 ddar = c->ddar & ((0xf << 4) | DDAR_RW); 6776365beadSRussell King dma_addr_t addr; 6786365beadSRussell King enum dma_slave_buswidth width; 6796365beadSRussell King u32 maxburst; 6806365beadSRussell King 6816365beadSRussell King if (ddar & DDAR_RW) { 6826365beadSRussell King addr = cfg->src_addr; 6836365beadSRussell King width = cfg->src_addr_width; 6846365beadSRussell King maxburst = cfg->src_maxburst; 6856365beadSRussell King } else { 6866365beadSRussell King addr = cfg->dst_addr; 6876365beadSRussell King width = cfg->dst_addr_width; 6886365beadSRussell King maxburst = cfg->dst_maxburst; 6896365beadSRussell King } 6906365beadSRussell King 6916365beadSRussell King if ((width != DMA_SLAVE_BUSWIDTH_1_BYTE && 6926365beadSRussell King width != DMA_SLAVE_BUSWIDTH_2_BYTES) || 6936365beadSRussell King (maxburst != 4 && maxburst != 8)) 6946365beadSRussell King return -EINVAL; 6956365beadSRussell King 6966365beadSRussell King if (width == DMA_SLAVE_BUSWIDTH_2_BYTES) 6976365beadSRussell King ddar |= DDAR_DW; 6986365beadSRussell King if (maxburst == 8) 6996365beadSRussell King ddar |= DDAR_BS; 7006365beadSRussell King 70150437bffSRussell King dev_dbg(c->vc.chan.device->dev, "vchan %p: dma_slave_config addr %x width %u burst %u\n", 70250437bffSRussell King &c->vc, addr, width, maxburst); 7036365beadSRussell King 7046365beadSRussell King c->ddar = ddar | (addr & 0xf0000000) | (addr & 0x003ffffc) << 6; 7056365beadSRussell King 7066365beadSRussell King return 0; 7076365beadSRussell King } 7086365beadSRussell King 7096365beadSRussell King static int sa11x0_dma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, 7106365beadSRussell King unsigned long arg) 7116365beadSRussell King { 7126365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 7136365beadSRussell King struct sa11x0_dma_dev *d = to_sa11x0_dma(chan->device); 7146365beadSRussell King struct sa11x0_dma_phy *p; 7156365beadSRussell King LIST_HEAD(head); 7166365beadSRussell King unsigned long flags; 7176365beadSRussell King int ret; 7186365beadSRussell King 7196365beadSRussell King switch (cmd) { 7206365beadSRussell King case DMA_SLAVE_CONFIG: 7216365beadSRussell King return sa11x0_dma_slave_config(c, (struct dma_slave_config *)arg); 7226365beadSRussell King 7236365beadSRussell King case DMA_TERMINATE_ALL: 72450437bffSRussell King dev_dbg(d->slave.dev, "vchan %p: terminate all\n", &c->vc); 7256365beadSRussell King /* Clear the tx descriptor lists */ 72650437bffSRussell King spin_lock_irqsave(&c->vc.lock, flags); 72750437bffSRussell King vchan_get_all_descriptors(&c->vc, &head); 7286365beadSRussell King 7296365beadSRussell King p = c->phy; 7306365beadSRussell King if (p) { 7316365beadSRussell King dev_dbg(d->slave.dev, "pchan %u: terminating\n", p->num); 7326365beadSRussell King /* vchan is assigned to a pchan - stop the channel */ 7336365beadSRussell King writel(DCSR_RUN | DCSR_IE | 7346365beadSRussell King DCSR_STRTA | DCSR_DONEA | 7356365beadSRussell King DCSR_STRTB | DCSR_DONEB, 7366365beadSRussell King p->base + DMA_DCSR_C); 7376365beadSRussell King 7386365beadSRussell King if (p->txd_load) { 7396365beadSRussell King if (p->txd_load != p->txd_done) 74050437bffSRussell King list_add_tail(&p->txd_load->vd.node, &head); 7416365beadSRussell King p->txd_load = NULL; 7426365beadSRussell King } 7436365beadSRussell King if (p->txd_done) { 74450437bffSRussell King list_add_tail(&p->txd_done->vd.node, &head); 7456365beadSRussell King p->txd_done = NULL; 7466365beadSRussell King } 7476365beadSRussell King c->phy = NULL; 7486365beadSRussell King spin_lock(&d->lock); 7496365beadSRussell King p->vchan = NULL; 7506365beadSRussell King spin_unlock(&d->lock); 7516365beadSRussell King tasklet_schedule(&d->task); 7526365beadSRussell King } 75350437bffSRussell King spin_unlock_irqrestore(&c->vc.lock, flags); 75450437bffSRussell King vchan_dma_desc_free_list(&c->vc, &head); 7556365beadSRussell King ret = 0; 7566365beadSRussell King break; 7576365beadSRussell King 7586365beadSRussell King case DMA_PAUSE: 75950437bffSRussell King dev_dbg(d->slave.dev, "vchan %p: pause\n", &c->vc); 76050437bffSRussell King spin_lock_irqsave(&c->vc.lock, flags); 7616365beadSRussell King if (c->status == DMA_IN_PROGRESS) { 7626365beadSRussell King c->status = DMA_PAUSED; 7636365beadSRussell King 7646365beadSRussell King p = c->phy; 7656365beadSRussell King if (p) { 7666365beadSRussell King writel(DCSR_RUN | DCSR_IE, p->base + DMA_DCSR_C); 7676365beadSRussell King } else { 7686365beadSRussell King spin_lock(&d->lock); 7696365beadSRussell King list_del_init(&c->node); 7706365beadSRussell King spin_unlock(&d->lock); 7716365beadSRussell King } 7726365beadSRussell King } 77350437bffSRussell King spin_unlock_irqrestore(&c->vc.lock, flags); 7746365beadSRussell King ret = 0; 7756365beadSRussell King break; 7766365beadSRussell King 7776365beadSRussell King case DMA_RESUME: 77850437bffSRussell King dev_dbg(d->slave.dev, "vchan %p: resume\n", &c->vc); 77950437bffSRussell King spin_lock_irqsave(&c->vc.lock, flags); 7806365beadSRussell King if (c->status == DMA_PAUSED) { 7816365beadSRussell King c->status = DMA_IN_PROGRESS; 7826365beadSRussell King 7836365beadSRussell King p = c->phy; 7846365beadSRussell King if (p) { 7856365beadSRussell King writel(DCSR_RUN | DCSR_IE, p->base + DMA_DCSR_S); 78650437bffSRussell King } else if (!list_empty(&c->vc.desc_issued)) { 7876365beadSRussell King spin_lock(&d->lock); 7886365beadSRussell King list_add_tail(&c->node, &d->chan_pending); 7896365beadSRussell King spin_unlock(&d->lock); 7906365beadSRussell King } 7916365beadSRussell King } 79250437bffSRussell King spin_unlock_irqrestore(&c->vc.lock, flags); 7936365beadSRussell King ret = 0; 7946365beadSRussell King break; 7956365beadSRussell King 7966365beadSRussell King default: 7976365beadSRussell King ret = -ENXIO; 7986365beadSRussell King break; 7996365beadSRussell King } 8006365beadSRussell King 8016365beadSRussell King return ret; 8026365beadSRussell King } 8036365beadSRussell King 8046365beadSRussell King struct sa11x0_dma_channel_desc { 8056365beadSRussell King u32 ddar; 8066365beadSRussell King const char *name; 8076365beadSRussell King }; 8086365beadSRussell King 8096365beadSRussell King #define CD(d1, d2) { .ddar = DDAR_##d1 | d2, .name = #d1 } 8106365beadSRussell King static const struct sa11x0_dma_channel_desc chan_desc[] = { 8116365beadSRussell King CD(Ser0UDCTr, 0), 8126365beadSRussell King CD(Ser0UDCRc, DDAR_RW), 8136365beadSRussell King CD(Ser1SDLCTr, 0), 8146365beadSRussell King CD(Ser1SDLCRc, DDAR_RW), 8156365beadSRussell King CD(Ser1UARTTr, 0), 8166365beadSRussell King CD(Ser1UARTRc, DDAR_RW), 8176365beadSRussell King CD(Ser2ICPTr, 0), 8186365beadSRussell King CD(Ser2ICPRc, DDAR_RW), 8196365beadSRussell King CD(Ser3UARTTr, 0), 8206365beadSRussell King CD(Ser3UARTRc, DDAR_RW), 8216365beadSRussell King CD(Ser4MCP0Tr, 0), 8226365beadSRussell King CD(Ser4MCP0Rc, DDAR_RW), 8236365beadSRussell King CD(Ser4MCP1Tr, 0), 8246365beadSRussell King CD(Ser4MCP1Rc, DDAR_RW), 8256365beadSRussell King CD(Ser4SSPTr, 0), 8266365beadSRussell King CD(Ser4SSPRc, DDAR_RW), 8276365beadSRussell King }; 8286365beadSRussell King 8296365beadSRussell King static int __devinit sa11x0_dma_init_dmadev(struct dma_device *dmadev, 8306365beadSRussell King struct device *dev) 8316365beadSRussell King { 8326365beadSRussell King unsigned i; 8336365beadSRussell King 8346365beadSRussell King dmadev->chancnt = ARRAY_SIZE(chan_desc); 8356365beadSRussell King INIT_LIST_HEAD(&dmadev->channels); 8366365beadSRussell King dmadev->dev = dev; 8376365beadSRussell King dmadev->device_alloc_chan_resources = sa11x0_dma_alloc_chan_resources; 8386365beadSRussell King dmadev->device_free_chan_resources = sa11x0_dma_free_chan_resources; 8396365beadSRussell King dmadev->device_control = sa11x0_dma_control; 8406365beadSRussell King dmadev->device_tx_status = sa11x0_dma_tx_status; 8416365beadSRussell King dmadev->device_issue_pending = sa11x0_dma_issue_pending; 8426365beadSRussell King 8436365beadSRussell King for (i = 0; i < dmadev->chancnt; i++) { 8446365beadSRussell King struct sa11x0_dma_chan *c; 8456365beadSRussell King 8466365beadSRussell King c = kzalloc(sizeof(*c), GFP_KERNEL); 8476365beadSRussell King if (!c) { 8486365beadSRussell King dev_err(dev, "no memory for channel %u\n", i); 8496365beadSRussell King return -ENOMEM; 8506365beadSRussell King } 8516365beadSRussell King 8526365beadSRussell King c->status = DMA_IN_PROGRESS; 8536365beadSRussell King c->ddar = chan_desc[i].ddar; 8546365beadSRussell King c->name = chan_desc[i].name; 8556365beadSRussell King INIT_LIST_HEAD(&c->node); 85650437bffSRussell King 85750437bffSRussell King c->vc.desc_free = sa11x0_dma_free_desc; 85850437bffSRussell King vchan_init(&c->vc, dmadev); 8596365beadSRussell King } 8606365beadSRussell King 8616365beadSRussell King return dma_async_device_register(dmadev); 8626365beadSRussell King } 8636365beadSRussell King 8646365beadSRussell King static int sa11x0_dma_request_irq(struct platform_device *pdev, int nr, 8656365beadSRussell King void *data) 8666365beadSRussell King { 8676365beadSRussell King int irq = platform_get_irq(pdev, nr); 8686365beadSRussell King 8696365beadSRussell King if (irq <= 0) 8706365beadSRussell King return -ENXIO; 8716365beadSRussell King 8726365beadSRussell King return request_irq(irq, sa11x0_dma_irq, 0, dev_name(&pdev->dev), data); 8736365beadSRussell King } 8746365beadSRussell King 8756365beadSRussell King static void sa11x0_dma_free_irq(struct platform_device *pdev, int nr, 8766365beadSRussell King void *data) 8776365beadSRussell King { 8786365beadSRussell King int irq = platform_get_irq(pdev, nr); 8796365beadSRussell King if (irq > 0) 8806365beadSRussell King free_irq(irq, data); 8816365beadSRussell King } 8826365beadSRussell King 8836365beadSRussell King static void sa11x0_dma_free_channels(struct dma_device *dmadev) 8846365beadSRussell King { 8856365beadSRussell King struct sa11x0_dma_chan *c, *cn; 8866365beadSRussell King 88750437bffSRussell King list_for_each_entry_safe(c, cn, &dmadev->channels, vc.chan.device_node) { 88850437bffSRussell King list_del(&c->vc.chan.device_node); 88950437bffSRussell King tasklet_kill(&c->vc.task); 8906365beadSRussell King kfree(c); 8916365beadSRussell King } 8926365beadSRussell King } 8936365beadSRussell King 8946365beadSRussell King static int __devinit sa11x0_dma_probe(struct platform_device *pdev) 8956365beadSRussell King { 8966365beadSRussell King struct sa11x0_dma_dev *d; 8976365beadSRussell King struct resource *res; 8986365beadSRussell King unsigned i; 8996365beadSRussell King int ret; 9006365beadSRussell King 9016365beadSRussell King res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 9026365beadSRussell King if (!res) 9036365beadSRussell King return -ENXIO; 9046365beadSRussell King 9056365beadSRussell King d = kzalloc(sizeof(*d), GFP_KERNEL); 9066365beadSRussell King if (!d) { 9076365beadSRussell King ret = -ENOMEM; 9086365beadSRussell King goto err_alloc; 9096365beadSRussell King } 9106365beadSRussell King 9116365beadSRussell King spin_lock_init(&d->lock); 9126365beadSRussell King INIT_LIST_HEAD(&d->chan_pending); 9136365beadSRussell King 9146365beadSRussell King d->base = ioremap(res->start, resource_size(res)); 9156365beadSRussell King if (!d->base) { 9166365beadSRussell King ret = -ENOMEM; 9176365beadSRussell King goto err_ioremap; 9186365beadSRussell King } 9196365beadSRussell King 9206365beadSRussell King tasklet_init(&d->task, sa11x0_dma_tasklet, (unsigned long)d); 9216365beadSRussell King 9226365beadSRussell King for (i = 0; i < NR_PHY_CHAN; i++) { 9236365beadSRussell King struct sa11x0_dma_phy *p = &d->phy[i]; 9246365beadSRussell King 9256365beadSRussell King p->dev = d; 9266365beadSRussell King p->num = i; 9276365beadSRussell King p->base = d->base + i * DMA_SIZE; 9286365beadSRussell King writel_relaxed(DCSR_RUN | DCSR_IE | DCSR_ERROR | 9296365beadSRussell King DCSR_DONEA | DCSR_STRTA | DCSR_DONEB | DCSR_STRTB, 9306365beadSRussell King p->base + DMA_DCSR_C); 9316365beadSRussell King writel_relaxed(0, p->base + DMA_DDAR); 9326365beadSRussell King 9336365beadSRussell King ret = sa11x0_dma_request_irq(pdev, i, p); 9346365beadSRussell King if (ret) { 9356365beadSRussell King while (i) { 9366365beadSRussell King i--; 9376365beadSRussell King sa11x0_dma_free_irq(pdev, i, &d->phy[i]); 9386365beadSRussell King } 9396365beadSRussell King goto err_irq; 9406365beadSRussell King } 9416365beadSRussell King } 9426365beadSRussell King 9436365beadSRussell King dma_cap_set(DMA_SLAVE, d->slave.cap_mask); 944*d9444325SRussell King dma_cap_set(DMA_CYCLIC, d->slave.cap_mask); 9456365beadSRussell King d->slave.device_prep_slave_sg = sa11x0_dma_prep_slave_sg; 946*d9444325SRussell King d->slave.device_prep_dma_cyclic = sa11x0_dma_prep_dma_cyclic; 9476365beadSRussell King ret = sa11x0_dma_init_dmadev(&d->slave, &pdev->dev); 9486365beadSRussell King if (ret) { 9496365beadSRussell King dev_warn(d->slave.dev, "failed to register slave async device: %d\n", 9506365beadSRussell King ret); 9516365beadSRussell King goto err_slave_reg; 9526365beadSRussell King } 9536365beadSRussell King 9546365beadSRussell King platform_set_drvdata(pdev, d); 9556365beadSRussell King return 0; 9566365beadSRussell King 9576365beadSRussell King err_slave_reg: 9586365beadSRussell King sa11x0_dma_free_channels(&d->slave); 9596365beadSRussell King for (i = 0; i < NR_PHY_CHAN; i++) 9606365beadSRussell King sa11x0_dma_free_irq(pdev, i, &d->phy[i]); 9616365beadSRussell King err_irq: 9626365beadSRussell King tasklet_kill(&d->task); 9636365beadSRussell King iounmap(d->base); 9646365beadSRussell King err_ioremap: 9656365beadSRussell King kfree(d); 9666365beadSRussell King err_alloc: 9676365beadSRussell King return ret; 9686365beadSRussell King } 9696365beadSRussell King 9706365beadSRussell King static int __devexit sa11x0_dma_remove(struct platform_device *pdev) 9716365beadSRussell King { 9726365beadSRussell King struct sa11x0_dma_dev *d = platform_get_drvdata(pdev); 9736365beadSRussell King unsigned pch; 9746365beadSRussell King 9756365beadSRussell King dma_async_device_unregister(&d->slave); 9766365beadSRussell King 9776365beadSRussell King sa11x0_dma_free_channels(&d->slave); 9786365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) 9796365beadSRussell King sa11x0_dma_free_irq(pdev, pch, &d->phy[pch]); 9806365beadSRussell King tasklet_kill(&d->task); 9816365beadSRussell King iounmap(d->base); 9826365beadSRussell King kfree(d); 9836365beadSRussell King 9846365beadSRussell King return 0; 9856365beadSRussell King } 9866365beadSRussell King 9876365beadSRussell King #ifdef CONFIG_PM_SLEEP 9886365beadSRussell King static int sa11x0_dma_suspend(struct device *dev) 9896365beadSRussell King { 9906365beadSRussell King struct sa11x0_dma_dev *d = dev_get_drvdata(dev); 9916365beadSRussell King unsigned pch; 9926365beadSRussell King 9936365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) { 9946365beadSRussell King struct sa11x0_dma_phy *p = &d->phy[pch]; 9956365beadSRussell King u32 dcsr, saved_dcsr; 9966365beadSRussell King 9976365beadSRussell King dcsr = saved_dcsr = readl_relaxed(p->base + DMA_DCSR_R); 9986365beadSRussell King if (dcsr & DCSR_RUN) { 9996365beadSRussell King writel(DCSR_RUN | DCSR_IE, p->base + DMA_DCSR_C); 10006365beadSRussell King dcsr = readl_relaxed(p->base + DMA_DCSR_R); 10016365beadSRussell King } 10026365beadSRussell King 10036365beadSRussell King saved_dcsr &= DCSR_RUN | DCSR_IE; 10046365beadSRussell King if (dcsr & DCSR_BIU) { 10056365beadSRussell King p->dbs[0] = readl_relaxed(p->base + DMA_DBSB); 10066365beadSRussell King p->dbt[0] = readl_relaxed(p->base + DMA_DBTB); 10076365beadSRussell King p->dbs[1] = readl_relaxed(p->base + DMA_DBSA); 10086365beadSRussell King p->dbt[1] = readl_relaxed(p->base + DMA_DBTA); 10096365beadSRussell King saved_dcsr |= (dcsr & DCSR_STRTA ? DCSR_STRTB : 0) | 10106365beadSRussell King (dcsr & DCSR_STRTB ? DCSR_STRTA : 0); 10116365beadSRussell King } else { 10126365beadSRussell King p->dbs[0] = readl_relaxed(p->base + DMA_DBSA); 10136365beadSRussell King p->dbt[0] = readl_relaxed(p->base + DMA_DBTA); 10146365beadSRussell King p->dbs[1] = readl_relaxed(p->base + DMA_DBSB); 10156365beadSRussell King p->dbt[1] = readl_relaxed(p->base + DMA_DBTB); 10166365beadSRussell King saved_dcsr |= dcsr & (DCSR_STRTA | DCSR_STRTB); 10176365beadSRussell King } 10186365beadSRussell King p->dcsr = saved_dcsr; 10196365beadSRussell King 10206365beadSRussell King writel(DCSR_STRTA | DCSR_STRTB, p->base + DMA_DCSR_C); 10216365beadSRussell King } 10226365beadSRussell King 10236365beadSRussell King return 0; 10246365beadSRussell King } 10256365beadSRussell King 10266365beadSRussell King static int sa11x0_dma_resume(struct device *dev) 10276365beadSRussell King { 10286365beadSRussell King struct sa11x0_dma_dev *d = dev_get_drvdata(dev); 10296365beadSRussell King unsigned pch; 10306365beadSRussell King 10316365beadSRussell King for (pch = 0; pch < NR_PHY_CHAN; pch++) { 10326365beadSRussell King struct sa11x0_dma_phy *p = &d->phy[pch]; 10336365beadSRussell King struct sa11x0_dma_desc *txd = NULL; 10346365beadSRussell King u32 dcsr = readl_relaxed(p->base + DMA_DCSR_R); 10356365beadSRussell King 10366365beadSRussell King WARN_ON(dcsr & (DCSR_BIU | DCSR_STRTA | DCSR_STRTB | DCSR_RUN)); 10376365beadSRussell King 10386365beadSRussell King if (p->txd_done) 10396365beadSRussell King txd = p->txd_done; 10406365beadSRussell King else if (p->txd_load) 10416365beadSRussell King txd = p->txd_load; 10426365beadSRussell King 10436365beadSRussell King if (!txd) 10446365beadSRussell King continue; 10456365beadSRussell King 10466365beadSRussell King writel_relaxed(txd->ddar, p->base + DMA_DDAR); 10476365beadSRussell King 10486365beadSRussell King writel_relaxed(p->dbs[0], p->base + DMA_DBSA); 10496365beadSRussell King writel_relaxed(p->dbt[0], p->base + DMA_DBTA); 10506365beadSRussell King writel_relaxed(p->dbs[1], p->base + DMA_DBSB); 10516365beadSRussell King writel_relaxed(p->dbt[1], p->base + DMA_DBTB); 10526365beadSRussell King writel_relaxed(p->dcsr, p->base + DMA_DCSR_S); 10536365beadSRussell King } 10546365beadSRussell King 10556365beadSRussell King return 0; 10566365beadSRussell King } 10576365beadSRussell King #endif 10586365beadSRussell King 10596365beadSRussell King static const struct dev_pm_ops sa11x0_dma_pm_ops = { 10606365beadSRussell King .suspend_noirq = sa11x0_dma_suspend, 10616365beadSRussell King .resume_noirq = sa11x0_dma_resume, 10626365beadSRussell King .freeze_noirq = sa11x0_dma_suspend, 10636365beadSRussell King .thaw_noirq = sa11x0_dma_resume, 10646365beadSRussell King .poweroff_noirq = sa11x0_dma_suspend, 10656365beadSRussell King .restore_noirq = sa11x0_dma_resume, 10666365beadSRussell King }; 10676365beadSRussell King 10686365beadSRussell King static struct platform_driver sa11x0_dma_driver = { 10696365beadSRussell King .driver = { 10706365beadSRussell King .name = "sa11x0-dma", 10716365beadSRussell King .owner = THIS_MODULE, 10726365beadSRussell King .pm = &sa11x0_dma_pm_ops, 10736365beadSRussell King }, 10746365beadSRussell King .probe = sa11x0_dma_probe, 10756365beadSRussell King .remove = __devexit_p(sa11x0_dma_remove), 10766365beadSRussell King }; 10776365beadSRussell King 10786365beadSRussell King bool sa11x0_dma_filter_fn(struct dma_chan *chan, void *param) 10796365beadSRussell King { 10806365beadSRussell King if (chan->device->dev->driver == &sa11x0_dma_driver.driver) { 10816365beadSRussell King struct sa11x0_dma_chan *c = to_sa11x0_dma_chan(chan); 10826365beadSRussell King const char *p = param; 10836365beadSRussell King 10846365beadSRussell King return !strcmp(c->name, p); 10856365beadSRussell King } 10866365beadSRussell King return false; 10876365beadSRussell King } 10886365beadSRussell King EXPORT_SYMBOL(sa11x0_dma_filter_fn); 10896365beadSRussell King 10906365beadSRussell King static int __init sa11x0_dma_init(void) 10916365beadSRussell King { 10926365beadSRussell King return platform_driver_register(&sa11x0_dma_driver); 10936365beadSRussell King } 10946365beadSRussell King subsys_initcall(sa11x0_dma_init); 10956365beadSRussell King 10966365beadSRussell King static void __exit sa11x0_dma_exit(void) 10976365beadSRussell King { 10986365beadSRussell King platform_driver_unregister(&sa11x0_dma_driver); 10996365beadSRussell King } 11006365beadSRussell King module_exit(sa11x0_dma_exit); 11016365beadSRussell King 11026365beadSRussell King MODULE_AUTHOR("Russell King"); 11036365beadSRussell King MODULE_DESCRIPTION("SA-11x0 DMA driver"); 11046365beadSRussell King MODULE_LICENSE("GPL v2"); 11056365beadSRussell King MODULE_ALIAS("platform:sa11x0-dma"); 1106