1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2a57e16cfSRobert Jarzmik /*
3a57e16cfSRobert Jarzmik * Copyright 2015 Robert Jarzmik <robert.jarzmik@free.fr>
4a57e16cfSRobert Jarzmik */
5a57e16cfSRobert Jarzmik
6a57e16cfSRobert Jarzmik #include <linux/err.h>
7a57e16cfSRobert Jarzmik #include <linux/module.h>
8a57e16cfSRobert Jarzmik #include <linux/init.h>
9a57e16cfSRobert Jarzmik #include <linux/types.h>
10a57e16cfSRobert Jarzmik #include <linux/interrupt.h>
11a57e16cfSRobert Jarzmik #include <linux/dma-mapping.h>
12a57e16cfSRobert Jarzmik #include <linux/slab.h>
13a57e16cfSRobert Jarzmik #include <linux/dmaengine.h>
14a57e16cfSRobert Jarzmik #include <linux/platform_device.h>
15a57e16cfSRobert Jarzmik #include <linux/device.h>
16a57e16cfSRobert Jarzmik #include <linux/platform_data/mmp_dma.h>
17a57e16cfSRobert Jarzmik #include <linux/dmapool.h>
18a57e16cfSRobert Jarzmik #include <linux/of_device.h>
19a57e16cfSRobert Jarzmik #include <linux/of_dma.h>
20a57e16cfSRobert Jarzmik #include <linux/of.h>
217d604663SRobert Jarzmik #include <linux/wait.h>
22a57e16cfSRobert Jarzmik #include <linux/dma/pxa-dma.h>
23a57e16cfSRobert Jarzmik
24a57e16cfSRobert Jarzmik #include "dmaengine.h"
25a57e16cfSRobert Jarzmik #include "virt-dma.h"
26a57e16cfSRobert Jarzmik
27a57e16cfSRobert Jarzmik #define DCSR(n) (0x0000 + ((n) << 2))
28a57e16cfSRobert Jarzmik #define DALGN(n) 0x00a0
29a57e16cfSRobert Jarzmik #define DINT 0x00f0
30a57e16cfSRobert Jarzmik #define DDADR(n) (0x0200 + ((n) << 4))
31a57e16cfSRobert Jarzmik #define DSADR(n) (0x0204 + ((n) << 4))
32a57e16cfSRobert Jarzmik #define DTADR(n) (0x0208 + ((n) << 4))
33a57e16cfSRobert Jarzmik #define DCMD(n) (0x020c + ((n) << 4))
34a57e16cfSRobert Jarzmik
35a57e16cfSRobert Jarzmik #define PXA_DCSR_RUN BIT(31) /* Run Bit (read / write) */
36a57e16cfSRobert Jarzmik #define PXA_DCSR_NODESC BIT(30) /* No-Descriptor Fetch (read / write) */
37a57e16cfSRobert Jarzmik #define PXA_DCSR_STOPIRQEN BIT(29) /* Stop Interrupt Enable (R/W) */
38a57e16cfSRobert Jarzmik #define PXA_DCSR_REQPEND BIT(8) /* Request Pending (read-only) */
39a57e16cfSRobert Jarzmik #define PXA_DCSR_STOPSTATE BIT(3) /* Stop State (read-only) */
40a57e16cfSRobert Jarzmik #define PXA_DCSR_ENDINTR BIT(2) /* End Interrupt (read / write) */
41a57e16cfSRobert Jarzmik #define PXA_DCSR_STARTINTR BIT(1) /* Start Interrupt (read / write) */
42a57e16cfSRobert Jarzmik #define PXA_DCSR_BUSERR BIT(0) /* Bus Error Interrupt (read / write) */
43a57e16cfSRobert Jarzmik
44a57e16cfSRobert Jarzmik #define PXA_DCSR_EORIRQEN BIT(28) /* End of Receive IRQ Enable (R/W) */
45a57e16cfSRobert Jarzmik #define PXA_DCSR_EORJMPEN BIT(27) /* Jump to next descriptor on EOR */
46a57e16cfSRobert Jarzmik #define PXA_DCSR_EORSTOPEN BIT(26) /* STOP on an EOR */
47a57e16cfSRobert Jarzmik #define PXA_DCSR_SETCMPST BIT(25) /* Set Descriptor Compare Status */
48a57e16cfSRobert Jarzmik #define PXA_DCSR_CLRCMPST BIT(24) /* Clear Descriptor Compare Status */
49a57e16cfSRobert Jarzmik #define PXA_DCSR_CMPST BIT(10) /* The Descriptor Compare Status */
50a57e16cfSRobert Jarzmik #define PXA_DCSR_EORINTR BIT(9) /* The end of Receive */
51a57e16cfSRobert Jarzmik
52a57e16cfSRobert Jarzmik #define DRCMR_MAPVLD BIT(7) /* Map Valid (read / write) */
53a57e16cfSRobert Jarzmik #define DRCMR_CHLNUM 0x1f /* mask for Channel Number (read / write) */
54a57e16cfSRobert Jarzmik
55a57e16cfSRobert Jarzmik #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
56a57e16cfSRobert Jarzmik #define DDADR_STOP BIT(0) /* Stop (read / write) */
57a57e16cfSRobert Jarzmik
58a57e16cfSRobert Jarzmik #define PXA_DCMD_INCSRCADDR BIT(31) /* Source Address Increment Setting. */
59a57e16cfSRobert Jarzmik #define PXA_DCMD_INCTRGADDR BIT(30) /* Target Address Increment Setting. */
60a57e16cfSRobert Jarzmik #define PXA_DCMD_FLOWSRC BIT(29) /* Flow Control by the source. */
61a57e16cfSRobert Jarzmik #define PXA_DCMD_FLOWTRG BIT(28) /* Flow Control by the target. */
62a57e16cfSRobert Jarzmik #define PXA_DCMD_STARTIRQEN BIT(22) /* Start Interrupt Enable */
63a57e16cfSRobert Jarzmik #define PXA_DCMD_ENDIRQEN BIT(21) /* End Interrupt Enable */
64a57e16cfSRobert Jarzmik #define PXA_DCMD_ENDIAN BIT(18) /* Device Endian-ness. */
65a57e16cfSRobert Jarzmik #define PXA_DCMD_BURST8 (1 << 16) /* 8 byte burst */
66a57e16cfSRobert Jarzmik #define PXA_DCMD_BURST16 (2 << 16) /* 16 byte burst */
67a57e16cfSRobert Jarzmik #define PXA_DCMD_BURST32 (3 << 16) /* 32 byte burst */
68a57e16cfSRobert Jarzmik #define PXA_DCMD_WIDTH1 (1 << 14) /* 1 byte width */
69a57e16cfSRobert Jarzmik #define PXA_DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
70a57e16cfSRobert Jarzmik #define PXA_DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
71a57e16cfSRobert Jarzmik #define PXA_DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
72a57e16cfSRobert Jarzmik
73a57e16cfSRobert Jarzmik #define PDMA_ALIGNMENT 3
74a57e16cfSRobert Jarzmik #define PDMA_MAX_DESC_BYTES (PXA_DCMD_LENGTH & ~((1 << PDMA_ALIGNMENT) - 1))
75a57e16cfSRobert Jarzmik
76a57e16cfSRobert Jarzmik struct pxad_desc_hw {
77a57e16cfSRobert Jarzmik u32 ddadr; /* Points to the next descriptor + flags */
78a57e16cfSRobert Jarzmik u32 dsadr; /* DSADR value for the current transfer */
79a57e16cfSRobert Jarzmik u32 dtadr; /* DTADR value for the current transfer */
80a57e16cfSRobert Jarzmik u32 dcmd; /* DCMD value for the current transfer */
81a57e16cfSRobert Jarzmik } __aligned(16);
82a57e16cfSRobert Jarzmik
83a57e16cfSRobert Jarzmik struct pxad_desc_sw {
84a57e16cfSRobert Jarzmik struct virt_dma_desc vd; /* Virtual descriptor */
85a57e16cfSRobert Jarzmik int nb_desc; /* Number of hw. descriptors */
86a57e16cfSRobert Jarzmik size_t len; /* Number of bytes xfered */
87a57e16cfSRobert Jarzmik dma_addr_t first; /* First descriptor's addr */
88a57e16cfSRobert Jarzmik
89a57e16cfSRobert Jarzmik /* At least one descriptor has an src/dst address not multiple of 8 */
90a57e16cfSRobert Jarzmik bool misaligned;
91a57e16cfSRobert Jarzmik bool cyclic;
92a57e16cfSRobert Jarzmik struct dma_pool *desc_pool; /* Channel's used allocator */
93a57e16cfSRobert Jarzmik
94a57e16cfSRobert Jarzmik struct pxad_desc_hw *hw_desc[]; /* DMA coherent descriptors */
95a57e16cfSRobert Jarzmik };
96a57e16cfSRobert Jarzmik
97a57e16cfSRobert Jarzmik struct pxad_phy {
98a57e16cfSRobert Jarzmik int idx;
99a57e16cfSRobert Jarzmik void __iomem *base;
100a57e16cfSRobert Jarzmik struct pxad_chan *vchan;
101a57e16cfSRobert Jarzmik };
102a57e16cfSRobert Jarzmik
103a57e16cfSRobert Jarzmik struct pxad_chan {
104a57e16cfSRobert Jarzmik struct virt_dma_chan vc; /* Virtual channel */
105a57e16cfSRobert Jarzmik u32 drcmr; /* Requestor of the channel */
106a57e16cfSRobert Jarzmik enum pxad_chan_prio prio; /* Required priority of phy */
107a57e16cfSRobert Jarzmik /*
108a57e16cfSRobert Jarzmik * At least one desc_sw in submitted or issued transfers on this channel
109a57e16cfSRobert Jarzmik * has one address such as: addr % 8 != 0. This implies the DALGN
110a57e16cfSRobert Jarzmik * setting on the phy.
111a57e16cfSRobert Jarzmik */
112a57e16cfSRobert Jarzmik bool misaligned;
113a57e16cfSRobert Jarzmik struct dma_slave_config cfg; /* Runtime config */
114a57e16cfSRobert Jarzmik
115a57e16cfSRobert Jarzmik /* protected by vc->lock */
116a57e16cfSRobert Jarzmik struct pxad_phy *phy;
117a57e16cfSRobert Jarzmik struct dma_pool *desc_pool; /* Descriptors pool */
118e093bf60SRobert Jarzmik dma_cookie_t bus_error;
1197d604663SRobert Jarzmik
1207d604663SRobert Jarzmik wait_queue_head_t wq_state;
121a57e16cfSRobert Jarzmik };
122a57e16cfSRobert Jarzmik
123a57e16cfSRobert Jarzmik struct pxad_device {
124a57e16cfSRobert Jarzmik struct dma_device slave;
125a57e16cfSRobert Jarzmik int nr_chans;
1266bab1c6aSRobert Jarzmik int nr_requestors;
127a57e16cfSRobert Jarzmik void __iomem *base;
128a57e16cfSRobert Jarzmik struct pxad_phy *phys;
129a57e16cfSRobert Jarzmik spinlock_t phy_lock; /* Phy association */
130c01d1b51SRobert Jarzmik #ifdef CONFIG_DEBUG_FS
131c01d1b51SRobert Jarzmik struct dentry *dbgfs_root;
132c01d1b51SRobert Jarzmik struct dentry **dbgfs_chan;
133c01d1b51SRobert Jarzmik #endif
134a57e16cfSRobert Jarzmik };
135a57e16cfSRobert Jarzmik
136a57e16cfSRobert Jarzmik #define tx_to_pxad_desc(tx) \
137a57e16cfSRobert Jarzmik container_of(tx, struct pxad_desc_sw, async_tx)
138a57e16cfSRobert Jarzmik #define to_pxad_chan(dchan) \
139a57e16cfSRobert Jarzmik container_of(dchan, struct pxad_chan, vc.chan)
140a57e16cfSRobert Jarzmik #define to_pxad_dev(dmadev) \
141a57e16cfSRobert Jarzmik container_of(dmadev, struct pxad_device, slave)
142a57e16cfSRobert Jarzmik #define to_pxad_sw_desc(_vd) \
143a57e16cfSRobert Jarzmik container_of((_vd), struct pxad_desc_sw, vd)
144a57e16cfSRobert Jarzmik
145a57e16cfSRobert Jarzmik #define _phy_readl_relaxed(phy, _reg) \
146a57e16cfSRobert Jarzmik readl_relaxed((phy)->base + _reg((phy)->idx))
147a57e16cfSRobert Jarzmik #define phy_readl_relaxed(phy, _reg) \
148a57e16cfSRobert Jarzmik ({ \
149a57e16cfSRobert Jarzmik u32 _v; \
150a57e16cfSRobert Jarzmik _v = readl_relaxed((phy)->base + _reg((phy)->idx)); \
151a57e16cfSRobert Jarzmik dev_vdbg(&phy->vchan->vc.chan.dev->device, \
152a57e16cfSRobert Jarzmik "%s(): readl(%s): 0x%08x\n", __func__, #_reg, \
153a57e16cfSRobert Jarzmik _v); \
154a57e16cfSRobert Jarzmik _v; \
155a57e16cfSRobert Jarzmik })
156a57e16cfSRobert Jarzmik #define phy_writel(phy, val, _reg) \
157a57e16cfSRobert Jarzmik do { \
158a57e16cfSRobert Jarzmik writel((val), (phy)->base + _reg((phy)->idx)); \
159a57e16cfSRobert Jarzmik dev_vdbg(&phy->vchan->vc.chan.dev->device, \
160a57e16cfSRobert Jarzmik "%s(): writel(0x%08x, %s)\n", \
161a57e16cfSRobert Jarzmik __func__, (u32)(val), #_reg); \
162a57e16cfSRobert Jarzmik } while (0)
163a57e16cfSRobert Jarzmik #define phy_writel_relaxed(phy, val, _reg) \
164a57e16cfSRobert Jarzmik do { \
165a57e16cfSRobert Jarzmik writel_relaxed((val), (phy)->base + _reg((phy)->idx)); \
166a57e16cfSRobert Jarzmik dev_vdbg(&phy->vchan->vc.chan.dev->device, \
167a57e16cfSRobert Jarzmik "%s(): writel_relaxed(0x%08x, %s)\n", \
168a57e16cfSRobert Jarzmik __func__, (u32)(val), #_reg); \
169a57e16cfSRobert Jarzmik } while (0)
170a57e16cfSRobert Jarzmik
pxad_drcmr(unsigned int line)171a57e16cfSRobert Jarzmik static unsigned int pxad_drcmr(unsigned int line)
172a57e16cfSRobert Jarzmik {
173a57e16cfSRobert Jarzmik if (line < 64)
174a57e16cfSRobert Jarzmik return 0x100 + line * 4;
175a57e16cfSRobert Jarzmik return 0x1000 + line * 4;
176a57e16cfSRobert Jarzmik }
177c01d1b51SRobert Jarzmik
178c2a70a31SRobert Jarzmik static bool pxad_filter_fn(struct dma_chan *chan, void *param);
179420c0117SRobert Jarzmik
180c01d1b51SRobert Jarzmik /*
181c01d1b51SRobert Jarzmik * Debug fs
182c01d1b51SRobert Jarzmik */
183c01d1b51SRobert Jarzmik #ifdef CONFIG_DEBUG_FS
184c01d1b51SRobert Jarzmik #include <linux/debugfs.h>
185c01d1b51SRobert Jarzmik #include <linux/uaccess.h>
186c01d1b51SRobert Jarzmik #include <linux/seq_file.h>
187c01d1b51SRobert Jarzmik
requester_chan_show(struct seq_file * s,void * p)188e00f50a7SYangtao Li static int requester_chan_show(struct seq_file *s, void *p)
189c01d1b51SRobert Jarzmik {
190c01d1b51SRobert Jarzmik struct pxad_phy *phy = s->private;
191c01d1b51SRobert Jarzmik int i;
192c01d1b51SRobert Jarzmik u32 drcmr;
193c01d1b51SRobert Jarzmik
1944a736d15SRobert Jarzmik seq_printf(s, "DMA channel %d requester :\n", phy->idx);
195c01d1b51SRobert Jarzmik for (i = 0; i < 70; i++) {
196c01d1b51SRobert Jarzmik drcmr = readl_relaxed(phy->base + pxad_drcmr(i));
197c01d1b51SRobert Jarzmik if ((drcmr & DRCMR_CHLNUM) == phy->idx)
1984a736d15SRobert Jarzmik seq_printf(s, "\tRequester %d (MAPVLD=%d)\n", i,
199c01d1b51SRobert Jarzmik !!(drcmr & DRCMR_MAPVLD));
200c01d1b51SRobert Jarzmik }
2014a736d15SRobert Jarzmik return 0;
202c01d1b51SRobert Jarzmik }
203c01d1b51SRobert Jarzmik
dbg_burst_from_dcmd(u32 dcmd)204c01d1b51SRobert Jarzmik static inline int dbg_burst_from_dcmd(u32 dcmd)
205c01d1b51SRobert Jarzmik {
206c01d1b51SRobert Jarzmik int burst = (dcmd >> 16) & 0x3;
207c01d1b51SRobert Jarzmik
208c01d1b51SRobert Jarzmik return burst ? 4 << burst : 0;
209c01d1b51SRobert Jarzmik }
210c01d1b51SRobert Jarzmik
is_phys_valid(unsigned long addr)211c01d1b51SRobert Jarzmik static int is_phys_valid(unsigned long addr)
212c01d1b51SRobert Jarzmik {
213c01d1b51SRobert Jarzmik return pfn_valid(__phys_to_pfn(addr));
214c01d1b51SRobert Jarzmik }
215c01d1b51SRobert Jarzmik
216c01d1b51SRobert Jarzmik #define PXA_DCSR_STR(flag) (dcsr & PXA_DCSR_##flag ? #flag" " : "")
217c01d1b51SRobert Jarzmik #define PXA_DCMD_STR(flag) (dcmd & PXA_DCMD_##flag ? #flag" " : "")
218c01d1b51SRobert Jarzmik
descriptors_show(struct seq_file * s,void * p)219e00f50a7SYangtao Li static int descriptors_show(struct seq_file *s, void *p)
220c01d1b51SRobert Jarzmik {
221c01d1b51SRobert Jarzmik struct pxad_phy *phy = s->private;
222c01d1b51SRobert Jarzmik int i, max_show = 20, burst, width;
223c01d1b51SRobert Jarzmik u32 dcmd;
224c01d1b51SRobert Jarzmik unsigned long phys_desc, ddadr;
225c01d1b51SRobert Jarzmik struct pxad_desc_hw *desc;
226c01d1b51SRobert Jarzmik
227c01d1b51SRobert Jarzmik phys_desc = ddadr = _phy_readl_relaxed(phy, DDADR);
228c01d1b51SRobert Jarzmik
229c01d1b51SRobert Jarzmik seq_printf(s, "DMA channel %d descriptors :\n", phy->idx);
230c01d1b51SRobert Jarzmik seq_printf(s, "[%03d] First descriptor unknown\n", 0);
231c01d1b51SRobert Jarzmik for (i = 1; i < max_show && is_phys_valid(phys_desc); i++) {
232c01d1b51SRobert Jarzmik desc = phys_to_virt(phys_desc);
233c01d1b51SRobert Jarzmik dcmd = desc->dcmd;
234c01d1b51SRobert Jarzmik burst = dbg_burst_from_dcmd(dcmd);
235c01d1b51SRobert Jarzmik width = (1 << ((dcmd >> 14) & 0x3)) >> 1;
236c01d1b51SRobert Jarzmik
237c01d1b51SRobert Jarzmik seq_printf(s, "[%03d] Desc at %08lx(virt %p)\n",
238c01d1b51SRobert Jarzmik i, phys_desc, desc);
239c01d1b51SRobert Jarzmik seq_printf(s, "\tDDADR = %08x\n", desc->ddadr);
240c01d1b51SRobert Jarzmik seq_printf(s, "\tDSADR = %08x\n", desc->dsadr);
241c01d1b51SRobert Jarzmik seq_printf(s, "\tDTADR = %08x\n", desc->dtadr);
242c01d1b51SRobert Jarzmik seq_printf(s, "\tDCMD = %08x (%s%s%s%s%s%s%sburst=%d width=%d len=%d)\n",
243c01d1b51SRobert Jarzmik dcmd,
244c01d1b51SRobert Jarzmik PXA_DCMD_STR(INCSRCADDR), PXA_DCMD_STR(INCTRGADDR),
245c01d1b51SRobert Jarzmik PXA_DCMD_STR(FLOWSRC), PXA_DCMD_STR(FLOWTRG),
246c01d1b51SRobert Jarzmik PXA_DCMD_STR(STARTIRQEN), PXA_DCMD_STR(ENDIRQEN),
247c01d1b51SRobert Jarzmik PXA_DCMD_STR(ENDIAN), burst, width,
248c01d1b51SRobert Jarzmik dcmd & PXA_DCMD_LENGTH);
249c01d1b51SRobert Jarzmik phys_desc = desc->ddadr;
250c01d1b51SRobert Jarzmik }
251c01d1b51SRobert Jarzmik if (i == max_show)
252c01d1b51SRobert Jarzmik seq_printf(s, "[%03d] Desc at %08lx ... max display reached\n",
253c01d1b51SRobert Jarzmik i, phys_desc);
254c01d1b51SRobert Jarzmik else
255c01d1b51SRobert Jarzmik seq_printf(s, "[%03d] Desc at %08lx is %s\n",
256c01d1b51SRobert Jarzmik i, phys_desc, phys_desc == DDADR_STOP ?
257c01d1b51SRobert Jarzmik "DDADR_STOP" : "invalid");
258c01d1b51SRobert Jarzmik
259c01d1b51SRobert Jarzmik return 0;
260c01d1b51SRobert Jarzmik }
261c01d1b51SRobert Jarzmik
chan_state_show(struct seq_file * s,void * p)262e00f50a7SYangtao Li static int chan_state_show(struct seq_file *s, void *p)
263c01d1b51SRobert Jarzmik {
264c01d1b51SRobert Jarzmik struct pxad_phy *phy = s->private;
265c01d1b51SRobert Jarzmik u32 dcsr, dcmd;
266c01d1b51SRobert Jarzmik int burst, width;
267c01d1b51SRobert Jarzmik static const char * const str_prio[] = {
268c01d1b51SRobert Jarzmik "high", "normal", "low", "invalid"
269c01d1b51SRobert Jarzmik };
270c01d1b51SRobert Jarzmik
271c01d1b51SRobert Jarzmik dcsr = _phy_readl_relaxed(phy, DCSR);
272c01d1b51SRobert Jarzmik dcmd = _phy_readl_relaxed(phy, DCMD);
273c01d1b51SRobert Jarzmik burst = dbg_burst_from_dcmd(dcmd);
274c01d1b51SRobert Jarzmik width = (1 << ((dcmd >> 14) & 0x3)) >> 1;
275c01d1b51SRobert Jarzmik
276c01d1b51SRobert Jarzmik seq_printf(s, "DMA channel %d\n", phy->idx);
277c01d1b51SRobert Jarzmik seq_printf(s, "\tPriority : %s\n",
278c01d1b51SRobert Jarzmik str_prio[(phy->idx & 0xf) / 4]);
279c01d1b51SRobert Jarzmik seq_printf(s, "\tUnaligned transfer bit: %s\n",
280c01d1b51SRobert Jarzmik _phy_readl_relaxed(phy, DALGN) & BIT(phy->idx) ?
281c01d1b51SRobert Jarzmik "yes" : "no");
282c01d1b51SRobert Jarzmik seq_printf(s, "\tDCSR = %08x (%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s)\n",
283c01d1b51SRobert Jarzmik dcsr, PXA_DCSR_STR(RUN), PXA_DCSR_STR(NODESC),
284c01d1b51SRobert Jarzmik PXA_DCSR_STR(STOPIRQEN), PXA_DCSR_STR(EORIRQEN),
285c01d1b51SRobert Jarzmik PXA_DCSR_STR(EORJMPEN), PXA_DCSR_STR(EORSTOPEN),
286c01d1b51SRobert Jarzmik PXA_DCSR_STR(SETCMPST), PXA_DCSR_STR(CLRCMPST),
287c01d1b51SRobert Jarzmik PXA_DCSR_STR(CMPST), PXA_DCSR_STR(EORINTR),
288c01d1b51SRobert Jarzmik PXA_DCSR_STR(REQPEND), PXA_DCSR_STR(STOPSTATE),
289c01d1b51SRobert Jarzmik PXA_DCSR_STR(ENDINTR), PXA_DCSR_STR(STARTINTR),
290c01d1b51SRobert Jarzmik PXA_DCSR_STR(BUSERR));
291c01d1b51SRobert Jarzmik
292c01d1b51SRobert Jarzmik seq_printf(s, "\tDCMD = %08x (%s%s%s%s%s%s%sburst=%d width=%d len=%d)\n",
293c01d1b51SRobert Jarzmik dcmd,
294c01d1b51SRobert Jarzmik PXA_DCMD_STR(INCSRCADDR), PXA_DCMD_STR(INCTRGADDR),
295c01d1b51SRobert Jarzmik PXA_DCMD_STR(FLOWSRC), PXA_DCMD_STR(FLOWTRG),
296c01d1b51SRobert Jarzmik PXA_DCMD_STR(STARTIRQEN), PXA_DCMD_STR(ENDIRQEN),
297c01d1b51SRobert Jarzmik PXA_DCMD_STR(ENDIAN), burst, width, dcmd & PXA_DCMD_LENGTH);
298c01d1b51SRobert Jarzmik seq_printf(s, "\tDSADR = %08x\n", _phy_readl_relaxed(phy, DSADR));
299c01d1b51SRobert Jarzmik seq_printf(s, "\tDTADR = %08x\n", _phy_readl_relaxed(phy, DTADR));
300c01d1b51SRobert Jarzmik seq_printf(s, "\tDDADR = %08x\n", _phy_readl_relaxed(phy, DDADR));
301c01d1b51SRobert Jarzmik
302c01d1b51SRobert Jarzmik return 0;
303c01d1b51SRobert Jarzmik }
304c01d1b51SRobert Jarzmik
state_show(struct seq_file * s,void * p)305e00f50a7SYangtao Li static int state_show(struct seq_file *s, void *p)
306c01d1b51SRobert Jarzmik {
307c01d1b51SRobert Jarzmik struct pxad_device *pdev = s->private;
308c01d1b51SRobert Jarzmik
309c01d1b51SRobert Jarzmik /* basic device status */
310c01d1b51SRobert Jarzmik seq_puts(s, "DMA engine status\n");
311c01d1b51SRobert Jarzmik seq_printf(s, "\tChannel number: %d\n", pdev->nr_chans);
312c01d1b51SRobert Jarzmik
313c01d1b51SRobert Jarzmik return 0;
314c01d1b51SRobert Jarzmik }
315c01d1b51SRobert Jarzmik
316e00f50a7SYangtao Li DEFINE_SHOW_ATTRIBUTE(state);
317e00f50a7SYangtao Li DEFINE_SHOW_ATTRIBUTE(chan_state);
318e00f50a7SYangtao Li DEFINE_SHOW_ATTRIBUTE(descriptors);
319e00f50a7SYangtao Li DEFINE_SHOW_ATTRIBUTE(requester_chan);
320c01d1b51SRobert Jarzmik
pxad_dbg_alloc_chan(struct pxad_device * pdev,int ch,struct dentry * chandir)321c01d1b51SRobert Jarzmik static struct dentry *pxad_dbg_alloc_chan(struct pxad_device *pdev,
322c01d1b51SRobert Jarzmik int ch, struct dentry *chandir)
323c01d1b51SRobert Jarzmik {
324c01d1b51SRobert Jarzmik char chan_name[11];
3258148a878SGreg Kroah-Hartman struct dentry *chan;
326c01d1b51SRobert Jarzmik void *dt;
327c01d1b51SRobert Jarzmik
328c01d1b51SRobert Jarzmik scnprintf(chan_name, sizeof(chan_name), "%d", ch);
329c01d1b51SRobert Jarzmik chan = debugfs_create_dir(chan_name, chandir);
330c01d1b51SRobert Jarzmik dt = (void *)&pdev->phys[ch];
331c01d1b51SRobert Jarzmik
3328148a878SGreg Kroah-Hartman debugfs_create_file("state", 0400, chan, dt, &chan_state_fops);
3338148a878SGreg Kroah-Hartman debugfs_create_file("descriptors", 0400, chan, dt, &descriptors_fops);
3348148a878SGreg Kroah-Hartman debugfs_create_file("requesters", 0400, chan, dt, &requester_chan_fops);
335c01d1b51SRobert Jarzmik
336c01d1b51SRobert Jarzmik return chan;
337c01d1b51SRobert Jarzmik }
338c01d1b51SRobert Jarzmik
pxad_init_debugfs(struct pxad_device * pdev)339c01d1b51SRobert Jarzmik static void pxad_init_debugfs(struct pxad_device *pdev)
340c01d1b51SRobert Jarzmik {
341c01d1b51SRobert Jarzmik int i;
342c01d1b51SRobert Jarzmik struct dentry *chandir;
343c01d1b51SRobert Jarzmik
344c01d1b51SRobert Jarzmik pdev->dbgfs_chan =
3458148a878SGreg Kroah-Hartman kmalloc_array(pdev->nr_chans, sizeof(struct dentry *),
346c01d1b51SRobert Jarzmik GFP_KERNEL);
347c01d1b51SRobert Jarzmik if (!pdev->dbgfs_chan)
3488148a878SGreg Kroah-Hartman return;
3498148a878SGreg Kroah-Hartman
3508148a878SGreg Kroah-Hartman pdev->dbgfs_root = debugfs_create_dir(dev_name(pdev->slave.dev), NULL);
3518148a878SGreg Kroah-Hartman
3528148a878SGreg Kroah-Hartman debugfs_create_file("state", 0400, pdev->dbgfs_root, pdev, &state_fops);
353c01d1b51SRobert Jarzmik
354c01d1b51SRobert Jarzmik chandir = debugfs_create_dir("channels", pdev->dbgfs_root);
355c01d1b51SRobert Jarzmik
3568148a878SGreg Kroah-Hartman for (i = 0; i < pdev->nr_chans; i++)
357c01d1b51SRobert Jarzmik pdev->dbgfs_chan[i] = pxad_dbg_alloc_chan(pdev, i, chandir);
358c01d1b51SRobert Jarzmik }
359c01d1b51SRobert Jarzmik
pxad_cleanup_debugfs(struct pxad_device * pdev)360c01d1b51SRobert Jarzmik static void pxad_cleanup_debugfs(struct pxad_device *pdev)
361c01d1b51SRobert Jarzmik {
362c01d1b51SRobert Jarzmik debugfs_remove_recursive(pdev->dbgfs_root);
363c01d1b51SRobert Jarzmik }
364c01d1b51SRobert Jarzmik #else
pxad_init_debugfs(struct pxad_device * pdev)365c01d1b51SRobert Jarzmik static inline void pxad_init_debugfs(struct pxad_device *pdev) {}
pxad_cleanup_debugfs(struct pxad_device * pdev)366c01d1b51SRobert Jarzmik static inline void pxad_cleanup_debugfs(struct pxad_device *pdev) {}
367c01d1b51SRobert Jarzmik #endif
368c01d1b51SRobert Jarzmik
lookup_phy(struct pxad_chan * pchan)369a57e16cfSRobert Jarzmik static struct pxad_phy *lookup_phy(struct pxad_chan *pchan)
370a57e16cfSRobert Jarzmik {
371a57e16cfSRobert Jarzmik int prio, i;
372a57e16cfSRobert Jarzmik struct pxad_device *pdev = to_pxad_dev(pchan->vc.chan.device);
373a57e16cfSRobert Jarzmik struct pxad_phy *phy, *found = NULL;
374a57e16cfSRobert Jarzmik unsigned long flags;
375a57e16cfSRobert Jarzmik
376a57e16cfSRobert Jarzmik /*
377a57e16cfSRobert Jarzmik * dma channel priorities
378a57e16cfSRobert Jarzmik * ch 0 - 3, 16 - 19 <--> (0)
379a57e16cfSRobert Jarzmik * ch 4 - 7, 20 - 23 <--> (1)
380a57e16cfSRobert Jarzmik * ch 8 - 11, 24 - 27 <--> (2)
381a57e16cfSRobert Jarzmik * ch 12 - 15, 28 - 31 <--> (3)
382a57e16cfSRobert Jarzmik */
383a57e16cfSRobert Jarzmik
384a57e16cfSRobert Jarzmik spin_lock_irqsave(&pdev->phy_lock, flags);
385a57e16cfSRobert Jarzmik for (prio = pchan->prio; prio >= PXAD_PRIO_HIGHEST; prio--) {
386a57e16cfSRobert Jarzmik for (i = 0; i < pdev->nr_chans; i++) {
387a57e16cfSRobert Jarzmik if (prio != (i & 0xf) >> 2)
388a57e16cfSRobert Jarzmik continue;
389a57e16cfSRobert Jarzmik phy = &pdev->phys[i];
390a57e16cfSRobert Jarzmik if (!phy->vchan) {
391a57e16cfSRobert Jarzmik phy->vchan = pchan;
392a57e16cfSRobert Jarzmik found = phy;
393a57e16cfSRobert Jarzmik goto out_unlock;
394a57e16cfSRobert Jarzmik }
395a57e16cfSRobert Jarzmik }
396a57e16cfSRobert Jarzmik }
397a57e16cfSRobert Jarzmik
398a57e16cfSRobert Jarzmik out_unlock:
399a57e16cfSRobert Jarzmik spin_unlock_irqrestore(&pdev->phy_lock, flags);
400a57e16cfSRobert Jarzmik dev_dbg(&pchan->vc.chan.dev->device,
401a57e16cfSRobert Jarzmik "%s(): phy=%p(%d)\n", __func__, found,
402a57e16cfSRobert Jarzmik found ? found->idx : -1);
403a57e16cfSRobert Jarzmik
404a57e16cfSRobert Jarzmik return found;
405a57e16cfSRobert Jarzmik }
406a57e16cfSRobert Jarzmik
pxad_free_phy(struct pxad_chan * chan)407a57e16cfSRobert Jarzmik static void pxad_free_phy(struct pxad_chan *chan)
408a57e16cfSRobert Jarzmik {
409a57e16cfSRobert Jarzmik struct pxad_device *pdev = to_pxad_dev(chan->vc.chan.device);
410a57e16cfSRobert Jarzmik unsigned long flags;
411a57e16cfSRobert Jarzmik u32 reg;
412a57e16cfSRobert Jarzmik
413a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
414a57e16cfSRobert Jarzmik "%s(): freeing\n", __func__);
415a57e16cfSRobert Jarzmik if (!chan->phy)
416a57e16cfSRobert Jarzmik return;
417a57e16cfSRobert Jarzmik
418a57e16cfSRobert Jarzmik /* clear the channel mapping in DRCMR */
4196bab1c6aSRobert Jarzmik if (chan->drcmr <= pdev->nr_requestors) {
420a57e16cfSRobert Jarzmik reg = pxad_drcmr(chan->drcmr);
421a57e16cfSRobert Jarzmik writel_relaxed(0, chan->phy->base + reg);
422e87ffbdfSRobert Jarzmik }
423a57e16cfSRobert Jarzmik
424a57e16cfSRobert Jarzmik spin_lock_irqsave(&pdev->phy_lock, flags);
425a57e16cfSRobert Jarzmik chan->phy->vchan = NULL;
426a57e16cfSRobert Jarzmik chan->phy = NULL;
427a57e16cfSRobert Jarzmik spin_unlock_irqrestore(&pdev->phy_lock, flags);
428a57e16cfSRobert Jarzmik }
429a57e16cfSRobert Jarzmik
is_chan_running(struct pxad_chan * chan)430a57e16cfSRobert Jarzmik static bool is_chan_running(struct pxad_chan *chan)
431a57e16cfSRobert Jarzmik {
432a57e16cfSRobert Jarzmik u32 dcsr;
433a57e16cfSRobert Jarzmik struct pxad_phy *phy = chan->phy;
434a57e16cfSRobert Jarzmik
435a57e16cfSRobert Jarzmik if (!phy)
436a57e16cfSRobert Jarzmik return false;
437a57e16cfSRobert Jarzmik dcsr = phy_readl_relaxed(phy, DCSR);
438a57e16cfSRobert Jarzmik return dcsr & PXA_DCSR_RUN;
439a57e16cfSRobert Jarzmik }
440a57e16cfSRobert Jarzmik
is_running_chan_misaligned(struct pxad_chan * chan)441a57e16cfSRobert Jarzmik static bool is_running_chan_misaligned(struct pxad_chan *chan)
442a57e16cfSRobert Jarzmik {
443a57e16cfSRobert Jarzmik u32 dalgn;
444a57e16cfSRobert Jarzmik
445a57e16cfSRobert Jarzmik BUG_ON(!chan->phy);
446a57e16cfSRobert Jarzmik dalgn = phy_readl_relaxed(chan->phy, DALGN);
447a57e16cfSRobert Jarzmik return dalgn & (BIT(chan->phy->idx));
448a57e16cfSRobert Jarzmik }
449a57e16cfSRobert Jarzmik
phy_enable(struct pxad_phy * phy,bool misaligned)450a57e16cfSRobert Jarzmik static void phy_enable(struct pxad_phy *phy, bool misaligned)
451a57e16cfSRobert Jarzmik {
4526bab1c6aSRobert Jarzmik struct pxad_device *pdev;
453a57e16cfSRobert Jarzmik u32 reg, dalgn;
454a57e16cfSRobert Jarzmik
455a57e16cfSRobert Jarzmik if (!phy->vchan)
456a57e16cfSRobert Jarzmik return;
457a57e16cfSRobert Jarzmik
458a57e16cfSRobert Jarzmik dev_dbg(&phy->vchan->vc.chan.dev->device,
459a57e16cfSRobert Jarzmik "%s(); phy=%p(%d) misaligned=%d\n", __func__,
460a57e16cfSRobert Jarzmik phy, phy->idx, misaligned);
461a57e16cfSRobert Jarzmik
4626bab1c6aSRobert Jarzmik pdev = to_pxad_dev(phy->vchan->vc.chan.device);
4636bab1c6aSRobert Jarzmik if (phy->vchan->drcmr <= pdev->nr_requestors) {
464a57e16cfSRobert Jarzmik reg = pxad_drcmr(phy->vchan->drcmr);
465a57e16cfSRobert Jarzmik writel_relaxed(DRCMR_MAPVLD | phy->idx, phy->base + reg);
466e87ffbdfSRobert Jarzmik }
467a57e16cfSRobert Jarzmik
468a57e16cfSRobert Jarzmik dalgn = phy_readl_relaxed(phy, DALGN);
469a57e16cfSRobert Jarzmik if (misaligned)
470a57e16cfSRobert Jarzmik dalgn |= BIT(phy->idx);
471a57e16cfSRobert Jarzmik else
472a57e16cfSRobert Jarzmik dalgn &= ~BIT(phy->idx);
473a57e16cfSRobert Jarzmik phy_writel_relaxed(phy, dalgn, DALGN);
474a57e16cfSRobert Jarzmik
475a57e16cfSRobert Jarzmik phy_writel(phy, PXA_DCSR_STOPIRQEN | PXA_DCSR_ENDINTR |
476a57e16cfSRobert Jarzmik PXA_DCSR_BUSERR | PXA_DCSR_RUN, DCSR);
477a57e16cfSRobert Jarzmik }
478a57e16cfSRobert Jarzmik
phy_disable(struct pxad_phy * phy)479a57e16cfSRobert Jarzmik static void phy_disable(struct pxad_phy *phy)
480a57e16cfSRobert Jarzmik {
481a57e16cfSRobert Jarzmik u32 dcsr;
482a57e16cfSRobert Jarzmik
483a57e16cfSRobert Jarzmik if (!phy)
484a57e16cfSRobert Jarzmik return;
485a57e16cfSRobert Jarzmik
486a57e16cfSRobert Jarzmik dcsr = phy_readl_relaxed(phy, DCSR);
487a57e16cfSRobert Jarzmik dev_dbg(&phy->vchan->vc.chan.dev->device,
488a57e16cfSRobert Jarzmik "%s(): phy=%p(%d)\n", __func__, phy, phy->idx);
489a57e16cfSRobert Jarzmik phy_writel(phy, dcsr & ~PXA_DCSR_RUN & ~PXA_DCSR_STOPIRQEN, DCSR);
490a57e16cfSRobert Jarzmik }
491a57e16cfSRobert Jarzmik
pxad_launch_chan(struct pxad_chan * chan,struct pxad_desc_sw * desc)492a57e16cfSRobert Jarzmik static void pxad_launch_chan(struct pxad_chan *chan,
493a57e16cfSRobert Jarzmik struct pxad_desc_sw *desc)
494a57e16cfSRobert Jarzmik {
495a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
496a57e16cfSRobert Jarzmik "%s(): desc=%p\n", __func__, desc);
497a57e16cfSRobert Jarzmik if (!chan->phy) {
498a57e16cfSRobert Jarzmik chan->phy = lookup_phy(chan);
499a57e16cfSRobert Jarzmik if (!chan->phy) {
500a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
501a57e16cfSRobert Jarzmik "%s(): no free dma channel\n", __func__);
502a57e16cfSRobert Jarzmik return;
503a57e16cfSRobert Jarzmik }
504a57e16cfSRobert Jarzmik }
505e093bf60SRobert Jarzmik chan->bus_error = 0;
506a57e16cfSRobert Jarzmik
507a57e16cfSRobert Jarzmik /*
508a57e16cfSRobert Jarzmik * Program the descriptor's address into the DMA controller,
509a57e16cfSRobert Jarzmik * then start the DMA transaction
510a57e16cfSRobert Jarzmik */
511a57e16cfSRobert Jarzmik phy_writel(chan->phy, desc->first, DDADR);
512a57e16cfSRobert Jarzmik phy_enable(chan->phy, chan->misaligned);
5137d604663SRobert Jarzmik wake_up(&chan->wq_state);
514a57e16cfSRobert Jarzmik }
515a57e16cfSRobert Jarzmik
set_updater_desc(struct pxad_desc_sw * sw_desc,unsigned long flags)516a57e16cfSRobert Jarzmik static void set_updater_desc(struct pxad_desc_sw *sw_desc,
517a57e16cfSRobert Jarzmik unsigned long flags)
518a57e16cfSRobert Jarzmik {
519a57e16cfSRobert Jarzmik struct pxad_desc_hw *updater =
520a57e16cfSRobert Jarzmik sw_desc->hw_desc[sw_desc->nb_desc - 1];
521a57e16cfSRobert Jarzmik dma_addr_t dma = sw_desc->hw_desc[sw_desc->nb_desc - 2]->ddadr;
522a57e16cfSRobert Jarzmik
523a57e16cfSRobert Jarzmik updater->ddadr = DDADR_STOP;
524a57e16cfSRobert Jarzmik updater->dsadr = dma;
525a57e16cfSRobert Jarzmik updater->dtadr = dma + 8;
526a57e16cfSRobert Jarzmik updater->dcmd = PXA_DCMD_WIDTH4 | PXA_DCMD_BURST32 |
527a57e16cfSRobert Jarzmik (PXA_DCMD_LENGTH & sizeof(u32));
528a57e16cfSRobert Jarzmik if (flags & DMA_PREP_INTERRUPT)
529a57e16cfSRobert Jarzmik updater->dcmd |= PXA_DCMD_ENDIRQEN;
530f1692127SRobert Jarzmik if (sw_desc->cyclic)
531f1692127SRobert Jarzmik sw_desc->hw_desc[sw_desc->nb_desc - 2]->ddadr = sw_desc->first;
532a57e16cfSRobert Jarzmik }
533a57e16cfSRobert Jarzmik
is_desc_completed(struct virt_dma_desc * vd)534a57e16cfSRobert Jarzmik static bool is_desc_completed(struct virt_dma_desc *vd)
535a57e16cfSRobert Jarzmik {
536a57e16cfSRobert Jarzmik struct pxad_desc_sw *sw_desc = to_pxad_sw_desc(vd);
537a57e16cfSRobert Jarzmik struct pxad_desc_hw *updater =
538a57e16cfSRobert Jarzmik sw_desc->hw_desc[sw_desc->nb_desc - 1];
539a57e16cfSRobert Jarzmik
540a57e16cfSRobert Jarzmik return updater->dtadr != (updater->dsadr + 8);
541a57e16cfSRobert Jarzmik }
542a57e16cfSRobert Jarzmik
pxad_desc_chain(struct virt_dma_desc * vd1,struct virt_dma_desc * vd2)543a57e16cfSRobert Jarzmik static void pxad_desc_chain(struct virt_dma_desc *vd1,
544a57e16cfSRobert Jarzmik struct virt_dma_desc *vd2)
545a57e16cfSRobert Jarzmik {
546a57e16cfSRobert Jarzmik struct pxad_desc_sw *desc1 = to_pxad_sw_desc(vd1);
547a57e16cfSRobert Jarzmik struct pxad_desc_sw *desc2 = to_pxad_sw_desc(vd2);
548a57e16cfSRobert Jarzmik dma_addr_t dma_to_chain;
549a57e16cfSRobert Jarzmik
550a57e16cfSRobert Jarzmik dma_to_chain = desc2->first;
551a57e16cfSRobert Jarzmik desc1->hw_desc[desc1->nb_desc - 1]->ddadr = dma_to_chain;
552a57e16cfSRobert Jarzmik }
553a57e16cfSRobert Jarzmik
pxad_try_hotchain(struct virt_dma_chan * vc,struct virt_dma_desc * vd)554a57e16cfSRobert Jarzmik static bool pxad_try_hotchain(struct virt_dma_chan *vc,
555a57e16cfSRobert Jarzmik struct virt_dma_desc *vd)
556a57e16cfSRobert Jarzmik {
557a57e16cfSRobert Jarzmik struct virt_dma_desc *vd_last_issued = NULL;
558a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(&vc->chan);
559a57e16cfSRobert Jarzmik
560a57e16cfSRobert Jarzmik /*
561a57e16cfSRobert Jarzmik * Attempt to hot chain the tx if the phy is still running. This is
562a57e16cfSRobert Jarzmik * considered successful only if either the channel is still running
563a57e16cfSRobert Jarzmik * after the chaining, or if the chained transfer is completed after
564a57e16cfSRobert Jarzmik * having been hot chained.
565a57e16cfSRobert Jarzmik * A change of alignment is not allowed, and forbids hotchaining.
566a57e16cfSRobert Jarzmik */
567a57e16cfSRobert Jarzmik if (is_chan_running(chan)) {
568a57e16cfSRobert Jarzmik BUG_ON(list_empty(&vc->desc_issued));
569a57e16cfSRobert Jarzmik
570a57e16cfSRobert Jarzmik if (!is_running_chan_misaligned(chan) &&
571a57e16cfSRobert Jarzmik to_pxad_sw_desc(vd)->misaligned)
572a57e16cfSRobert Jarzmik return false;
573a57e16cfSRobert Jarzmik
574a57e16cfSRobert Jarzmik vd_last_issued = list_entry(vc->desc_issued.prev,
575a57e16cfSRobert Jarzmik struct virt_dma_desc, node);
576a57e16cfSRobert Jarzmik pxad_desc_chain(vd_last_issued, vd);
57776507fdfSRobert Jarzmik if (is_chan_running(chan) || is_desc_completed(vd))
578a57e16cfSRobert Jarzmik return true;
579a57e16cfSRobert Jarzmik }
580a57e16cfSRobert Jarzmik
581a57e16cfSRobert Jarzmik return false;
582a57e16cfSRobert Jarzmik }
583a57e16cfSRobert Jarzmik
clear_chan_irq(struct pxad_phy * phy)584a57e16cfSRobert Jarzmik static unsigned int clear_chan_irq(struct pxad_phy *phy)
585a57e16cfSRobert Jarzmik {
586a57e16cfSRobert Jarzmik u32 dcsr;
587a57e16cfSRobert Jarzmik u32 dint = readl(phy->base + DINT);
588a57e16cfSRobert Jarzmik
589a57e16cfSRobert Jarzmik if (!(dint & BIT(phy->idx)))
590a57e16cfSRobert Jarzmik return PXA_DCSR_RUN;
591a57e16cfSRobert Jarzmik
592a57e16cfSRobert Jarzmik /* clear irq */
593a57e16cfSRobert Jarzmik dcsr = phy_readl_relaxed(phy, DCSR);
594a57e16cfSRobert Jarzmik phy_writel(phy, dcsr, DCSR);
595a57e16cfSRobert Jarzmik if ((dcsr & PXA_DCSR_BUSERR) && (phy->vchan))
596a57e16cfSRobert Jarzmik dev_warn(&phy->vchan->vc.chan.dev->device,
597a57e16cfSRobert Jarzmik "%s(chan=%p): PXA_DCSR_BUSERR\n",
598a57e16cfSRobert Jarzmik __func__, &phy->vchan);
599a57e16cfSRobert Jarzmik
600a57e16cfSRobert Jarzmik return dcsr & ~PXA_DCSR_RUN;
601a57e16cfSRobert Jarzmik }
602a57e16cfSRobert Jarzmik
pxad_chan_handler(int irq,void * dev_id)603a57e16cfSRobert Jarzmik static irqreturn_t pxad_chan_handler(int irq, void *dev_id)
604a57e16cfSRobert Jarzmik {
605a57e16cfSRobert Jarzmik struct pxad_phy *phy = dev_id;
606a57e16cfSRobert Jarzmik struct pxad_chan *chan = phy->vchan;
607a57e16cfSRobert Jarzmik struct virt_dma_desc *vd, *tmp;
608a57e16cfSRobert Jarzmik unsigned int dcsr;
60906777c4eSRobert Jarzmik bool vd_completed;
610e093bf60SRobert Jarzmik dma_cookie_t last_started = 0;
611a57e16cfSRobert Jarzmik
612a57e16cfSRobert Jarzmik BUG_ON(!chan);
613a57e16cfSRobert Jarzmik
614a57e16cfSRobert Jarzmik dcsr = clear_chan_irq(phy);
615a57e16cfSRobert Jarzmik if (dcsr & PXA_DCSR_RUN)
616a57e16cfSRobert Jarzmik return IRQ_NONE;
617a57e16cfSRobert Jarzmik
6180e15ca5fSBarry Song spin_lock(&chan->vc.lock);
619a57e16cfSRobert Jarzmik list_for_each_entry_safe(vd, tmp, &chan->vc.desc_issued, node) {
62006777c4eSRobert Jarzmik vd_completed = is_desc_completed(vd);
621a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
62206777c4eSRobert Jarzmik "%s(): checking txd %p[%x]: completed=%d dcsr=0x%x\n",
62306777c4eSRobert Jarzmik __func__, vd, vd->tx.cookie, vd_completed,
62406777c4eSRobert Jarzmik dcsr);
625e093bf60SRobert Jarzmik last_started = vd->tx.cookie;
626f1692127SRobert Jarzmik if (to_pxad_sw_desc(vd)->cyclic) {
627f1692127SRobert Jarzmik vchan_cyclic_callback(vd);
628f1692127SRobert Jarzmik break;
629f1692127SRobert Jarzmik }
63006777c4eSRobert Jarzmik if (vd_completed) {
631a57e16cfSRobert Jarzmik list_del(&vd->node);
632a57e16cfSRobert Jarzmik vchan_cookie_complete(vd);
633a57e16cfSRobert Jarzmik } else {
634a57e16cfSRobert Jarzmik break;
635a57e16cfSRobert Jarzmik }
636a57e16cfSRobert Jarzmik }
637a57e16cfSRobert Jarzmik
638e093bf60SRobert Jarzmik if (dcsr & PXA_DCSR_BUSERR) {
639e093bf60SRobert Jarzmik chan->bus_error = last_started;
640e093bf60SRobert Jarzmik phy_disable(phy);
641e093bf60SRobert Jarzmik }
642e093bf60SRobert Jarzmik
643e093bf60SRobert Jarzmik if (!chan->bus_error && dcsr & PXA_DCSR_STOPSTATE) {
644a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
645a57e16cfSRobert Jarzmik "%s(): channel stopped, submitted_empty=%d issued_empty=%d",
646a57e16cfSRobert Jarzmik __func__,
647a57e16cfSRobert Jarzmik list_empty(&chan->vc.desc_submitted),
648a57e16cfSRobert Jarzmik list_empty(&chan->vc.desc_issued));
649a57e16cfSRobert Jarzmik phy_writel_relaxed(phy, dcsr & ~PXA_DCSR_STOPIRQEN, DCSR);
650a57e16cfSRobert Jarzmik
651a57e16cfSRobert Jarzmik if (list_empty(&chan->vc.desc_issued)) {
652a57e16cfSRobert Jarzmik chan->misaligned =
653a57e16cfSRobert Jarzmik !list_empty(&chan->vc.desc_submitted);
654a57e16cfSRobert Jarzmik } else {
655a57e16cfSRobert Jarzmik vd = list_first_entry(&chan->vc.desc_issued,
656a57e16cfSRobert Jarzmik struct virt_dma_desc, node);
657a57e16cfSRobert Jarzmik pxad_launch_chan(chan, to_pxad_sw_desc(vd));
658a57e16cfSRobert Jarzmik }
659a57e16cfSRobert Jarzmik }
6600e15ca5fSBarry Song spin_unlock(&chan->vc.lock);
6617d604663SRobert Jarzmik wake_up(&chan->wq_state);
662a57e16cfSRobert Jarzmik
663a57e16cfSRobert Jarzmik return IRQ_HANDLED;
664a57e16cfSRobert Jarzmik }
665a57e16cfSRobert Jarzmik
pxad_int_handler(int irq,void * dev_id)666a57e16cfSRobert Jarzmik static irqreturn_t pxad_int_handler(int irq, void *dev_id)
667a57e16cfSRobert Jarzmik {
668a57e16cfSRobert Jarzmik struct pxad_device *pdev = dev_id;
669a57e16cfSRobert Jarzmik struct pxad_phy *phy;
670a57e16cfSRobert Jarzmik u32 dint = readl(pdev->base + DINT);
671a57e16cfSRobert Jarzmik int i, ret = IRQ_NONE;
672a57e16cfSRobert Jarzmik
673a57e16cfSRobert Jarzmik while (dint) {
674a57e16cfSRobert Jarzmik i = __ffs(dint);
675a57e16cfSRobert Jarzmik dint &= (dint - 1);
676a57e16cfSRobert Jarzmik phy = &pdev->phys[i];
677a57e16cfSRobert Jarzmik if (pxad_chan_handler(irq, phy) == IRQ_HANDLED)
678a57e16cfSRobert Jarzmik ret = IRQ_HANDLED;
679a57e16cfSRobert Jarzmik }
680a57e16cfSRobert Jarzmik
681a57e16cfSRobert Jarzmik return ret;
682a57e16cfSRobert Jarzmik }
683a57e16cfSRobert Jarzmik
pxad_alloc_chan_resources(struct dma_chan * dchan)684a57e16cfSRobert Jarzmik static int pxad_alloc_chan_resources(struct dma_chan *dchan)
685a57e16cfSRobert Jarzmik {
686a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
687a57e16cfSRobert Jarzmik struct pxad_device *pdev = to_pxad_dev(chan->vc.chan.device);
688a57e16cfSRobert Jarzmik
689a57e16cfSRobert Jarzmik if (chan->desc_pool)
690a57e16cfSRobert Jarzmik return 1;
691a57e16cfSRobert Jarzmik
692a57e16cfSRobert Jarzmik chan->desc_pool = dma_pool_create(dma_chan_name(dchan),
693a57e16cfSRobert Jarzmik pdev->slave.dev,
694a57e16cfSRobert Jarzmik sizeof(struct pxad_desc_hw),
695a57e16cfSRobert Jarzmik __alignof__(struct pxad_desc_hw),
696a57e16cfSRobert Jarzmik 0);
697a57e16cfSRobert Jarzmik if (!chan->desc_pool) {
698a57e16cfSRobert Jarzmik dev_err(&chan->vc.chan.dev->device,
699a57e16cfSRobert Jarzmik "%s(): unable to allocate descriptor pool\n",
700a57e16cfSRobert Jarzmik __func__);
701a57e16cfSRobert Jarzmik return -ENOMEM;
702a57e16cfSRobert Jarzmik }
703a57e16cfSRobert Jarzmik
704a57e16cfSRobert Jarzmik return 1;
705a57e16cfSRobert Jarzmik }
706a57e16cfSRobert Jarzmik
pxad_free_chan_resources(struct dma_chan * dchan)707a57e16cfSRobert Jarzmik static void pxad_free_chan_resources(struct dma_chan *dchan)
708a57e16cfSRobert Jarzmik {
709a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
710a57e16cfSRobert Jarzmik
711a57e16cfSRobert Jarzmik vchan_free_chan_resources(&chan->vc);
712a57e16cfSRobert Jarzmik dma_pool_destroy(chan->desc_pool);
713a57e16cfSRobert Jarzmik chan->desc_pool = NULL;
714a57e16cfSRobert Jarzmik
71588a0513cSRobert Jarzmik chan->drcmr = U32_MAX;
71688a0513cSRobert Jarzmik chan->prio = PXAD_PRIO_LOWEST;
717a57e16cfSRobert Jarzmik }
718a57e16cfSRobert Jarzmik
pxad_free_desc(struct virt_dma_desc * vd)719a57e16cfSRobert Jarzmik static void pxad_free_desc(struct virt_dma_desc *vd)
720a57e16cfSRobert Jarzmik {
721a57e16cfSRobert Jarzmik int i;
722a57e16cfSRobert Jarzmik dma_addr_t dma;
723a57e16cfSRobert Jarzmik struct pxad_desc_sw *sw_desc = to_pxad_sw_desc(vd);
724a57e16cfSRobert Jarzmik
725a57e16cfSRobert Jarzmik for (i = sw_desc->nb_desc - 1; i >= 0; i--) {
726a57e16cfSRobert Jarzmik if (i > 0)
727a57e16cfSRobert Jarzmik dma = sw_desc->hw_desc[i - 1]->ddadr;
728a57e16cfSRobert Jarzmik else
729a57e16cfSRobert Jarzmik dma = sw_desc->first;
730a57e16cfSRobert Jarzmik dma_pool_free(sw_desc->desc_pool,
731a57e16cfSRobert Jarzmik sw_desc->hw_desc[i], dma);
732a57e16cfSRobert Jarzmik }
733a57e16cfSRobert Jarzmik sw_desc->nb_desc = 0;
734a57e16cfSRobert Jarzmik kfree(sw_desc);
735a57e16cfSRobert Jarzmik }
736a57e16cfSRobert Jarzmik
737a57e16cfSRobert Jarzmik static struct pxad_desc_sw *
pxad_alloc_desc(struct pxad_chan * chan,unsigned int nb_hw_desc)738a57e16cfSRobert Jarzmik pxad_alloc_desc(struct pxad_chan *chan, unsigned int nb_hw_desc)
739a57e16cfSRobert Jarzmik {
740a57e16cfSRobert Jarzmik struct pxad_desc_sw *sw_desc;
741a57e16cfSRobert Jarzmik dma_addr_t dma;
742a57e16cfSRobert Jarzmik int i;
743a57e16cfSRobert Jarzmik
74450740d5dSLen Baker sw_desc = kzalloc(struct_size(sw_desc, hw_desc, nb_hw_desc),
745a57e16cfSRobert Jarzmik GFP_NOWAIT);
746a57e16cfSRobert Jarzmik if (!sw_desc)
747a57e16cfSRobert Jarzmik return NULL;
748a57e16cfSRobert Jarzmik sw_desc->desc_pool = chan->desc_pool;
749a57e16cfSRobert Jarzmik
750a57e16cfSRobert Jarzmik for (i = 0; i < nb_hw_desc; i++) {
751a57e16cfSRobert Jarzmik sw_desc->hw_desc[i] = dma_pool_alloc(sw_desc->desc_pool,
752a57e16cfSRobert Jarzmik GFP_NOWAIT, &dma);
753a57e16cfSRobert Jarzmik if (!sw_desc->hw_desc[i]) {
754a57e16cfSRobert Jarzmik dev_err(&chan->vc.chan.dev->device,
755a57e16cfSRobert Jarzmik "%s(): Couldn't allocate the %dth hw_desc from dma_pool %p\n",
756a57e16cfSRobert Jarzmik __func__, i, sw_desc->desc_pool);
757a57e16cfSRobert Jarzmik goto err;
758a57e16cfSRobert Jarzmik }
759a57e16cfSRobert Jarzmik
760a57e16cfSRobert Jarzmik if (i == 0)
761a57e16cfSRobert Jarzmik sw_desc->first = dma;
762a57e16cfSRobert Jarzmik else
763a57e16cfSRobert Jarzmik sw_desc->hw_desc[i - 1]->ddadr = dma;
764a57e16cfSRobert Jarzmik sw_desc->nb_desc++;
765a57e16cfSRobert Jarzmik }
766a57e16cfSRobert Jarzmik
767a57e16cfSRobert Jarzmik return sw_desc;
768a57e16cfSRobert Jarzmik err:
769a57e16cfSRobert Jarzmik pxad_free_desc(&sw_desc->vd);
770a57e16cfSRobert Jarzmik return NULL;
771a57e16cfSRobert Jarzmik }
772a57e16cfSRobert Jarzmik
pxad_tx_submit(struct dma_async_tx_descriptor * tx)773a57e16cfSRobert Jarzmik static dma_cookie_t pxad_tx_submit(struct dma_async_tx_descriptor *tx)
774a57e16cfSRobert Jarzmik {
775a57e16cfSRobert Jarzmik struct virt_dma_chan *vc = to_virt_chan(tx->chan);
776a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(&vc->chan);
777a57e16cfSRobert Jarzmik struct virt_dma_desc *vd_chained = NULL,
778a57e16cfSRobert Jarzmik *vd = container_of(tx, struct virt_dma_desc, tx);
779a57e16cfSRobert Jarzmik dma_cookie_t cookie;
780a57e16cfSRobert Jarzmik unsigned long flags;
781a57e16cfSRobert Jarzmik
782a57e16cfSRobert Jarzmik set_updater_desc(to_pxad_sw_desc(vd), tx->flags);
783a57e16cfSRobert Jarzmik
784a57e16cfSRobert Jarzmik spin_lock_irqsave(&vc->lock, flags);
785a57e16cfSRobert Jarzmik cookie = dma_cookie_assign(tx);
786a57e16cfSRobert Jarzmik
787a57e16cfSRobert Jarzmik if (list_empty(&vc->desc_submitted) && pxad_try_hotchain(vc, vd)) {
788a57e16cfSRobert Jarzmik list_move_tail(&vd->node, &vc->desc_issued);
789a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
790a57e16cfSRobert Jarzmik "%s(): txd %p[%x]: submitted (hot linked)\n",
791a57e16cfSRobert Jarzmik __func__, vd, cookie);
792a57e16cfSRobert Jarzmik goto out;
793a57e16cfSRobert Jarzmik }
794a57e16cfSRobert Jarzmik
795a57e16cfSRobert Jarzmik /*
796a57e16cfSRobert Jarzmik * Fallback to placing the tx in the submitted queue
797a57e16cfSRobert Jarzmik */
798a57e16cfSRobert Jarzmik if (!list_empty(&vc->desc_submitted)) {
799a57e16cfSRobert Jarzmik vd_chained = list_entry(vc->desc_submitted.prev,
800a57e16cfSRobert Jarzmik struct virt_dma_desc, node);
801a57e16cfSRobert Jarzmik /*
802a57e16cfSRobert Jarzmik * Only chain the descriptors if no new misalignment is
803a57e16cfSRobert Jarzmik * introduced. If a new misalignment is chained, let the channel
804a57e16cfSRobert Jarzmik * stop, and be relaunched in misalign mode from the irq
805a57e16cfSRobert Jarzmik * handler.
806a57e16cfSRobert Jarzmik */
807a57e16cfSRobert Jarzmik if (chan->misaligned || !to_pxad_sw_desc(vd)->misaligned)
808a57e16cfSRobert Jarzmik pxad_desc_chain(vd_chained, vd);
809a57e16cfSRobert Jarzmik else
810a57e16cfSRobert Jarzmik vd_chained = NULL;
811a57e16cfSRobert Jarzmik }
812a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
813a57e16cfSRobert Jarzmik "%s(): txd %p[%x]: submitted (%s linked)\n",
814a57e16cfSRobert Jarzmik __func__, vd, cookie, vd_chained ? "cold" : "not");
815a57e16cfSRobert Jarzmik list_move_tail(&vd->node, &vc->desc_submitted);
816a57e16cfSRobert Jarzmik chan->misaligned |= to_pxad_sw_desc(vd)->misaligned;
817a57e16cfSRobert Jarzmik
818a57e16cfSRobert Jarzmik out:
819a57e16cfSRobert Jarzmik spin_unlock_irqrestore(&vc->lock, flags);
820a57e16cfSRobert Jarzmik return cookie;
821a57e16cfSRobert Jarzmik }
822a57e16cfSRobert Jarzmik
pxad_issue_pending(struct dma_chan * dchan)823a57e16cfSRobert Jarzmik static void pxad_issue_pending(struct dma_chan *dchan)
824a57e16cfSRobert Jarzmik {
825a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
826a57e16cfSRobert Jarzmik struct virt_dma_desc *vd_first;
827a57e16cfSRobert Jarzmik unsigned long flags;
828a57e16cfSRobert Jarzmik
829a57e16cfSRobert Jarzmik spin_lock_irqsave(&chan->vc.lock, flags);
830a57e16cfSRobert Jarzmik if (list_empty(&chan->vc.desc_submitted))
831a57e16cfSRobert Jarzmik goto out;
832a57e16cfSRobert Jarzmik
833a57e16cfSRobert Jarzmik vd_first = list_first_entry(&chan->vc.desc_submitted,
834a57e16cfSRobert Jarzmik struct virt_dma_desc, node);
835a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
836a57e16cfSRobert Jarzmik "%s(): txd %p[%x]", __func__, vd_first, vd_first->tx.cookie);
837a57e16cfSRobert Jarzmik
838a57e16cfSRobert Jarzmik vchan_issue_pending(&chan->vc);
839a57e16cfSRobert Jarzmik if (!pxad_try_hotchain(&chan->vc, vd_first))
840a57e16cfSRobert Jarzmik pxad_launch_chan(chan, to_pxad_sw_desc(vd_first));
841a57e16cfSRobert Jarzmik out:
842a57e16cfSRobert Jarzmik spin_unlock_irqrestore(&chan->vc.lock, flags);
843a57e16cfSRobert Jarzmik }
844a57e16cfSRobert Jarzmik
845a57e16cfSRobert Jarzmik static inline struct dma_async_tx_descriptor *
pxad_tx_prep(struct virt_dma_chan * vc,struct virt_dma_desc * vd,unsigned long tx_flags)846a57e16cfSRobert Jarzmik pxad_tx_prep(struct virt_dma_chan *vc, struct virt_dma_desc *vd,
847a57e16cfSRobert Jarzmik unsigned long tx_flags)
848a57e16cfSRobert Jarzmik {
849a57e16cfSRobert Jarzmik struct dma_async_tx_descriptor *tx;
850a57e16cfSRobert Jarzmik struct pxad_chan *chan = container_of(vc, struct pxad_chan, vc);
851a57e16cfSRobert Jarzmik
852aebf5a67SRobert Jarzmik INIT_LIST_HEAD(&vd->node);
853a57e16cfSRobert Jarzmik tx = vchan_tx_prep(vc, vd, tx_flags);
854a57e16cfSRobert Jarzmik tx->tx_submit = pxad_tx_submit;
855a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
856a57e16cfSRobert Jarzmik "%s(): vc=%p txd=%p[%x] flags=0x%lx\n", __func__,
857a57e16cfSRobert Jarzmik vc, vd, vd->tx.cookie,
858a57e16cfSRobert Jarzmik tx_flags);
859a57e16cfSRobert Jarzmik
860a57e16cfSRobert Jarzmik return tx;
861a57e16cfSRobert Jarzmik }
862a57e16cfSRobert Jarzmik
pxad_get_config(struct pxad_chan * chan,enum dma_transfer_direction dir,u32 * dcmd,u32 * dev_src,u32 * dev_dst)863a57e16cfSRobert Jarzmik static void pxad_get_config(struct pxad_chan *chan,
864a57e16cfSRobert Jarzmik enum dma_transfer_direction dir,
865a57e16cfSRobert Jarzmik u32 *dcmd, u32 *dev_src, u32 *dev_dst)
866a57e16cfSRobert Jarzmik {
867a57e16cfSRobert Jarzmik u32 maxburst = 0, dev_addr = 0;
868a57e16cfSRobert Jarzmik enum dma_slave_buswidth width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
8696bab1c6aSRobert Jarzmik struct pxad_device *pdev = to_pxad_dev(chan->vc.chan.device);
870a57e16cfSRobert Jarzmik
871a57e16cfSRobert Jarzmik *dcmd = 0;
8720e95fb9cSRobert Jarzmik if (dir == DMA_DEV_TO_MEM) {
873a57e16cfSRobert Jarzmik maxburst = chan->cfg.src_maxburst;
874a57e16cfSRobert Jarzmik width = chan->cfg.src_addr_width;
875a57e16cfSRobert Jarzmik dev_addr = chan->cfg.src_addr;
876a57e16cfSRobert Jarzmik *dev_src = dev_addr;
877e87ffbdfSRobert Jarzmik *dcmd |= PXA_DCMD_INCTRGADDR;
8786bab1c6aSRobert Jarzmik if (chan->drcmr <= pdev->nr_requestors)
879e87ffbdfSRobert Jarzmik *dcmd |= PXA_DCMD_FLOWSRC;
880a57e16cfSRobert Jarzmik }
8810e95fb9cSRobert Jarzmik if (dir == DMA_MEM_TO_DEV) {
882a57e16cfSRobert Jarzmik maxburst = chan->cfg.dst_maxburst;
883a57e16cfSRobert Jarzmik width = chan->cfg.dst_addr_width;
884a57e16cfSRobert Jarzmik dev_addr = chan->cfg.dst_addr;
885a57e16cfSRobert Jarzmik *dev_dst = dev_addr;
886e87ffbdfSRobert Jarzmik *dcmd |= PXA_DCMD_INCSRCADDR;
8876bab1c6aSRobert Jarzmik if (chan->drcmr <= pdev->nr_requestors)
888e87ffbdfSRobert Jarzmik *dcmd |= PXA_DCMD_FLOWTRG;
889a57e16cfSRobert Jarzmik }
8900e95fb9cSRobert Jarzmik if (dir == DMA_MEM_TO_MEM)
891a57e16cfSRobert Jarzmik *dcmd |= PXA_DCMD_BURST32 | PXA_DCMD_INCTRGADDR |
892a57e16cfSRobert Jarzmik PXA_DCMD_INCSRCADDR;
893a57e16cfSRobert Jarzmik
894a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
895a57e16cfSRobert Jarzmik "%s(): dev_addr=0x%x maxburst=%d width=%d dir=%d\n",
896a57e16cfSRobert Jarzmik __func__, dev_addr, maxburst, width, dir);
897a57e16cfSRobert Jarzmik
898a57e16cfSRobert Jarzmik if (width == DMA_SLAVE_BUSWIDTH_1_BYTE)
899a57e16cfSRobert Jarzmik *dcmd |= PXA_DCMD_WIDTH1;
900a57e16cfSRobert Jarzmik else if (width == DMA_SLAVE_BUSWIDTH_2_BYTES)
901a57e16cfSRobert Jarzmik *dcmd |= PXA_DCMD_WIDTH2;
902a57e16cfSRobert Jarzmik else if (width == DMA_SLAVE_BUSWIDTH_4_BYTES)
903a57e16cfSRobert Jarzmik *dcmd |= PXA_DCMD_WIDTH4;
904a57e16cfSRobert Jarzmik
905a57e16cfSRobert Jarzmik if (maxburst == 8)
906a57e16cfSRobert Jarzmik *dcmd |= PXA_DCMD_BURST8;
907a57e16cfSRobert Jarzmik else if (maxburst == 16)
908a57e16cfSRobert Jarzmik *dcmd |= PXA_DCMD_BURST16;
909a57e16cfSRobert Jarzmik else if (maxburst == 32)
910a57e16cfSRobert Jarzmik *dcmd |= PXA_DCMD_BURST32;
911a57e16cfSRobert Jarzmik }
912a57e16cfSRobert Jarzmik
913a57e16cfSRobert Jarzmik static struct dma_async_tx_descriptor *
pxad_prep_memcpy(struct dma_chan * dchan,dma_addr_t dma_dst,dma_addr_t dma_src,size_t len,unsigned long flags)914a57e16cfSRobert Jarzmik pxad_prep_memcpy(struct dma_chan *dchan,
915a57e16cfSRobert Jarzmik dma_addr_t dma_dst, dma_addr_t dma_src,
916a57e16cfSRobert Jarzmik size_t len, unsigned long flags)
917a57e16cfSRobert Jarzmik {
918a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
919a57e16cfSRobert Jarzmik struct pxad_desc_sw *sw_desc;
920a57e16cfSRobert Jarzmik struct pxad_desc_hw *hw_desc;
921a57e16cfSRobert Jarzmik u32 dcmd;
922a57e16cfSRobert Jarzmik unsigned int i, nb_desc = 0;
923a57e16cfSRobert Jarzmik size_t copy;
924a57e16cfSRobert Jarzmik
925a57e16cfSRobert Jarzmik if (!dchan || !len)
926a57e16cfSRobert Jarzmik return NULL;
927a57e16cfSRobert Jarzmik
928a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
929a57e16cfSRobert Jarzmik "%s(): dma_dst=0x%lx dma_src=0x%lx len=%zu flags=%lx\n",
930a57e16cfSRobert Jarzmik __func__, (unsigned long)dma_dst, (unsigned long)dma_src,
931a57e16cfSRobert Jarzmik len, flags);
932a57e16cfSRobert Jarzmik pxad_get_config(chan, DMA_MEM_TO_MEM, &dcmd, NULL, NULL);
933a57e16cfSRobert Jarzmik
934a57e16cfSRobert Jarzmik nb_desc = DIV_ROUND_UP(len, PDMA_MAX_DESC_BYTES);
935a57e16cfSRobert Jarzmik sw_desc = pxad_alloc_desc(chan, nb_desc + 1);
936a57e16cfSRobert Jarzmik if (!sw_desc)
937a57e16cfSRobert Jarzmik return NULL;
938a57e16cfSRobert Jarzmik sw_desc->len = len;
939a57e16cfSRobert Jarzmik
940a57e16cfSRobert Jarzmik if (!IS_ALIGNED(dma_src, 1 << PDMA_ALIGNMENT) ||
941a57e16cfSRobert Jarzmik !IS_ALIGNED(dma_dst, 1 << PDMA_ALIGNMENT))
942a57e16cfSRobert Jarzmik sw_desc->misaligned = true;
943a57e16cfSRobert Jarzmik
944a57e16cfSRobert Jarzmik i = 0;
945a57e16cfSRobert Jarzmik do {
946a57e16cfSRobert Jarzmik hw_desc = sw_desc->hw_desc[i++];
947a57e16cfSRobert Jarzmik copy = min_t(size_t, len, PDMA_MAX_DESC_BYTES);
948a57e16cfSRobert Jarzmik hw_desc->dcmd = dcmd | (PXA_DCMD_LENGTH & copy);
949a57e16cfSRobert Jarzmik hw_desc->dsadr = dma_src;
950a57e16cfSRobert Jarzmik hw_desc->dtadr = dma_dst;
951a57e16cfSRobert Jarzmik len -= copy;
952a57e16cfSRobert Jarzmik dma_src += copy;
953a57e16cfSRobert Jarzmik dma_dst += copy;
954a57e16cfSRobert Jarzmik } while (len);
955a57e16cfSRobert Jarzmik set_updater_desc(sw_desc, flags);
956a57e16cfSRobert Jarzmik
957a57e16cfSRobert Jarzmik return pxad_tx_prep(&chan->vc, &sw_desc->vd, flags);
958a57e16cfSRobert Jarzmik }
959a57e16cfSRobert Jarzmik
960a57e16cfSRobert Jarzmik static struct dma_async_tx_descriptor *
pxad_prep_slave_sg(struct dma_chan * dchan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)961a57e16cfSRobert Jarzmik pxad_prep_slave_sg(struct dma_chan *dchan, struct scatterlist *sgl,
962a57e16cfSRobert Jarzmik unsigned int sg_len, enum dma_transfer_direction dir,
963a57e16cfSRobert Jarzmik unsigned long flags, void *context)
964a57e16cfSRobert Jarzmik {
965a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
966a57e16cfSRobert Jarzmik struct pxad_desc_sw *sw_desc;
967a57e16cfSRobert Jarzmik size_t len, avail;
968a57e16cfSRobert Jarzmik struct scatterlist *sg;
969a57e16cfSRobert Jarzmik dma_addr_t dma;
970a57e16cfSRobert Jarzmik u32 dcmd, dsadr = 0, dtadr = 0;
971a57e16cfSRobert Jarzmik unsigned int nb_desc = 0, i, j = 0;
972a57e16cfSRobert Jarzmik
973a57e16cfSRobert Jarzmik if ((sgl == NULL) || (sg_len == 0))
974a57e16cfSRobert Jarzmik return NULL;
975a57e16cfSRobert Jarzmik
976a57e16cfSRobert Jarzmik pxad_get_config(chan, dir, &dcmd, &dsadr, &dtadr);
977a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
978a57e16cfSRobert Jarzmik "%s(): dir=%d flags=%lx\n", __func__, dir, flags);
979a57e16cfSRobert Jarzmik
980a57e16cfSRobert Jarzmik for_each_sg(sgl, sg, sg_len, i)
981a57e16cfSRobert Jarzmik nb_desc += DIV_ROUND_UP(sg_dma_len(sg), PDMA_MAX_DESC_BYTES);
982a57e16cfSRobert Jarzmik sw_desc = pxad_alloc_desc(chan, nb_desc + 1);
983a57e16cfSRobert Jarzmik if (!sw_desc)
984a57e16cfSRobert Jarzmik return NULL;
985a57e16cfSRobert Jarzmik
986a57e16cfSRobert Jarzmik for_each_sg(sgl, sg, sg_len, i) {
987a57e16cfSRobert Jarzmik dma = sg_dma_address(sg);
988a57e16cfSRobert Jarzmik avail = sg_dma_len(sg);
989a57e16cfSRobert Jarzmik sw_desc->len += avail;
990a57e16cfSRobert Jarzmik
991a57e16cfSRobert Jarzmik do {
992a57e16cfSRobert Jarzmik len = min_t(size_t, avail, PDMA_MAX_DESC_BYTES);
993a57e16cfSRobert Jarzmik if (dma & 0x7)
994a57e16cfSRobert Jarzmik sw_desc->misaligned = true;
995a57e16cfSRobert Jarzmik
996a57e16cfSRobert Jarzmik sw_desc->hw_desc[j]->dcmd =
997a57e16cfSRobert Jarzmik dcmd | (PXA_DCMD_LENGTH & len);
998a57e16cfSRobert Jarzmik sw_desc->hw_desc[j]->dsadr = dsadr ? dsadr : dma;
999a57e16cfSRobert Jarzmik sw_desc->hw_desc[j++]->dtadr = dtadr ? dtadr : dma;
1000a57e16cfSRobert Jarzmik
1001a57e16cfSRobert Jarzmik dma += len;
1002a57e16cfSRobert Jarzmik avail -= len;
1003a57e16cfSRobert Jarzmik } while (avail);
1004a57e16cfSRobert Jarzmik }
1005a57e16cfSRobert Jarzmik set_updater_desc(sw_desc, flags);
1006a57e16cfSRobert Jarzmik
1007a57e16cfSRobert Jarzmik return pxad_tx_prep(&chan->vc, &sw_desc->vd, flags);
1008a57e16cfSRobert Jarzmik }
1009a57e16cfSRobert Jarzmik
1010a57e16cfSRobert Jarzmik static struct dma_async_tx_descriptor *
pxad_prep_dma_cyclic(struct dma_chan * dchan,dma_addr_t buf_addr,size_t len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)1011a57e16cfSRobert Jarzmik pxad_prep_dma_cyclic(struct dma_chan *dchan,
1012a57e16cfSRobert Jarzmik dma_addr_t buf_addr, size_t len, size_t period_len,
1013a57e16cfSRobert Jarzmik enum dma_transfer_direction dir, unsigned long flags)
1014a57e16cfSRobert Jarzmik {
1015a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
1016a57e16cfSRobert Jarzmik struct pxad_desc_sw *sw_desc;
1017a57e16cfSRobert Jarzmik struct pxad_desc_hw **phw_desc;
1018a57e16cfSRobert Jarzmik dma_addr_t dma;
1019a57e16cfSRobert Jarzmik u32 dcmd, dsadr = 0, dtadr = 0;
1020a57e16cfSRobert Jarzmik unsigned int nb_desc = 0;
1021a57e16cfSRobert Jarzmik
1022a57e16cfSRobert Jarzmik if (!dchan || !len || !period_len)
1023a57e16cfSRobert Jarzmik return NULL;
1024a57e16cfSRobert Jarzmik if ((dir != DMA_DEV_TO_MEM) && (dir != DMA_MEM_TO_DEV)) {
1025a57e16cfSRobert Jarzmik dev_err(&chan->vc.chan.dev->device,
1026a57e16cfSRobert Jarzmik "Unsupported direction for cyclic DMA\n");
1027a57e16cfSRobert Jarzmik return NULL;
1028a57e16cfSRobert Jarzmik }
1029a57e16cfSRobert Jarzmik /* the buffer length must be a multiple of period_len */
1030a57e16cfSRobert Jarzmik if (len % period_len != 0 || period_len > PDMA_MAX_DESC_BYTES ||
1031a57e16cfSRobert Jarzmik !IS_ALIGNED(period_len, 1 << PDMA_ALIGNMENT))
1032a57e16cfSRobert Jarzmik return NULL;
1033a57e16cfSRobert Jarzmik
1034a57e16cfSRobert Jarzmik pxad_get_config(chan, dir, &dcmd, &dsadr, &dtadr);
1035f1692127SRobert Jarzmik dcmd |= PXA_DCMD_ENDIRQEN | (PXA_DCMD_LENGTH & period_len);
1036a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
1037a57e16cfSRobert Jarzmik "%s(): buf_addr=0x%lx len=%zu period=%zu dir=%d flags=%lx\n",
1038a57e16cfSRobert Jarzmik __func__, (unsigned long)buf_addr, len, period_len, dir, flags);
1039a57e16cfSRobert Jarzmik
1040a57e16cfSRobert Jarzmik nb_desc = DIV_ROUND_UP(period_len, PDMA_MAX_DESC_BYTES);
1041a57e16cfSRobert Jarzmik nb_desc *= DIV_ROUND_UP(len, period_len);
1042a57e16cfSRobert Jarzmik sw_desc = pxad_alloc_desc(chan, nb_desc + 1);
1043a57e16cfSRobert Jarzmik if (!sw_desc)
1044a57e16cfSRobert Jarzmik return NULL;
1045a57e16cfSRobert Jarzmik sw_desc->cyclic = true;
1046a57e16cfSRobert Jarzmik sw_desc->len = len;
1047a57e16cfSRobert Jarzmik
1048a57e16cfSRobert Jarzmik phw_desc = sw_desc->hw_desc;
1049a57e16cfSRobert Jarzmik dma = buf_addr;
1050a57e16cfSRobert Jarzmik do {
1051a57e16cfSRobert Jarzmik phw_desc[0]->dsadr = dsadr ? dsadr : dma;
1052a57e16cfSRobert Jarzmik phw_desc[0]->dtadr = dtadr ? dtadr : dma;
1053a57e16cfSRobert Jarzmik phw_desc[0]->dcmd = dcmd;
1054a57e16cfSRobert Jarzmik phw_desc++;
1055a57e16cfSRobert Jarzmik dma += period_len;
1056a57e16cfSRobert Jarzmik len -= period_len;
1057a57e16cfSRobert Jarzmik } while (len);
1058a57e16cfSRobert Jarzmik set_updater_desc(sw_desc, flags);
1059a57e16cfSRobert Jarzmik
1060a57e16cfSRobert Jarzmik return pxad_tx_prep(&chan->vc, &sw_desc->vd, flags);
1061a57e16cfSRobert Jarzmik }
1062a57e16cfSRobert Jarzmik
pxad_config(struct dma_chan * dchan,struct dma_slave_config * cfg)1063a57e16cfSRobert Jarzmik static int pxad_config(struct dma_chan *dchan,
1064a57e16cfSRobert Jarzmik struct dma_slave_config *cfg)
1065a57e16cfSRobert Jarzmik {
1066a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
1067a57e16cfSRobert Jarzmik
1068a57e16cfSRobert Jarzmik if (!dchan)
1069a57e16cfSRobert Jarzmik return -EINVAL;
1070a57e16cfSRobert Jarzmik
1071a57e16cfSRobert Jarzmik chan->cfg = *cfg;
1072a57e16cfSRobert Jarzmik return 0;
1073a57e16cfSRobert Jarzmik }
1074a57e16cfSRobert Jarzmik
pxad_terminate_all(struct dma_chan * dchan)1075a57e16cfSRobert Jarzmik static int pxad_terminate_all(struct dma_chan *dchan)
1076a57e16cfSRobert Jarzmik {
1077a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
1078a57e16cfSRobert Jarzmik struct pxad_device *pdev = to_pxad_dev(chan->vc.chan.device);
1079a57e16cfSRobert Jarzmik struct virt_dma_desc *vd = NULL;
1080a57e16cfSRobert Jarzmik unsigned long flags;
1081a57e16cfSRobert Jarzmik struct pxad_phy *phy;
1082a57e16cfSRobert Jarzmik LIST_HEAD(head);
1083a57e16cfSRobert Jarzmik
1084a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
1085a57e16cfSRobert Jarzmik "%s(): vchan %p: terminate all\n", __func__, &chan->vc);
1086a57e16cfSRobert Jarzmik
1087a57e16cfSRobert Jarzmik spin_lock_irqsave(&chan->vc.lock, flags);
1088a57e16cfSRobert Jarzmik vchan_get_all_descriptors(&chan->vc, &head);
1089a57e16cfSRobert Jarzmik
1090a57e16cfSRobert Jarzmik list_for_each_entry(vd, &head, node) {
1091a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
1092a57e16cfSRobert Jarzmik "%s(): cancelling txd %p[%x] (completed=%d)", __func__,
1093a57e16cfSRobert Jarzmik vd, vd->tx.cookie, is_desc_completed(vd));
1094a57e16cfSRobert Jarzmik }
1095a57e16cfSRobert Jarzmik
1096a57e16cfSRobert Jarzmik phy = chan->phy;
1097a57e16cfSRobert Jarzmik if (phy) {
1098a57e16cfSRobert Jarzmik phy_disable(chan->phy);
1099a57e16cfSRobert Jarzmik pxad_free_phy(chan);
1100a57e16cfSRobert Jarzmik chan->phy = NULL;
1101a57e16cfSRobert Jarzmik spin_lock(&pdev->phy_lock);
1102a57e16cfSRobert Jarzmik phy->vchan = NULL;
1103a57e16cfSRobert Jarzmik spin_unlock(&pdev->phy_lock);
1104a57e16cfSRobert Jarzmik }
1105a57e16cfSRobert Jarzmik spin_unlock_irqrestore(&chan->vc.lock, flags);
1106a57e16cfSRobert Jarzmik vchan_dma_desc_free_list(&chan->vc, &head);
1107a57e16cfSRobert Jarzmik
1108a57e16cfSRobert Jarzmik return 0;
1109a57e16cfSRobert Jarzmik }
1110a57e16cfSRobert Jarzmik
pxad_residue(struct pxad_chan * chan,dma_cookie_t cookie)1111a57e16cfSRobert Jarzmik static unsigned int pxad_residue(struct pxad_chan *chan,
1112a57e16cfSRobert Jarzmik dma_cookie_t cookie)
1113a57e16cfSRobert Jarzmik {
1114a57e16cfSRobert Jarzmik struct virt_dma_desc *vd = NULL;
1115a57e16cfSRobert Jarzmik struct pxad_desc_sw *sw_desc = NULL;
1116a57e16cfSRobert Jarzmik struct pxad_desc_hw *hw_desc = NULL;
1117a57e16cfSRobert Jarzmik u32 curr, start, len, end, residue = 0;
1118a57e16cfSRobert Jarzmik unsigned long flags;
1119a57e16cfSRobert Jarzmik bool passed = false;
1120a57e16cfSRobert Jarzmik int i;
1121a57e16cfSRobert Jarzmik
1122a57e16cfSRobert Jarzmik /*
1123a57e16cfSRobert Jarzmik * If the channel does not have a phy pointer anymore, it has already
1124a57e16cfSRobert Jarzmik * been completed. Therefore, its residue is 0.
1125a57e16cfSRobert Jarzmik */
1126a57e16cfSRobert Jarzmik if (!chan->phy)
1127a57e16cfSRobert Jarzmik return 0;
1128a57e16cfSRobert Jarzmik
1129a57e16cfSRobert Jarzmik spin_lock_irqsave(&chan->vc.lock, flags);
1130a57e16cfSRobert Jarzmik
1131a57e16cfSRobert Jarzmik vd = vchan_find_desc(&chan->vc, cookie);
1132a57e16cfSRobert Jarzmik if (!vd)
1133a57e16cfSRobert Jarzmik goto out;
1134a57e16cfSRobert Jarzmik
1135a57e16cfSRobert Jarzmik sw_desc = to_pxad_sw_desc(vd);
1136a57e16cfSRobert Jarzmik if (sw_desc->hw_desc[0]->dcmd & PXA_DCMD_INCSRCADDR)
1137a57e16cfSRobert Jarzmik curr = phy_readl_relaxed(chan->phy, DSADR);
1138a57e16cfSRobert Jarzmik else
1139a57e16cfSRobert Jarzmik curr = phy_readl_relaxed(chan->phy, DTADR);
1140a57e16cfSRobert Jarzmik
11417b09a1bbSRobert Jarzmik /*
11427b09a1bbSRobert Jarzmik * curr has to be actually read before checking descriptor
11437b09a1bbSRobert Jarzmik * completion, so that a curr inside a status updater
11447b09a1bbSRobert Jarzmik * descriptor implies the following test returns true, and
11457b09a1bbSRobert Jarzmik * preventing reordering of curr load and the test.
11467b09a1bbSRobert Jarzmik */
11477b09a1bbSRobert Jarzmik rmb();
11487b09a1bbSRobert Jarzmik if (is_desc_completed(vd))
11497b09a1bbSRobert Jarzmik goto out;
11507b09a1bbSRobert Jarzmik
1151a57e16cfSRobert Jarzmik for (i = 0; i < sw_desc->nb_desc - 1; i++) {
1152a57e16cfSRobert Jarzmik hw_desc = sw_desc->hw_desc[i];
1153a57e16cfSRobert Jarzmik if (sw_desc->hw_desc[0]->dcmd & PXA_DCMD_INCSRCADDR)
1154a57e16cfSRobert Jarzmik start = hw_desc->dsadr;
1155a57e16cfSRobert Jarzmik else
1156a57e16cfSRobert Jarzmik start = hw_desc->dtadr;
1157a57e16cfSRobert Jarzmik len = hw_desc->dcmd & PXA_DCMD_LENGTH;
1158a57e16cfSRobert Jarzmik end = start + len;
1159a57e16cfSRobert Jarzmik
1160a57e16cfSRobert Jarzmik /*
1161a57e16cfSRobert Jarzmik * 'passed' will be latched once we found the descriptor
1162a57e16cfSRobert Jarzmik * which lies inside the boundaries of the curr
1163a57e16cfSRobert Jarzmik * pointer. All descriptors that occur in the list
1164a57e16cfSRobert Jarzmik * _after_ we found that partially handled descriptor
1165a57e16cfSRobert Jarzmik * are still to be processed and are hence added to the
1166a57e16cfSRobert Jarzmik * residual bytes counter.
1167a57e16cfSRobert Jarzmik */
1168a57e16cfSRobert Jarzmik
1169a57e16cfSRobert Jarzmik if (passed) {
1170a57e16cfSRobert Jarzmik residue += len;
1171a57e16cfSRobert Jarzmik } else if (curr >= start && curr <= end) {
1172a57e16cfSRobert Jarzmik residue += end - curr;
1173a57e16cfSRobert Jarzmik passed = true;
1174a57e16cfSRobert Jarzmik }
1175a57e16cfSRobert Jarzmik }
1176a57e16cfSRobert Jarzmik if (!passed)
1177a57e16cfSRobert Jarzmik residue = sw_desc->len;
1178a57e16cfSRobert Jarzmik
1179a57e16cfSRobert Jarzmik out:
1180a57e16cfSRobert Jarzmik spin_unlock_irqrestore(&chan->vc.lock, flags);
1181a57e16cfSRobert Jarzmik dev_dbg(&chan->vc.chan.dev->device,
1182a57e16cfSRobert Jarzmik "%s(): txd %p[%x] sw_desc=%p: %d\n",
1183a57e16cfSRobert Jarzmik __func__, vd, cookie, sw_desc, residue);
1184a57e16cfSRobert Jarzmik return residue;
1185a57e16cfSRobert Jarzmik }
1186a57e16cfSRobert Jarzmik
pxad_tx_status(struct dma_chan * dchan,dma_cookie_t cookie,struct dma_tx_state * txstate)1187a57e16cfSRobert Jarzmik static enum dma_status pxad_tx_status(struct dma_chan *dchan,
1188a57e16cfSRobert Jarzmik dma_cookie_t cookie,
1189a57e16cfSRobert Jarzmik struct dma_tx_state *txstate)
1190a57e16cfSRobert Jarzmik {
1191a57e16cfSRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
1192a57e16cfSRobert Jarzmik enum dma_status ret;
1193a57e16cfSRobert Jarzmik
1194e093bf60SRobert Jarzmik if (cookie == chan->bus_error)
1195e093bf60SRobert Jarzmik return DMA_ERROR;
1196e093bf60SRobert Jarzmik
1197a57e16cfSRobert Jarzmik ret = dma_cookie_status(dchan, cookie, txstate);
1198a57e16cfSRobert Jarzmik if (likely(txstate && (ret != DMA_ERROR)))
1199a57e16cfSRobert Jarzmik dma_set_residue(txstate, pxad_residue(chan, cookie));
1200a57e16cfSRobert Jarzmik
1201a57e16cfSRobert Jarzmik return ret;
1202a57e16cfSRobert Jarzmik }
1203a57e16cfSRobert Jarzmik
pxad_synchronize(struct dma_chan * dchan)12047d604663SRobert Jarzmik static void pxad_synchronize(struct dma_chan *dchan)
12057d604663SRobert Jarzmik {
12067d604663SRobert Jarzmik struct pxad_chan *chan = to_pxad_chan(dchan);
12077d604663SRobert Jarzmik
12087d604663SRobert Jarzmik wait_event(chan->wq_state, !is_chan_running(chan));
12097d604663SRobert Jarzmik vchan_synchronize(&chan->vc);
12107d604663SRobert Jarzmik }
12117d604663SRobert Jarzmik
pxad_free_channels(struct dma_device * dmadev)1212a57e16cfSRobert Jarzmik static void pxad_free_channels(struct dma_device *dmadev)
1213a57e16cfSRobert Jarzmik {
1214a57e16cfSRobert Jarzmik struct pxad_chan *c, *cn;
1215a57e16cfSRobert Jarzmik
1216a57e16cfSRobert Jarzmik list_for_each_entry_safe(c, cn, &dmadev->channels,
1217a57e16cfSRobert Jarzmik vc.chan.device_node) {
1218a57e16cfSRobert Jarzmik list_del(&c->vc.chan.device_node);
1219a57e16cfSRobert Jarzmik tasklet_kill(&c->vc.task);
1220a57e16cfSRobert Jarzmik }
1221a57e16cfSRobert Jarzmik }
1222a57e16cfSRobert Jarzmik
pxad_remove(struct platform_device * op)1223a57e16cfSRobert Jarzmik static int pxad_remove(struct platform_device *op)
1224a57e16cfSRobert Jarzmik {
1225a57e16cfSRobert Jarzmik struct pxad_device *pdev = platform_get_drvdata(op);
1226a57e16cfSRobert Jarzmik
1227c01d1b51SRobert Jarzmik pxad_cleanup_debugfs(pdev);
1228a57e16cfSRobert Jarzmik pxad_free_channels(&pdev->slave);
1229a57e16cfSRobert Jarzmik return 0;
1230a57e16cfSRobert Jarzmik }
1231a57e16cfSRobert Jarzmik
pxad_init_phys(struct platform_device * op,struct pxad_device * pdev,unsigned int nb_phy_chans)1232a57e16cfSRobert Jarzmik static int pxad_init_phys(struct platform_device *op,
1233a57e16cfSRobert Jarzmik struct pxad_device *pdev,
1234a57e16cfSRobert Jarzmik unsigned int nb_phy_chans)
1235a57e16cfSRobert Jarzmik {
1236a57e16cfSRobert Jarzmik int irq0, irq, nr_irq = 0, i, ret;
1237a57e16cfSRobert Jarzmik struct pxad_phy *phy;
1238a57e16cfSRobert Jarzmik
1239a57e16cfSRobert Jarzmik irq0 = platform_get_irq(op, 0);
1240a57e16cfSRobert Jarzmik if (irq0 < 0)
1241a57e16cfSRobert Jarzmik return irq0;
1242a57e16cfSRobert Jarzmik
1243a57e16cfSRobert Jarzmik pdev->phys = devm_kcalloc(&op->dev, nb_phy_chans,
1244a57e16cfSRobert Jarzmik sizeof(pdev->phys[0]), GFP_KERNEL);
1245a57e16cfSRobert Jarzmik if (!pdev->phys)
1246a57e16cfSRobert Jarzmik return -ENOMEM;
1247a57e16cfSRobert Jarzmik
1248a57e16cfSRobert Jarzmik for (i = 0; i < nb_phy_chans; i++)
1249b3d726cbSDoug Brown if (platform_get_irq_optional(op, i) > 0)
1250a57e16cfSRobert Jarzmik nr_irq++;
1251a57e16cfSRobert Jarzmik
1252a57e16cfSRobert Jarzmik for (i = 0; i < nb_phy_chans; i++) {
1253a57e16cfSRobert Jarzmik phy = &pdev->phys[i];
1254a57e16cfSRobert Jarzmik phy->base = pdev->base;
1255a57e16cfSRobert Jarzmik phy->idx = i;
1256b3d726cbSDoug Brown irq = platform_get_irq_optional(op, i);
1257a57e16cfSRobert Jarzmik if ((nr_irq > 1) && (irq > 0))
1258a57e16cfSRobert Jarzmik ret = devm_request_irq(&op->dev, irq,
1259a57e16cfSRobert Jarzmik pxad_chan_handler,
1260a57e16cfSRobert Jarzmik IRQF_SHARED, "pxa-dma", phy);
1261a57e16cfSRobert Jarzmik if ((nr_irq == 1) && (i == 0))
1262a57e16cfSRobert Jarzmik ret = devm_request_irq(&op->dev, irq0,
1263a57e16cfSRobert Jarzmik pxad_int_handler,
1264a57e16cfSRobert Jarzmik IRQF_SHARED, "pxa-dma", pdev);
1265a57e16cfSRobert Jarzmik if (ret) {
1266a57e16cfSRobert Jarzmik dev_err(pdev->slave.dev,
1267a57e16cfSRobert Jarzmik "%s(): can't request irq %d:%d\n", __func__,
1268a57e16cfSRobert Jarzmik irq, ret);
1269a57e16cfSRobert Jarzmik return ret;
1270a57e16cfSRobert Jarzmik }
1271a57e16cfSRobert Jarzmik }
1272a57e16cfSRobert Jarzmik
1273a57e16cfSRobert Jarzmik return 0;
1274a57e16cfSRobert Jarzmik }
1275a57e16cfSRobert Jarzmik
12764e0def88SEric Engestrom static const struct of_device_id pxad_dt_ids[] = {
1277a57e16cfSRobert Jarzmik { .compatible = "marvell,pdma-1.0", },
1278a57e16cfSRobert Jarzmik {}
1279a57e16cfSRobert Jarzmik };
1280a57e16cfSRobert Jarzmik MODULE_DEVICE_TABLE(of, pxad_dt_ids);
1281a57e16cfSRobert Jarzmik
pxad_dma_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)1282a57e16cfSRobert Jarzmik static struct dma_chan *pxad_dma_xlate(struct of_phandle_args *dma_spec,
1283a57e16cfSRobert Jarzmik struct of_dma *ofdma)
1284a57e16cfSRobert Jarzmik {
1285a57e16cfSRobert Jarzmik struct pxad_device *d = ofdma->of_dma_data;
1286a57e16cfSRobert Jarzmik struct dma_chan *chan;
1287a57e16cfSRobert Jarzmik
1288a57e16cfSRobert Jarzmik chan = dma_get_any_slave_channel(&d->slave);
1289a57e16cfSRobert Jarzmik if (!chan)
1290a57e16cfSRobert Jarzmik return NULL;
1291a57e16cfSRobert Jarzmik
1292a57e16cfSRobert Jarzmik to_pxad_chan(chan)->drcmr = dma_spec->args[0];
1293a57e16cfSRobert Jarzmik to_pxad_chan(chan)->prio = dma_spec->args[1];
1294a57e16cfSRobert Jarzmik
1295a57e16cfSRobert Jarzmik return chan;
1296a57e16cfSRobert Jarzmik }
1297a57e16cfSRobert Jarzmik
pxad_init_dmadev(struct platform_device * op,struct pxad_device * pdev,unsigned int nr_phy_chans,unsigned int nr_requestors)1298a57e16cfSRobert Jarzmik static int pxad_init_dmadev(struct platform_device *op,
1299a57e16cfSRobert Jarzmik struct pxad_device *pdev,
13006bab1c6aSRobert Jarzmik unsigned int nr_phy_chans,
13016bab1c6aSRobert Jarzmik unsigned int nr_requestors)
1302a57e16cfSRobert Jarzmik {
1303a57e16cfSRobert Jarzmik int ret;
1304a57e16cfSRobert Jarzmik unsigned int i;
1305a57e16cfSRobert Jarzmik struct pxad_chan *c;
1306a57e16cfSRobert Jarzmik
1307a57e16cfSRobert Jarzmik pdev->nr_chans = nr_phy_chans;
13086bab1c6aSRobert Jarzmik pdev->nr_requestors = nr_requestors;
1309a57e16cfSRobert Jarzmik INIT_LIST_HEAD(&pdev->slave.channels);
1310a57e16cfSRobert Jarzmik pdev->slave.device_alloc_chan_resources = pxad_alloc_chan_resources;
1311a57e16cfSRobert Jarzmik pdev->slave.device_free_chan_resources = pxad_free_chan_resources;
1312a57e16cfSRobert Jarzmik pdev->slave.device_tx_status = pxad_tx_status;
1313a57e16cfSRobert Jarzmik pdev->slave.device_issue_pending = pxad_issue_pending;
1314a57e16cfSRobert Jarzmik pdev->slave.device_config = pxad_config;
13157d604663SRobert Jarzmik pdev->slave.device_synchronize = pxad_synchronize;
1316a57e16cfSRobert Jarzmik pdev->slave.device_terminate_all = pxad_terminate_all;
1317a57e16cfSRobert Jarzmik
1318a57e16cfSRobert Jarzmik if (op->dev.coherent_dma_mask)
1319a57e16cfSRobert Jarzmik dma_set_mask(&op->dev, op->dev.coherent_dma_mask);
1320a57e16cfSRobert Jarzmik else
1321a57e16cfSRobert Jarzmik dma_set_mask(&op->dev, DMA_BIT_MASK(32));
1322a57e16cfSRobert Jarzmik
1323a57e16cfSRobert Jarzmik ret = pxad_init_phys(op, pdev, nr_phy_chans);
1324a57e16cfSRobert Jarzmik if (ret)
1325a57e16cfSRobert Jarzmik return ret;
1326a57e16cfSRobert Jarzmik
1327a57e16cfSRobert Jarzmik for (i = 0; i < nr_phy_chans; i++) {
1328a57e16cfSRobert Jarzmik c = devm_kzalloc(&op->dev, sizeof(*c), GFP_KERNEL);
1329a57e16cfSRobert Jarzmik if (!c)
1330a57e16cfSRobert Jarzmik return -ENOMEM;
133188a0513cSRobert Jarzmik
133288a0513cSRobert Jarzmik c->drcmr = U32_MAX;
133388a0513cSRobert Jarzmik c->prio = PXAD_PRIO_LOWEST;
1334a57e16cfSRobert Jarzmik c->vc.desc_free = pxad_free_desc;
1335a57e16cfSRobert Jarzmik vchan_init(&c->vc, &pdev->slave);
13367d604663SRobert Jarzmik init_waitqueue_head(&c->wq_state);
1337a57e16cfSRobert Jarzmik }
1338a57e16cfSRobert Jarzmik
1339d72c5f98SHuang Shijie return dmaenginem_async_device_register(&pdev->slave);
1340a57e16cfSRobert Jarzmik }
1341a57e16cfSRobert Jarzmik
pxad_probe(struct platform_device * op)1342a57e16cfSRobert Jarzmik static int pxad_probe(struct platform_device *op)
1343a57e16cfSRobert Jarzmik {
1344a57e16cfSRobert Jarzmik struct pxad_device *pdev;
1345a57e16cfSRobert Jarzmik const struct of_device_id *of_id;
1346420c0117SRobert Jarzmik const struct dma_slave_map *slave_map = NULL;
1347a57e16cfSRobert Jarzmik struct mmp_dma_platdata *pdata = dev_get_platdata(&op->dev);
1348420c0117SRobert Jarzmik int ret, dma_channels = 0, nb_requestors = 0, slave_map_cnt = 0;
1349a57e16cfSRobert Jarzmik const enum dma_slave_buswidth widths =
1350a57e16cfSRobert Jarzmik DMA_SLAVE_BUSWIDTH_1_BYTE | DMA_SLAVE_BUSWIDTH_2_BYTES |
1351a57e16cfSRobert Jarzmik DMA_SLAVE_BUSWIDTH_4_BYTES;
1352a57e16cfSRobert Jarzmik
1353a57e16cfSRobert Jarzmik pdev = devm_kzalloc(&op->dev, sizeof(*pdev), GFP_KERNEL);
1354a57e16cfSRobert Jarzmik if (!pdev)
1355a57e16cfSRobert Jarzmik return -ENOMEM;
1356a57e16cfSRobert Jarzmik
1357a57e16cfSRobert Jarzmik spin_lock_init(&pdev->phy_lock);
1358a57e16cfSRobert Jarzmik
1359*4b23603aSTudor Ambarus pdev->base = devm_platform_ioremap_resource(op, 0);
1360a57e16cfSRobert Jarzmik if (IS_ERR(pdev->base))
1361a57e16cfSRobert Jarzmik return PTR_ERR(pdev->base);
1362a57e16cfSRobert Jarzmik
1363a57e16cfSRobert Jarzmik of_id = of_match_device(pxad_dt_ids, &op->dev);
13646bab1c6aSRobert Jarzmik if (of_id) {
1365d9cb0a4cSKrzysztof Kozlowski /* Parse new and deprecated dma-channels properties */
1366d9cb0a4cSKrzysztof Kozlowski if (of_property_read_u32(op->dev.of_node, "dma-channels",
1367d9cb0a4cSKrzysztof Kozlowski &dma_channels))
1368a57e16cfSRobert Jarzmik of_property_read_u32(op->dev.of_node, "#dma-channels",
1369a57e16cfSRobert Jarzmik &dma_channels);
1370d9cb0a4cSKrzysztof Kozlowski /* Parse new and deprecated dma-requests properties */
1371d9cb0a4cSKrzysztof Kozlowski ret = of_property_read_u32(op->dev.of_node, "dma-requests",
1372d9cb0a4cSKrzysztof Kozlowski &nb_requestors);
1373d9cb0a4cSKrzysztof Kozlowski if (ret)
13746bab1c6aSRobert Jarzmik ret = of_property_read_u32(op->dev.of_node, "#dma-requests",
13756bab1c6aSRobert Jarzmik &nb_requestors);
13766bab1c6aSRobert Jarzmik if (ret) {
13776bab1c6aSRobert Jarzmik dev_warn(pdev->slave.dev,
13786bab1c6aSRobert Jarzmik "#dma-requests set to default 32 as missing in OF: %d",
13796bab1c6aSRobert Jarzmik ret);
13806bab1c6aSRobert Jarzmik nb_requestors = 32;
1381a436ff1eSkbuild test robot }
13826bab1c6aSRobert Jarzmik } else if (pdata && pdata->dma_channels) {
1383a57e16cfSRobert Jarzmik dma_channels = pdata->dma_channels;
13846bab1c6aSRobert Jarzmik nb_requestors = pdata->nb_requestors;
1385420c0117SRobert Jarzmik slave_map = pdata->slave_map;
1386420c0117SRobert Jarzmik slave_map_cnt = pdata->slave_map_cnt;
13876bab1c6aSRobert Jarzmik } else {
1388a57e16cfSRobert Jarzmik dma_channels = 32; /* default 32 channel */
13896bab1c6aSRobert Jarzmik }
1390a57e16cfSRobert Jarzmik
1391a57e16cfSRobert Jarzmik dma_cap_set(DMA_SLAVE, pdev->slave.cap_mask);
1392a57e16cfSRobert Jarzmik dma_cap_set(DMA_MEMCPY, pdev->slave.cap_mask);
1393a57e16cfSRobert Jarzmik dma_cap_set(DMA_CYCLIC, pdev->slave.cap_mask);
1394a57e16cfSRobert Jarzmik dma_cap_set(DMA_PRIVATE, pdev->slave.cap_mask);
1395a57e16cfSRobert Jarzmik pdev->slave.device_prep_dma_memcpy = pxad_prep_memcpy;
1396a57e16cfSRobert Jarzmik pdev->slave.device_prep_slave_sg = pxad_prep_slave_sg;
1397a57e16cfSRobert Jarzmik pdev->slave.device_prep_dma_cyclic = pxad_prep_dma_cyclic;
1398420c0117SRobert Jarzmik pdev->slave.filter.map = slave_map;
1399420c0117SRobert Jarzmik pdev->slave.filter.mapcnt = slave_map_cnt;
1400420c0117SRobert Jarzmik pdev->slave.filter.fn = pxad_filter_fn;
1401a57e16cfSRobert Jarzmik
1402a57e16cfSRobert Jarzmik pdev->slave.copy_align = PDMA_ALIGNMENT;
1403a57e16cfSRobert Jarzmik pdev->slave.src_addr_widths = widths;
1404a57e16cfSRobert Jarzmik pdev->slave.dst_addr_widths = widths;
1405a57e16cfSRobert Jarzmik pdev->slave.directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
1406a57e16cfSRobert Jarzmik pdev->slave.residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
1407d3651b8eSRobert Jarzmik pdev->slave.descriptor_reuse = true;
1408a57e16cfSRobert Jarzmik
1409a57e16cfSRobert Jarzmik pdev->slave.dev = &op->dev;
14106bab1c6aSRobert Jarzmik ret = pxad_init_dmadev(op, pdev, dma_channels, nb_requestors);
1411a57e16cfSRobert Jarzmik if (ret) {
1412a57e16cfSRobert Jarzmik dev_err(pdev->slave.dev, "unable to register\n");
1413a57e16cfSRobert Jarzmik return ret;
1414a57e16cfSRobert Jarzmik }
1415a57e16cfSRobert Jarzmik
1416a57e16cfSRobert Jarzmik if (op->dev.of_node) {
1417a57e16cfSRobert Jarzmik /* Device-tree DMA controller registration */
1418a57e16cfSRobert Jarzmik ret = of_dma_controller_register(op->dev.of_node,
1419a57e16cfSRobert Jarzmik pxad_dma_xlate, pdev);
1420a57e16cfSRobert Jarzmik if (ret < 0) {
1421a57e16cfSRobert Jarzmik dev_err(pdev->slave.dev,
1422a57e16cfSRobert Jarzmik "of_dma_controller_register failed\n");
1423a57e16cfSRobert Jarzmik return ret;
1424a57e16cfSRobert Jarzmik }
1425a57e16cfSRobert Jarzmik }
1426a57e16cfSRobert Jarzmik
1427a57e16cfSRobert Jarzmik platform_set_drvdata(op, pdev);
1428c01d1b51SRobert Jarzmik pxad_init_debugfs(pdev);
14296bab1c6aSRobert Jarzmik dev_info(pdev->slave.dev, "initialized %d channels on %d requestors\n",
14306bab1c6aSRobert Jarzmik dma_channels, nb_requestors);
1431a57e16cfSRobert Jarzmik return 0;
1432a57e16cfSRobert Jarzmik }
1433a57e16cfSRobert Jarzmik
1434a57e16cfSRobert Jarzmik static const struct platform_device_id pxad_id_table[] = {
1435a57e16cfSRobert Jarzmik { "pxa-dma", },
1436a57e16cfSRobert Jarzmik { },
1437a57e16cfSRobert Jarzmik };
1438a57e16cfSRobert Jarzmik
1439a57e16cfSRobert Jarzmik static struct platform_driver pxad_driver = {
1440a57e16cfSRobert Jarzmik .driver = {
1441a57e16cfSRobert Jarzmik .name = "pxa-dma",
1442a57e16cfSRobert Jarzmik .of_match_table = pxad_dt_ids,
1443a57e16cfSRobert Jarzmik },
1444a57e16cfSRobert Jarzmik .id_table = pxad_id_table,
1445a57e16cfSRobert Jarzmik .probe = pxad_probe,
1446a57e16cfSRobert Jarzmik .remove = pxad_remove,
1447a57e16cfSRobert Jarzmik };
1448a57e16cfSRobert Jarzmik
pxad_filter_fn(struct dma_chan * chan,void * param)1449c2a70a31SRobert Jarzmik static bool pxad_filter_fn(struct dma_chan *chan, void *param)
1450a57e16cfSRobert Jarzmik {
1451a57e16cfSRobert Jarzmik struct pxad_chan *c = to_pxad_chan(chan);
1452a57e16cfSRobert Jarzmik struct pxad_param *p = param;
1453a57e16cfSRobert Jarzmik
1454a57e16cfSRobert Jarzmik if (chan->device->dev->driver != &pxad_driver.driver)
1455a57e16cfSRobert Jarzmik return false;
1456a57e16cfSRobert Jarzmik
1457a57e16cfSRobert Jarzmik c->drcmr = p->drcmr;
1458a57e16cfSRobert Jarzmik c->prio = p->prio;
1459a57e16cfSRobert Jarzmik
1460a57e16cfSRobert Jarzmik return true;
1461a57e16cfSRobert Jarzmik }
1462a57e16cfSRobert Jarzmik
1463a57e16cfSRobert Jarzmik module_platform_driver(pxad_driver);
1464a57e16cfSRobert Jarzmik
1465a57e16cfSRobert Jarzmik MODULE_DESCRIPTION("Marvell PXA Peripheral DMA Driver");
1466a57e16cfSRobert Jarzmik MODULE_AUTHOR("Robert Jarzmik <robert.jarzmik@free.fr>");
1467a57e16cfSRobert Jarzmik MODULE_LICENSE("GPL v2");
1468