xref: /openbmc/linux/drivers/dma/mv_xor.c (revision d38a8c622a1b382336c3e152c6caf4e11d1f1b2a)
1ff7b0479SSaeed Bishara /*
2ff7b0479SSaeed Bishara  * offload engine driver for the Marvell XOR engine
3ff7b0479SSaeed Bishara  * Copyright (C) 2007, 2008, Marvell International Ltd.
4ff7b0479SSaeed Bishara  *
5ff7b0479SSaeed Bishara  * This program is free software; you can redistribute it and/or modify it
6ff7b0479SSaeed Bishara  * under the terms and conditions of the GNU General Public License,
7ff7b0479SSaeed Bishara  * version 2, as published by the Free Software Foundation.
8ff7b0479SSaeed Bishara  *
9ff7b0479SSaeed Bishara  * This program is distributed in the hope it will be useful, but WITHOUT
10ff7b0479SSaeed Bishara  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11ff7b0479SSaeed Bishara  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12ff7b0479SSaeed Bishara  * more details.
13ff7b0479SSaeed Bishara  *
14ff7b0479SSaeed Bishara  * You should have received a copy of the GNU General Public License along with
15ff7b0479SSaeed Bishara  * this program; if not, write to the Free Software Foundation, Inc.,
16ff7b0479SSaeed Bishara  * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17ff7b0479SSaeed Bishara  */
18ff7b0479SSaeed Bishara 
19ff7b0479SSaeed Bishara #include <linux/init.h>
20ff7b0479SSaeed Bishara #include <linux/module.h>
215a0e3ad6STejun Heo #include <linux/slab.h>
22ff7b0479SSaeed Bishara #include <linux/delay.h>
23ff7b0479SSaeed Bishara #include <linux/dma-mapping.h>
24ff7b0479SSaeed Bishara #include <linux/spinlock.h>
25ff7b0479SSaeed Bishara #include <linux/interrupt.h>
26ff7b0479SSaeed Bishara #include <linux/platform_device.h>
27ff7b0479SSaeed Bishara #include <linux/memory.h>
28c510182bSAndrew Lunn #include <linux/clk.h>
29f7d12ef5SThomas Petazzoni #include <linux/of.h>
30f7d12ef5SThomas Petazzoni #include <linux/of_irq.h>
31f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h>
32c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h>
33d2ebfb33SRussell King - ARM Linux 
34d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
35ff7b0479SSaeed Bishara #include "mv_xor.h"
36ff7b0479SSaeed Bishara 
37ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan);
38ff7b0479SSaeed Bishara 
39ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan)		\
4098817b99SThomas Petazzoni 	container_of(chan, struct mv_xor_chan, dmachan)
41ff7b0479SSaeed Bishara 
42ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx)		\
43ff7b0479SSaeed Bishara 	container_of(tx, struct mv_xor_desc_slot, async_tx)
44ff7b0479SSaeed Bishara 
45c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan)           \
461ef48a26SThomas Petazzoni 	((chan)->dmadev.dev)
47c98c1781SThomas Petazzoni 
48ff7b0479SSaeed Bishara static void mv_desc_init(struct mv_xor_desc_slot *desc, unsigned long flags)
49ff7b0479SSaeed Bishara {
50ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
51ff7b0479SSaeed Bishara 
52ff7b0479SSaeed Bishara 	hw_desc->status = (1 << 31);
53ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
54ff7b0479SSaeed Bishara 	hw_desc->desc_command = (1 << 31);
55ff7b0479SSaeed Bishara }
56ff7b0479SSaeed Bishara 
57ff7b0479SSaeed Bishara static u32 mv_desc_get_dest_addr(struct mv_xor_desc_slot *desc)
58ff7b0479SSaeed Bishara {
59ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
60ff7b0479SSaeed Bishara 	return hw_desc->phy_dest_addr;
61ff7b0479SSaeed Bishara }
62ff7b0479SSaeed Bishara 
63ff7b0479SSaeed Bishara static u32 mv_desc_get_src_addr(struct mv_xor_desc_slot *desc,
64ff7b0479SSaeed Bishara 				int src_idx)
65ff7b0479SSaeed Bishara {
66ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
67e03bc654SThomas Petazzoni 	return hw_desc->phy_src_addr[mv_phy_src_idx(src_idx)];
68ff7b0479SSaeed Bishara }
69ff7b0479SSaeed Bishara 
70ff7b0479SSaeed Bishara 
71ff7b0479SSaeed Bishara static void mv_desc_set_byte_count(struct mv_xor_desc_slot *desc,
72ff7b0479SSaeed Bishara 				   u32 byte_count)
73ff7b0479SSaeed Bishara {
74ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
75ff7b0479SSaeed Bishara 	hw_desc->byte_count = byte_count;
76ff7b0479SSaeed Bishara }
77ff7b0479SSaeed Bishara 
78ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
79ff7b0479SSaeed Bishara 				  u32 next_desc_addr)
80ff7b0479SSaeed Bishara {
81ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
82ff7b0479SSaeed Bishara 	BUG_ON(hw_desc->phy_next_desc);
83ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = next_desc_addr;
84ff7b0479SSaeed Bishara }
85ff7b0479SSaeed Bishara 
86ff7b0479SSaeed Bishara static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc)
87ff7b0479SSaeed Bishara {
88ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
89ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
90ff7b0479SSaeed Bishara }
91ff7b0479SSaeed Bishara 
92ff7b0479SSaeed Bishara static void mv_desc_set_dest_addr(struct mv_xor_desc_slot *desc,
93ff7b0479SSaeed Bishara 				  dma_addr_t addr)
94ff7b0479SSaeed Bishara {
95ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
96ff7b0479SSaeed Bishara 	hw_desc->phy_dest_addr = addr;
97ff7b0479SSaeed Bishara }
98ff7b0479SSaeed Bishara 
99ff7b0479SSaeed Bishara static int mv_chan_memset_slot_count(size_t len)
100ff7b0479SSaeed Bishara {
101ff7b0479SSaeed Bishara 	return 1;
102ff7b0479SSaeed Bishara }
103ff7b0479SSaeed Bishara 
104ff7b0479SSaeed Bishara #define mv_chan_memcpy_slot_count(c) mv_chan_memset_slot_count(c)
105ff7b0479SSaeed Bishara 
106ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
107ff7b0479SSaeed Bishara 				 int index, dma_addr_t addr)
108ff7b0479SSaeed Bishara {
109ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
110e03bc654SThomas Petazzoni 	hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr;
111ff7b0479SSaeed Bishara 	if (desc->type == DMA_XOR)
112ff7b0479SSaeed Bishara 		hw_desc->desc_command |= (1 << index);
113ff7b0479SSaeed Bishara }
114ff7b0479SSaeed Bishara 
115ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
116ff7b0479SSaeed Bishara {
1175733c38aSThomas Petazzoni 	return readl_relaxed(XOR_CURR_DESC(chan));
118ff7b0479SSaeed Bishara }
119ff7b0479SSaeed Bishara 
120ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
121ff7b0479SSaeed Bishara 					u32 next_desc_addr)
122ff7b0479SSaeed Bishara {
1235733c38aSThomas Petazzoni 	writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan));
124ff7b0479SSaeed Bishara }
125ff7b0479SSaeed Bishara 
126ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
127ff7b0479SSaeed Bishara {
1285733c38aSThomas Petazzoni 	u32 val = readl_relaxed(XOR_INTR_MASK(chan));
129ff7b0479SSaeed Bishara 	val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
1305733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_MASK(chan));
131ff7b0479SSaeed Bishara }
132ff7b0479SSaeed Bishara 
133ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
134ff7b0479SSaeed Bishara {
1355733c38aSThomas Petazzoni 	u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan));
136ff7b0479SSaeed Bishara 	intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
137ff7b0479SSaeed Bishara 	return intr_cause;
138ff7b0479SSaeed Bishara }
139ff7b0479SSaeed Bishara 
140ff7b0479SSaeed Bishara static int mv_is_err_intr(u32 intr_cause)
141ff7b0479SSaeed Bishara {
142ff7b0479SSaeed Bishara 	if (intr_cause & ((1<<4)|(1<<5)|(1<<6)|(1<<7)|(1<<8)|(1<<9)))
143ff7b0479SSaeed Bishara 		return 1;
144ff7b0479SSaeed Bishara 
145ff7b0479SSaeed Bishara 	return 0;
146ff7b0479SSaeed Bishara }
147ff7b0479SSaeed Bishara 
148ff7b0479SSaeed Bishara static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan)
149ff7b0479SSaeed Bishara {
15086363682SSimon Guinot 	u32 val = ~(1 << (chan->idx * 16));
151c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val);
1525733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
153ff7b0479SSaeed Bishara }
154ff7b0479SSaeed Bishara 
155ff7b0479SSaeed Bishara static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan)
156ff7b0479SSaeed Bishara {
157ff7b0479SSaeed Bishara 	u32 val = 0xFFFF0000 >> (chan->idx * 16);
1585733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
159ff7b0479SSaeed Bishara }
160ff7b0479SSaeed Bishara 
161ff7b0479SSaeed Bishara static int mv_can_chain(struct mv_xor_desc_slot *desc)
162ff7b0479SSaeed Bishara {
163ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *chain_old_tail = list_entry(
164ff7b0479SSaeed Bishara 		desc->chain_node.prev, struct mv_xor_desc_slot, chain_node);
165ff7b0479SSaeed Bishara 
166ff7b0479SSaeed Bishara 	if (chain_old_tail->type != desc->type)
167ff7b0479SSaeed Bishara 		return 0;
168ff7b0479SSaeed Bishara 
169ff7b0479SSaeed Bishara 	return 1;
170ff7b0479SSaeed Bishara }
171ff7b0479SSaeed Bishara 
172ff7b0479SSaeed Bishara static void mv_set_mode(struct mv_xor_chan *chan,
173ff7b0479SSaeed Bishara 			       enum dma_transaction_type type)
174ff7b0479SSaeed Bishara {
175ff7b0479SSaeed Bishara 	u32 op_mode;
1765733c38aSThomas Petazzoni 	u32 config = readl_relaxed(XOR_CONFIG(chan));
177ff7b0479SSaeed Bishara 
178ff7b0479SSaeed Bishara 	switch (type) {
179ff7b0479SSaeed Bishara 	case DMA_XOR:
180ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_XOR;
181ff7b0479SSaeed Bishara 		break;
182ff7b0479SSaeed Bishara 	case DMA_MEMCPY:
183ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_MEMCPY;
184ff7b0479SSaeed Bishara 		break;
185ff7b0479SSaeed Bishara 	default:
186c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(chan),
1871ba151cdSJoe Perches 			"error: unsupported operation %d\n",
188ff7b0479SSaeed Bishara 			type);
189ff7b0479SSaeed Bishara 		BUG();
190ff7b0479SSaeed Bishara 		return;
191ff7b0479SSaeed Bishara 	}
192ff7b0479SSaeed Bishara 
193ff7b0479SSaeed Bishara 	config &= ~0x7;
194ff7b0479SSaeed Bishara 	config |= op_mode;
195e03bc654SThomas Petazzoni 
196e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN)
197e03bc654SThomas Petazzoni 	config |= XOR_DESCRIPTOR_SWAP;
198e03bc654SThomas Petazzoni #else
199e03bc654SThomas Petazzoni 	config &= ~XOR_DESCRIPTOR_SWAP;
200e03bc654SThomas Petazzoni #endif
201e03bc654SThomas Petazzoni 
2025733c38aSThomas Petazzoni 	writel_relaxed(config, XOR_CONFIG(chan));
203ff7b0479SSaeed Bishara 	chan->current_type = type;
204ff7b0479SSaeed Bishara }
205ff7b0479SSaeed Bishara 
206ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan)
207ff7b0479SSaeed Bishara {
208ff7b0479SSaeed Bishara 	u32 activation;
209ff7b0479SSaeed Bishara 
210c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), " activate chan.\n");
2115733c38aSThomas Petazzoni 	activation = readl_relaxed(XOR_ACTIVATION(chan));
212ff7b0479SSaeed Bishara 	activation |= 0x1;
2135733c38aSThomas Petazzoni 	writel_relaxed(activation, XOR_ACTIVATION(chan));
214ff7b0479SSaeed Bishara }
215ff7b0479SSaeed Bishara 
216ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan)
217ff7b0479SSaeed Bishara {
2185733c38aSThomas Petazzoni 	u32 state = readl_relaxed(XOR_ACTIVATION(chan));
219ff7b0479SSaeed Bishara 
220ff7b0479SSaeed Bishara 	state = (state >> 4) & 0x3;
221ff7b0479SSaeed Bishara 
222ff7b0479SSaeed Bishara 	return (state == 1) ? 1 : 0;
223ff7b0479SSaeed Bishara }
224ff7b0479SSaeed Bishara 
225ff7b0479SSaeed Bishara static int mv_chan_xor_slot_count(size_t len, int src_cnt)
226ff7b0479SSaeed Bishara {
227ff7b0479SSaeed Bishara 	return 1;
228ff7b0479SSaeed Bishara }
229ff7b0479SSaeed Bishara 
230ff7b0479SSaeed Bishara /**
231ff7b0479SSaeed Bishara  * mv_xor_free_slots - flags descriptor slots for reuse
232ff7b0479SSaeed Bishara  * @slot: Slot to free
233ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
234ff7b0479SSaeed Bishara  */
235ff7b0479SSaeed Bishara static void mv_xor_free_slots(struct mv_xor_chan *mv_chan,
236ff7b0479SSaeed Bishara 			      struct mv_xor_desc_slot *slot)
237ff7b0479SSaeed Bishara {
238c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n",
239ff7b0479SSaeed Bishara 		__func__, __LINE__, slot);
240ff7b0479SSaeed Bishara 
241ff7b0479SSaeed Bishara 	slot->slots_per_op = 0;
242ff7b0479SSaeed Bishara 
243ff7b0479SSaeed Bishara }
244ff7b0479SSaeed Bishara 
245ff7b0479SSaeed Bishara /*
246ff7b0479SSaeed Bishara  * mv_xor_start_new_chain - program the engine to operate on new chain headed by
247ff7b0479SSaeed Bishara  * sw_desc
248ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
249ff7b0479SSaeed Bishara  */
250ff7b0479SSaeed Bishara static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan,
251ff7b0479SSaeed Bishara 				   struct mv_xor_desc_slot *sw_desc)
252ff7b0479SSaeed Bishara {
253c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n",
254ff7b0479SSaeed Bishara 		__func__, __LINE__, sw_desc);
255ff7b0479SSaeed Bishara 	if (sw_desc->type != mv_chan->current_type)
256ff7b0479SSaeed Bishara 		mv_set_mode(mv_chan, sw_desc->type);
257ff7b0479SSaeed Bishara 
258ff7b0479SSaeed Bishara 	/* set the hardware chain */
259ff7b0479SSaeed Bishara 	mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);
26048a9db46SBartlomiej Zolnierkiewicz 
261ff7b0479SSaeed Bishara 	mv_chan->pending += sw_desc->slot_cnt;
26298817b99SThomas Petazzoni 	mv_xor_issue_pending(&mv_chan->dmachan);
263ff7b0479SSaeed Bishara }
264ff7b0479SSaeed Bishara 
265ff7b0479SSaeed Bishara static dma_cookie_t
266ff7b0479SSaeed Bishara mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
267ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan, dma_cookie_t cookie)
268ff7b0479SSaeed Bishara {
269ff7b0479SSaeed Bishara 	BUG_ON(desc->async_tx.cookie < 0);
270ff7b0479SSaeed Bishara 
271ff7b0479SSaeed Bishara 	if (desc->async_tx.cookie > 0) {
272ff7b0479SSaeed Bishara 		cookie = desc->async_tx.cookie;
273ff7b0479SSaeed Bishara 
274ff7b0479SSaeed Bishara 		/* call the callback (must not sleep or submit new
275ff7b0479SSaeed Bishara 		 * operations to this channel)
276ff7b0479SSaeed Bishara 		 */
277ff7b0479SSaeed Bishara 		if (desc->async_tx.callback)
278ff7b0479SSaeed Bishara 			desc->async_tx.callback(
279ff7b0479SSaeed Bishara 				desc->async_tx.callback_param);
280ff7b0479SSaeed Bishara 
281*d38a8c62SDan Williams 		dma_descriptor_unmap(&desc->async_tx);
282ff7b0479SSaeed Bishara 		/* unmap dma addresses
283ff7b0479SSaeed Bishara 		 * (unmap_single vs unmap_page?)
284ff7b0479SSaeed Bishara 		 */
285ff7b0479SSaeed Bishara 		if (desc->group_head && desc->unmap_len) {
286ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot *unmap = desc->group_head;
287ecde6cd4SThomas Petazzoni 			struct device *dev = mv_chan_to_devp(mv_chan);
288ff7b0479SSaeed Bishara 			u32 len = unmap->unmap_len;
289e1d181efSDan Williams 			enum dma_ctrl_flags flags = desc->async_tx.flags;
290e1d181efSDan Williams 			u32 src_cnt;
291e1d181efSDan Williams 			dma_addr_t addr;
292a06d568fSDan Williams 			dma_addr_t dest;
293ff7b0479SSaeed Bishara 
294a06d568fSDan Williams 			src_cnt = unmap->unmap_src_cnt;
295a06d568fSDan Williams 			dest = mv_desc_get_dest_addr(unmap);
296e1d181efSDan Williams 			if (!(flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
297a06d568fSDan Williams 				enum dma_data_direction dir;
298a06d568fSDan Williams 
299a06d568fSDan Williams 				if (src_cnt > 1) /* is xor ? */
300a06d568fSDan Williams 					dir = DMA_BIDIRECTIONAL;
301a06d568fSDan Williams 				else
302a06d568fSDan Williams 					dir = DMA_FROM_DEVICE;
303a06d568fSDan Williams 				dma_unmap_page(dev, dest, len, dir);
304e1d181efSDan Williams 			}
305e1d181efSDan Williams 
306e1d181efSDan Williams 			if (!(flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
307ff7b0479SSaeed Bishara 				while (src_cnt--) {
308e1d181efSDan Williams 					addr = mv_desc_get_src_addr(unmap,
309e1d181efSDan Williams 								    src_cnt);
310a06d568fSDan Williams 					if (addr == dest)
311a06d568fSDan Williams 						continue;
312e1d181efSDan Williams 					dma_unmap_page(dev, addr, len,
313e1d181efSDan Williams 						       DMA_TO_DEVICE);
314e1d181efSDan Williams 				}
315ff7b0479SSaeed Bishara 			}
316ff7b0479SSaeed Bishara 			desc->group_head = NULL;
317ff7b0479SSaeed Bishara 		}
318ff7b0479SSaeed Bishara 	}
319ff7b0479SSaeed Bishara 
320ff7b0479SSaeed Bishara 	/* run dependent operations */
32107f2211eSDan Williams 	dma_run_dependencies(&desc->async_tx);
322ff7b0479SSaeed Bishara 
323ff7b0479SSaeed Bishara 	return cookie;
324ff7b0479SSaeed Bishara }
325ff7b0479SSaeed Bishara 
326ff7b0479SSaeed Bishara static int
327ff7b0479SSaeed Bishara mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan)
328ff7b0479SSaeed Bishara {
329ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
330ff7b0479SSaeed Bishara 
331c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
332ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
333ff7b0479SSaeed Bishara 				 completed_node) {
334ff7b0479SSaeed Bishara 
335ff7b0479SSaeed Bishara 		if (async_tx_test_ack(&iter->async_tx)) {
336ff7b0479SSaeed Bishara 			list_del(&iter->completed_node);
337ff7b0479SSaeed Bishara 			mv_xor_free_slots(mv_chan, iter);
338ff7b0479SSaeed Bishara 		}
339ff7b0479SSaeed Bishara 	}
340ff7b0479SSaeed Bishara 	return 0;
341ff7b0479SSaeed Bishara }
342ff7b0479SSaeed Bishara 
343ff7b0479SSaeed Bishara static int
344ff7b0479SSaeed Bishara mv_xor_clean_slot(struct mv_xor_desc_slot *desc,
345ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan)
346ff7b0479SSaeed Bishara {
347c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n",
348ff7b0479SSaeed Bishara 		__func__, __LINE__, desc, desc->async_tx.flags);
349ff7b0479SSaeed Bishara 	list_del(&desc->chain_node);
350ff7b0479SSaeed Bishara 	/* the client is allowed to attach dependent operations
351ff7b0479SSaeed Bishara 	 * until 'ack' is set
352ff7b0479SSaeed Bishara 	 */
353ff7b0479SSaeed Bishara 	if (!async_tx_test_ack(&desc->async_tx)) {
354ff7b0479SSaeed Bishara 		/* move this slot to the completed_slots */
355ff7b0479SSaeed Bishara 		list_add_tail(&desc->completed_node, &mv_chan->completed_slots);
356ff7b0479SSaeed Bishara 		return 0;
357ff7b0479SSaeed Bishara 	}
358ff7b0479SSaeed Bishara 
359ff7b0479SSaeed Bishara 	mv_xor_free_slots(mv_chan, desc);
360ff7b0479SSaeed Bishara 	return 0;
361ff7b0479SSaeed Bishara }
362ff7b0479SSaeed Bishara 
363ff7b0479SSaeed Bishara static void __mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
364ff7b0479SSaeed Bishara {
365ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
366ff7b0479SSaeed Bishara 	dma_cookie_t cookie = 0;
367ff7b0479SSaeed Bishara 	int busy = mv_chan_is_busy(mv_chan);
368ff7b0479SSaeed Bishara 	u32 current_desc = mv_chan_get_current_desc(mv_chan);
369ff7b0479SSaeed Bishara 	int seen_current = 0;
370ff7b0479SSaeed Bishara 
371c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
372c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc);
373ff7b0479SSaeed Bishara 	mv_xor_clean_completed_slots(mv_chan);
374ff7b0479SSaeed Bishara 
375ff7b0479SSaeed Bishara 	/* free completed slots from the chain starting with
376ff7b0479SSaeed Bishara 	 * the oldest descriptor
377ff7b0479SSaeed Bishara 	 */
378ff7b0479SSaeed Bishara 
379ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
380ff7b0479SSaeed Bishara 					chain_node) {
381ff7b0479SSaeed Bishara 		prefetch(_iter);
382ff7b0479SSaeed Bishara 		prefetch(&_iter->async_tx);
383ff7b0479SSaeed Bishara 
384ff7b0479SSaeed Bishara 		/* do not advance past the current descriptor loaded into the
385ff7b0479SSaeed Bishara 		 * hardware channel, subsequent descriptors are either in
386ff7b0479SSaeed Bishara 		 * process or have not been submitted
387ff7b0479SSaeed Bishara 		 */
388ff7b0479SSaeed Bishara 		if (seen_current)
389ff7b0479SSaeed Bishara 			break;
390ff7b0479SSaeed Bishara 
391ff7b0479SSaeed Bishara 		/* stop the search if we reach the current descriptor and the
392ff7b0479SSaeed Bishara 		 * channel is busy
393ff7b0479SSaeed Bishara 		 */
394ff7b0479SSaeed Bishara 		if (iter->async_tx.phys == current_desc) {
395ff7b0479SSaeed Bishara 			seen_current = 1;
396ff7b0479SSaeed Bishara 			if (busy)
397ff7b0479SSaeed Bishara 				break;
398ff7b0479SSaeed Bishara 		}
399ff7b0479SSaeed Bishara 
400ff7b0479SSaeed Bishara 		cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie);
401ff7b0479SSaeed Bishara 
402ff7b0479SSaeed Bishara 		if (mv_xor_clean_slot(iter, mv_chan))
403ff7b0479SSaeed Bishara 			break;
404ff7b0479SSaeed Bishara 	}
405ff7b0479SSaeed Bishara 
406ff7b0479SSaeed Bishara 	if ((busy == 0) && !list_empty(&mv_chan->chain)) {
407ff7b0479SSaeed Bishara 		struct mv_xor_desc_slot *chain_head;
408ff7b0479SSaeed Bishara 		chain_head = list_entry(mv_chan->chain.next,
409ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
410ff7b0479SSaeed Bishara 					chain_node);
411ff7b0479SSaeed Bishara 
412ff7b0479SSaeed Bishara 		mv_xor_start_new_chain(mv_chan, chain_head);
413ff7b0479SSaeed Bishara 	}
414ff7b0479SSaeed Bishara 
415ff7b0479SSaeed Bishara 	if (cookie > 0)
41698817b99SThomas Petazzoni 		mv_chan->dmachan.completed_cookie = cookie;
417ff7b0479SSaeed Bishara }
418ff7b0479SSaeed Bishara 
419ff7b0479SSaeed Bishara static void
420ff7b0479SSaeed Bishara mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
421ff7b0479SSaeed Bishara {
422ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
423ff7b0479SSaeed Bishara 	__mv_xor_slot_cleanup(mv_chan);
424ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
425ff7b0479SSaeed Bishara }
426ff7b0479SSaeed Bishara 
427ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data)
428ff7b0479SSaeed Bishara {
429ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
4308333f65eSSaeed Bishara 	mv_xor_slot_cleanup(chan);
431ff7b0479SSaeed Bishara }
432ff7b0479SSaeed Bishara 
433ff7b0479SSaeed Bishara static struct mv_xor_desc_slot *
434ff7b0479SSaeed Bishara mv_xor_alloc_slots(struct mv_xor_chan *mv_chan, int num_slots,
435ff7b0479SSaeed Bishara 		    int slots_per_op)
436ff7b0479SSaeed Bishara {
437ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter, *alloc_start = NULL;
438ff7b0479SSaeed Bishara 	LIST_HEAD(chain);
439ff7b0479SSaeed Bishara 	int slots_found, retry = 0;
440ff7b0479SSaeed Bishara 
441ff7b0479SSaeed Bishara 	/* start search from the last allocated descrtiptor
442ff7b0479SSaeed Bishara 	 * if a contiguous allocation can not be found start searching
443ff7b0479SSaeed Bishara 	 * from the beginning of the list
444ff7b0479SSaeed Bishara 	 */
445ff7b0479SSaeed Bishara retry:
446ff7b0479SSaeed Bishara 	slots_found = 0;
447ff7b0479SSaeed Bishara 	if (retry == 0)
448ff7b0479SSaeed Bishara 		iter = mv_chan->last_used;
449ff7b0479SSaeed Bishara 	else
450ff7b0479SSaeed Bishara 		iter = list_entry(&mv_chan->all_slots,
451ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot,
452ff7b0479SSaeed Bishara 			slot_node);
453ff7b0479SSaeed Bishara 
454ff7b0479SSaeed Bishara 	list_for_each_entry_safe_continue(
455ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
456ff7b0479SSaeed Bishara 		prefetch(_iter);
457ff7b0479SSaeed Bishara 		prefetch(&_iter->async_tx);
458ff7b0479SSaeed Bishara 		if (iter->slots_per_op) {
459ff7b0479SSaeed Bishara 			/* give up after finding the first busy slot
460ff7b0479SSaeed Bishara 			 * on the second pass through the list
461ff7b0479SSaeed Bishara 			 */
462ff7b0479SSaeed Bishara 			if (retry)
463ff7b0479SSaeed Bishara 				break;
464ff7b0479SSaeed Bishara 
465ff7b0479SSaeed Bishara 			slots_found = 0;
466ff7b0479SSaeed Bishara 			continue;
467ff7b0479SSaeed Bishara 		}
468ff7b0479SSaeed Bishara 
469ff7b0479SSaeed Bishara 		/* start the allocation if the slot is correctly aligned */
470ff7b0479SSaeed Bishara 		if (!slots_found++)
471ff7b0479SSaeed Bishara 			alloc_start = iter;
472ff7b0479SSaeed Bishara 
473ff7b0479SSaeed Bishara 		if (slots_found == num_slots) {
474ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot *alloc_tail = NULL;
475ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot *last_used = NULL;
476ff7b0479SSaeed Bishara 			iter = alloc_start;
477ff7b0479SSaeed Bishara 			while (num_slots) {
478ff7b0479SSaeed Bishara 				int i;
479ff7b0479SSaeed Bishara 
480ff7b0479SSaeed Bishara 				/* pre-ack all but the last descriptor */
481ff7b0479SSaeed Bishara 				async_tx_ack(&iter->async_tx);
482ff7b0479SSaeed Bishara 
483ff7b0479SSaeed Bishara 				list_add_tail(&iter->chain_node, &chain);
484ff7b0479SSaeed Bishara 				alloc_tail = iter;
485ff7b0479SSaeed Bishara 				iter->async_tx.cookie = 0;
486ff7b0479SSaeed Bishara 				iter->slot_cnt = num_slots;
487ff7b0479SSaeed Bishara 				iter->xor_check_result = NULL;
488ff7b0479SSaeed Bishara 				for (i = 0; i < slots_per_op; i++) {
489ff7b0479SSaeed Bishara 					iter->slots_per_op = slots_per_op - i;
490ff7b0479SSaeed Bishara 					last_used = iter;
491ff7b0479SSaeed Bishara 					iter = list_entry(iter->slot_node.next,
492ff7b0479SSaeed Bishara 						struct mv_xor_desc_slot,
493ff7b0479SSaeed Bishara 						slot_node);
494ff7b0479SSaeed Bishara 				}
495ff7b0479SSaeed Bishara 				num_slots -= slots_per_op;
496ff7b0479SSaeed Bishara 			}
497ff7b0479SSaeed Bishara 			alloc_tail->group_head = alloc_start;
498ff7b0479SSaeed Bishara 			alloc_tail->async_tx.cookie = -EBUSY;
49964203b67SDan Williams 			list_splice(&chain, &alloc_tail->tx_list);
500ff7b0479SSaeed Bishara 			mv_chan->last_used = last_used;
501ff7b0479SSaeed Bishara 			mv_desc_clear_next_desc(alloc_start);
502ff7b0479SSaeed Bishara 			mv_desc_clear_next_desc(alloc_tail);
503ff7b0479SSaeed Bishara 			return alloc_tail;
504ff7b0479SSaeed Bishara 		}
505ff7b0479SSaeed Bishara 	}
506ff7b0479SSaeed Bishara 	if (!retry++)
507ff7b0479SSaeed Bishara 		goto retry;
508ff7b0479SSaeed Bishara 
509ff7b0479SSaeed Bishara 	/* try to free some slots if the allocation fails */
510ff7b0479SSaeed Bishara 	tasklet_schedule(&mv_chan->irq_tasklet);
511ff7b0479SSaeed Bishara 
512ff7b0479SSaeed Bishara 	return NULL;
513ff7b0479SSaeed Bishara }
514ff7b0479SSaeed Bishara 
515ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/
516ff7b0479SSaeed Bishara static dma_cookie_t
517ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
518ff7b0479SSaeed Bishara {
519ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
520ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
521ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *grp_start, *old_chain_tail;
522ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
523ff7b0479SSaeed Bishara 	int new_hw_chain = 1;
524ff7b0479SSaeed Bishara 
525c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
526ff7b0479SSaeed Bishara 		"%s sw_desc %p: async_tx %p\n",
527ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
528ff7b0479SSaeed Bishara 
529ff7b0479SSaeed Bishara 	grp_start = sw_desc->group_head;
530ff7b0479SSaeed Bishara 
531ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
532884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(tx);
533ff7b0479SSaeed Bishara 
534ff7b0479SSaeed Bishara 	if (list_empty(&mv_chan->chain))
53564203b67SDan Williams 		list_splice_init(&sw_desc->tx_list, &mv_chan->chain);
536ff7b0479SSaeed Bishara 	else {
537ff7b0479SSaeed Bishara 		new_hw_chain = 0;
538ff7b0479SSaeed Bishara 
539ff7b0479SSaeed Bishara 		old_chain_tail = list_entry(mv_chan->chain.prev,
540ff7b0479SSaeed Bishara 					    struct mv_xor_desc_slot,
541ff7b0479SSaeed Bishara 					    chain_node);
54264203b67SDan Williams 		list_splice_init(&grp_start->tx_list,
543ff7b0479SSaeed Bishara 				 &old_chain_tail->chain_node);
544ff7b0479SSaeed Bishara 
545ff7b0479SSaeed Bishara 		if (!mv_can_chain(grp_start))
546ff7b0479SSaeed Bishara 			goto submit_done;
547ff7b0479SSaeed Bishara 
548c98c1781SThomas Petazzoni 		dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %x\n",
549ff7b0479SSaeed Bishara 			old_chain_tail->async_tx.phys);
550ff7b0479SSaeed Bishara 
551ff7b0479SSaeed Bishara 		/* fix up the hardware chain */
552ff7b0479SSaeed Bishara 		mv_desc_set_next_desc(old_chain_tail, grp_start->async_tx.phys);
553ff7b0479SSaeed Bishara 
554ff7b0479SSaeed Bishara 		/* if the channel is not busy */
555ff7b0479SSaeed Bishara 		if (!mv_chan_is_busy(mv_chan)) {
556ff7b0479SSaeed Bishara 			u32 current_desc = mv_chan_get_current_desc(mv_chan);
557ff7b0479SSaeed Bishara 			/*
558ff7b0479SSaeed Bishara 			 * and the curren desc is the end of the chain before
559ff7b0479SSaeed Bishara 			 * the append, then we need to start the channel
560ff7b0479SSaeed Bishara 			 */
561ff7b0479SSaeed Bishara 			if (current_desc == old_chain_tail->async_tx.phys)
562ff7b0479SSaeed Bishara 				new_hw_chain = 1;
563ff7b0479SSaeed Bishara 		}
564ff7b0479SSaeed Bishara 	}
565ff7b0479SSaeed Bishara 
566ff7b0479SSaeed Bishara 	if (new_hw_chain)
567ff7b0479SSaeed Bishara 		mv_xor_start_new_chain(mv_chan, grp_start);
568ff7b0479SSaeed Bishara 
569ff7b0479SSaeed Bishara submit_done:
570ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
571ff7b0479SSaeed Bishara 
572ff7b0479SSaeed Bishara 	return cookie;
573ff7b0479SSaeed Bishara }
574ff7b0479SSaeed Bishara 
575ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */
576aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
577ff7b0479SSaeed Bishara {
578ff7b0479SSaeed Bishara 	char *hw_desc;
579ff7b0479SSaeed Bishara 	int idx;
580ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
581ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *slot = NULL;
582b503fa01SThomas Petazzoni 	int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE;
583ff7b0479SSaeed Bishara 
584ff7b0479SSaeed Bishara 	/* Allocate descriptor slots */
585ff7b0479SSaeed Bishara 	idx = mv_chan->slots_allocated;
586ff7b0479SSaeed Bishara 	while (idx < num_descs_in_pool) {
587ff7b0479SSaeed Bishara 		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
588ff7b0479SSaeed Bishara 		if (!slot) {
589ff7b0479SSaeed Bishara 			printk(KERN_INFO "MV XOR Channel only initialized"
590ff7b0479SSaeed Bishara 				" %d descriptor slots", idx);
591ff7b0479SSaeed Bishara 			break;
592ff7b0479SSaeed Bishara 		}
5931ef48a26SThomas Petazzoni 		hw_desc = (char *) mv_chan->dma_desc_pool_virt;
594ff7b0479SSaeed Bishara 		slot->hw_desc = (void *) &hw_desc[idx * MV_XOR_SLOT_SIZE];
595ff7b0479SSaeed Bishara 
596ff7b0479SSaeed Bishara 		dma_async_tx_descriptor_init(&slot->async_tx, chan);
597ff7b0479SSaeed Bishara 		slot->async_tx.tx_submit = mv_xor_tx_submit;
598ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->chain_node);
599ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->slot_node);
60064203b67SDan Williams 		INIT_LIST_HEAD(&slot->tx_list);
6011ef48a26SThomas Petazzoni 		hw_desc = (char *) mv_chan->dma_desc_pool;
602ff7b0479SSaeed Bishara 		slot->async_tx.phys =
603ff7b0479SSaeed Bishara 			(dma_addr_t) &hw_desc[idx * MV_XOR_SLOT_SIZE];
604ff7b0479SSaeed Bishara 		slot->idx = idx++;
605ff7b0479SSaeed Bishara 
606ff7b0479SSaeed Bishara 		spin_lock_bh(&mv_chan->lock);
607ff7b0479SSaeed Bishara 		mv_chan->slots_allocated = idx;
608ff7b0479SSaeed Bishara 		list_add_tail(&slot->slot_node, &mv_chan->all_slots);
609ff7b0479SSaeed Bishara 		spin_unlock_bh(&mv_chan->lock);
610ff7b0479SSaeed Bishara 	}
611ff7b0479SSaeed Bishara 
612ff7b0479SSaeed Bishara 	if (mv_chan->slots_allocated && !mv_chan->last_used)
613ff7b0479SSaeed Bishara 		mv_chan->last_used = list_entry(mv_chan->all_slots.next,
614ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
615ff7b0479SSaeed Bishara 					slot_node);
616ff7b0479SSaeed Bishara 
617c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
618ff7b0479SSaeed Bishara 		"allocated %d descriptor slots last_used: %p\n",
619ff7b0479SSaeed Bishara 		mv_chan->slots_allocated, mv_chan->last_used);
620ff7b0479SSaeed Bishara 
621ff7b0479SSaeed Bishara 	return mv_chan->slots_allocated ? : -ENOMEM;
622ff7b0479SSaeed Bishara }
623ff7b0479SSaeed Bishara 
624ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor *
625ff7b0479SSaeed Bishara mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
626ff7b0479SSaeed Bishara 		size_t len, unsigned long flags)
627ff7b0479SSaeed Bishara {
628ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
629ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc, *grp_start;
630ff7b0479SSaeed Bishara 	int slot_cnt;
631ff7b0479SSaeed Bishara 
632c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
633ff7b0479SSaeed Bishara 		"%s dest: %x src %x len: %u flags: %ld\n",
634ff7b0479SSaeed Bishara 		__func__, dest, src, len, flags);
635ff7b0479SSaeed Bishara 	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
636ff7b0479SSaeed Bishara 		return NULL;
637ff7b0479SSaeed Bishara 
6387912d300SColy Li 	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
639ff7b0479SSaeed Bishara 
640ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
641ff7b0479SSaeed Bishara 	slot_cnt = mv_chan_memcpy_slot_count(len);
642ff7b0479SSaeed Bishara 	sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
643ff7b0479SSaeed Bishara 	if (sw_desc) {
644ff7b0479SSaeed Bishara 		sw_desc->type = DMA_MEMCPY;
645ff7b0479SSaeed Bishara 		sw_desc->async_tx.flags = flags;
646ff7b0479SSaeed Bishara 		grp_start = sw_desc->group_head;
647ff7b0479SSaeed Bishara 		mv_desc_init(grp_start, flags);
648ff7b0479SSaeed Bishara 		mv_desc_set_byte_count(grp_start, len);
649ff7b0479SSaeed Bishara 		mv_desc_set_dest_addr(sw_desc->group_head, dest);
650ff7b0479SSaeed Bishara 		mv_desc_set_src_addr(grp_start, 0, src);
651ff7b0479SSaeed Bishara 		sw_desc->unmap_src_cnt = 1;
652ff7b0479SSaeed Bishara 		sw_desc->unmap_len = len;
653ff7b0479SSaeed Bishara 	}
654ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
655ff7b0479SSaeed Bishara 
656c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
657ff7b0479SSaeed Bishara 		"%s sw_desc %p async_tx %p\n",
6584c143725SJingoo Han 		__func__, sw_desc, sw_desc ? &sw_desc->async_tx : NULL);
659ff7b0479SSaeed Bishara 
660ff7b0479SSaeed Bishara 	return sw_desc ? &sw_desc->async_tx : NULL;
661ff7b0479SSaeed Bishara }
662ff7b0479SSaeed Bishara 
663ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor *
664ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
665ff7b0479SSaeed Bishara 		    unsigned int src_cnt, size_t len, unsigned long flags)
666ff7b0479SSaeed Bishara {
667ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
668ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc, *grp_start;
669ff7b0479SSaeed Bishara 	int slot_cnt;
670ff7b0479SSaeed Bishara 
671ff7b0479SSaeed Bishara 	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
672ff7b0479SSaeed Bishara 		return NULL;
673ff7b0479SSaeed Bishara 
6747912d300SColy Li 	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
675ff7b0479SSaeed Bishara 
676c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
677ff7b0479SSaeed Bishara 		"%s src_cnt: %d len: dest %x %u flags: %ld\n",
678ff7b0479SSaeed Bishara 		__func__, src_cnt, len, dest, flags);
679ff7b0479SSaeed Bishara 
680ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
681ff7b0479SSaeed Bishara 	slot_cnt = mv_chan_xor_slot_count(len, src_cnt);
682ff7b0479SSaeed Bishara 	sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1);
683ff7b0479SSaeed Bishara 	if (sw_desc) {
684ff7b0479SSaeed Bishara 		sw_desc->type = DMA_XOR;
685ff7b0479SSaeed Bishara 		sw_desc->async_tx.flags = flags;
686ff7b0479SSaeed Bishara 		grp_start = sw_desc->group_head;
687ff7b0479SSaeed Bishara 		mv_desc_init(grp_start, flags);
688ff7b0479SSaeed Bishara 		/* the byte count field is the same as in memcpy desc*/
689ff7b0479SSaeed Bishara 		mv_desc_set_byte_count(grp_start, len);
690ff7b0479SSaeed Bishara 		mv_desc_set_dest_addr(sw_desc->group_head, dest);
691ff7b0479SSaeed Bishara 		sw_desc->unmap_src_cnt = src_cnt;
692ff7b0479SSaeed Bishara 		sw_desc->unmap_len = len;
693ff7b0479SSaeed Bishara 		while (src_cnt--)
694ff7b0479SSaeed Bishara 			mv_desc_set_src_addr(grp_start, src_cnt, src[src_cnt]);
695ff7b0479SSaeed Bishara 	}
696ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
697c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
698ff7b0479SSaeed Bishara 		"%s sw_desc %p async_tx %p \n",
699ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
700ff7b0479SSaeed Bishara 	return sw_desc ? &sw_desc->async_tx : NULL;
701ff7b0479SSaeed Bishara }
702ff7b0479SSaeed Bishara 
703ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan)
704ff7b0479SSaeed Bishara {
705ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
706ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
707ff7b0479SSaeed Bishara 	int in_use_descs = 0;
708ff7b0479SSaeed Bishara 
709ff7b0479SSaeed Bishara 	mv_xor_slot_cleanup(mv_chan);
710ff7b0479SSaeed Bishara 
711ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
712ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
713ff7b0479SSaeed Bishara 					chain_node) {
714ff7b0479SSaeed Bishara 		in_use_descs++;
715ff7b0479SSaeed Bishara 		list_del(&iter->chain_node);
716ff7b0479SSaeed Bishara 	}
717ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
718ff7b0479SSaeed Bishara 				 completed_node) {
719ff7b0479SSaeed Bishara 		in_use_descs++;
720ff7b0479SSaeed Bishara 		list_del(&iter->completed_node);
721ff7b0479SSaeed Bishara 	}
722ff7b0479SSaeed Bishara 	list_for_each_entry_safe_reverse(
723ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
724ff7b0479SSaeed Bishara 		list_del(&iter->slot_node);
725ff7b0479SSaeed Bishara 		kfree(iter);
726ff7b0479SSaeed Bishara 		mv_chan->slots_allocated--;
727ff7b0479SSaeed Bishara 	}
728ff7b0479SSaeed Bishara 	mv_chan->last_used = NULL;
729ff7b0479SSaeed Bishara 
730c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n",
731ff7b0479SSaeed Bishara 		__func__, mv_chan->slots_allocated);
732ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
733ff7b0479SSaeed Bishara 
734ff7b0479SSaeed Bishara 	if (in_use_descs)
735c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(mv_chan),
736ff7b0479SSaeed Bishara 			"freeing %d in use descriptors!\n", in_use_descs);
737ff7b0479SSaeed Bishara }
738ff7b0479SSaeed Bishara 
739ff7b0479SSaeed Bishara /**
74007934481SLinus Walleij  * mv_xor_status - poll the status of an XOR transaction
741ff7b0479SSaeed Bishara  * @chan: XOR channel handle
742ff7b0479SSaeed Bishara  * @cookie: XOR transaction identifier
74307934481SLinus Walleij  * @txstate: XOR transactions state holder (or NULL)
744ff7b0479SSaeed Bishara  */
74507934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan,
746ff7b0479SSaeed Bishara 					  dma_cookie_t cookie,
74707934481SLinus Walleij 					  struct dma_tx_state *txstate)
748ff7b0479SSaeed Bishara {
749ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
750ff7b0479SSaeed Bishara 	enum dma_status ret;
751ff7b0479SSaeed Bishara 
75296a2af41SRussell King - ARM Linux 	ret = dma_cookie_status(chan, cookie, txstate);
753ff7b0479SSaeed Bishara 	if (ret == DMA_SUCCESS) {
754ff7b0479SSaeed Bishara 		mv_xor_clean_completed_slots(mv_chan);
755ff7b0479SSaeed Bishara 		return ret;
756ff7b0479SSaeed Bishara 	}
757ff7b0479SSaeed Bishara 	mv_xor_slot_cleanup(mv_chan);
758ff7b0479SSaeed Bishara 
75996a2af41SRussell King - ARM Linux 	return dma_cookie_status(chan, cookie, txstate);
760ff7b0479SSaeed Bishara }
761ff7b0479SSaeed Bishara 
762ff7b0479SSaeed Bishara static void mv_dump_xor_regs(struct mv_xor_chan *chan)
763ff7b0479SSaeed Bishara {
764ff7b0479SSaeed Bishara 	u32 val;
765ff7b0479SSaeed Bishara 
7665733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_CONFIG(chan));
7671ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "config       0x%08x\n", val);
768ff7b0479SSaeed Bishara 
7695733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ACTIVATION(chan));
7701ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "activation   0x%08x\n", val);
771ff7b0479SSaeed Bishara 
7725733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_CAUSE(chan));
7731ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr cause   0x%08x\n", val);
774ff7b0479SSaeed Bishara 
7755733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_MASK(chan));
7761ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr mask    0x%08x\n", val);
777ff7b0479SSaeed Bishara 
7785733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_CAUSE(chan));
7791ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error cause  0x%08x\n", val);
780ff7b0479SSaeed Bishara 
7815733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_ADDR(chan));
7821ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error addr   0x%08x\n", val);
783ff7b0479SSaeed Bishara }
784ff7b0479SSaeed Bishara 
785ff7b0479SSaeed Bishara static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan,
786ff7b0479SSaeed Bishara 					 u32 intr_cause)
787ff7b0479SSaeed Bishara {
788ff7b0479SSaeed Bishara 	if (intr_cause & (1 << 4)) {
789c98c1781SThomas Petazzoni 	     dev_dbg(mv_chan_to_devp(chan),
790ff7b0479SSaeed Bishara 		     "ignore this error\n");
791ff7b0479SSaeed Bishara 	     return;
792ff7b0479SSaeed Bishara 	}
793ff7b0479SSaeed Bishara 
794c98c1781SThomas Petazzoni 	dev_err(mv_chan_to_devp(chan),
7951ba151cdSJoe Perches 		"error on chan %d. intr cause 0x%08x\n",
796ff7b0479SSaeed Bishara 		chan->idx, intr_cause);
797ff7b0479SSaeed Bishara 
798ff7b0479SSaeed Bishara 	mv_dump_xor_regs(chan);
799ff7b0479SSaeed Bishara 	BUG();
800ff7b0479SSaeed Bishara }
801ff7b0479SSaeed Bishara 
802ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
803ff7b0479SSaeed Bishara {
804ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = data;
805ff7b0479SSaeed Bishara 	u32 intr_cause = mv_chan_get_intr_cause(chan);
806ff7b0479SSaeed Bishara 
807c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause);
808ff7b0479SSaeed Bishara 
809ff7b0479SSaeed Bishara 	if (mv_is_err_intr(intr_cause))
810ff7b0479SSaeed Bishara 		mv_xor_err_interrupt_handler(chan, intr_cause);
811ff7b0479SSaeed Bishara 
812ff7b0479SSaeed Bishara 	tasklet_schedule(&chan->irq_tasklet);
813ff7b0479SSaeed Bishara 
814ff7b0479SSaeed Bishara 	mv_xor_device_clear_eoc_cause(chan);
815ff7b0479SSaeed Bishara 
816ff7b0479SSaeed Bishara 	return IRQ_HANDLED;
817ff7b0479SSaeed Bishara }
818ff7b0479SSaeed Bishara 
819ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan)
820ff7b0479SSaeed Bishara {
821ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
822ff7b0479SSaeed Bishara 
823ff7b0479SSaeed Bishara 	if (mv_chan->pending >= MV_XOR_THRESHOLD) {
824ff7b0479SSaeed Bishara 		mv_chan->pending = 0;
825ff7b0479SSaeed Bishara 		mv_chan_activate(mv_chan);
826ff7b0479SSaeed Bishara 	}
827ff7b0479SSaeed Bishara }
828ff7b0479SSaeed Bishara 
829ff7b0479SSaeed Bishara /*
830ff7b0479SSaeed Bishara  * Perform a transaction to verify the HW works.
831ff7b0479SSaeed Bishara  */
832ff7b0479SSaeed Bishara #define MV_XOR_TEST_SIZE 2000
833ff7b0479SSaeed Bishara 
834c2714334SLinus Torvalds static int mv_xor_memcpy_self_test(struct mv_xor_chan *mv_chan)
835ff7b0479SSaeed Bishara {
836ff7b0479SSaeed Bishara 	int i;
837ff7b0479SSaeed Bishara 	void *src, *dest;
838ff7b0479SSaeed Bishara 	dma_addr_t src_dma, dest_dma;
839ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
840ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
841ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
842ff7b0479SSaeed Bishara 	int err = 0;
843ff7b0479SSaeed Bishara 
844ff7b0479SSaeed Bishara 	src = kmalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL);
845ff7b0479SSaeed Bishara 	if (!src)
846ff7b0479SSaeed Bishara 		return -ENOMEM;
847ff7b0479SSaeed Bishara 
848ff7b0479SSaeed Bishara 	dest = kzalloc(sizeof(u8) * MV_XOR_TEST_SIZE, GFP_KERNEL);
849ff7b0479SSaeed Bishara 	if (!dest) {
850ff7b0479SSaeed Bishara 		kfree(src);
851ff7b0479SSaeed Bishara 		return -ENOMEM;
852ff7b0479SSaeed Bishara 	}
853ff7b0479SSaeed Bishara 
854ff7b0479SSaeed Bishara 	/* Fill in src buffer */
855ff7b0479SSaeed Bishara 	for (i = 0; i < MV_XOR_TEST_SIZE; i++)
856ff7b0479SSaeed Bishara 		((u8 *) src)[i] = (u8)i;
857ff7b0479SSaeed Bishara 
858275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
859aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
860ff7b0479SSaeed Bishara 		err = -ENODEV;
861ff7b0479SSaeed Bishara 		goto out;
862ff7b0479SSaeed Bishara 	}
863ff7b0479SSaeed Bishara 
864ff7b0479SSaeed Bishara 	dest_dma = dma_map_single(dma_chan->device->dev, dest,
865ff7b0479SSaeed Bishara 				  MV_XOR_TEST_SIZE, DMA_FROM_DEVICE);
866ff7b0479SSaeed Bishara 
867ff7b0479SSaeed Bishara 	src_dma = dma_map_single(dma_chan->device->dev, src,
868ff7b0479SSaeed Bishara 				 MV_XOR_TEST_SIZE, DMA_TO_DEVICE);
869ff7b0479SSaeed Bishara 
870ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
871ff7b0479SSaeed Bishara 				    MV_XOR_TEST_SIZE, 0);
872ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
873ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
874ff7b0479SSaeed Bishara 	async_tx_ack(tx);
875ff7b0479SSaeed Bishara 	msleep(1);
876ff7b0479SSaeed Bishara 
87707934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
878ff7b0479SSaeed Bishara 	    DMA_SUCCESS) {
879a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
880ff7b0479SSaeed Bishara 			"Self-test copy timed out, disabling\n");
881ff7b0479SSaeed Bishara 		err = -ENODEV;
882ff7b0479SSaeed Bishara 		goto free_resources;
883ff7b0479SSaeed Bishara 	}
884ff7b0479SSaeed Bishara 
885c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
886ff7b0479SSaeed Bishara 				MV_XOR_TEST_SIZE, DMA_FROM_DEVICE);
887ff7b0479SSaeed Bishara 	if (memcmp(src, dest, MV_XOR_TEST_SIZE)) {
888a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
889ff7b0479SSaeed Bishara 			"Self-test copy failed compare, disabling\n");
890ff7b0479SSaeed Bishara 		err = -ENODEV;
891ff7b0479SSaeed Bishara 		goto free_resources;
892ff7b0479SSaeed Bishara 	}
893ff7b0479SSaeed Bishara 
894ff7b0479SSaeed Bishara free_resources:
895ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
896ff7b0479SSaeed Bishara out:
897ff7b0479SSaeed Bishara 	kfree(src);
898ff7b0479SSaeed Bishara 	kfree(dest);
899ff7b0479SSaeed Bishara 	return err;
900ff7b0479SSaeed Bishara }
901ff7b0479SSaeed Bishara 
902ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
903463a1f8bSBill Pemberton static int
904275cc0c8SThomas Petazzoni mv_xor_xor_self_test(struct mv_xor_chan *mv_chan)
905ff7b0479SSaeed Bishara {
906ff7b0479SSaeed Bishara 	int i, src_idx;
907ff7b0479SSaeed Bishara 	struct page *dest;
908ff7b0479SSaeed Bishara 	struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
909ff7b0479SSaeed Bishara 	dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
910ff7b0479SSaeed Bishara 	dma_addr_t dest_dma;
911ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
912ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
913ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
914ff7b0479SSaeed Bishara 	u8 cmp_byte = 0;
915ff7b0479SSaeed Bishara 	u32 cmp_word;
916ff7b0479SSaeed Bishara 	int err = 0;
917ff7b0479SSaeed Bishara 
918ff7b0479SSaeed Bishara 	for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) {
919ff7b0479SSaeed Bishara 		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
920a09b09aeSRoel Kluin 		if (!xor_srcs[src_idx]) {
921a09b09aeSRoel Kluin 			while (src_idx--)
922ff7b0479SSaeed Bishara 				__free_page(xor_srcs[src_idx]);
923ff7b0479SSaeed Bishara 			return -ENOMEM;
924ff7b0479SSaeed Bishara 		}
925ff7b0479SSaeed Bishara 	}
926ff7b0479SSaeed Bishara 
927ff7b0479SSaeed Bishara 	dest = alloc_page(GFP_KERNEL);
928a09b09aeSRoel Kluin 	if (!dest) {
929a09b09aeSRoel Kluin 		while (src_idx--)
930ff7b0479SSaeed Bishara 			__free_page(xor_srcs[src_idx]);
931ff7b0479SSaeed Bishara 		return -ENOMEM;
932ff7b0479SSaeed Bishara 	}
933ff7b0479SSaeed Bishara 
934ff7b0479SSaeed Bishara 	/* Fill in src buffers */
935ff7b0479SSaeed Bishara 	for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++) {
936ff7b0479SSaeed Bishara 		u8 *ptr = page_address(xor_srcs[src_idx]);
937ff7b0479SSaeed Bishara 		for (i = 0; i < PAGE_SIZE; i++)
938ff7b0479SSaeed Bishara 			ptr[i] = (1 << src_idx);
939ff7b0479SSaeed Bishara 	}
940ff7b0479SSaeed Bishara 
941ff7b0479SSaeed Bishara 	for (src_idx = 0; src_idx < MV_XOR_NUM_SRC_TEST; src_idx++)
942ff7b0479SSaeed Bishara 		cmp_byte ^= (u8) (1 << src_idx);
943ff7b0479SSaeed Bishara 
944ff7b0479SSaeed Bishara 	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
945ff7b0479SSaeed Bishara 		(cmp_byte << 8) | cmp_byte;
946ff7b0479SSaeed Bishara 
947ff7b0479SSaeed Bishara 	memset(page_address(dest), 0, PAGE_SIZE);
948ff7b0479SSaeed Bishara 
949275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
950aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
951ff7b0479SSaeed Bishara 		err = -ENODEV;
952ff7b0479SSaeed Bishara 		goto out;
953ff7b0479SSaeed Bishara 	}
954ff7b0479SSaeed Bishara 
955ff7b0479SSaeed Bishara 	/* test xor */
956ff7b0479SSaeed Bishara 	dest_dma = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
957ff7b0479SSaeed Bishara 				DMA_FROM_DEVICE);
958ff7b0479SSaeed Bishara 
959ff7b0479SSaeed Bishara 	for (i = 0; i < MV_XOR_NUM_SRC_TEST; i++)
960ff7b0479SSaeed Bishara 		dma_srcs[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
961ff7b0479SSaeed Bishara 					   0, PAGE_SIZE, DMA_TO_DEVICE);
962ff7b0479SSaeed Bishara 
963ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
964ff7b0479SSaeed Bishara 				 MV_XOR_NUM_SRC_TEST, PAGE_SIZE, 0);
965ff7b0479SSaeed Bishara 
966ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
967ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
968ff7b0479SSaeed Bishara 	async_tx_ack(tx);
969ff7b0479SSaeed Bishara 	msleep(8);
970ff7b0479SSaeed Bishara 
97107934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
972ff7b0479SSaeed Bishara 	    DMA_SUCCESS) {
973a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
974ff7b0479SSaeed Bishara 			"Self-test xor timed out, disabling\n");
975ff7b0479SSaeed Bishara 		err = -ENODEV;
976ff7b0479SSaeed Bishara 		goto free_resources;
977ff7b0479SSaeed Bishara 	}
978ff7b0479SSaeed Bishara 
979c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
980ff7b0479SSaeed Bishara 				PAGE_SIZE, DMA_FROM_DEVICE);
981ff7b0479SSaeed Bishara 	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
982ff7b0479SSaeed Bishara 		u32 *ptr = page_address(dest);
983ff7b0479SSaeed Bishara 		if (ptr[i] != cmp_word) {
984a3fc74bcSThomas Petazzoni 			dev_err(dma_chan->device->dev,
9851ba151cdSJoe Perches 				"Self-test xor failed compare, disabling. index %d, data %x, expected %x\n",
9861ba151cdSJoe Perches 				i, ptr[i], cmp_word);
987ff7b0479SSaeed Bishara 			err = -ENODEV;
988ff7b0479SSaeed Bishara 			goto free_resources;
989ff7b0479SSaeed Bishara 		}
990ff7b0479SSaeed Bishara 	}
991ff7b0479SSaeed Bishara 
992ff7b0479SSaeed Bishara free_resources:
993ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
994ff7b0479SSaeed Bishara out:
995ff7b0479SSaeed Bishara 	src_idx = MV_XOR_NUM_SRC_TEST;
996ff7b0479SSaeed Bishara 	while (src_idx--)
997ff7b0479SSaeed Bishara 		__free_page(xor_srcs[src_idx]);
998ff7b0479SSaeed Bishara 	__free_page(dest);
999ff7b0479SSaeed Bishara 	return err;
1000ff7b0479SSaeed Bishara }
1001ff7b0479SSaeed Bishara 
100234c93c86SAndrew Lunn /* This driver does not implement any of the optional DMA operations. */
100334c93c86SAndrew Lunn static int
100434c93c86SAndrew Lunn mv_xor_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
100534c93c86SAndrew Lunn 	       unsigned long arg)
1006ff7b0479SSaeed Bishara {
100734c93c86SAndrew Lunn 	return -ENOSYS;
100834c93c86SAndrew Lunn }
100934c93c86SAndrew Lunn 
10101ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan)
1011ff7b0479SSaeed Bishara {
1012ff7b0479SSaeed Bishara 	struct dma_chan *chan, *_chan;
10131ef48a26SThomas Petazzoni 	struct device *dev = mv_chan->dmadev.dev;
1014ff7b0479SSaeed Bishara 
10151ef48a26SThomas Petazzoni 	dma_async_device_unregister(&mv_chan->dmadev);
1016ff7b0479SSaeed Bishara 
1017b503fa01SThomas Petazzoni 	dma_free_coherent(dev, MV_XOR_POOL_SIZE,
10181ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
1019ff7b0479SSaeed Bishara 
10201ef48a26SThomas Petazzoni 	list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels,
1021ff7b0479SSaeed Bishara 				 device_node) {
1022ff7b0479SSaeed Bishara 		list_del(&chan->device_node);
1023ff7b0479SSaeed Bishara 	}
1024ff7b0479SSaeed Bishara 
102588eb92cbSThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
102688eb92cbSThomas Petazzoni 
1027ff7b0479SSaeed Bishara 	return 0;
1028ff7b0479SSaeed Bishara }
1029ff7b0479SSaeed Bishara 
10301ef48a26SThomas Petazzoni static struct mv_xor_chan *
1031297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev,
1032a6b4a9d2SThomas Petazzoni 		   struct platform_device *pdev,
1033b503fa01SThomas Petazzoni 		   int idx, dma_cap_mask_t cap_mask, int irq)
1034ff7b0479SSaeed Bishara {
1035ff7b0479SSaeed Bishara 	int ret = 0;
1036ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan;
1037ff7b0479SSaeed Bishara 	struct dma_device *dma_dev;
1038ff7b0479SSaeed Bishara 
10391ef48a26SThomas Petazzoni 	mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
1040a577659fSSachin Kamat 	if (!mv_chan)
1041a577659fSSachin Kamat 		return ERR_PTR(-ENOMEM);
1042ff7b0479SSaeed Bishara 
10439aedbdbaSThomas Petazzoni 	mv_chan->idx = idx;
104488eb92cbSThomas Petazzoni 	mv_chan->irq = irq;
1045ff7b0479SSaeed Bishara 
10461ef48a26SThomas Petazzoni 	dma_dev = &mv_chan->dmadev;
1047ff7b0479SSaeed Bishara 
1048ff7b0479SSaeed Bishara 	/* allocate coherent memory for hardware descriptors
1049ff7b0479SSaeed Bishara 	 * note: writecombine gives slightly better performance, but
1050ff7b0479SSaeed Bishara 	 * requires that we explicitly flush the writes
1051ff7b0479SSaeed Bishara 	 */
10521ef48a26SThomas Petazzoni 	mv_chan->dma_desc_pool_virt =
1053b503fa01SThomas Petazzoni 	  dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE,
10541ef48a26SThomas Petazzoni 				 &mv_chan->dma_desc_pool, GFP_KERNEL);
10551ef48a26SThomas Petazzoni 	if (!mv_chan->dma_desc_pool_virt)
1056a6b4a9d2SThomas Petazzoni 		return ERR_PTR(-ENOMEM);
1057ff7b0479SSaeed Bishara 
1058ff7b0479SSaeed Bishara 	/* discover transaction capabilites from the platform data */
1059a6b4a9d2SThomas Petazzoni 	dma_dev->cap_mask = cap_mask;
1060ff7b0479SSaeed Bishara 
1061ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&dma_dev->channels);
1062ff7b0479SSaeed Bishara 
1063ff7b0479SSaeed Bishara 	/* set base routines */
1064ff7b0479SSaeed Bishara 	dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
1065ff7b0479SSaeed Bishara 	dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
106607934481SLinus Walleij 	dma_dev->device_tx_status = mv_xor_status;
1067ff7b0479SSaeed Bishara 	dma_dev->device_issue_pending = mv_xor_issue_pending;
106834c93c86SAndrew Lunn 	dma_dev->device_control = mv_xor_control;
1069ff7b0479SSaeed Bishara 	dma_dev->dev = &pdev->dev;
1070ff7b0479SSaeed Bishara 
1071ff7b0479SSaeed Bishara 	/* set prep routines based on capability */
1072ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
1073ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
1074ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1075c019894eSJoe Perches 		dma_dev->max_xor = 8;
1076ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
1077ff7b0479SSaeed Bishara 	}
1078ff7b0479SSaeed Bishara 
1079297eedbaSThomas Petazzoni 	mv_chan->mmr_base = xordev->xor_base;
1080ff7b0479SSaeed Bishara 	if (!mv_chan->mmr_base) {
1081ff7b0479SSaeed Bishara 		ret = -ENOMEM;
1082ff7b0479SSaeed Bishara 		goto err_free_dma;
1083ff7b0479SSaeed Bishara 	}
1084ff7b0479SSaeed Bishara 	tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
1085ff7b0479SSaeed Bishara 		     mv_chan);
1086ff7b0479SSaeed Bishara 
1087ff7b0479SSaeed Bishara 	/* clear errors before enabling interrupts */
1088ff7b0479SSaeed Bishara 	mv_xor_device_clear_err_status(mv_chan);
1089ff7b0479SSaeed Bishara 
10902d0a0745SThomas Petazzoni 	ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler,
1091ff7b0479SSaeed Bishara 			  0, dev_name(&pdev->dev), mv_chan);
1092ff7b0479SSaeed Bishara 	if (ret)
1093ff7b0479SSaeed Bishara 		goto err_free_dma;
1094ff7b0479SSaeed Bishara 
1095ff7b0479SSaeed Bishara 	mv_chan_unmask_interrupts(mv_chan);
1096ff7b0479SSaeed Bishara 
1097ff7b0479SSaeed Bishara 	mv_set_mode(mv_chan, DMA_MEMCPY);
1098ff7b0479SSaeed Bishara 
1099ff7b0479SSaeed Bishara 	spin_lock_init(&mv_chan->lock);
1100ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->chain);
1101ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->completed_slots);
1102ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->all_slots);
110398817b99SThomas Petazzoni 	mv_chan->dmachan.device = dma_dev;
110498817b99SThomas Petazzoni 	dma_cookie_init(&mv_chan->dmachan);
1105ff7b0479SSaeed Bishara 
110698817b99SThomas Petazzoni 	list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels);
1107ff7b0479SSaeed Bishara 
1108ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
1109275cc0c8SThomas Petazzoni 		ret = mv_xor_memcpy_self_test(mv_chan);
1110ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
1111ff7b0479SSaeed Bishara 		if (ret)
11122d0a0745SThomas Petazzoni 			goto err_free_irq;
1113ff7b0479SSaeed Bishara 	}
1114ff7b0479SSaeed Bishara 
1115ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1116275cc0c8SThomas Petazzoni 		ret = mv_xor_xor_self_test(mv_chan);
1117ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
1118ff7b0479SSaeed Bishara 		if (ret)
11192d0a0745SThomas Petazzoni 			goto err_free_irq;
1120ff7b0479SSaeed Bishara 	}
1121ff7b0479SSaeed Bishara 
112248a9db46SBartlomiej Zolnierkiewicz 	dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n",
1123ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
1124ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
1125ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1126ff7b0479SSaeed Bishara 
1127ff7b0479SSaeed Bishara 	dma_async_device_register(dma_dev);
11281ef48a26SThomas Petazzoni 	return mv_chan;
1129ff7b0479SSaeed Bishara 
11302d0a0745SThomas Petazzoni err_free_irq:
11312d0a0745SThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
1132ff7b0479SSaeed Bishara  err_free_dma:
1133b503fa01SThomas Petazzoni 	dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE,
11341ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
1135a6b4a9d2SThomas Petazzoni 	return ERR_PTR(ret);
1136ff7b0479SSaeed Bishara }
1137ff7b0479SSaeed Bishara 
1138ff7b0479SSaeed Bishara static void
1139297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev,
114063a9332bSAndrew Lunn 			 const struct mbus_dram_target_info *dram)
1141ff7b0479SSaeed Bishara {
1142297eedbaSThomas Petazzoni 	void __iomem *base = xordev->xor_base;
1143ff7b0479SSaeed Bishara 	u32 win_enable = 0;
1144ff7b0479SSaeed Bishara 	int i;
1145ff7b0479SSaeed Bishara 
1146ff7b0479SSaeed Bishara 	for (i = 0; i < 8; i++) {
1147ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_BASE(i));
1148ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_SIZE(i));
1149ff7b0479SSaeed Bishara 		if (i < 4)
1150ff7b0479SSaeed Bishara 			writel(0, base + WINDOW_REMAP_HIGH(i));
1151ff7b0479SSaeed Bishara 	}
1152ff7b0479SSaeed Bishara 
1153ff7b0479SSaeed Bishara 	for (i = 0; i < dram->num_cs; i++) {
115463a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
1155ff7b0479SSaeed Bishara 
1156ff7b0479SSaeed Bishara 		writel((cs->base & 0xffff0000) |
1157ff7b0479SSaeed Bishara 		       (cs->mbus_attr << 8) |
1158ff7b0479SSaeed Bishara 		       dram->mbus_dram_target_id, base + WINDOW_BASE(i));
1159ff7b0479SSaeed Bishara 		writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
1160ff7b0479SSaeed Bishara 
1161ff7b0479SSaeed Bishara 		win_enable |= (1 << i);
1162ff7b0479SSaeed Bishara 		win_enable |= 3 << (16 + (2 * i));
1163ff7b0479SSaeed Bishara 	}
1164ff7b0479SSaeed Bishara 
1165ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1166ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1167c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
1168c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1169ff7b0479SSaeed Bishara }
1170ff7b0479SSaeed Bishara 
1171c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev)
1172ff7b0479SSaeed Bishara {
117363a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
1174297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev;
1175d4adcc01SJingoo Han 	struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev);
1176ff7b0479SSaeed Bishara 	struct resource *res;
117760d151f3SThomas Petazzoni 	int i, ret;
1178ff7b0479SSaeed Bishara 
11791ba151cdSJoe Perches 	dev_notice(&pdev->dev, "Marvell shared XOR driver\n");
1180ff7b0479SSaeed Bishara 
1181297eedbaSThomas Petazzoni 	xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL);
1182297eedbaSThomas Petazzoni 	if (!xordev)
1183ff7b0479SSaeed Bishara 		return -ENOMEM;
1184ff7b0479SSaeed Bishara 
1185ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1186ff7b0479SSaeed Bishara 	if (!res)
1187ff7b0479SSaeed Bishara 		return -ENODEV;
1188ff7b0479SSaeed Bishara 
1189297eedbaSThomas Petazzoni 	xordev->xor_base = devm_ioremap(&pdev->dev, res->start,
11904de1ba15SH Hartley Sweeten 					resource_size(res));
1191297eedbaSThomas Petazzoni 	if (!xordev->xor_base)
1192ff7b0479SSaeed Bishara 		return -EBUSY;
1193ff7b0479SSaeed Bishara 
1194ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1195ff7b0479SSaeed Bishara 	if (!res)
1196ff7b0479SSaeed Bishara 		return -ENODEV;
1197ff7b0479SSaeed Bishara 
1198297eedbaSThomas Petazzoni 	xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start,
11994de1ba15SH Hartley Sweeten 					     resource_size(res));
1200297eedbaSThomas Petazzoni 	if (!xordev->xor_high_base)
1201ff7b0479SSaeed Bishara 		return -EBUSY;
1202ff7b0479SSaeed Bishara 
1203297eedbaSThomas Petazzoni 	platform_set_drvdata(pdev, xordev);
1204ff7b0479SSaeed Bishara 
1205ff7b0479SSaeed Bishara 	/*
1206ff7b0479SSaeed Bishara 	 * (Re-)program MBUS remapping windows if we are asked to.
1207ff7b0479SSaeed Bishara 	 */
120863a9332bSAndrew Lunn 	dram = mv_mbus_dram_info();
120963a9332bSAndrew Lunn 	if (dram)
1210297eedbaSThomas Petazzoni 		mv_xor_conf_mbus_windows(xordev, dram);
1211ff7b0479SSaeed Bishara 
1212c510182bSAndrew Lunn 	/* Not all platforms can gate the clock, so it is not
1213c510182bSAndrew Lunn 	 * an error if the clock does not exists.
1214c510182bSAndrew Lunn 	 */
1215297eedbaSThomas Petazzoni 	xordev->clk = clk_get(&pdev->dev, NULL);
1216297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk))
1217297eedbaSThomas Petazzoni 		clk_prepare_enable(xordev->clk);
1218c510182bSAndrew Lunn 
1219f7d12ef5SThomas Petazzoni 	if (pdev->dev.of_node) {
1220f7d12ef5SThomas Petazzoni 		struct device_node *np;
1221f7d12ef5SThomas Petazzoni 		int i = 0;
1222f7d12ef5SThomas Petazzoni 
1223f7d12ef5SThomas Petazzoni 		for_each_child_of_node(pdev->dev.of_node, np) {
1224f7d12ef5SThomas Petazzoni 			dma_cap_mask_t cap_mask;
1225f7d12ef5SThomas Petazzoni 			int irq;
1226f7d12ef5SThomas Petazzoni 
1227f7d12ef5SThomas Petazzoni 			dma_cap_zero(cap_mask);
1228f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,memcpy"))
1229f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_MEMCPY, cap_mask);
1230f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,xor"))
1231f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_XOR, cap_mask);
1232f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,interrupt"))
1233f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_INTERRUPT, cap_mask);
1234f7d12ef5SThomas Petazzoni 
1235f7d12ef5SThomas Petazzoni 			irq = irq_of_parse_and_map(np, 0);
1236f8eb9e7dSThomas Petazzoni 			if (!irq) {
1237f8eb9e7dSThomas Petazzoni 				ret = -ENODEV;
1238f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1239f7d12ef5SThomas Petazzoni 			}
1240f7d12ef5SThomas Petazzoni 
1241f7d12ef5SThomas Petazzoni 			xordev->channels[i] =
1242f7d12ef5SThomas Petazzoni 				mv_xor_channel_add(xordev, pdev, i,
1243f7d12ef5SThomas Petazzoni 						   cap_mask, irq);
1244f7d12ef5SThomas Petazzoni 			if (IS_ERR(xordev->channels[i])) {
1245f7d12ef5SThomas Petazzoni 				ret = PTR_ERR(xordev->channels[i]);
124673d9cdcaSThomas Petazzoni 				xordev->channels[i] = NULL;
1247f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(irq);
1248f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1249f7d12ef5SThomas Petazzoni 			}
1250f7d12ef5SThomas Petazzoni 
1251f7d12ef5SThomas Petazzoni 			i++;
1252f7d12ef5SThomas Petazzoni 		}
1253f7d12ef5SThomas Petazzoni 	} else if (pdata && pdata->channels) {
125460d151f3SThomas Petazzoni 		for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1255e39f6ec1SThomas Petazzoni 			struct mv_xor_channel_data *cd;
125660d151f3SThomas Petazzoni 			int irq;
125760d151f3SThomas Petazzoni 
125860d151f3SThomas Petazzoni 			cd = &pdata->channels[i];
125960d151f3SThomas Petazzoni 			if (!cd) {
126060d151f3SThomas Petazzoni 				ret = -ENODEV;
126160d151f3SThomas Petazzoni 				goto err_channel_add;
126260d151f3SThomas Petazzoni 			}
126360d151f3SThomas Petazzoni 
126460d151f3SThomas Petazzoni 			irq = platform_get_irq(pdev, i);
126560d151f3SThomas Petazzoni 			if (irq < 0) {
126660d151f3SThomas Petazzoni 				ret = irq;
126760d151f3SThomas Petazzoni 				goto err_channel_add;
126860d151f3SThomas Petazzoni 			}
126960d151f3SThomas Petazzoni 
1270297eedbaSThomas Petazzoni 			xordev->channels[i] =
12719aedbdbaSThomas Petazzoni 				mv_xor_channel_add(xordev, pdev, i,
1272b503fa01SThomas Petazzoni 						   cd->cap_mask, irq);
1273297eedbaSThomas Petazzoni 			if (IS_ERR(xordev->channels[i])) {
1274297eedbaSThomas Petazzoni 				ret = PTR_ERR(xordev->channels[i]);
127560d151f3SThomas Petazzoni 				goto err_channel_add;
127660d151f3SThomas Petazzoni 			}
127760d151f3SThomas Petazzoni 		}
127860d151f3SThomas Petazzoni 	}
127960d151f3SThomas Petazzoni 
1280ff7b0479SSaeed Bishara 	return 0;
128160d151f3SThomas Petazzoni 
128260d151f3SThomas Petazzoni err_channel_add:
128360d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1284f7d12ef5SThomas Petazzoni 		if (xordev->channels[i]) {
1285ab6e439fSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
1286f7d12ef5SThomas Petazzoni 			if (pdev->dev.of_node)
1287f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(xordev->channels[i]->irq);
1288f7d12ef5SThomas Petazzoni 		}
128960d151f3SThomas Petazzoni 
1290dab92064SThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1291297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1292297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1293dab92064SThomas Petazzoni 	}
1294dab92064SThomas Petazzoni 
129560d151f3SThomas Petazzoni 	return ret;
1296ff7b0479SSaeed Bishara }
1297ff7b0479SSaeed Bishara 
1298c2714334SLinus Torvalds static int mv_xor_remove(struct platform_device *pdev)
1299ff7b0479SSaeed Bishara {
1300297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev = platform_get_drvdata(pdev);
130160d151f3SThomas Petazzoni 	int i;
130260d151f3SThomas Petazzoni 
130360d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1304297eedbaSThomas Petazzoni 		if (xordev->channels[i])
1305297eedbaSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
130660d151f3SThomas Petazzoni 	}
1307c510182bSAndrew Lunn 
1308297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1309297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1310297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1311c510182bSAndrew Lunn 	}
1312c510182bSAndrew Lunn 
1313ff7b0479SSaeed Bishara 	return 0;
1314ff7b0479SSaeed Bishara }
1315ff7b0479SSaeed Bishara 
1316f7d12ef5SThomas Petazzoni #ifdef CONFIG_OF
1317c2714334SLinus Torvalds static struct of_device_id mv_xor_dt_ids[] = {
1318f7d12ef5SThomas Petazzoni        { .compatible = "marvell,orion-xor", },
1319f7d12ef5SThomas Petazzoni        {},
1320f7d12ef5SThomas Petazzoni };
1321f7d12ef5SThomas Petazzoni MODULE_DEVICE_TABLE(of, mv_xor_dt_ids);
1322f7d12ef5SThomas Petazzoni #endif
1323f7d12ef5SThomas Petazzoni 
1324ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = {
1325ff7b0479SSaeed Bishara 	.probe		= mv_xor_probe,
1326a7d6e3ecSBill Pemberton 	.remove		= mv_xor_remove,
1327ff7b0479SSaeed Bishara 	.driver		= {
1328ff7b0479SSaeed Bishara 		.owner	        = THIS_MODULE,
1329ff7b0479SSaeed Bishara 		.name	        = MV_XOR_NAME,
1330f7d12ef5SThomas Petazzoni 		.of_match_table = of_match_ptr(mv_xor_dt_ids),
1331ff7b0479SSaeed Bishara 	},
1332ff7b0479SSaeed Bishara };
1333ff7b0479SSaeed Bishara 
1334ff7b0479SSaeed Bishara 
1335ff7b0479SSaeed Bishara static int __init mv_xor_init(void)
1336ff7b0479SSaeed Bishara {
133761971656SThomas Petazzoni 	return platform_driver_register(&mv_xor_driver);
1338ff7b0479SSaeed Bishara }
1339ff7b0479SSaeed Bishara module_init(mv_xor_init);
1340ff7b0479SSaeed Bishara 
1341ff7b0479SSaeed Bishara /* it's currently unsafe to unload this module */
1342ff7b0479SSaeed Bishara #if 0
1343ff7b0479SSaeed Bishara static void __exit mv_xor_exit(void)
1344ff7b0479SSaeed Bishara {
1345ff7b0479SSaeed Bishara 	platform_driver_unregister(&mv_xor_driver);
1346ff7b0479SSaeed Bishara 	return;
1347ff7b0479SSaeed Bishara }
1348ff7b0479SSaeed Bishara 
1349ff7b0479SSaeed Bishara module_exit(mv_xor_exit);
1350ff7b0479SSaeed Bishara #endif
1351ff7b0479SSaeed Bishara 
1352ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
1353ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
1354ff7b0479SSaeed Bishara MODULE_LICENSE("GPL");
1355