xref: /openbmc/linux/drivers/dma/mv_xor.c (revision ac5f0f3f863e9e6703a3038aa72814d2d0e8a056)
1ff7b0479SSaeed Bishara /*
2ff7b0479SSaeed Bishara  * offload engine driver for the Marvell XOR engine
3ff7b0479SSaeed Bishara  * Copyright (C) 2007, 2008, Marvell International Ltd.
4ff7b0479SSaeed Bishara  *
5ff7b0479SSaeed Bishara  * This program is free software; you can redistribute it and/or modify it
6ff7b0479SSaeed Bishara  * under the terms and conditions of the GNU General Public License,
7ff7b0479SSaeed Bishara  * version 2, as published by the Free Software Foundation.
8ff7b0479SSaeed Bishara  *
9ff7b0479SSaeed Bishara  * This program is distributed in the hope it will be useful, but WITHOUT
10ff7b0479SSaeed Bishara  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11ff7b0479SSaeed Bishara  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12ff7b0479SSaeed Bishara  * more details.
13ff7b0479SSaeed Bishara  */
14ff7b0479SSaeed Bishara 
15ff7b0479SSaeed Bishara #include <linux/init.h>
165a0e3ad6STejun Heo #include <linux/slab.h>
17ff7b0479SSaeed Bishara #include <linux/delay.h>
18ff7b0479SSaeed Bishara #include <linux/dma-mapping.h>
19ff7b0479SSaeed Bishara #include <linux/spinlock.h>
20ff7b0479SSaeed Bishara #include <linux/interrupt.h>
216f166312SLior Amsalem #include <linux/of_device.h>
22ff7b0479SSaeed Bishara #include <linux/platform_device.h>
23ff7b0479SSaeed Bishara #include <linux/memory.h>
24c510182bSAndrew Lunn #include <linux/clk.h>
25f7d12ef5SThomas Petazzoni #include <linux/of.h>
26f7d12ef5SThomas Petazzoni #include <linux/of_irq.h>
27f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h>
2877757291SThomas Petazzoni #include <linux/cpumask.h>
29c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h>
30d2ebfb33SRussell King - ARM Linux 
31d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
32ff7b0479SSaeed Bishara #include "mv_xor.h"
33ff7b0479SSaeed Bishara 
34dd130c65SGregory CLEMENT enum mv_xor_type {
35dd130c65SGregory CLEMENT 	XOR_ORION,
36dd130c65SGregory CLEMENT 	XOR_ARMADA_38X,
37*ac5f0f3fSMarcin Wojtas 	XOR_ARMADA_37XX,
38dd130c65SGregory CLEMENT };
39dd130c65SGregory CLEMENT 
406f166312SLior Amsalem enum mv_xor_mode {
416f166312SLior Amsalem 	XOR_MODE_IN_REG,
426f166312SLior Amsalem 	XOR_MODE_IN_DESC,
436f166312SLior Amsalem };
446f166312SLior Amsalem 
45ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan);
46ff7b0479SSaeed Bishara 
47ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan)		\
4898817b99SThomas Petazzoni 	container_of(chan, struct mv_xor_chan, dmachan)
49ff7b0479SSaeed Bishara 
50ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx)		\
51ff7b0479SSaeed Bishara 	container_of(tx, struct mv_xor_desc_slot, async_tx)
52ff7b0479SSaeed Bishara 
53c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan)           \
541ef48a26SThomas Petazzoni 	((chan)->dmadev.dev)
55c98c1781SThomas Petazzoni 
56dfc97661SLior Amsalem static void mv_desc_init(struct mv_xor_desc_slot *desc,
57ba87d137SLior Amsalem 			 dma_addr_t addr, u32 byte_count,
58ba87d137SLior Amsalem 			 enum dma_ctrl_flags flags)
59ff7b0479SSaeed Bishara {
60ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
61ff7b0479SSaeed Bishara 
620e7488edSEzequiel Garcia 	hw_desc->status = XOR_DESC_DMA_OWNED;
63ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
64ba87d137SLior Amsalem 	/* Enable end-of-descriptor interrupts only for DMA_PREP_INTERRUPT */
65ba87d137SLior Amsalem 	hw_desc->desc_command = (flags & DMA_PREP_INTERRUPT) ?
66ba87d137SLior Amsalem 				XOR_DESC_EOD_INT_EN : 0;
67dfc97661SLior Amsalem 	hw_desc->phy_dest_addr = addr;
68ff7b0479SSaeed Bishara 	hw_desc->byte_count = byte_count;
69ff7b0479SSaeed Bishara }
70ff7b0479SSaeed Bishara 
716f166312SLior Amsalem static void mv_desc_set_mode(struct mv_xor_desc_slot *desc)
726f166312SLior Amsalem {
736f166312SLior Amsalem 	struct mv_xor_desc *hw_desc = desc->hw_desc;
746f166312SLior Amsalem 
756f166312SLior Amsalem 	switch (desc->type) {
766f166312SLior Amsalem 	case DMA_XOR:
776f166312SLior Amsalem 	case DMA_INTERRUPT:
786f166312SLior Amsalem 		hw_desc->desc_command |= XOR_DESC_OPERATION_XOR;
796f166312SLior Amsalem 		break;
806f166312SLior Amsalem 	case DMA_MEMCPY:
816f166312SLior Amsalem 		hw_desc->desc_command |= XOR_DESC_OPERATION_MEMCPY;
826f166312SLior Amsalem 		break;
836f166312SLior Amsalem 	default:
846f166312SLior Amsalem 		BUG();
856f166312SLior Amsalem 		return;
866f166312SLior Amsalem 	}
876f166312SLior Amsalem }
886f166312SLior Amsalem 
89ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
90ff7b0479SSaeed Bishara 				  u32 next_desc_addr)
91ff7b0479SSaeed Bishara {
92ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
93ff7b0479SSaeed Bishara 	BUG_ON(hw_desc->phy_next_desc);
94ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = next_desc_addr;
95ff7b0479SSaeed Bishara }
96ff7b0479SSaeed Bishara 
97ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
98ff7b0479SSaeed Bishara 				 int index, dma_addr_t addr)
99ff7b0479SSaeed Bishara {
100ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
101e03bc654SThomas Petazzoni 	hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr;
102ff7b0479SSaeed Bishara 	if (desc->type == DMA_XOR)
103ff7b0479SSaeed Bishara 		hw_desc->desc_command |= (1 << index);
104ff7b0479SSaeed Bishara }
105ff7b0479SSaeed Bishara 
106ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
107ff7b0479SSaeed Bishara {
1085733c38aSThomas Petazzoni 	return readl_relaxed(XOR_CURR_DESC(chan));
109ff7b0479SSaeed Bishara }
110ff7b0479SSaeed Bishara 
111ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
112ff7b0479SSaeed Bishara 					u32 next_desc_addr)
113ff7b0479SSaeed Bishara {
1145733c38aSThomas Petazzoni 	writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan));
115ff7b0479SSaeed Bishara }
116ff7b0479SSaeed Bishara 
117ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
118ff7b0479SSaeed Bishara {
1195733c38aSThomas Petazzoni 	u32 val = readl_relaxed(XOR_INTR_MASK(chan));
120ff7b0479SSaeed Bishara 	val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
1215733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_MASK(chan));
122ff7b0479SSaeed Bishara }
123ff7b0479SSaeed Bishara 
124ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
125ff7b0479SSaeed Bishara {
1265733c38aSThomas Petazzoni 	u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan));
127ff7b0479SSaeed Bishara 	intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
128ff7b0479SSaeed Bishara 	return intr_cause;
129ff7b0479SSaeed Bishara }
130ff7b0479SSaeed Bishara 
1310951e728SMaxime Ripard static void mv_chan_clear_eoc_cause(struct mv_xor_chan *chan)
132ff7b0479SSaeed Bishara {
133ba87d137SLior Amsalem 	u32 val;
134ba87d137SLior Amsalem 
135ba87d137SLior Amsalem 	val = XOR_INT_END_OF_DESC | XOR_INT_END_OF_CHAIN | XOR_INT_STOPPED;
136ba87d137SLior Amsalem 	val = ~(val << (chan->idx * 16));
137c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val);
1385733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
139ff7b0479SSaeed Bishara }
140ff7b0479SSaeed Bishara 
1410951e728SMaxime Ripard static void mv_chan_clear_err_status(struct mv_xor_chan *chan)
142ff7b0479SSaeed Bishara {
143ff7b0479SSaeed Bishara 	u32 val = 0xFFFF0000 >> (chan->idx * 16);
1445733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
145ff7b0479SSaeed Bishara }
146ff7b0479SSaeed Bishara 
1470951e728SMaxime Ripard static void mv_chan_set_mode(struct mv_xor_chan *chan,
14881aafb3eSThomas Petazzoni 			     u32 op_mode)
149ff7b0479SSaeed Bishara {
1505733c38aSThomas Petazzoni 	u32 config = readl_relaxed(XOR_CONFIG(chan));
151ff7b0479SSaeed Bishara 
1526f166312SLior Amsalem 	config &= ~0x7;
1536f166312SLior Amsalem 	config |= op_mode;
1546f166312SLior Amsalem 
155e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN)
156e03bc654SThomas Petazzoni 	config |= XOR_DESCRIPTOR_SWAP;
157e03bc654SThomas Petazzoni #else
158e03bc654SThomas Petazzoni 	config &= ~XOR_DESCRIPTOR_SWAP;
159e03bc654SThomas Petazzoni #endif
160e03bc654SThomas Petazzoni 
1615733c38aSThomas Petazzoni 	writel_relaxed(config, XOR_CONFIG(chan));
162ff7b0479SSaeed Bishara }
163ff7b0479SSaeed Bishara 
164ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan)
165ff7b0479SSaeed Bishara {
166c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), " activate chan.\n");
1675a9a55bfSEzequiel Garcia 
1685a9a55bfSEzequiel Garcia 	/* writel ensures all descriptors are flushed before activation */
1695a9a55bfSEzequiel Garcia 	writel(BIT(0), XOR_ACTIVATION(chan));
170ff7b0479SSaeed Bishara }
171ff7b0479SSaeed Bishara 
172ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan)
173ff7b0479SSaeed Bishara {
1745733c38aSThomas Petazzoni 	u32 state = readl_relaxed(XOR_ACTIVATION(chan));
175ff7b0479SSaeed Bishara 
176ff7b0479SSaeed Bishara 	state = (state >> 4) & 0x3;
177ff7b0479SSaeed Bishara 
178ff7b0479SSaeed Bishara 	return (state == 1) ? 1 : 0;
179ff7b0479SSaeed Bishara }
180ff7b0479SSaeed Bishara 
181ff7b0479SSaeed Bishara /*
1820951e728SMaxime Ripard  * mv_chan_start_new_chain - program the engine to operate on new
1830951e728SMaxime Ripard  * chain headed by sw_desc
184ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
185ff7b0479SSaeed Bishara  */
1860951e728SMaxime Ripard static void mv_chan_start_new_chain(struct mv_xor_chan *mv_chan,
187ff7b0479SSaeed Bishara 				    struct mv_xor_desc_slot *sw_desc)
188ff7b0479SSaeed Bishara {
189c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n",
190ff7b0479SSaeed Bishara 		__func__, __LINE__, sw_desc);
191ff7b0479SSaeed Bishara 
192ff7b0479SSaeed Bishara 	/* set the hardware chain */
193ff7b0479SSaeed Bishara 	mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);
19448a9db46SBartlomiej Zolnierkiewicz 
195dfc97661SLior Amsalem 	mv_chan->pending++;
19698817b99SThomas Petazzoni 	mv_xor_issue_pending(&mv_chan->dmachan);
197ff7b0479SSaeed Bishara }
198ff7b0479SSaeed Bishara 
199ff7b0479SSaeed Bishara static dma_cookie_t
2000951e728SMaxime Ripard mv_desc_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
2010951e728SMaxime Ripard 				struct mv_xor_chan *mv_chan,
2020951e728SMaxime Ripard 				dma_cookie_t cookie)
203ff7b0479SSaeed Bishara {
204ff7b0479SSaeed Bishara 	BUG_ON(desc->async_tx.cookie < 0);
205ff7b0479SSaeed Bishara 
206ff7b0479SSaeed Bishara 	if (desc->async_tx.cookie > 0) {
207ff7b0479SSaeed Bishara 		cookie = desc->async_tx.cookie;
208ff7b0479SSaeed Bishara 
209ff7b0479SSaeed Bishara 		/* call the callback (must not sleep or submit new
210ff7b0479SSaeed Bishara 		 * operations to this channel)
211ff7b0479SSaeed Bishara 		 */
212ff7b0479SSaeed Bishara 		if (desc->async_tx.callback)
213ff7b0479SSaeed Bishara 			desc->async_tx.callback(
214ff7b0479SSaeed Bishara 				desc->async_tx.callback_param);
215ff7b0479SSaeed Bishara 
216d38a8c62SDan Williams 		dma_descriptor_unmap(&desc->async_tx);
217ff7b0479SSaeed Bishara 	}
218ff7b0479SSaeed Bishara 
219ff7b0479SSaeed Bishara 	/* run dependent operations */
22007f2211eSDan Williams 	dma_run_dependencies(&desc->async_tx);
221ff7b0479SSaeed Bishara 
222ff7b0479SSaeed Bishara 	return cookie;
223ff7b0479SSaeed Bishara }
224ff7b0479SSaeed Bishara 
225ff7b0479SSaeed Bishara static int
2260951e728SMaxime Ripard mv_chan_clean_completed_slots(struct mv_xor_chan *mv_chan)
227ff7b0479SSaeed Bishara {
228ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
229ff7b0479SSaeed Bishara 
230c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
231ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
232fbea28a2SLior Amsalem 				 node) {
233ff7b0479SSaeed Bishara 
234fbea28a2SLior Amsalem 		if (async_tx_test_ack(&iter->async_tx))
235fbea28a2SLior Amsalem 			list_move_tail(&iter->node, &mv_chan->free_slots);
236ff7b0479SSaeed Bishara 	}
237ff7b0479SSaeed Bishara 	return 0;
238ff7b0479SSaeed Bishara }
239ff7b0479SSaeed Bishara 
240ff7b0479SSaeed Bishara static int
2410951e728SMaxime Ripard mv_desc_clean_slot(struct mv_xor_desc_slot *desc,
242ff7b0479SSaeed Bishara 		   struct mv_xor_chan *mv_chan)
243ff7b0479SSaeed Bishara {
244c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n",
245ff7b0479SSaeed Bishara 		__func__, __LINE__, desc, desc->async_tx.flags);
246fbea28a2SLior Amsalem 
247ff7b0479SSaeed Bishara 	/* the client is allowed to attach dependent operations
248ff7b0479SSaeed Bishara 	 * until 'ack' is set
249ff7b0479SSaeed Bishara 	 */
250fbea28a2SLior Amsalem 	if (!async_tx_test_ack(&desc->async_tx))
251ff7b0479SSaeed Bishara 		/* move this slot to the completed_slots */
252fbea28a2SLior Amsalem 		list_move_tail(&desc->node, &mv_chan->completed_slots);
253fbea28a2SLior Amsalem 	else
254fbea28a2SLior Amsalem 		list_move_tail(&desc->node, &mv_chan->free_slots);
255ff7b0479SSaeed Bishara 
256ff7b0479SSaeed Bishara 	return 0;
257ff7b0479SSaeed Bishara }
258ff7b0479SSaeed Bishara 
259fbeec99aSEzequiel Garcia /* This function must be called with the mv_xor_chan spinlock held */
2600951e728SMaxime Ripard static void mv_chan_slot_cleanup(struct mv_xor_chan *mv_chan)
261ff7b0479SSaeed Bishara {
262ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
263ff7b0479SSaeed Bishara 	dma_cookie_t cookie = 0;
264ff7b0479SSaeed Bishara 	int busy = mv_chan_is_busy(mv_chan);
265ff7b0479SSaeed Bishara 	u32 current_desc = mv_chan_get_current_desc(mv_chan);
2669136291fSLior Amsalem 	int current_cleaned = 0;
2679136291fSLior Amsalem 	struct mv_xor_desc *hw_desc;
268ff7b0479SSaeed Bishara 
269c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
270c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc);
2710951e728SMaxime Ripard 	mv_chan_clean_completed_slots(mv_chan);
272ff7b0479SSaeed Bishara 
273ff7b0479SSaeed Bishara 	/* free completed slots from the chain starting with
274ff7b0479SSaeed Bishara 	 * the oldest descriptor
275ff7b0479SSaeed Bishara 	 */
276ff7b0479SSaeed Bishara 
277ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
278fbea28a2SLior Amsalem 				 node) {
279ff7b0479SSaeed Bishara 
2809136291fSLior Amsalem 		/* clean finished descriptors */
2819136291fSLior Amsalem 		hw_desc = iter->hw_desc;
2829136291fSLior Amsalem 		if (hw_desc->status & XOR_DESC_SUCCESS) {
2830951e728SMaxime Ripard 			cookie = mv_desc_run_tx_complete_actions(iter, mv_chan,
2849136291fSLior Amsalem 								 cookie);
285ff7b0479SSaeed Bishara 
2869136291fSLior Amsalem 			/* done processing desc, clean slot */
2870951e728SMaxime Ripard 			mv_desc_clean_slot(iter, mv_chan);
2889136291fSLior Amsalem 
2899136291fSLior Amsalem 			/* break if we did cleaned the current */
290ff7b0479SSaeed Bishara 			if (iter->async_tx.phys == current_desc) {
2919136291fSLior Amsalem 				current_cleaned = 1;
292ff7b0479SSaeed Bishara 				break;
293ff7b0479SSaeed Bishara 			}
2949136291fSLior Amsalem 		} else {
2959136291fSLior Amsalem 			if (iter->async_tx.phys == current_desc) {
2969136291fSLior Amsalem 				current_cleaned = 0;
297ff7b0479SSaeed Bishara 				break;
298ff7b0479SSaeed Bishara 			}
2999136291fSLior Amsalem 		}
3009136291fSLior Amsalem 	}
301ff7b0479SSaeed Bishara 
302ff7b0479SSaeed Bishara 	if ((busy == 0) && !list_empty(&mv_chan->chain)) {
3039136291fSLior Amsalem 		if (current_cleaned) {
3049136291fSLior Amsalem 			/*
3059136291fSLior Amsalem 			 * current descriptor cleaned and removed, run
3069136291fSLior Amsalem 			 * from list head
3079136291fSLior Amsalem 			 */
3089136291fSLior Amsalem 			iter = list_entry(mv_chan->chain.next,
309ff7b0479SSaeed Bishara 					  struct mv_xor_desc_slot,
310fbea28a2SLior Amsalem 					  node);
3110951e728SMaxime Ripard 			mv_chan_start_new_chain(mv_chan, iter);
3129136291fSLior Amsalem 		} else {
313fbea28a2SLior Amsalem 			if (!list_is_last(&iter->node, &mv_chan->chain)) {
3149136291fSLior Amsalem 				/*
3159136291fSLior Amsalem 				 * descriptors are still waiting after
3169136291fSLior Amsalem 				 * current, trigger them
3179136291fSLior Amsalem 				 */
318fbea28a2SLior Amsalem 				iter = list_entry(iter->node.next,
3199136291fSLior Amsalem 						  struct mv_xor_desc_slot,
320fbea28a2SLior Amsalem 						  node);
3210951e728SMaxime Ripard 				mv_chan_start_new_chain(mv_chan, iter);
3229136291fSLior Amsalem 			} else {
3239136291fSLior Amsalem 				/*
3249136291fSLior Amsalem 				 * some descriptors are still waiting
3259136291fSLior Amsalem 				 * to be cleaned
3269136291fSLior Amsalem 				 */
3279136291fSLior Amsalem 				tasklet_schedule(&mv_chan->irq_tasklet);
3289136291fSLior Amsalem 			}
3299136291fSLior Amsalem 		}
330ff7b0479SSaeed Bishara 	}
331ff7b0479SSaeed Bishara 
332ff7b0479SSaeed Bishara 	if (cookie > 0)
33398817b99SThomas Petazzoni 		mv_chan->dmachan.completed_cookie = cookie;
334ff7b0479SSaeed Bishara }
335ff7b0479SSaeed Bishara 
336ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data)
337ff7b0479SSaeed Bishara {
338ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
339e43147acSEzequiel Garcia 
340e43147acSEzequiel Garcia 	spin_lock_bh(&chan->lock);
3410951e728SMaxime Ripard 	mv_chan_slot_cleanup(chan);
342e43147acSEzequiel Garcia 	spin_unlock_bh(&chan->lock);
343ff7b0479SSaeed Bishara }
344ff7b0479SSaeed Bishara 
345ff7b0479SSaeed Bishara static struct mv_xor_desc_slot *
3460951e728SMaxime Ripard mv_chan_alloc_slot(struct mv_xor_chan *mv_chan)
347ff7b0479SSaeed Bishara {
348fbea28a2SLior Amsalem 	struct mv_xor_desc_slot *iter;
349ff7b0479SSaeed Bishara 
350fbea28a2SLior Amsalem 	spin_lock_bh(&mv_chan->lock);
351fbea28a2SLior Amsalem 
352fbea28a2SLior Amsalem 	if (!list_empty(&mv_chan->free_slots)) {
353fbea28a2SLior Amsalem 		iter = list_first_entry(&mv_chan->free_slots,
354ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
355fbea28a2SLior Amsalem 					node);
356ff7b0479SSaeed Bishara 
357fbea28a2SLior Amsalem 		list_move_tail(&iter->node, &mv_chan->allocated_slots);
358dfc97661SLior Amsalem 
359fbea28a2SLior Amsalem 		spin_unlock_bh(&mv_chan->lock);
360ff7b0479SSaeed Bishara 
361dfc97661SLior Amsalem 		/* pre-ack descriptor */
362ff7b0479SSaeed Bishara 		async_tx_ack(&iter->async_tx);
363dfc97661SLior Amsalem 		iter->async_tx.cookie = -EBUSY;
364dfc97661SLior Amsalem 
365dfc97661SLior Amsalem 		return iter;
366dfc97661SLior Amsalem 
367ff7b0479SSaeed Bishara 	}
368fbea28a2SLior Amsalem 
369fbea28a2SLior Amsalem 	spin_unlock_bh(&mv_chan->lock);
370ff7b0479SSaeed Bishara 
371ff7b0479SSaeed Bishara 	/* try to free some slots if the allocation fails */
372ff7b0479SSaeed Bishara 	tasklet_schedule(&mv_chan->irq_tasklet);
373ff7b0479SSaeed Bishara 
374ff7b0479SSaeed Bishara 	return NULL;
375ff7b0479SSaeed Bishara }
376ff7b0479SSaeed Bishara 
377ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/
378ff7b0479SSaeed Bishara static dma_cookie_t
379ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
380ff7b0479SSaeed Bishara {
381ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
382ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
383dfc97661SLior Amsalem 	struct mv_xor_desc_slot *old_chain_tail;
384ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
385ff7b0479SSaeed Bishara 	int new_hw_chain = 1;
386ff7b0479SSaeed Bishara 
387c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
388ff7b0479SSaeed Bishara 		"%s sw_desc %p: async_tx %p\n",
389ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
390ff7b0479SSaeed Bishara 
391ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
392884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(tx);
393ff7b0479SSaeed Bishara 
394ff7b0479SSaeed Bishara 	if (list_empty(&mv_chan->chain))
395fbea28a2SLior Amsalem 		list_move_tail(&sw_desc->node, &mv_chan->chain);
396ff7b0479SSaeed Bishara 	else {
397ff7b0479SSaeed Bishara 		new_hw_chain = 0;
398ff7b0479SSaeed Bishara 
399ff7b0479SSaeed Bishara 		old_chain_tail = list_entry(mv_chan->chain.prev,
400ff7b0479SSaeed Bishara 					    struct mv_xor_desc_slot,
401fbea28a2SLior Amsalem 					    node);
402fbea28a2SLior Amsalem 		list_move_tail(&sw_desc->node, &mv_chan->chain);
403ff7b0479SSaeed Bishara 
40431fd8f5bSOlof Johansson 		dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n",
40531fd8f5bSOlof Johansson 			&old_chain_tail->async_tx.phys);
406ff7b0479SSaeed Bishara 
407ff7b0479SSaeed Bishara 		/* fix up the hardware chain */
408dfc97661SLior Amsalem 		mv_desc_set_next_desc(old_chain_tail, sw_desc->async_tx.phys);
409ff7b0479SSaeed Bishara 
410ff7b0479SSaeed Bishara 		/* if the channel is not busy */
411ff7b0479SSaeed Bishara 		if (!mv_chan_is_busy(mv_chan)) {
412ff7b0479SSaeed Bishara 			u32 current_desc = mv_chan_get_current_desc(mv_chan);
413ff7b0479SSaeed Bishara 			/*
414ff7b0479SSaeed Bishara 			 * and the curren desc is the end of the chain before
415ff7b0479SSaeed Bishara 			 * the append, then we need to start the channel
416ff7b0479SSaeed Bishara 			 */
417ff7b0479SSaeed Bishara 			if (current_desc == old_chain_tail->async_tx.phys)
418ff7b0479SSaeed Bishara 				new_hw_chain = 1;
419ff7b0479SSaeed Bishara 		}
420ff7b0479SSaeed Bishara 	}
421ff7b0479SSaeed Bishara 
422ff7b0479SSaeed Bishara 	if (new_hw_chain)
4230951e728SMaxime Ripard 		mv_chan_start_new_chain(mv_chan, sw_desc);
424ff7b0479SSaeed Bishara 
425ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
426ff7b0479SSaeed Bishara 
427ff7b0479SSaeed Bishara 	return cookie;
428ff7b0479SSaeed Bishara }
429ff7b0479SSaeed Bishara 
430ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */
431aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
432ff7b0479SSaeed Bishara {
43331fd8f5bSOlof Johansson 	void *virt_desc;
43431fd8f5bSOlof Johansson 	dma_addr_t dma_desc;
435ff7b0479SSaeed Bishara 	int idx;
436ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
437ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *slot = NULL;
438b503fa01SThomas Petazzoni 	int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE;
439ff7b0479SSaeed Bishara 
440ff7b0479SSaeed Bishara 	/* Allocate descriptor slots */
441ff7b0479SSaeed Bishara 	idx = mv_chan->slots_allocated;
442ff7b0479SSaeed Bishara 	while (idx < num_descs_in_pool) {
443ff7b0479SSaeed Bishara 		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
444ff7b0479SSaeed Bishara 		if (!slot) {
445b8291ddeSEzequiel Garcia 			dev_info(mv_chan_to_devp(mv_chan),
446b8291ddeSEzequiel Garcia 				 "channel only initialized %d descriptor slots",
447b8291ddeSEzequiel Garcia 				 idx);
448ff7b0479SSaeed Bishara 			break;
449ff7b0479SSaeed Bishara 		}
45031fd8f5bSOlof Johansson 		virt_desc = mv_chan->dma_desc_pool_virt;
45131fd8f5bSOlof Johansson 		slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE;
452ff7b0479SSaeed Bishara 
453ff7b0479SSaeed Bishara 		dma_async_tx_descriptor_init(&slot->async_tx, chan);
454ff7b0479SSaeed Bishara 		slot->async_tx.tx_submit = mv_xor_tx_submit;
455fbea28a2SLior Amsalem 		INIT_LIST_HEAD(&slot->node);
45631fd8f5bSOlof Johansson 		dma_desc = mv_chan->dma_desc_pool;
45731fd8f5bSOlof Johansson 		slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE;
458ff7b0479SSaeed Bishara 		slot->idx = idx++;
459ff7b0479SSaeed Bishara 
460ff7b0479SSaeed Bishara 		spin_lock_bh(&mv_chan->lock);
461ff7b0479SSaeed Bishara 		mv_chan->slots_allocated = idx;
462fbea28a2SLior Amsalem 		list_add_tail(&slot->node, &mv_chan->free_slots);
463ff7b0479SSaeed Bishara 		spin_unlock_bh(&mv_chan->lock);
464ff7b0479SSaeed Bishara 	}
465ff7b0479SSaeed Bishara 
466c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
467fbea28a2SLior Amsalem 		"allocated %d descriptor slots\n",
468fbea28a2SLior Amsalem 		mv_chan->slots_allocated);
469ff7b0479SSaeed Bishara 
470ff7b0479SSaeed Bishara 	return mv_chan->slots_allocated ? : -ENOMEM;
471ff7b0479SSaeed Bishara }
472ff7b0479SSaeed Bishara 
473ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor *
474ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
475ff7b0479SSaeed Bishara 		    unsigned int src_cnt, size_t len, unsigned long flags)
476ff7b0479SSaeed Bishara {
477ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
478dfc97661SLior Amsalem 	struct mv_xor_desc_slot *sw_desc;
479ff7b0479SSaeed Bishara 
480ff7b0479SSaeed Bishara 	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
481ff7b0479SSaeed Bishara 		return NULL;
482ff7b0479SSaeed Bishara 
4837912d300SColy Li 	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
484ff7b0479SSaeed Bishara 
485c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
486bc822e12SGregory CLEMENT 		"%s src_cnt: %d len: %zu dest %pad flags: %ld\n",
48731fd8f5bSOlof Johansson 		__func__, src_cnt, len, &dest, flags);
488ff7b0479SSaeed Bishara 
4890951e728SMaxime Ripard 	sw_desc = mv_chan_alloc_slot(mv_chan);
490ff7b0479SSaeed Bishara 	if (sw_desc) {
491ff7b0479SSaeed Bishara 		sw_desc->type = DMA_XOR;
492ff7b0479SSaeed Bishara 		sw_desc->async_tx.flags = flags;
493ba87d137SLior Amsalem 		mv_desc_init(sw_desc, dest, len, flags);
4946f166312SLior Amsalem 		if (mv_chan->op_in_desc == XOR_MODE_IN_DESC)
4956f166312SLior Amsalem 			mv_desc_set_mode(sw_desc);
496ff7b0479SSaeed Bishara 		while (src_cnt--)
497dfc97661SLior Amsalem 			mv_desc_set_src_addr(sw_desc, src_cnt, src[src_cnt]);
498ff7b0479SSaeed Bishara 	}
499fbea28a2SLior Amsalem 
500c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
501ff7b0479SSaeed Bishara 		"%s sw_desc %p async_tx %p \n",
502ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
503ff7b0479SSaeed Bishara 	return sw_desc ? &sw_desc->async_tx : NULL;
504ff7b0479SSaeed Bishara }
505ff7b0479SSaeed Bishara 
5063e4f52e2SLior Amsalem static struct dma_async_tx_descriptor *
5073e4f52e2SLior Amsalem mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
5083e4f52e2SLior Amsalem 		size_t len, unsigned long flags)
5093e4f52e2SLior Amsalem {
5103e4f52e2SLior Amsalem 	/*
5113e4f52e2SLior Amsalem 	 * A MEMCPY operation is identical to an XOR operation with only
5123e4f52e2SLior Amsalem 	 * a single source address.
5133e4f52e2SLior Amsalem 	 */
5143e4f52e2SLior Amsalem 	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
5153e4f52e2SLior Amsalem }
5163e4f52e2SLior Amsalem 
51722843545SLior Amsalem static struct dma_async_tx_descriptor *
51822843545SLior Amsalem mv_xor_prep_dma_interrupt(struct dma_chan *chan, unsigned long flags)
51922843545SLior Amsalem {
52022843545SLior Amsalem 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
52122843545SLior Amsalem 	dma_addr_t src, dest;
52222843545SLior Amsalem 	size_t len;
52322843545SLior Amsalem 
52422843545SLior Amsalem 	src = mv_chan->dummy_src_addr;
52522843545SLior Amsalem 	dest = mv_chan->dummy_dst_addr;
52622843545SLior Amsalem 	len = MV_XOR_MIN_BYTE_COUNT;
52722843545SLior Amsalem 
52822843545SLior Amsalem 	/*
52922843545SLior Amsalem 	 * We implement the DMA_INTERRUPT operation as a minimum sized
53022843545SLior Amsalem 	 * XOR operation with a single dummy source address.
53122843545SLior Amsalem 	 */
53222843545SLior Amsalem 	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
53322843545SLior Amsalem }
53422843545SLior Amsalem 
535ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan)
536ff7b0479SSaeed Bishara {
537ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
538ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
539ff7b0479SSaeed Bishara 	int in_use_descs = 0;
540ff7b0479SSaeed Bishara 
541ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
542e43147acSEzequiel Garcia 
5430951e728SMaxime Ripard 	mv_chan_slot_cleanup(mv_chan);
544ff7b0479SSaeed Bishara 
545ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
546fbea28a2SLior Amsalem 					node) {
547ff7b0479SSaeed Bishara 		in_use_descs++;
548fbea28a2SLior Amsalem 		list_move_tail(&iter->node, &mv_chan->free_slots);
549ff7b0479SSaeed Bishara 	}
550ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
551fbea28a2SLior Amsalem 				 node) {
552ff7b0479SSaeed Bishara 		in_use_descs++;
553fbea28a2SLior Amsalem 		list_move_tail(&iter->node, &mv_chan->free_slots);
554fbea28a2SLior Amsalem 	}
555fbea28a2SLior Amsalem 	list_for_each_entry_safe(iter, _iter, &mv_chan->allocated_slots,
556fbea28a2SLior Amsalem 				 node) {
557fbea28a2SLior Amsalem 		in_use_descs++;
558fbea28a2SLior Amsalem 		list_move_tail(&iter->node, &mv_chan->free_slots);
559ff7b0479SSaeed Bishara 	}
560ff7b0479SSaeed Bishara 	list_for_each_entry_safe_reverse(
561fbea28a2SLior Amsalem 		iter, _iter, &mv_chan->free_slots, node) {
562fbea28a2SLior Amsalem 		list_del(&iter->node);
563ff7b0479SSaeed Bishara 		kfree(iter);
564ff7b0479SSaeed Bishara 		mv_chan->slots_allocated--;
565ff7b0479SSaeed Bishara 	}
566ff7b0479SSaeed Bishara 
567c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n",
568ff7b0479SSaeed Bishara 		__func__, mv_chan->slots_allocated);
569ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
570ff7b0479SSaeed Bishara 
571ff7b0479SSaeed Bishara 	if (in_use_descs)
572c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(mv_chan),
573ff7b0479SSaeed Bishara 			"freeing %d in use descriptors!\n", in_use_descs);
574ff7b0479SSaeed Bishara }
575ff7b0479SSaeed Bishara 
576ff7b0479SSaeed Bishara /**
57707934481SLinus Walleij  * mv_xor_status - poll the status of an XOR transaction
578ff7b0479SSaeed Bishara  * @chan: XOR channel handle
579ff7b0479SSaeed Bishara  * @cookie: XOR transaction identifier
58007934481SLinus Walleij  * @txstate: XOR transactions state holder (or NULL)
581ff7b0479SSaeed Bishara  */
58207934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan,
583ff7b0479SSaeed Bishara 					  dma_cookie_t cookie,
58407934481SLinus Walleij 					  struct dma_tx_state *txstate)
585ff7b0479SSaeed Bishara {
586ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
587ff7b0479SSaeed Bishara 	enum dma_status ret;
588ff7b0479SSaeed Bishara 
58996a2af41SRussell King - ARM Linux 	ret = dma_cookie_status(chan, cookie, txstate);
590890766d2SEzequiel Garcia 	if (ret == DMA_COMPLETE)
591ff7b0479SSaeed Bishara 		return ret;
592e43147acSEzequiel Garcia 
593e43147acSEzequiel Garcia 	spin_lock_bh(&mv_chan->lock);
5940951e728SMaxime Ripard 	mv_chan_slot_cleanup(mv_chan);
595e43147acSEzequiel Garcia 	spin_unlock_bh(&mv_chan->lock);
596ff7b0479SSaeed Bishara 
59796a2af41SRussell King - ARM Linux 	return dma_cookie_status(chan, cookie, txstate);
598ff7b0479SSaeed Bishara }
599ff7b0479SSaeed Bishara 
6000951e728SMaxime Ripard static void mv_chan_dump_regs(struct mv_xor_chan *chan)
601ff7b0479SSaeed Bishara {
602ff7b0479SSaeed Bishara 	u32 val;
603ff7b0479SSaeed Bishara 
6045733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_CONFIG(chan));
6051ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "config       0x%08x\n", val);
606ff7b0479SSaeed Bishara 
6075733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ACTIVATION(chan));
6081ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "activation   0x%08x\n", val);
609ff7b0479SSaeed Bishara 
6105733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_CAUSE(chan));
6111ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr cause   0x%08x\n", val);
612ff7b0479SSaeed Bishara 
6135733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_MASK(chan));
6141ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr mask    0x%08x\n", val);
615ff7b0479SSaeed Bishara 
6165733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_CAUSE(chan));
6171ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error cause  0x%08x\n", val);
618ff7b0479SSaeed Bishara 
6195733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_ADDR(chan));
6201ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error addr   0x%08x\n", val);
621ff7b0479SSaeed Bishara }
622ff7b0479SSaeed Bishara 
6230951e728SMaxime Ripard static void mv_chan_err_interrupt_handler(struct mv_xor_chan *chan,
624ff7b0479SSaeed Bishara 					  u32 intr_cause)
625ff7b0479SSaeed Bishara {
6260e7488edSEzequiel Garcia 	if (intr_cause & XOR_INT_ERR_DECODE) {
6270e7488edSEzequiel Garcia 		dev_dbg(mv_chan_to_devp(chan), "ignoring address decode error\n");
628ff7b0479SSaeed Bishara 		return;
629ff7b0479SSaeed Bishara 	}
630ff7b0479SSaeed Bishara 
6310e7488edSEzequiel Garcia 	dev_err(mv_chan_to_devp(chan), "error on chan %d. intr cause 0x%08x\n",
632ff7b0479SSaeed Bishara 		chan->idx, intr_cause);
633ff7b0479SSaeed Bishara 
6340951e728SMaxime Ripard 	mv_chan_dump_regs(chan);
6350e7488edSEzequiel Garcia 	WARN_ON(1);
636ff7b0479SSaeed Bishara }
637ff7b0479SSaeed Bishara 
638ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
639ff7b0479SSaeed Bishara {
640ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = data;
641ff7b0479SSaeed Bishara 	u32 intr_cause = mv_chan_get_intr_cause(chan);
642ff7b0479SSaeed Bishara 
643c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause);
644ff7b0479SSaeed Bishara 
6450e7488edSEzequiel Garcia 	if (intr_cause & XOR_INTR_ERRORS)
6460951e728SMaxime Ripard 		mv_chan_err_interrupt_handler(chan, intr_cause);
647ff7b0479SSaeed Bishara 
648ff7b0479SSaeed Bishara 	tasklet_schedule(&chan->irq_tasklet);
649ff7b0479SSaeed Bishara 
6500951e728SMaxime Ripard 	mv_chan_clear_eoc_cause(chan);
651ff7b0479SSaeed Bishara 
652ff7b0479SSaeed Bishara 	return IRQ_HANDLED;
653ff7b0479SSaeed Bishara }
654ff7b0479SSaeed Bishara 
655ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan)
656ff7b0479SSaeed Bishara {
657ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
658ff7b0479SSaeed Bishara 
659ff7b0479SSaeed Bishara 	if (mv_chan->pending >= MV_XOR_THRESHOLD) {
660ff7b0479SSaeed Bishara 		mv_chan->pending = 0;
661ff7b0479SSaeed Bishara 		mv_chan_activate(mv_chan);
662ff7b0479SSaeed Bishara 	}
663ff7b0479SSaeed Bishara }
664ff7b0479SSaeed Bishara 
665ff7b0479SSaeed Bishara /*
666ff7b0479SSaeed Bishara  * Perform a transaction to verify the HW works.
667ff7b0479SSaeed Bishara  */
668ff7b0479SSaeed Bishara 
6690951e728SMaxime Ripard static int mv_chan_memcpy_self_test(struct mv_xor_chan *mv_chan)
670ff7b0479SSaeed Bishara {
671b8c01d25SEzequiel Garcia 	int i, ret;
672ff7b0479SSaeed Bishara 	void *src, *dest;
673ff7b0479SSaeed Bishara 	dma_addr_t src_dma, dest_dma;
674ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
675ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
676ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
677d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
678ff7b0479SSaeed Bishara 	int err = 0;
679ff7b0479SSaeed Bishara 
680d16695a7SEzequiel Garcia 	src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
681ff7b0479SSaeed Bishara 	if (!src)
682ff7b0479SSaeed Bishara 		return -ENOMEM;
683ff7b0479SSaeed Bishara 
684d16695a7SEzequiel Garcia 	dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
685ff7b0479SSaeed Bishara 	if (!dest) {
686ff7b0479SSaeed Bishara 		kfree(src);
687ff7b0479SSaeed Bishara 		return -ENOMEM;
688ff7b0479SSaeed Bishara 	}
689ff7b0479SSaeed Bishara 
690ff7b0479SSaeed Bishara 	/* Fill in src buffer */
691d16695a7SEzequiel Garcia 	for (i = 0; i < PAGE_SIZE; i++)
692ff7b0479SSaeed Bishara 		((u8 *) src)[i] = (u8)i;
693ff7b0479SSaeed Bishara 
694275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
695aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
696ff7b0479SSaeed Bishara 		err = -ENODEV;
697ff7b0479SSaeed Bishara 		goto out;
698ff7b0479SSaeed Bishara 	}
699ff7b0479SSaeed Bishara 
700d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL);
701d16695a7SEzequiel Garcia 	if (!unmap) {
702d16695a7SEzequiel Garcia 		err = -ENOMEM;
703d16695a7SEzequiel Garcia 		goto free_resources;
704d16695a7SEzequiel Garcia 	}
705ff7b0479SSaeed Bishara 
706d16695a7SEzequiel Garcia 	src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 0,
707d16695a7SEzequiel Garcia 				 PAGE_SIZE, DMA_TO_DEVICE);
708d16695a7SEzequiel Garcia 	unmap->addr[0] = src_dma;
709d16695a7SEzequiel Garcia 
710b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, src_dma);
711b8c01d25SEzequiel Garcia 	if (ret) {
712b8c01d25SEzequiel Garcia 		err = -ENOMEM;
713b8c01d25SEzequiel Garcia 		goto free_resources;
714b8c01d25SEzequiel Garcia 	}
715b8c01d25SEzequiel Garcia 	unmap->to_cnt = 1;
716b8c01d25SEzequiel Garcia 
717d16695a7SEzequiel Garcia 	dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 0,
718d16695a7SEzequiel Garcia 				  PAGE_SIZE, DMA_FROM_DEVICE);
719d16695a7SEzequiel Garcia 	unmap->addr[1] = dest_dma;
720d16695a7SEzequiel Garcia 
721b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, dest_dma);
722b8c01d25SEzequiel Garcia 	if (ret) {
723b8c01d25SEzequiel Garcia 		err = -ENOMEM;
724b8c01d25SEzequiel Garcia 		goto free_resources;
725b8c01d25SEzequiel Garcia 	}
726b8c01d25SEzequiel Garcia 	unmap->from_cnt = 1;
727d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
728ff7b0479SSaeed Bishara 
729ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
730d16695a7SEzequiel Garcia 				    PAGE_SIZE, 0);
731b8c01d25SEzequiel Garcia 	if (!tx) {
732b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
733b8c01d25SEzequiel Garcia 			"Self-test cannot prepare operation, disabling\n");
734b8c01d25SEzequiel Garcia 		err = -ENODEV;
735b8c01d25SEzequiel Garcia 		goto free_resources;
736b8c01d25SEzequiel Garcia 	}
737b8c01d25SEzequiel Garcia 
738ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
739b8c01d25SEzequiel Garcia 	if (dma_submit_error(cookie)) {
740b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
741b8c01d25SEzequiel Garcia 			"Self-test submit error, disabling\n");
742b8c01d25SEzequiel Garcia 		err = -ENODEV;
743b8c01d25SEzequiel Garcia 		goto free_resources;
744b8c01d25SEzequiel Garcia 	}
745b8c01d25SEzequiel Garcia 
746ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
747ff7b0479SSaeed Bishara 	async_tx_ack(tx);
748ff7b0479SSaeed Bishara 	msleep(1);
749ff7b0479SSaeed Bishara 
75007934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
751b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
752a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
753ff7b0479SSaeed Bishara 			"Self-test copy timed out, disabling\n");
754ff7b0479SSaeed Bishara 		err = -ENODEV;
755ff7b0479SSaeed Bishara 		goto free_resources;
756ff7b0479SSaeed Bishara 	}
757ff7b0479SSaeed Bishara 
758c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
759d16695a7SEzequiel Garcia 				PAGE_SIZE, DMA_FROM_DEVICE);
760d16695a7SEzequiel Garcia 	if (memcmp(src, dest, PAGE_SIZE)) {
761a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
762ff7b0479SSaeed Bishara 			"Self-test copy failed compare, disabling\n");
763ff7b0479SSaeed Bishara 		err = -ENODEV;
764ff7b0479SSaeed Bishara 		goto free_resources;
765ff7b0479SSaeed Bishara 	}
766ff7b0479SSaeed Bishara 
767ff7b0479SSaeed Bishara free_resources:
768d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
769ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
770ff7b0479SSaeed Bishara out:
771ff7b0479SSaeed Bishara 	kfree(src);
772ff7b0479SSaeed Bishara 	kfree(dest);
773ff7b0479SSaeed Bishara 	return err;
774ff7b0479SSaeed Bishara }
775ff7b0479SSaeed Bishara 
776ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
777463a1f8bSBill Pemberton static int
7780951e728SMaxime Ripard mv_chan_xor_self_test(struct mv_xor_chan *mv_chan)
779ff7b0479SSaeed Bishara {
780b8c01d25SEzequiel Garcia 	int i, src_idx, ret;
781ff7b0479SSaeed Bishara 	struct page *dest;
782ff7b0479SSaeed Bishara 	struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
783ff7b0479SSaeed Bishara 	dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
784ff7b0479SSaeed Bishara 	dma_addr_t dest_dma;
785ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
786d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
787ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
788ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
789ff7b0479SSaeed Bishara 	u8 cmp_byte = 0;
790ff7b0479SSaeed Bishara 	u32 cmp_word;
791ff7b0479SSaeed Bishara 	int err = 0;
792d16695a7SEzequiel Garcia 	int src_count = MV_XOR_NUM_SRC_TEST;
793ff7b0479SSaeed Bishara 
794d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
795ff7b0479SSaeed Bishara 		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
796a09b09aeSRoel Kluin 		if (!xor_srcs[src_idx]) {
797a09b09aeSRoel Kluin 			while (src_idx--)
798ff7b0479SSaeed Bishara 				__free_page(xor_srcs[src_idx]);
799ff7b0479SSaeed Bishara 			return -ENOMEM;
800ff7b0479SSaeed Bishara 		}
801ff7b0479SSaeed Bishara 	}
802ff7b0479SSaeed Bishara 
803ff7b0479SSaeed Bishara 	dest = alloc_page(GFP_KERNEL);
804a09b09aeSRoel Kluin 	if (!dest) {
805a09b09aeSRoel Kluin 		while (src_idx--)
806ff7b0479SSaeed Bishara 			__free_page(xor_srcs[src_idx]);
807ff7b0479SSaeed Bishara 		return -ENOMEM;
808ff7b0479SSaeed Bishara 	}
809ff7b0479SSaeed Bishara 
810ff7b0479SSaeed Bishara 	/* Fill in src buffers */
811d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
812ff7b0479SSaeed Bishara 		u8 *ptr = page_address(xor_srcs[src_idx]);
813ff7b0479SSaeed Bishara 		for (i = 0; i < PAGE_SIZE; i++)
814ff7b0479SSaeed Bishara 			ptr[i] = (1 << src_idx);
815ff7b0479SSaeed Bishara 	}
816ff7b0479SSaeed Bishara 
817d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++)
818ff7b0479SSaeed Bishara 		cmp_byte ^= (u8) (1 << src_idx);
819ff7b0479SSaeed Bishara 
820ff7b0479SSaeed Bishara 	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
821ff7b0479SSaeed Bishara 		(cmp_byte << 8) | cmp_byte;
822ff7b0479SSaeed Bishara 
823ff7b0479SSaeed Bishara 	memset(page_address(dest), 0, PAGE_SIZE);
824ff7b0479SSaeed Bishara 
825275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
826aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
827ff7b0479SSaeed Bishara 		err = -ENODEV;
828ff7b0479SSaeed Bishara 		goto out;
829ff7b0479SSaeed Bishara 	}
830ff7b0479SSaeed Bishara 
831d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1,
832d16695a7SEzequiel Garcia 					 GFP_KERNEL);
833d16695a7SEzequiel Garcia 	if (!unmap) {
834d16695a7SEzequiel Garcia 		err = -ENOMEM;
835d16695a7SEzequiel Garcia 		goto free_resources;
836d16695a7SEzequiel Garcia 	}
837ff7b0479SSaeed Bishara 
838d16695a7SEzequiel Garcia 	/* test xor */
839d16695a7SEzequiel Garcia 	for (i = 0; i < src_count; i++) {
840d16695a7SEzequiel Garcia 		unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
841ff7b0479SSaeed Bishara 					      0, PAGE_SIZE, DMA_TO_DEVICE);
842d16695a7SEzequiel Garcia 		dma_srcs[i] = unmap->addr[i];
843b8c01d25SEzequiel Garcia 		ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[i]);
844b8c01d25SEzequiel Garcia 		if (ret) {
845b8c01d25SEzequiel Garcia 			err = -ENOMEM;
846b8c01d25SEzequiel Garcia 			goto free_resources;
847b8c01d25SEzequiel Garcia 		}
848d16695a7SEzequiel Garcia 		unmap->to_cnt++;
849d16695a7SEzequiel Garcia 	}
850d16695a7SEzequiel Garcia 
851d16695a7SEzequiel Garcia 	unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
852d16695a7SEzequiel Garcia 				      DMA_FROM_DEVICE);
853d16695a7SEzequiel Garcia 	dest_dma = unmap->addr[src_count];
854b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[src_count]);
855b8c01d25SEzequiel Garcia 	if (ret) {
856b8c01d25SEzequiel Garcia 		err = -ENOMEM;
857b8c01d25SEzequiel Garcia 		goto free_resources;
858b8c01d25SEzequiel Garcia 	}
859d16695a7SEzequiel Garcia 	unmap->from_cnt = 1;
860d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
861ff7b0479SSaeed Bishara 
862ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
863d16695a7SEzequiel Garcia 				 src_count, PAGE_SIZE, 0);
864b8c01d25SEzequiel Garcia 	if (!tx) {
865b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
866b8c01d25SEzequiel Garcia 			"Self-test cannot prepare operation, disabling\n");
867b8c01d25SEzequiel Garcia 		err = -ENODEV;
868b8c01d25SEzequiel Garcia 		goto free_resources;
869b8c01d25SEzequiel Garcia 	}
870ff7b0479SSaeed Bishara 
871ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
872b8c01d25SEzequiel Garcia 	if (dma_submit_error(cookie)) {
873b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
874b8c01d25SEzequiel Garcia 			"Self-test submit error, disabling\n");
875b8c01d25SEzequiel Garcia 		err = -ENODEV;
876b8c01d25SEzequiel Garcia 		goto free_resources;
877b8c01d25SEzequiel Garcia 	}
878b8c01d25SEzequiel Garcia 
879ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
880ff7b0479SSaeed Bishara 	async_tx_ack(tx);
881ff7b0479SSaeed Bishara 	msleep(8);
882ff7b0479SSaeed Bishara 
88307934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
884b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
885a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
886ff7b0479SSaeed Bishara 			"Self-test xor timed out, disabling\n");
887ff7b0479SSaeed Bishara 		err = -ENODEV;
888ff7b0479SSaeed Bishara 		goto free_resources;
889ff7b0479SSaeed Bishara 	}
890ff7b0479SSaeed Bishara 
891c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
892ff7b0479SSaeed Bishara 				PAGE_SIZE, DMA_FROM_DEVICE);
893ff7b0479SSaeed Bishara 	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
894ff7b0479SSaeed Bishara 		u32 *ptr = page_address(dest);
895ff7b0479SSaeed Bishara 		if (ptr[i] != cmp_word) {
896a3fc74bcSThomas Petazzoni 			dev_err(dma_chan->device->dev,
8971ba151cdSJoe Perches 				"Self-test xor failed compare, disabling. index %d, data %x, expected %x\n",
8981ba151cdSJoe Perches 				i, ptr[i], cmp_word);
899ff7b0479SSaeed Bishara 			err = -ENODEV;
900ff7b0479SSaeed Bishara 			goto free_resources;
901ff7b0479SSaeed Bishara 		}
902ff7b0479SSaeed Bishara 	}
903ff7b0479SSaeed Bishara 
904ff7b0479SSaeed Bishara free_resources:
905d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
906ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
907ff7b0479SSaeed Bishara out:
908d16695a7SEzequiel Garcia 	src_idx = src_count;
909ff7b0479SSaeed Bishara 	while (src_idx--)
910ff7b0479SSaeed Bishara 		__free_page(xor_srcs[src_idx]);
911ff7b0479SSaeed Bishara 	__free_page(dest);
912ff7b0479SSaeed Bishara 	return err;
913ff7b0479SSaeed Bishara }
914ff7b0479SSaeed Bishara 
9151ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan)
916ff7b0479SSaeed Bishara {
917ff7b0479SSaeed Bishara 	struct dma_chan *chan, *_chan;
9181ef48a26SThomas Petazzoni 	struct device *dev = mv_chan->dmadev.dev;
919ff7b0479SSaeed Bishara 
9201ef48a26SThomas Petazzoni 	dma_async_device_unregister(&mv_chan->dmadev);
921ff7b0479SSaeed Bishara 
922b503fa01SThomas Petazzoni 	dma_free_coherent(dev, MV_XOR_POOL_SIZE,
9231ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
92422843545SLior Amsalem 	dma_unmap_single(dev, mv_chan->dummy_src_addr,
92522843545SLior Amsalem 			 MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE);
92622843545SLior Amsalem 	dma_unmap_single(dev, mv_chan->dummy_dst_addr,
92722843545SLior Amsalem 			 MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE);
928ff7b0479SSaeed Bishara 
9291ef48a26SThomas Petazzoni 	list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels,
930ff7b0479SSaeed Bishara 				 device_node) {
931ff7b0479SSaeed Bishara 		list_del(&chan->device_node);
932ff7b0479SSaeed Bishara 	}
933ff7b0479SSaeed Bishara 
93488eb92cbSThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
93588eb92cbSThomas Petazzoni 
936ff7b0479SSaeed Bishara 	return 0;
937ff7b0479SSaeed Bishara }
938ff7b0479SSaeed Bishara 
9391ef48a26SThomas Petazzoni static struct mv_xor_chan *
940297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev,
941a6b4a9d2SThomas Petazzoni 		   struct platform_device *pdev,
942dd130c65SGregory CLEMENT 		   int idx, dma_cap_mask_t cap_mask, int irq)
943ff7b0479SSaeed Bishara {
944ff7b0479SSaeed Bishara 	int ret = 0;
945ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan;
946ff7b0479SSaeed Bishara 	struct dma_device *dma_dev;
947ff7b0479SSaeed Bishara 
9481ef48a26SThomas Petazzoni 	mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
949a577659fSSachin Kamat 	if (!mv_chan)
950a577659fSSachin Kamat 		return ERR_PTR(-ENOMEM);
951ff7b0479SSaeed Bishara 
9529aedbdbaSThomas Petazzoni 	mv_chan->idx = idx;
95388eb92cbSThomas Petazzoni 	mv_chan->irq = irq;
954dd130c65SGregory CLEMENT 	if (xordev->xor_type == XOR_ORION)
955dd130c65SGregory CLEMENT 		mv_chan->op_in_desc = XOR_MODE_IN_REG;
956dd130c65SGregory CLEMENT 	else
957dd130c65SGregory CLEMENT 		mv_chan->op_in_desc = XOR_MODE_IN_DESC;
958ff7b0479SSaeed Bishara 
9591ef48a26SThomas Petazzoni 	dma_dev = &mv_chan->dmadev;
960ff7b0479SSaeed Bishara 
96122843545SLior Amsalem 	/*
96222843545SLior Amsalem 	 * These source and destination dummy buffers are used to implement
96322843545SLior Amsalem 	 * a DMA_INTERRUPT operation as a minimum-sized XOR operation.
96422843545SLior Amsalem 	 * Hence, we only need to map the buffers at initialization-time.
96522843545SLior Amsalem 	 */
96622843545SLior Amsalem 	mv_chan->dummy_src_addr = dma_map_single(dma_dev->dev,
96722843545SLior Amsalem 		mv_chan->dummy_src, MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE);
96822843545SLior Amsalem 	mv_chan->dummy_dst_addr = dma_map_single(dma_dev->dev,
96922843545SLior Amsalem 		mv_chan->dummy_dst, MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE);
97022843545SLior Amsalem 
971ff7b0479SSaeed Bishara 	/* allocate coherent memory for hardware descriptors
972ff7b0479SSaeed Bishara 	 * note: writecombine gives slightly better performance, but
973ff7b0479SSaeed Bishara 	 * requires that we explicitly flush the writes
974ff7b0479SSaeed Bishara 	 */
9751ef48a26SThomas Petazzoni 	mv_chan->dma_desc_pool_virt =
976f6e45661SLuis R. Rodriguez 	  dma_alloc_wc(&pdev->dev, MV_XOR_POOL_SIZE, &mv_chan->dma_desc_pool,
977f6e45661SLuis R. Rodriguez 		       GFP_KERNEL);
9781ef48a26SThomas Petazzoni 	if (!mv_chan->dma_desc_pool_virt)
979a6b4a9d2SThomas Petazzoni 		return ERR_PTR(-ENOMEM);
980ff7b0479SSaeed Bishara 
981ff7b0479SSaeed Bishara 	/* discover transaction capabilites from the platform data */
982a6b4a9d2SThomas Petazzoni 	dma_dev->cap_mask = cap_mask;
983ff7b0479SSaeed Bishara 
984ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&dma_dev->channels);
985ff7b0479SSaeed Bishara 
986ff7b0479SSaeed Bishara 	/* set base routines */
987ff7b0479SSaeed Bishara 	dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
988ff7b0479SSaeed Bishara 	dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
98907934481SLinus Walleij 	dma_dev->device_tx_status = mv_xor_status;
990ff7b0479SSaeed Bishara 	dma_dev->device_issue_pending = mv_xor_issue_pending;
991ff7b0479SSaeed Bishara 	dma_dev->dev = &pdev->dev;
992ff7b0479SSaeed Bishara 
993ff7b0479SSaeed Bishara 	/* set prep routines based on capability */
99422843545SLior Amsalem 	if (dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask))
99522843545SLior Amsalem 		dma_dev->device_prep_dma_interrupt = mv_xor_prep_dma_interrupt;
996ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
997ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
998ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
999c019894eSJoe Perches 		dma_dev->max_xor = 8;
1000ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
1001ff7b0479SSaeed Bishara 	}
1002ff7b0479SSaeed Bishara 
1003297eedbaSThomas Petazzoni 	mv_chan->mmr_base = xordev->xor_base;
100482a1402eSEzequiel Garcia 	mv_chan->mmr_high_base = xordev->xor_high_base;
1005ff7b0479SSaeed Bishara 	tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
1006ff7b0479SSaeed Bishara 		     mv_chan);
1007ff7b0479SSaeed Bishara 
1008ff7b0479SSaeed Bishara 	/* clear errors before enabling interrupts */
10090951e728SMaxime Ripard 	mv_chan_clear_err_status(mv_chan);
1010ff7b0479SSaeed Bishara 
10112d0a0745SThomas Petazzoni 	ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler,
1012ff7b0479SSaeed Bishara 			  0, dev_name(&pdev->dev), mv_chan);
1013ff7b0479SSaeed Bishara 	if (ret)
1014ff7b0479SSaeed Bishara 		goto err_free_dma;
1015ff7b0479SSaeed Bishara 
1016ff7b0479SSaeed Bishara 	mv_chan_unmask_interrupts(mv_chan);
1017ff7b0479SSaeed Bishara 
10186f166312SLior Amsalem 	if (mv_chan->op_in_desc == XOR_MODE_IN_DESC)
101981aafb3eSThomas Petazzoni 		mv_chan_set_mode(mv_chan, XOR_OPERATION_MODE_IN_DESC);
10206f166312SLior Amsalem 	else
102181aafb3eSThomas Petazzoni 		mv_chan_set_mode(mv_chan, XOR_OPERATION_MODE_XOR);
1022ff7b0479SSaeed Bishara 
1023ff7b0479SSaeed Bishara 	spin_lock_init(&mv_chan->lock);
1024ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->chain);
1025ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->completed_slots);
1026fbea28a2SLior Amsalem 	INIT_LIST_HEAD(&mv_chan->free_slots);
1027fbea28a2SLior Amsalem 	INIT_LIST_HEAD(&mv_chan->allocated_slots);
102898817b99SThomas Petazzoni 	mv_chan->dmachan.device = dma_dev;
102998817b99SThomas Petazzoni 	dma_cookie_init(&mv_chan->dmachan);
1030ff7b0479SSaeed Bishara 
103198817b99SThomas Petazzoni 	list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels);
1032ff7b0479SSaeed Bishara 
1033ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
10340951e728SMaxime Ripard 		ret = mv_chan_memcpy_self_test(mv_chan);
1035ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
1036ff7b0479SSaeed Bishara 		if (ret)
10372d0a0745SThomas Petazzoni 			goto err_free_irq;
1038ff7b0479SSaeed Bishara 	}
1039ff7b0479SSaeed Bishara 
1040ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
10410951e728SMaxime Ripard 		ret = mv_chan_xor_self_test(mv_chan);
1042ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
1043ff7b0479SSaeed Bishara 		if (ret)
10442d0a0745SThomas Petazzoni 			goto err_free_irq;
1045ff7b0479SSaeed Bishara 	}
1046ff7b0479SSaeed Bishara 
10476f166312SLior Amsalem 	dev_info(&pdev->dev, "Marvell XOR (%s): ( %s%s%s)\n",
10486f166312SLior Amsalem 		 mv_chan->op_in_desc ? "Descriptor Mode" : "Registers Mode",
1049ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
1050ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
1051ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1052ff7b0479SSaeed Bishara 
1053ff7b0479SSaeed Bishara 	dma_async_device_register(dma_dev);
10541ef48a26SThomas Petazzoni 	return mv_chan;
1055ff7b0479SSaeed Bishara 
10562d0a0745SThomas Petazzoni err_free_irq:
10572d0a0745SThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
1058ff7b0479SSaeed Bishara  err_free_dma:
1059b503fa01SThomas Petazzoni 	dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE,
10601ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
1061a6b4a9d2SThomas Petazzoni 	return ERR_PTR(ret);
1062ff7b0479SSaeed Bishara }
1063ff7b0479SSaeed Bishara 
1064ff7b0479SSaeed Bishara static void
1065297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev,
106663a9332bSAndrew Lunn 			 const struct mbus_dram_target_info *dram)
1067ff7b0479SSaeed Bishara {
106882a1402eSEzequiel Garcia 	void __iomem *base = xordev->xor_high_base;
1069ff7b0479SSaeed Bishara 	u32 win_enable = 0;
1070ff7b0479SSaeed Bishara 	int i;
1071ff7b0479SSaeed Bishara 
1072ff7b0479SSaeed Bishara 	for (i = 0; i < 8; i++) {
1073ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_BASE(i));
1074ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_SIZE(i));
1075ff7b0479SSaeed Bishara 		if (i < 4)
1076ff7b0479SSaeed Bishara 			writel(0, base + WINDOW_REMAP_HIGH(i));
1077ff7b0479SSaeed Bishara 	}
1078ff7b0479SSaeed Bishara 
1079ff7b0479SSaeed Bishara 	for (i = 0; i < dram->num_cs; i++) {
108063a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
1081ff7b0479SSaeed Bishara 
1082ff7b0479SSaeed Bishara 		writel((cs->base & 0xffff0000) |
1083ff7b0479SSaeed Bishara 		       (cs->mbus_attr << 8) |
1084ff7b0479SSaeed Bishara 		       dram->mbus_dram_target_id, base + WINDOW_BASE(i));
1085ff7b0479SSaeed Bishara 		writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
1086ff7b0479SSaeed Bishara 
1087ff7b0479SSaeed Bishara 		win_enable |= (1 << i);
1088ff7b0479SSaeed Bishara 		win_enable |= 3 << (16 + (2 * i));
1089ff7b0479SSaeed Bishara 	}
1090ff7b0479SSaeed Bishara 
1091ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1092ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1093c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
1094c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1095ff7b0479SSaeed Bishara }
1096ff7b0479SSaeed Bishara 
1097*ac5f0f3fSMarcin Wojtas static void
1098*ac5f0f3fSMarcin Wojtas mv_xor_conf_mbus_windows_a3700(struct mv_xor_device *xordev)
1099*ac5f0f3fSMarcin Wojtas {
1100*ac5f0f3fSMarcin Wojtas 	void __iomem *base = xordev->xor_high_base;
1101*ac5f0f3fSMarcin Wojtas 	u32 win_enable = 0;
1102*ac5f0f3fSMarcin Wojtas 	int i;
1103*ac5f0f3fSMarcin Wojtas 
1104*ac5f0f3fSMarcin Wojtas 	for (i = 0; i < 8; i++) {
1105*ac5f0f3fSMarcin Wojtas 		writel(0, base + WINDOW_BASE(i));
1106*ac5f0f3fSMarcin Wojtas 		writel(0, base + WINDOW_SIZE(i));
1107*ac5f0f3fSMarcin Wojtas 		if (i < 4)
1108*ac5f0f3fSMarcin Wojtas 			writel(0, base + WINDOW_REMAP_HIGH(i));
1109*ac5f0f3fSMarcin Wojtas 	}
1110*ac5f0f3fSMarcin Wojtas 	/*
1111*ac5f0f3fSMarcin Wojtas 	 * For Armada3700 open default 4GB Mbus window. The dram
1112*ac5f0f3fSMarcin Wojtas 	 * related configuration are done at AXIS level.
1113*ac5f0f3fSMarcin Wojtas 	 */
1114*ac5f0f3fSMarcin Wojtas 	writel(0xffff0000, base + WINDOW_SIZE(0));
1115*ac5f0f3fSMarcin Wojtas 	win_enable |= 1;
1116*ac5f0f3fSMarcin Wojtas 	win_enable |= 3 << 16;
1117*ac5f0f3fSMarcin Wojtas 
1118*ac5f0f3fSMarcin Wojtas 	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1119*ac5f0f3fSMarcin Wojtas 	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1120*ac5f0f3fSMarcin Wojtas 	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
1121*ac5f0f3fSMarcin Wojtas 	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1122*ac5f0f3fSMarcin Wojtas }
1123*ac5f0f3fSMarcin Wojtas 
11248b648436SThomas Petazzoni /*
11258b648436SThomas Petazzoni  * Since this XOR driver is basically used only for RAID5, we don't
11268b648436SThomas Petazzoni  * need to care about synchronizing ->suspend with DMA activity,
11278b648436SThomas Petazzoni  * because the DMA engine will naturally be quiet due to the block
11288b648436SThomas Petazzoni  * devices being suspended.
11298b648436SThomas Petazzoni  */
11308b648436SThomas Petazzoni static int mv_xor_suspend(struct platform_device *pdev, pm_message_t state)
11318b648436SThomas Petazzoni {
11328b648436SThomas Petazzoni 	struct mv_xor_device *xordev = platform_get_drvdata(pdev);
11338b648436SThomas Petazzoni 	int i;
11348b648436SThomas Petazzoni 
11358b648436SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
11368b648436SThomas Petazzoni 		struct mv_xor_chan *mv_chan = xordev->channels[i];
11378b648436SThomas Petazzoni 
11388b648436SThomas Petazzoni 		if (!mv_chan)
11398b648436SThomas Petazzoni 			continue;
11408b648436SThomas Petazzoni 
11418b648436SThomas Petazzoni 		mv_chan->saved_config_reg =
11428b648436SThomas Petazzoni 			readl_relaxed(XOR_CONFIG(mv_chan));
11438b648436SThomas Petazzoni 		mv_chan->saved_int_mask_reg =
11448b648436SThomas Petazzoni 			readl_relaxed(XOR_INTR_MASK(mv_chan));
11458b648436SThomas Petazzoni 	}
11468b648436SThomas Petazzoni 
11478b648436SThomas Petazzoni 	return 0;
11488b648436SThomas Petazzoni }
11498b648436SThomas Petazzoni 
11508b648436SThomas Petazzoni static int mv_xor_resume(struct platform_device *dev)
11518b648436SThomas Petazzoni {
11528b648436SThomas Petazzoni 	struct mv_xor_device *xordev = platform_get_drvdata(dev);
11538b648436SThomas Petazzoni 	const struct mbus_dram_target_info *dram;
11548b648436SThomas Petazzoni 	int i;
11558b648436SThomas Petazzoni 
11568b648436SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
11578b648436SThomas Petazzoni 		struct mv_xor_chan *mv_chan = xordev->channels[i];
11588b648436SThomas Petazzoni 
11598b648436SThomas Petazzoni 		if (!mv_chan)
11608b648436SThomas Petazzoni 			continue;
11618b648436SThomas Petazzoni 
11628b648436SThomas Petazzoni 		writel_relaxed(mv_chan->saved_config_reg,
11638b648436SThomas Petazzoni 			       XOR_CONFIG(mv_chan));
11648b648436SThomas Petazzoni 		writel_relaxed(mv_chan->saved_int_mask_reg,
11658b648436SThomas Petazzoni 			       XOR_INTR_MASK(mv_chan));
11668b648436SThomas Petazzoni 	}
11678b648436SThomas Petazzoni 
1168*ac5f0f3fSMarcin Wojtas 	if (xordev->xor_type == XOR_ARMADA_37XX) {
1169*ac5f0f3fSMarcin Wojtas 		mv_xor_conf_mbus_windows_a3700(xordev);
1170*ac5f0f3fSMarcin Wojtas 		return 0;
1171*ac5f0f3fSMarcin Wojtas 	}
1172*ac5f0f3fSMarcin Wojtas 
11738b648436SThomas Petazzoni 	dram = mv_mbus_dram_info();
11748b648436SThomas Petazzoni 	if (dram)
11758b648436SThomas Petazzoni 		mv_xor_conf_mbus_windows(xordev, dram);
11768b648436SThomas Petazzoni 
11778b648436SThomas Petazzoni 	return 0;
11788b648436SThomas Petazzoni }
11798b648436SThomas Petazzoni 
11806f166312SLior Amsalem static const struct of_device_id mv_xor_dt_ids[] = {
1181dd130c65SGregory CLEMENT 	{ .compatible = "marvell,orion-xor", .data = (void *)XOR_ORION },
1182dd130c65SGregory CLEMENT 	{ .compatible = "marvell,armada-380-xor", .data = (void *)XOR_ARMADA_38X },
1183*ac5f0f3fSMarcin Wojtas 	{ .compatible = "marvell,armada-3700-xor", .data = (void *)XOR_ARMADA_37XX },
11846f166312SLior Amsalem 	{},
11856f166312SLior Amsalem };
11866f166312SLior Amsalem 
118777757291SThomas Petazzoni static unsigned int mv_xor_engine_count;
1188ff7b0479SSaeed Bishara 
1189c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev)
1190ff7b0479SSaeed Bishara {
119163a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
1192297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev;
1193d4adcc01SJingoo Han 	struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev);
1194ff7b0479SSaeed Bishara 	struct resource *res;
119577757291SThomas Petazzoni 	unsigned int max_engines, max_channels;
119660d151f3SThomas Petazzoni 	int i, ret;
1197ff7b0479SSaeed Bishara 
11981ba151cdSJoe Perches 	dev_notice(&pdev->dev, "Marvell shared XOR driver\n");
1199ff7b0479SSaeed Bishara 
1200297eedbaSThomas Petazzoni 	xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL);
1201297eedbaSThomas Petazzoni 	if (!xordev)
1202ff7b0479SSaeed Bishara 		return -ENOMEM;
1203ff7b0479SSaeed Bishara 
1204ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1205ff7b0479SSaeed Bishara 	if (!res)
1206ff7b0479SSaeed Bishara 		return -ENODEV;
1207ff7b0479SSaeed Bishara 
1208297eedbaSThomas Petazzoni 	xordev->xor_base = devm_ioremap(&pdev->dev, res->start,
12094de1ba15SH Hartley Sweeten 					resource_size(res));
1210297eedbaSThomas Petazzoni 	if (!xordev->xor_base)
1211ff7b0479SSaeed Bishara 		return -EBUSY;
1212ff7b0479SSaeed Bishara 
1213ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1214ff7b0479SSaeed Bishara 	if (!res)
1215ff7b0479SSaeed Bishara 		return -ENODEV;
1216ff7b0479SSaeed Bishara 
1217297eedbaSThomas Petazzoni 	xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start,
12184de1ba15SH Hartley Sweeten 					     resource_size(res));
1219297eedbaSThomas Petazzoni 	if (!xordev->xor_high_base)
1220ff7b0479SSaeed Bishara 		return -EBUSY;
1221ff7b0479SSaeed Bishara 
1222297eedbaSThomas Petazzoni 	platform_set_drvdata(pdev, xordev);
1223ff7b0479SSaeed Bishara 
1224dd130c65SGregory CLEMENT 
1225dd130c65SGregory CLEMENT 	/*
1226dd130c65SGregory CLEMENT 	 * We need to know which type of XOR device we use before
1227dd130c65SGregory CLEMENT 	 * setting up. In non-dt case it can only be the legacy one.
1228dd130c65SGregory CLEMENT 	 */
1229dd130c65SGregory CLEMENT 	xordev->xor_type = XOR_ORION;
1230dd130c65SGregory CLEMENT 	if (pdev->dev.of_node) {
1231dd130c65SGregory CLEMENT 		const struct of_device_id *of_id =
1232dd130c65SGregory CLEMENT 			of_match_device(mv_xor_dt_ids,
1233dd130c65SGregory CLEMENT 					&pdev->dev);
1234dd130c65SGregory CLEMENT 
1235dd130c65SGregory CLEMENT 		xordev->xor_type = (uintptr_t)of_id->data;
1236dd130c65SGregory CLEMENT 	}
1237dd130c65SGregory CLEMENT 
1238ff7b0479SSaeed Bishara 	/*
1239ff7b0479SSaeed Bishara 	 * (Re-)program MBUS remapping windows if we are asked to.
1240ff7b0479SSaeed Bishara 	 */
1241*ac5f0f3fSMarcin Wojtas 	if (xordev->xor_type == XOR_ARMADA_37XX) {
1242*ac5f0f3fSMarcin Wojtas 		mv_xor_conf_mbus_windows_a3700(xordev);
1243*ac5f0f3fSMarcin Wojtas 	} else {
124463a9332bSAndrew Lunn 		dram = mv_mbus_dram_info();
124563a9332bSAndrew Lunn 		if (dram)
1246297eedbaSThomas Petazzoni 			mv_xor_conf_mbus_windows(xordev, dram);
1247*ac5f0f3fSMarcin Wojtas 	}
1248ff7b0479SSaeed Bishara 
1249c510182bSAndrew Lunn 	/* Not all platforms can gate the clock, so it is not
1250c510182bSAndrew Lunn 	 * an error if the clock does not exists.
1251c510182bSAndrew Lunn 	 */
1252297eedbaSThomas Petazzoni 	xordev->clk = clk_get(&pdev->dev, NULL);
1253297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk))
1254297eedbaSThomas Petazzoni 		clk_prepare_enable(xordev->clk);
1255c510182bSAndrew Lunn 
125677757291SThomas Petazzoni 	/*
125777757291SThomas Petazzoni 	 * We don't want to have more than one channel per CPU in
125877757291SThomas Petazzoni 	 * order for async_tx to perform well. So we limit the number
125977757291SThomas Petazzoni 	 * of engines and channels so that we take into account this
126077757291SThomas Petazzoni 	 * constraint. Note that we also want to use channels from
1261*ac5f0f3fSMarcin Wojtas 	 * separate engines when possible.  For dual-CPU Armada 3700
1262*ac5f0f3fSMarcin Wojtas 	 * SoC with single XOR engine allow using its both channels.
126377757291SThomas Petazzoni 	 */
126477757291SThomas Petazzoni 	max_engines = num_present_cpus();
1265*ac5f0f3fSMarcin Wojtas 	if (xordev->xor_type == XOR_ARMADA_37XX)
1266*ac5f0f3fSMarcin Wojtas 		max_channels =	num_present_cpus();
1267*ac5f0f3fSMarcin Wojtas 	else
126877757291SThomas Petazzoni 		max_channels = min_t(unsigned int,
126977757291SThomas Petazzoni 				     MV_XOR_MAX_CHANNELS,
127077757291SThomas Petazzoni 				     DIV_ROUND_UP(num_present_cpus(), 2));
127177757291SThomas Petazzoni 
127277757291SThomas Petazzoni 	if (mv_xor_engine_count >= max_engines)
127377757291SThomas Petazzoni 		return 0;
127477757291SThomas Petazzoni 
1275f7d12ef5SThomas Petazzoni 	if (pdev->dev.of_node) {
1276f7d12ef5SThomas Petazzoni 		struct device_node *np;
1277f7d12ef5SThomas Petazzoni 		int i = 0;
1278f7d12ef5SThomas Petazzoni 
1279f7d12ef5SThomas Petazzoni 		for_each_child_of_node(pdev->dev.of_node, np) {
12800be8253fSRussell King 			struct mv_xor_chan *chan;
1281f7d12ef5SThomas Petazzoni 			dma_cap_mask_t cap_mask;
1282f7d12ef5SThomas Petazzoni 			int irq;
1283f7d12ef5SThomas Petazzoni 
128477757291SThomas Petazzoni 			if (i >= max_channels)
128577757291SThomas Petazzoni 				continue;
128677757291SThomas Petazzoni 
1287f7d12ef5SThomas Petazzoni 			dma_cap_zero(cap_mask);
1288f7d12ef5SThomas Petazzoni 			dma_cap_set(DMA_MEMCPY, cap_mask);
1289f7d12ef5SThomas Petazzoni 			dma_cap_set(DMA_XOR, cap_mask);
1290f7d12ef5SThomas Petazzoni 			dma_cap_set(DMA_INTERRUPT, cap_mask);
1291f7d12ef5SThomas Petazzoni 
1292f7d12ef5SThomas Petazzoni 			irq = irq_of_parse_and_map(np, 0);
1293f8eb9e7dSThomas Petazzoni 			if (!irq) {
1294f8eb9e7dSThomas Petazzoni 				ret = -ENODEV;
1295f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1296f7d12ef5SThomas Petazzoni 			}
1297f7d12ef5SThomas Petazzoni 
12980be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
1299dd130c65SGregory CLEMENT 						  cap_mask, irq);
13000be8253fSRussell King 			if (IS_ERR(chan)) {
13010be8253fSRussell King 				ret = PTR_ERR(chan);
1302f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(irq);
1303f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1304f7d12ef5SThomas Petazzoni 			}
1305f7d12ef5SThomas Petazzoni 
13060be8253fSRussell King 			xordev->channels[i] = chan;
1307f7d12ef5SThomas Petazzoni 			i++;
1308f7d12ef5SThomas Petazzoni 		}
1309f7d12ef5SThomas Petazzoni 	} else if (pdata && pdata->channels) {
131077757291SThomas Petazzoni 		for (i = 0; i < max_channels; i++) {
1311e39f6ec1SThomas Petazzoni 			struct mv_xor_channel_data *cd;
13120be8253fSRussell King 			struct mv_xor_chan *chan;
131360d151f3SThomas Petazzoni 			int irq;
131460d151f3SThomas Petazzoni 
131560d151f3SThomas Petazzoni 			cd = &pdata->channels[i];
131660d151f3SThomas Petazzoni 			if (!cd) {
131760d151f3SThomas Petazzoni 				ret = -ENODEV;
131860d151f3SThomas Petazzoni 				goto err_channel_add;
131960d151f3SThomas Petazzoni 			}
132060d151f3SThomas Petazzoni 
132160d151f3SThomas Petazzoni 			irq = platform_get_irq(pdev, i);
132260d151f3SThomas Petazzoni 			if (irq < 0) {
132360d151f3SThomas Petazzoni 				ret = irq;
132460d151f3SThomas Petazzoni 				goto err_channel_add;
132560d151f3SThomas Petazzoni 			}
132660d151f3SThomas Petazzoni 
13270be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
1328dd130c65SGregory CLEMENT 						  cd->cap_mask, irq);
13290be8253fSRussell King 			if (IS_ERR(chan)) {
13300be8253fSRussell King 				ret = PTR_ERR(chan);
133160d151f3SThomas Petazzoni 				goto err_channel_add;
133260d151f3SThomas Petazzoni 			}
13330be8253fSRussell King 
13340be8253fSRussell King 			xordev->channels[i] = chan;
133560d151f3SThomas Petazzoni 		}
133660d151f3SThomas Petazzoni 	}
133760d151f3SThomas Petazzoni 
1338ff7b0479SSaeed Bishara 	return 0;
133960d151f3SThomas Petazzoni 
134060d151f3SThomas Petazzoni err_channel_add:
134160d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1342f7d12ef5SThomas Petazzoni 		if (xordev->channels[i]) {
1343ab6e439fSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
1344f7d12ef5SThomas Petazzoni 			if (pdev->dev.of_node)
1345f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(xordev->channels[i]->irq);
1346f7d12ef5SThomas Petazzoni 		}
134760d151f3SThomas Petazzoni 
1348dab92064SThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1349297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1350297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1351dab92064SThomas Petazzoni 	}
1352dab92064SThomas Petazzoni 
135360d151f3SThomas Petazzoni 	return ret;
1354ff7b0479SSaeed Bishara }
1355ff7b0479SSaeed Bishara 
1356ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = {
1357ff7b0479SSaeed Bishara 	.probe		= mv_xor_probe,
13588b648436SThomas Petazzoni 	.suspend        = mv_xor_suspend,
13598b648436SThomas Petazzoni 	.resume         = mv_xor_resume,
1360ff7b0479SSaeed Bishara 	.driver		= {
1361ff7b0479SSaeed Bishara 		.name	        = MV_XOR_NAME,
1362f7d12ef5SThomas Petazzoni 		.of_match_table = of_match_ptr(mv_xor_dt_ids),
1363ff7b0479SSaeed Bishara 	},
1364ff7b0479SSaeed Bishara };
1365ff7b0479SSaeed Bishara 
1366ff7b0479SSaeed Bishara 
1367ff7b0479SSaeed Bishara static int __init mv_xor_init(void)
1368ff7b0479SSaeed Bishara {
136961971656SThomas Petazzoni 	return platform_driver_register(&mv_xor_driver);
1370ff7b0479SSaeed Bishara }
137125cf68daSPaul Gortmaker device_initcall(mv_xor_init);
1372ff7b0479SSaeed Bishara 
137325cf68daSPaul Gortmaker /*
1374ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
1375ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
1376ff7b0479SSaeed Bishara MODULE_LICENSE("GPL");
137725cf68daSPaul Gortmaker */
1378