xref: /openbmc/linux/drivers/dma/mv_xor.c (revision 9136291f1dbc1d4d1cacd2840fb35f4f3ce16c46)
1ff7b0479SSaeed Bishara /*
2ff7b0479SSaeed Bishara  * offload engine driver for the Marvell XOR engine
3ff7b0479SSaeed Bishara  * Copyright (C) 2007, 2008, Marvell International Ltd.
4ff7b0479SSaeed Bishara  *
5ff7b0479SSaeed Bishara  * This program is free software; you can redistribute it and/or modify it
6ff7b0479SSaeed Bishara  * under the terms and conditions of the GNU General Public License,
7ff7b0479SSaeed Bishara  * version 2, as published by the Free Software Foundation.
8ff7b0479SSaeed Bishara  *
9ff7b0479SSaeed Bishara  * This program is distributed in the hope it will be useful, but WITHOUT
10ff7b0479SSaeed Bishara  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11ff7b0479SSaeed Bishara  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12ff7b0479SSaeed Bishara  * more details.
13ff7b0479SSaeed Bishara  */
14ff7b0479SSaeed Bishara 
15ff7b0479SSaeed Bishara #include <linux/init.h>
16ff7b0479SSaeed Bishara #include <linux/module.h>
175a0e3ad6STejun Heo #include <linux/slab.h>
18ff7b0479SSaeed Bishara #include <linux/delay.h>
19ff7b0479SSaeed Bishara #include <linux/dma-mapping.h>
20ff7b0479SSaeed Bishara #include <linux/spinlock.h>
21ff7b0479SSaeed Bishara #include <linux/interrupt.h>
22ff7b0479SSaeed Bishara #include <linux/platform_device.h>
23ff7b0479SSaeed Bishara #include <linux/memory.h>
24c510182bSAndrew Lunn #include <linux/clk.h>
25f7d12ef5SThomas Petazzoni #include <linux/of.h>
26f7d12ef5SThomas Petazzoni #include <linux/of_irq.h>
27f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h>
28c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h>
29d2ebfb33SRussell King - ARM Linux 
30d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
31ff7b0479SSaeed Bishara #include "mv_xor.h"
32ff7b0479SSaeed Bishara 
33ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan);
34ff7b0479SSaeed Bishara 
35ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan)		\
3698817b99SThomas Petazzoni 	container_of(chan, struct mv_xor_chan, dmachan)
37ff7b0479SSaeed Bishara 
38ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx)		\
39ff7b0479SSaeed Bishara 	container_of(tx, struct mv_xor_desc_slot, async_tx)
40ff7b0479SSaeed Bishara 
41c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan)           \
421ef48a26SThomas Petazzoni 	((chan)->dmadev.dev)
43c98c1781SThomas Petazzoni 
44dfc97661SLior Amsalem static void mv_desc_init(struct mv_xor_desc_slot *desc,
45ba87d137SLior Amsalem 			 dma_addr_t addr, u32 byte_count,
46ba87d137SLior Amsalem 			 enum dma_ctrl_flags flags)
47ff7b0479SSaeed Bishara {
48ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
49ff7b0479SSaeed Bishara 
500e7488edSEzequiel Garcia 	hw_desc->status = XOR_DESC_DMA_OWNED;
51ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
52ba87d137SLior Amsalem 	/* Enable end-of-descriptor interrupts only for DMA_PREP_INTERRUPT */
53ba87d137SLior Amsalem 	hw_desc->desc_command = (flags & DMA_PREP_INTERRUPT) ?
54ba87d137SLior Amsalem 				XOR_DESC_EOD_INT_EN : 0;
55dfc97661SLior Amsalem 	hw_desc->phy_dest_addr = addr;
56ff7b0479SSaeed Bishara 	hw_desc->byte_count = byte_count;
57ff7b0479SSaeed Bishara }
58ff7b0479SSaeed Bishara 
59ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
60ff7b0479SSaeed Bishara 				  u32 next_desc_addr)
61ff7b0479SSaeed Bishara {
62ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
63ff7b0479SSaeed Bishara 	BUG_ON(hw_desc->phy_next_desc);
64ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = next_desc_addr;
65ff7b0479SSaeed Bishara }
66ff7b0479SSaeed Bishara 
67ff7b0479SSaeed Bishara static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc)
68ff7b0479SSaeed Bishara {
69ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
70ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
71ff7b0479SSaeed Bishara }
72ff7b0479SSaeed Bishara 
73ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
74ff7b0479SSaeed Bishara 				 int index, dma_addr_t addr)
75ff7b0479SSaeed Bishara {
76ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
77e03bc654SThomas Petazzoni 	hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr;
78ff7b0479SSaeed Bishara 	if (desc->type == DMA_XOR)
79ff7b0479SSaeed Bishara 		hw_desc->desc_command |= (1 << index);
80ff7b0479SSaeed Bishara }
81ff7b0479SSaeed Bishara 
82ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
83ff7b0479SSaeed Bishara {
845733c38aSThomas Petazzoni 	return readl_relaxed(XOR_CURR_DESC(chan));
85ff7b0479SSaeed Bishara }
86ff7b0479SSaeed Bishara 
87ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
88ff7b0479SSaeed Bishara 					u32 next_desc_addr)
89ff7b0479SSaeed Bishara {
905733c38aSThomas Petazzoni 	writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan));
91ff7b0479SSaeed Bishara }
92ff7b0479SSaeed Bishara 
93ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
94ff7b0479SSaeed Bishara {
955733c38aSThomas Petazzoni 	u32 val = readl_relaxed(XOR_INTR_MASK(chan));
96ff7b0479SSaeed Bishara 	val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
975733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_MASK(chan));
98ff7b0479SSaeed Bishara }
99ff7b0479SSaeed Bishara 
100ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
101ff7b0479SSaeed Bishara {
1025733c38aSThomas Petazzoni 	u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan));
103ff7b0479SSaeed Bishara 	intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
104ff7b0479SSaeed Bishara 	return intr_cause;
105ff7b0479SSaeed Bishara }
106ff7b0479SSaeed Bishara 
107ff7b0479SSaeed Bishara static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan)
108ff7b0479SSaeed Bishara {
109ba87d137SLior Amsalem 	u32 val;
110ba87d137SLior Amsalem 
111ba87d137SLior Amsalem 	val = XOR_INT_END_OF_DESC | XOR_INT_END_OF_CHAIN | XOR_INT_STOPPED;
112ba87d137SLior Amsalem 	val = ~(val << (chan->idx * 16));
113c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val);
1145733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
115ff7b0479SSaeed Bishara }
116ff7b0479SSaeed Bishara 
117ff7b0479SSaeed Bishara static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan)
118ff7b0479SSaeed Bishara {
119ff7b0479SSaeed Bishara 	u32 val = 0xFFFF0000 >> (chan->idx * 16);
1205733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
121ff7b0479SSaeed Bishara }
122ff7b0479SSaeed Bishara 
123ff7b0479SSaeed Bishara static void mv_set_mode(struct mv_xor_chan *chan,
124ff7b0479SSaeed Bishara 			       enum dma_transaction_type type)
125ff7b0479SSaeed Bishara {
126ff7b0479SSaeed Bishara 	u32 op_mode;
1275733c38aSThomas Petazzoni 	u32 config = readl_relaxed(XOR_CONFIG(chan));
128ff7b0479SSaeed Bishara 
129ff7b0479SSaeed Bishara 	switch (type) {
130ff7b0479SSaeed Bishara 	case DMA_XOR:
131ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_XOR;
132ff7b0479SSaeed Bishara 		break;
133ff7b0479SSaeed Bishara 	case DMA_MEMCPY:
134ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_MEMCPY;
135ff7b0479SSaeed Bishara 		break;
136ff7b0479SSaeed Bishara 	default:
137c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(chan),
1381ba151cdSJoe Perches 			"error: unsupported operation %d\n",
139ff7b0479SSaeed Bishara 			type);
140ff7b0479SSaeed Bishara 		BUG();
141ff7b0479SSaeed Bishara 		return;
142ff7b0479SSaeed Bishara 	}
143ff7b0479SSaeed Bishara 
144ff7b0479SSaeed Bishara 	config &= ~0x7;
145ff7b0479SSaeed Bishara 	config |= op_mode;
146e03bc654SThomas Petazzoni 
147e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN)
148e03bc654SThomas Petazzoni 	config |= XOR_DESCRIPTOR_SWAP;
149e03bc654SThomas Petazzoni #else
150e03bc654SThomas Petazzoni 	config &= ~XOR_DESCRIPTOR_SWAP;
151e03bc654SThomas Petazzoni #endif
152e03bc654SThomas Petazzoni 
1535733c38aSThomas Petazzoni 	writel_relaxed(config, XOR_CONFIG(chan));
154ff7b0479SSaeed Bishara 	chan->current_type = type;
155ff7b0479SSaeed Bishara }
156ff7b0479SSaeed Bishara 
157ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan)
158ff7b0479SSaeed Bishara {
159c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), " activate chan.\n");
1605a9a55bfSEzequiel Garcia 
1615a9a55bfSEzequiel Garcia 	/* writel ensures all descriptors are flushed before activation */
1625a9a55bfSEzequiel Garcia 	writel(BIT(0), XOR_ACTIVATION(chan));
163ff7b0479SSaeed Bishara }
164ff7b0479SSaeed Bishara 
165ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan)
166ff7b0479SSaeed Bishara {
1675733c38aSThomas Petazzoni 	u32 state = readl_relaxed(XOR_ACTIVATION(chan));
168ff7b0479SSaeed Bishara 
169ff7b0479SSaeed Bishara 	state = (state >> 4) & 0x3;
170ff7b0479SSaeed Bishara 
171ff7b0479SSaeed Bishara 	return (state == 1) ? 1 : 0;
172ff7b0479SSaeed Bishara }
173ff7b0479SSaeed Bishara 
174ff7b0479SSaeed Bishara /**
175ff7b0479SSaeed Bishara  * mv_xor_free_slots - flags descriptor slots for reuse
176ff7b0479SSaeed Bishara  * @slot: Slot to free
177ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
178ff7b0479SSaeed Bishara  */
179ff7b0479SSaeed Bishara static void mv_xor_free_slots(struct mv_xor_chan *mv_chan,
180ff7b0479SSaeed Bishara 			      struct mv_xor_desc_slot *slot)
181ff7b0479SSaeed Bishara {
182c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n",
183ff7b0479SSaeed Bishara 		__func__, __LINE__, slot);
184ff7b0479SSaeed Bishara 
185dfc97661SLior Amsalem 	slot->slot_used = 0;
186ff7b0479SSaeed Bishara 
187ff7b0479SSaeed Bishara }
188ff7b0479SSaeed Bishara 
189ff7b0479SSaeed Bishara /*
190ff7b0479SSaeed Bishara  * mv_xor_start_new_chain - program the engine to operate on new chain headed by
191ff7b0479SSaeed Bishara  * sw_desc
192ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
193ff7b0479SSaeed Bishara  */
194ff7b0479SSaeed Bishara static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan,
195ff7b0479SSaeed Bishara 				   struct mv_xor_desc_slot *sw_desc)
196ff7b0479SSaeed Bishara {
197c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n",
198ff7b0479SSaeed Bishara 		__func__, __LINE__, sw_desc);
199ff7b0479SSaeed Bishara 
200ff7b0479SSaeed Bishara 	/* set the hardware chain */
201ff7b0479SSaeed Bishara 	mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);
20248a9db46SBartlomiej Zolnierkiewicz 
203dfc97661SLior Amsalem 	mv_chan->pending++;
20498817b99SThomas Petazzoni 	mv_xor_issue_pending(&mv_chan->dmachan);
205ff7b0479SSaeed Bishara }
206ff7b0479SSaeed Bishara 
207ff7b0479SSaeed Bishara static dma_cookie_t
208ff7b0479SSaeed Bishara mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
209ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan, dma_cookie_t cookie)
210ff7b0479SSaeed Bishara {
211ff7b0479SSaeed Bishara 	BUG_ON(desc->async_tx.cookie < 0);
212ff7b0479SSaeed Bishara 
213ff7b0479SSaeed Bishara 	if (desc->async_tx.cookie > 0) {
214ff7b0479SSaeed Bishara 		cookie = desc->async_tx.cookie;
215ff7b0479SSaeed Bishara 
216ff7b0479SSaeed Bishara 		/* call the callback (must not sleep or submit new
217ff7b0479SSaeed Bishara 		 * operations to this channel)
218ff7b0479SSaeed Bishara 		 */
219ff7b0479SSaeed Bishara 		if (desc->async_tx.callback)
220ff7b0479SSaeed Bishara 			desc->async_tx.callback(
221ff7b0479SSaeed Bishara 				desc->async_tx.callback_param);
222ff7b0479SSaeed Bishara 
223d38a8c62SDan Williams 		dma_descriptor_unmap(&desc->async_tx);
224ff7b0479SSaeed Bishara 	}
225ff7b0479SSaeed Bishara 
226ff7b0479SSaeed Bishara 	/* run dependent operations */
22707f2211eSDan Williams 	dma_run_dependencies(&desc->async_tx);
228ff7b0479SSaeed Bishara 
229ff7b0479SSaeed Bishara 	return cookie;
230ff7b0479SSaeed Bishara }
231ff7b0479SSaeed Bishara 
232ff7b0479SSaeed Bishara static int
233ff7b0479SSaeed Bishara mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan)
234ff7b0479SSaeed Bishara {
235ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
236ff7b0479SSaeed Bishara 
237c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
238ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
239ff7b0479SSaeed Bishara 				 completed_node) {
240ff7b0479SSaeed Bishara 
241ff7b0479SSaeed Bishara 		if (async_tx_test_ack(&iter->async_tx)) {
242ff7b0479SSaeed Bishara 			list_del(&iter->completed_node);
243ff7b0479SSaeed Bishara 			mv_xor_free_slots(mv_chan, iter);
244ff7b0479SSaeed Bishara 		}
245ff7b0479SSaeed Bishara 	}
246ff7b0479SSaeed Bishara 	return 0;
247ff7b0479SSaeed Bishara }
248ff7b0479SSaeed Bishara 
249ff7b0479SSaeed Bishara static int
250ff7b0479SSaeed Bishara mv_xor_clean_slot(struct mv_xor_desc_slot *desc,
251ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan)
252ff7b0479SSaeed Bishara {
253c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n",
254ff7b0479SSaeed Bishara 		__func__, __LINE__, desc, desc->async_tx.flags);
255ff7b0479SSaeed Bishara 	list_del(&desc->chain_node);
256ff7b0479SSaeed Bishara 	/* the client is allowed to attach dependent operations
257ff7b0479SSaeed Bishara 	 * until 'ack' is set
258ff7b0479SSaeed Bishara 	 */
259ff7b0479SSaeed Bishara 	if (!async_tx_test_ack(&desc->async_tx)) {
260ff7b0479SSaeed Bishara 		/* move this slot to the completed_slots */
261ff7b0479SSaeed Bishara 		list_add_tail(&desc->completed_node, &mv_chan->completed_slots);
262ff7b0479SSaeed Bishara 		return 0;
263ff7b0479SSaeed Bishara 	}
264ff7b0479SSaeed Bishara 
265ff7b0479SSaeed Bishara 	mv_xor_free_slots(mv_chan, desc);
266ff7b0479SSaeed Bishara 	return 0;
267ff7b0479SSaeed Bishara }
268ff7b0479SSaeed Bishara 
269fbeec99aSEzequiel Garcia /* This function must be called with the mv_xor_chan spinlock held */
270fbeec99aSEzequiel Garcia static void mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan)
271ff7b0479SSaeed Bishara {
272ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
273ff7b0479SSaeed Bishara 	dma_cookie_t cookie = 0;
274ff7b0479SSaeed Bishara 	int busy = mv_chan_is_busy(mv_chan);
275ff7b0479SSaeed Bishara 	u32 current_desc = mv_chan_get_current_desc(mv_chan);
276*9136291fSLior Amsalem 	int current_cleaned = 0;
277*9136291fSLior Amsalem 	struct mv_xor_desc *hw_desc;
278ff7b0479SSaeed Bishara 
279c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
280c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc);
281ff7b0479SSaeed Bishara 	mv_xor_clean_completed_slots(mv_chan);
282ff7b0479SSaeed Bishara 
283ff7b0479SSaeed Bishara 	/* free completed slots from the chain starting with
284ff7b0479SSaeed Bishara 	 * the oldest descriptor
285ff7b0479SSaeed Bishara 	 */
286ff7b0479SSaeed Bishara 
287ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
288ff7b0479SSaeed Bishara 					chain_node) {
289ff7b0479SSaeed Bishara 
290*9136291fSLior Amsalem 		/* clean finished descriptors */
291*9136291fSLior Amsalem 		hw_desc = iter->hw_desc;
292*9136291fSLior Amsalem 		if (hw_desc->status & XOR_DESC_SUCCESS) {
293*9136291fSLior Amsalem 			cookie = mv_xor_run_tx_complete_actions(iter, mv_chan,
294*9136291fSLior Amsalem 								cookie);
295ff7b0479SSaeed Bishara 
296*9136291fSLior Amsalem 			/* done processing desc, clean slot */
297*9136291fSLior Amsalem 			mv_xor_clean_slot(iter, mv_chan);
298*9136291fSLior Amsalem 
299*9136291fSLior Amsalem 			/* break if we did cleaned the current */
300ff7b0479SSaeed Bishara 			if (iter->async_tx.phys == current_desc) {
301*9136291fSLior Amsalem 				current_cleaned = 1;
302ff7b0479SSaeed Bishara 				break;
303ff7b0479SSaeed Bishara 			}
304*9136291fSLior Amsalem 		} else {
305*9136291fSLior Amsalem 			if (iter->async_tx.phys == current_desc) {
306*9136291fSLior Amsalem 				current_cleaned = 0;
307ff7b0479SSaeed Bishara 				break;
308ff7b0479SSaeed Bishara 			}
309*9136291fSLior Amsalem 		}
310*9136291fSLior Amsalem 	}
311ff7b0479SSaeed Bishara 
312ff7b0479SSaeed Bishara 	if ((busy == 0) && !list_empty(&mv_chan->chain)) {
313*9136291fSLior Amsalem 		if (current_cleaned) {
314*9136291fSLior Amsalem 			/*
315*9136291fSLior Amsalem 			 * current descriptor cleaned and removed, run
316*9136291fSLior Amsalem 			 * from list head
317*9136291fSLior Amsalem 			 */
318*9136291fSLior Amsalem 			iter = list_entry(mv_chan->chain.next,
319ff7b0479SSaeed Bishara 					  struct mv_xor_desc_slot,
320ff7b0479SSaeed Bishara 					  chain_node);
321*9136291fSLior Amsalem 			mv_xor_start_new_chain(mv_chan, iter);
322*9136291fSLior Amsalem 		} else {
323*9136291fSLior Amsalem 			if (!list_is_last(&iter->chain_node, &mv_chan->chain)) {
324*9136291fSLior Amsalem 				/*
325*9136291fSLior Amsalem 				 * descriptors are still waiting after
326*9136291fSLior Amsalem 				 * current, trigger them
327*9136291fSLior Amsalem 				 */
328*9136291fSLior Amsalem 				iter = list_entry(iter->chain_node.next,
329*9136291fSLior Amsalem 						  struct mv_xor_desc_slot,
330*9136291fSLior Amsalem 						  chain_node);
331*9136291fSLior Amsalem 				mv_xor_start_new_chain(mv_chan, iter);
332*9136291fSLior Amsalem 			} else {
333*9136291fSLior Amsalem 				/*
334*9136291fSLior Amsalem 				 * some descriptors are still waiting
335*9136291fSLior Amsalem 				 * to be cleaned
336*9136291fSLior Amsalem 				 */
337*9136291fSLior Amsalem 				tasklet_schedule(&mv_chan->irq_tasklet);
338*9136291fSLior Amsalem 			}
339*9136291fSLior Amsalem 		}
340ff7b0479SSaeed Bishara 	}
341ff7b0479SSaeed Bishara 
342ff7b0479SSaeed Bishara 	if (cookie > 0)
34398817b99SThomas Petazzoni 		mv_chan->dmachan.completed_cookie = cookie;
344ff7b0479SSaeed Bishara }
345ff7b0479SSaeed Bishara 
346ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data)
347ff7b0479SSaeed Bishara {
348ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
349e43147acSEzequiel Garcia 
350e43147acSEzequiel Garcia 	spin_lock_bh(&chan->lock);
3518333f65eSSaeed Bishara 	mv_xor_slot_cleanup(chan);
352e43147acSEzequiel Garcia 	spin_unlock_bh(&chan->lock);
353ff7b0479SSaeed Bishara }
354ff7b0479SSaeed Bishara 
355ff7b0479SSaeed Bishara static struct mv_xor_desc_slot *
356dfc97661SLior Amsalem mv_xor_alloc_slot(struct mv_xor_chan *mv_chan)
357ff7b0479SSaeed Bishara {
358dfc97661SLior Amsalem 	struct mv_xor_desc_slot *iter, *_iter;
359dfc97661SLior Amsalem 	int retry = 0;
360ff7b0479SSaeed Bishara 
361ff7b0479SSaeed Bishara 	/* start search from the last allocated descrtiptor
362ff7b0479SSaeed Bishara 	 * if a contiguous allocation can not be found start searching
363ff7b0479SSaeed Bishara 	 * from the beginning of the list
364ff7b0479SSaeed Bishara 	 */
365ff7b0479SSaeed Bishara retry:
366ff7b0479SSaeed Bishara 	if (retry == 0)
367ff7b0479SSaeed Bishara 		iter = mv_chan->last_used;
368ff7b0479SSaeed Bishara 	else
369ff7b0479SSaeed Bishara 		iter = list_entry(&mv_chan->all_slots,
370ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot,
371ff7b0479SSaeed Bishara 			slot_node);
372ff7b0479SSaeed Bishara 
373ff7b0479SSaeed Bishara 	list_for_each_entry_safe_continue(
374ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
375dfc97661SLior Amsalem 
376ff7b0479SSaeed Bishara 		prefetch(_iter);
377ff7b0479SSaeed Bishara 		prefetch(&_iter->async_tx);
378dfc97661SLior Amsalem 		if (iter->slot_used) {
379ff7b0479SSaeed Bishara 			/* give up after finding the first busy slot
380ff7b0479SSaeed Bishara 			 * on the second pass through the list
381ff7b0479SSaeed Bishara 			 */
382ff7b0479SSaeed Bishara 			if (retry)
383ff7b0479SSaeed Bishara 				break;
384ff7b0479SSaeed Bishara 			continue;
385ff7b0479SSaeed Bishara 		}
386ff7b0479SSaeed Bishara 
387dfc97661SLior Amsalem 		/* pre-ack descriptor */
388ff7b0479SSaeed Bishara 		async_tx_ack(&iter->async_tx);
389ff7b0479SSaeed Bishara 
390dfc97661SLior Amsalem 		iter->slot_used = 1;
391dfc97661SLior Amsalem 		INIT_LIST_HEAD(&iter->chain_node);
392dfc97661SLior Amsalem 		iter->async_tx.cookie = -EBUSY;
393dfc97661SLior Amsalem 		mv_chan->last_used = iter;
394dfc97661SLior Amsalem 		mv_desc_clear_next_desc(iter);
395dfc97661SLior Amsalem 
396dfc97661SLior Amsalem 		return iter;
397dfc97661SLior Amsalem 
398ff7b0479SSaeed Bishara 	}
399ff7b0479SSaeed Bishara 	if (!retry++)
400ff7b0479SSaeed Bishara 		goto retry;
401ff7b0479SSaeed Bishara 
402ff7b0479SSaeed Bishara 	/* try to free some slots if the allocation fails */
403ff7b0479SSaeed Bishara 	tasklet_schedule(&mv_chan->irq_tasklet);
404ff7b0479SSaeed Bishara 
405ff7b0479SSaeed Bishara 	return NULL;
406ff7b0479SSaeed Bishara }
407ff7b0479SSaeed Bishara 
408ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/
409ff7b0479SSaeed Bishara static dma_cookie_t
410ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
411ff7b0479SSaeed Bishara {
412ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
413ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
414dfc97661SLior Amsalem 	struct mv_xor_desc_slot *old_chain_tail;
415ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
416ff7b0479SSaeed Bishara 	int new_hw_chain = 1;
417ff7b0479SSaeed Bishara 
418c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
419ff7b0479SSaeed Bishara 		"%s sw_desc %p: async_tx %p\n",
420ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
421ff7b0479SSaeed Bishara 
422ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
423884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(tx);
424ff7b0479SSaeed Bishara 
425ff7b0479SSaeed Bishara 	if (list_empty(&mv_chan->chain))
426dfc97661SLior Amsalem 		list_add_tail(&sw_desc->chain_node, &mv_chan->chain);
427ff7b0479SSaeed Bishara 	else {
428ff7b0479SSaeed Bishara 		new_hw_chain = 0;
429ff7b0479SSaeed Bishara 
430ff7b0479SSaeed Bishara 		old_chain_tail = list_entry(mv_chan->chain.prev,
431ff7b0479SSaeed Bishara 					    struct mv_xor_desc_slot,
432ff7b0479SSaeed Bishara 					    chain_node);
433dfc97661SLior Amsalem 		list_add_tail(&sw_desc->chain_node, &mv_chan->chain);
434ff7b0479SSaeed Bishara 
43531fd8f5bSOlof Johansson 		dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n",
43631fd8f5bSOlof Johansson 			&old_chain_tail->async_tx.phys);
437ff7b0479SSaeed Bishara 
438ff7b0479SSaeed Bishara 		/* fix up the hardware chain */
439dfc97661SLior Amsalem 		mv_desc_set_next_desc(old_chain_tail, sw_desc->async_tx.phys);
440ff7b0479SSaeed Bishara 
441ff7b0479SSaeed Bishara 		/* if the channel is not busy */
442ff7b0479SSaeed Bishara 		if (!mv_chan_is_busy(mv_chan)) {
443ff7b0479SSaeed Bishara 			u32 current_desc = mv_chan_get_current_desc(mv_chan);
444ff7b0479SSaeed Bishara 			/*
445ff7b0479SSaeed Bishara 			 * and the curren desc is the end of the chain before
446ff7b0479SSaeed Bishara 			 * the append, then we need to start the channel
447ff7b0479SSaeed Bishara 			 */
448ff7b0479SSaeed Bishara 			if (current_desc == old_chain_tail->async_tx.phys)
449ff7b0479SSaeed Bishara 				new_hw_chain = 1;
450ff7b0479SSaeed Bishara 		}
451ff7b0479SSaeed Bishara 	}
452ff7b0479SSaeed Bishara 
453ff7b0479SSaeed Bishara 	if (new_hw_chain)
454dfc97661SLior Amsalem 		mv_xor_start_new_chain(mv_chan, sw_desc);
455ff7b0479SSaeed Bishara 
456ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
457ff7b0479SSaeed Bishara 
458ff7b0479SSaeed Bishara 	return cookie;
459ff7b0479SSaeed Bishara }
460ff7b0479SSaeed Bishara 
461ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */
462aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
463ff7b0479SSaeed Bishara {
46431fd8f5bSOlof Johansson 	void *virt_desc;
46531fd8f5bSOlof Johansson 	dma_addr_t dma_desc;
466ff7b0479SSaeed Bishara 	int idx;
467ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
468ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *slot = NULL;
469b503fa01SThomas Petazzoni 	int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE;
470ff7b0479SSaeed Bishara 
471ff7b0479SSaeed Bishara 	/* Allocate descriptor slots */
472ff7b0479SSaeed Bishara 	idx = mv_chan->slots_allocated;
473ff7b0479SSaeed Bishara 	while (idx < num_descs_in_pool) {
474ff7b0479SSaeed Bishara 		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
475ff7b0479SSaeed Bishara 		if (!slot) {
476b8291ddeSEzequiel Garcia 			dev_info(mv_chan_to_devp(mv_chan),
477b8291ddeSEzequiel Garcia 				 "channel only initialized %d descriptor slots",
478b8291ddeSEzequiel Garcia 				 idx);
479ff7b0479SSaeed Bishara 			break;
480ff7b0479SSaeed Bishara 		}
48131fd8f5bSOlof Johansson 		virt_desc = mv_chan->dma_desc_pool_virt;
48231fd8f5bSOlof Johansson 		slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE;
483ff7b0479SSaeed Bishara 
484ff7b0479SSaeed Bishara 		dma_async_tx_descriptor_init(&slot->async_tx, chan);
485ff7b0479SSaeed Bishara 		slot->async_tx.tx_submit = mv_xor_tx_submit;
486ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->chain_node);
487ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->slot_node);
48831fd8f5bSOlof Johansson 		dma_desc = mv_chan->dma_desc_pool;
48931fd8f5bSOlof Johansson 		slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE;
490ff7b0479SSaeed Bishara 		slot->idx = idx++;
491ff7b0479SSaeed Bishara 
492ff7b0479SSaeed Bishara 		spin_lock_bh(&mv_chan->lock);
493ff7b0479SSaeed Bishara 		mv_chan->slots_allocated = idx;
494ff7b0479SSaeed Bishara 		list_add_tail(&slot->slot_node, &mv_chan->all_slots);
495ff7b0479SSaeed Bishara 		spin_unlock_bh(&mv_chan->lock);
496ff7b0479SSaeed Bishara 	}
497ff7b0479SSaeed Bishara 
498ff7b0479SSaeed Bishara 	if (mv_chan->slots_allocated && !mv_chan->last_used)
499ff7b0479SSaeed Bishara 		mv_chan->last_used = list_entry(mv_chan->all_slots.next,
500ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
501ff7b0479SSaeed Bishara 					slot_node);
502ff7b0479SSaeed Bishara 
503c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
504ff7b0479SSaeed Bishara 		"allocated %d descriptor slots last_used: %p\n",
505ff7b0479SSaeed Bishara 		mv_chan->slots_allocated, mv_chan->last_used);
506ff7b0479SSaeed Bishara 
507ff7b0479SSaeed Bishara 	return mv_chan->slots_allocated ? : -ENOMEM;
508ff7b0479SSaeed Bishara }
509ff7b0479SSaeed Bishara 
510ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor *
511ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
512ff7b0479SSaeed Bishara 		    unsigned int src_cnt, size_t len, unsigned long flags)
513ff7b0479SSaeed Bishara {
514ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
515dfc97661SLior Amsalem 	struct mv_xor_desc_slot *sw_desc;
516ff7b0479SSaeed Bishara 
517ff7b0479SSaeed Bishara 	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
518ff7b0479SSaeed Bishara 		return NULL;
519ff7b0479SSaeed Bishara 
5207912d300SColy Li 	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
521ff7b0479SSaeed Bishara 
522c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
52331fd8f5bSOlof Johansson 		"%s src_cnt: %d len: %u dest %pad flags: %ld\n",
52431fd8f5bSOlof Johansson 		__func__, src_cnt, len, &dest, flags);
525ff7b0479SSaeed Bishara 
526ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
527dfc97661SLior Amsalem 	sw_desc = mv_xor_alloc_slot(mv_chan);
528ff7b0479SSaeed Bishara 	if (sw_desc) {
529ff7b0479SSaeed Bishara 		sw_desc->type = DMA_XOR;
530ff7b0479SSaeed Bishara 		sw_desc->async_tx.flags = flags;
531ba87d137SLior Amsalem 		mv_desc_init(sw_desc, dest, len, flags);
532ff7b0479SSaeed Bishara 		while (src_cnt--)
533dfc97661SLior Amsalem 			mv_desc_set_src_addr(sw_desc, src_cnt, src[src_cnt]);
534ff7b0479SSaeed Bishara 	}
535ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
536c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
537ff7b0479SSaeed Bishara 		"%s sw_desc %p async_tx %p \n",
538ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
539ff7b0479SSaeed Bishara 	return sw_desc ? &sw_desc->async_tx : NULL;
540ff7b0479SSaeed Bishara }
541ff7b0479SSaeed Bishara 
5423e4f52e2SLior Amsalem static struct dma_async_tx_descriptor *
5433e4f52e2SLior Amsalem mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
5443e4f52e2SLior Amsalem 		size_t len, unsigned long flags)
5453e4f52e2SLior Amsalem {
5463e4f52e2SLior Amsalem 	/*
5473e4f52e2SLior Amsalem 	 * A MEMCPY operation is identical to an XOR operation with only
5483e4f52e2SLior Amsalem 	 * a single source address.
5493e4f52e2SLior Amsalem 	 */
5503e4f52e2SLior Amsalem 	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
5513e4f52e2SLior Amsalem }
5523e4f52e2SLior Amsalem 
55322843545SLior Amsalem static struct dma_async_tx_descriptor *
55422843545SLior Amsalem mv_xor_prep_dma_interrupt(struct dma_chan *chan, unsigned long flags)
55522843545SLior Amsalem {
55622843545SLior Amsalem 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
55722843545SLior Amsalem 	dma_addr_t src, dest;
55822843545SLior Amsalem 	size_t len;
55922843545SLior Amsalem 
56022843545SLior Amsalem 	src = mv_chan->dummy_src_addr;
56122843545SLior Amsalem 	dest = mv_chan->dummy_dst_addr;
56222843545SLior Amsalem 	len = MV_XOR_MIN_BYTE_COUNT;
56322843545SLior Amsalem 
56422843545SLior Amsalem 	/*
56522843545SLior Amsalem 	 * We implement the DMA_INTERRUPT operation as a minimum sized
56622843545SLior Amsalem 	 * XOR operation with a single dummy source address.
56722843545SLior Amsalem 	 */
56822843545SLior Amsalem 	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
56922843545SLior Amsalem }
57022843545SLior Amsalem 
571ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan)
572ff7b0479SSaeed Bishara {
573ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
574ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
575ff7b0479SSaeed Bishara 	int in_use_descs = 0;
576ff7b0479SSaeed Bishara 
577ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
578e43147acSEzequiel Garcia 
579ff7b0479SSaeed Bishara 	mv_xor_slot_cleanup(mv_chan);
580ff7b0479SSaeed Bishara 
581ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
582ff7b0479SSaeed Bishara 					chain_node) {
583ff7b0479SSaeed Bishara 		in_use_descs++;
584ff7b0479SSaeed Bishara 		list_del(&iter->chain_node);
585ff7b0479SSaeed Bishara 	}
586ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
587ff7b0479SSaeed Bishara 				 completed_node) {
588ff7b0479SSaeed Bishara 		in_use_descs++;
589ff7b0479SSaeed Bishara 		list_del(&iter->completed_node);
590ff7b0479SSaeed Bishara 	}
591ff7b0479SSaeed Bishara 	list_for_each_entry_safe_reverse(
592ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
593ff7b0479SSaeed Bishara 		list_del(&iter->slot_node);
594ff7b0479SSaeed Bishara 		kfree(iter);
595ff7b0479SSaeed Bishara 		mv_chan->slots_allocated--;
596ff7b0479SSaeed Bishara 	}
597ff7b0479SSaeed Bishara 	mv_chan->last_used = NULL;
598ff7b0479SSaeed Bishara 
599c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n",
600ff7b0479SSaeed Bishara 		__func__, mv_chan->slots_allocated);
601ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
602ff7b0479SSaeed Bishara 
603ff7b0479SSaeed Bishara 	if (in_use_descs)
604c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(mv_chan),
605ff7b0479SSaeed Bishara 			"freeing %d in use descriptors!\n", in_use_descs);
606ff7b0479SSaeed Bishara }
607ff7b0479SSaeed Bishara 
608ff7b0479SSaeed Bishara /**
60907934481SLinus Walleij  * mv_xor_status - poll the status of an XOR transaction
610ff7b0479SSaeed Bishara  * @chan: XOR channel handle
611ff7b0479SSaeed Bishara  * @cookie: XOR transaction identifier
61207934481SLinus Walleij  * @txstate: XOR transactions state holder (or NULL)
613ff7b0479SSaeed Bishara  */
61407934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan,
615ff7b0479SSaeed Bishara 					  dma_cookie_t cookie,
61607934481SLinus Walleij 					  struct dma_tx_state *txstate)
617ff7b0479SSaeed Bishara {
618ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
619ff7b0479SSaeed Bishara 	enum dma_status ret;
620ff7b0479SSaeed Bishara 
62196a2af41SRussell King - ARM Linux 	ret = dma_cookie_status(chan, cookie, txstate);
622890766d2SEzequiel Garcia 	if (ret == DMA_COMPLETE)
623ff7b0479SSaeed Bishara 		return ret;
624e43147acSEzequiel Garcia 
625e43147acSEzequiel Garcia 	spin_lock_bh(&mv_chan->lock);
626ff7b0479SSaeed Bishara 	mv_xor_slot_cleanup(mv_chan);
627e43147acSEzequiel Garcia 	spin_unlock_bh(&mv_chan->lock);
628ff7b0479SSaeed Bishara 
62996a2af41SRussell King - ARM Linux 	return dma_cookie_status(chan, cookie, txstate);
630ff7b0479SSaeed Bishara }
631ff7b0479SSaeed Bishara 
632ff7b0479SSaeed Bishara static void mv_dump_xor_regs(struct mv_xor_chan *chan)
633ff7b0479SSaeed Bishara {
634ff7b0479SSaeed Bishara 	u32 val;
635ff7b0479SSaeed Bishara 
6365733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_CONFIG(chan));
6371ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "config       0x%08x\n", val);
638ff7b0479SSaeed Bishara 
6395733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ACTIVATION(chan));
6401ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "activation   0x%08x\n", val);
641ff7b0479SSaeed Bishara 
6425733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_CAUSE(chan));
6431ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr cause   0x%08x\n", val);
644ff7b0479SSaeed Bishara 
6455733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_MASK(chan));
6461ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr mask    0x%08x\n", val);
647ff7b0479SSaeed Bishara 
6485733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_CAUSE(chan));
6491ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error cause  0x%08x\n", val);
650ff7b0479SSaeed Bishara 
6515733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_ADDR(chan));
6521ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error addr   0x%08x\n", val);
653ff7b0479SSaeed Bishara }
654ff7b0479SSaeed Bishara 
655ff7b0479SSaeed Bishara static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan,
656ff7b0479SSaeed Bishara 					 u32 intr_cause)
657ff7b0479SSaeed Bishara {
6580e7488edSEzequiel Garcia 	if (intr_cause & XOR_INT_ERR_DECODE) {
6590e7488edSEzequiel Garcia 		dev_dbg(mv_chan_to_devp(chan), "ignoring address decode error\n");
660ff7b0479SSaeed Bishara 		return;
661ff7b0479SSaeed Bishara 	}
662ff7b0479SSaeed Bishara 
6630e7488edSEzequiel Garcia 	dev_err(mv_chan_to_devp(chan), "error on chan %d. intr cause 0x%08x\n",
664ff7b0479SSaeed Bishara 		chan->idx, intr_cause);
665ff7b0479SSaeed Bishara 
666ff7b0479SSaeed Bishara 	mv_dump_xor_regs(chan);
6670e7488edSEzequiel Garcia 	WARN_ON(1);
668ff7b0479SSaeed Bishara }
669ff7b0479SSaeed Bishara 
670ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
671ff7b0479SSaeed Bishara {
672ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = data;
673ff7b0479SSaeed Bishara 	u32 intr_cause = mv_chan_get_intr_cause(chan);
674ff7b0479SSaeed Bishara 
675c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause);
676ff7b0479SSaeed Bishara 
6770e7488edSEzequiel Garcia 	if (intr_cause & XOR_INTR_ERRORS)
678ff7b0479SSaeed Bishara 		mv_xor_err_interrupt_handler(chan, intr_cause);
679ff7b0479SSaeed Bishara 
680ff7b0479SSaeed Bishara 	tasklet_schedule(&chan->irq_tasklet);
681ff7b0479SSaeed Bishara 
682ff7b0479SSaeed Bishara 	mv_xor_device_clear_eoc_cause(chan);
683ff7b0479SSaeed Bishara 
684ff7b0479SSaeed Bishara 	return IRQ_HANDLED;
685ff7b0479SSaeed Bishara }
686ff7b0479SSaeed Bishara 
687ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan)
688ff7b0479SSaeed Bishara {
689ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
690ff7b0479SSaeed Bishara 
691ff7b0479SSaeed Bishara 	if (mv_chan->pending >= MV_XOR_THRESHOLD) {
692ff7b0479SSaeed Bishara 		mv_chan->pending = 0;
693ff7b0479SSaeed Bishara 		mv_chan_activate(mv_chan);
694ff7b0479SSaeed Bishara 	}
695ff7b0479SSaeed Bishara }
696ff7b0479SSaeed Bishara 
697ff7b0479SSaeed Bishara /*
698ff7b0479SSaeed Bishara  * Perform a transaction to verify the HW works.
699ff7b0479SSaeed Bishara  */
700ff7b0479SSaeed Bishara 
701c2714334SLinus Torvalds static int mv_xor_memcpy_self_test(struct mv_xor_chan *mv_chan)
702ff7b0479SSaeed Bishara {
703b8c01d25SEzequiel Garcia 	int i, ret;
704ff7b0479SSaeed Bishara 	void *src, *dest;
705ff7b0479SSaeed Bishara 	dma_addr_t src_dma, dest_dma;
706ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
707ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
708ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
709d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
710ff7b0479SSaeed Bishara 	int err = 0;
711ff7b0479SSaeed Bishara 
712d16695a7SEzequiel Garcia 	src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
713ff7b0479SSaeed Bishara 	if (!src)
714ff7b0479SSaeed Bishara 		return -ENOMEM;
715ff7b0479SSaeed Bishara 
716d16695a7SEzequiel Garcia 	dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
717ff7b0479SSaeed Bishara 	if (!dest) {
718ff7b0479SSaeed Bishara 		kfree(src);
719ff7b0479SSaeed Bishara 		return -ENOMEM;
720ff7b0479SSaeed Bishara 	}
721ff7b0479SSaeed Bishara 
722ff7b0479SSaeed Bishara 	/* Fill in src buffer */
723d16695a7SEzequiel Garcia 	for (i = 0; i < PAGE_SIZE; i++)
724ff7b0479SSaeed Bishara 		((u8 *) src)[i] = (u8)i;
725ff7b0479SSaeed Bishara 
726275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
727aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
728ff7b0479SSaeed Bishara 		err = -ENODEV;
729ff7b0479SSaeed Bishara 		goto out;
730ff7b0479SSaeed Bishara 	}
731ff7b0479SSaeed Bishara 
732d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL);
733d16695a7SEzequiel Garcia 	if (!unmap) {
734d16695a7SEzequiel Garcia 		err = -ENOMEM;
735d16695a7SEzequiel Garcia 		goto free_resources;
736d16695a7SEzequiel Garcia 	}
737ff7b0479SSaeed Bishara 
738d16695a7SEzequiel Garcia 	src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 0,
739d16695a7SEzequiel Garcia 				 PAGE_SIZE, DMA_TO_DEVICE);
740d16695a7SEzequiel Garcia 	unmap->addr[0] = src_dma;
741d16695a7SEzequiel Garcia 
742b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, src_dma);
743b8c01d25SEzequiel Garcia 	if (ret) {
744b8c01d25SEzequiel Garcia 		err = -ENOMEM;
745b8c01d25SEzequiel Garcia 		goto free_resources;
746b8c01d25SEzequiel Garcia 	}
747b8c01d25SEzequiel Garcia 	unmap->to_cnt = 1;
748b8c01d25SEzequiel Garcia 
749d16695a7SEzequiel Garcia 	dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 0,
750d16695a7SEzequiel Garcia 				  PAGE_SIZE, DMA_FROM_DEVICE);
751d16695a7SEzequiel Garcia 	unmap->addr[1] = dest_dma;
752d16695a7SEzequiel Garcia 
753b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, dest_dma);
754b8c01d25SEzequiel Garcia 	if (ret) {
755b8c01d25SEzequiel Garcia 		err = -ENOMEM;
756b8c01d25SEzequiel Garcia 		goto free_resources;
757b8c01d25SEzequiel Garcia 	}
758b8c01d25SEzequiel Garcia 	unmap->from_cnt = 1;
759d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
760ff7b0479SSaeed Bishara 
761ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
762d16695a7SEzequiel Garcia 				    PAGE_SIZE, 0);
763b8c01d25SEzequiel Garcia 	if (!tx) {
764b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
765b8c01d25SEzequiel Garcia 			"Self-test cannot prepare operation, disabling\n");
766b8c01d25SEzequiel Garcia 		err = -ENODEV;
767b8c01d25SEzequiel Garcia 		goto free_resources;
768b8c01d25SEzequiel Garcia 	}
769b8c01d25SEzequiel Garcia 
770ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
771b8c01d25SEzequiel Garcia 	if (dma_submit_error(cookie)) {
772b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
773b8c01d25SEzequiel Garcia 			"Self-test submit error, disabling\n");
774b8c01d25SEzequiel Garcia 		err = -ENODEV;
775b8c01d25SEzequiel Garcia 		goto free_resources;
776b8c01d25SEzequiel Garcia 	}
777b8c01d25SEzequiel Garcia 
778ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
779ff7b0479SSaeed Bishara 	async_tx_ack(tx);
780ff7b0479SSaeed Bishara 	msleep(1);
781ff7b0479SSaeed Bishara 
78207934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
783b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
784a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
785ff7b0479SSaeed Bishara 			"Self-test copy timed out, disabling\n");
786ff7b0479SSaeed Bishara 		err = -ENODEV;
787ff7b0479SSaeed Bishara 		goto free_resources;
788ff7b0479SSaeed Bishara 	}
789ff7b0479SSaeed Bishara 
790c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
791d16695a7SEzequiel Garcia 				PAGE_SIZE, DMA_FROM_DEVICE);
792d16695a7SEzequiel Garcia 	if (memcmp(src, dest, PAGE_SIZE)) {
793a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
794ff7b0479SSaeed Bishara 			"Self-test copy failed compare, disabling\n");
795ff7b0479SSaeed Bishara 		err = -ENODEV;
796ff7b0479SSaeed Bishara 		goto free_resources;
797ff7b0479SSaeed Bishara 	}
798ff7b0479SSaeed Bishara 
799ff7b0479SSaeed Bishara free_resources:
800d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
801ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
802ff7b0479SSaeed Bishara out:
803ff7b0479SSaeed Bishara 	kfree(src);
804ff7b0479SSaeed Bishara 	kfree(dest);
805ff7b0479SSaeed Bishara 	return err;
806ff7b0479SSaeed Bishara }
807ff7b0479SSaeed Bishara 
808ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
809463a1f8bSBill Pemberton static int
810275cc0c8SThomas Petazzoni mv_xor_xor_self_test(struct mv_xor_chan *mv_chan)
811ff7b0479SSaeed Bishara {
812b8c01d25SEzequiel Garcia 	int i, src_idx, ret;
813ff7b0479SSaeed Bishara 	struct page *dest;
814ff7b0479SSaeed Bishara 	struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
815ff7b0479SSaeed Bishara 	dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
816ff7b0479SSaeed Bishara 	dma_addr_t dest_dma;
817ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
818d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
819ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
820ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
821ff7b0479SSaeed Bishara 	u8 cmp_byte = 0;
822ff7b0479SSaeed Bishara 	u32 cmp_word;
823ff7b0479SSaeed Bishara 	int err = 0;
824d16695a7SEzequiel Garcia 	int src_count = MV_XOR_NUM_SRC_TEST;
825ff7b0479SSaeed Bishara 
826d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
827ff7b0479SSaeed Bishara 		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
828a09b09aeSRoel Kluin 		if (!xor_srcs[src_idx]) {
829a09b09aeSRoel Kluin 			while (src_idx--)
830ff7b0479SSaeed Bishara 				__free_page(xor_srcs[src_idx]);
831ff7b0479SSaeed Bishara 			return -ENOMEM;
832ff7b0479SSaeed Bishara 		}
833ff7b0479SSaeed Bishara 	}
834ff7b0479SSaeed Bishara 
835ff7b0479SSaeed Bishara 	dest = alloc_page(GFP_KERNEL);
836a09b09aeSRoel Kluin 	if (!dest) {
837a09b09aeSRoel Kluin 		while (src_idx--)
838ff7b0479SSaeed Bishara 			__free_page(xor_srcs[src_idx]);
839ff7b0479SSaeed Bishara 		return -ENOMEM;
840ff7b0479SSaeed Bishara 	}
841ff7b0479SSaeed Bishara 
842ff7b0479SSaeed Bishara 	/* Fill in src buffers */
843d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
844ff7b0479SSaeed Bishara 		u8 *ptr = page_address(xor_srcs[src_idx]);
845ff7b0479SSaeed Bishara 		for (i = 0; i < PAGE_SIZE; i++)
846ff7b0479SSaeed Bishara 			ptr[i] = (1 << src_idx);
847ff7b0479SSaeed Bishara 	}
848ff7b0479SSaeed Bishara 
849d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++)
850ff7b0479SSaeed Bishara 		cmp_byte ^= (u8) (1 << src_idx);
851ff7b0479SSaeed Bishara 
852ff7b0479SSaeed Bishara 	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
853ff7b0479SSaeed Bishara 		(cmp_byte << 8) | cmp_byte;
854ff7b0479SSaeed Bishara 
855ff7b0479SSaeed Bishara 	memset(page_address(dest), 0, PAGE_SIZE);
856ff7b0479SSaeed Bishara 
857275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
858aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
859ff7b0479SSaeed Bishara 		err = -ENODEV;
860ff7b0479SSaeed Bishara 		goto out;
861ff7b0479SSaeed Bishara 	}
862ff7b0479SSaeed Bishara 
863d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1,
864d16695a7SEzequiel Garcia 					 GFP_KERNEL);
865d16695a7SEzequiel Garcia 	if (!unmap) {
866d16695a7SEzequiel Garcia 		err = -ENOMEM;
867d16695a7SEzequiel Garcia 		goto free_resources;
868d16695a7SEzequiel Garcia 	}
869ff7b0479SSaeed Bishara 
870d16695a7SEzequiel Garcia 	/* test xor */
871d16695a7SEzequiel Garcia 	for (i = 0; i < src_count; i++) {
872d16695a7SEzequiel Garcia 		unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
873ff7b0479SSaeed Bishara 					      0, PAGE_SIZE, DMA_TO_DEVICE);
874d16695a7SEzequiel Garcia 		dma_srcs[i] = unmap->addr[i];
875b8c01d25SEzequiel Garcia 		ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[i]);
876b8c01d25SEzequiel Garcia 		if (ret) {
877b8c01d25SEzequiel Garcia 			err = -ENOMEM;
878b8c01d25SEzequiel Garcia 			goto free_resources;
879b8c01d25SEzequiel Garcia 		}
880d16695a7SEzequiel Garcia 		unmap->to_cnt++;
881d16695a7SEzequiel Garcia 	}
882d16695a7SEzequiel Garcia 
883d16695a7SEzequiel Garcia 	unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
884d16695a7SEzequiel Garcia 				      DMA_FROM_DEVICE);
885d16695a7SEzequiel Garcia 	dest_dma = unmap->addr[src_count];
886b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[src_count]);
887b8c01d25SEzequiel Garcia 	if (ret) {
888b8c01d25SEzequiel Garcia 		err = -ENOMEM;
889b8c01d25SEzequiel Garcia 		goto free_resources;
890b8c01d25SEzequiel Garcia 	}
891d16695a7SEzequiel Garcia 	unmap->from_cnt = 1;
892d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
893ff7b0479SSaeed Bishara 
894ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
895d16695a7SEzequiel Garcia 				 src_count, PAGE_SIZE, 0);
896b8c01d25SEzequiel Garcia 	if (!tx) {
897b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
898b8c01d25SEzequiel Garcia 			"Self-test cannot prepare operation, disabling\n");
899b8c01d25SEzequiel Garcia 		err = -ENODEV;
900b8c01d25SEzequiel Garcia 		goto free_resources;
901b8c01d25SEzequiel Garcia 	}
902ff7b0479SSaeed Bishara 
903ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
904b8c01d25SEzequiel Garcia 	if (dma_submit_error(cookie)) {
905b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
906b8c01d25SEzequiel Garcia 			"Self-test submit error, disabling\n");
907b8c01d25SEzequiel Garcia 		err = -ENODEV;
908b8c01d25SEzequiel Garcia 		goto free_resources;
909b8c01d25SEzequiel Garcia 	}
910b8c01d25SEzequiel Garcia 
911ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
912ff7b0479SSaeed Bishara 	async_tx_ack(tx);
913ff7b0479SSaeed Bishara 	msleep(8);
914ff7b0479SSaeed Bishara 
91507934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
916b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
917a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
918ff7b0479SSaeed Bishara 			"Self-test xor timed out, disabling\n");
919ff7b0479SSaeed Bishara 		err = -ENODEV;
920ff7b0479SSaeed Bishara 		goto free_resources;
921ff7b0479SSaeed Bishara 	}
922ff7b0479SSaeed Bishara 
923c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
924ff7b0479SSaeed Bishara 				PAGE_SIZE, DMA_FROM_DEVICE);
925ff7b0479SSaeed Bishara 	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
926ff7b0479SSaeed Bishara 		u32 *ptr = page_address(dest);
927ff7b0479SSaeed Bishara 		if (ptr[i] != cmp_word) {
928a3fc74bcSThomas Petazzoni 			dev_err(dma_chan->device->dev,
9291ba151cdSJoe Perches 				"Self-test xor failed compare, disabling. index %d, data %x, expected %x\n",
9301ba151cdSJoe Perches 				i, ptr[i], cmp_word);
931ff7b0479SSaeed Bishara 			err = -ENODEV;
932ff7b0479SSaeed Bishara 			goto free_resources;
933ff7b0479SSaeed Bishara 		}
934ff7b0479SSaeed Bishara 	}
935ff7b0479SSaeed Bishara 
936ff7b0479SSaeed Bishara free_resources:
937d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
938ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
939ff7b0479SSaeed Bishara out:
940d16695a7SEzequiel Garcia 	src_idx = src_count;
941ff7b0479SSaeed Bishara 	while (src_idx--)
942ff7b0479SSaeed Bishara 		__free_page(xor_srcs[src_idx]);
943ff7b0479SSaeed Bishara 	__free_page(dest);
944ff7b0479SSaeed Bishara 	return err;
945ff7b0479SSaeed Bishara }
946ff7b0479SSaeed Bishara 
9471ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan)
948ff7b0479SSaeed Bishara {
949ff7b0479SSaeed Bishara 	struct dma_chan *chan, *_chan;
9501ef48a26SThomas Petazzoni 	struct device *dev = mv_chan->dmadev.dev;
951ff7b0479SSaeed Bishara 
9521ef48a26SThomas Petazzoni 	dma_async_device_unregister(&mv_chan->dmadev);
953ff7b0479SSaeed Bishara 
954b503fa01SThomas Petazzoni 	dma_free_coherent(dev, MV_XOR_POOL_SIZE,
9551ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
95622843545SLior Amsalem 	dma_unmap_single(dev, mv_chan->dummy_src_addr,
95722843545SLior Amsalem 			 MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE);
95822843545SLior Amsalem 	dma_unmap_single(dev, mv_chan->dummy_dst_addr,
95922843545SLior Amsalem 			 MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE);
960ff7b0479SSaeed Bishara 
9611ef48a26SThomas Petazzoni 	list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels,
962ff7b0479SSaeed Bishara 				 device_node) {
963ff7b0479SSaeed Bishara 		list_del(&chan->device_node);
964ff7b0479SSaeed Bishara 	}
965ff7b0479SSaeed Bishara 
96688eb92cbSThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
96788eb92cbSThomas Petazzoni 
968ff7b0479SSaeed Bishara 	return 0;
969ff7b0479SSaeed Bishara }
970ff7b0479SSaeed Bishara 
9711ef48a26SThomas Petazzoni static struct mv_xor_chan *
972297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev,
973a6b4a9d2SThomas Petazzoni 		   struct platform_device *pdev,
974b503fa01SThomas Petazzoni 		   int idx, dma_cap_mask_t cap_mask, int irq)
975ff7b0479SSaeed Bishara {
976ff7b0479SSaeed Bishara 	int ret = 0;
977ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan;
978ff7b0479SSaeed Bishara 	struct dma_device *dma_dev;
979ff7b0479SSaeed Bishara 
9801ef48a26SThomas Petazzoni 	mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
981a577659fSSachin Kamat 	if (!mv_chan)
982a577659fSSachin Kamat 		return ERR_PTR(-ENOMEM);
983ff7b0479SSaeed Bishara 
9849aedbdbaSThomas Petazzoni 	mv_chan->idx = idx;
98588eb92cbSThomas Petazzoni 	mv_chan->irq = irq;
986ff7b0479SSaeed Bishara 
9871ef48a26SThomas Petazzoni 	dma_dev = &mv_chan->dmadev;
988ff7b0479SSaeed Bishara 
98922843545SLior Amsalem 	/*
99022843545SLior Amsalem 	 * These source and destination dummy buffers are used to implement
99122843545SLior Amsalem 	 * a DMA_INTERRUPT operation as a minimum-sized XOR operation.
99222843545SLior Amsalem 	 * Hence, we only need to map the buffers at initialization-time.
99322843545SLior Amsalem 	 */
99422843545SLior Amsalem 	mv_chan->dummy_src_addr = dma_map_single(dma_dev->dev,
99522843545SLior Amsalem 		mv_chan->dummy_src, MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE);
99622843545SLior Amsalem 	mv_chan->dummy_dst_addr = dma_map_single(dma_dev->dev,
99722843545SLior Amsalem 		mv_chan->dummy_dst, MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE);
99822843545SLior Amsalem 
999ff7b0479SSaeed Bishara 	/* allocate coherent memory for hardware descriptors
1000ff7b0479SSaeed Bishara 	 * note: writecombine gives slightly better performance, but
1001ff7b0479SSaeed Bishara 	 * requires that we explicitly flush the writes
1002ff7b0479SSaeed Bishara 	 */
10031ef48a26SThomas Petazzoni 	mv_chan->dma_desc_pool_virt =
1004b503fa01SThomas Petazzoni 	  dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE,
10051ef48a26SThomas Petazzoni 				 &mv_chan->dma_desc_pool, GFP_KERNEL);
10061ef48a26SThomas Petazzoni 	if (!mv_chan->dma_desc_pool_virt)
1007a6b4a9d2SThomas Petazzoni 		return ERR_PTR(-ENOMEM);
1008ff7b0479SSaeed Bishara 
1009ff7b0479SSaeed Bishara 	/* discover transaction capabilites from the platform data */
1010a6b4a9d2SThomas Petazzoni 	dma_dev->cap_mask = cap_mask;
1011ff7b0479SSaeed Bishara 
1012ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&dma_dev->channels);
1013ff7b0479SSaeed Bishara 
1014ff7b0479SSaeed Bishara 	/* set base routines */
1015ff7b0479SSaeed Bishara 	dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
1016ff7b0479SSaeed Bishara 	dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
101707934481SLinus Walleij 	dma_dev->device_tx_status = mv_xor_status;
1018ff7b0479SSaeed Bishara 	dma_dev->device_issue_pending = mv_xor_issue_pending;
1019ff7b0479SSaeed Bishara 	dma_dev->dev = &pdev->dev;
1020ff7b0479SSaeed Bishara 
1021ff7b0479SSaeed Bishara 	/* set prep routines based on capability */
102222843545SLior Amsalem 	if (dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask))
102322843545SLior Amsalem 		dma_dev->device_prep_dma_interrupt = mv_xor_prep_dma_interrupt;
1024ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
1025ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
1026ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1027c019894eSJoe Perches 		dma_dev->max_xor = 8;
1028ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
1029ff7b0479SSaeed Bishara 	}
1030ff7b0479SSaeed Bishara 
1031297eedbaSThomas Petazzoni 	mv_chan->mmr_base = xordev->xor_base;
103282a1402eSEzequiel Garcia 	mv_chan->mmr_high_base = xordev->xor_high_base;
1033ff7b0479SSaeed Bishara 	tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
1034ff7b0479SSaeed Bishara 		     mv_chan);
1035ff7b0479SSaeed Bishara 
1036ff7b0479SSaeed Bishara 	/* clear errors before enabling interrupts */
1037ff7b0479SSaeed Bishara 	mv_xor_device_clear_err_status(mv_chan);
1038ff7b0479SSaeed Bishara 
10392d0a0745SThomas Petazzoni 	ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler,
1040ff7b0479SSaeed Bishara 			  0, dev_name(&pdev->dev), mv_chan);
1041ff7b0479SSaeed Bishara 	if (ret)
1042ff7b0479SSaeed Bishara 		goto err_free_dma;
1043ff7b0479SSaeed Bishara 
1044ff7b0479SSaeed Bishara 	mv_chan_unmask_interrupts(mv_chan);
1045ff7b0479SSaeed Bishara 
10463e4f52e2SLior Amsalem 	mv_set_mode(mv_chan, DMA_XOR);
1047ff7b0479SSaeed Bishara 
1048ff7b0479SSaeed Bishara 	spin_lock_init(&mv_chan->lock);
1049ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->chain);
1050ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->completed_slots);
1051ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->all_slots);
105298817b99SThomas Petazzoni 	mv_chan->dmachan.device = dma_dev;
105398817b99SThomas Petazzoni 	dma_cookie_init(&mv_chan->dmachan);
1054ff7b0479SSaeed Bishara 
105598817b99SThomas Petazzoni 	list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels);
1056ff7b0479SSaeed Bishara 
1057ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
1058275cc0c8SThomas Petazzoni 		ret = mv_xor_memcpy_self_test(mv_chan);
1059ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
1060ff7b0479SSaeed Bishara 		if (ret)
10612d0a0745SThomas Petazzoni 			goto err_free_irq;
1062ff7b0479SSaeed Bishara 	}
1063ff7b0479SSaeed Bishara 
1064ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1065275cc0c8SThomas Petazzoni 		ret = mv_xor_xor_self_test(mv_chan);
1066ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
1067ff7b0479SSaeed Bishara 		if (ret)
10682d0a0745SThomas Petazzoni 			goto err_free_irq;
1069ff7b0479SSaeed Bishara 	}
1070ff7b0479SSaeed Bishara 
107148a9db46SBartlomiej Zolnierkiewicz 	dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n",
1072ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
1073ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
1074ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1075ff7b0479SSaeed Bishara 
1076ff7b0479SSaeed Bishara 	dma_async_device_register(dma_dev);
10771ef48a26SThomas Petazzoni 	return mv_chan;
1078ff7b0479SSaeed Bishara 
10792d0a0745SThomas Petazzoni err_free_irq:
10802d0a0745SThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
1081ff7b0479SSaeed Bishara  err_free_dma:
1082b503fa01SThomas Petazzoni 	dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE,
10831ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
1084a6b4a9d2SThomas Petazzoni 	return ERR_PTR(ret);
1085ff7b0479SSaeed Bishara }
1086ff7b0479SSaeed Bishara 
1087ff7b0479SSaeed Bishara static void
1088297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev,
108963a9332bSAndrew Lunn 			 const struct mbus_dram_target_info *dram)
1090ff7b0479SSaeed Bishara {
109182a1402eSEzequiel Garcia 	void __iomem *base = xordev->xor_high_base;
1092ff7b0479SSaeed Bishara 	u32 win_enable = 0;
1093ff7b0479SSaeed Bishara 	int i;
1094ff7b0479SSaeed Bishara 
1095ff7b0479SSaeed Bishara 	for (i = 0; i < 8; i++) {
1096ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_BASE(i));
1097ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_SIZE(i));
1098ff7b0479SSaeed Bishara 		if (i < 4)
1099ff7b0479SSaeed Bishara 			writel(0, base + WINDOW_REMAP_HIGH(i));
1100ff7b0479SSaeed Bishara 	}
1101ff7b0479SSaeed Bishara 
1102ff7b0479SSaeed Bishara 	for (i = 0; i < dram->num_cs; i++) {
110363a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
1104ff7b0479SSaeed Bishara 
1105ff7b0479SSaeed Bishara 		writel((cs->base & 0xffff0000) |
1106ff7b0479SSaeed Bishara 		       (cs->mbus_attr << 8) |
1107ff7b0479SSaeed Bishara 		       dram->mbus_dram_target_id, base + WINDOW_BASE(i));
1108ff7b0479SSaeed Bishara 		writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
1109ff7b0479SSaeed Bishara 
1110ff7b0479SSaeed Bishara 		win_enable |= (1 << i);
1111ff7b0479SSaeed Bishara 		win_enable |= 3 << (16 + (2 * i));
1112ff7b0479SSaeed Bishara 	}
1113ff7b0479SSaeed Bishara 
1114ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1115ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1116c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
1117c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1118ff7b0479SSaeed Bishara }
1119ff7b0479SSaeed Bishara 
1120c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev)
1121ff7b0479SSaeed Bishara {
112263a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
1123297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev;
1124d4adcc01SJingoo Han 	struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev);
1125ff7b0479SSaeed Bishara 	struct resource *res;
112660d151f3SThomas Petazzoni 	int i, ret;
1127ff7b0479SSaeed Bishara 
11281ba151cdSJoe Perches 	dev_notice(&pdev->dev, "Marvell shared XOR driver\n");
1129ff7b0479SSaeed Bishara 
1130297eedbaSThomas Petazzoni 	xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL);
1131297eedbaSThomas Petazzoni 	if (!xordev)
1132ff7b0479SSaeed Bishara 		return -ENOMEM;
1133ff7b0479SSaeed Bishara 
1134ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1135ff7b0479SSaeed Bishara 	if (!res)
1136ff7b0479SSaeed Bishara 		return -ENODEV;
1137ff7b0479SSaeed Bishara 
1138297eedbaSThomas Petazzoni 	xordev->xor_base = devm_ioremap(&pdev->dev, res->start,
11394de1ba15SH Hartley Sweeten 					resource_size(res));
1140297eedbaSThomas Petazzoni 	if (!xordev->xor_base)
1141ff7b0479SSaeed Bishara 		return -EBUSY;
1142ff7b0479SSaeed Bishara 
1143ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1144ff7b0479SSaeed Bishara 	if (!res)
1145ff7b0479SSaeed Bishara 		return -ENODEV;
1146ff7b0479SSaeed Bishara 
1147297eedbaSThomas Petazzoni 	xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start,
11484de1ba15SH Hartley Sweeten 					     resource_size(res));
1149297eedbaSThomas Petazzoni 	if (!xordev->xor_high_base)
1150ff7b0479SSaeed Bishara 		return -EBUSY;
1151ff7b0479SSaeed Bishara 
1152297eedbaSThomas Petazzoni 	platform_set_drvdata(pdev, xordev);
1153ff7b0479SSaeed Bishara 
1154ff7b0479SSaeed Bishara 	/*
1155ff7b0479SSaeed Bishara 	 * (Re-)program MBUS remapping windows if we are asked to.
1156ff7b0479SSaeed Bishara 	 */
115763a9332bSAndrew Lunn 	dram = mv_mbus_dram_info();
115863a9332bSAndrew Lunn 	if (dram)
1159297eedbaSThomas Petazzoni 		mv_xor_conf_mbus_windows(xordev, dram);
1160ff7b0479SSaeed Bishara 
1161c510182bSAndrew Lunn 	/* Not all platforms can gate the clock, so it is not
1162c510182bSAndrew Lunn 	 * an error if the clock does not exists.
1163c510182bSAndrew Lunn 	 */
1164297eedbaSThomas Petazzoni 	xordev->clk = clk_get(&pdev->dev, NULL);
1165297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk))
1166297eedbaSThomas Petazzoni 		clk_prepare_enable(xordev->clk);
1167c510182bSAndrew Lunn 
1168f7d12ef5SThomas Petazzoni 	if (pdev->dev.of_node) {
1169f7d12ef5SThomas Petazzoni 		struct device_node *np;
1170f7d12ef5SThomas Petazzoni 		int i = 0;
1171f7d12ef5SThomas Petazzoni 
1172f7d12ef5SThomas Petazzoni 		for_each_child_of_node(pdev->dev.of_node, np) {
11730be8253fSRussell King 			struct mv_xor_chan *chan;
1174f7d12ef5SThomas Petazzoni 			dma_cap_mask_t cap_mask;
1175f7d12ef5SThomas Petazzoni 			int irq;
1176f7d12ef5SThomas Petazzoni 
1177f7d12ef5SThomas Petazzoni 			dma_cap_zero(cap_mask);
1178f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,memcpy"))
1179f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_MEMCPY, cap_mask);
1180f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,xor"))
1181f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_XOR, cap_mask);
1182f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,interrupt"))
1183f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_INTERRUPT, cap_mask);
1184f7d12ef5SThomas Petazzoni 
1185f7d12ef5SThomas Petazzoni 			irq = irq_of_parse_and_map(np, 0);
1186f8eb9e7dSThomas Petazzoni 			if (!irq) {
1187f8eb9e7dSThomas Petazzoni 				ret = -ENODEV;
1188f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1189f7d12ef5SThomas Petazzoni 			}
1190f7d12ef5SThomas Petazzoni 
11910be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
1192f7d12ef5SThomas Petazzoni 						  cap_mask, irq);
11930be8253fSRussell King 			if (IS_ERR(chan)) {
11940be8253fSRussell King 				ret = PTR_ERR(chan);
1195f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(irq);
1196f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1197f7d12ef5SThomas Petazzoni 			}
1198f7d12ef5SThomas Petazzoni 
11990be8253fSRussell King 			xordev->channels[i] = chan;
1200f7d12ef5SThomas Petazzoni 			i++;
1201f7d12ef5SThomas Petazzoni 		}
1202f7d12ef5SThomas Petazzoni 	} else if (pdata && pdata->channels) {
120360d151f3SThomas Petazzoni 		for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1204e39f6ec1SThomas Petazzoni 			struct mv_xor_channel_data *cd;
12050be8253fSRussell King 			struct mv_xor_chan *chan;
120660d151f3SThomas Petazzoni 			int irq;
120760d151f3SThomas Petazzoni 
120860d151f3SThomas Petazzoni 			cd = &pdata->channels[i];
120960d151f3SThomas Petazzoni 			if (!cd) {
121060d151f3SThomas Petazzoni 				ret = -ENODEV;
121160d151f3SThomas Petazzoni 				goto err_channel_add;
121260d151f3SThomas Petazzoni 			}
121360d151f3SThomas Petazzoni 
121460d151f3SThomas Petazzoni 			irq = platform_get_irq(pdev, i);
121560d151f3SThomas Petazzoni 			if (irq < 0) {
121660d151f3SThomas Petazzoni 				ret = irq;
121760d151f3SThomas Petazzoni 				goto err_channel_add;
121860d151f3SThomas Petazzoni 			}
121960d151f3SThomas Petazzoni 
12200be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
1221b503fa01SThomas Petazzoni 						  cd->cap_mask, irq);
12220be8253fSRussell King 			if (IS_ERR(chan)) {
12230be8253fSRussell King 				ret = PTR_ERR(chan);
122460d151f3SThomas Petazzoni 				goto err_channel_add;
122560d151f3SThomas Petazzoni 			}
12260be8253fSRussell King 
12270be8253fSRussell King 			xordev->channels[i] = chan;
122860d151f3SThomas Petazzoni 		}
122960d151f3SThomas Petazzoni 	}
123060d151f3SThomas Petazzoni 
1231ff7b0479SSaeed Bishara 	return 0;
123260d151f3SThomas Petazzoni 
123360d151f3SThomas Petazzoni err_channel_add:
123460d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1235f7d12ef5SThomas Petazzoni 		if (xordev->channels[i]) {
1236ab6e439fSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
1237f7d12ef5SThomas Petazzoni 			if (pdev->dev.of_node)
1238f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(xordev->channels[i]->irq);
1239f7d12ef5SThomas Petazzoni 		}
124060d151f3SThomas Petazzoni 
1241dab92064SThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1242297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1243297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1244dab92064SThomas Petazzoni 	}
1245dab92064SThomas Petazzoni 
124660d151f3SThomas Petazzoni 	return ret;
1247ff7b0479SSaeed Bishara }
1248ff7b0479SSaeed Bishara 
1249c2714334SLinus Torvalds static int mv_xor_remove(struct platform_device *pdev)
1250ff7b0479SSaeed Bishara {
1251297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev = platform_get_drvdata(pdev);
125260d151f3SThomas Petazzoni 	int i;
125360d151f3SThomas Petazzoni 
125460d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1255297eedbaSThomas Petazzoni 		if (xordev->channels[i])
1256297eedbaSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
125760d151f3SThomas Petazzoni 	}
1258c510182bSAndrew Lunn 
1259297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1260297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1261297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1262c510182bSAndrew Lunn 	}
1263c510182bSAndrew Lunn 
1264ff7b0479SSaeed Bishara 	return 0;
1265ff7b0479SSaeed Bishara }
1266ff7b0479SSaeed Bishara 
1267f7d12ef5SThomas Petazzoni #ifdef CONFIG_OF
126857c03422SFabian Frederick static const struct of_device_id mv_xor_dt_ids[] = {
1269f7d12ef5SThomas Petazzoni        { .compatible = "marvell,orion-xor", },
1270f7d12ef5SThomas Petazzoni        {},
1271f7d12ef5SThomas Petazzoni };
1272f7d12ef5SThomas Petazzoni MODULE_DEVICE_TABLE(of, mv_xor_dt_ids);
1273f7d12ef5SThomas Petazzoni #endif
1274f7d12ef5SThomas Petazzoni 
1275ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = {
1276ff7b0479SSaeed Bishara 	.probe		= mv_xor_probe,
1277a7d6e3ecSBill Pemberton 	.remove		= mv_xor_remove,
1278ff7b0479SSaeed Bishara 	.driver		= {
1279ff7b0479SSaeed Bishara 		.name	        = MV_XOR_NAME,
1280f7d12ef5SThomas Petazzoni 		.of_match_table = of_match_ptr(mv_xor_dt_ids),
1281ff7b0479SSaeed Bishara 	},
1282ff7b0479SSaeed Bishara };
1283ff7b0479SSaeed Bishara 
1284ff7b0479SSaeed Bishara 
1285ff7b0479SSaeed Bishara static int __init mv_xor_init(void)
1286ff7b0479SSaeed Bishara {
128761971656SThomas Petazzoni 	return platform_driver_register(&mv_xor_driver);
1288ff7b0479SSaeed Bishara }
1289ff7b0479SSaeed Bishara module_init(mv_xor_init);
1290ff7b0479SSaeed Bishara 
1291ff7b0479SSaeed Bishara /* it's currently unsafe to unload this module */
1292ff7b0479SSaeed Bishara #if 0
1293ff7b0479SSaeed Bishara static void __exit mv_xor_exit(void)
1294ff7b0479SSaeed Bishara {
1295ff7b0479SSaeed Bishara 	platform_driver_unregister(&mv_xor_driver);
1296ff7b0479SSaeed Bishara 	return;
1297ff7b0479SSaeed Bishara }
1298ff7b0479SSaeed Bishara 
1299ff7b0479SSaeed Bishara module_exit(mv_xor_exit);
1300ff7b0479SSaeed Bishara #endif
1301ff7b0479SSaeed Bishara 
1302ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
1303ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
1304ff7b0479SSaeed Bishara MODULE_LICENSE("GPL");
1305