1ff7b0479SSaeed Bishara /* 2ff7b0479SSaeed Bishara * offload engine driver for the Marvell XOR engine 3ff7b0479SSaeed Bishara * Copyright (C) 2007, 2008, Marvell International Ltd. 4ff7b0479SSaeed Bishara * 5ff7b0479SSaeed Bishara * This program is free software; you can redistribute it and/or modify it 6ff7b0479SSaeed Bishara * under the terms and conditions of the GNU General Public License, 7ff7b0479SSaeed Bishara * version 2, as published by the Free Software Foundation. 8ff7b0479SSaeed Bishara * 9ff7b0479SSaeed Bishara * This program is distributed in the hope it will be useful, but WITHOUT 10ff7b0479SSaeed Bishara * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11ff7b0479SSaeed Bishara * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12ff7b0479SSaeed Bishara * more details. 13ff7b0479SSaeed Bishara * 14ff7b0479SSaeed Bishara * You should have received a copy of the GNU General Public License along with 15ff7b0479SSaeed Bishara * this program; if not, write to the Free Software Foundation, Inc., 16ff7b0479SSaeed Bishara * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 17ff7b0479SSaeed Bishara */ 18ff7b0479SSaeed Bishara 19ff7b0479SSaeed Bishara #include <linux/init.h> 20ff7b0479SSaeed Bishara #include <linux/module.h> 215a0e3ad6STejun Heo #include <linux/slab.h> 22ff7b0479SSaeed Bishara #include <linux/delay.h> 23ff7b0479SSaeed Bishara #include <linux/dma-mapping.h> 24ff7b0479SSaeed Bishara #include <linux/spinlock.h> 25ff7b0479SSaeed Bishara #include <linux/interrupt.h> 26ff7b0479SSaeed Bishara #include <linux/platform_device.h> 27ff7b0479SSaeed Bishara #include <linux/memory.h> 28c510182bSAndrew Lunn #include <linux/clk.h> 29f7d12ef5SThomas Petazzoni #include <linux/of.h> 30f7d12ef5SThomas Petazzoni #include <linux/of_irq.h> 31f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h> 32c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h> 33d2ebfb33SRussell King - ARM Linux 34d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 35ff7b0479SSaeed Bishara #include "mv_xor.h" 36ff7b0479SSaeed Bishara 37ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan); 38ff7b0479SSaeed Bishara 39ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan) \ 4098817b99SThomas Petazzoni container_of(chan, struct mv_xor_chan, dmachan) 41ff7b0479SSaeed Bishara 42ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx) \ 43ff7b0479SSaeed Bishara container_of(tx, struct mv_xor_desc_slot, async_tx) 44ff7b0479SSaeed Bishara 45c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan) \ 461ef48a26SThomas Petazzoni ((chan)->dmadev.dev) 47c98c1781SThomas Petazzoni 48ff7b0479SSaeed Bishara static void mv_desc_init(struct mv_xor_desc_slot *desc, unsigned long flags) 49ff7b0479SSaeed Bishara { 50ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 51ff7b0479SSaeed Bishara 52ff7b0479SSaeed Bishara hw_desc->status = (1 << 31); 53ff7b0479SSaeed Bishara hw_desc->phy_next_desc = 0; 54ff7b0479SSaeed Bishara hw_desc->desc_command = (1 << 31); 55ff7b0479SSaeed Bishara } 56ff7b0479SSaeed Bishara 57ff7b0479SSaeed Bishara static void mv_desc_set_byte_count(struct mv_xor_desc_slot *desc, 58ff7b0479SSaeed Bishara u32 byte_count) 59ff7b0479SSaeed Bishara { 60ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 61ff7b0479SSaeed Bishara hw_desc->byte_count = byte_count; 62ff7b0479SSaeed Bishara } 63ff7b0479SSaeed Bishara 64ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc, 65ff7b0479SSaeed Bishara u32 next_desc_addr) 66ff7b0479SSaeed Bishara { 67ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 68ff7b0479SSaeed Bishara BUG_ON(hw_desc->phy_next_desc); 69ff7b0479SSaeed Bishara hw_desc->phy_next_desc = next_desc_addr; 70ff7b0479SSaeed Bishara } 71ff7b0479SSaeed Bishara 72ff7b0479SSaeed Bishara static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc) 73ff7b0479SSaeed Bishara { 74ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 75ff7b0479SSaeed Bishara hw_desc->phy_next_desc = 0; 76ff7b0479SSaeed Bishara } 77ff7b0479SSaeed Bishara 78ff7b0479SSaeed Bishara static void mv_desc_set_dest_addr(struct mv_xor_desc_slot *desc, 79ff7b0479SSaeed Bishara dma_addr_t addr) 80ff7b0479SSaeed Bishara { 81ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 82ff7b0479SSaeed Bishara hw_desc->phy_dest_addr = addr; 83ff7b0479SSaeed Bishara } 84ff7b0479SSaeed Bishara 85ff7b0479SSaeed Bishara static int mv_chan_memset_slot_count(size_t len) 86ff7b0479SSaeed Bishara { 87ff7b0479SSaeed Bishara return 1; 88ff7b0479SSaeed Bishara } 89ff7b0479SSaeed Bishara 90ff7b0479SSaeed Bishara #define mv_chan_memcpy_slot_count(c) mv_chan_memset_slot_count(c) 91ff7b0479SSaeed Bishara 92ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc, 93ff7b0479SSaeed Bishara int index, dma_addr_t addr) 94ff7b0479SSaeed Bishara { 95ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 96e03bc654SThomas Petazzoni hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr; 97ff7b0479SSaeed Bishara if (desc->type == DMA_XOR) 98ff7b0479SSaeed Bishara hw_desc->desc_command |= (1 << index); 99ff7b0479SSaeed Bishara } 100ff7b0479SSaeed Bishara 101ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan) 102ff7b0479SSaeed Bishara { 1035733c38aSThomas Petazzoni return readl_relaxed(XOR_CURR_DESC(chan)); 104ff7b0479SSaeed Bishara } 105ff7b0479SSaeed Bishara 106ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan, 107ff7b0479SSaeed Bishara u32 next_desc_addr) 108ff7b0479SSaeed Bishara { 1095733c38aSThomas Petazzoni writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan)); 110ff7b0479SSaeed Bishara } 111ff7b0479SSaeed Bishara 112ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan) 113ff7b0479SSaeed Bishara { 1145733c38aSThomas Petazzoni u32 val = readl_relaxed(XOR_INTR_MASK(chan)); 115ff7b0479SSaeed Bishara val |= XOR_INTR_MASK_VALUE << (chan->idx * 16); 1165733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_MASK(chan)); 117ff7b0479SSaeed Bishara } 118ff7b0479SSaeed Bishara 119ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan) 120ff7b0479SSaeed Bishara { 1215733c38aSThomas Petazzoni u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan)); 122ff7b0479SSaeed Bishara intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF; 123ff7b0479SSaeed Bishara return intr_cause; 124ff7b0479SSaeed Bishara } 125ff7b0479SSaeed Bishara 126ff7b0479SSaeed Bishara static int mv_is_err_intr(u32 intr_cause) 127ff7b0479SSaeed Bishara { 128ff7b0479SSaeed Bishara if (intr_cause & ((1<<4)|(1<<5)|(1<<6)|(1<<7)|(1<<8)|(1<<9))) 129ff7b0479SSaeed Bishara return 1; 130ff7b0479SSaeed Bishara 131ff7b0479SSaeed Bishara return 0; 132ff7b0479SSaeed Bishara } 133ff7b0479SSaeed Bishara 134ff7b0479SSaeed Bishara static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan) 135ff7b0479SSaeed Bishara { 13686363682SSimon Guinot u32 val = ~(1 << (chan->idx * 16)); 137c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val); 1385733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_CAUSE(chan)); 139ff7b0479SSaeed Bishara } 140ff7b0479SSaeed Bishara 141ff7b0479SSaeed Bishara static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan) 142ff7b0479SSaeed Bishara { 143ff7b0479SSaeed Bishara u32 val = 0xFFFF0000 >> (chan->idx * 16); 1445733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_CAUSE(chan)); 145ff7b0479SSaeed Bishara } 146ff7b0479SSaeed Bishara 147ff7b0479SSaeed Bishara static int mv_can_chain(struct mv_xor_desc_slot *desc) 148ff7b0479SSaeed Bishara { 149ff7b0479SSaeed Bishara struct mv_xor_desc_slot *chain_old_tail = list_entry( 150ff7b0479SSaeed Bishara desc->chain_node.prev, struct mv_xor_desc_slot, chain_node); 151ff7b0479SSaeed Bishara 152ff7b0479SSaeed Bishara if (chain_old_tail->type != desc->type) 153ff7b0479SSaeed Bishara return 0; 154ff7b0479SSaeed Bishara 155ff7b0479SSaeed Bishara return 1; 156ff7b0479SSaeed Bishara } 157ff7b0479SSaeed Bishara 158ff7b0479SSaeed Bishara static void mv_set_mode(struct mv_xor_chan *chan, 159ff7b0479SSaeed Bishara enum dma_transaction_type type) 160ff7b0479SSaeed Bishara { 161ff7b0479SSaeed Bishara u32 op_mode; 1625733c38aSThomas Petazzoni u32 config = readl_relaxed(XOR_CONFIG(chan)); 163ff7b0479SSaeed Bishara 164ff7b0479SSaeed Bishara switch (type) { 165ff7b0479SSaeed Bishara case DMA_XOR: 166ff7b0479SSaeed Bishara op_mode = XOR_OPERATION_MODE_XOR; 167ff7b0479SSaeed Bishara break; 168ff7b0479SSaeed Bishara case DMA_MEMCPY: 169ff7b0479SSaeed Bishara op_mode = XOR_OPERATION_MODE_MEMCPY; 170ff7b0479SSaeed Bishara break; 171ff7b0479SSaeed Bishara default: 172c98c1781SThomas Petazzoni dev_err(mv_chan_to_devp(chan), 1731ba151cdSJoe Perches "error: unsupported operation %d\n", 174ff7b0479SSaeed Bishara type); 175ff7b0479SSaeed Bishara BUG(); 176ff7b0479SSaeed Bishara return; 177ff7b0479SSaeed Bishara } 178ff7b0479SSaeed Bishara 179ff7b0479SSaeed Bishara config &= ~0x7; 180ff7b0479SSaeed Bishara config |= op_mode; 181e03bc654SThomas Petazzoni 182e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN) 183e03bc654SThomas Petazzoni config |= XOR_DESCRIPTOR_SWAP; 184e03bc654SThomas Petazzoni #else 185e03bc654SThomas Petazzoni config &= ~XOR_DESCRIPTOR_SWAP; 186e03bc654SThomas Petazzoni #endif 187e03bc654SThomas Petazzoni 1885733c38aSThomas Petazzoni writel_relaxed(config, XOR_CONFIG(chan)); 189ff7b0479SSaeed Bishara chan->current_type = type; 190ff7b0479SSaeed Bishara } 191ff7b0479SSaeed Bishara 192ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan) 193ff7b0479SSaeed Bishara { 194ff7b0479SSaeed Bishara u32 activation; 195ff7b0479SSaeed Bishara 196c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), " activate chan.\n"); 1975733c38aSThomas Petazzoni activation = readl_relaxed(XOR_ACTIVATION(chan)); 198ff7b0479SSaeed Bishara activation |= 0x1; 1995733c38aSThomas Petazzoni writel_relaxed(activation, XOR_ACTIVATION(chan)); 200ff7b0479SSaeed Bishara } 201ff7b0479SSaeed Bishara 202ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan) 203ff7b0479SSaeed Bishara { 2045733c38aSThomas Petazzoni u32 state = readl_relaxed(XOR_ACTIVATION(chan)); 205ff7b0479SSaeed Bishara 206ff7b0479SSaeed Bishara state = (state >> 4) & 0x3; 207ff7b0479SSaeed Bishara 208ff7b0479SSaeed Bishara return (state == 1) ? 1 : 0; 209ff7b0479SSaeed Bishara } 210ff7b0479SSaeed Bishara 211ff7b0479SSaeed Bishara static int mv_chan_xor_slot_count(size_t len, int src_cnt) 212ff7b0479SSaeed Bishara { 213ff7b0479SSaeed Bishara return 1; 214ff7b0479SSaeed Bishara } 215ff7b0479SSaeed Bishara 216ff7b0479SSaeed Bishara /** 217ff7b0479SSaeed Bishara * mv_xor_free_slots - flags descriptor slots for reuse 218ff7b0479SSaeed Bishara * @slot: Slot to free 219ff7b0479SSaeed Bishara * Caller must hold &mv_chan->lock while calling this function 220ff7b0479SSaeed Bishara */ 221ff7b0479SSaeed Bishara static void mv_xor_free_slots(struct mv_xor_chan *mv_chan, 222ff7b0479SSaeed Bishara struct mv_xor_desc_slot *slot) 223ff7b0479SSaeed Bishara { 224c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n", 225ff7b0479SSaeed Bishara __func__, __LINE__, slot); 226ff7b0479SSaeed Bishara 227ff7b0479SSaeed Bishara slot->slots_per_op = 0; 228ff7b0479SSaeed Bishara 229ff7b0479SSaeed Bishara } 230ff7b0479SSaeed Bishara 231ff7b0479SSaeed Bishara /* 232ff7b0479SSaeed Bishara * mv_xor_start_new_chain - program the engine to operate on new chain headed by 233ff7b0479SSaeed Bishara * sw_desc 234ff7b0479SSaeed Bishara * Caller must hold &mv_chan->lock while calling this function 235ff7b0479SSaeed Bishara */ 236ff7b0479SSaeed Bishara static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan, 237ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc) 238ff7b0479SSaeed Bishara { 239c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n", 240ff7b0479SSaeed Bishara __func__, __LINE__, sw_desc); 241ff7b0479SSaeed Bishara if (sw_desc->type != mv_chan->current_type) 242ff7b0479SSaeed Bishara mv_set_mode(mv_chan, sw_desc->type); 243ff7b0479SSaeed Bishara 244ff7b0479SSaeed Bishara /* set the hardware chain */ 245ff7b0479SSaeed Bishara mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys); 24648a9db46SBartlomiej Zolnierkiewicz 247ff7b0479SSaeed Bishara mv_chan->pending += sw_desc->slot_cnt; 24898817b99SThomas Petazzoni mv_xor_issue_pending(&mv_chan->dmachan); 249ff7b0479SSaeed Bishara } 250ff7b0479SSaeed Bishara 251ff7b0479SSaeed Bishara static dma_cookie_t 252ff7b0479SSaeed Bishara mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc, 253ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan, dma_cookie_t cookie) 254ff7b0479SSaeed Bishara { 255ff7b0479SSaeed Bishara BUG_ON(desc->async_tx.cookie < 0); 256ff7b0479SSaeed Bishara 257ff7b0479SSaeed Bishara if (desc->async_tx.cookie > 0) { 258ff7b0479SSaeed Bishara cookie = desc->async_tx.cookie; 259ff7b0479SSaeed Bishara 260ff7b0479SSaeed Bishara /* call the callback (must not sleep or submit new 261ff7b0479SSaeed Bishara * operations to this channel) 262ff7b0479SSaeed Bishara */ 263ff7b0479SSaeed Bishara if (desc->async_tx.callback) 264ff7b0479SSaeed Bishara desc->async_tx.callback( 265ff7b0479SSaeed Bishara desc->async_tx.callback_param); 266ff7b0479SSaeed Bishara 267d38a8c62SDan Williams dma_descriptor_unmap(&desc->async_tx); 26854f8d501SBartlomiej Zolnierkiewicz if (desc->group_head) 269ff7b0479SSaeed Bishara desc->group_head = NULL; 270ff7b0479SSaeed Bishara } 271ff7b0479SSaeed Bishara 272ff7b0479SSaeed Bishara /* run dependent operations */ 27307f2211eSDan Williams dma_run_dependencies(&desc->async_tx); 274ff7b0479SSaeed Bishara 275ff7b0479SSaeed Bishara return cookie; 276ff7b0479SSaeed Bishara } 277ff7b0479SSaeed Bishara 278ff7b0479SSaeed Bishara static int 279ff7b0479SSaeed Bishara mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan) 280ff7b0479SSaeed Bishara { 281ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 282ff7b0479SSaeed Bishara 283c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); 284ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, 285ff7b0479SSaeed Bishara completed_node) { 286ff7b0479SSaeed Bishara 287ff7b0479SSaeed Bishara if (async_tx_test_ack(&iter->async_tx)) { 288ff7b0479SSaeed Bishara list_del(&iter->completed_node); 289ff7b0479SSaeed Bishara mv_xor_free_slots(mv_chan, iter); 290ff7b0479SSaeed Bishara } 291ff7b0479SSaeed Bishara } 292ff7b0479SSaeed Bishara return 0; 293ff7b0479SSaeed Bishara } 294ff7b0479SSaeed Bishara 295ff7b0479SSaeed Bishara static int 296ff7b0479SSaeed Bishara mv_xor_clean_slot(struct mv_xor_desc_slot *desc, 297ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan) 298ff7b0479SSaeed Bishara { 299c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n", 300ff7b0479SSaeed Bishara __func__, __LINE__, desc, desc->async_tx.flags); 301ff7b0479SSaeed Bishara list_del(&desc->chain_node); 302ff7b0479SSaeed Bishara /* the client is allowed to attach dependent operations 303ff7b0479SSaeed Bishara * until 'ack' is set 304ff7b0479SSaeed Bishara */ 305ff7b0479SSaeed Bishara if (!async_tx_test_ack(&desc->async_tx)) { 306ff7b0479SSaeed Bishara /* move this slot to the completed_slots */ 307ff7b0479SSaeed Bishara list_add_tail(&desc->completed_node, &mv_chan->completed_slots); 308ff7b0479SSaeed Bishara return 0; 309ff7b0479SSaeed Bishara } 310ff7b0479SSaeed Bishara 311ff7b0479SSaeed Bishara mv_xor_free_slots(mv_chan, desc); 312ff7b0479SSaeed Bishara return 0; 313ff7b0479SSaeed Bishara } 314ff7b0479SSaeed Bishara 315ff7b0479SSaeed Bishara static void __mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan) 316ff7b0479SSaeed Bishara { 317ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 318ff7b0479SSaeed Bishara dma_cookie_t cookie = 0; 319ff7b0479SSaeed Bishara int busy = mv_chan_is_busy(mv_chan); 320ff7b0479SSaeed Bishara u32 current_desc = mv_chan_get_current_desc(mv_chan); 321ff7b0479SSaeed Bishara int seen_current = 0; 322ff7b0479SSaeed Bishara 323c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); 324c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc); 325ff7b0479SSaeed Bishara mv_xor_clean_completed_slots(mv_chan); 326ff7b0479SSaeed Bishara 327ff7b0479SSaeed Bishara /* free completed slots from the chain starting with 328ff7b0479SSaeed Bishara * the oldest descriptor 329ff7b0479SSaeed Bishara */ 330ff7b0479SSaeed Bishara 331ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->chain, 332ff7b0479SSaeed Bishara chain_node) { 333ff7b0479SSaeed Bishara prefetch(_iter); 334ff7b0479SSaeed Bishara prefetch(&_iter->async_tx); 335ff7b0479SSaeed Bishara 336ff7b0479SSaeed Bishara /* do not advance past the current descriptor loaded into the 337ff7b0479SSaeed Bishara * hardware channel, subsequent descriptors are either in 338ff7b0479SSaeed Bishara * process or have not been submitted 339ff7b0479SSaeed Bishara */ 340ff7b0479SSaeed Bishara if (seen_current) 341ff7b0479SSaeed Bishara break; 342ff7b0479SSaeed Bishara 343ff7b0479SSaeed Bishara /* stop the search if we reach the current descriptor and the 344ff7b0479SSaeed Bishara * channel is busy 345ff7b0479SSaeed Bishara */ 346ff7b0479SSaeed Bishara if (iter->async_tx.phys == current_desc) { 347ff7b0479SSaeed Bishara seen_current = 1; 348ff7b0479SSaeed Bishara if (busy) 349ff7b0479SSaeed Bishara break; 350ff7b0479SSaeed Bishara } 351ff7b0479SSaeed Bishara 352ff7b0479SSaeed Bishara cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie); 353ff7b0479SSaeed Bishara 354ff7b0479SSaeed Bishara if (mv_xor_clean_slot(iter, mv_chan)) 355ff7b0479SSaeed Bishara break; 356ff7b0479SSaeed Bishara } 357ff7b0479SSaeed Bishara 358ff7b0479SSaeed Bishara if ((busy == 0) && !list_empty(&mv_chan->chain)) { 359ff7b0479SSaeed Bishara struct mv_xor_desc_slot *chain_head; 360ff7b0479SSaeed Bishara chain_head = list_entry(mv_chan->chain.next, 361ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 362ff7b0479SSaeed Bishara chain_node); 363ff7b0479SSaeed Bishara 364ff7b0479SSaeed Bishara mv_xor_start_new_chain(mv_chan, chain_head); 365ff7b0479SSaeed Bishara } 366ff7b0479SSaeed Bishara 367ff7b0479SSaeed Bishara if (cookie > 0) 36898817b99SThomas Petazzoni mv_chan->dmachan.completed_cookie = cookie; 369ff7b0479SSaeed Bishara } 370ff7b0479SSaeed Bishara 371ff7b0479SSaeed Bishara static void 372ff7b0479SSaeed Bishara mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan) 373ff7b0479SSaeed Bishara { 374ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 375ff7b0479SSaeed Bishara __mv_xor_slot_cleanup(mv_chan); 376ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 377ff7b0479SSaeed Bishara } 378ff7b0479SSaeed Bishara 379ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data) 380ff7b0479SSaeed Bishara { 381ff7b0479SSaeed Bishara struct mv_xor_chan *chan = (struct mv_xor_chan *) data; 3828333f65eSSaeed Bishara mv_xor_slot_cleanup(chan); 383ff7b0479SSaeed Bishara } 384ff7b0479SSaeed Bishara 385ff7b0479SSaeed Bishara static struct mv_xor_desc_slot * 386ff7b0479SSaeed Bishara mv_xor_alloc_slots(struct mv_xor_chan *mv_chan, int num_slots, 387ff7b0479SSaeed Bishara int slots_per_op) 388ff7b0479SSaeed Bishara { 389ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter, *alloc_start = NULL; 390ff7b0479SSaeed Bishara LIST_HEAD(chain); 391ff7b0479SSaeed Bishara int slots_found, retry = 0; 392ff7b0479SSaeed Bishara 393ff7b0479SSaeed Bishara /* start search from the last allocated descrtiptor 394ff7b0479SSaeed Bishara * if a contiguous allocation can not be found start searching 395ff7b0479SSaeed Bishara * from the beginning of the list 396ff7b0479SSaeed Bishara */ 397ff7b0479SSaeed Bishara retry: 398ff7b0479SSaeed Bishara slots_found = 0; 399ff7b0479SSaeed Bishara if (retry == 0) 400ff7b0479SSaeed Bishara iter = mv_chan->last_used; 401ff7b0479SSaeed Bishara else 402ff7b0479SSaeed Bishara iter = list_entry(&mv_chan->all_slots, 403ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 404ff7b0479SSaeed Bishara slot_node); 405ff7b0479SSaeed Bishara 406ff7b0479SSaeed Bishara list_for_each_entry_safe_continue( 407ff7b0479SSaeed Bishara iter, _iter, &mv_chan->all_slots, slot_node) { 408ff7b0479SSaeed Bishara prefetch(_iter); 409ff7b0479SSaeed Bishara prefetch(&_iter->async_tx); 410ff7b0479SSaeed Bishara if (iter->slots_per_op) { 411ff7b0479SSaeed Bishara /* give up after finding the first busy slot 412ff7b0479SSaeed Bishara * on the second pass through the list 413ff7b0479SSaeed Bishara */ 414ff7b0479SSaeed Bishara if (retry) 415ff7b0479SSaeed Bishara break; 416ff7b0479SSaeed Bishara 417ff7b0479SSaeed Bishara slots_found = 0; 418ff7b0479SSaeed Bishara continue; 419ff7b0479SSaeed Bishara } 420ff7b0479SSaeed Bishara 421ff7b0479SSaeed Bishara /* start the allocation if the slot is correctly aligned */ 422ff7b0479SSaeed Bishara if (!slots_found++) 423ff7b0479SSaeed Bishara alloc_start = iter; 424ff7b0479SSaeed Bishara 425ff7b0479SSaeed Bishara if (slots_found == num_slots) { 426ff7b0479SSaeed Bishara struct mv_xor_desc_slot *alloc_tail = NULL; 427ff7b0479SSaeed Bishara struct mv_xor_desc_slot *last_used = NULL; 428ff7b0479SSaeed Bishara iter = alloc_start; 429ff7b0479SSaeed Bishara while (num_slots) { 430ff7b0479SSaeed Bishara int i; 431ff7b0479SSaeed Bishara 432ff7b0479SSaeed Bishara /* pre-ack all but the last descriptor */ 433ff7b0479SSaeed Bishara async_tx_ack(&iter->async_tx); 434ff7b0479SSaeed Bishara 435ff7b0479SSaeed Bishara list_add_tail(&iter->chain_node, &chain); 436ff7b0479SSaeed Bishara alloc_tail = iter; 437ff7b0479SSaeed Bishara iter->async_tx.cookie = 0; 438ff7b0479SSaeed Bishara iter->slot_cnt = num_slots; 439ff7b0479SSaeed Bishara iter->xor_check_result = NULL; 440ff7b0479SSaeed Bishara for (i = 0; i < slots_per_op; i++) { 441ff7b0479SSaeed Bishara iter->slots_per_op = slots_per_op - i; 442ff7b0479SSaeed Bishara last_used = iter; 443ff7b0479SSaeed Bishara iter = list_entry(iter->slot_node.next, 444ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 445ff7b0479SSaeed Bishara slot_node); 446ff7b0479SSaeed Bishara } 447ff7b0479SSaeed Bishara num_slots -= slots_per_op; 448ff7b0479SSaeed Bishara } 449ff7b0479SSaeed Bishara alloc_tail->group_head = alloc_start; 450ff7b0479SSaeed Bishara alloc_tail->async_tx.cookie = -EBUSY; 45164203b67SDan Williams list_splice(&chain, &alloc_tail->tx_list); 452ff7b0479SSaeed Bishara mv_chan->last_used = last_used; 453ff7b0479SSaeed Bishara mv_desc_clear_next_desc(alloc_start); 454ff7b0479SSaeed Bishara mv_desc_clear_next_desc(alloc_tail); 455ff7b0479SSaeed Bishara return alloc_tail; 456ff7b0479SSaeed Bishara } 457ff7b0479SSaeed Bishara } 458ff7b0479SSaeed Bishara if (!retry++) 459ff7b0479SSaeed Bishara goto retry; 460ff7b0479SSaeed Bishara 461ff7b0479SSaeed Bishara /* try to free some slots if the allocation fails */ 462ff7b0479SSaeed Bishara tasklet_schedule(&mv_chan->irq_tasklet); 463ff7b0479SSaeed Bishara 464ff7b0479SSaeed Bishara return NULL; 465ff7b0479SSaeed Bishara } 466ff7b0479SSaeed Bishara 467ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/ 468ff7b0479SSaeed Bishara static dma_cookie_t 469ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx) 470ff7b0479SSaeed Bishara { 471ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx); 472ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan); 473ff7b0479SSaeed Bishara struct mv_xor_desc_slot *grp_start, *old_chain_tail; 474ff7b0479SSaeed Bishara dma_cookie_t cookie; 475ff7b0479SSaeed Bishara int new_hw_chain = 1; 476ff7b0479SSaeed Bishara 477c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 478ff7b0479SSaeed Bishara "%s sw_desc %p: async_tx %p\n", 479ff7b0479SSaeed Bishara __func__, sw_desc, &sw_desc->async_tx); 480ff7b0479SSaeed Bishara 481ff7b0479SSaeed Bishara grp_start = sw_desc->group_head; 482ff7b0479SSaeed Bishara 483ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 484884485e1SRussell King - ARM Linux cookie = dma_cookie_assign(tx); 485ff7b0479SSaeed Bishara 486ff7b0479SSaeed Bishara if (list_empty(&mv_chan->chain)) 48764203b67SDan Williams list_splice_init(&sw_desc->tx_list, &mv_chan->chain); 488ff7b0479SSaeed Bishara else { 489ff7b0479SSaeed Bishara new_hw_chain = 0; 490ff7b0479SSaeed Bishara 491ff7b0479SSaeed Bishara old_chain_tail = list_entry(mv_chan->chain.prev, 492ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 493ff7b0479SSaeed Bishara chain_node); 49464203b67SDan Williams list_splice_init(&grp_start->tx_list, 495ff7b0479SSaeed Bishara &old_chain_tail->chain_node); 496ff7b0479SSaeed Bishara 497ff7b0479SSaeed Bishara if (!mv_can_chain(grp_start)) 498ff7b0479SSaeed Bishara goto submit_done; 499ff7b0479SSaeed Bishara 50031fd8f5bSOlof Johansson dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n", 50131fd8f5bSOlof Johansson &old_chain_tail->async_tx.phys); 502ff7b0479SSaeed Bishara 503ff7b0479SSaeed Bishara /* fix up the hardware chain */ 504ff7b0479SSaeed Bishara mv_desc_set_next_desc(old_chain_tail, grp_start->async_tx.phys); 505ff7b0479SSaeed Bishara 506ff7b0479SSaeed Bishara /* if the channel is not busy */ 507ff7b0479SSaeed Bishara if (!mv_chan_is_busy(mv_chan)) { 508ff7b0479SSaeed Bishara u32 current_desc = mv_chan_get_current_desc(mv_chan); 509ff7b0479SSaeed Bishara /* 510ff7b0479SSaeed Bishara * and the curren desc is the end of the chain before 511ff7b0479SSaeed Bishara * the append, then we need to start the channel 512ff7b0479SSaeed Bishara */ 513ff7b0479SSaeed Bishara if (current_desc == old_chain_tail->async_tx.phys) 514ff7b0479SSaeed Bishara new_hw_chain = 1; 515ff7b0479SSaeed Bishara } 516ff7b0479SSaeed Bishara } 517ff7b0479SSaeed Bishara 518ff7b0479SSaeed Bishara if (new_hw_chain) 519ff7b0479SSaeed Bishara mv_xor_start_new_chain(mv_chan, grp_start); 520ff7b0479SSaeed Bishara 521ff7b0479SSaeed Bishara submit_done: 522ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 523ff7b0479SSaeed Bishara 524ff7b0479SSaeed Bishara return cookie; 525ff7b0479SSaeed Bishara } 526ff7b0479SSaeed Bishara 527ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */ 528aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan) 529ff7b0479SSaeed Bishara { 53031fd8f5bSOlof Johansson void *virt_desc; 53131fd8f5bSOlof Johansson dma_addr_t dma_desc; 532ff7b0479SSaeed Bishara int idx; 533ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 534ff7b0479SSaeed Bishara struct mv_xor_desc_slot *slot = NULL; 535b503fa01SThomas Petazzoni int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE; 536ff7b0479SSaeed Bishara 537ff7b0479SSaeed Bishara /* Allocate descriptor slots */ 538ff7b0479SSaeed Bishara idx = mv_chan->slots_allocated; 539ff7b0479SSaeed Bishara while (idx < num_descs_in_pool) { 540ff7b0479SSaeed Bishara slot = kzalloc(sizeof(*slot), GFP_KERNEL); 541ff7b0479SSaeed Bishara if (!slot) { 542ff7b0479SSaeed Bishara printk(KERN_INFO "MV XOR Channel only initialized" 543ff7b0479SSaeed Bishara " %d descriptor slots", idx); 544ff7b0479SSaeed Bishara break; 545ff7b0479SSaeed Bishara } 54631fd8f5bSOlof Johansson virt_desc = mv_chan->dma_desc_pool_virt; 54731fd8f5bSOlof Johansson slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE; 548ff7b0479SSaeed Bishara 549ff7b0479SSaeed Bishara dma_async_tx_descriptor_init(&slot->async_tx, chan); 550ff7b0479SSaeed Bishara slot->async_tx.tx_submit = mv_xor_tx_submit; 551ff7b0479SSaeed Bishara INIT_LIST_HEAD(&slot->chain_node); 552ff7b0479SSaeed Bishara INIT_LIST_HEAD(&slot->slot_node); 55364203b67SDan Williams INIT_LIST_HEAD(&slot->tx_list); 55431fd8f5bSOlof Johansson dma_desc = mv_chan->dma_desc_pool; 55531fd8f5bSOlof Johansson slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE; 556ff7b0479SSaeed Bishara slot->idx = idx++; 557ff7b0479SSaeed Bishara 558ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 559ff7b0479SSaeed Bishara mv_chan->slots_allocated = idx; 560ff7b0479SSaeed Bishara list_add_tail(&slot->slot_node, &mv_chan->all_slots); 561ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 562ff7b0479SSaeed Bishara } 563ff7b0479SSaeed Bishara 564ff7b0479SSaeed Bishara if (mv_chan->slots_allocated && !mv_chan->last_used) 565ff7b0479SSaeed Bishara mv_chan->last_used = list_entry(mv_chan->all_slots.next, 566ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 567ff7b0479SSaeed Bishara slot_node); 568ff7b0479SSaeed Bishara 569c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 570ff7b0479SSaeed Bishara "allocated %d descriptor slots last_used: %p\n", 571ff7b0479SSaeed Bishara mv_chan->slots_allocated, mv_chan->last_used); 572ff7b0479SSaeed Bishara 573ff7b0479SSaeed Bishara return mv_chan->slots_allocated ? : -ENOMEM; 574ff7b0479SSaeed Bishara } 575ff7b0479SSaeed Bishara 576ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor * 577ff7b0479SSaeed Bishara mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, 578ff7b0479SSaeed Bishara size_t len, unsigned long flags) 579ff7b0479SSaeed Bishara { 580ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 581ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc, *grp_start; 582ff7b0479SSaeed Bishara int slot_cnt; 583ff7b0479SSaeed Bishara 584c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 58531fd8f5bSOlof Johansson "%s dest: %pad src %pad len: %u flags: %ld\n", 58631fd8f5bSOlof Johansson __func__, &dest, &src, len, flags); 587ff7b0479SSaeed Bishara if (unlikely(len < MV_XOR_MIN_BYTE_COUNT)) 588ff7b0479SSaeed Bishara return NULL; 589ff7b0479SSaeed Bishara 5907912d300SColy Li BUG_ON(len > MV_XOR_MAX_BYTE_COUNT); 591ff7b0479SSaeed Bishara 592ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 593ff7b0479SSaeed Bishara slot_cnt = mv_chan_memcpy_slot_count(len); 594ff7b0479SSaeed Bishara sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1); 595ff7b0479SSaeed Bishara if (sw_desc) { 596ff7b0479SSaeed Bishara sw_desc->type = DMA_MEMCPY; 597ff7b0479SSaeed Bishara sw_desc->async_tx.flags = flags; 598ff7b0479SSaeed Bishara grp_start = sw_desc->group_head; 599ff7b0479SSaeed Bishara mv_desc_init(grp_start, flags); 600ff7b0479SSaeed Bishara mv_desc_set_byte_count(grp_start, len); 601ff7b0479SSaeed Bishara mv_desc_set_dest_addr(sw_desc->group_head, dest); 602ff7b0479SSaeed Bishara mv_desc_set_src_addr(grp_start, 0, src); 603ff7b0479SSaeed Bishara sw_desc->unmap_src_cnt = 1; 604ff7b0479SSaeed Bishara sw_desc->unmap_len = len; 605ff7b0479SSaeed Bishara } 606ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 607ff7b0479SSaeed Bishara 608c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 609ff7b0479SSaeed Bishara "%s sw_desc %p async_tx %p\n", 6104c143725SJingoo Han __func__, sw_desc, sw_desc ? &sw_desc->async_tx : NULL); 611ff7b0479SSaeed Bishara 612ff7b0479SSaeed Bishara return sw_desc ? &sw_desc->async_tx : NULL; 613ff7b0479SSaeed Bishara } 614ff7b0479SSaeed Bishara 615ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor * 616ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src, 617ff7b0479SSaeed Bishara unsigned int src_cnt, size_t len, unsigned long flags) 618ff7b0479SSaeed Bishara { 619ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 620ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc, *grp_start; 621ff7b0479SSaeed Bishara int slot_cnt; 622ff7b0479SSaeed Bishara 623ff7b0479SSaeed Bishara if (unlikely(len < MV_XOR_MIN_BYTE_COUNT)) 624ff7b0479SSaeed Bishara return NULL; 625ff7b0479SSaeed Bishara 6267912d300SColy Li BUG_ON(len > MV_XOR_MAX_BYTE_COUNT); 627ff7b0479SSaeed Bishara 628c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 62931fd8f5bSOlof Johansson "%s src_cnt: %d len: %u dest %pad flags: %ld\n", 63031fd8f5bSOlof Johansson __func__, src_cnt, len, &dest, flags); 631ff7b0479SSaeed Bishara 632ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 633ff7b0479SSaeed Bishara slot_cnt = mv_chan_xor_slot_count(len, src_cnt); 634ff7b0479SSaeed Bishara sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1); 635ff7b0479SSaeed Bishara if (sw_desc) { 636ff7b0479SSaeed Bishara sw_desc->type = DMA_XOR; 637ff7b0479SSaeed Bishara sw_desc->async_tx.flags = flags; 638ff7b0479SSaeed Bishara grp_start = sw_desc->group_head; 639ff7b0479SSaeed Bishara mv_desc_init(grp_start, flags); 640ff7b0479SSaeed Bishara /* the byte count field is the same as in memcpy desc*/ 641ff7b0479SSaeed Bishara mv_desc_set_byte_count(grp_start, len); 642ff7b0479SSaeed Bishara mv_desc_set_dest_addr(sw_desc->group_head, dest); 643ff7b0479SSaeed Bishara sw_desc->unmap_src_cnt = src_cnt; 644ff7b0479SSaeed Bishara sw_desc->unmap_len = len; 645ff7b0479SSaeed Bishara while (src_cnt--) 646ff7b0479SSaeed Bishara mv_desc_set_src_addr(grp_start, src_cnt, src[src_cnt]); 647ff7b0479SSaeed Bishara } 648ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 649c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 650ff7b0479SSaeed Bishara "%s sw_desc %p async_tx %p \n", 651ff7b0479SSaeed Bishara __func__, sw_desc, &sw_desc->async_tx); 652ff7b0479SSaeed Bishara return sw_desc ? &sw_desc->async_tx : NULL; 653ff7b0479SSaeed Bishara } 654ff7b0479SSaeed Bishara 655ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan) 656ff7b0479SSaeed Bishara { 657ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 658ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 659ff7b0479SSaeed Bishara int in_use_descs = 0; 660ff7b0479SSaeed Bishara 661ff7b0479SSaeed Bishara mv_xor_slot_cleanup(mv_chan); 662ff7b0479SSaeed Bishara 663ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 664ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->chain, 665ff7b0479SSaeed Bishara chain_node) { 666ff7b0479SSaeed Bishara in_use_descs++; 667ff7b0479SSaeed Bishara list_del(&iter->chain_node); 668ff7b0479SSaeed Bishara } 669ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, 670ff7b0479SSaeed Bishara completed_node) { 671ff7b0479SSaeed Bishara in_use_descs++; 672ff7b0479SSaeed Bishara list_del(&iter->completed_node); 673ff7b0479SSaeed Bishara } 674ff7b0479SSaeed Bishara list_for_each_entry_safe_reverse( 675ff7b0479SSaeed Bishara iter, _iter, &mv_chan->all_slots, slot_node) { 676ff7b0479SSaeed Bishara list_del(&iter->slot_node); 677ff7b0479SSaeed Bishara kfree(iter); 678ff7b0479SSaeed Bishara mv_chan->slots_allocated--; 679ff7b0479SSaeed Bishara } 680ff7b0479SSaeed Bishara mv_chan->last_used = NULL; 681ff7b0479SSaeed Bishara 682c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n", 683ff7b0479SSaeed Bishara __func__, mv_chan->slots_allocated); 684ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 685ff7b0479SSaeed Bishara 686ff7b0479SSaeed Bishara if (in_use_descs) 687c98c1781SThomas Petazzoni dev_err(mv_chan_to_devp(mv_chan), 688ff7b0479SSaeed Bishara "freeing %d in use descriptors!\n", in_use_descs); 689ff7b0479SSaeed Bishara } 690ff7b0479SSaeed Bishara 691ff7b0479SSaeed Bishara /** 69207934481SLinus Walleij * mv_xor_status - poll the status of an XOR transaction 693ff7b0479SSaeed Bishara * @chan: XOR channel handle 694ff7b0479SSaeed Bishara * @cookie: XOR transaction identifier 69507934481SLinus Walleij * @txstate: XOR transactions state holder (or NULL) 696ff7b0479SSaeed Bishara */ 69707934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan, 698ff7b0479SSaeed Bishara dma_cookie_t cookie, 69907934481SLinus Walleij struct dma_tx_state *txstate) 700ff7b0479SSaeed Bishara { 701ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 702ff7b0479SSaeed Bishara enum dma_status ret; 703ff7b0479SSaeed Bishara 70496a2af41SRussell King - ARM Linux ret = dma_cookie_status(chan, cookie, txstate); 705*890766d2SEzequiel Garcia if (ret == DMA_COMPLETE) 706ff7b0479SSaeed Bishara return ret; 707ff7b0479SSaeed Bishara mv_xor_slot_cleanup(mv_chan); 708ff7b0479SSaeed Bishara 70996a2af41SRussell King - ARM Linux return dma_cookie_status(chan, cookie, txstate); 710ff7b0479SSaeed Bishara } 711ff7b0479SSaeed Bishara 712ff7b0479SSaeed Bishara static void mv_dump_xor_regs(struct mv_xor_chan *chan) 713ff7b0479SSaeed Bishara { 714ff7b0479SSaeed Bishara u32 val; 715ff7b0479SSaeed Bishara 7165733c38aSThomas Petazzoni val = readl_relaxed(XOR_CONFIG(chan)); 7171ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "config 0x%08x\n", val); 718ff7b0479SSaeed Bishara 7195733c38aSThomas Petazzoni val = readl_relaxed(XOR_ACTIVATION(chan)); 7201ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "activation 0x%08x\n", val); 721ff7b0479SSaeed Bishara 7225733c38aSThomas Petazzoni val = readl_relaxed(XOR_INTR_CAUSE(chan)); 7231ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "intr cause 0x%08x\n", val); 724ff7b0479SSaeed Bishara 7255733c38aSThomas Petazzoni val = readl_relaxed(XOR_INTR_MASK(chan)); 7261ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "intr mask 0x%08x\n", val); 727ff7b0479SSaeed Bishara 7285733c38aSThomas Petazzoni val = readl_relaxed(XOR_ERROR_CAUSE(chan)); 7291ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "error cause 0x%08x\n", val); 730ff7b0479SSaeed Bishara 7315733c38aSThomas Petazzoni val = readl_relaxed(XOR_ERROR_ADDR(chan)); 7321ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "error addr 0x%08x\n", val); 733ff7b0479SSaeed Bishara } 734ff7b0479SSaeed Bishara 735ff7b0479SSaeed Bishara static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan, 736ff7b0479SSaeed Bishara u32 intr_cause) 737ff7b0479SSaeed Bishara { 738ff7b0479SSaeed Bishara if (intr_cause & (1 << 4)) { 739c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), 740ff7b0479SSaeed Bishara "ignore this error\n"); 741ff7b0479SSaeed Bishara return; 742ff7b0479SSaeed Bishara } 743ff7b0479SSaeed Bishara 744c98c1781SThomas Petazzoni dev_err(mv_chan_to_devp(chan), 7451ba151cdSJoe Perches "error on chan %d. intr cause 0x%08x\n", 746ff7b0479SSaeed Bishara chan->idx, intr_cause); 747ff7b0479SSaeed Bishara 748ff7b0479SSaeed Bishara mv_dump_xor_regs(chan); 749ff7b0479SSaeed Bishara BUG(); 750ff7b0479SSaeed Bishara } 751ff7b0479SSaeed Bishara 752ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data) 753ff7b0479SSaeed Bishara { 754ff7b0479SSaeed Bishara struct mv_xor_chan *chan = data; 755ff7b0479SSaeed Bishara u32 intr_cause = mv_chan_get_intr_cause(chan); 756ff7b0479SSaeed Bishara 757c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause); 758ff7b0479SSaeed Bishara 759ff7b0479SSaeed Bishara if (mv_is_err_intr(intr_cause)) 760ff7b0479SSaeed Bishara mv_xor_err_interrupt_handler(chan, intr_cause); 761ff7b0479SSaeed Bishara 762ff7b0479SSaeed Bishara tasklet_schedule(&chan->irq_tasklet); 763ff7b0479SSaeed Bishara 764ff7b0479SSaeed Bishara mv_xor_device_clear_eoc_cause(chan); 765ff7b0479SSaeed Bishara 766ff7b0479SSaeed Bishara return IRQ_HANDLED; 767ff7b0479SSaeed Bishara } 768ff7b0479SSaeed Bishara 769ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan) 770ff7b0479SSaeed Bishara { 771ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 772ff7b0479SSaeed Bishara 773ff7b0479SSaeed Bishara if (mv_chan->pending >= MV_XOR_THRESHOLD) { 774ff7b0479SSaeed Bishara mv_chan->pending = 0; 775ff7b0479SSaeed Bishara mv_chan_activate(mv_chan); 776ff7b0479SSaeed Bishara } 777ff7b0479SSaeed Bishara } 778ff7b0479SSaeed Bishara 779ff7b0479SSaeed Bishara /* 780ff7b0479SSaeed Bishara * Perform a transaction to verify the HW works. 781ff7b0479SSaeed Bishara */ 782ff7b0479SSaeed Bishara 783c2714334SLinus Torvalds static int mv_xor_memcpy_self_test(struct mv_xor_chan *mv_chan) 784ff7b0479SSaeed Bishara { 785b8c01d25SEzequiel Garcia int i, ret; 786ff7b0479SSaeed Bishara void *src, *dest; 787ff7b0479SSaeed Bishara dma_addr_t src_dma, dest_dma; 788ff7b0479SSaeed Bishara struct dma_chan *dma_chan; 789ff7b0479SSaeed Bishara dma_cookie_t cookie; 790ff7b0479SSaeed Bishara struct dma_async_tx_descriptor *tx; 791d16695a7SEzequiel Garcia struct dmaengine_unmap_data *unmap; 792ff7b0479SSaeed Bishara int err = 0; 793ff7b0479SSaeed Bishara 794d16695a7SEzequiel Garcia src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL); 795ff7b0479SSaeed Bishara if (!src) 796ff7b0479SSaeed Bishara return -ENOMEM; 797ff7b0479SSaeed Bishara 798d16695a7SEzequiel Garcia dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL); 799ff7b0479SSaeed Bishara if (!dest) { 800ff7b0479SSaeed Bishara kfree(src); 801ff7b0479SSaeed Bishara return -ENOMEM; 802ff7b0479SSaeed Bishara } 803ff7b0479SSaeed Bishara 804ff7b0479SSaeed Bishara /* Fill in src buffer */ 805d16695a7SEzequiel Garcia for (i = 0; i < PAGE_SIZE; i++) 806ff7b0479SSaeed Bishara ((u8 *) src)[i] = (u8)i; 807ff7b0479SSaeed Bishara 808275cc0c8SThomas Petazzoni dma_chan = &mv_chan->dmachan; 809aa1e6f1aSDan Williams if (mv_xor_alloc_chan_resources(dma_chan) < 1) { 810ff7b0479SSaeed Bishara err = -ENODEV; 811ff7b0479SSaeed Bishara goto out; 812ff7b0479SSaeed Bishara } 813ff7b0479SSaeed Bishara 814d16695a7SEzequiel Garcia unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL); 815d16695a7SEzequiel Garcia if (!unmap) { 816d16695a7SEzequiel Garcia err = -ENOMEM; 817d16695a7SEzequiel Garcia goto free_resources; 818d16695a7SEzequiel Garcia } 819ff7b0479SSaeed Bishara 820d16695a7SEzequiel Garcia src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 0, 821d16695a7SEzequiel Garcia PAGE_SIZE, DMA_TO_DEVICE); 822d16695a7SEzequiel Garcia unmap->addr[0] = src_dma; 823d16695a7SEzequiel Garcia 824b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, src_dma); 825b8c01d25SEzequiel Garcia if (ret) { 826b8c01d25SEzequiel Garcia err = -ENOMEM; 827b8c01d25SEzequiel Garcia goto free_resources; 828b8c01d25SEzequiel Garcia } 829b8c01d25SEzequiel Garcia unmap->to_cnt = 1; 830b8c01d25SEzequiel Garcia 831d16695a7SEzequiel Garcia dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 0, 832d16695a7SEzequiel Garcia PAGE_SIZE, DMA_FROM_DEVICE); 833d16695a7SEzequiel Garcia unmap->addr[1] = dest_dma; 834d16695a7SEzequiel Garcia 835b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, dest_dma); 836b8c01d25SEzequiel Garcia if (ret) { 837b8c01d25SEzequiel Garcia err = -ENOMEM; 838b8c01d25SEzequiel Garcia goto free_resources; 839b8c01d25SEzequiel Garcia } 840b8c01d25SEzequiel Garcia unmap->from_cnt = 1; 841d16695a7SEzequiel Garcia unmap->len = PAGE_SIZE; 842ff7b0479SSaeed Bishara 843ff7b0479SSaeed Bishara tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma, 844d16695a7SEzequiel Garcia PAGE_SIZE, 0); 845b8c01d25SEzequiel Garcia if (!tx) { 846b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 847b8c01d25SEzequiel Garcia "Self-test cannot prepare operation, disabling\n"); 848b8c01d25SEzequiel Garcia err = -ENODEV; 849b8c01d25SEzequiel Garcia goto free_resources; 850b8c01d25SEzequiel Garcia } 851b8c01d25SEzequiel Garcia 852ff7b0479SSaeed Bishara cookie = mv_xor_tx_submit(tx); 853b8c01d25SEzequiel Garcia if (dma_submit_error(cookie)) { 854b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 855b8c01d25SEzequiel Garcia "Self-test submit error, disabling\n"); 856b8c01d25SEzequiel Garcia err = -ENODEV; 857b8c01d25SEzequiel Garcia goto free_resources; 858b8c01d25SEzequiel Garcia } 859b8c01d25SEzequiel Garcia 860ff7b0479SSaeed Bishara mv_xor_issue_pending(dma_chan); 861ff7b0479SSaeed Bishara async_tx_ack(tx); 862ff7b0479SSaeed Bishara msleep(1); 863ff7b0479SSaeed Bishara 86407934481SLinus Walleij if (mv_xor_status(dma_chan, cookie, NULL) != 865b3efb8fcSVinod Koul DMA_COMPLETE) { 866a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 867ff7b0479SSaeed Bishara "Self-test copy timed out, disabling\n"); 868ff7b0479SSaeed Bishara err = -ENODEV; 869ff7b0479SSaeed Bishara goto free_resources; 870ff7b0479SSaeed Bishara } 871ff7b0479SSaeed Bishara 872c35064c4SThomas Petazzoni dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, 873d16695a7SEzequiel Garcia PAGE_SIZE, DMA_FROM_DEVICE); 874d16695a7SEzequiel Garcia if (memcmp(src, dest, PAGE_SIZE)) { 875a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 876ff7b0479SSaeed Bishara "Self-test copy failed compare, disabling\n"); 877ff7b0479SSaeed Bishara err = -ENODEV; 878ff7b0479SSaeed Bishara goto free_resources; 879ff7b0479SSaeed Bishara } 880ff7b0479SSaeed Bishara 881ff7b0479SSaeed Bishara free_resources: 882d16695a7SEzequiel Garcia dmaengine_unmap_put(unmap); 883ff7b0479SSaeed Bishara mv_xor_free_chan_resources(dma_chan); 884ff7b0479SSaeed Bishara out: 885ff7b0479SSaeed Bishara kfree(src); 886ff7b0479SSaeed Bishara kfree(dest); 887ff7b0479SSaeed Bishara return err; 888ff7b0479SSaeed Bishara } 889ff7b0479SSaeed Bishara 890ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */ 891463a1f8bSBill Pemberton static int 892275cc0c8SThomas Petazzoni mv_xor_xor_self_test(struct mv_xor_chan *mv_chan) 893ff7b0479SSaeed Bishara { 894b8c01d25SEzequiel Garcia int i, src_idx, ret; 895ff7b0479SSaeed Bishara struct page *dest; 896ff7b0479SSaeed Bishara struct page *xor_srcs[MV_XOR_NUM_SRC_TEST]; 897ff7b0479SSaeed Bishara dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST]; 898ff7b0479SSaeed Bishara dma_addr_t dest_dma; 899ff7b0479SSaeed Bishara struct dma_async_tx_descriptor *tx; 900d16695a7SEzequiel Garcia struct dmaengine_unmap_data *unmap; 901ff7b0479SSaeed Bishara struct dma_chan *dma_chan; 902ff7b0479SSaeed Bishara dma_cookie_t cookie; 903ff7b0479SSaeed Bishara u8 cmp_byte = 0; 904ff7b0479SSaeed Bishara u32 cmp_word; 905ff7b0479SSaeed Bishara int err = 0; 906d16695a7SEzequiel Garcia int src_count = MV_XOR_NUM_SRC_TEST; 907ff7b0479SSaeed Bishara 908d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) { 909ff7b0479SSaeed Bishara xor_srcs[src_idx] = alloc_page(GFP_KERNEL); 910a09b09aeSRoel Kluin if (!xor_srcs[src_idx]) { 911a09b09aeSRoel Kluin while (src_idx--) 912ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 913ff7b0479SSaeed Bishara return -ENOMEM; 914ff7b0479SSaeed Bishara } 915ff7b0479SSaeed Bishara } 916ff7b0479SSaeed Bishara 917ff7b0479SSaeed Bishara dest = alloc_page(GFP_KERNEL); 918a09b09aeSRoel Kluin if (!dest) { 919a09b09aeSRoel Kluin while (src_idx--) 920ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 921ff7b0479SSaeed Bishara return -ENOMEM; 922ff7b0479SSaeed Bishara } 923ff7b0479SSaeed Bishara 924ff7b0479SSaeed Bishara /* Fill in src buffers */ 925d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) { 926ff7b0479SSaeed Bishara u8 *ptr = page_address(xor_srcs[src_idx]); 927ff7b0479SSaeed Bishara for (i = 0; i < PAGE_SIZE; i++) 928ff7b0479SSaeed Bishara ptr[i] = (1 << src_idx); 929ff7b0479SSaeed Bishara } 930ff7b0479SSaeed Bishara 931d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) 932ff7b0479SSaeed Bishara cmp_byte ^= (u8) (1 << src_idx); 933ff7b0479SSaeed Bishara 934ff7b0479SSaeed Bishara cmp_word = (cmp_byte << 24) | (cmp_byte << 16) | 935ff7b0479SSaeed Bishara (cmp_byte << 8) | cmp_byte; 936ff7b0479SSaeed Bishara 937ff7b0479SSaeed Bishara memset(page_address(dest), 0, PAGE_SIZE); 938ff7b0479SSaeed Bishara 939275cc0c8SThomas Petazzoni dma_chan = &mv_chan->dmachan; 940aa1e6f1aSDan Williams if (mv_xor_alloc_chan_resources(dma_chan) < 1) { 941ff7b0479SSaeed Bishara err = -ENODEV; 942ff7b0479SSaeed Bishara goto out; 943ff7b0479SSaeed Bishara } 944ff7b0479SSaeed Bishara 945d16695a7SEzequiel Garcia unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1, 946d16695a7SEzequiel Garcia GFP_KERNEL); 947d16695a7SEzequiel Garcia if (!unmap) { 948d16695a7SEzequiel Garcia err = -ENOMEM; 949d16695a7SEzequiel Garcia goto free_resources; 950d16695a7SEzequiel Garcia } 951ff7b0479SSaeed Bishara 952d16695a7SEzequiel Garcia /* test xor */ 953d16695a7SEzequiel Garcia for (i = 0; i < src_count; i++) { 954d16695a7SEzequiel Garcia unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i], 955ff7b0479SSaeed Bishara 0, PAGE_SIZE, DMA_TO_DEVICE); 956d16695a7SEzequiel Garcia dma_srcs[i] = unmap->addr[i]; 957b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[i]); 958b8c01d25SEzequiel Garcia if (ret) { 959b8c01d25SEzequiel Garcia err = -ENOMEM; 960b8c01d25SEzequiel Garcia goto free_resources; 961b8c01d25SEzequiel Garcia } 962d16695a7SEzequiel Garcia unmap->to_cnt++; 963d16695a7SEzequiel Garcia } 964d16695a7SEzequiel Garcia 965d16695a7SEzequiel Garcia unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE, 966d16695a7SEzequiel Garcia DMA_FROM_DEVICE); 967d16695a7SEzequiel Garcia dest_dma = unmap->addr[src_count]; 968b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[src_count]); 969b8c01d25SEzequiel Garcia if (ret) { 970b8c01d25SEzequiel Garcia err = -ENOMEM; 971b8c01d25SEzequiel Garcia goto free_resources; 972b8c01d25SEzequiel Garcia } 973d16695a7SEzequiel Garcia unmap->from_cnt = 1; 974d16695a7SEzequiel Garcia unmap->len = PAGE_SIZE; 975ff7b0479SSaeed Bishara 976ff7b0479SSaeed Bishara tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs, 977d16695a7SEzequiel Garcia src_count, PAGE_SIZE, 0); 978b8c01d25SEzequiel Garcia if (!tx) { 979b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 980b8c01d25SEzequiel Garcia "Self-test cannot prepare operation, disabling\n"); 981b8c01d25SEzequiel Garcia err = -ENODEV; 982b8c01d25SEzequiel Garcia goto free_resources; 983b8c01d25SEzequiel Garcia } 984ff7b0479SSaeed Bishara 985ff7b0479SSaeed Bishara cookie = mv_xor_tx_submit(tx); 986b8c01d25SEzequiel Garcia if (dma_submit_error(cookie)) { 987b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 988b8c01d25SEzequiel Garcia "Self-test submit error, disabling\n"); 989b8c01d25SEzequiel Garcia err = -ENODEV; 990b8c01d25SEzequiel Garcia goto free_resources; 991b8c01d25SEzequiel Garcia } 992b8c01d25SEzequiel Garcia 993ff7b0479SSaeed Bishara mv_xor_issue_pending(dma_chan); 994ff7b0479SSaeed Bishara async_tx_ack(tx); 995ff7b0479SSaeed Bishara msleep(8); 996ff7b0479SSaeed Bishara 99707934481SLinus Walleij if (mv_xor_status(dma_chan, cookie, NULL) != 998b3efb8fcSVinod Koul DMA_COMPLETE) { 999a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 1000ff7b0479SSaeed Bishara "Self-test xor timed out, disabling\n"); 1001ff7b0479SSaeed Bishara err = -ENODEV; 1002ff7b0479SSaeed Bishara goto free_resources; 1003ff7b0479SSaeed Bishara } 1004ff7b0479SSaeed Bishara 1005c35064c4SThomas Petazzoni dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, 1006ff7b0479SSaeed Bishara PAGE_SIZE, DMA_FROM_DEVICE); 1007ff7b0479SSaeed Bishara for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) { 1008ff7b0479SSaeed Bishara u32 *ptr = page_address(dest); 1009ff7b0479SSaeed Bishara if (ptr[i] != cmp_word) { 1010a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 10111ba151cdSJoe Perches "Self-test xor failed compare, disabling. index %d, data %x, expected %x\n", 10121ba151cdSJoe Perches i, ptr[i], cmp_word); 1013ff7b0479SSaeed Bishara err = -ENODEV; 1014ff7b0479SSaeed Bishara goto free_resources; 1015ff7b0479SSaeed Bishara } 1016ff7b0479SSaeed Bishara } 1017ff7b0479SSaeed Bishara 1018ff7b0479SSaeed Bishara free_resources: 1019d16695a7SEzequiel Garcia dmaengine_unmap_put(unmap); 1020ff7b0479SSaeed Bishara mv_xor_free_chan_resources(dma_chan); 1021ff7b0479SSaeed Bishara out: 1022d16695a7SEzequiel Garcia src_idx = src_count; 1023ff7b0479SSaeed Bishara while (src_idx--) 1024ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 1025ff7b0479SSaeed Bishara __free_page(dest); 1026ff7b0479SSaeed Bishara return err; 1027ff7b0479SSaeed Bishara } 1028ff7b0479SSaeed Bishara 102934c93c86SAndrew Lunn /* This driver does not implement any of the optional DMA operations. */ 103034c93c86SAndrew Lunn static int 103134c93c86SAndrew Lunn mv_xor_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, 103234c93c86SAndrew Lunn unsigned long arg) 1033ff7b0479SSaeed Bishara { 103434c93c86SAndrew Lunn return -ENOSYS; 103534c93c86SAndrew Lunn } 103634c93c86SAndrew Lunn 10371ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan) 1038ff7b0479SSaeed Bishara { 1039ff7b0479SSaeed Bishara struct dma_chan *chan, *_chan; 10401ef48a26SThomas Petazzoni struct device *dev = mv_chan->dmadev.dev; 1041ff7b0479SSaeed Bishara 10421ef48a26SThomas Petazzoni dma_async_device_unregister(&mv_chan->dmadev); 1043ff7b0479SSaeed Bishara 1044b503fa01SThomas Petazzoni dma_free_coherent(dev, MV_XOR_POOL_SIZE, 10451ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); 1046ff7b0479SSaeed Bishara 10471ef48a26SThomas Petazzoni list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels, 1048ff7b0479SSaeed Bishara device_node) { 1049ff7b0479SSaeed Bishara list_del(&chan->device_node); 1050ff7b0479SSaeed Bishara } 1051ff7b0479SSaeed Bishara 105288eb92cbSThomas Petazzoni free_irq(mv_chan->irq, mv_chan); 105388eb92cbSThomas Petazzoni 1054ff7b0479SSaeed Bishara return 0; 1055ff7b0479SSaeed Bishara } 1056ff7b0479SSaeed Bishara 10571ef48a26SThomas Petazzoni static struct mv_xor_chan * 1058297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev, 1059a6b4a9d2SThomas Petazzoni struct platform_device *pdev, 1060b503fa01SThomas Petazzoni int idx, dma_cap_mask_t cap_mask, int irq) 1061ff7b0479SSaeed Bishara { 1062ff7b0479SSaeed Bishara int ret = 0; 1063ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan; 1064ff7b0479SSaeed Bishara struct dma_device *dma_dev; 1065ff7b0479SSaeed Bishara 10661ef48a26SThomas Petazzoni mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL); 1067a577659fSSachin Kamat if (!mv_chan) 1068a577659fSSachin Kamat return ERR_PTR(-ENOMEM); 1069ff7b0479SSaeed Bishara 10709aedbdbaSThomas Petazzoni mv_chan->idx = idx; 107188eb92cbSThomas Petazzoni mv_chan->irq = irq; 1072ff7b0479SSaeed Bishara 10731ef48a26SThomas Petazzoni dma_dev = &mv_chan->dmadev; 1074ff7b0479SSaeed Bishara 1075ff7b0479SSaeed Bishara /* allocate coherent memory for hardware descriptors 1076ff7b0479SSaeed Bishara * note: writecombine gives slightly better performance, but 1077ff7b0479SSaeed Bishara * requires that we explicitly flush the writes 1078ff7b0479SSaeed Bishara */ 10791ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt = 1080b503fa01SThomas Petazzoni dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE, 10811ef48a26SThomas Petazzoni &mv_chan->dma_desc_pool, GFP_KERNEL); 10821ef48a26SThomas Petazzoni if (!mv_chan->dma_desc_pool_virt) 1083a6b4a9d2SThomas Petazzoni return ERR_PTR(-ENOMEM); 1084ff7b0479SSaeed Bishara 1085ff7b0479SSaeed Bishara /* discover transaction capabilites from the platform data */ 1086a6b4a9d2SThomas Petazzoni dma_dev->cap_mask = cap_mask; 1087ff7b0479SSaeed Bishara 1088ff7b0479SSaeed Bishara INIT_LIST_HEAD(&dma_dev->channels); 1089ff7b0479SSaeed Bishara 1090ff7b0479SSaeed Bishara /* set base routines */ 1091ff7b0479SSaeed Bishara dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources; 1092ff7b0479SSaeed Bishara dma_dev->device_free_chan_resources = mv_xor_free_chan_resources; 109307934481SLinus Walleij dma_dev->device_tx_status = mv_xor_status; 1094ff7b0479SSaeed Bishara dma_dev->device_issue_pending = mv_xor_issue_pending; 109534c93c86SAndrew Lunn dma_dev->device_control = mv_xor_control; 1096ff7b0479SSaeed Bishara dma_dev->dev = &pdev->dev; 1097ff7b0479SSaeed Bishara 1098ff7b0479SSaeed Bishara /* set prep routines based on capability */ 1099ff7b0479SSaeed Bishara if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) 1100ff7b0479SSaeed Bishara dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy; 1101ff7b0479SSaeed Bishara if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { 1102c019894eSJoe Perches dma_dev->max_xor = 8; 1103ff7b0479SSaeed Bishara dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor; 1104ff7b0479SSaeed Bishara } 1105ff7b0479SSaeed Bishara 1106297eedbaSThomas Petazzoni mv_chan->mmr_base = xordev->xor_base; 110782a1402eSEzequiel Garcia mv_chan->mmr_high_base = xordev->xor_high_base; 1108ff7b0479SSaeed Bishara tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long) 1109ff7b0479SSaeed Bishara mv_chan); 1110ff7b0479SSaeed Bishara 1111ff7b0479SSaeed Bishara /* clear errors before enabling interrupts */ 1112ff7b0479SSaeed Bishara mv_xor_device_clear_err_status(mv_chan); 1113ff7b0479SSaeed Bishara 11142d0a0745SThomas Petazzoni ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler, 1115ff7b0479SSaeed Bishara 0, dev_name(&pdev->dev), mv_chan); 1116ff7b0479SSaeed Bishara if (ret) 1117ff7b0479SSaeed Bishara goto err_free_dma; 1118ff7b0479SSaeed Bishara 1119ff7b0479SSaeed Bishara mv_chan_unmask_interrupts(mv_chan); 1120ff7b0479SSaeed Bishara 1121ff7b0479SSaeed Bishara mv_set_mode(mv_chan, DMA_MEMCPY); 1122ff7b0479SSaeed Bishara 1123ff7b0479SSaeed Bishara spin_lock_init(&mv_chan->lock); 1124ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->chain); 1125ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->completed_slots); 1126ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->all_slots); 112798817b99SThomas Petazzoni mv_chan->dmachan.device = dma_dev; 112898817b99SThomas Petazzoni dma_cookie_init(&mv_chan->dmachan); 1129ff7b0479SSaeed Bishara 113098817b99SThomas Petazzoni list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels); 1131ff7b0479SSaeed Bishara 1132ff7b0479SSaeed Bishara if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) { 1133275cc0c8SThomas Petazzoni ret = mv_xor_memcpy_self_test(mv_chan); 1134ff7b0479SSaeed Bishara dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret); 1135ff7b0479SSaeed Bishara if (ret) 11362d0a0745SThomas Petazzoni goto err_free_irq; 1137ff7b0479SSaeed Bishara } 1138ff7b0479SSaeed Bishara 1139ff7b0479SSaeed Bishara if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { 1140275cc0c8SThomas Petazzoni ret = mv_xor_xor_self_test(mv_chan); 1141ff7b0479SSaeed Bishara dev_dbg(&pdev->dev, "xor self test returned %d\n", ret); 1142ff7b0479SSaeed Bishara if (ret) 11432d0a0745SThomas Petazzoni goto err_free_irq; 1144ff7b0479SSaeed Bishara } 1145ff7b0479SSaeed Bishara 114648a9db46SBartlomiej Zolnierkiewicz dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n", 1147ff7b0479SSaeed Bishara dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "", 1148ff7b0479SSaeed Bishara dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "", 1149ff7b0479SSaeed Bishara dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : ""); 1150ff7b0479SSaeed Bishara 1151ff7b0479SSaeed Bishara dma_async_device_register(dma_dev); 11521ef48a26SThomas Petazzoni return mv_chan; 1153ff7b0479SSaeed Bishara 11542d0a0745SThomas Petazzoni err_free_irq: 11552d0a0745SThomas Petazzoni free_irq(mv_chan->irq, mv_chan); 1156ff7b0479SSaeed Bishara err_free_dma: 1157b503fa01SThomas Petazzoni dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE, 11581ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); 1159a6b4a9d2SThomas Petazzoni return ERR_PTR(ret); 1160ff7b0479SSaeed Bishara } 1161ff7b0479SSaeed Bishara 1162ff7b0479SSaeed Bishara static void 1163297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev, 116463a9332bSAndrew Lunn const struct mbus_dram_target_info *dram) 1165ff7b0479SSaeed Bishara { 116682a1402eSEzequiel Garcia void __iomem *base = xordev->xor_high_base; 1167ff7b0479SSaeed Bishara u32 win_enable = 0; 1168ff7b0479SSaeed Bishara int i; 1169ff7b0479SSaeed Bishara 1170ff7b0479SSaeed Bishara for (i = 0; i < 8; i++) { 1171ff7b0479SSaeed Bishara writel(0, base + WINDOW_BASE(i)); 1172ff7b0479SSaeed Bishara writel(0, base + WINDOW_SIZE(i)); 1173ff7b0479SSaeed Bishara if (i < 4) 1174ff7b0479SSaeed Bishara writel(0, base + WINDOW_REMAP_HIGH(i)); 1175ff7b0479SSaeed Bishara } 1176ff7b0479SSaeed Bishara 1177ff7b0479SSaeed Bishara for (i = 0; i < dram->num_cs; i++) { 117863a9332bSAndrew Lunn const struct mbus_dram_window *cs = dram->cs + i; 1179ff7b0479SSaeed Bishara 1180ff7b0479SSaeed Bishara writel((cs->base & 0xffff0000) | 1181ff7b0479SSaeed Bishara (cs->mbus_attr << 8) | 1182ff7b0479SSaeed Bishara dram->mbus_dram_target_id, base + WINDOW_BASE(i)); 1183ff7b0479SSaeed Bishara writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i)); 1184ff7b0479SSaeed Bishara 1185ff7b0479SSaeed Bishara win_enable |= (1 << i); 1186ff7b0479SSaeed Bishara win_enable |= 3 << (16 + (2 * i)); 1187ff7b0479SSaeed Bishara } 1188ff7b0479SSaeed Bishara 1189ff7b0479SSaeed Bishara writel(win_enable, base + WINDOW_BAR_ENABLE(0)); 1190ff7b0479SSaeed Bishara writel(win_enable, base + WINDOW_BAR_ENABLE(1)); 1191c4b4b732SThomas Petazzoni writel(0, base + WINDOW_OVERRIDE_CTRL(0)); 1192c4b4b732SThomas Petazzoni writel(0, base + WINDOW_OVERRIDE_CTRL(1)); 1193ff7b0479SSaeed Bishara } 1194ff7b0479SSaeed Bishara 1195c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev) 1196ff7b0479SSaeed Bishara { 119763a9332bSAndrew Lunn const struct mbus_dram_target_info *dram; 1198297eedbaSThomas Petazzoni struct mv_xor_device *xordev; 1199d4adcc01SJingoo Han struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev); 1200ff7b0479SSaeed Bishara struct resource *res; 120160d151f3SThomas Petazzoni int i, ret; 1202ff7b0479SSaeed Bishara 12031ba151cdSJoe Perches dev_notice(&pdev->dev, "Marvell shared XOR driver\n"); 1204ff7b0479SSaeed Bishara 1205297eedbaSThomas Petazzoni xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL); 1206297eedbaSThomas Petazzoni if (!xordev) 1207ff7b0479SSaeed Bishara return -ENOMEM; 1208ff7b0479SSaeed Bishara 1209ff7b0479SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1210ff7b0479SSaeed Bishara if (!res) 1211ff7b0479SSaeed Bishara return -ENODEV; 1212ff7b0479SSaeed Bishara 1213297eedbaSThomas Petazzoni xordev->xor_base = devm_ioremap(&pdev->dev, res->start, 12144de1ba15SH Hartley Sweeten resource_size(res)); 1215297eedbaSThomas Petazzoni if (!xordev->xor_base) 1216ff7b0479SSaeed Bishara return -EBUSY; 1217ff7b0479SSaeed Bishara 1218ff7b0479SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 1); 1219ff7b0479SSaeed Bishara if (!res) 1220ff7b0479SSaeed Bishara return -ENODEV; 1221ff7b0479SSaeed Bishara 1222297eedbaSThomas Petazzoni xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start, 12234de1ba15SH Hartley Sweeten resource_size(res)); 1224297eedbaSThomas Petazzoni if (!xordev->xor_high_base) 1225ff7b0479SSaeed Bishara return -EBUSY; 1226ff7b0479SSaeed Bishara 1227297eedbaSThomas Petazzoni platform_set_drvdata(pdev, xordev); 1228ff7b0479SSaeed Bishara 1229ff7b0479SSaeed Bishara /* 1230ff7b0479SSaeed Bishara * (Re-)program MBUS remapping windows if we are asked to. 1231ff7b0479SSaeed Bishara */ 123263a9332bSAndrew Lunn dram = mv_mbus_dram_info(); 123363a9332bSAndrew Lunn if (dram) 1234297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(xordev, dram); 1235ff7b0479SSaeed Bishara 1236c510182bSAndrew Lunn /* Not all platforms can gate the clock, so it is not 1237c510182bSAndrew Lunn * an error if the clock does not exists. 1238c510182bSAndrew Lunn */ 1239297eedbaSThomas Petazzoni xordev->clk = clk_get(&pdev->dev, NULL); 1240297eedbaSThomas Petazzoni if (!IS_ERR(xordev->clk)) 1241297eedbaSThomas Petazzoni clk_prepare_enable(xordev->clk); 1242c510182bSAndrew Lunn 1243f7d12ef5SThomas Petazzoni if (pdev->dev.of_node) { 1244f7d12ef5SThomas Petazzoni struct device_node *np; 1245f7d12ef5SThomas Petazzoni int i = 0; 1246f7d12ef5SThomas Petazzoni 1247f7d12ef5SThomas Petazzoni for_each_child_of_node(pdev->dev.of_node, np) { 12480be8253fSRussell King struct mv_xor_chan *chan; 1249f7d12ef5SThomas Petazzoni dma_cap_mask_t cap_mask; 1250f7d12ef5SThomas Petazzoni int irq; 1251f7d12ef5SThomas Petazzoni 1252f7d12ef5SThomas Petazzoni dma_cap_zero(cap_mask); 1253f7d12ef5SThomas Petazzoni if (of_property_read_bool(np, "dmacap,memcpy")) 1254f7d12ef5SThomas Petazzoni dma_cap_set(DMA_MEMCPY, cap_mask); 1255f7d12ef5SThomas Petazzoni if (of_property_read_bool(np, "dmacap,xor")) 1256f7d12ef5SThomas Petazzoni dma_cap_set(DMA_XOR, cap_mask); 1257f7d12ef5SThomas Petazzoni if (of_property_read_bool(np, "dmacap,interrupt")) 1258f7d12ef5SThomas Petazzoni dma_cap_set(DMA_INTERRUPT, cap_mask); 1259f7d12ef5SThomas Petazzoni 1260f7d12ef5SThomas Petazzoni irq = irq_of_parse_and_map(np, 0); 1261f8eb9e7dSThomas Petazzoni if (!irq) { 1262f8eb9e7dSThomas Petazzoni ret = -ENODEV; 1263f7d12ef5SThomas Petazzoni goto err_channel_add; 1264f7d12ef5SThomas Petazzoni } 1265f7d12ef5SThomas Petazzoni 12660be8253fSRussell King chan = mv_xor_channel_add(xordev, pdev, i, 1267f7d12ef5SThomas Petazzoni cap_mask, irq); 12680be8253fSRussell King if (IS_ERR(chan)) { 12690be8253fSRussell King ret = PTR_ERR(chan); 1270f7d12ef5SThomas Petazzoni irq_dispose_mapping(irq); 1271f7d12ef5SThomas Petazzoni goto err_channel_add; 1272f7d12ef5SThomas Petazzoni } 1273f7d12ef5SThomas Petazzoni 12740be8253fSRussell King xordev->channels[i] = chan; 1275f7d12ef5SThomas Petazzoni i++; 1276f7d12ef5SThomas Petazzoni } 1277f7d12ef5SThomas Petazzoni } else if (pdata && pdata->channels) { 127860d151f3SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { 1279e39f6ec1SThomas Petazzoni struct mv_xor_channel_data *cd; 12800be8253fSRussell King struct mv_xor_chan *chan; 128160d151f3SThomas Petazzoni int irq; 128260d151f3SThomas Petazzoni 128360d151f3SThomas Petazzoni cd = &pdata->channels[i]; 128460d151f3SThomas Petazzoni if (!cd) { 128560d151f3SThomas Petazzoni ret = -ENODEV; 128660d151f3SThomas Petazzoni goto err_channel_add; 128760d151f3SThomas Petazzoni } 128860d151f3SThomas Petazzoni 128960d151f3SThomas Petazzoni irq = platform_get_irq(pdev, i); 129060d151f3SThomas Petazzoni if (irq < 0) { 129160d151f3SThomas Petazzoni ret = irq; 129260d151f3SThomas Petazzoni goto err_channel_add; 129360d151f3SThomas Petazzoni } 129460d151f3SThomas Petazzoni 12950be8253fSRussell King chan = mv_xor_channel_add(xordev, pdev, i, 1296b503fa01SThomas Petazzoni cd->cap_mask, irq); 12970be8253fSRussell King if (IS_ERR(chan)) { 12980be8253fSRussell King ret = PTR_ERR(chan); 129960d151f3SThomas Petazzoni goto err_channel_add; 130060d151f3SThomas Petazzoni } 13010be8253fSRussell King 13020be8253fSRussell King xordev->channels[i] = chan; 130360d151f3SThomas Petazzoni } 130460d151f3SThomas Petazzoni } 130560d151f3SThomas Petazzoni 1306ff7b0479SSaeed Bishara return 0; 130760d151f3SThomas Petazzoni 130860d151f3SThomas Petazzoni err_channel_add: 130960d151f3SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) 1310f7d12ef5SThomas Petazzoni if (xordev->channels[i]) { 1311ab6e439fSThomas Petazzoni mv_xor_channel_remove(xordev->channels[i]); 1312f7d12ef5SThomas Petazzoni if (pdev->dev.of_node) 1313f7d12ef5SThomas Petazzoni irq_dispose_mapping(xordev->channels[i]->irq); 1314f7d12ef5SThomas Petazzoni } 131560d151f3SThomas Petazzoni 1316dab92064SThomas Petazzoni if (!IS_ERR(xordev->clk)) { 1317297eedbaSThomas Petazzoni clk_disable_unprepare(xordev->clk); 1318297eedbaSThomas Petazzoni clk_put(xordev->clk); 1319dab92064SThomas Petazzoni } 1320dab92064SThomas Petazzoni 132160d151f3SThomas Petazzoni return ret; 1322ff7b0479SSaeed Bishara } 1323ff7b0479SSaeed Bishara 1324c2714334SLinus Torvalds static int mv_xor_remove(struct platform_device *pdev) 1325ff7b0479SSaeed Bishara { 1326297eedbaSThomas Petazzoni struct mv_xor_device *xordev = platform_get_drvdata(pdev); 132760d151f3SThomas Petazzoni int i; 132860d151f3SThomas Petazzoni 132960d151f3SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { 1330297eedbaSThomas Petazzoni if (xordev->channels[i]) 1331297eedbaSThomas Petazzoni mv_xor_channel_remove(xordev->channels[i]); 133260d151f3SThomas Petazzoni } 1333c510182bSAndrew Lunn 1334297eedbaSThomas Petazzoni if (!IS_ERR(xordev->clk)) { 1335297eedbaSThomas Petazzoni clk_disable_unprepare(xordev->clk); 1336297eedbaSThomas Petazzoni clk_put(xordev->clk); 1337c510182bSAndrew Lunn } 1338c510182bSAndrew Lunn 1339ff7b0479SSaeed Bishara return 0; 1340ff7b0479SSaeed Bishara } 1341ff7b0479SSaeed Bishara 1342f7d12ef5SThomas Petazzoni #ifdef CONFIG_OF 1343c2714334SLinus Torvalds static struct of_device_id mv_xor_dt_ids[] = { 1344f7d12ef5SThomas Petazzoni { .compatible = "marvell,orion-xor", }, 1345f7d12ef5SThomas Petazzoni {}, 1346f7d12ef5SThomas Petazzoni }; 1347f7d12ef5SThomas Petazzoni MODULE_DEVICE_TABLE(of, mv_xor_dt_ids); 1348f7d12ef5SThomas Petazzoni #endif 1349f7d12ef5SThomas Petazzoni 1350ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = { 1351ff7b0479SSaeed Bishara .probe = mv_xor_probe, 1352a7d6e3ecSBill Pemberton .remove = mv_xor_remove, 1353ff7b0479SSaeed Bishara .driver = { 1354ff7b0479SSaeed Bishara .owner = THIS_MODULE, 1355ff7b0479SSaeed Bishara .name = MV_XOR_NAME, 1356f7d12ef5SThomas Petazzoni .of_match_table = of_match_ptr(mv_xor_dt_ids), 1357ff7b0479SSaeed Bishara }, 1358ff7b0479SSaeed Bishara }; 1359ff7b0479SSaeed Bishara 1360ff7b0479SSaeed Bishara 1361ff7b0479SSaeed Bishara static int __init mv_xor_init(void) 1362ff7b0479SSaeed Bishara { 136361971656SThomas Petazzoni return platform_driver_register(&mv_xor_driver); 1364ff7b0479SSaeed Bishara } 1365ff7b0479SSaeed Bishara module_init(mv_xor_init); 1366ff7b0479SSaeed Bishara 1367ff7b0479SSaeed Bishara /* it's currently unsafe to unload this module */ 1368ff7b0479SSaeed Bishara #if 0 1369ff7b0479SSaeed Bishara static void __exit mv_xor_exit(void) 1370ff7b0479SSaeed Bishara { 1371ff7b0479SSaeed Bishara platform_driver_unregister(&mv_xor_driver); 1372ff7b0479SSaeed Bishara return; 1373ff7b0479SSaeed Bishara } 1374ff7b0479SSaeed Bishara 1375ff7b0479SSaeed Bishara module_exit(mv_xor_exit); 1376ff7b0479SSaeed Bishara #endif 1377ff7b0479SSaeed Bishara 1378ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>"); 1379ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine"); 1380ff7b0479SSaeed Bishara MODULE_LICENSE("GPL"); 1381