1ff7b0479SSaeed Bishara /* 2ff7b0479SSaeed Bishara * offload engine driver for the Marvell XOR engine 3ff7b0479SSaeed Bishara * Copyright (C) 2007, 2008, Marvell International Ltd. 4ff7b0479SSaeed Bishara * 5ff7b0479SSaeed Bishara * This program is free software; you can redistribute it and/or modify it 6ff7b0479SSaeed Bishara * under the terms and conditions of the GNU General Public License, 7ff7b0479SSaeed Bishara * version 2, as published by the Free Software Foundation. 8ff7b0479SSaeed Bishara * 9ff7b0479SSaeed Bishara * This program is distributed in the hope it will be useful, but WITHOUT 10ff7b0479SSaeed Bishara * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11ff7b0479SSaeed Bishara * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12ff7b0479SSaeed Bishara * more details. 13ff7b0479SSaeed Bishara */ 14ff7b0479SSaeed Bishara 15ff7b0479SSaeed Bishara #include <linux/init.h> 165a0e3ad6STejun Heo #include <linux/slab.h> 17ff7b0479SSaeed Bishara #include <linux/delay.h> 18ff7b0479SSaeed Bishara #include <linux/dma-mapping.h> 19ff7b0479SSaeed Bishara #include <linux/spinlock.h> 20ff7b0479SSaeed Bishara #include <linux/interrupt.h> 216f166312SLior Amsalem #include <linux/of_device.h> 22ff7b0479SSaeed Bishara #include <linux/platform_device.h> 23ff7b0479SSaeed Bishara #include <linux/memory.h> 24c510182bSAndrew Lunn #include <linux/clk.h> 25f7d12ef5SThomas Petazzoni #include <linux/of.h> 26f7d12ef5SThomas Petazzoni #include <linux/of_irq.h> 27f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h> 2877757291SThomas Petazzoni #include <linux/cpumask.h> 29c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h> 30d2ebfb33SRussell King - ARM Linux 31d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 32ff7b0479SSaeed Bishara #include "mv_xor.h" 33ff7b0479SSaeed Bishara 34dd130c65SGregory CLEMENT enum mv_xor_type { 35dd130c65SGregory CLEMENT XOR_ORION, 36dd130c65SGregory CLEMENT XOR_ARMADA_38X, 37ac5f0f3fSMarcin Wojtas XOR_ARMADA_37XX, 38dd130c65SGregory CLEMENT }; 39dd130c65SGregory CLEMENT 406f166312SLior Amsalem enum mv_xor_mode { 416f166312SLior Amsalem XOR_MODE_IN_REG, 426f166312SLior Amsalem XOR_MODE_IN_DESC, 436f166312SLior Amsalem }; 446f166312SLior Amsalem 45ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan); 46ff7b0479SSaeed Bishara 47ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan) \ 4898817b99SThomas Petazzoni container_of(chan, struct mv_xor_chan, dmachan) 49ff7b0479SSaeed Bishara 50ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx) \ 51ff7b0479SSaeed Bishara container_of(tx, struct mv_xor_desc_slot, async_tx) 52ff7b0479SSaeed Bishara 53c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan) \ 541ef48a26SThomas Petazzoni ((chan)->dmadev.dev) 55c98c1781SThomas Petazzoni 56dfc97661SLior Amsalem static void mv_desc_init(struct mv_xor_desc_slot *desc, 57ba87d137SLior Amsalem dma_addr_t addr, u32 byte_count, 58ba87d137SLior Amsalem enum dma_ctrl_flags flags) 59ff7b0479SSaeed Bishara { 60ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 61ff7b0479SSaeed Bishara 620e7488edSEzequiel Garcia hw_desc->status = XOR_DESC_DMA_OWNED; 63ff7b0479SSaeed Bishara hw_desc->phy_next_desc = 0; 64ba87d137SLior Amsalem /* Enable end-of-descriptor interrupts only for DMA_PREP_INTERRUPT */ 65ba87d137SLior Amsalem hw_desc->desc_command = (flags & DMA_PREP_INTERRUPT) ? 66ba87d137SLior Amsalem XOR_DESC_EOD_INT_EN : 0; 67dfc97661SLior Amsalem hw_desc->phy_dest_addr = addr; 68ff7b0479SSaeed Bishara hw_desc->byte_count = byte_count; 69ff7b0479SSaeed Bishara } 70ff7b0479SSaeed Bishara 716f166312SLior Amsalem static void mv_desc_set_mode(struct mv_xor_desc_slot *desc) 726f166312SLior Amsalem { 736f166312SLior Amsalem struct mv_xor_desc *hw_desc = desc->hw_desc; 746f166312SLior Amsalem 756f166312SLior Amsalem switch (desc->type) { 766f166312SLior Amsalem case DMA_XOR: 776f166312SLior Amsalem case DMA_INTERRUPT: 786f166312SLior Amsalem hw_desc->desc_command |= XOR_DESC_OPERATION_XOR; 796f166312SLior Amsalem break; 806f166312SLior Amsalem case DMA_MEMCPY: 816f166312SLior Amsalem hw_desc->desc_command |= XOR_DESC_OPERATION_MEMCPY; 826f166312SLior Amsalem break; 836f166312SLior Amsalem default: 846f166312SLior Amsalem BUG(); 856f166312SLior Amsalem return; 866f166312SLior Amsalem } 876f166312SLior Amsalem } 886f166312SLior Amsalem 89ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc, 90ff7b0479SSaeed Bishara u32 next_desc_addr) 91ff7b0479SSaeed Bishara { 92ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 93ff7b0479SSaeed Bishara BUG_ON(hw_desc->phy_next_desc); 94ff7b0479SSaeed Bishara hw_desc->phy_next_desc = next_desc_addr; 95ff7b0479SSaeed Bishara } 96ff7b0479SSaeed Bishara 97ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc, 98ff7b0479SSaeed Bishara int index, dma_addr_t addr) 99ff7b0479SSaeed Bishara { 100ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 101e03bc654SThomas Petazzoni hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr; 102ff7b0479SSaeed Bishara if (desc->type == DMA_XOR) 103ff7b0479SSaeed Bishara hw_desc->desc_command |= (1 << index); 104ff7b0479SSaeed Bishara } 105ff7b0479SSaeed Bishara 106ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan) 107ff7b0479SSaeed Bishara { 1085733c38aSThomas Petazzoni return readl_relaxed(XOR_CURR_DESC(chan)); 109ff7b0479SSaeed Bishara } 110ff7b0479SSaeed Bishara 111ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan, 112ff7b0479SSaeed Bishara u32 next_desc_addr) 113ff7b0479SSaeed Bishara { 1145733c38aSThomas Petazzoni writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan)); 115ff7b0479SSaeed Bishara } 116ff7b0479SSaeed Bishara 117ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan) 118ff7b0479SSaeed Bishara { 1195733c38aSThomas Petazzoni u32 val = readl_relaxed(XOR_INTR_MASK(chan)); 120ff7b0479SSaeed Bishara val |= XOR_INTR_MASK_VALUE << (chan->idx * 16); 1215733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_MASK(chan)); 122ff7b0479SSaeed Bishara } 123ff7b0479SSaeed Bishara 124ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan) 125ff7b0479SSaeed Bishara { 1265733c38aSThomas Petazzoni u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan)); 127ff7b0479SSaeed Bishara intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF; 128ff7b0479SSaeed Bishara return intr_cause; 129ff7b0479SSaeed Bishara } 130ff7b0479SSaeed Bishara 1310951e728SMaxime Ripard static void mv_chan_clear_eoc_cause(struct mv_xor_chan *chan) 132ff7b0479SSaeed Bishara { 133ba87d137SLior Amsalem u32 val; 134ba87d137SLior Amsalem 135ba87d137SLior Amsalem val = XOR_INT_END_OF_DESC | XOR_INT_END_OF_CHAIN | XOR_INT_STOPPED; 136ba87d137SLior Amsalem val = ~(val << (chan->idx * 16)); 137c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val); 1385733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_CAUSE(chan)); 139ff7b0479SSaeed Bishara } 140ff7b0479SSaeed Bishara 1410951e728SMaxime Ripard static void mv_chan_clear_err_status(struct mv_xor_chan *chan) 142ff7b0479SSaeed Bishara { 143ff7b0479SSaeed Bishara u32 val = 0xFFFF0000 >> (chan->idx * 16); 1445733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_CAUSE(chan)); 145ff7b0479SSaeed Bishara } 146ff7b0479SSaeed Bishara 1470951e728SMaxime Ripard static void mv_chan_set_mode(struct mv_xor_chan *chan, 14881aafb3eSThomas Petazzoni u32 op_mode) 149ff7b0479SSaeed Bishara { 1505733c38aSThomas Petazzoni u32 config = readl_relaxed(XOR_CONFIG(chan)); 151ff7b0479SSaeed Bishara 1526f166312SLior Amsalem config &= ~0x7; 1536f166312SLior Amsalem config |= op_mode; 1546f166312SLior Amsalem 155e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN) 156e03bc654SThomas Petazzoni config |= XOR_DESCRIPTOR_SWAP; 157e03bc654SThomas Petazzoni #else 158e03bc654SThomas Petazzoni config &= ~XOR_DESCRIPTOR_SWAP; 159e03bc654SThomas Petazzoni #endif 160e03bc654SThomas Petazzoni 1615733c38aSThomas Petazzoni writel_relaxed(config, XOR_CONFIG(chan)); 162ff7b0479SSaeed Bishara } 163ff7b0479SSaeed Bishara 164ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan) 165ff7b0479SSaeed Bishara { 166c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), " activate chan.\n"); 1675a9a55bfSEzequiel Garcia 1685a9a55bfSEzequiel Garcia /* writel ensures all descriptors are flushed before activation */ 1695a9a55bfSEzequiel Garcia writel(BIT(0), XOR_ACTIVATION(chan)); 170ff7b0479SSaeed Bishara } 171ff7b0479SSaeed Bishara 172ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan) 173ff7b0479SSaeed Bishara { 1745733c38aSThomas Petazzoni u32 state = readl_relaxed(XOR_ACTIVATION(chan)); 175ff7b0479SSaeed Bishara 176ff7b0479SSaeed Bishara state = (state >> 4) & 0x3; 177ff7b0479SSaeed Bishara 178ff7b0479SSaeed Bishara return (state == 1) ? 1 : 0; 179ff7b0479SSaeed Bishara } 180ff7b0479SSaeed Bishara 181ff7b0479SSaeed Bishara /* 1820951e728SMaxime Ripard * mv_chan_start_new_chain - program the engine to operate on new 1830951e728SMaxime Ripard * chain headed by sw_desc 184ff7b0479SSaeed Bishara * Caller must hold &mv_chan->lock while calling this function 185ff7b0479SSaeed Bishara */ 1860951e728SMaxime Ripard static void mv_chan_start_new_chain(struct mv_xor_chan *mv_chan, 187ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc) 188ff7b0479SSaeed Bishara { 189c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n", 190ff7b0479SSaeed Bishara __func__, __LINE__, sw_desc); 191ff7b0479SSaeed Bishara 192ff7b0479SSaeed Bishara /* set the hardware chain */ 193ff7b0479SSaeed Bishara mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys); 19448a9db46SBartlomiej Zolnierkiewicz 195dfc97661SLior Amsalem mv_chan->pending++; 19698817b99SThomas Petazzoni mv_xor_issue_pending(&mv_chan->dmachan); 197ff7b0479SSaeed Bishara } 198ff7b0479SSaeed Bishara 199ff7b0479SSaeed Bishara static dma_cookie_t 2000951e728SMaxime Ripard mv_desc_run_tx_complete_actions(struct mv_xor_desc_slot *desc, 2010951e728SMaxime Ripard struct mv_xor_chan *mv_chan, 2020951e728SMaxime Ripard dma_cookie_t cookie) 203ff7b0479SSaeed Bishara { 204ff7b0479SSaeed Bishara BUG_ON(desc->async_tx.cookie < 0); 205ff7b0479SSaeed Bishara 206ff7b0479SSaeed Bishara if (desc->async_tx.cookie > 0) { 207ff7b0479SSaeed Bishara cookie = desc->async_tx.cookie; 208ff7b0479SSaeed Bishara 209*8058e258SDave Jiang dma_descriptor_unmap(&desc->async_tx); 210ff7b0479SSaeed Bishara /* call the callback (must not sleep or submit new 211ff7b0479SSaeed Bishara * operations to this channel) 212ff7b0479SSaeed Bishara */ 213ee7681a4SDave Jiang dmaengine_desc_get_callback_invoke(&desc->async_tx, NULL); 214ff7b0479SSaeed Bishara } 215ff7b0479SSaeed Bishara 216ff7b0479SSaeed Bishara /* run dependent operations */ 21707f2211eSDan Williams dma_run_dependencies(&desc->async_tx); 218ff7b0479SSaeed Bishara 219ff7b0479SSaeed Bishara return cookie; 220ff7b0479SSaeed Bishara } 221ff7b0479SSaeed Bishara 222ff7b0479SSaeed Bishara static int 2230951e728SMaxime Ripard mv_chan_clean_completed_slots(struct mv_xor_chan *mv_chan) 224ff7b0479SSaeed Bishara { 225ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 226ff7b0479SSaeed Bishara 227c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); 228ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, 229fbea28a2SLior Amsalem node) { 230ff7b0479SSaeed Bishara 231fbea28a2SLior Amsalem if (async_tx_test_ack(&iter->async_tx)) 232fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->free_slots); 233ff7b0479SSaeed Bishara } 234ff7b0479SSaeed Bishara return 0; 235ff7b0479SSaeed Bishara } 236ff7b0479SSaeed Bishara 237ff7b0479SSaeed Bishara static int 2380951e728SMaxime Ripard mv_desc_clean_slot(struct mv_xor_desc_slot *desc, 239ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan) 240ff7b0479SSaeed Bishara { 241c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n", 242ff7b0479SSaeed Bishara __func__, __LINE__, desc, desc->async_tx.flags); 243fbea28a2SLior Amsalem 244ff7b0479SSaeed Bishara /* the client is allowed to attach dependent operations 245ff7b0479SSaeed Bishara * until 'ack' is set 246ff7b0479SSaeed Bishara */ 247fbea28a2SLior Amsalem if (!async_tx_test_ack(&desc->async_tx)) 248ff7b0479SSaeed Bishara /* move this slot to the completed_slots */ 249fbea28a2SLior Amsalem list_move_tail(&desc->node, &mv_chan->completed_slots); 250fbea28a2SLior Amsalem else 251fbea28a2SLior Amsalem list_move_tail(&desc->node, &mv_chan->free_slots); 252ff7b0479SSaeed Bishara 253ff7b0479SSaeed Bishara return 0; 254ff7b0479SSaeed Bishara } 255ff7b0479SSaeed Bishara 256fbeec99aSEzequiel Garcia /* This function must be called with the mv_xor_chan spinlock held */ 2570951e728SMaxime Ripard static void mv_chan_slot_cleanup(struct mv_xor_chan *mv_chan) 258ff7b0479SSaeed Bishara { 259ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 260ff7b0479SSaeed Bishara dma_cookie_t cookie = 0; 261ff7b0479SSaeed Bishara int busy = mv_chan_is_busy(mv_chan); 262ff7b0479SSaeed Bishara u32 current_desc = mv_chan_get_current_desc(mv_chan); 2639136291fSLior Amsalem int current_cleaned = 0; 2649136291fSLior Amsalem struct mv_xor_desc *hw_desc; 265ff7b0479SSaeed Bishara 266c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); 267c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc); 2680951e728SMaxime Ripard mv_chan_clean_completed_slots(mv_chan); 269ff7b0479SSaeed Bishara 270ff7b0479SSaeed Bishara /* free completed slots from the chain starting with 271ff7b0479SSaeed Bishara * the oldest descriptor 272ff7b0479SSaeed Bishara */ 273ff7b0479SSaeed Bishara 274ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->chain, 275fbea28a2SLior Amsalem node) { 276ff7b0479SSaeed Bishara 2779136291fSLior Amsalem /* clean finished descriptors */ 2789136291fSLior Amsalem hw_desc = iter->hw_desc; 2799136291fSLior Amsalem if (hw_desc->status & XOR_DESC_SUCCESS) { 2800951e728SMaxime Ripard cookie = mv_desc_run_tx_complete_actions(iter, mv_chan, 2819136291fSLior Amsalem cookie); 282ff7b0479SSaeed Bishara 2839136291fSLior Amsalem /* done processing desc, clean slot */ 2840951e728SMaxime Ripard mv_desc_clean_slot(iter, mv_chan); 2859136291fSLior Amsalem 2869136291fSLior Amsalem /* break if we did cleaned the current */ 287ff7b0479SSaeed Bishara if (iter->async_tx.phys == current_desc) { 2889136291fSLior Amsalem current_cleaned = 1; 289ff7b0479SSaeed Bishara break; 290ff7b0479SSaeed Bishara } 2919136291fSLior Amsalem } else { 2929136291fSLior Amsalem if (iter->async_tx.phys == current_desc) { 2939136291fSLior Amsalem current_cleaned = 0; 294ff7b0479SSaeed Bishara break; 295ff7b0479SSaeed Bishara } 2969136291fSLior Amsalem } 2979136291fSLior Amsalem } 298ff7b0479SSaeed Bishara 299ff7b0479SSaeed Bishara if ((busy == 0) && !list_empty(&mv_chan->chain)) { 3009136291fSLior Amsalem if (current_cleaned) { 3019136291fSLior Amsalem /* 3029136291fSLior Amsalem * current descriptor cleaned and removed, run 3039136291fSLior Amsalem * from list head 3049136291fSLior Amsalem */ 3059136291fSLior Amsalem iter = list_entry(mv_chan->chain.next, 306ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 307fbea28a2SLior Amsalem node); 3080951e728SMaxime Ripard mv_chan_start_new_chain(mv_chan, iter); 3099136291fSLior Amsalem } else { 310fbea28a2SLior Amsalem if (!list_is_last(&iter->node, &mv_chan->chain)) { 3119136291fSLior Amsalem /* 3129136291fSLior Amsalem * descriptors are still waiting after 3139136291fSLior Amsalem * current, trigger them 3149136291fSLior Amsalem */ 315fbea28a2SLior Amsalem iter = list_entry(iter->node.next, 3169136291fSLior Amsalem struct mv_xor_desc_slot, 317fbea28a2SLior Amsalem node); 3180951e728SMaxime Ripard mv_chan_start_new_chain(mv_chan, iter); 3199136291fSLior Amsalem } else { 3209136291fSLior Amsalem /* 3219136291fSLior Amsalem * some descriptors are still waiting 3229136291fSLior Amsalem * to be cleaned 3239136291fSLior Amsalem */ 3249136291fSLior Amsalem tasklet_schedule(&mv_chan->irq_tasklet); 3259136291fSLior Amsalem } 3269136291fSLior Amsalem } 327ff7b0479SSaeed Bishara } 328ff7b0479SSaeed Bishara 329ff7b0479SSaeed Bishara if (cookie > 0) 33098817b99SThomas Petazzoni mv_chan->dmachan.completed_cookie = cookie; 331ff7b0479SSaeed Bishara } 332ff7b0479SSaeed Bishara 333ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data) 334ff7b0479SSaeed Bishara { 335ff7b0479SSaeed Bishara struct mv_xor_chan *chan = (struct mv_xor_chan *) data; 336e43147acSEzequiel Garcia 337e43147acSEzequiel Garcia spin_lock_bh(&chan->lock); 3380951e728SMaxime Ripard mv_chan_slot_cleanup(chan); 339e43147acSEzequiel Garcia spin_unlock_bh(&chan->lock); 340ff7b0479SSaeed Bishara } 341ff7b0479SSaeed Bishara 342ff7b0479SSaeed Bishara static struct mv_xor_desc_slot * 3430951e728SMaxime Ripard mv_chan_alloc_slot(struct mv_xor_chan *mv_chan) 344ff7b0479SSaeed Bishara { 345fbea28a2SLior Amsalem struct mv_xor_desc_slot *iter; 346ff7b0479SSaeed Bishara 347fbea28a2SLior Amsalem spin_lock_bh(&mv_chan->lock); 348fbea28a2SLior Amsalem 349fbea28a2SLior Amsalem if (!list_empty(&mv_chan->free_slots)) { 350fbea28a2SLior Amsalem iter = list_first_entry(&mv_chan->free_slots, 351ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 352fbea28a2SLior Amsalem node); 353ff7b0479SSaeed Bishara 354fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->allocated_slots); 355dfc97661SLior Amsalem 356fbea28a2SLior Amsalem spin_unlock_bh(&mv_chan->lock); 357ff7b0479SSaeed Bishara 358dfc97661SLior Amsalem /* pre-ack descriptor */ 359ff7b0479SSaeed Bishara async_tx_ack(&iter->async_tx); 360dfc97661SLior Amsalem iter->async_tx.cookie = -EBUSY; 361dfc97661SLior Amsalem 362dfc97661SLior Amsalem return iter; 363dfc97661SLior Amsalem 364ff7b0479SSaeed Bishara } 365fbea28a2SLior Amsalem 366fbea28a2SLior Amsalem spin_unlock_bh(&mv_chan->lock); 367ff7b0479SSaeed Bishara 368ff7b0479SSaeed Bishara /* try to free some slots if the allocation fails */ 369ff7b0479SSaeed Bishara tasklet_schedule(&mv_chan->irq_tasklet); 370ff7b0479SSaeed Bishara 371ff7b0479SSaeed Bishara return NULL; 372ff7b0479SSaeed Bishara } 373ff7b0479SSaeed Bishara 374ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/ 375ff7b0479SSaeed Bishara static dma_cookie_t 376ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx) 377ff7b0479SSaeed Bishara { 378ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx); 379ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan); 380dfc97661SLior Amsalem struct mv_xor_desc_slot *old_chain_tail; 381ff7b0479SSaeed Bishara dma_cookie_t cookie; 382ff7b0479SSaeed Bishara int new_hw_chain = 1; 383ff7b0479SSaeed Bishara 384c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 385ff7b0479SSaeed Bishara "%s sw_desc %p: async_tx %p\n", 386ff7b0479SSaeed Bishara __func__, sw_desc, &sw_desc->async_tx); 387ff7b0479SSaeed Bishara 388ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 389884485e1SRussell King - ARM Linux cookie = dma_cookie_assign(tx); 390ff7b0479SSaeed Bishara 391ff7b0479SSaeed Bishara if (list_empty(&mv_chan->chain)) 392fbea28a2SLior Amsalem list_move_tail(&sw_desc->node, &mv_chan->chain); 393ff7b0479SSaeed Bishara else { 394ff7b0479SSaeed Bishara new_hw_chain = 0; 395ff7b0479SSaeed Bishara 396ff7b0479SSaeed Bishara old_chain_tail = list_entry(mv_chan->chain.prev, 397ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 398fbea28a2SLior Amsalem node); 399fbea28a2SLior Amsalem list_move_tail(&sw_desc->node, &mv_chan->chain); 400ff7b0479SSaeed Bishara 40131fd8f5bSOlof Johansson dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n", 40231fd8f5bSOlof Johansson &old_chain_tail->async_tx.phys); 403ff7b0479SSaeed Bishara 404ff7b0479SSaeed Bishara /* fix up the hardware chain */ 405dfc97661SLior Amsalem mv_desc_set_next_desc(old_chain_tail, sw_desc->async_tx.phys); 406ff7b0479SSaeed Bishara 407ff7b0479SSaeed Bishara /* if the channel is not busy */ 408ff7b0479SSaeed Bishara if (!mv_chan_is_busy(mv_chan)) { 409ff7b0479SSaeed Bishara u32 current_desc = mv_chan_get_current_desc(mv_chan); 410ff7b0479SSaeed Bishara /* 411ff7b0479SSaeed Bishara * and the curren desc is the end of the chain before 412ff7b0479SSaeed Bishara * the append, then we need to start the channel 413ff7b0479SSaeed Bishara */ 414ff7b0479SSaeed Bishara if (current_desc == old_chain_tail->async_tx.phys) 415ff7b0479SSaeed Bishara new_hw_chain = 1; 416ff7b0479SSaeed Bishara } 417ff7b0479SSaeed Bishara } 418ff7b0479SSaeed Bishara 419ff7b0479SSaeed Bishara if (new_hw_chain) 4200951e728SMaxime Ripard mv_chan_start_new_chain(mv_chan, sw_desc); 421ff7b0479SSaeed Bishara 422ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 423ff7b0479SSaeed Bishara 424ff7b0479SSaeed Bishara return cookie; 425ff7b0479SSaeed Bishara } 426ff7b0479SSaeed Bishara 427ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */ 428aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan) 429ff7b0479SSaeed Bishara { 43031fd8f5bSOlof Johansson void *virt_desc; 43131fd8f5bSOlof Johansson dma_addr_t dma_desc; 432ff7b0479SSaeed Bishara int idx; 433ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 434ff7b0479SSaeed Bishara struct mv_xor_desc_slot *slot = NULL; 435b503fa01SThomas Petazzoni int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE; 436ff7b0479SSaeed Bishara 437ff7b0479SSaeed Bishara /* Allocate descriptor slots */ 438ff7b0479SSaeed Bishara idx = mv_chan->slots_allocated; 439ff7b0479SSaeed Bishara while (idx < num_descs_in_pool) { 440ff7b0479SSaeed Bishara slot = kzalloc(sizeof(*slot), GFP_KERNEL); 441ff7b0479SSaeed Bishara if (!slot) { 442b8291ddeSEzequiel Garcia dev_info(mv_chan_to_devp(mv_chan), 443b8291ddeSEzequiel Garcia "channel only initialized %d descriptor slots", 444b8291ddeSEzequiel Garcia idx); 445ff7b0479SSaeed Bishara break; 446ff7b0479SSaeed Bishara } 44731fd8f5bSOlof Johansson virt_desc = mv_chan->dma_desc_pool_virt; 44831fd8f5bSOlof Johansson slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE; 449ff7b0479SSaeed Bishara 450ff7b0479SSaeed Bishara dma_async_tx_descriptor_init(&slot->async_tx, chan); 451ff7b0479SSaeed Bishara slot->async_tx.tx_submit = mv_xor_tx_submit; 452fbea28a2SLior Amsalem INIT_LIST_HEAD(&slot->node); 45331fd8f5bSOlof Johansson dma_desc = mv_chan->dma_desc_pool; 45431fd8f5bSOlof Johansson slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE; 455ff7b0479SSaeed Bishara slot->idx = idx++; 456ff7b0479SSaeed Bishara 457ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 458ff7b0479SSaeed Bishara mv_chan->slots_allocated = idx; 459fbea28a2SLior Amsalem list_add_tail(&slot->node, &mv_chan->free_slots); 460ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 461ff7b0479SSaeed Bishara } 462ff7b0479SSaeed Bishara 463c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 464fbea28a2SLior Amsalem "allocated %d descriptor slots\n", 465fbea28a2SLior Amsalem mv_chan->slots_allocated); 466ff7b0479SSaeed Bishara 467ff7b0479SSaeed Bishara return mv_chan->slots_allocated ? : -ENOMEM; 468ff7b0479SSaeed Bishara } 469ff7b0479SSaeed Bishara 470ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor * 471ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src, 472ff7b0479SSaeed Bishara unsigned int src_cnt, size_t len, unsigned long flags) 473ff7b0479SSaeed Bishara { 474ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 475dfc97661SLior Amsalem struct mv_xor_desc_slot *sw_desc; 476ff7b0479SSaeed Bishara 477ff7b0479SSaeed Bishara if (unlikely(len < MV_XOR_MIN_BYTE_COUNT)) 478ff7b0479SSaeed Bishara return NULL; 479ff7b0479SSaeed Bishara 4807912d300SColy Li BUG_ON(len > MV_XOR_MAX_BYTE_COUNT); 481ff7b0479SSaeed Bishara 482c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 483bc822e12SGregory CLEMENT "%s src_cnt: %d len: %zu dest %pad flags: %ld\n", 48431fd8f5bSOlof Johansson __func__, src_cnt, len, &dest, flags); 485ff7b0479SSaeed Bishara 4860951e728SMaxime Ripard sw_desc = mv_chan_alloc_slot(mv_chan); 487ff7b0479SSaeed Bishara if (sw_desc) { 488ff7b0479SSaeed Bishara sw_desc->type = DMA_XOR; 489ff7b0479SSaeed Bishara sw_desc->async_tx.flags = flags; 490ba87d137SLior Amsalem mv_desc_init(sw_desc, dest, len, flags); 4916f166312SLior Amsalem if (mv_chan->op_in_desc == XOR_MODE_IN_DESC) 4926f166312SLior Amsalem mv_desc_set_mode(sw_desc); 493ff7b0479SSaeed Bishara while (src_cnt--) 494dfc97661SLior Amsalem mv_desc_set_src_addr(sw_desc, src_cnt, src[src_cnt]); 495ff7b0479SSaeed Bishara } 496fbea28a2SLior Amsalem 497c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 498ff7b0479SSaeed Bishara "%s sw_desc %p async_tx %p \n", 499ff7b0479SSaeed Bishara __func__, sw_desc, &sw_desc->async_tx); 500ff7b0479SSaeed Bishara return sw_desc ? &sw_desc->async_tx : NULL; 501ff7b0479SSaeed Bishara } 502ff7b0479SSaeed Bishara 5033e4f52e2SLior Amsalem static struct dma_async_tx_descriptor * 5043e4f52e2SLior Amsalem mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, 5053e4f52e2SLior Amsalem size_t len, unsigned long flags) 5063e4f52e2SLior Amsalem { 5073e4f52e2SLior Amsalem /* 5083e4f52e2SLior Amsalem * A MEMCPY operation is identical to an XOR operation with only 5093e4f52e2SLior Amsalem * a single source address. 5103e4f52e2SLior Amsalem */ 5113e4f52e2SLior Amsalem return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags); 5123e4f52e2SLior Amsalem } 5133e4f52e2SLior Amsalem 51422843545SLior Amsalem static struct dma_async_tx_descriptor * 51522843545SLior Amsalem mv_xor_prep_dma_interrupt(struct dma_chan *chan, unsigned long flags) 51622843545SLior Amsalem { 51722843545SLior Amsalem struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 51822843545SLior Amsalem dma_addr_t src, dest; 51922843545SLior Amsalem size_t len; 52022843545SLior Amsalem 52122843545SLior Amsalem src = mv_chan->dummy_src_addr; 52222843545SLior Amsalem dest = mv_chan->dummy_dst_addr; 52322843545SLior Amsalem len = MV_XOR_MIN_BYTE_COUNT; 52422843545SLior Amsalem 52522843545SLior Amsalem /* 52622843545SLior Amsalem * We implement the DMA_INTERRUPT operation as a minimum sized 52722843545SLior Amsalem * XOR operation with a single dummy source address. 52822843545SLior Amsalem */ 52922843545SLior Amsalem return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags); 53022843545SLior Amsalem } 53122843545SLior Amsalem 532ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan) 533ff7b0479SSaeed Bishara { 534ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 535ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 536ff7b0479SSaeed Bishara int in_use_descs = 0; 537ff7b0479SSaeed Bishara 538ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 539e43147acSEzequiel Garcia 5400951e728SMaxime Ripard mv_chan_slot_cleanup(mv_chan); 541ff7b0479SSaeed Bishara 542ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->chain, 543fbea28a2SLior Amsalem node) { 544ff7b0479SSaeed Bishara in_use_descs++; 545fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->free_slots); 546ff7b0479SSaeed Bishara } 547ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, 548fbea28a2SLior Amsalem node) { 549ff7b0479SSaeed Bishara in_use_descs++; 550fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->free_slots); 551fbea28a2SLior Amsalem } 552fbea28a2SLior Amsalem list_for_each_entry_safe(iter, _iter, &mv_chan->allocated_slots, 553fbea28a2SLior Amsalem node) { 554fbea28a2SLior Amsalem in_use_descs++; 555fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->free_slots); 556ff7b0479SSaeed Bishara } 557ff7b0479SSaeed Bishara list_for_each_entry_safe_reverse( 558fbea28a2SLior Amsalem iter, _iter, &mv_chan->free_slots, node) { 559fbea28a2SLior Amsalem list_del(&iter->node); 560ff7b0479SSaeed Bishara kfree(iter); 561ff7b0479SSaeed Bishara mv_chan->slots_allocated--; 562ff7b0479SSaeed Bishara } 563ff7b0479SSaeed Bishara 564c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n", 565ff7b0479SSaeed Bishara __func__, mv_chan->slots_allocated); 566ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 567ff7b0479SSaeed Bishara 568ff7b0479SSaeed Bishara if (in_use_descs) 569c98c1781SThomas Petazzoni dev_err(mv_chan_to_devp(mv_chan), 570ff7b0479SSaeed Bishara "freeing %d in use descriptors!\n", in_use_descs); 571ff7b0479SSaeed Bishara } 572ff7b0479SSaeed Bishara 573ff7b0479SSaeed Bishara /** 57407934481SLinus Walleij * mv_xor_status - poll the status of an XOR transaction 575ff7b0479SSaeed Bishara * @chan: XOR channel handle 576ff7b0479SSaeed Bishara * @cookie: XOR transaction identifier 57707934481SLinus Walleij * @txstate: XOR transactions state holder (or NULL) 578ff7b0479SSaeed Bishara */ 57907934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan, 580ff7b0479SSaeed Bishara dma_cookie_t cookie, 58107934481SLinus Walleij struct dma_tx_state *txstate) 582ff7b0479SSaeed Bishara { 583ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 584ff7b0479SSaeed Bishara enum dma_status ret; 585ff7b0479SSaeed Bishara 58696a2af41SRussell King - ARM Linux ret = dma_cookie_status(chan, cookie, txstate); 587890766d2SEzequiel Garcia if (ret == DMA_COMPLETE) 588ff7b0479SSaeed Bishara return ret; 589e43147acSEzequiel Garcia 590e43147acSEzequiel Garcia spin_lock_bh(&mv_chan->lock); 5910951e728SMaxime Ripard mv_chan_slot_cleanup(mv_chan); 592e43147acSEzequiel Garcia spin_unlock_bh(&mv_chan->lock); 593ff7b0479SSaeed Bishara 59496a2af41SRussell King - ARM Linux return dma_cookie_status(chan, cookie, txstate); 595ff7b0479SSaeed Bishara } 596ff7b0479SSaeed Bishara 5970951e728SMaxime Ripard static void mv_chan_dump_regs(struct mv_xor_chan *chan) 598ff7b0479SSaeed Bishara { 599ff7b0479SSaeed Bishara u32 val; 600ff7b0479SSaeed Bishara 6015733c38aSThomas Petazzoni val = readl_relaxed(XOR_CONFIG(chan)); 6021ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "config 0x%08x\n", val); 603ff7b0479SSaeed Bishara 6045733c38aSThomas Petazzoni val = readl_relaxed(XOR_ACTIVATION(chan)); 6051ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "activation 0x%08x\n", val); 606ff7b0479SSaeed Bishara 6075733c38aSThomas Petazzoni val = readl_relaxed(XOR_INTR_CAUSE(chan)); 6081ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "intr cause 0x%08x\n", val); 609ff7b0479SSaeed Bishara 6105733c38aSThomas Petazzoni val = readl_relaxed(XOR_INTR_MASK(chan)); 6111ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "intr mask 0x%08x\n", val); 612ff7b0479SSaeed Bishara 6135733c38aSThomas Petazzoni val = readl_relaxed(XOR_ERROR_CAUSE(chan)); 6141ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "error cause 0x%08x\n", val); 615ff7b0479SSaeed Bishara 6165733c38aSThomas Petazzoni val = readl_relaxed(XOR_ERROR_ADDR(chan)); 6171ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "error addr 0x%08x\n", val); 618ff7b0479SSaeed Bishara } 619ff7b0479SSaeed Bishara 6200951e728SMaxime Ripard static void mv_chan_err_interrupt_handler(struct mv_xor_chan *chan, 621ff7b0479SSaeed Bishara u32 intr_cause) 622ff7b0479SSaeed Bishara { 6230e7488edSEzequiel Garcia if (intr_cause & XOR_INT_ERR_DECODE) { 6240e7488edSEzequiel Garcia dev_dbg(mv_chan_to_devp(chan), "ignoring address decode error\n"); 625ff7b0479SSaeed Bishara return; 626ff7b0479SSaeed Bishara } 627ff7b0479SSaeed Bishara 6280e7488edSEzequiel Garcia dev_err(mv_chan_to_devp(chan), "error on chan %d. intr cause 0x%08x\n", 629ff7b0479SSaeed Bishara chan->idx, intr_cause); 630ff7b0479SSaeed Bishara 6310951e728SMaxime Ripard mv_chan_dump_regs(chan); 6320e7488edSEzequiel Garcia WARN_ON(1); 633ff7b0479SSaeed Bishara } 634ff7b0479SSaeed Bishara 635ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data) 636ff7b0479SSaeed Bishara { 637ff7b0479SSaeed Bishara struct mv_xor_chan *chan = data; 638ff7b0479SSaeed Bishara u32 intr_cause = mv_chan_get_intr_cause(chan); 639ff7b0479SSaeed Bishara 640c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause); 641ff7b0479SSaeed Bishara 6420e7488edSEzequiel Garcia if (intr_cause & XOR_INTR_ERRORS) 6430951e728SMaxime Ripard mv_chan_err_interrupt_handler(chan, intr_cause); 644ff7b0479SSaeed Bishara 645ff7b0479SSaeed Bishara tasklet_schedule(&chan->irq_tasklet); 646ff7b0479SSaeed Bishara 6470951e728SMaxime Ripard mv_chan_clear_eoc_cause(chan); 648ff7b0479SSaeed Bishara 649ff7b0479SSaeed Bishara return IRQ_HANDLED; 650ff7b0479SSaeed Bishara } 651ff7b0479SSaeed Bishara 652ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan) 653ff7b0479SSaeed Bishara { 654ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 655ff7b0479SSaeed Bishara 656ff7b0479SSaeed Bishara if (mv_chan->pending >= MV_XOR_THRESHOLD) { 657ff7b0479SSaeed Bishara mv_chan->pending = 0; 658ff7b0479SSaeed Bishara mv_chan_activate(mv_chan); 659ff7b0479SSaeed Bishara } 660ff7b0479SSaeed Bishara } 661ff7b0479SSaeed Bishara 662ff7b0479SSaeed Bishara /* 663ff7b0479SSaeed Bishara * Perform a transaction to verify the HW works. 664ff7b0479SSaeed Bishara */ 665ff7b0479SSaeed Bishara 6660951e728SMaxime Ripard static int mv_chan_memcpy_self_test(struct mv_xor_chan *mv_chan) 667ff7b0479SSaeed Bishara { 668b8c01d25SEzequiel Garcia int i, ret; 669ff7b0479SSaeed Bishara void *src, *dest; 670ff7b0479SSaeed Bishara dma_addr_t src_dma, dest_dma; 671ff7b0479SSaeed Bishara struct dma_chan *dma_chan; 672ff7b0479SSaeed Bishara dma_cookie_t cookie; 673ff7b0479SSaeed Bishara struct dma_async_tx_descriptor *tx; 674d16695a7SEzequiel Garcia struct dmaengine_unmap_data *unmap; 675ff7b0479SSaeed Bishara int err = 0; 676ff7b0479SSaeed Bishara 677d16695a7SEzequiel Garcia src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL); 678ff7b0479SSaeed Bishara if (!src) 679ff7b0479SSaeed Bishara return -ENOMEM; 680ff7b0479SSaeed Bishara 681d16695a7SEzequiel Garcia dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL); 682ff7b0479SSaeed Bishara if (!dest) { 683ff7b0479SSaeed Bishara kfree(src); 684ff7b0479SSaeed Bishara return -ENOMEM; 685ff7b0479SSaeed Bishara } 686ff7b0479SSaeed Bishara 687ff7b0479SSaeed Bishara /* Fill in src buffer */ 688d16695a7SEzequiel Garcia for (i = 0; i < PAGE_SIZE; i++) 689ff7b0479SSaeed Bishara ((u8 *) src)[i] = (u8)i; 690ff7b0479SSaeed Bishara 691275cc0c8SThomas Petazzoni dma_chan = &mv_chan->dmachan; 692aa1e6f1aSDan Williams if (mv_xor_alloc_chan_resources(dma_chan) < 1) { 693ff7b0479SSaeed Bishara err = -ENODEV; 694ff7b0479SSaeed Bishara goto out; 695ff7b0479SSaeed Bishara } 696ff7b0479SSaeed Bishara 697d16695a7SEzequiel Garcia unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL); 698d16695a7SEzequiel Garcia if (!unmap) { 699d16695a7SEzequiel Garcia err = -ENOMEM; 700d16695a7SEzequiel Garcia goto free_resources; 701d16695a7SEzequiel Garcia } 702ff7b0479SSaeed Bishara 70351564635SStefan Roese src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 70451564635SStefan Roese (size_t)src & ~PAGE_MASK, PAGE_SIZE, 70551564635SStefan Roese DMA_TO_DEVICE); 706d16695a7SEzequiel Garcia unmap->addr[0] = src_dma; 707d16695a7SEzequiel Garcia 708b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, src_dma); 709b8c01d25SEzequiel Garcia if (ret) { 710b8c01d25SEzequiel Garcia err = -ENOMEM; 711b8c01d25SEzequiel Garcia goto free_resources; 712b8c01d25SEzequiel Garcia } 713b8c01d25SEzequiel Garcia unmap->to_cnt = 1; 714b8c01d25SEzequiel Garcia 71551564635SStefan Roese dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 71651564635SStefan Roese (size_t)dest & ~PAGE_MASK, PAGE_SIZE, 71751564635SStefan Roese DMA_FROM_DEVICE); 718d16695a7SEzequiel Garcia unmap->addr[1] = dest_dma; 719d16695a7SEzequiel Garcia 720b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, dest_dma); 721b8c01d25SEzequiel Garcia if (ret) { 722b8c01d25SEzequiel Garcia err = -ENOMEM; 723b8c01d25SEzequiel Garcia goto free_resources; 724b8c01d25SEzequiel Garcia } 725b8c01d25SEzequiel Garcia unmap->from_cnt = 1; 726d16695a7SEzequiel Garcia unmap->len = PAGE_SIZE; 727ff7b0479SSaeed Bishara 728ff7b0479SSaeed Bishara tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma, 729d16695a7SEzequiel Garcia PAGE_SIZE, 0); 730b8c01d25SEzequiel Garcia if (!tx) { 731b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 732b8c01d25SEzequiel Garcia "Self-test cannot prepare operation, disabling\n"); 733b8c01d25SEzequiel Garcia err = -ENODEV; 734b8c01d25SEzequiel Garcia goto free_resources; 735b8c01d25SEzequiel Garcia } 736b8c01d25SEzequiel Garcia 737ff7b0479SSaeed Bishara cookie = mv_xor_tx_submit(tx); 738b8c01d25SEzequiel Garcia if (dma_submit_error(cookie)) { 739b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 740b8c01d25SEzequiel Garcia "Self-test submit error, disabling\n"); 741b8c01d25SEzequiel Garcia err = -ENODEV; 742b8c01d25SEzequiel Garcia goto free_resources; 743b8c01d25SEzequiel Garcia } 744b8c01d25SEzequiel Garcia 745ff7b0479SSaeed Bishara mv_xor_issue_pending(dma_chan); 746ff7b0479SSaeed Bishara async_tx_ack(tx); 747ff7b0479SSaeed Bishara msleep(1); 748ff7b0479SSaeed Bishara 74907934481SLinus Walleij if (mv_xor_status(dma_chan, cookie, NULL) != 750b3efb8fcSVinod Koul DMA_COMPLETE) { 751a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 752ff7b0479SSaeed Bishara "Self-test copy timed out, disabling\n"); 753ff7b0479SSaeed Bishara err = -ENODEV; 754ff7b0479SSaeed Bishara goto free_resources; 755ff7b0479SSaeed Bishara } 756ff7b0479SSaeed Bishara 757c35064c4SThomas Petazzoni dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, 758d16695a7SEzequiel Garcia PAGE_SIZE, DMA_FROM_DEVICE); 759d16695a7SEzequiel Garcia if (memcmp(src, dest, PAGE_SIZE)) { 760a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 761ff7b0479SSaeed Bishara "Self-test copy failed compare, disabling\n"); 762ff7b0479SSaeed Bishara err = -ENODEV; 763ff7b0479SSaeed Bishara goto free_resources; 764ff7b0479SSaeed Bishara } 765ff7b0479SSaeed Bishara 766ff7b0479SSaeed Bishara free_resources: 767d16695a7SEzequiel Garcia dmaengine_unmap_put(unmap); 768ff7b0479SSaeed Bishara mv_xor_free_chan_resources(dma_chan); 769ff7b0479SSaeed Bishara out: 770ff7b0479SSaeed Bishara kfree(src); 771ff7b0479SSaeed Bishara kfree(dest); 772ff7b0479SSaeed Bishara return err; 773ff7b0479SSaeed Bishara } 774ff7b0479SSaeed Bishara 775ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */ 776463a1f8bSBill Pemberton static int 7770951e728SMaxime Ripard mv_chan_xor_self_test(struct mv_xor_chan *mv_chan) 778ff7b0479SSaeed Bishara { 779b8c01d25SEzequiel Garcia int i, src_idx, ret; 780ff7b0479SSaeed Bishara struct page *dest; 781ff7b0479SSaeed Bishara struct page *xor_srcs[MV_XOR_NUM_SRC_TEST]; 782ff7b0479SSaeed Bishara dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST]; 783ff7b0479SSaeed Bishara dma_addr_t dest_dma; 784ff7b0479SSaeed Bishara struct dma_async_tx_descriptor *tx; 785d16695a7SEzequiel Garcia struct dmaengine_unmap_data *unmap; 786ff7b0479SSaeed Bishara struct dma_chan *dma_chan; 787ff7b0479SSaeed Bishara dma_cookie_t cookie; 788ff7b0479SSaeed Bishara u8 cmp_byte = 0; 789ff7b0479SSaeed Bishara u32 cmp_word; 790ff7b0479SSaeed Bishara int err = 0; 791d16695a7SEzequiel Garcia int src_count = MV_XOR_NUM_SRC_TEST; 792ff7b0479SSaeed Bishara 793d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) { 794ff7b0479SSaeed Bishara xor_srcs[src_idx] = alloc_page(GFP_KERNEL); 795a09b09aeSRoel Kluin if (!xor_srcs[src_idx]) { 796a09b09aeSRoel Kluin while (src_idx--) 797ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 798ff7b0479SSaeed Bishara return -ENOMEM; 799ff7b0479SSaeed Bishara } 800ff7b0479SSaeed Bishara } 801ff7b0479SSaeed Bishara 802ff7b0479SSaeed Bishara dest = alloc_page(GFP_KERNEL); 803a09b09aeSRoel Kluin if (!dest) { 804a09b09aeSRoel Kluin while (src_idx--) 805ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 806ff7b0479SSaeed Bishara return -ENOMEM; 807ff7b0479SSaeed Bishara } 808ff7b0479SSaeed Bishara 809ff7b0479SSaeed Bishara /* Fill in src buffers */ 810d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) { 811ff7b0479SSaeed Bishara u8 *ptr = page_address(xor_srcs[src_idx]); 812ff7b0479SSaeed Bishara for (i = 0; i < PAGE_SIZE; i++) 813ff7b0479SSaeed Bishara ptr[i] = (1 << src_idx); 814ff7b0479SSaeed Bishara } 815ff7b0479SSaeed Bishara 816d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) 817ff7b0479SSaeed Bishara cmp_byte ^= (u8) (1 << src_idx); 818ff7b0479SSaeed Bishara 819ff7b0479SSaeed Bishara cmp_word = (cmp_byte << 24) | (cmp_byte << 16) | 820ff7b0479SSaeed Bishara (cmp_byte << 8) | cmp_byte; 821ff7b0479SSaeed Bishara 822ff7b0479SSaeed Bishara memset(page_address(dest), 0, PAGE_SIZE); 823ff7b0479SSaeed Bishara 824275cc0c8SThomas Petazzoni dma_chan = &mv_chan->dmachan; 825aa1e6f1aSDan Williams if (mv_xor_alloc_chan_resources(dma_chan) < 1) { 826ff7b0479SSaeed Bishara err = -ENODEV; 827ff7b0479SSaeed Bishara goto out; 828ff7b0479SSaeed Bishara } 829ff7b0479SSaeed Bishara 830d16695a7SEzequiel Garcia unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1, 831d16695a7SEzequiel Garcia GFP_KERNEL); 832d16695a7SEzequiel Garcia if (!unmap) { 833d16695a7SEzequiel Garcia err = -ENOMEM; 834d16695a7SEzequiel Garcia goto free_resources; 835d16695a7SEzequiel Garcia } 836ff7b0479SSaeed Bishara 837d16695a7SEzequiel Garcia /* test xor */ 838d16695a7SEzequiel Garcia for (i = 0; i < src_count; i++) { 839d16695a7SEzequiel Garcia unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i], 840ff7b0479SSaeed Bishara 0, PAGE_SIZE, DMA_TO_DEVICE); 841d16695a7SEzequiel Garcia dma_srcs[i] = unmap->addr[i]; 842b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[i]); 843b8c01d25SEzequiel Garcia if (ret) { 844b8c01d25SEzequiel Garcia err = -ENOMEM; 845b8c01d25SEzequiel Garcia goto free_resources; 846b8c01d25SEzequiel Garcia } 847d16695a7SEzequiel Garcia unmap->to_cnt++; 848d16695a7SEzequiel Garcia } 849d16695a7SEzequiel Garcia 850d16695a7SEzequiel Garcia unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE, 851d16695a7SEzequiel Garcia DMA_FROM_DEVICE); 852d16695a7SEzequiel Garcia dest_dma = unmap->addr[src_count]; 853b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[src_count]); 854b8c01d25SEzequiel Garcia if (ret) { 855b8c01d25SEzequiel Garcia err = -ENOMEM; 856b8c01d25SEzequiel Garcia goto free_resources; 857b8c01d25SEzequiel Garcia } 858d16695a7SEzequiel Garcia unmap->from_cnt = 1; 859d16695a7SEzequiel Garcia unmap->len = PAGE_SIZE; 860ff7b0479SSaeed Bishara 861ff7b0479SSaeed Bishara tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs, 862d16695a7SEzequiel Garcia src_count, PAGE_SIZE, 0); 863b8c01d25SEzequiel Garcia if (!tx) { 864b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 865b8c01d25SEzequiel Garcia "Self-test cannot prepare operation, disabling\n"); 866b8c01d25SEzequiel Garcia err = -ENODEV; 867b8c01d25SEzequiel Garcia goto free_resources; 868b8c01d25SEzequiel Garcia } 869ff7b0479SSaeed Bishara 870ff7b0479SSaeed Bishara cookie = mv_xor_tx_submit(tx); 871b8c01d25SEzequiel Garcia if (dma_submit_error(cookie)) { 872b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 873b8c01d25SEzequiel Garcia "Self-test submit error, disabling\n"); 874b8c01d25SEzequiel Garcia err = -ENODEV; 875b8c01d25SEzequiel Garcia goto free_resources; 876b8c01d25SEzequiel Garcia } 877b8c01d25SEzequiel Garcia 878ff7b0479SSaeed Bishara mv_xor_issue_pending(dma_chan); 879ff7b0479SSaeed Bishara async_tx_ack(tx); 880ff7b0479SSaeed Bishara msleep(8); 881ff7b0479SSaeed Bishara 88207934481SLinus Walleij if (mv_xor_status(dma_chan, cookie, NULL) != 883b3efb8fcSVinod Koul DMA_COMPLETE) { 884a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 885ff7b0479SSaeed Bishara "Self-test xor timed out, disabling\n"); 886ff7b0479SSaeed Bishara err = -ENODEV; 887ff7b0479SSaeed Bishara goto free_resources; 888ff7b0479SSaeed Bishara } 889ff7b0479SSaeed Bishara 890c35064c4SThomas Petazzoni dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, 891ff7b0479SSaeed Bishara PAGE_SIZE, DMA_FROM_DEVICE); 892ff7b0479SSaeed Bishara for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) { 893ff7b0479SSaeed Bishara u32 *ptr = page_address(dest); 894ff7b0479SSaeed Bishara if (ptr[i] != cmp_word) { 895a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 8961ba151cdSJoe Perches "Self-test xor failed compare, disabling. index %d, data %x, expected %x\n", 8971ba151cdSJoe Perches i, ptr[i], cmp_word); 898ff7b0479SSaeed Bishara err = -ENODEV; 899ff7b0479SSaeed Bishara goto free_resources; 900ff7b0479SSaeed Bishara } 901ff7b0479SSaeed Bishara } 902ff7b0479SSaeed Bishara 903ff7b0479SSaeed Bishara free_resources: 904d16695a7SEzequiel Garcia dmaengine_unmap_put(unmap); 905ff7b0479SSaeed Bishara mv_xor_free_chan_resources(dma_chan); 906ff7b0479SSaeed Bishara out: 907d16695a7SEzequiel Garcia src_idx = src_count; 908ff7b0479SSaeed Bishara while (src_idx--) 909ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 910ff7b0479SSaeed Bishara __free_page(dest); 911ff7b0479SSaeed Bishara return err; 912ff7b0479SSaeed Bishara } 913ff7b0479SSaeed Bishara 9141ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan) 915ff7b0479SSaeed Bishara { 916ff7b0479SSaeed Bishara struct dma_chan *chan, *_chan; 9171ef48a26SThomas Petazzoni struct device *dev = mv_chan->dmadev.dev; 918ff7b0479SSaeed Bishara 9191ef48a26SThomas Petazzoni dma_async_device_unregister(&mv_chan->dmadev); 920ff7b0479SSaeed Bishara 921b503fa01SThomas Petazzoni dma_free_coherent(dev, MV_XOR_POOL_SIZE, 9221ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); 92322843545SLior Amsalem dma_unmap_single(dev, mv_chan->dummy_src_addr, 92422843545SLior Amsalem MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE); 92522843545SLior Amsalem dma_unmap_single(dev, mv_chan->dummy_dst_addr, 92622843545SLior Amsalem MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE); 927ff7b0479SSaeed Bishara 9281ef48a26SThomas Petazzoni list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels, 929ff7b0479SSaeed Bishara device_node) { 930ff7b0479SSaeed Bishara list_del(&chan->device_node); 931ff7b0479SSaeed Bishara } 932ff7b0479SSaeed Bishara 93388eb92cbSThomas Petazzoni free_irq(mv_chan->irq, mv_chan); 93488eb92cbSThomas Petazzoni 935ff7b0479SSaeed Bishara return 0; 936ff7b0479SSaeed Bishara } 937ff7b0479SSaeed Bishara 9381ef48a26SThomas Petazzoni static struct mv_xor_chan * 939297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev, 940a6b4a9d2SThomas Petazzoni struct platform_device *pdev, 941dd130c65SGregory CLEMENT int idx, dma_cap_mask_t cap_mask, int irq) 942ff7b0479SSaeed Bishara { 943ff7b0479SSaeed Bishara int ret = 0; 944ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan; 945ff7b0479SSaeed Bishara struct dma_device *dma_dev; 946ff7b0479SSaeed Bishara 9471ef48a26SThomas Petazzoni mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL); 948a577659fSSachin Kamat if (!mv_chan) 949a577659fSSachin Kamat return ERR_PTR(-ENOMEM); 950ff7b0479SSaeed Bishara 9519aedbdbaSThomas Petazzoni mv_chan->idx = idx; 95288eb92cbSThomas Petazzoni mv_chan->irq = irq; 953dd130c65SGregory CLEMENT if (xordev->xor_type == XOR_ORION) 954dd130c65SGregory CLEMENT mv_chan->op_in_desc = XOR_MODE_IN_REG; 955dd130c65SGregory CLEMENT else 956dd130c65SGregory CLEMENT mv_chan->op_in_desc = XOR_MODE_IN_DESC; 957ff7b0479SSaeed Bishara 9581ef48a26SThomas Petazzoni dma_dev = &mv_chan->dmadev; 959ff7b0479SSaeed Bishara 96022843545SLior Amsalem /* 96122843545SLior Amsalem * These source and destination dummy buffers are used to implement 96222843545SLior Amsalem * a DMA_INTERRUPT operation as a minimum-sized XOR operation. 96322843545SLior Amsalem * Hence, we only need to map the buffers at initialization-time. 96422843545SLior Amsalem */ 96522843545SLior Amsalem mv_chan->dummy_src_addr = dma_map_single(dma_dev->dev, 96622843545SLior Amsalem mv_chan->dummy_src, MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE); 96722843545SLior Amsalem mv_chan->dummy_dst_addr = dma_map_single(dma_dev->dev, 96822843545SLior Amsalem mv_chan->dummy_dst, MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE); 96922843545SLior Amsalem 970ff7b0479SSaeed Bishara /* allocate coherent memory for hardware descriptors 971ff7b0479SSaeed Bishara * note: writecombine gives slightly better performance, but 972ff7b0479SSaeed Bishara * requires that we explicitly flush the writes 973ff7b0479SSaeed Bishara */ 9741ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt = 975f6e45661SLuis R. Rodriguez dma_alloc_wc(&pdev->dev, MV_XOR_POOL_SIZE, &mv_chan->dma_desc_pool, 976f6e45661SLuis R. Rodriguez GFP_KERNEL); 9771ef48a26SThomas Petazzoni if (!mv_chan->dma_desc_pool_virt) 978a6b4a9d2SThomas Petazzoni return ERR_PTR(-ENOMEM); 979ff7b0479SSaeed Bishara 980ff7b0479SSaeed Bishara /* discover transaction capabilites from the platform data */ 981a6b4a9d2SThomas Petazzoni dma_dev->cap_mask = cap_mask; 982ff7b0479SSaeed Bishara 983ff7b0479SSaeed Bishara INIT_LIST_HEAD(&dma_dev->channels); 984ff7b0479SSaeed Bishara 985ff7b0479SSaeed Bishara /* set base routines */ 986ff7b0479SSaeed Bishara dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources; 987ff7b0479SSaeed Bishara dma_dev->device_free_chan_resources = mv_xor_free_chan_resources; 98807934481SLinus Walleij dma_dev->device_tx_status = mv_xor_status; 989ff7b0479SSaeed Bishara dma_dev->device_issue_pending = mv_xor_issue_pending; 990ff7b0479SSaeed Bishara dma_dev->dev = &pdev->dev; 991ff7b0479SSaeed Bishara 992ff7b0479SSaeed Bishara /* set prep routines based on capability */ 99322843545SLior Amsalem if (dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask)) 99422843545SLior Amsalem dma_dev->device_prep_dma_interrupt = mv_xor_prep_dma_interrupt; 995ff7b0479SSaeed Bishara if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) 996ff7b0479SSaeed Bishara dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy; 997ff7b0479SSaeed Bishara if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { 998c019894eSJoe Perches dma_dev->max_xor = 8; 999ff7b0479SSaeed Bishara dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor; 1000ff7b0479SSaeed Bishara } 1001ff7b0479SSaeed Bishara 1002297eedbaSThomas Petazzoni mv_chan->mmr_base = xordev->xor_base; 100382a1402eSEzequiel Garcia mv_chan->mmr_high_base = xordev->xor_high_base; 1004ff7b0479SSaeed Bishara tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long) 1005ff7b0479SSaeed Bishara mv_chan); 1006ff7b0479SSaeed Bishara 1007ff7b0479SSaeed Bishara /* clear errors before enabling interrupts */ 10080951e728SMaxime Ripard mv_chan_clear_err_status(mv_chan); 1009ff7b0479SSaeed Bishara 10102d0a0745SThomas Petazzoni ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler, 1011ff7b0479SSaeed Bishara 0, dev_name(&pdev->dev), mv_chan); 1012ff7b0479SSaeed Bishara if (ret) 1013ff7b0479SSaeed Bishara goto err_free_dma; 1014ff7b0479SSaeed Bishara 1015ff7b0479SSaeed Bishara mv_chan_unmask_interrupts(mv_chan); 1016ff7b0479SSaeed Bishara 10176f166312SLior Amsalem if (mv_chan->op_in_desc == XOR_MODE_IN_DESC) 101881aafb3eSThomas Petazzoni mv_chan_set_mode(mv_chan, XOR_OPERATION_MODE_IN_DESC); 10196f166312SLior Amsalem else 102081aafb3eSThomas Petazzoni mv_chan_set_mode(mv_chan, XOR_OPERATION_MODE_XOR); 1021ff7b0479SSaeed Bishara 1022ff7b0479SSaeed Bishara spin_lock_init(&mv_chan->lock); 1023ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->chain); 1024ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->completed_slots); 1025fbea28a2SLior Amsalem INIT_LIST_HEAD(&mv_chan->free_slots); 1026fbea28a2SLior Amsalem INIT_LIST_HEAD(&mv_chan->allocated_slots); 102798817b99SThomas Petazzoni mv_chan->dmachan.device = dma_dev; 102898817b99SThomas Petazzoni dma_cookie_init(&mv_chan->dmachan); 1029ff7b0479SSaeed Bishara 103098817b99SThomas Petazzoni list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels); 1031ff7b0479SSaeed Bishara 1032ff7b0479SSaeed Bishara if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) { 10330951e728SMaxime Ripard ret = mv_chan_memcpy_self_test(mv_chan); 1034ff7b0479SSaeed Bishara dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret); 1035ff7b0479SSaeed Bishara if (ret) 10362d0a0745SThomas Petazzoni goto err_free_irq; 1037ff7b0479SSaeed Bishara } 1038ff7b0479SSaeed Bishara 1039ff7b0479SSaeed Bishara if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { 10400951e728SMaxime Ripard ret = mv_chan_xor_self_test(mv_chan); 1041ff7b0479SSaeed Bishara dev_dbg(&pdev->dev, "xor self test returned %d\n", ret); 1042ff7b0479SSaeed Bishara if (ret) 10432d0a0745SThomas Petazzoni goto err_free_irq; 1044ff7b0479SSaeed Bishara } 1045ff7b0479SSaeed Bishara 10466f166312SLior Amsalem dev_info(&pdev->dev, "Marvell XOR (%s): ( %s%s%s)\n", 10476f166312SLior Amsalem mv_chan->op_in_desc ? "Descriptor Mode" : "Registers Mode", 1048ff7b0479SSaeed Bishara dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "", 1049ff7b0479SSaeed Bishara dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "", 1050ff7b0479SSaeed Bishara dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : ""); 1051ff7b0479SSaeed Bishara 1052ff7b0479SSaeed Bishara dma_async_device_register(dma_dev); 10531ef48a26SThomas Petazzoni return mv_chan; 1054ff7b0479SSaeed Bishara 10552d0a0745SThomas Petazzoni err_free_irq: 10562d0a0745SThomas Petazzoni free_irq(mv_chan->irq, mv_chan); 1057ff7b0479SSaeed Bishara err_free_dma: 1058b503fa01SThomas Petazzoni dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE, 10591ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); 1060a6b4a9d2SThomas Petazzoni return ERR_PTR(ret); 1061ff7b0479SSaeed Bishara } 1062ff7b0479SSaeed Bishara 1063ff7b0479SSaeed Bishara static void 1064297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev, 106563a9332bSAndrew Lunn const struct mbus_dram_target_info *dram) 1066ff7b0479SSaeed Bishara { 106782a1402eSEzequiel Garcia void __iomem *base = xordev->xor_high_base; 1068ff7b0479SSaeed Bishara u32 win_enable = 0; 1069ff7b0479SSaeed Bishara int i; 1070ff7b0479SSaeed Bishara 1071ff7b0479SSaeed Bishara for (i = 0; i < 8; i++) { 1072ff7b0479SSaeed Bishara writel(0, base + WINDOW_BASE(i)); 1073ff7b0479SSaeed Bishara writel(0, base + WINDOW_SIZE(i)); 1074ff7b0479SSaeed Bishara if (i < 4) 1075ff7b0479SSaeed Bishara writel(0, base + WINDOW_REMAP_HIGH(i)); 1076ff7b0479SSaeed Bishara } 1077ff7b0479SSaeed Bishara 1078ff7b0479SSaeed Bishara for (i = 0; i < dram->num_cs; i++) { 107963a9332bSAndrew Lunn const struct mbus_dram_window *cs = dram->cs + i; 1080ff7b0479SSaeed Bishara 1081ff7b0479SSaeed Bishara writel((cs->base & 0xffff0000) | 1082ff7b0479SSaeed Bishara (cs->mbus_attr << 8) | 1083ff7b0479SSaeed Bishara dram->mbus_dram_target_id, base + WINDOW_BASE(i)); 1084ff7b0479SSaeed Bishara writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i)); 1085ff7b0479SSaeed Bishara 1086ff7b0479SSaeed Bishara win_enable |= (1 << i); 1087ff7b0479SSaeed Bishara win_enable |= 3 << (16 + (2 * i)); 1088ff7b0479SSaeed Bishara } 1089ff7b0479SSaeed Bishara 1090ff7b0479SSaeed Bishara writel(win_enable, base + WINDOW_BAR_ENABLE(0)); 1091ff7b0479SSaeed Bishara writel(win_enable, base + WINDOW_BAR_ENABLE(1)); 1092c4b4b732SThomas Petazzoni writel(0, base + WINDOW_OVERRIDE_CTRL(0)); 1093c4b4b732SThomas Petazzoni writel(0, base + WINDOW_OVERRIDE_CTRL(1)); 1094ff7b0479SSaeed Bishara } 1095ff7b0479SSaeed Bishara 1096ac5f0f3fSMarcin Wojtas static void 1097ac5f0f3fSMarcin Wojtas mv_xor_conf_mbus_windows_a3700(struct mv_xor_device *xordev) 1098ac5f0f3fSMarcin Wojtas { 1099ac5f0f3fSMarcin Wojtas void __iomem *base = xordev->xor_high_base; 1100ac5f0f3fSMarcin Wojtas u32 win_enable = 0; 1101ac5f0f3fSMarcin Wojtas int i; 1102ac5f0f3fSMarcin Wojtas 1103ac5f0f3fSMarcin Wojtas for (i = 0; i < 8; i++) { 1104ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_BASE(i)); 1105ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_SIZE(i)); 1106ac5f0f3fSMarcin Wojtas if (i < 4) 1107ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_REMAP_HIGH(i)); 1108ac5f0f3fSMarcin Wojtas } 1109ac5f0f3fSMarcin Wojtas /* 1110ac5f0f3fSMarcin Wojtas * For Armada3700 open default 4GB Mbus window. The dram 1111ac5f0f3fSMarcin Wojtas * related configuration are done at AXIS level. 1112ac5f0f3fSMarcin Wojtas */ 1113ac5f0f3fSMarcin Wojtas writel(0xffff0000, base + WINDOW_SIZE(0)); 1114ac5f0f3fSMarcin Wojtas win_enable |= 1; 1115ac5f0f3fSMarcin Wojtas win_enable |= 3 << 16; 1116ac5f0f3fSMarcin Wojtas 1117ac5f0f3fSMarcin Wojtas writel(win_enable, base + WINDOW_BAR_ENABLE(0)); 1118ac5f0f3fSMarcin Wojtas writel(win_enable, base + WINDOW_BAR_ENABLE(1)); 1119ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_OVERRIDE_CTRL(0)); 1120ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_OVERRIDE_CTRL(1)); 1121ac5f0f3fSMarcin Wojtas } 1122ac5f0f3fSMarcin Wojtas 11238b648436SThomas Petazzoni /* 11248b648436SThomas Petazzoni * Since this XOR driver is basically used only for RAID5, we don't 11258b648436SThomas Petazzoni * need to care about synchronizing ->suspend with DMA activity, 11268b648436SThomas Petazzoni * because the DMA engine will naturally be quiet due to the block 11278b648436SThomas Petazzoni * devices being suspended. 11288b648436SThomas Petazzoni */ 11298b648436SThomas Petazzoni static int mv_xor_suspend(struct platform_device *pdev, pm_message_t state) 11308b648436SThomas Petazzoni { 11318b648436SThomas Petazzoni struct mv_xor_device *xordev = platform_get_drvdata(pdev); 11328b648436SThomas Petazzoni int i; 11338b648436SThomas Petazzoni 11348b648436SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { 11358b648436SThomas Petazzoni struct mv_xor_chan *mv_chan = xordev->channels[i]; 11368b648436SThomas Petazzoni 11378b648436SThomas Petazzoni if (!mv_chan) 11388b648436SThomas Petazzoni continue; 11398b648436SThomas Petazzoni 11408b648436SThomas Petazzoni mv_chan->saved_config_reg = 11418b648436SThomas Petazzoni readl_relaxed(XOR_CONFIG(mv_chan)); 11428b648436SThomas Petazzoni mv_chan->saved_int_mask_reg = 11438b648436SThomas Petazzoni readl_relaxed(XOR_INTR_MASK(mv_chan)); 11448b648436SThomas Petazzoni } 11458b648436SThomas Petazzoni 11468b648436SThomas Petazzoni return 0; 11478b648436SThomas Petazzoni } 11488b648436SThomas Petazzoni 11498b648436SThomas Petazzoni static int mv_xor_resume(struct platform_device *dev) 11508b648436SThomas Petazzoni { 11518b648436SThomas Petazzoni struct mv_xor_device *xordev = platform_get_drvdata(dev); 11528b648436SThomas Petazzoni const struct mbus_dram_target_info *dram; 11538b648436SThomas Petazzoni int i; 11548b648436SThomas Petazzoni 11558b648436SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { 11568b648436SThomas Petazzoni struct mv_xor_chan *mv_chan = xordev->channels[i]; 11578b648436SThomas Petazzoni 11588b648436SThomas Petazzoni if (!mv_chan) 11598b648436SThomas Petazzoni continue; 11608b648436SThomas Petazzoni 11618b648436SThomas Petazzoni writel_relaxed(mv_chan->saved_config_reg, 11628b648436SThomas Petazzoni XOR_CONFIG(mv_chan)); 11638b648436SThomas Petazzoni writel_relaxed(mv_chan->saved_int_mask_reg, 11648b648436SThomas Petazzoni XOR_INTR_MASK(mv_chan)); 11658b648436SThomas Petazzoni } 11668b648436SThomas Petazzoni 1167ac5f0f3fSMarcin Wojtas if (xordev->xor_type == XOR_ARMADA_37XX) { 1168ac5f0f3fSMarcin Wojtas mv_xor_conf_mbus_windows_a3700(xordev); 1169ac5f0f3fSMarcin Wojtas return 0; 1170ac5f0f3fSMarcin Wojtas } 1171ac5f0f3fSMarcin Wojtas 11728b648436SThomas Petazzoni dram = mv_mbus_dram_info(); 11738b648436SThomas Petazzoni if (dram) 11748b648436SThomas Petazzoni mv_xor_conf_mbus_windows(xordev, dram); 11758b648436SThomas Petazzoni 11768b648436SThomas Petazzoni return 0; 11778b648436SThomas Petazzoni } 11788b648436SThomas Petazzoni 11796f166312SLior Amsalem static const struct of_device_id mv_xor_dt_ids[] = { 1180dd130c65SGregory CLEMENT { .compatible = "marvell,orion-xor", .data = (void *)XOR_ORION }, 1181dd130c65SGregory CLEMENT { .compatible = "marvell,armada-380-xor", .data = (void *)XOR_ARMADA_38X }, 1182ac5f0f3fSMarcin Wojtas { .compatible = "marvell,armada-3700-xor", .data = (void *)XOR_ARMADA_37XX }, 11836f166312SLior Amsalem {}, 11846f166312SLior Amsalem }; 11856f166312SLior Amsalem 118677757291SThomas Petazzoni static unsigned int mv_xor_engine_count; 1187ff7b0479SSaeed Bishara 1188c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev) 1189ff7b0479SSaeed Bishara { 119063a9332bSAndrew Lunn const struct mbus_dram_target_info *dram; 1191297eedbaSThomas Petazzoni struct mv_xor_device *xordev; 1192d4adcc01SJingoo Han struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev); 1193ff7b0479SSaeed Bishara struct resource *res; 119477757291SThomas Petazzoni unsigned int max_engines, max_channels; 119560d151f3SThomas Petazzoni int i, ret; 1196ff7b0479SSaeed Bishara 11971ba151cdSJoe Perches dev_notice(&pdev->dev, "Marvell shared XOR driver\n"); 1198ff7b0479SSaeed Bishara 1199297eedbaSThomas Petazzoni xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL); 1200297eedbaSThomas Petazzoni if (!xordev) 1201ff7b0479SSaeed Bishara return -ENOMEM; 1202ff7b0479SSaeed Bishara 1203ff7b0479SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1204ff7b0479SSaeed Bishara if (!res) 1205ff7b0479SSaeed Bishara return -ENODEV; 1206ff7b0479SSaeed Bishara 1207297eedbaSThomas Petazzoni xordev->xor_base = devm_ioremap(&pdev->dev, res->start, 12084de1ba15SH Hartley Sweeten resource_size(res)); 1209297eedbaSThomas Petazzoni if (!xordev->xor_base) 1210ff7b0479SSaeed Bishara return -EBUSY; 1211ff7b0479SSaeed Bishara 1212ff7b0479SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 1); 1213ff7b0479SSaeed Bishara if (!res) 1214ff7b0479SSaeed Bishara return -ENODEV; 1215ff7b0479SSaeed Bishara 1216297eedbaSThomas Petazzoni xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start, 12174de1ba15SH Hartley Sweeten resource_size(res)); 1218297eedbaSThomas Petazzoni if (!xordev->xor_high_base) 1219ff7b0479SSaeed Bishara return -EBUSY; 1220ff7b0479SSaeed Bishara 1221297eedbaSThomas Petazzoni platform_set_drvdata(pdev, xordev); 1222ff7b0479SSaeed Bishara 1223dd130c65SGregory CLEMENT 1224dd130c65SGregory CLEMENT /* 1225dd130c65SGregory CLEMENT * We need to know which type of XOR device we use before 1226dd130c65SGregory CLEMENT * setting up. In non-dt case it can only be the legacy one. 1227dd130c65SGregory CLEMENT */ 1228dd130c65SGregory CLEMENT xordev->xor_type = XOR_ORION; 1229dd130c65SGregory CLEMENT if (pdev->dev.of_node) { 1230dd130c65SGregory CLEMENT const struct of_device_id *of_id = 1231dd130c65SGregory CLEMENT of_match_device(mv_xor_dt_ids, 1232dd130c65SGregory CLEMENT &pdev->dev); 1233dd130c65SGregory CLEMENT 1234dd130c65SGregory CLEMENT xordev->xor_type = (uintptr_t)of_id->data; 1235dd130c65SGregory CLEMENT } 1236dd130c65SGregory CLEMENT 1237ff7b0479SSaeed Bishara /* 1238ff7b0479SSaeed Bishara * (Re-)program MBUS remapping windows if we are asked to. 1239ff7b0479SSaeed Bishara */ 1240ac5f0f3fSMarcin Wojtas if (xordev->xor_type == XOR_ARMADA_37XX) { 1241ac5f0f3fSMarcin Wojtas mv_xor_conf_mbus_windows_a3700(xordev); 1242ac5f0f3fSMarcin Wojtas } else { 124363a9332bSAndrew Lunn dram = mv_mbus_dram_info(); 124463a9332bSAndrew Lunn if (dram) 1245297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(xordev, dram); 1246ac5f0f3fSMarcin Wojtas } 1247ff7b0479SSaeed Bishara 1248c510182bSAndrew Lunn /* Not all platforms can gate the clock, so it is not 1249c510182bSAndrew Lunn * an error if the clock does not exists. 1250c510182bSAndrew Lunn */ 1251297eedbaSThomas Petazzoni xordev->clk = clk_get(&pdev->dev, NULL); 1252297eedbaSThomas Petazzoni if (!IS_ERR(xordev->clk)) 1253297eedbaSThomas Petazzoni clk_prepare_enable(xordev->clk); 1254c510182bSAndrew Lunn 125577757291SThomas Petazzoni /* 125677757291SThomas Petazzoni * We don't want to have more than one channel per CPU in 125777757291SThomas Petazzoni * order for async_tx to perform well. So we limit the number 125877757291SThomas Petazzoni * of engines and channels so that we take into account this 125977757291SThomas Petazzoni * constraint. Note that we also want to use channels from 1260ac5f0f3fSMarcin Wojtas * separate engines when possible. For dual-CPU Armada 3700 1261ac5f0f3fSMarcin Wojtas * SoC with single XOR engine allow using its both channels. 126277757291SThomas Petazzoni */ 126377757291SThomas Petazzoni max_engines = num_present_cpus(); 1264ac5f0f3fSMarcin Wojtas if (xordev->xor_type == XOR_ARMADA_37XX) 1265ac5f0f3fSMarcin Wojtas max_channels = num_present_cpus(); 1266ac5f0f3fSMarcin Wojtas else 126777757291SThomas Petazzoni max_channels = min_t(unsigned int, 126877757291SThomas Petazzoni MV_XOR_MAX_CHANNELS, 126977757291SThomas Petazzoni DIV_ROUND_UP(num_present_cpus(), 2)); 127077757291SThomas Petazzoni 127177757291SThomas Petazzoni if (mv_xor_engine_count >= max_engines) 127277757291SThomas Petazzoni return 0; 127377757291SThomas Petazzoni 1274f7d12ef5SThomas Petazzoni if (pdev->dev.of_node) { 1275f7d12ef5SThomas Petazzoni struct device_node *np; 1276f7d12ef5SThomas Petazzoni int i = 0; 1277f7d12ef5SThomas Petazzoni 1278f7d12ef5SThomas Petazzoni for_each_child_of_node(pdev->dev.of_node, np) { 12790be8253fSRussell King struct mv_xor_chan *chan; 1280f7d12ef5SThomas Petazzoni dma_cap_mask_t cap_mask; 1281f7d12ef5SThomas Petazzoni int irq; 1282f7d12ef5SThomas Petazzoni 128377757291SThomas Petazzoni if (i >= max_channels) 128477757291SThomas Petazzoni continue; 128577757291SThomas Petazzoni 1286f7d12ef5SThomas Petazzoni dma_cap_zero(cap_mask); 1287f7d12ef5SThomas Petazzoni dma_cap_set(DMA_MEMCPY, cap_mask); 1288f7d12ef5SThomas Petazzoni dma_cap_set(DMA_XOR, cap_mask); 1289f7d12ef5SThomas Petazzoni dma_cap_set(DMA_INTERRUPT, cap_mask); 1290f7d12ef5SThomas Petazzoni 1291f7d12ef5SThomas Petazzoni irq = irq_of_parse_and_map(np, 0); 1292f8eb9e7dSThomas Petazzoni if (!irq) { 1293f8eb9e7dSThomas Petazzoni ret = -ENODEV; 1294f7d12ef5SThomas Petazzoni goto err_channel_add; 1295f7d12ef5SThomas Petazzoni } 1296f7d12ef5SThomas Petazzoni 12970be8253fSRussell King chan = mv_xor_channel_add(xordev, pdev, i, 1298dd130c65SGregory CLEMENT cap_mask, irq); 12990be8253fSRussell King if (IS_ERR(chan)) { 13000be8253fSRussell King ret = PTR_ERR(chan); 1301f7d12ef5SThomas Petazzoni irq_dispose_mapping(irq); 1302f7d12ef5SThomas Petazzoni goto err_channel_add; 1303f7d12ef5SThomas Petazzoni } 1304f7d12ef5SThomas Petazzoni 13050be8253fSRussell King xordev->channels[i] = chan; 1306f7d12ef5SThomas Petazzoni i++; 1307f7d12ef5SThomas Petazzoni } 1308f7d12ef5SThomas Petazzoni } else if (pdata && pdata->channels) { 130977757291SThomas Petazzoni for (i = 0; i < max_channels; i++) { 1310e39f6ec1SThomas Petazzoni struct mv_xor_channel_data *cd; 13110be8253fSRussell King struct mv_xor_chan *chan; 131260d151f3SThomas Petazzoni int irq; 131360d151f3SThomas Petazzoni 131460d151f3SThomas Petazzoni cd = &pdata->channels[i]; 131560d151f3SThomas Petazzoni if (!cd) { 131660d151f3SThomas Petazzoni ret = -ENODEV; 131760d151f3SThomas Petazzoni goto err_channel_add; 131860d151f3SThomas Petazzoni } 131960d151f3SThomas Petazzoni 132060d151f3SThomas Petazzoni irq = platform_get_irq(pdev, i); 132160d151f3SThomas Petazzoni if (irq < 0) { 132260d151f3SThomas Petazzoni ret = irq; 132360d151f3SThomas Petazzoni goto err_channel_add; 132460d151f3SThomas Petazzoni } 132560d151f3SThomas Petazzoni 13260be8253fSRussell King chan = mv_xor_channel_add(xordev, pdev, i, 1327dd130c65SGregory CLEMENT cd->cap_mask, irq); 13280be8253fSRussell King if (IS_ERR(chan)) { 13290be8253fSRussell King ret = PTR_ERR(chan); 133060d151f3SThomas Petazzoni goto err_channel_add; 133160d151f3SThomas Petazzoni } 13320be8253fSRussell King 13330be8253fSRussell King xordev->channels[i] = chan; 133460d151f3SThomas Petazzoni } 133560d151f3SThomas Petazzoni } 133660d151f3SThomas Petazzoni 1337ff7b0479SSaeed Bishara return 0; 133860d151f3SThomas Petazzoni 133960d151f3SThomas Petazzoni err_channel_add: 134060d151f3SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) 1341f7d12ef5SThomas Petazzoni if (xordev->channels[i]) { 1342ab6e439fSThomas Petazzoni mv_xor_channel_remove(xordev->channels[i]); 1343f7d12ef5SThomas Petazzoni if (pdev->dev.of_node) 1344f7d12ef5SThomas Petazzoni irq_dispose_mapping(xordev->channels[i]->irq); 1345f7d12ef5SThomas Petazzoni } 134660d151f3SThomas Petazzoni 1347dab92064SThomas Petazzoni if (!IS_ERR(xordev->clk)) { 1348297eedbaSThomas Petazzoni clk_disable_unprepare(xordev->clk); 1349297eedbaSThomas Petazzoni clk_put(xordev->clk); 1350dab92064SThomas Petazzoni } 1351dab92064SThomas Petazzoni 135260d151f3SThomas Petazzoni return ret; 1353ff7b0479SSaeed Bishara } 1354ff7b0479SSaeed Bishara 1355ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = { 1356ff7b0479SSaeed Bishara .probe = mv_xor_probe, 13578b648436SThomas Petazzoni .suspend = mv_xor_suspend, 13588b648436SThomas Petazzoni .resume = mv_xor_resume, 1359ff7b0479SSaeed Bishara .driver = { 1360ff7b0479SSaeed Bishara .name = MV_XOR_NAME, 1361f7d12ef5SThomas Petazzoni .of_match_table = of_match_ptr(mv_xor_dt_ids), 1362ff7b0479SSaeed Bishara }, 1363ff7b0479SSaeed Bishara }; 1364ff7b0479SSaeed Bishara 1365ff7b0479SSaeed Bishara 1366ff7b0479SSaeed Bishara static int __init mv_xor_init(void) 1367ff7b0479SSaeed Bishara { 136861971656SThomas Petazzoni return platform_driver_register(&mv_xor_driver); 1369ff7b0479SSaeed Bishara } 137025cf68daSPaul Gortmaker device_initcall(mv_xor_init); 1371ff7b0479SSaeed Bishara 137225cf68daSPaul Gortmaker /* 1373ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>"); 1374ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine"); 1375ff7b0479SSaeed Bishara MODULE_LICENSE("GPL"); 137625cf68daSPaul Gortmaker */ 1377