1ff7b0479SSaeed Bishara /* 2ff7b0479SSaeed Bishara * offload engine driver for the Marvell XOR engine 3ff7b0479SSaeed Bishara * Copyright (C) 2007, 2008, Marvell International Ltd. 4ff7b0479SSaeed Bishara * 5ff7b0479SSaeed Bishara * This program is free software; you can redistribute it and/or modify it 6ff7b0479SSaeed Bishara * under the terms and conditions of the GNU General Public License, 7ff7b0479SSaeed Bishara * version 2, as published by the Free Software Foundation. 8ff7b0479SSaeed Bishara * 9ff7b0479SSaeed Bishara * This program is distributed in the hope it will be useful, but WITHOUT 10ff7b0479SSaeed Bishara * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11ff7b0479SSaeed Bishara * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12ff7b0479SSaeed Bishara * more details. 13ff7b0479SSaeed Bishara */ 14ff7b0479SSaeed Bishara 15ff7b0479SSaeed Bishara #include <linux/init.h> 165a0e3ad6STejun Heo #include <linux/slab.h> 17ff7b0479SSaeed Bishara #include <linux/delay.h> 18ff7b0479SSaeed Bishara #include <linux/dma-mapping.h> 19ff7b0479SSaeed Bishara #include <linux/spinlock.h> 20ff7b0479SSaeed Bishara #include <linux/interrupt.h> 216f166312SLior Amsalem #include <linux/of_device.h> 22ff7b0479SSaeed Bishara #include <linux/platform_device.h> 23ff7b0479SSaeed Bishara #include <linux/memory.h> 24c510182bSAndrew Lunn #include <linux/clk.h> 25f7d12ef5SThomas Petazzoni #include <linux/of.h> 26f7d12ef5SThomas Petazzoni #include <linux/of_irq.h> 27f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h> 2877757291SThomas Petazzoni #include <linux/cpumask.h> 29c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h> 30d2ebfb33SRussell King - ARM Linux 31d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 32ff7b0479SSaeed Bishara #include "mv_xor.h" 33ff7b0479SSaeed Bishara 34dd130c65SGregory CLEMENT enum mv_xor_type { 35dd130c65SGregory CLEMENT XOR_ORION, 36dd130c65SGregory CLEMENT XOR_ARMADA_38X, 37ac5f0f3fSMarcin Wojtas XOR_ARMADA_37XX, 38dd130c65SGregory CLEMENT }; 39dd130c65SGregory CLEMENT 406f166312SLior Amsalem enum mv_xor_mode { 416f166312SLior Amsalem XOR_MODE_IN_REG, 426f166312SLior Amsalem XOR_MODE_IN_DESC, 436f166312SLior Amsalem }; 446f166312SLior Amsalem 45ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan); 46ff7b0479SSaeed Bishara 47ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan) \ 4898817b99SThomas Petazzoni container_of(chan, struct mv_xor_chan, dmachan) 49ff7b0479SSaeed Bishara 50ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx) \ 51ff7b0479SSaeed Bishara container_of(tx, struct mv_xor_desc_slot, async_tx) 52ff7b0479SSaeed Bishara 53c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan) \ 541ef48a26SThomas Petazzoni ((chan)->dmadev.dev) 55c98c1781SThomas Petazzoni 56dfc97661SLior Amsalem static void mv_desc_init(struct mv_xor_desc_slot *desc, 57ba87d137SLior Amsalem dma_addr_t addr, u32 byte_count, 58ba87d137SLior Amsalem enum dma_ctrl_flags flags) 59ff7b0479SSaeed Bishara { 60ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 61ff7b0479SSaeed Bishara 620e7488edSEzequiel Garcia hw_desc->status = XOR_DESC_DMA_OWNED; 63ff7b0479SSaeed Bishara hw_desc->phy_next_desc = 0; 64ba87d137SLior Amsalem /* Enable end-of-descriptor interrupts only for DMA_PREP_INTERRUPT */ 65ba87d137SLior Amsalem hw_desc->desc_command = (flags & DMA_PREP_INTERRUPT) ? 66ba87d137SLior Amsalem XOR_DESC_EOD_INT_EN : 0; 67dfc97661SLior Amsalem hw_desc->phy_dest_addr = addr; 68ff7b0479SSaeed Bishara hw_desc->byte_count = byte_count; 69ff7b0479SSaeed Bishara } 70ff7b0479SSaeed Bishara 716f166312SLior Amsalem static void mv_desc_set_mode(struct mv_xor_desc_slot *desc) 726f166312SLior Amsalem { 736f166312SLior Amsalem struct mv_xor_desc *hw_desc = desc->hw_desc; 746f166312SLior Amsalem 756f166312SLior Amsalem switch (desc->type) { 766f166312SLior Amsalem case DMA_XOR: 776f166312SLior Amsalem case DMA_INTERRUPT: 786f166312SLior Amsalem hw_desc->desc_command |= XOR_DESC_OPERATION_XOR; 796f166312SLior Amsalem break; 806f166312SLior Amsalem case DMA_MEMCPY: 816f166312SLior Amsalem hw_desc->desc_command |= XOR_DESC_OPERATION_MEMCPY; 826f166312SLior Amsalem break; 836f166312SLior Amsalem default: 846f166312SLior Amsalem BUG(); 856f166312SLior Amsalem return; 866f166312SLior Amsalem } 876f166312SLior Amsalem } 886f166312SLior Amsalem 89ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc, 90ff7b0479SSaeed Bishara u32 next_desc_addr) 91ff7b0479SSaeed Bishara { 92ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 93ff7b0479SSaeed Bishara BUG_ON(hw_desc->phy_next_desc); 94ff7b0479SSaeed Bishara hw_desc->phy_next_desc = next_desc_addr; 95ff7b0479SSaeed Bishara } 96ff7b0479SSaeed Bishara 97ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc, 98ff7b0479SSaeed Bishara int index, dma_addr_t addr) 99ff7b0479SSaeed Bishara { 100ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 101e03bc654SThomas Petazzoni hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr; 102ff7b0479SSaeed Bishara if (desc->type == DMA_XOR) 103ff7b0479SSaeed Bishara hw_desc->desc_command |= (1 << index); 104ff7b0479SSaeed Bishara } 105ff7b0479SSaeed Bishara 106ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan) 107ff7b0479SSaeed Bishara { 1085733c38aSThomas Petazzoni return readl_relaxed(XOR_CURR_DESC(chan)); 109ff7b0479SSaeed Bishara } 110ff7b0479SSaeed Bishara 111ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan, 112ff7b0479SSaeed Bishara u32 next_desc_addr) 113ff7b0479SSaeed Bishara { 1145733c38aSThomas Petazzoni writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan)); 115ff7b0479SSaeed Bishara } 116ff7b0479SSaeed Bishara 117ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan) 118ff7b0479SSaeed Bishara { 1195733c38aSThomas Petazzoni u32 val = readl_relaxed(XOR_INTR_MASK(chan)); 120ff7b0479SSaeed Bishara val |= XOR_INTR_MASK_VALUE << (chan->idx * 16); 1215733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_MASK(chan)); 122ff7b0479SSaeed Bishara } 123ff7b0479SSaeed Bishara 124ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan) 125ff7b0479SSaeed Bishara { 1265733c38aSThomas Petazzoni u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan)); 127ff7b0479SSaeed Bishara intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF; 128ff7b0479SSaeed Bishara return intr_cause; 129ff7b0479SSaeed Bishara } 130ff7b0479SSaeed Bishara 1310951e728SMaxime Ripard static void mv_chan_clear_eoc_cause(struct mv_xor_chan *chan) 132ff7b0479SSaeed Bishara { 133ba87d137SLior Amsalem u32 val; 134ba87d137SLior Amsalem 135ba87d137SLior Amsalem val = XOR_INT_END_OF_DESC | XOR_INT_END_OF_CHAIN | XOR_INT_STOPPED; 136ba87d137SLior Amsalem val = ~(val << (chan->idx * 16)); 137c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val); 1385733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_CAUSE(chan)); 139ff7b0479SSaeed Bishara } 140ff7b0479SSaeed Bishara 1410951e728SMaxime Ripard static void mv_chan_clear_err_status(struct mv_xor_chan *chan) 142ff7b0479SSaeed Bishara { 143ff7b0479SSaeed Bishara u32 val = 0xFFFF0000 >> (chan->idx * 16); 1445733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_CAUSE(chan)); 145ff7b0479SSaeed Bishara } 146ff7b0479SSaeed Bishara 1470951e728SMaxime Ripard static void mv_chan_set_mode(struct mv_xor_chan *chan, 14881aafb3eSThomas Petazzoni u32 op_mode) 149ff7b0479SSaeed Bishara { 1505733c38aSThomas Petazzoni u32 config = readl_relaxed(XOR_CONFIG(chan)); 151ff7b0479SSaeed Bishara 1526f166312SLior Amsalem config &= ~0x7; 1536f166312SLior Amsalem config |= op_mode; 1546f166312SLior Amsalem 155e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN) 156e03bc654SThomas Petazzoni config |= XOR_DESCRIPTOR_SWAP; 157e03bc654SThomas Petazzoni #else 158e03bc654SThomas Petazzoni config &= ~XOR_DESCRIPTOR_SWAP; 159e03bc654SThomas Petazzoni #endif 160e03bc654SThomas Petazzoni 1615733c38aSThomas Petazzoni writel_relaxed(config, XOR_CONFIG(chan)); 162ff7b0479SSaeed Bishara } 163ff7b0479SSaeed Bishara 164ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan) 165ff7b0479SSaeed Bishara { 166c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), " activate chan.\n"); 1675a9a55bfSEzequiel Garcia 1685a9a55bfSEzequiel Garcia /* writel ensures all descriptors are flushed before activation */ 1695a9a55bfSEzequiel Garcia writel(BIT(0), XOR_ACTIVATION(chan)); 170ff7b0479SSaeed Bishara } 171ff7b0479SSaeed Bishara 172ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan) 173ff7b0479SSaeed Bishara { 1745733c38aSThomas Petazzoni u32 state = readl_relaxed(XOR_ACTIVATION(chan)); 175ff7b0479SSaeed Bishara 176ff7b0479SSaeed Bishara state = (state >> 4) & 0x3; 177ff7b0479SSaeed Bishara 178ff7b0479SSaeed Bishara return (state == 1) ? 1 : 0; 179ff7b0479SSaeed Bishara } 180ff7b0479SSaeed Bishara 181ff7b0479SSaeed Bishara /* 1820951e728SMaxime Ripard * mv_chan_start_new_chain - program the engine to operate on new 1830951e728SMaxime Ripard * chain headed by sw_desc 184ff7b0479SSaeed Bishara * Caller must hold &mv_chan->lock while calling this function 185ff7b0479SSaeed Bishara */ 1860951e728SMaxime Ripard static void mv_chan_start_new_chain(struct mv_xor_chan *mv_chan, 187ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc) 188ff7b0479SSaeed Bishara { 189c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n", 190ff7b0479SSaeed Bishara __func__, __LINE__, sw_desc); 191ff7b0479SSaeed Bishara 192ff7b0479SSaeed Bishara /* set the hardware chain */ 193ff7b0479SSaeed Bishara mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys); 19448a9db46SBartlomiej Zolnierkiewicz 195dfc97661SLior Amsalem mv_chan->pending++; 19698817b99SThomas Petazzoni mv_xor_issue_pending(&mv_chan->dmachan); 197ff7b0479SSaeed Bishara } 198ff7b0479SSaeed Bishara 199ff7b0479SSaeed Bishara static dma_cookie_t 2000951e728SMaxime Ripard mv_desc_run_tx_complete_actions(struct mv_xor_desc_slot *desc, 2010951e728SMaxime Ripard struct mv_xor_chan *mv_chan, 2020951e728SMaxime Ripard dma_cookie_t cookie) 203ff7b0479SSaeed Bishara { 204ff7b0479SSaeed Bishara BUG_ON(desc->async_tx.cookie < 0); 205ff7b0479SSaeed Bishara 206ff7b0479SSaeed Bishara if (desc->async_tx.cookie > 0) { 207ff7b0479SSaeed Bishara cookie = desc->async_tx.cookie; 208ff7b0479SSaeed Bishara 209ff7b0479SSaeed Bishara /* call the callback (must not sleep or submit new 210ff7b0479SSaeed Bishara * operations to this channel) 211ff7b0479SSaeed Bishara */ 212ff7b0479SSaeed Bishara if (desc->async_tx.callback) 213ff7b0479SSaeed Bishara desc->async_tx.callback( 214ff7b0479SSaeed Bishara desc->async_tx.callback_param); 215ff7b0479SSaeed Bishara 216d38a8c62SDan Williams dma_descriptor_unmap(&desc->async_tx); 217ff7b0479SSaeed Bishara } 218ff7b0479SSaeed Bishara 219ff7b0479SSaeed Bishara /* run dependent operations */ 22007f2211eSDan Williams dma_run_dependencies(&desc->async_tx); 221ff7b0479SSaeed Bishara 222ff7b0479SSaeed Bishara return cookie; 223ff7b0479SSaeed Bishara } 224ff7b0479SSaeed Bishara 225ff7b0479SSaeed Bishara static int 2260951e728SMaxime Ripard mv_chan_clean_completed_slots(struct mv_xor_chan *mv_chan) 227ff7b0479SSaeed Bishara { 228ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 229ff7b0479SSaeed Bishara 230c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); 231ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, 232fbea28a2SLior Amsalem node) { 233ff7b0479SSaeed Bishara 234fbea28a2SLior Amsalem if (async_tx_test_ack(&iter->async_tx)) 235fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->free_slots); 236ff7b0479SSaeed Bishara } 237ff7b0479SSaeed Bishara return 0; 238ff7b0479SSaeed Bishara } 239ff7b0479SSaeed Bishara 240ff7b0479SSaeed Bishara static int 2410951e728SMaxime Ripard mv_desc_clean_slot(struct mv_xor_desc_slot *desc, 242ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan) 243ff7b0479SSaeed Bishara { 244c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n", 245ff7b0479SSaeed Bishara __func__, __LINE__, desc, desc->async_tx.flags); 246fbea28a2SLior Amsalem 247ff7b0479SSaeed Bishara /* the client is allowed to attach dependent operations 248ff7b0479SSaeed Bishara * until 'ack' is set 249ff7b0479SSaeed Bishara */ 250fbea28a2SLior Amsalem if (!async_tx_test_ack(&desc->async_tx)) 251ff7b0479SSaeed Bishara /* move this slot to the completed_slots */ 252fbea28a2SLior Amsalem list_move_tail(&desc->node, &mv_chan->completed_slots); 253fbea28a2SLior Amsalem else 254fbea28a2SLior Amsalem list_move_tail(&desc->node, &mv_chan->free_slots); 255ff7b0479SSaeed Bishara 256ff7b0479SSaeed Bishara return 0; 257ff7b0479SSaeed Bishara } 258ff7b0479SSaeed Bishara 259fbeec99aSEzequiel Garcia /* This function must be called with the mv_xor_chan spinlock held */ 2600951e728SMaxime Ripard static void mv_chan_slot_cleanup(struct mv_xor_chan *mv_chan) 261ff7b0479SSaeed Bishara { 262ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 263ff7b0479SSaeed Bishara dma_cookie_t cookie = 0; 264ff7b0479SSaeed Bishara int busy = mv_chan_is_busy(mv_chan); 265ff7b0479SSaeed Bishara u32 current_desc = mv_chan_get_current_desc(mv_chan); 2669136291fSLior Amsalem int current_cleaned = 0; 2679136291fSLior Amsalem struct mv_xor_desc *hw_desc; 268ff7b0479SSaeed Bishara 269c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); 270c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc); 2710951e728SMaxime Ripard mv_chan_clean_completed_slots(mv_chan); 272ff7b0479SSaeed Bishara 273ff7b0479SSaeed Bishara /* free completed slots from the chain starting with 274ff7b0479SSaeed Bishara * the oldest descriptor 275ff7b0479SSaeed Bishara */ 276ff7b0479SSaeed Bishara 277ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->chain, 278fbea28a2SLior Amsalem node) { 279ff7b0479SSaeed Bishara 2809136291fSLior Amsalem /* clean finished descriptors */ 2819136291fSLior Amsalem hw_desc = iter->hw_desc; 2829136291fSLior Amsalem if (hw_desc->status & XOR_DESC_SUCCESS) { 2830951e728SMaxime Ripard cookie = mv_desc_run_tx_complete_actions(iter, mv_chan, 2849136291fSLior Amsalem cookie); 285ff7b0479SSaeed Bishara 2869136291fSLior Amsalem /* done processing desc, clean slot */ 2870951e728SMaxime Ripard mv_desc_clean_slot(iter, mv_chan); 2889136291fSLior Amsalem 2899136291fSLior Amsalem /* break if we did cleaned the current */ 290ff7b0479SSaeed Bishara if (iter->async_tx.phys == current_desc) { 2919136291fSLior Amsalem current_cleaned = 1; 292ff7b0479SSaeed Bishara break; 293ff7b0479SSaeed Bishara } 2949136291fSLior Amsalem } else { 2959136291fSLior Amsalem if (iter->async_tx.phys == current_desc) { 2969136291fSLior Amsalem current_cleaned = 0; 297ff7b0479SSaeed Bishara break; 298ff7b0479SSaeed Bishara } 2999136291fSLior Amsalem } 3009136291fSLior Amsalem } 301ff7b0479SSaeed Bishara 302ff7b0479SSaeed Bishara if ((busy == 0) && !list_empty(&mv_chan->chain)) { 3039136291fSLior Amsalem if (current_cleaned) { 3049136291fSLior Amsalem /* 3059136291fSLior Amsalem * current descriptor cleaned and removed, run 3069136291fSLior Amsalem * from list head 3079136291fSLior Amsalem */ 3089136291fSLior Amsalem iter = list_entry(mv_chan->chain.next, 309ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 310fbea28a2SLior Amsalem node); 3110951e728SMaxime Ripard mv_chan_start_new_chain(mv_chan, iter); 3129136291fSLior Amsalem } else { 313fbea28a2SLior Amsalem if (!list_is_last(&iter->node, &mv_chan->chain)) { 3149136291fSLior Amsalem /* 3159136291fSLior Amsalem * descriptors are still waiting after 3169136291fSLior Amsalem * current, trigger them 3179136291fSLior Amsalem */ 318fbea28a2SLior Amsalem iter = list_entry(iter->node.next, 3199136291fSLior Amsalem struct mv_xor_desc_slot, 320fbea28a2SLior Amsalem node); 3210951e728SMaxime Ripard mv_chan_start_new_chain(mv_chan, iter); 3229136291fSLior Amsalem } else { 3239136291fSLior Amsalem /* 3249136291fSLior Amsalem * some descriptors are still waiting 3259136291fSLior Amsalem * to be cleaned 3269136291fSLior Amsalem */ 3279136291fSLior Amsalem tasklet_schedule(&mv_chan->irq_tasklet); 3289136291fSLior Amsalem } 3299136291fSLior Amsalem } 330ff7b0479SSaeed Bishara } 331ff7b0479SSaeed Bishara 332ff7b0479SSaeed Bishara if (cookie > 0) 33398817b99SThomas Petazzoni mv_chan->dmachan.completed_cookie = cookie; 334ff7b0479SSaeed Bishara } 335ff7b0479SSaeed Bishara 336ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data) 337ff7b0479SSaeed Bishara { 338ff7b0479SSaeed Bishara struct mv_xor_chan *chan = (struct mv_xor_chan *) data; 339e43147acSEzequiel Garcia 340e43147acSEzequiel Garcia spin_lock_bh(&chan->lock); 3410951e728SMaxime Ripard mv_chan_slot_cleanup(chan); 342e43147acSEzequiel Garcia spin_unlock_bh(&chan->lock); 343ff7b0479SSaeed Bishara } 344ff7b0479SSaeed Bishara 345ff7b0479SSaeed Bishara static struct mv_xor_desc_slot * 3460951e728SMaxime Ripard mv_chan_alloc_slot(struct mv_xor_chan *mv_chan) 347ff7b0479SSaeed Bishara { 348fbea28a2SLior Amsalem struct mv_xor_desc_slot *iter; 349ff7b0479SSaeed Bishara 350fbea28a2SLior Amsalem spin_lock_bh(&mv_chan->lock); 351fbea28a2SLior Amsalem 352fbea28a2SLior Amsalem if (!list_empty(&mv_chan->free_slots)) { 353fbea28a2SLior Amsalem iter = list_first_entry(&mv_chan->free_slots, 354ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 355fbea28a2SLior Amsalem node); 356ff7b0479SSaeed Bishara 357fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->allocated_slots); 358dfc97661SLior Amsalem 359fbea28a2SLior Amsalem spin_unlock_bh(&mv_chan->lock); 360ff7b0479SSaeed Bishara 361dfc97661SLior Amsalem /* pre-ack descriptor */ 362ff7b0479SSaeed Bishara async_tx_ack(&iter->async_tx); 363dfc97661SLior Amsalem iter->async_tx.cookie = -EBUSY; 364dfc97661SLior Amsalem 365dfc97661SLior Amsalem return iter; 366dfc97661SLior Amsalem 367ff7b0479SSaeed Bishara } 368fbea28a2SLior Amsalem 369fbea28a2SLior Amsalem spin_unlock_bh(&mv_chan->lock); 370ff7b0479SSaeed Bishara 371ff7b0479SSaeed Bishara /* try to free some slots if the allocation fails */ 372ff7b0479SSaeed Bishara tasklet_schedule(&mv_chan->irq_tasklet); 373ff7b0479SSaeed Bishara 374ff7b0479SSaeed Bishara return NULL; 375ff7b0479SSaeed Bishara } 376ff7b0479SSaeed Bishara 377ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/ 378ff7b0479SSaeed Bishara static dma_cookie_t 379ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx) 380ff7b0479SSaeed Bishara { 381ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx); 382ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan); 383dfc97661SLior Amsalem struct mv_xor_desc_slot *old_chain_tail; 384ff7b0479SSaeed Bishara dma_cookie_t cookie; 385ff7b0479SSaeed Bishara int new_hw_chain = 1; 386ff7b0479SSaeed Bishara 387c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 388ff7b0479SSaeed Bishara "%s sw_desc %p: async_tx %p\n", 389ff7b0479SSaeed Bishara __func__, sw_desc, &sw_desc->async_tx); 390ff7b0479SSaeed Bishara 391ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 392884485e1SRussell King - ARM Linux cookie = dma_cookie_assign(tx); 393ff7b0479SSaeed Bishara 394ff7b0479SSaeed Bishara if (list_empty(&mv_chan->chain)) 395fbea28a2SLior Amsalem list_move_tail(&sw_desc->node, &mv_chan->chain); 396ff7b0479SSaeed Bishara else { 397ff7b0479SSaeed Bishara new_hw_chain = 0; 398ff7b0479SSaeed Bishara 399ff7b0479SSaeed Bishara old_chain_tail = list_entry(mv_chan->chain.prev, 400ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 401fbea28a2SLior Amsalem node); 402fbea28a2SLior Amsalem list_move_tail(&sw_desc->node, &mv_chan->chain); 403ff7b0479SSaeed Bishara 40431fd8f5bSOlof Johansson dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n", 40531fd8f5bSOlof Johansson &old_chain_tail->async_tx.phys); 406ff7b0479SSaeed Bishara 407ff7b0479SSaeed Bishara /* fix up the hardware chain */ 408dfc97661SLior Amsalem mv_desc_set_next_desc(old_chain_tail, sw_desc->async_tx.phys); 409ff7b0479SSaeed Bishara 410ff7b0479SSaeed Bishara /* if the channel is not busy */ 411ff7b0479SSaeed Bishara if (!mv_chan_is_busy(mv_chan)) { 412ff7b0479SSaeed Bishara u32 current_desc = mv_chan_get_current_desc(mv_chan); 413ff7b0479SSaeed Bishara /* 414ff7b0479SSaeed Bishara * and the curren desc is the end of the chain before 415ff7b0479SSaeed Bishara * the append, then we need to start the channel 416ff7b0479SSaeed Bishara */ 417ff7b0479SSaeed Bishara if (current_desc == old_chain_tail->async_tx.phys) 418ff7b0479SSaeed Bishara new_hw_chain = 1; 419ff7b0479SSaeed Bishara } 420ff7b0479SSaeed Bishara } 421ff7b0479SSaeed Bishara 422ff7b0479SSaeed Bishara if (new_hw_chain) 4230951e728SMaxime Ripard mv_chan_start_new_chain(mv_chan, sw_desc); 424ff7b0479SSaeed Bishara 425ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 426ff7b0479SSaeed Bishara 427ff7b0479SSaeed Bishara return cookie; 428ff7b0479SSaeed Bishara } 429ff7b0479SSaeed Bishara 430ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */ 431aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan) 432ff7b0479SSaeed Bishara { 43331fd8f5bSOlof Johansson void *virt_desc; 43431fd8f5bSOlof Johansson dma_addr_t dma_desc; 435ff7b0479SSaeed Bishara int idx; 436ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 437ff7b0479SSaeed Bishara struct mv_xor_desc_slot *slot = NULL; 438b503fa01SThomas Petazzoni int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE; 439ff7b0479SSaeed Bishara 440ff7b0479SSaeed Bishara /* Allocate descriptor slots */ 441ff7b0479SSaeed Bishara idx = mv_chan->slots_allocated; 442ff7b0479SSaeed Bishara while (idx < num_descs_in_pool) { 443ff7b0479SSaeed Bishara slot = kzalloc(sizeof(*slot), GFP_KERNEL); 444ff7b0479SSaeed Bishara if (!slot) { 445b8291ddeSEzequiel Garcia dev_info(mv_chan_to_devp(mv_chan), 446b8291ddeSEzequiel Garcia "channel only initialized %d descriptor slots", 447b8291ddeSEzequiel Garcia idx); 448ff7b0479SSaeed Bishara break; 449ff7b0479SSaeed Bishara } 45031fd8f5bSOlof Johansson virt_desc = mv_chan->dma_desc_pool_virt; 45131fd8f5bSOlof Johansson slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE; 452ff7b0479SSaeed Bishara 453ff7b0479SSaeed Bishara dma_async_tx_descriptor_init(&slot->async_tx, chan); 454ff7b0479SSaeed Bishara slot->async_tx.tx_submit = mv_xor_tx_submit; 455fbea28a2SLior Amsalem INIT_LIST_HEAD(&slot->node); 45631fd8f5bSOlof Johansson dma_desc = mv_chan->dma_desc_pool; 45731fd8f5bSOlof Johansson slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE; 458ff7b0479SSaeed Bishara slot->idx = idx++; 459ff7b0479SSaeed Bishara 460ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 461ff7b0479SSaeed Bishara mv_chan->slots_allocated = idx; 462fbea28a2SLior Amsalem list_add_tail(&slot->node, &mv_chan->free_slots); 463ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 464ff7b0479SSaeed Bishara } 465ff7b0479SSaeed Bishara 466c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 467fbea28a2SLior Amsalem "allocated %d descriptor slots\n", 468fbea28a2SLior Amsalem mv_chan->slots_allocated); 469ff7b0479SSaeed Bishara 470ff7b0479SSaeed Bishara return mv_chan->slots_allocated ? : -ENOMEM; 471ff7b0479SSaeed Bishara } 472ff7b0479SSaeed Bishara 473ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor * 474ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src, 475ff7b0479SSaeed Bishara unsigned int src_cnt, size_t len, unsigned long flags) 476ff7b0479SSaeed Bishara { 477ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 478dfc97661SLior Amsalem struct mv_xor_desc_slot *sw_desc; 479ff7b0479SSaeed Bishara 480ff7b0479SSaeed Bishara if (unlikely(len < MV_XOR_MIN_BYTE_COUNT)) 481ff7b0479SSaeed Bishara return NULL; 482ff7b0479SSaeed Bishara 4837912d300SColy Li BUG_ON(len > MV_XOR_MAX_BYTE_COUNT); 484ff7b0479SSaeed Bishara 485c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 486bc822e12SGregory CLEMENT "%s src_cnt: %d len: %zu dest %pad flags: %ld\n", 48731fd8f5bSOlof Johansson __func__, src_cnt, len, &dest, flags); 488ff7b0479SSaeed Bishara 4890951e728SMaxime Ripard sw_desc = mv_chan_alloc_slot(mv_chan); 490ff7b0479SSaeed Bishara if (sw_desc) { 491ff7b0479SSaeed Bishara sw_desc->type = DMA_XOR; 492ff7b0479SSaeed Bishara sw_desc->async_tx.flags = flags; 493ba87d137SLior Amsalem mv_desc_init(sw_desc, dest, len, flags); 4946f166312SLior Amsalem if (mv_chan->op_in_desc == XOR_MODE_IN_DESC) 4956f166312SLior Amsalem mv_desc_set_mode(sw_desc); 496ff7b0479SSaeed Bishara while (src_cnt--) 497dfc97661SLior Amsalem mv_desc_set_src_addr(sw_desc, src_cnt, src[src_cnt]); 498ff7b0479SSaeed Bishara } 499fbea28a2SLior Amsalem 500c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 501ff7b0479SSaeed Bishara "%s sw_desc %p async_tx %p \n", 502ff7b0479SSaeed Bishara __func__, sw_desc, &sw_desc->async_tx); 503ff7b0479SSaeed Bishara return sw_desc ? &sw_desc->async_tx : NULL; 504ff7b0479SSaeed Bishara } 505ff7b0479SSaeed Bishara 5063e4f52e2SLior Amsalem static struct dma_async_tx_descriptor * 5073e4f52e2SLior Amsalem mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, 5083e4f52e2SLior Amsalem size_t len, unsigned long flags) 5093e4f52e2SLior Amsalem { 5103e4f52e2SLior Amsalem /* 5113e4f52e2SLior Amsalem * A MEMCPY operation is identical to an XOR operation with only 5123e4f52e2SLior Amsalem * a single source address. 5133e4f52e2SLior Amsalem */ 5143e4f52e2SLior Amsalem return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags); 5153e4f52e2SLior Amsalem } 5163e4f52e2SLior Amsalem 51722843545SLior Amsalem static struct dma_async_tx_descriptor * 51822843545SLior Amsalem mv_xor_prep_dma_interrupt(struct dma_chan *chan, unsigned long flags) 51922843545SLior Amsalem { 52022843545SLior Amsalem struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 52122843545SLior Amsalem dma_addr_t src, dest; 52222843545SLior Amsalem size_t len; 52322843545SLior Amsalem 52422843545SLior Amsalem src = mv_chan->dummy_src_addr; 52522843545SLior Amsalem dest = mv_chan->dummy_dst_addr; 52622843545SLior Amsalem len = MV_XOR_MIN_BYTE_COUNT; 52722843545SLior Amsalem 52822843545SLior Amsalem /* 52922843545SLior Amsalem * We implement the DMA_INTERRUPT operation as a minimum sized 53022843545SLior Amsalem * XOR operation with a single dummy source address. 53122843545SLior Amsalem */ 53222843545SLior Amsalem return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags); 53322843545SLior Amsalem } 53422843545SLior Amsalem 535ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan) 536ff7b0479SSaeed Bishara { 537ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 538ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 539ff7b0479SSaeed Bishara int in_use_descs = 0; 540ff7b0479SSaeed Bishara 541ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 542e43147acSEzequiel Garcia 5430951e728SMaxime Ripard mv_chan_slot_cleanup(mv_chan); 544ff7b0479SSaeed Bishara 545ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->chain, 546fbea28a2SLior Amsalem node) { 547ff7b0479SSaeed Bishara in_use_descs++; 548fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->free_slots); 549ff7b0479SSaeed Bishara } 550ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, 551fbea28a2SLior Amsalem node) { 552ff7b0479SSaeed Bishara in_use_descs++; 553fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->free_slots); 554fbea28a2SLior Amsalem } 555fbea28a2SLior Amsalem list_for_each_entry_safe(iter, _iter, &mv_chan->allocated_slots, 556fbea28a2SLior Amsalem node) { 557fbea28a2SLior Amsalem in_use_descs++; 558fbea28a2SLior Amsalem list_move_tail(&iter->node, &mv_chan->free_slots); 559ff7b0479SSaeed Bishara } 560ff7b0479SSaeed Bishara list_for_each_entry_safe_reverse( 561fbea28a2SLior Amsalem iter, _iter, &mv_chan->free_slots, node) { 562fbea28a2SLior Amsalem list_del(&iter->node); 563ff7b0479SSaeed Bishara kfree(iter); 564ff7b0479SSaeed Bishara mv_chan->slots_allocated--; 565ff7b0479SSaeed Bishara } 566ff7b0479SSaeed Bishara 567c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n", 568ff7b0479SSaeed Bishara __func__, mv_chan->slots_allocated); 569ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 570ff7b0479SSaeed Bishara 571ff7b0479SSaeed Bishara if (in_use_descs) 572c98c1781SThomas Petazzoni dev_err(mv_chan_to_devp(mv_chan), 573ff7b0479SSaeed Bishara "freeing %d in use descriptors!\n", in_use_descs); 574ff7b0479SSaeed Bishara } 575ff7b0479SSaeed Bishara 576ff7b0479SSaeed Bishara /** 57707934481SLinus Walleij * mv_xor_status - poll the status of an XOR transaction 578ff7b0479SSaeed Bishara * @chan: XOR channel handle 579ff7b0479SSaeed Bishara * @cookie: XOR transaction identifier 58007934481SLinus Walleij * @txstate: XOR transactions state holder (or NULL) 581ff7b0479SSaeed Bishara */ 58207934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan, 583ff7b0479SSaeed Bishara dma_cookie_t cookie, 58407934481SLinus Walleij struct dma_tx_state *txstate) 585ff7b0479SSaeed Bishara { 586ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 587ff7b0479SSaeed Bishara enum dma_status ret; 588ff7b0479SSaeed Bishara 58996a2af41SRussell King - ARM Linux ret = dma_cookie_status(chan, cookie, txstate); 590890766d2SEzequiel Garcia if (ret == DMA_COMPLETE) 591ff7b0479SSaeed Bishara return ret; 592e43147acSEzequiel Garcia 593e43147acSEzequiel Garcia spin_lock_bh(&mv_chan->lock); 5940951e728SMaxime Ripard mv_chan_slot_cleanup(mv_chan); 595e43147acSEzequiel Garcia spin_unlock_bh(&mv_chan->lock); 596ff7b0479SSaeed Bishara 59796a2af41SRussell King - ARM Linux return dma_cookie_status(chan, cookie, txstate); 598ff7b0479SSaeed Bishara } 599ff7b0479SSaeed Bishara 6000951e728SMaxime Ripard static void mv_chan_dump_regs(struct mv_xor_chan *chan) 601ff7b0479SSaeed Bishara { 602ff7b0479SSaeed Bishara u32 val; 603ff7b0479SSaeed Bishara 6045733c38aSThomas Petazzoni val = readl_relaxed(XOR_CONFIG(chan)); 6051ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "config 0x%08x\n", val); 606ff7b0479SSaeed Bishara 6075733c38aSThomas Petazzoni val = readl_relaxed(XOR_ACTIVATION(chan)); 6081ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "activation 0x%08x\n", val); 609ff7b0479SSaeed Bishara 6105733c38aSThomas Petazzoni val = readl_relaxed(XOR_INTR_CAUSE(chan)); 6111ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "intr cause 0x%08x\n", val); 612ff7b0479SSaeed Bishara 6135733c38aSThomas Petazzoni val = readl_relaxed(XOR_INTR_MASK(chan)); 6141ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "intr mask 0x%08x\n", val); 615ff7b0479SSaeed Bishara 6165733c38aSThomas Petazzoni val = readl_relaxed(XOR_ERROR_CAUSE(chan)); 6171ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "error cause 0x%08x\n", val); 618ff7b0479SSaeed Bishara 6195733c38aSThomas Petazzoni val = readl_relaxed(XOR_ERROR_ADDR(chan)); 6201ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "error addr 0x%08x\n", val); 621ff7b0479SSaeed Bishara } 622ff7b0479SSaeed Bishara 6230951e728SMaxime Ripard static void mv_chan_err_interrupt_handler(struct mv_xor_chan *chan, 624ff7b0479SSaeed Bishara u32 intr_cause) 625ff7b0479SSaeed Bishara { 6260e7488edSEzequiel Garcia if (intr_cause & XOR_INT_ERR_DECODE) { 6270e7488edSEzequiel Garcia dev_dbg(mv_chan_to_devp(chan), "ignoring address decode error\n"); 628ff7b0479SSaeed Bishara return; 629ff7b0479SSaeed Bishara } 630ff7b0479SSaeed Bishara 6310e7488edSEzequiel Garcia dev_err(mv_chan_to_devp(chan), "error on chan %d. intr cause 0x%08x\n", 632ff7b0479SSaeed Bishara chan->idx, intr_cause); 633ff7b0479SSaeed Bishara 6340951e728SMaxime Ripard mv_chan_dump_regs(chan); 6350e7488edSEzequiel Garcia WARN_ON(1); 636ff7b0479SSaeed Bishara } 637ff7b0479SSaeed Bishara 638ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data) 639ff7b0479SSaeed Bishara { 640ff7b0479SSaeed Bishara struct mv_xor_chan *chan = data; 641ff7b0479SSaeed Bishara u32 intr_cause = mv_chan_get_intr_cause(chan); 642ff7b0479SSaeed Bishara 643c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause); 644ff7b0479SSaeed Bishara 6450e7488edSEzequiel Garcia if (intr_cause & XOR_INTR_ERRORS) 6460951e728SMaxime Ripard mv_chan_err_interrupt_handler(chan, intr_cause); 647ff7b0479SSaeed Bishara 648ff7b0479SSaeed Bishara tasklet_schedule(&chan->irq_tasklet); 649ff7b0479SSaeed Bishara 6500951e728SMaxime Ripard mv_chan_clear_eoc_cause(chan); 651ff7b0479SSaeed Bishara 652ff7b0479SSaeed Bishara return IRQ_HANDLED; 653ff7b0479SSaeed Bishara } 654ff7b0479SSaeed Bishara 655ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan) 656ff7b0479SSaeed Bishara { 657ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 658ff7b0479SSaeed Bishara 659ff7b0479SSaeed Bishara if (mv_chan->pending >= MV_XOR_THRESHOLD) { 660ff7b0479SSaeed Bishara mv_chan->pending = 0; 661ff7b0479SSaeed Bishara mv_chan_activate(mv_chan); 662ff7b0479SSaeed Bishara } 663ff7b0479SSaeed Bishara } 664ff7b0479SSaeed Bishara 665ff7b0479SSaeed Bishara /* 666ff7b0479SSaeed Bishara * Perform a transaction to verify the HW works. 667ff7b0479SSaeed Bishara */ 668ff7b0479SSaeed Bishara 6690951e728SMaxime Ripard static int mv_chan_memcpy_self_test(struct mv_xor_chan *mv_chan) 670ff7b0479SSaeed Bishara { 671b8c01d25SEzequiel Garcia int i, ret; 672ff7b0479SSaeed Bishara void *src, *dest; 673ff7b0479SSaeed Bishara dma_addr_t src_dma, dest_dma; 674ff7b0479SSaeed Bishara struct dma_chan *dma_chan; 675ff7b0479SSaeed Bishara dma_cookie_t cookie; 676ff7b0479SSaeed Bishara struct dma_async_tx_descriptor *tx; 677d16695a7SEzequiel Garcia struct dmaengine_unmap_data *unmap; 678ff7b0479SSaeed Bishara int err = 0; 679ff7b0479SSaeed Bishara 680d16695a7SEzequiel Garcia src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL); 681ff7b0479SSaeed Bishara if (!src) 682ff7b0479SSaeed Bishara return -ENOMEM; 683ff7b0479SSaeed Bishara 684d16695a7SEzequiel Garcia dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL); 685ff7b0479SSaeed Bishara if (!dest) { 686ff7b0479SSaeed Bishara kfree(src); 687ff7b0479SSaeed Bishara return -ENOMEM; 688ff7b0479SSaeed Bishara } 689ff7b0479SSaeed Bishara 690ff7b0479SSaeed Bishara /* Fill in src buffer */ 691d16695a7SEzequiel Garcia for (i = 0; i < PAGE_SIZE; i++) 692ff7b0479SSaeed Bishara ((u8 *) src)[i] = (u8)i; 693ff7b0479SSaeed Bishara 694275cc0c8SThomas Petazzoni dma_chan = &mv_chan->dmachan; 695aa1e6f1aSDan Williams if (mv_xor_alloc_chan_resources(dma_chan) < 1) { 696ff7b0479SSaeed Bishara err = -ENODEV; 697ff7b0479SSaeed Bishara goto out; 698ff7b0479SSaeed Bishara } 699ff7b0479SSaeed Bishara 700d16695a7SEzequiel Garcia unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL); 701d16695a7SEzequiel Garcia if (!unmap) { 702d16695a7SEzequiel Garcia err = -ENOMEM; 703d16695a7SEzequiel Garcia goto free_resources; 704d16695a7SEzequiel Garcia } 705ff7b0479SSaeed Bishara 706*51564635SStefan Roese src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 707*51564635SStefan Roese (size_t)src & ~PAGE_MASK, PAGE_SIZE, 708*51564635SStefan Roese DMA_TO_DEVICE); 709d16695a7SEzequiel Garcia unmap->addr[0] = src_dma; 710d16695a7SEzequiel Garcia 711b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, src_dma); 712b8c01d25SEzequiel Garcia if (ret) { 713b8c01d25SEzequiel Garcia err = -ENOMEM; 714b8c01d25SEzequiel Garcia goto free_resources; 715b8c01d25SEzequiel Garcia } 716b8c01d25SEzequiel Garcia unmap->to_cnt = 1; 717b8c01d25SEzequiel Garcia 718*51564635SStefan Roese dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 719*51564635SStefan Roese (size_t)dest & ~PAGE_MASK, PAGE_SIZE, 720*51564635SStefan Roese DMA_FROM_DEVICE); 721d16695a7SEzequiel Garcia unmap->addr[1] = dest_dma; 722d16695a7SEzequiel Garcia 723b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, dest_dma); 724b8c01d25SEzequiel Garcia if (ret) { 725b8c01d25SEzequiel Garcia err = -ENOMEM; 726b8c01d25SEzequiel Garcia goto free_resources; 727b8c01d25SEzequiel Garcia } 728b8c01d25SEzequiel Garcia unmap->from_cnt = 1; 729d16695a7SEzequiel Garcia unmap->len = PAGE_SIZE; 730ff7b0479SSaeed Bishara 731ff7b0479SSaeed Bishara tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma, 732d16695a7SEzequiel Garcia PAGE_SIZE, 0); 733b8c01d25SEzequiel Garcia if (!tx) { 734b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 735b8c01d25SEzequiel Garcia "Self-test cannot prepare operation, disabling\n"); 736b8c01d25SEzequiel Garcia err = -ENODEV; 737b8c01d25SEzequiel Garcia goto free_resources; 738b8c01d25SEzequiel Garcia } 739b8c01d25SEzequiel Garcia 740ff7b0479SSaeed Bishara cookie = mv_xor_tx_submit(tx); 741b8c01d25SEzequiel Garcia if (dma_submit_error(cookie)) { 742b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 743b8c01d25SEzequiel Garcia "Self-test submit error, disabling\n"); 744b8c01d25SEzequiel Garcia err = -ENODEV; 745b8c01d25SEzequiel Garcia goto free_resources; 746b8c01d25SEzequiel Garcia } 747b8c01d25SEzequiel Garcia 748ff7b0479SSaeed Bishara mv_xor_issue_pending(dma_chan); 749ff7b0479SSaeed Bishara async_tx_ack(tx); 750ff7b0479SSaeed Bishara msleep(1); 751ff7b0479SSaeed Bishara 75207934481SLinus Walleij if (mv_xor_status(dma_chan, cookie, NULL) != 753b3efb8fcSVinod Koul DMA_COMPLETE) { 754a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 755ff7b0479SSaeed Bishara "Self-test copy timed out, disabling\n"); 756ff7b0479SSaeed Bishara err = -ENODEV; 757ff7b0479SSaeed Bishara goto free_resources; 758ff7b0479SSaeed Bishara } 759ff7b0479SSaeed Bishara 760c35064c4SThomas Petazzoni dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, 761d16695a7SEzequiel Garcia PAGE_SIZE, DMA_FROM_DEVICE); 762d16695a7SEzequiel Garcia if (memcmp(src, dest, PAGE_SIZE)) { 763a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 764ff7b0479SSaeed Bishara "Self-test copy failed compare, disabling\n"); 765ff7b0479SSaeed Bishara err = -ENODEV; 766ff7b0479SSaeed Bishara goto free_resources; 767ff7b0479SSaeed Bishara } 768ff7b0479SSaeed Bishara 769ff7b0479SSaeed Bishara free_resources: 770d16695a7SEzequiel Garcia dmaengine_unmap_put(unmap); 771ff7b0479SSaeed Bishara mv_xor_free_chan_resources(dma_chan); 772ff7b0479SSaeed Bishara out: 773ff7b0479SSaeed Bishara kfree(src); 774ff7b0479SSaeed Bishara kfree(dest); 775ff7b0479SSaeed Bishara return err; 776ff7b0479SSaeed Bishara } 777ff7b0479SSaeed Bishara 778ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */ 779463a1f8bSBill Pemberton static int 7800951e728SMaxime Ripard mv_chan_xor_self_test(struct mv_xor_chan *mv_chan) 781ff7b0479SSaeed Bishara { 782b8c01d25SEzequiel Garcia int i, src_idx, ret; 783ff7b0479SSaeed Bishara struct page *dest; 784ff7b0479SSaeed Bishara struct page *xor_srcs[MV_XOR_NUM_SRC_TEST]; 785ff7b0479SSaeed Bishara dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST]; 786ff7b0479SSaeed Bishara dma_addr_t dest_dma; 787ff7b0479SSaeed Bishara struct dma_async_tx_descriptor *tx; 788d16695a7SEzequiel Garcia struct dmaengine_unmap_data *unmap; 789ff7b0479SSaeed Bishara struct dma_chan *dma_chan; 790ff7b0479SSaeed Bishara dma_cookie_t cookie; 791ff7b0479SSaeed Bishara u8 cmp_byte = 0; 792ff7b0479SSaeed Bishara u32 cmp_word; 793ff7b0479SSaeed Bishara int err = 0; 794d16695a7SEzequiel Garcia int src_count = MV_XOR_NUM_SRC_TEST; 795ff7b0479SSaeed Bishara 796d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) { 797ff7b0479SSaeed Bishara xor_srcs[src_idx] = alloc_page(GFP_KERNEL); 798a09b09aeSRoel Kluin if (!xor_srcs[src_idx]) { 799a09b09aeSRoel Kluin while (src_idx--) 800ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 801ff7b0479SSaeed Bishara return -ENOMEM; 802ff7b0479SSaeed Bishara } 803ff7b0479SSaeed Bishara } 804ff7b0479SSaeed Bishara 805ff7b0479SSaeed Bishara dest = alloc_page(GFP_KERNEL); 806a09b09aeSRoel Kluin if (!dest) { 807a09b09aeSRoel Kluin while (src_idx--) 808ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 809ff7b0479SSaeed Bishara return -ENOMEM; 810ff7b0479SSaeed Bishara } 811ff7b0479SSaeed Bishara 812ff7b0479SSaeed Bishara /* Fill in src buffers */ 813d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) { 814ff7b0479SSaeed Bishara u8 *ptr = page_address(xor_srcs[src_idx]); 815ff7b0479SSaeed Bishara for (i = 0; i < PAGE_SIZE; i++) 816ff7b0479SSaeed Bishara ptr[i] = (1 << src_idx); 817ff7b0479SSaeed Bishara } 818ff7b0479SSaeed Bishara 819d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) 820ff7b0479SSaeed Bishara cmp_byte ^= (u8) (1 << src_idx); 821ff7b0479SSaeed Bishara 822ff7b0479SSaeed Bishara cmp_word = (cmp_byte << 24) | (cmp_byte << 16) | 823ff7b0479SSaeed Bishara (cmp_byte << 8) | cmp_byte; 824ff7b0479SSaeed Bishara 825ff7b0479SSaeed Bishara memset(page_address(dest), 0, PAGE_SIZE); 826ff7b0479SSaeed Bishara 827275cc0c8SThomas Petazzoni dma_chan = &mv_chan->dmachan; 828aa1e6f1aSDan Williams if (mv_xor_alloc_chan_resources(dma_chan) < 1) { 829ff7b0479SSaeed Bishara err = -ENODEV; 830ff7b0479SSaeed Bishara goto out; 831ff7b0479SSaeed Bishara } 832ff7b0479SSaeed Bishara 833d16695a7SEzequiel Garcia unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1, 834d16695a7SEzequiel Garcia GFP_KERNEL); 835d16695a7SEzequiel Garcia if (!unmap) { 836d16695a7SEzequiel Garcia err = -ENOMEM; 837d16695a7SEzequiel Garcia goto free_resources; 838d16695a7SEzequiel Garcia } 839ff7b0479SSaeed Bishara 840d16695a7SEzequiel Garcia /* test xor */ 841d16695a7SEzequiel Garcia for (i = 0; i < src_count; i++) { 842d16695a7SEzequiel Garcia unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i], 843ff7b0479SSaeed Bishara 0, PAGE_SIZE, DMA_TO_DEVICE); 844d16695a7SEzequiel Garcia dma_srcs[i] = unmap->addr[i]; 845b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[i]); 846b8c01d25SEzequiel Garcia if (ret) { 847b8c01d25SEzequiel Garcia err = -ENOMEM; 848b8c01d25SEzequiel Garcia goto free_resources; 849b8c01d25SEzequiel Garcia } 850d16695a7SEzequiel Garcia unmap->to_cnt++; 851d16695a7SEzequiel Garcia } 852d16695a7SEzequiel Garcia 853d16695a7SEzequiel Garcia unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE, 854d16695a7SEzequiel Garcia DMA_FROM_DEVICE); 855d16695a7SEzequiel Garcia dest_dma = unmap->addr[src_count]; 856b8c01d25SEzequiel Garcia ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[src_count]); 857b8c01d25SEzequiel Garcia if (ret) { 858b8c01d25SEzequiel Garcia err = -ENOMEM; 859b8c01d25SEzequiel Garcia goto free_resources; 860b8c01d25SEzequiel Garcia } 861d16695a7SEzequiel Garcia unmap->from_cnt = 1; 862d16695a7SEzequiel Garcia unmap->len = PAGE_SIZE; 863ff7b0479SSaeed Bishara 864ff7b0479SSaeed Bishara tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs, 865d16695a7SEzequiel Garcia src_count, PAGE_SIZE, 0); 866b8c01d25SEzequiel Garcia if (!tx) { 867b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 868b8c01d25SEzequiel Garcia "Self-test cannot prepare operation, disabling\n"); 869b8c01d25SEzequiel Garcia err = -ENODEV; 870b8c01d25SEzequiel Garcia goto free_resources; 871b8c01d25SEzequiel Garcia } 872ff7b0479SSaeed Bishara 873ff7b0479SSaeed Bishara cookie = mv_xor_tx_submit(tx); 874b8c01d25SEzequiel Garcia if (dma_submit_error(cookie)) { 875b8c01d25SEzequiel Garcia dev_err(dma_chan->device->dev, 876b8c01d25SEzequiel Garcia "Self-test submit error, disabling\n"); 877b8c01d25SEzequiel Garcia err = -ENODEV; 878b8c01d25SEzequiel Garcia goto free_resources; 879b8c01d25SEzequiel Garcia } 880b8c01d25SEzequiel Garcia 881ff7b0479SSaeed Bishara mv_xor_issue_pending(dma_chan); 882ff7b0479SSaeed Bishara async_tx_ack(tx); 883ff7b0479SSaeed Bishara msleep(8); 884ff7b0479SSaeed Bishara 88507934481SLinus Walleij if (mv_xor_status(dma_chan, cookie, NULL) != 886b3efb8fcSVinod Koul DMA_COMPLETE) { 887a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 888ff7b0479SSaeed Bishara "Self-test xor timed out, disabling\n"); 889ff7b0479SSaeed Bishara err = -ENODEV; 890ff7b0479SSaeed Bishara goto free_resources; 891ff7b0479SSaeed Bishara } 892ff7b0479SSaeed Bishara 893c35064c4SThomas Petazzoni dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, 894ff7b0479SSaeed Bishara PAGE_SIZE, DMA_FROM_DEVICE); 895ff7b0479SSaeed Bishara for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) { 896ff7b0479SSaeed Bishara u32 *ptr = page_address(dest); 897ff7b0479SSaeed Bishara if (ptr[i] != cmp_word) { 898a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 8991ba151cdSJoe Perches "Self-test xor failed compare, disabling. index %d, data %x, expected %x\n", 9001ba151cdSJoe Perches i, ptr[i], cmp_word); 901ff7b0479SSaeed Bishara err = -ENODEV; 902ff7b0479SSaeed Bishara goto free_resources; 903ff7b0479SSaeed Bishara } 904ff7b0479SSaeed Bishara } 905ff7b0479SSaeed Bishara 906ff7b0479SSaeed Bishara free_resources: 907d16695a7SEzequiel Garcia dmaengine_unmap_put(unmap); 908ff7b0479SSaeed Bishara mv_xor_free_chan_resources(dma_chan); 909ff7b0479SSaeed Bishara out: 910d16695a7SEzequiel Garcia src_idx = src_count; 911ff7b0479SSaeed Bishara while (src_idx--) 912ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 913ff7b0479SSaeed Bishara __free_page(dest); 914ff7b0479SSaeed Bishara return err; 915ff7b0479SSaeed Bishara } 916ff7b0479SSaeed Bishara 9171ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan) 918ff7b0479SSaeed Bishara { 919ff7b0479SSaeed Bishara struct dma_chan *chan, *_chan; 9201ef48a26SThomas Petazzoni struct device *dev = mv_chan->dmadev.dev; 921ff7b0479SSaeed Bishara 9221ef48a26SThomas Petazzoni dma_async_device_unregister(&mv_chan->dmadev); 923ff7b0479SSaeed Bishara 924b503fa01SThomas Petazzoni dma_free_coherent(dev, MV_XOR_POOL_SIZE, 9251ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); 92622843545SLior Amsalem dma_unmap_single(dev, mv_chan->dummy_src_addr, 92722843545SLior Amsalem MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE); 92822843545SLior Amsalem dma_unmap_single(dev, mv_chan->dummy_dst_addr, 92922843545SLior Amsalem MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE); 930ff7b0479SSaeed Bishara 9311ef48a26SThomas Petazzoni list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels, 932ff7b0479SSaeed Bishara device_node) { 933ff7b0479SSaeed Bishara list_del(&chan->device_node); 934ff7b0479SSaeed Bishara } 935ff7b0479SSaeed Bishara 93688eb92cbSThomas Petazzoni free_irq(mv_chan->irq, mv_chan); 93788eb92cbSThomas Petazzoni 938ff7b0479SSaeed Bishara return 0; 939ff7b0479SSaeed Bishara } 940ff7b0479SSaeed Bishara 9411ef48a26SThomas Petazzoni static struct mv_xor_chan * 942297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev, 943a6b4a9d2SThomas Petazzoni struct platform_device *pdev, 944dd130c65SGregory CLEMENT int idx, dma_cap_mask_t cap_mask, int irq) 945ff7b0479SSaeed Bishara { 946ff7b0479SSaeed Bishara int ret = 0; 947ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan; 948ff7b0479SSaeed Bishara struct dma_device *dma_dev; 949ff7b0479SSaeed Bishara 9501ef48a26SThomas Petazzoni mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL); 951a577659fSSachin Kamat if (!mv_chan) 952a577659fSSachin Kamat return ERR_PTR(-ENOMEM); 953ff7b0479SSaeed Bishara 9549aedbdbaSThomas Petazzoni mv_chan->idx = idx; 95588eb92cbSThomas Petazzoni mv_chan->irq = irq; 956dd130c65SGregory CLEMENT if (xordev->xor_type == XOR_ORION) 957dd130c65SGregory CLEMENT mv_chan->op_in_desc = XOR_MODE_IN_REG; 958dd130c65SGregory CLEMENT else 959dd130c65SGregory CLEMENT mv_chan->op_in_desc = XOR_MODE_IN_DESC; 960ff7b0479SSaeed Bishara 9611ef48a26SThomas Petazzoni dma_dev = &mv_chan->dmadev; 962ff7b0479SSaeed Bishara 96322843545SLior Amsalem /* 96422843545SLior Amsalem * These source and destination dummy buffers are used to implement 96522843545SLior Amsalem * a DMA_INTERRUPT operation as a minimum-sized XOR operation. 96622843545SLior Amsalem * Hence, we only need to map the buffers at initialization-time. 96722843545SLior Amsalem */ 96822843545SLior Amsalem mv_chan->dummy_src_addr = dma_map_single(dma_dev->dev, 96922843545SLior Amsalem mv_chan->dummy_src, MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE); 97022843545SLior Amsalem mv_chan->dummy_dst_addr = dma_map_single(dma_dev->dev, 97122843545SLior Amsalem mv_chan->dummy_dst, MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE); 97222843545SLior Amsalem 973ff7b0479SSaeed Bishara /* allocate coherent memory for hardware descriptors 974ff7b0479SSaeed Bishara * note: writecombine gives slightly better performance, but 975ff7b0479SSaeed Bishara * requires that we explicitly flush the writes 976ff7b0479SSaeed Bishara */ 9771ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt = 978f6e45661SLuis R. Rodriguez dma_alloc_wc(&pdev->dev, MV_XOR_POOL_SIZE, &mv_chan->dma_desc_pool, 979f6e45661SLuis R. Rodriguez GFP_KERNEL); 9801ef48a26SThomas Petazzoni if (!mv_chan->dma_desc_pool_virt) 981a6b4a9d2SThomas Petazzoni return ERR_PTR(-ENOMEM); 982ff7b0479SSaeed Bishara 983ff7b0479SSaeed Bishara /* discover transaction capabilites from the platform data */ 984a6b4a9d2SThomas Petazzoni dma_dev->cap_mask = cap_mask; 985ff7b0479SSaeed Bishara 986ff7b0479SSaeed Bishara INIT_LIST_HEAD(&dma_dev->channels); 987ff7b0479SSaeed Bishara 988ff7b0479SSaeed Bishara /* set base routines */ 989ff7b0479SSaeed Bishara dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources; 990ff7b0479SSaeed Bishara dma_dev->device_free_chan_resources = mv_xor_free_chan_resources; 99107934481SLinus Walleij dma_dev->device_tx_status = mv_xor_status; 992ff7b0479SSaeed Bishara dma_dev->device_issue_pending = mv_xor_issue_pending; 993ff7b0479SSaeed Bishara dma_dev->dev = &pdev->dev; 994ff7b0479SSaeed Bishara 995ff7b0479SSaeed Bishara /* set prep routines based on capability */ 99622843545SLior Amsalem if (dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask)) 99722843545SLior Amsalem dma_dev->device_prep_dma_interrupt = mv_xor_prep_dma_interrupt; 998ff7b0479SSaeed Bishara if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) 999ff7b0479SSaeed Bishara dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy; 1000ff7b0479SSaeed Bishara if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { 1001c019894eSJoe Perches dma_dev->max_xor = 8; 1002ff7b0479SSaeed Bishara dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor; 1003ff7b0479SSaeed Bishara } 1004ff7b0479SSaeed Bishara 1005297eedbaSThomas Petazzoni mv_chan->mmr_base = xordev->xor_base; 100682a1402eSEzequiel Garcia mv_chan->mmr_high_base = xordev->xor_high_base; 1007ff7b0479SSaeed Bishara tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long) 1008ff7b0479SSaeed Bishara mv_chan); 1009ff7b0479SSaeed Bishara 1010ff7b0479SSaeed Bishara /* clear errors before enabling interrupts */ 10110951e728SMaxime Ripard mv_chan_clear_err_status(mv_chan); 1012ff7b0479SSaeed Bishara 10132d0a0745SThomas Petazzoni ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler, 1014ff7b0479SSaeed Bishara 0, dev_name(&pdev->dev), mv_chan); 1015ff7b0479SSaeed Bishara if (ret) 1016ff7b0479SSaeed Bishara goto err_free_dma; 1017ff7b0479SSaeed Bishara 1018ff7b0479SSaeed Bishara mv_chan_unmask_interrupts(mv_chan); 1019ff7b0479SSaeed Bishara 10206f166312SLior Amsalem if (mv_chan->op_in_desc == XOR_MODE_IN_DESC) 102181aafb3eSThomas Petazzoni mv_chan_set_mode(mv_chan, XOR_OPERATION_MODE_IN_DESC); 10226f166312SLior Amsalem else 102381aafb3eSThomas Petazzoni mv_chan_set_mode(mv_chan, XOR_OPERATION_MODE_XOR); 1024ff7b0479SSaeed Bishara 1025ff7b0479SSaeed Bishara spin_lock_init(&mv_chan->lock); 1026ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->chain); 1027ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->completed_slots); 1028fbea28a2SLior Amsalem INIT_LIST_HEAD(&mv_chan->free_slots); 1029fbea28a2SLior Amsalem INIT_LIST_HEAD(&mv_chan->allocated_slots); 103098817b99SThomas Petazzoni mv_chan->dmachan.device = dma_dev; 103198817b99SThomas Petazzoni dma_cookie_init(&mv_chan->dmachan); 1032ff7b0479SSaeed Bishara 103398817b99SThomas Petazzoni list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels); 1034ff7b0479SSaeed Bishara 1035ff7b0479SSaeed Bishara if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) { 10360951e728SMaxime Ripard ret = mv_chan_memcpy_self_test(mv_chan); 1037ff7b0479SSaeed Bishara dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret); 1038ff7b0479SSaeed Bishara if (ret) 10392d0a0745SThomas Petazzoni goto err_free_irq; 1040ff7b0479SSaeed Bishara } 1041ff7b0479SSaeed Bishara 1042ff7b0479SSaeed Bishara if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { 10430951e728SMaxime Ripard ret = mv_chan_xor_self_test(mv_chan); 1044ff7b0479SSaeed Bishara dev_dbg(&pdev->dev, "xor self test returned %d\n", ret); 1045ff7b0479SSaeed Bishara if (ret) 10462d0a0745SThomas Petazzoni goto err_free_irq; 1047ff7b0479SSaeed Bishara } 1048ff7b0479SSaeed Bishara 10496f166312SLior Amsalem dev_info(&pdev->dev, "Marvell XOR (%s): ( %s%s%s)\n", 10506f166312SLior Amsalem mv_chan->op_in_desc ? "Descriptor Mode" : "Registers Mode", 1051ff7b0479SSaeed Bishara dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "", 1052ff7b0479SSaeed Bishara dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "", 1053ff7b0479SSaeed Bishara dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : ""); 1054ff7b0479SSaeed Bishara 1055ff7b0479SSaeed Bishara dma_async_device_register(dma_dev); 10561ef48a26SThomas Petazzoni return mv_chan; 1057ff7b0479SSaeed Bishara 10582d0a0745SThomas Petazzoni err_free_irq: 10592d0a0745SThomas Petazzoni free_irq(mv_chan->irq, mv_chan); 1060ff7b0479SSaeed Bishara err_free_dma: 1061b503fa01SThomas Petazzoni dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE, 10621ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); 1063a6b4a9d2SThomas Petazzoni return ERR_PTR(ret); 1064ff7b0479SSaeed Bishara } 1065ff7b0479SSaeed Bishara 1066ff7b0479SSaeed Bishara static void 1067297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev, 106863a9332bSAndrew Lunn const struct mbus_dram_target_info *dram) 1069ff7b0479SSaeed Bishara { 107082a1402eSEzequiel Garcia void __iomem *base = xordev->xor_high_base; 1071ff7b0479SSaeed Bishara u32 win_enable = 0; 1072ff7b0479SSaeed Bishara int i; 1073ff7b0479SSaeed Bishara 1074ff7b0479SSaeed Bishara for (i = 0; i < 8; i++) { 1075ff7b0479SSaeed Bishara writel(0, base + WINDOW_BASE(i)); 1076ff7b0479SSaeed Bishara writel(0, base + WINDOW_SIZE(i)); 1077ff7b0479SSaeed Bishara if (i < 4) 1078ff7b0479SSaeed Bishara writel(0, base + WINDOW_REMAP_HIGH(i)); 1079ff7b0479SSaeed Bishara } 1080ff7b0479SSaeed Bishara 1081ff7b0479SSaeed Bishara for (i = 0; i < dram->num_cs; i++) { 108263a9332bSAndrew Lunn const struct mbus_dram_window *cs = dram->cs + i; 1083ff7b0479SSaeed Bishara 1084ff7b0479SSaeed Bishara writel((cs->base & 0xffff0000) | 1085ff7b0479SSaeed Bishara (cs->mbus_attr << 8) | 1086ff7b0479SSaeed Bishara dram->mbus_dram_target_id, base + WINDOW_BASE(i)); 1087ff7b0479SSaeed Bishara writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i)); 1088ff7b0479SSaeed Bishara 1089ff7b0479SSaeed Bishara win_enable |= (1 << i); 1090ff7b0479SSaeed Bishara win_enable |= 3 << (16 + (2 * i)); 1091ff7b0479SSaeed Bishara } 1092ff7b0479SSaeed Bishara 1093ff7b0479SSaeed Bishara writel(win_enable, base + WINDOW_BAR_ENABLE(0)); 1094ff7b0479SSaeed Bishara writel(win_enable, base + WINDOW_BAR_ENABLE(1)); 1095c4b4b732SThomas Petazzoni writel(0, base + WINDOW_OVERRIDE_CTRL(0)); 1096c4b4b732SThomas Petazzoni writel(0, base + WINDOW_OVERRIDE_CTRL(1)); 1097ff7b0479SSaeed Bishara } 1098ff7b0479SSaeed Bishara 1099ac5f0f3fSMarcin Wojtas static void 1100ac5f0f3fSMarcin Wojtas mv_xor_conf_mbus_windows_a3700(struct mv_xor_device *xordev) 1101ac5f0f3fSMarcin Wojtas { 1102ac5f0f3fSMarcin Wojtas void __iomem *base = xordev->xor_high_base; 1103ac5f0f3fSMarcin Wojtas u32 win_enable = 0; 1104ac5f0f3fSMarcin Wojtas int i; 1105ac5f0f3fSMarcin Wojtas 1106ac5f0f3fSMarcin Wojtas for (i = 0; i < 8; i++) { 1107ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_BASE(i)); 1108ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_SIZE(i)); 1109ac5f0f3fSMarcin Wojtas if (i < 4) 1110ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_REMAP_HIGH(i)); 1111ac5f0f3fSMarcin Wojtas } 1112ac5f0f3fSMarcin Wojtas /* 1113ac5f0f3fSMarcin Wojtas * For Armada3700 open default 4GB Mbus window. The dram 1114ac5f0f3fSMarcin Wojtas * related configuration are done at AXIS level. 1115ac5f0f3fSMarcin Wojtas */ 1116ac5f0f3fSMarcin Wojtas writel(0xffff0000, base + WINDOW_SIZE(0)); 1117ac5f0f3fSMarcin Wojtas win_enable |= 1; 1118ac5f0f3fSMarcin Wojtas win_enable |= 3 << 16; 1119ac5f0f3fSMarcin Wojtas 1120ac5f0f3fSMarcin Wojtas writel(win_enable, base + WINDOW_BAR_ENABLE(0)); 1121ac5f0f3fSMarcin Wojtas writel(win_enable, base + WINDOW_BAR_ENABLE(1)); 1122ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_OVERRIDE_CTRL(0)); 1123ac5f0f3fSMarcin Wojtas writel(0, base + WINDOW_OVERRIDE_CTRL(1)); 1124ac5f0f3fSMarcin Wojtas } 1125ac5f0f3fSMarcin Wojtas 11268b648436SThomas Petazzoni /* 11278b648436SThomas Petazzoni * Since this XOR driver is basically used only for RAID5, we don't 11288b648436SThomas Petazzoni * need to care about synchronizing ->suspend with DMA activity, 11298b648436SThomas Petazzoni * because the DMA engine will naturally be quiet due to the block 11308b648436SThomas Petazzoni * devices being suspended. 11318b648436SThomas Petazzoni */ 11328b648436SThomas Petazzoni static int mv_xor_suspend(struct platform_device *pdev, pm_message_t state) 11338b648436SThomas Petazzoni { 11348b648436SThomas Petazzoni struct mv_xor_device *xordev = platform_get_drvdata(pdev); 11358b648436SThomas Petazzoni int i; 11368b648436SThomas Petazzoni 11378b648436SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { 11388b648436SThomas Petazzoni struct mv_xor_chan *mv_chan = xordev->channels[i]; 11398b648436SThomas Petazzoni 11408b648436SThomas Petazzoni if (!mv_chan) 11418b648436SThomas Petazzoni continue; 11428b648436SThomas Petazzoni 11438b648436SThomas Petazzoni mv_chan->saved_config_reg = 11448b648436SThomas Petazzoni readl_relaxed(XOR_CONFIG(mv_chan)); 11458b648436SThomas Petazzoni mv_chan->saved_int_mask_reg = 11468b648436SThomas Petazzoni readl_relaxed(XOR_INTR_MASK(mv_chan)); 11478b648436SThomas Petazzoni } 11488b648436SThomas Petazzoni 11498b648436SThomas Petazzoni return 0; 11508b648436SThomas Petazzoni } 11518b648436SThomas Petazzoni 11528b648436SThomas Petazzoni static int mv_xor_resume(struct platform_device *dev) 11538b648436SThomas Petazzoni { 11548b648436SThomas Petazzoni struct mv_xor_device *xordev = platform_get_drvdata(dev); 11558b648436SThomas Petazzoni const struct mbus_dram_target_info *dram; 11568b648436SThomas Petazzoni int i; 11578b648436SThomas Petazzoni 11588b648436SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { 11598b648436SThomas Petazzoni struct mv_xor_chan *mv_chan = xordev->channels[i]; 11608b648436SThomas Petazzoni 11618b648436SThomas Petazzoni if (!mv_chan) 11628b648436SThomas Petazzoni continue; 11638b648436SThomas Petazzoni 11648b648436SThomas Petazzoni writel_relaxed(mv_chan->saved_config_reg, 11658b648436SThomas Petazzoni XOR_CONFIG(mv_chan)); 11668b648436SThomas Petazzoni writel_relaxed(mv_chan->saved_int_mask_reg, 11678b648436SThomas Petazzoni XOR_INTR_MASK(mv_chan)); 11688b648436SThomas Petazzoni } 11698b648436SThomas Petazzoni 1170ac5f0f3fSMarcin Wojtas if (xordev->xor_type == XOR_ARMADA_37XX) { 1171ac5f0f3fSMarcin Wojtas mv_xor_conf_mbus_windows_a3700(xordev); 1172ac5f0f3fSMarcin Wojtas return 0; 1173ac5f0f3fSMarcin Wojtas } 1174ac5f0f3fSMarcin Wojtas 11758b648436SThomas Petazzoni dram = mv_mbus_dram_info(); 11768b648436SThomas Petazzoni if (dram) 11778b648436SThomas Petazzoni mv_xor_conf_mbus_windows(xordev, dram); 11788b648436SThomas Petazzoni 11798b648436SThomas Petazzoni return 0; 11808b648436SThomas Petazzoni } 11818b648436SThomas Petazzoni 11826f166312SLior Amsalem static const struct of_device_id mv_xor_dt_ids[] = { 1183dd130c65SGregory CLEMENT { .compatible = "marvell,orion-xor", .data = (void *)XOR_ORION }, 1184dd130c65SGregory CLEMENT { .compatible = "marvell,armada-380-xor", .data = (void *)XOR_ARMADA_38X }, 1185ac5f0f3fSMarcin Wojtas { .compatible = "marvell,armada-3700-xor", .data = (void *)XOR_ARMADA_37XX }, 11866f166312SLior Amsalem {}, 11876f166312SLior Amsalem }; 11886f166312SLior Amsalem 118977757291SThomas Petazzoni static unsigned int mv_xor_engine_count; 1190ff7b0479SSaeed Bishara 1191c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev) 1192ff7b0479SSaeed Bishara { 119363a9332bSAndrew Lunn const struct mbus_dram_target_info *dram; 1194297eedbaSThomas Petazzoni struct mv_xor_device *xordev; 1195d4adcc01SJingoo Han struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev); 1196ff7b0479SSaeed Bishara struct resource *res; 119777757291SThomas Petazzoni unsigned int max_engines, max_channels; 119860d151f3SThomas Petazzoni int i, ret; 1199ff7b0479SSaeed Bishara 12001ba151cdSJoe Perches dev_notice(&pdev->dev, "Marvell shared XOR driver\n"); 1201ff7b0479SSaeed Bishara 1202297eedbaSThomas Petazzoni xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL); 1203297eedbaSThomas Petazzoni if (!xordev) 1204ff7b0479SSaeed Bishara return -ENOMEM; 1205ff7b0479SSaeed Bishara 1206ff7b0479SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1207ff7b0479SSaeed Bishara if (!res) 1208ff7b0479SSaeed Bishara return -ENODEV; 1209ff7b0479SSaeed Bishara 1210297eedbaSThomas Petazzoni xordev->xor_base = devm_ioremap(&pdev->dev, res->start, 12114de1ba15SH Hartley Sweeten resource_size(res)); 1212297eedbaSThomas Petazzoni if (!xordev->xor_base) 1213ff7b0479SSaeed Bishara return -EBUSY; 1214ff7b0479SSaeed Bishara 1215ff7b0479SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 1); 1216ff7b0479SSaeed Bishara if (!res) 1217ff7b0479SSaeed Bishara return -ENODEV; 1218ff7b0479SSaeed Bishara 1219297eedbaSThomas Petazzoni xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start, 12204de1ba15SH Hartley Sweeten resource_size(res)); 1221297eedbaSThomas Petazzoni if (!xordev->xor_high_base) 1222ff7b0479SSaeed Bishara return -EBUSY; 1223ff7b0479SSaeed Bishara 1224297eedbaSThomas Petazzoni platform_set_drvdata(pdev, xordev); 1225ff7b0479SSaeed Bishara 1226dd130c65SGregory CLEMENT 1227dd130c65SGregory CLEMENT /* 1228dd130c65SGregory CLEMENT * We need to know which type of XOR device we use before 1229dd130c65SGregory CLEMENT * setting up. In non-dt case it can only be the legacy one. 1230dd130c65SGregory CLEMENT */ 1231dd130c65SGregory CLEMENT xordev->xor_type = XOR_ORION; 1232dd130c65SGregory CLEMENT if (pdev->dev.of_node) { 1233dd130c65SGregory CLEMENT const struct of_device_id *of_id = 1234dd130c65SGregory CLEMENT of_match_device(mv_xor_dt_ids, 1235dd130c65SGregory CLEMENT &pdev->dev); 1236dd130c65SGregory CLEMENT 1237dd130c65SGregory CLEMENT xordev->xor_type = (uintptr_t)of_id->data; 1238dd130c65SGregory CLEMENT } 1239dd130c65SGregory CLEMENT 1240ff7b0479SSaeed Bishara /* 1241ff7b0479SSaeed Bishara * (Re-)program MBUS remapping windows if we are asked to. 1242ff7b0479SSaeed Bishara */ 1243ac5f0f3fSMarcin Wojtas if (xordev->xor_type == XOR_ARMADA_37XX) { 1244ac5f0f3fSMarcin Wojtas mv_xor_conf_mbus_windows_a3700(xordev); 1245ac5f0f3fSMarcin Wojtas } else { 124663a9332bSAndrew Lunn dram = mv_mbus_dram_info(); 124763a9332bSAndrew Lunn if (dram) 1248297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(xordev, dram); 1249ac5f0f3fSMarcin Wojtas } 1250ff7b0479SSaeed Bishara 1251c510182bSAndrew Lunn /* Not all platforms can gate the clock, so it is not 1252c510182bSAndrew Lunn * an error if the clock does not exists. 1253c510182bSAndrew Lunn */ 1254297eedbaSThomas Petazzoni xordev->clk = clk_get(&pdev->dev, NULL); 1255297eedbaSThomas Petazzoni if (!IS_ERR(xordev->clk)) 1256297eedbaSThomas Petazzoni clk_prepare_enable(xordev->clk); 1257c510182bSAndrew Lunn 125877757291SThomas Petazzoni /* 125977757291SThomas Petazzoni * We don't want to have more than one channel per CPU in 126077757291SThomas Petazzoni * order for async_tx to perform well. So we limit the number 126177757291SThomas Petazzoni * of engines and channels so that we take into account this 126277757291SThomas Petazzoni * constraint. Note that we also want to use channels from 1263ac5f0f3fSMarcin Wojtas * separate engines when possible. For dual-CPU Armada 3700 1264ac5f0f3fSMarcin Wojtas * SoC with single XOR engine allow using its both channels. 126577757291SThomas Petazzoni */ 126677757291SThomas Petazzoni max_engines = num_present_cpus(); 1267ac5f0f3fSMarcin Wojtas if (xordev->xor_type == XOR_ARMADA_37XX) 1268ac5f0f3fSMarcin Wojtas max_channels = num_present_cpus(); 1269ac5f0f3fSMarcin Wojtas else 127077757291SThomas Petazzoni max_channels = min_t(unsigned int, 127177757291SThomas Petazzoni MV_XOR_MAX_CHANNELS, 127277757291SThomas Petazzoni DIV_ROUND_UP(num_present_cpus(), 2)); 127377757291SThomas Petazzoni 127477757291SThomas Petazzoni if (mv_xor_engine_count >= max_engines) 127577757291SThomas Petazzoni return 0; 127677757291SThomas Petazzoni 1277f7d12ef5SThomas Petazzoni if (pdev->dev.of_node) { 1278f7d12ef5SThomas Petazzoni struct device_node *np; 1279f7d12ef5SThomas Petazzoni int i = 0; 1280f7d12ef5SThomas Petazzoni 1281f7d12ef5SThomas Petazzoni for_each_child_of_node(pdev->dev.of_node, np) { 12820be8253fSRussell King struct mv_xor_chan *chan; 1283f7d12ef5SThomas Petazzoni dma_cap_mask_t cap_mask; 1284f7d12ef5SThomas Petazzoni int irq; 1285f7d12ef5SThomas Petazzoni 128677757291SThomas Petazzoni if (i >= max_channels) 128777757291SThomas Petazzoni continue; 128877757291SThomas Petazzoni 1289f7d12ef5SThomas Petazzoni dma_cap_zero(cap_mask); 1290f7d12ef5SThomas Petazzoni dma_cap_set(DMA_MEMCPY, cap_mask); 1291f7d12ef5SThomas Petazzoni dma_cap_set(DMA_XOR, cap_mask); 1292f7d12ef5SThomas Petazzoni dma_cap_set(DMA_INTERRUPT, cap_mask); 1293f7d12ef5SThomas Petazzoni 1294f7d12ef5SThomas Petazzoni irq = irq_of_parse_and_map(np, 0); 1295f8eb9e7dSThomas Petazzoni if (!irq) { 1296f8eb9e7dSThomas Petazzoni ret = -ENODEV; 1297f7d12ef5SThomas Petazzoni goto err_channel_add; 1298f7d12ef5SThomas Petazzoni } 1299f7d12ef5SThomas Petazzoni 13000be8253fSRussell King chan = mv_xor_channel_add(xordev, pdev, i, 1301dd130c65SGregory CLEMENT cap_mask, irq); 13020be8253fSRussell King if (IS_ERR(chan)) { 13030be8253fSRussell King ret = PTR_ERR(chan); 1304f7d12ef5SThomas Petazzoni irq_dispose_mapping(irq); 1305f7d12ef5SThomas Petazzoni goto err_channel_add; 1306f7d12ef5SThomas Petazzoni } 1307f7d12ef5SThomas Petazzoni 13080be8253fSRussell King xordev->channels[i] = chan; 1309f7d12ef5SThomas Petazzoni i++; 1310f7d12ef5SThomas Petazzoni } 1311f7d12ef5SThomas Petazzoni } else if (pdata && pdata->channels) { 131277757291SThomas Petazzoni for (i = 0; i < max_channels; i++) { 1313e39f6ec1SThomas Petazzoni struct mv_xor_channel_data *cd; 13140be8253fSRussell King struct mv_xor_chan *chan; 131560d151f3SThomas Petazzoni int irq; 131660d151f3SThomas Petazzoni 131760d151f3SThomas Petazzoni cd = &pdata->channels[i]; 131860d151f3SThomas Petazzoni if (!cd) { 131960d151f3SThomas Petazzoni ret = -ENODEV; 132060d151f3SThomas Petazzoni goto err_channel_add; 132160d151f3SThomas Petazzoni } 132260d151f3SThomas Petazzoni 132360d151f3SThomas Petazzoni irq = platform_get_irq(pdev, i); 132460d151f3SThomas Petazzoni if (irq < 0) { 132560d151f3SThomas Petazzoni ret = irq; 132660d151f3SThomas Petazzoni goto err_channel_add; 132760d151f3SThomas Petazzoni } 132860d151f3SThomas Petazzoni 13290be8253fSRussell King chan = mv_xor_channel_add(xordev, pdev, i, 1330dd130c65SGregory CLEMENT cd->cap_mask, irq); 13310be8253fSRussell King if (IS_ERR(chan)) { 13320be8253fSRussell King ret = PTR_ERR(chan); 133360d151f3SThomas Petazzoni goto err_channel_add; 133460d151f3SThomas Petazzoni } 13350be8253fSRussell King 13360be8253fSRussell King xordev->channels[i] = chan; 133760d151f3SThomas Petazzoni } 133860d151f3SThomas Petazzoni } 133960d151f3SThomas Petazzoni 1340ff7b0479SSaeed Bishara return 0; 134160d151f3SThomas Petazzoni 134260d151f3SThomas Petazzoni err_channel_add: 134360d151f3SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) 1344f7d12ef5SThomas Petazzoni if (xordev->channels[i]) { 1345ab6e439fSThomas Petazzoni mv_xor_channel_remove(xordev->channels[i]); 1346f7d12ef5SThomas Petazzoni if (pdev->dev.of_node) 1347f7d12ef5SThomas Petazzoni irq_dispose_mapping(xordev->channels[i]->irq); 1348f7d12ef5SThomas Petazzoni } 134960d151f3SThomas Petazzoni 1350dab92064SThomas Petazzoni if (!IS_ERR(xordev->clk)) { 1351297eedbaSThomas Petazzoni clk_disable_unprepare(xordev->clk); 1352297eedbaSThomas Petazzoni clk_put(xordev->clk); 1353dab92064SThomas Petazzoni } 1354dab92064SThomas Petazzoni 135560d151f3SThomas Petazzoni return ret; 1356ff7b0479SSaeed Bishara } 1357ff7b0479SSaeed Bishara 1358ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = { 1359ff7b0479SSaeed Bishara .probe = mv_xor_probe, 13608b648436SThomas Petazzoni .suspend = mv_xor_suspend, 13618b648436SThomas Petazzoni .resume = mv_xor_resume, 1362ff7b0479SSaeed Bishara .driver = { 1363ff7b0479SSaeed Bishara .name = MV_XOR_NAME, 1364f7d12ef5SThomas Petazzoni .of_match_table = of_match_ptr(mv_xor_dt_ids), 1365ff7b0479SSaeed Bishara }, 1366ff7b0479SSaeed Bishara }; 1367ff7b0479SSaeed Bishara 1368ff7b0479SSaeed Bishara 1369ff7b0479SSaeed Bishara static int __init mv_xor_init(void) 1370ff7b0479SSaeed Bishara { 137161971656SThomas Petazzoni return platform_driver_register(&mv_xor_driver); 1372ff7b0479SSaeed Bishara } 137325cf68daSPaul Gortmaker device_initcall(mv_xor_init); 1374ff7b0479SSaeed Bishara 137525cf68daSPaul Gortmaker /* 1376ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>"); 1377ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine"); 1378ff7b0479SSaeed Bishara MODULE_LICENSE("GPL"); 137925cf68daSPaul Gortmaker */ 1380