1ff7b0479SSaeed Bishara /* 2ff7b0479SSaeed Bishara * offload engine driver for the Marvell XOR engine 3ff7b0479SSaeed Bishara * Copyright (C) 2007, 2008, Marvell International Ltd. 4ff7b0479SSaeed Bishara * 5ff7b0479SSaeed Bishara * This program is free software; you can redistribute it and/or modify it 6ff7b0479SSaeed Bishara * under the terms and conditions of the GNU General Public License, 7ff7b0479SSaeed Bishara * version 2, as published by the Free Software Foundation. 8ff7b0479SSaeed Bishara * 9ff7b0479SSaeed Bishara * This program is distributed in the hope it will be useful, but WITHOUT 10ff7b0479SSaeed Bishara * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11ff7b0479SSaeed Bishara * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12ff7b0479SSaeed Bishara * more details. 13ff7b0479SSaeed Bishara * 14ff7b0479SSaeed Bishara * You should have received a copy of the GNU General Public License along with 15ff7b0479SSaeed Bishara * this program; if not, write to the Free Software Foundation, Inc., 16ff7b0479SSaeed Bishara * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 17ff7b0479SSaeed Bishara */ 18ff7b0479SSaeed Bishara 19ff7b0479SSaeed Bishara #include <linux/init.h> 20ff7b0479SSaeed Bishara #include <linux/module.h> 215a0e3ad6STejun Heo #include <linux/slab.h> 22ff7b0479SSaeed Bishara #include <linux/delay.h> 23ff7b0479SSaeed Bishara #include <linux/dma-mapping.h> 24ff7b0479SSaeed Bishara #include <linux/spinlock.h> 25ff7b0479SSaeed Bishara #include <linux/interrupt.h> 26ff7b0479SSaeed Bishara #include <linux/platform_device.h> 27ff7b0479SSaeed Bishara #include <linux/memory.h> 28c510182bSAndrew Lunn #include <linux/clk.h> 29f7d12ef5SThomas Petazzoni #include <linux/of.h> 30f7d12ef5SThomas Petazzoni #include <linux/of_irq.h> 31f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h> 32c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h> 33d2ebfb33SRussell King - ARM Linux 34d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 35ff7b0479SSaeed Bishara #include "mv_xor.h" 36ff7b0479SSaeed Bishara 37ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan); 38ff7b0479SSaeed Bishara 39ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan) \ 4098817b99SThomas Petazzoni container_of(chan, struct mv_xor_chan, dmachan) 41ff7b0479SSaeed Bishara 42ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx) \ 43ff7b0479SSaeed Bishara container_of(tx, struct mv_xor_desc_slot, async_tx) 44ff7b0479SSaeed Bishara 45c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan) \ 461ef48a26SThomas Petazzoni ((chan)->dmadev.dev) 47c98c1781SThomas Petazzoni 48ff7b0479SSaeed Bishara static void mv_desc_init(struct mv_xor_desc_slot *desc, unsigned long flags) 49ff7b0479SSaeed Bishara { 50ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 51ff7b0479SSaeed Bishara 52ff7b0479SSaeed Bishara hw_desc->status = (1 << 31); 53ff7b0479SSaeed Bishara hw_desc->phy_next_desc = 0; 54ff7b0479SSaeed Bishara hw_desc->desc_command = (1 << 31); 55ff7b0479SSaeed Bishara } 56ff7b0479SSaeed Bishara 57ff7b0479SSaeed Bishara static void mv_desc_set_byte_count(struct mv_xor_desc_slot *desc, 58ff7b0479SSaeed Bishara u32 byte_count) 59ff7b0479SSaeed Bishara { 60ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 61ff7b0479SSaeed Bishara hw_desc->byte_count = byte_count; 62ff7b0479SSaeed Bishara } 63ff7b0479SSaeed Bishara 64ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc, 65ff7b0479SSaeed Bishara u32 next_desc_addr) 66ff7b0479SSaeed Bishara { 67ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 68ff7b0479SSaeed Bishara BUG_ON(hw_desc->phy_next_desc); 69ff7b0479SSaeed Bishara hw_desc->phy_next_desc = next_desc_addr; 70ff7b0479SSaeed Bishara } 71ff7b0479SSaeed Bishara 72ff7b0479SSaeed Bishara static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc) 73ff7b0479SSaeed Bishara { 74ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 75ff7b0479SSaeed Bishara hw_desc->phy_next_desc = 0; 76ff7b0479SSaeed Bishara } 77ff7b0479SSaeed Bishara 78ff7b0479SSaeed Bishara static void mv_desc_set_dest_addr(struct mv_xor_desc_slot *desc, 79ff7b0479SSaeed Bishara dma_addr_t addr) 80ff7b0479SSaeed Bishara { 81ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 82ff7b0479SSaeed Bishara hw_desc->phy_dest_addr = addr; 83ff7b0479SSaeed Bishara } 84ff7b0479SSaeed Bishara 85ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc, 86ff7b0479SSaeed Bishara int index, dma_addr_t addr) 87ff7b0479SSaeed Bishara { 88ff7b0479SSaeed Bishara struct mv_xor_desc *hw_desc = desc->hw_desc; 89e03bc654SThomas Petazzoni hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr; 90ff7b0479SSaeed Bishara if (desc->type == DMA_XOR) 91ff7b0479SSaeed Bishara hw_desc->desc_command |= (1 << index); 92ff7b0479SSaeed Bishara } 93ff7b0479SSaeed Bishara 94ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan) 95ff7b0479SSaeed Bishara { 965733c38aSThomas Petazzoni return readl_relaxed(XOR_CURR_DESC(chan)); 97ff7b0479SSaeed Bishara } 98ff7b0479SSaeed Bishara 99ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan, 100ff7b0479SSaeed Bishara u32 next_desc_addr) 101ff7b0479SSaeed Bishara { 1025733c38aSThomas Petazzoni writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan)); 103ff7b0479SSaeed Bishara } 104ff7b0479SSaeed Bishara 105ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan) 106ff7b0479SSaeed Bishara { 1075733c38aSThomas Petazzoni u32 val = readl_relaxed(XOR_INTR_MASK(chan)); 108ff7b0479SSaeed Bishara val |= XOR_INTR_MASK_VALUE << (chan->idx * 16); 1095733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_MASK(chan)); 110ff7b0479SSaeed Bishara } 111ff7b0479SSaeed Bishara 112ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan) 113ff7b0479SSaeed Bishara { 1145733c38aSThomas Petazzoni u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan)); 115ff7b0479SSaeed Bishara intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF; 116ff7b0479SSaeed Bishara return intr_cause; 117ff7b0479SSaeed Bishara } 118ff7b0479SSaeed Bishara 119ff7b0479SSaeed Bishara static int mv_is_err_intr(u32 intr_cause) 120ff7b0479SSaeed Bishara { 121ff7b0479SSaeed Bishara if (intr_cause & ((1<<4)|(1<<5)|(1<<6)|(1<<7)|(1<<8)|(1<<9))) 122ff7b0479SSaeed Bishara return 1; 123ff7b0479SSaeed Bishara 124ff7b0479SSaeed Bishara return 0; 125ff7b0479SSaeed Bishara } 126ff7b0479SSaeed Bishara 127ff7b0479SSaeed Bishara static void mv_xor_device_clear_eoc_cause(struct mv_xor_chan *chan) 128ff7b0479SSaeed Bishara { 12986363682SSimon Guinot u32 val = ~(1 << (chan->idx * 16)); 130c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val); 1315733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_CAUSE(chan)); 132ff7b0479SSaeed Bishara } 133ff7b0479SSaeed Bishara 134ff7b0479SSaeed Bishara static void mv_xor_device_clear_err_status(struct mv_xor_chan *chan) 135ff7b0479SSaeed Bishara { 136ff7b0479SSaeed Bishara u32 val = 0xFFFF0000 >> (chan->idx * 16); 1375733c38aSThomas Petazzoni writel_relaxed(val, XOR_INTR_CAUSE(chan)); 138ff7b0479SSaeed Bishara } 139ff7b0479SSaeed Bishara 140ff7b0479SSaeed Bishara static void mv_set_mode(struct mv_xor_chan *chan, 141ff7b0479SSaeed Bishara enum dma_transaction_type type) 142ff7b0479SSaeed Bishara { 143ff7b0479SSaeed Bishara u32 op_mode; 1445733c38aSThomas Petazzoni u32 config = readl_relaxed(XOR_CONFIG(chan)); 145ff7b0479SSaeed Bishara 146ff7b0479SSaeed Bishara switch (type) { 147ff7b0479SSaeed Bishara case DMA_XOR: 148ff7b0479SSaeed Bishara op_mode = XOR_OPERATION_MODE_XOR; 149ff7b0479SSaeed Bishara break; 150ff7b0479SSaeed Bishara case DMA_MEMCPY: 151ff7b0479SSaeed Bishara op_mode = XOR_OPERATION_MODE_MEMCPY; 152ff7b0479SSaeed Bishara break; 153ff7b0479SSaeed Bishara default: 154c98c1781SThomas Petazzoni dev_err(mv_chan_to_devp(chan), 1551ba151cdSJoe Perches "error: unsupported operation %d\n", 156ff7b0479SSaeed Bishara type); 157ff7b0479SSaeed Bishara BUG(); 158ff7b0479SSaeed Bishara return; 159ff7b0479SSaeed Bishara } 160ff7b0479SSaeed Bishara 161ff7b0479SSaeed Bishara config &= ~0x7; 162ff7b0479SSaeed Bishara config |= op_mode; 163e03bc654SThomas Petazzoni 164e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN) 165e03bc654SThomas Petazzoni config |= XOR_DESCRIPTOR_SWAP; 166e03bc654SThomas Petazzoni #else 167e03bc654SThomas Petazzoni config &= ~XOR_DESCRIPTOR_SWAP; 168e03bc654SThomas Petazzoni #endif 169e03bc654SThomas Petazzoni 1705733c38aSThomas Petazzoni writel_relaxed(config, XOR_CONFIG(chan)); 171ff7b0479SSaeed Bishara chan->current_type = type; 172ff7b0479SSaeed Bishara } 173ff7b0479SSaeed Bishara 174ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan) 175ff7b0479SSaeed Bishara { 176c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), " activate chan.\n"); 1775a9a55bfSEzequiel Garcia 1785a9a55bfSEzequiel Garcia /* writel ensures all descriptors are flushed before activation */ 1795a9a55bfSEzequiel Garcia writel(BIT(0), XOR_ACTIVATION(chan)); 180ff7b0479SSaeed Bishara } 181ff7b0479SSaeed Bishara 182ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan) 183ff7b0479SSaeed Bishara { 1845733c38aSThomas Petazzoni u32 state = readl_relaxed(XOR_ACTIVATION(chan)); 185ff7b0479SSaeed Bishara 186ff7b0479SSaeed Bishara state = (state >> 4) & 0x3; 187ff7b0479SSaeed Bishara 188ff7b0479SSaeed Bishara return (state == 1) ? 1 : 0; 189ff7b0479SSaeed Bishara } 190ff7b0479SSaeed Bishara 191ff7b0479SSaeed Bishara static int mv_chan_xor_slot_count(size_t len, int src_cnt) 192ff7b0479SSaeed Bishara { 193ff7b0479SSaeed Bishara return 1; 194ff7b0479SSaeed Bishara } 195ff7b0479SSaeed Bishara 196ff7b0479SSaeed Bishara /** 197ff7b0479SSaeed Bishara * mv_xor_free_slots - flags descriptor slots for reuse 198ff7b0479SSaeed Bishara * @slot: Slot to free 199ff7b0479SSaeed Bishara * Caller must hold &mv_chan->lock while calling this function 200ff7b0479SSaeed Bishara */ 201ff7b0479SSaeed Bishara static void mv_xor_free_slots(struct mv_xor_chan *mv_chan, 202ff7b0479SSaeed Bishara struct mv_xor_desc_slot *slot) 203ff7b0479SSaeed Bishara { 204c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n", 205ff7b0479SSaeed Bishara __func__, __LINE__, slot); 206ff7b0479SSaeed Bishara 207ff7b0479SSaeed Bishara slot->slots_per_op = 0; 208ff7b0479SSaeed Bishara 209ff7b0479SSaeed Bishara } 210ff7b0479SSaeed Bishara 211ff7b0479SSaeed Bishara /* 212ff7b0479SSaeed Bishara * mv_xor_start_new_chain - program the engine to operate on new chain headed by 213ff7b0479SSaeed Bishara * sw_desc 214ff7b0479SSaeed Bishara * Caller must hold &mv_chan->lock while calling this function 215ff7b0479SSaeed Bishara */ 216ff7b0479SSaeed Bishara static void mv_xor_start_new_chain(struct mv_xor_chan *mv_chan, 217ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc) 218ff7b0479SSaeed Bishara { 219c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n", 220ff7b0479SSaeed Bishara __func__, __LINE__, sw_desc); 221ff7b0479SSaeed Bishara 222ff7b0479SSaeed Bishara /* set the hardware chain */ 223ff7b0479SSaeed Bishara mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys); 22448a9db46SBartlomiej Zolnierkiewicz 225ff7b0479SSaeed Bishara mv_chan->pending += sw_desc->slot_cnt; 22698817b99SThomas Petazzoni mv_xor_issue_pending(&mv_chan->dmachan); 227ff7b0479SSaeed Bishara } 228ff7b0479SSaeed Bishara 229ff7b0479SSaeed Bishara static dma_cookie_t 230ff7b0479SSaeed Bishara mv_xor_run_tx_complete_actions(struct mv_xor_desc_slot *desc, 231ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan, dma_cookie_t cookie) 232ff7b0479SSaeed Bishara { 233ff7b0479SSaeed Bishara BUG_ON(desc->async_tx.cookie < 0); 234ff7b0479SSaeed Bishara 235ff7b0479SSaeed Bishara if (desc->async_tx.cookie > 0) { 236ff7b0479SSaeed Bishara cookie = desc->async_tx.cookie; 237ff7b0479SSaeed Bishara 238ff7b0479SSaeed Bishara /* call the callback (must not sleep or submit new 239ff7b0479SSaeed Bishara * operations to this channel) 240ff7b0479SSaeed Bishara */ 241ff7b0479SSaeed Bishara if (desc->async_tx.callback) 242ff7b0479SSaeed Bishara desc->async_tx.callback( 243ff7b0479SSaeed Bishara desc->async_tx.callback_param); 244ff7b0479SSaeed Bishara 245d38a8c62SDan Williams dma_descriptor_unmap(&desc->async_tx); 24654f8d501SBartlomiej Zolnierkiewicz if (desc->group_head) 247ff7b0479SSaeed Bishara desc->group_head = NULL; 248ff7b0479SSaeed Bishara } 249ff7b0479SSaeed Bishara 250ff7b0479SSaeed Bishara /* run dependent operations */ 25107f2211eSDan Williams dma_run_dependencies(&desc->async_tx); 252ff7b0479SSaeed Bishara 253ff7b0479SSaeed Bishara return cookie; 254ff7b0479SSaeed Bishara } 255ff7b0479SSaeed Bishara 256ff7b0479SSaeed Bishara static int 257ff7b0479SSaeed Bishara mv_xor_clean_completed_slots(struct mv_xor_chan *mv_chan) 258ff7b0479SSaeed Bishara { 259ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 260ff7b0479SSaeed Bishara 261c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); 262ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, 263ff7b0479SSaeed Bishara completed_node) { 264ff7b0479SSaeed Bishara 265ff7b0479SSaeed Bishara if (async_tx_test_ack(&iter->async_tx)) { 266ff7b0479SSaeed Bishara list_del(&iter->completed_node); 267ff7b0479SSaeed Bishara mv_xor_free_slots(mv_chan, iter); 268ff7b0479SSaeed Bishara } 269ff7b0479SSaeed Bishara } 270ff7b0479SSaeed Bishara return 0; 271ff7b0479SSaeed Bishara } 272ff7b0479SSaeed Bishara 273ff7b0479SSaeed Bishara static int 274ff7b0479SSaeed Bishara mv_xor_clean_slot(struct mv_xor_desc_slot *desc, 275ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan) 276ff7b0479SSaeed Bishara { 277c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n", 278ff7b0479SSaeed Bishara __func__, __LINE__, desc, desc->async_tx.flags); 279ff7b0479SSaeed Bishara list_del(&desc->chain_node); 280ff7b0479SSaeed Bishara /* the client is allowed to attach dependent operations 281ff7b0479SSaeed Bishara * until 'ack' is set 282ff7b0479SSaeed Bishara */ 283ff7b0479SSaeed Bishara if (!async_tx_test_ack(&desc->async_tx)) { 284ff7b0479SSaeed Bishara /* move this slot to the completed_slots */ 285ff7b0479SSaeed Bishara list_add_tail(&desc->completed_node, &mv_chan->completed_slots); 286ff7b0479SSaeed Bishara return 0; 287ff7b0479SSaeed Bishara } 288ff7b0479SSaeed Bishara 289ff7b0479SSaeed Bishara mv_xor_free_slots(mv_chan, desc); 290ff7b0479SSaeed Bishara return 0; 291ff7b0479SSaeed Bishara } 292ff7b0479SSaeed Bishara 293ff7b0479SSaeed Bishara static void __mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan) 294ff7b0479SSaeed Bishara { 295ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 296ff7b0479SSaeed Bishara dma_cookie_t cookie = 0; 297ff7b0479SSaeed Bishara int busy = mv_chan_is_busy(mv_chan); 298ff7b0479SSaeed Bishara u32 current_desc = mv_chan_get_current_desc(mv_chan); 299ff7b0479SSaeed Bishara int seen_current = 0; 300ff7b0479SSaeed Bishara 301c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__); 302c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc); 303ff7b0479SSaeed Bishara mv_xor_clean_completed_slots(mv_chan); 304ff7b0479SSaeed Bishara 305ff7b0479SSaeed Bishara /* free completed slots from the chain starting with 306ff7b0479SSaeed Bishara * the oldest descriptor 307ff7b0479SSaeed Bishara */ 308ff7b0479SSaeed Bishara 309ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->chain, 310ff7b0479SSaeed Bishara chain_node) { 311ff7b0479SSaeed Bishara prefetch(_iter); 312ff7b0479SSaeed Bishara prefetch(&_iter->async_tx); 313ff7b0479SSaeed Bishara 314ff7b0479SSaeed Bishara /* do not advance past the current descriptor loaded into the 315ff7b0479SSaeed Bishara * hardware channel, subsequent descriptors are either in 316ff7b0479SSaeed Bishara * process or have not been submitted 317ff7b0479SSaeed Bishara */ 318ff7b0479SSaeed Bishara if (seen_current) 319ff7b0479SSaeed Bishara break; 320ff7b0479SSaeed Bishara 321ff7b0479SSaeed Bishara /* stop the search if we reach the current descriptor and the 322ff7b0479SSaeed Bishara * channel is busy 323ff7b0479SSaeed Bishara */ 324ff7b0479SSaeed Bishara if (iter->async_tx.phys == current_desc) { 325ff7b0479SSaeed Bishara seen_current = 1; 326ff7b0479SSaeed Bishara if (busy) 327ff7b0479SSaeed Bishara break; 328ff7b0479SSaeed Bishara } 329ff7b0479SSaeed Bishara 330ff7b0479SSaeed Bishara cookie = mv_xor_run_tx_complete_actions(iter, mv_chan, cookie); 331ff7b0479SSaeed Bishara 332ff7b0479SSaeed Bishara if (mv_xor_clean_slot(iter, mv_chan)) 333ff7b0479SSaeed Bishara break; 334ff7b0479SSaeed Bishara } 335ff7b0479SSaeed Bishara 336ff7b0479SSaeed Bishara if ((busy == 0) && !list_empty(&mv_chan->chain)) { 337ff7b0479SSaeed Bishara struct mv_xor_desc_slot *chain_head; 338ff7b0479SSaeed Bishara chain_head = list_entry(mv_chan->chain.next, 339ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 340ff7b0479SSaeed Bishara chain_node); 341ff7b0479SSaeed Bishara 342ff7b0479SSaeed Bishara mv_xor_start_new_chain(mv_chan, chain_head); 343ff7b0479SSaeed Bishara } 344ff7b0479SSaeed Bishara 345ff7b0479SSaeed Bishara if (cookie > 0) 34698817b99SThomas Petazzoni mv_chan->dmachan.completed_cookie = cookie; 347ff7b0479SSaeed Bishara } 348ff7b0479SSaeed Bishara 349ff7b0479SSaeed Bishara static void 350ff7b0479SSaeed Bishara mv_xor_slot_cleanup(struct mv_xor_chan *mv_chan) 351ff7b0479SSaeed Bishara { 352ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 353ff7b0479SSaeed Bishara __mv_xor_slot_cleanup(mv_chan); 354ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 355ff7b0479SSaeed Bishara } 356ff7b0479SSaeed Bishara 357ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data) 358ff7b0479SSaeed Bishara { 359ff7b0479SSaeed Bishara struct mv_xor_chan *chan = (struct mv_xor_chan *) data; 3608333f65eSSaeed Bishara mv_xor_slot_cleanup(chan); 361ff7b0479SSaeed Bishara } 362ff7b0479SSaeed Bishara 363ff7b0479SSaeed Bishara static struct mv_xor_desc_slot * 364ff7b0479SSaeed Bishara mv_xor_alloc_slots(struct mv_xor_chan *mv_chan, int num_slots, 365ff7b0479SSaeed Bishara int slots_per_op) 366ff7b0479SSaeed Bishara { 367ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter, *alloc_start = NULL; 368ff7b0479SSaeed Bishara LIST_HEAD(chain); 369ff7b0479SSaeed Bishara int slots_found, retry = 0; 370ff7b0479SSaeed Bishara 371ff7b0479SSaeed Bishara /* start search from the last allocated descrtiptor 372ff7b0479SSaeed Bishara * if a contiguous allocation can not be found start searching 373ff7b0479SSaeed Bishara * from the beginning of the list 374ff7b0479SSaeed Bishara */ 375ff7b0479SSaeed Bishara retry: 376ff7b0479SSaeed Bishara slots_found = 0; 377ff7b0479SSaeed Bishara if (retry == 0) 378ff7b0479SSaeed Bishara iter = mv_chan->last_used; 379ff7b0479SSaeed Bishara else 380ff7b0479SSaeed Bishara iter = list_entry(&mv_chan->all_slots, 381ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 382ff7b0479SSaeed Bishara slot_node); 383ff7b0479SSaeed Bishara 384ff7b0479SSaeed Bishara list_for_each_entry_safe_continue( 385ff7b0479SSaeed Bishara iter, _iter, &mv_chan->all_slots, slot_node) { 386ff7b0479SSaeed Bishara prefetch(_iter); 387ff7b0479SSaeed Bishara prefetch(&_iter->async_tx); 388ff7b0479SSaeed Bishara if (iter->slots_per_op) { 389ff7b0479SSaeed Bishara /* give up after finding the first busy slot 390ff7b0479SSaeed Bishara * on the second pass through the list 391ff7b0479SSaeed Bishara */ 392ff7b0479SSaeed Bishara if (retry) 393ff7b0479SSaeed Bishara break; 394ff7b0479SSaeed Bishara 395ff7b0479SSaeed Bishara slots_found = 0; 396ff7b0479SSaeed Bishara continue; 397ff7b0479SSaeed Bishara } 398ff7b0479SSaeed Bishara 399ff7b0479SSaeed Bishara /* start the allocation if the slot is correctly aligned */ 400ff7b0479SSaeed Bishara if (!slots_found++) 401ff7b0479SSaeed Bishara alloc_start = iter; 402ff7b0479SSaeed Bishara 403ff7b0479SSaeed Bishara if (slots_found == num_slots) { 404ff7b0479SSaeed Bishara struct mv_xor_desc_slot *alloc_tail = NULL; 405ff7b0479SSaeed Bishara struct mv_xor_desc_slot *last_used = NULL; 406ff7b0479SSaeed Bishara iter = alloc_start; 407ff7b0479SSaeed Bishara while (num_slots) { 408ff7b0479SSaeed Bishara int i; 409ff7b0479SSaeed Bishara 410ff7b0479SSaeed Bishara /* pre-ack all but the last descriptor */ 411ff7b0479SSaeed Bishara async_tx_ack(&iter->async_tx); 412ff7b0479SSaeed Bishara 413ff7b0479SSaeed Bishara list_add_tail(&iter->chain_node, &chain); 414ff7b0479SSaeed Bishara alloc_tail = iter; 415ff7b0479SSaeed Bishara iter->async_tx.cookie = 0; 416ff7b0479SSaeed Bishara iter->slot_cnt = num_slots; 417ff7b0479SSaeed Bishara iter->xor_check_result = NULL; 418ff7b0479SSaeed Bishara for (i = 0; i < slots_per_op; i++) { 419ff7b0479SSaeed Bishara iter->slots_per_op = slots_per_op - i; 420ff7b0479SSaeed Bishara last_used = iter; 421ff7b0479SSaeed Bishara iter = list_entry(iter->slot_node.next, 422ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 423ff7b0479SSaeed Bishara slot_node); 424ff7b0479SSaeed Bishara } 425ff7b0479SSaeed Bishara num_slots -= slots_per_op; 426ff7b0479SSaeed Bishara } 427ff7b0479SSaeed Bishara alloc_tail->group_head = alloc_start; 428ff7b0479SSaeed Bishara alloc_tail->async_tx.cookie = -EBUSY; 42964203b67SDan Williams list_splice(&chain, &alloc_tail->tx_list); 430ff7b0479SSaeed Bishara mv_chan->last_used = last_used; 431ff7b0479SSaeed Bishara mv_desc_clear_next_desc(alloc_start); 432ff7b0479SSaeed Bishara mv_desc_clear_next_desc(alloc_tail); 433ff7b0479SSaeed Bishara return alloc_tail; 434ff7b0479SSaeed Bishara } 435ff7b0479SSaeed Bishara } 436ff7b0479SSaeed Bishara if (!retry++) 437ff7b0479SSaeed Bishara goto retry; 438ff7b0479SSaeed Bishara 439ff7b0479SSaeed Bishara /* try to free some slots if the allocation fails */ 440ff7b0479SSaeed Bishara tasklet_schedule(&mv_chan->irq_tasklet); 441ff7b0479SSaeed Bishara 442ff7b0479SSaeed Bishara return NULL; 443ff7b0479SSaeed Bishara } 444ff7b0479SSaeed Bishara 445ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/ 446ff7b0479SSaeed Bishara static dma_cookie_t 447ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx) 448ff7b0479SSaeed Bishara { 449ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx); 450ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan); 451ff7b0479SSaeed Bishara struct mv_xor_desc_slot *grp_start, *old_chain_tail; 452ff7b0479SSaeed Bishara dma_cookie_t cookie; 453ff7b0479SSaeed Bishara int new_hw_chain = 1; 454ff7b0479SSaeed Bishara 455c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 456ff7b0479SSaeed Bishara "%s sw_desc %p: async_tx %p\n", 457ff7b0479SSaeed Bishara __func__, sw_desc, &sw_desc->async_tx); 458ff7b0479SSaeed Bishara 459ff7b0479SSaeed Bishara grp_start = sw_desc->group_head; 460ff7b0479SSaeed Bishara 461ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 462884485e1SRussell King - ARM Linux cookie = dma_cookie_assign(tx); 463ff7b0479SSaeed Bishara 464ff7b0479SSaeed Bishara if (list_empty(&mv_chan->chain)) 46564203b67SDan Williams list_splice_init(&sw_desc->tx_list, &mv_chan->chain); 466ff7b0479SSaeed Bishara else { 467ff7b0479SSaeed Bishara new_hw_chain = 0; 468ff7b0479SSaeed Bishara 469ff7b0479SSaeed Bishara old_chain_tail = list_entry(mv_chan->chain.prev, 470ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 471ff7b0479SSaeed Bishara chain_node); 47264203b67SDan Williams list_splice_init(&grp_start->tx_list, 473ff7b0479SSaeed Bishara &old_chain_tail->chain_node); 474ff7b0479SSaeed Bishara 47531fd8f5bSOlof Johansson dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n", 47631fd8f5bSOlof Johansson &old_chain_tail->async_tx.phys); 477ff7b0479SSaeed Bishara 478ff7b0479SSaeed Bishara /* fix up the hardware chain */ 479ff7b0479SSaeed Bishara mv_desc_set_next_desc(old_chain_tail, grp_start->async_tx.phys); 480ff7b0479SSaeed Bishara 481ff7b0479SSaeed Bishara /* if the channel is not busy */ 482ff7b0479SSaeed Bishara if (!mv_chan_is_busy(mv_chan)) { 483ff7b0479SSaeed Bishara u32 current_desc = mv_chan_get_current_desc(mv_chan); 484ff7b0479SSaeed Bishara /* 485ff7b0479SSaeed Bishara * and the curren desc is the end of the chain before 486ff7b0479SSaeed Bishara * the append, then we need to start the channel 487ff7b0479SSaeed Bishara */ 488ff7b0479SSaeed Bishara if (current_desc == old_chain_tail->async_tx.phys) 489ff7b0479SSaeed Bishara new_hw_chain = 1; 490ff7b0479SSaeed Bishara } 491ff7b0479SSaeed Bishara } 492ff7b0479SSaeed Bishara 493ff7b0479SSaeed Bishara if (new_hw_chain) 494ff7b0479SSaeed Bishara mv_xor_start_new_chain(mv_chan, grp_start); 495ff7b0479SSaeed Bishara 496ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 497ff7b0479SSaeed Bishara 498ff7b0479SSaeed Bishara return cookie; 499ff7b0479SSaeed Bishara } 500ff7b0479SSaeed Bishara 501ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */ 502aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan) 503ff7b0479SSaeed Bishara { 50431fd8f5bSOlof Johansson void *virt_desc; 50531fd8f5bSOlof Johansson dma_addr_t dma_desc; 506ff7b0479SSaeed Bishara int idx; 507ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 508ff7b0479SSaeed Bishara struct mv_xor_desc_slot *slot = NULL; 509b503fa01SThomas Petazzoni int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE; 510ff7b0479SSaeed Bishara 511ff7b0479SSaeed Bishara /* Allocate descriptor slots */ 512ff7b0479SSaeed Bishara idx = mv_chan->slots_allocated; 513ff7b0479SSaeed Bishara while (idx < num_descs_in_pool) { 514ff7b0479SSaeed Bishara slot = kzalloc(sizeof(*slot), GFP_KERNEL); 515ff7b0479SSaeed Bishara if (!slot) { 516b8291ddeSEzequiel Garcia dev_info(mv_chan_to_devp(mv_chan), 517b8291ddeSEzequiel Garcia "channel only initialized %d descriptor slots", 518b8291ddeSEzequiel Garcia idx); 519ff7b0479SSaeed Bishara break; 520ff7b0479SSaeed Bishara } 52131fd8f5bSOlof Johansson virt_desc = mv_chan->dma_desc_pool_virt; 52231fd8f5bSOlof Johansson slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE; 523ff7b0479SSaeed Bishara 524ff7b0479SSaeed Bishara dma_async_tx_descriptor_init(&slot->async_tx, chan); 525ff7b0479SSaeed Bishara slot->async_tx.tx_submit = mv_xor_tx_submit; 526ff7b0479SSaeed Bishara INIT_LIST_HEAD(&slot->chain_node); 527ff7b0479SSaeed Bishara INIT_LIST_HEAD(&slot->slot_node); 52864203b67SDan Williams INIT_LIST_HEAD(&slot->tx_list); 52931fd8f5bSOlof Johansson dma_desc = mv_chan->dma_desc_pool; 53031fd8f5bSOlof Johansson slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE; 531ff7b0479SSaeed Bishara slot->idx = idx++; 532ff7b0479SSaeed Bishara 533ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 534ff7b0479SSaeed Bishara mv_chan->slots_allocated = idx; 535ff7b0479SSaeed Bishara list_add_tail(&slot->slot_node, &mv_chan->all_slots); 536ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 537ff7b0479SSaeed Bishara } 538ff7b0479SSaeed Bishara 539ff7b0479SSaeed Bishara if (mv_chan->slots_allocated && !mv_chan->last_used) 540ff7b0479SSaeed Bishara mv_chan->last_used = list_entry(mv_chan->all_slots.next, 541ff7b0479SSaeed Bishara struct mv_xor_desc_slot, 542ff7b0479SSaeed Bishara slot_node); 543ff7b0479SSaeed Bishara 544c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 545ff7b0479SSaeed Bishara "allocated %d descriptor slots last_used: %p\n", 546ff7b0479SSaeed Bishara mv_chan->slots_allocated, mv_chan->last_used); 547ff7b0479SSaeed Bishara 548ff7b0479SSaeed Bishara return mv_chan->slots_allocated ? : -ENOMEM; 549ff7b0479SSaeed Bishara } 550ff7b0479SSaeed Bishara 551ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor * 552ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src, 553ff7b0479SSaeed Bishara unsigned int src_cnt, size_t len, unsigned long flags) 554ff7b0479SSaeed Bishara { 555ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 556ff7b0479SSaeed Bishara struct mv_xor_desc_slot *sw_desc, *grp_start; 557ff7b0479SSaeed Bishara int slot_cnt; 558ff7b0479SSaeed Bishara 559ff7b0479SSaeed Bishara if (unlikely(len < MV_XOR_MIN_BYTE_COUNT)) 560ff7b0479SSaeed Bishara return NULL; 561ff7b0479SSaeed Bishara 5627912d300SColy Li BUG_ON(len > MV_XOR_MAX_BYTE_COUNT); 563ff7b0479SSaeed Bishara 564c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 56531fd8f5bSOlof Johansson "%s src_cnt: %d len: %u dest %pad flags: %ld\n", 56631fd8f5bSOlof Johansson __func__, src_cnt, len, &dest, flags); 567ff7b0479SSaeed Bishara 568ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 569ff7b0479SSaeed Bishara slot_cnt = mv_chan_xor_slot_count(len, src_cnt); 570ff7b0479SSaeed Bishara sw_desc = mv_xor_alloc_slots(mv_chan, slot_cnt, 1); 571ff7b0479SSaeed Bishara if (sw_desc) { 572ff7b0479SSaeed Bishara sw_desc->type = DMA_XOR; 573ff7b0479SSaeed Bishara sw_desc->async_tx.flags = flags; 574ff7b0479SSaeed Bishara grp_start = sw_desc->group_head; 575ff7b0479SSaeed Bishara mv_desc_init(grp_start, flags); 576ff7b0479SSaeed Bishara mv_desc_set_byte_count(grp_start, len); 577ff7b0479SSaeed Bishara mv_desc_set_dest_addr(sw_desc->group_head, dest); 578ff7b0479SSaeed Bishara sw_desc->unmap_src_cnt = src_cnt; 579ff7b0479SSaeed Bishara sw_desc->unmap_len = len; 580ff7b0479SSaeed Bishara while (src_cnt--) 581ff7b0479SSaeed Bishara mv_desc_set_src_addr(grp_start, src_cnt, src[src_cnt]); 582ff7b0479SSaeed Bishara } 583ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 584c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), 585ff7b0479SSaeed Bishara "%s sw_desc %p async_tx %p \n", 586ff7b0479SSaeed Bishara __func__, sw_desc, &sw_desc->async_tx); 587ff7b0479SSaeed Bishara return sw_desc ? &sw_desc->async_tx : NULL; 588ff7b0479SSaeed Bishara } 589ff7b0479SSaeed Bishara 590*3e4f52e2SLior Amsalem static struct dma_async_tx_descriptor * 591*3e4f52e2SLior Amsalem mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, 592*3e4f52e2SLior Amsalem size_t len, unsigned long flags) 593*3e4f52e2SLior Amsalem { 594*3e4f52e2SLior Amsalem /* 595*3e4f52e2SLior Amsalem * A MEMCPY operation is identical to an XOR operation with only 596*3e4f52e2SLior Amsalem * a single source address. 597*3e4f52e2SLior Amsalem */ 598*3e4f52e2SLior Amsalem return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags); 599*3e4f52e2SLior Amsalem } 600*3e4f52e2SLior Amsalem 601ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan) 602ff7b0479SSaeed Bishara { 603ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 604ff7b0479SSaeed Bishara struct mv_xor_desc_slot *iter, *_iter; 605ff7b0479SSaeed Bishara int in_use_descs = 0; 606ff7b0479SSaeed Bishara 607ff7b0479SSaeed Bishara mv_xor_slot_cleanup(mv_chan); 608ff7b0479SSaeed Bishara 609ff7b0479SSaeed Bishara spin_lock_bh(&mv_chan->lock); 610ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->chain, 611ff7b0479SSaeed Bishara chain_node) { 612ff7b0479SSaeed Bishara in_use_descs++; 613ff7b0479SSaeed Bishara list_del(&iter->chain_node); 614ff7b0479SSaeed Bishara } 615ff7b0479SSaeed Bishara list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots, 616ff7b0479SSaeed Bishara completed_node) { 617ff7b0479SSaeed Bishara in_use_descs++; 618ff7b0479SSaeed Bishara list_del(&iter->completed_node); 619ff7b0479SSaeed Bishara } 620ff7b0479SSaeed Bishara list_for_each_entry_safe_reverse( 621ff7b0479SSaeed Bishara iter, _iter, &mv_chan->all_slots, slot_node) { 622ff7b0479SSaeed Bishara list_del(&iter->slot_node); 623ff7b0479SSaeed Bishara kfree(iter); 624ff7b0479SSaeed Bishara mv_chan->slots_allocated--; 625ff7b0479SSaeed Bishara } 626ff7b0479SSaeed Bishara mv_chan->last_used = NULL; 627ff7b0479SSaeed Bishara 628c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n", 629ff7b0479SSaeed Bishara __func__, mv_chan->slots_allocated); 630ff7b0479SSaeed Bishara spin_unlock_bh(&mv_chan->lock); 631ff7b0479SSaeed Bishara 632ff7b0479SSaeed Bishara if (in_use_descs) 633c98c1781SThomas Petazzoni dev_err(mv_chan_to_devp(mv_chan), 634ff7b0479SSaeed Bishara "freeing %d in use descriptors!\n", in_use_descs); 635ff7b0479SSaeed Bishara } 636ff7b0479SSaeed Bishara 637ff7b0479SSaeed Bishara /** 63807934481SLinus Walleij * mv_xor_status - poll the status of an XOR transaction 639ff7b0479SSaeed Bishara * @chan: XOR channel handle 640ff7b0479SSaeed Bishara * @cookie: XOR transaction identifier 64107934481SLinus Walleij * @txstate: XOR transactions state holder (or NULL) 642ff7b0479SSaeed Bishara */ 64307934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan, 644ff7b0479SSaeed Bishara dma_cookie_t cookie, 64507934481SLinus Walleij struct dma_tx_state *txstate) 646ff7b0479SSaeed Bishara { 647ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 648ff7b0479SSaeed Bishara enum dma_status ret; 649ff7b0479SSaeed Bishara 65096a2af41SRussell King - ARM Linux ret = dma_cookie_status(chan, cookie, txstate); 651b3efb8fcSVinod Koul if (ret == DMA_COMPLETE) { 652ff7b0479SSaeed Bishara mv_xor_clean_completed_slots(mv_chan); 653ff7b0479SSaeed Bishara return ret; 654ff7b0479SSaeed Bishara } 655ff7b0479SSaeed Bishara mv_xor_slot_cleanup(mv_chan); 656ff7b0479SSaeed Bishara 65796a2af41SRussell King - ARM Linux return dma_cookie_status(chan, cookie, txstate); 658ff7b0479SSaeed Bishara } 659ff7b0479SSaeed Bishara 660ff7b0479SSaeed Bishara static void mv_dump_xor_regs(struct mv_xor_chan *chan) 661ff7b0479SSaeed Bishara { 662ff7b0479SSaeed Bishara u32 val; 663ff7b0479SSaeed Bishara 6645733c38aSThomas Petazzoni val = readl_relaxed(XOR_CONFIG(chan)); 6651ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "config 0x%08x\n", val); 666ff7b0479SSaeed Bishara 6675733c38aSThomas Petazzoni val = readl_relaxed(XOR_ACTIVATION(chan)); 6681ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "activation 0x%08x\n", val); 669ff7b0479SSaeed Bishara 6705733c38aSThomas Petazzoni val = readl_relaxed(XOR_INTR_CAUSE(chan)); 6711ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "intr cause 0x%08x\n", val); 672ff7b0479SSaeed Bishara 6735733c38aSThomas Petazzoni val = readl_relaxed(XOR_INTR_MASK(chan)); 6741ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "intr mask 0x%08x\n", val); 675ff7b0479SSaeed Bishara 6765733c38aSThomas Petazzoni val = readl_relaxed(XOR_ERROR_CAUSE(chan)); 6771ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "error cause 0x%08x\n", val); 678ff7b0479SSaeed Bishara 6795733c38aSThomas Petazzoni val = readl_relaxed(XOR_ERROR_ADDR(chan)); 6801ba151cdSJoe Perches dev_err(mv_chan_to_devp(chan), "error addr 0x%08x\n", val); 681ff7b0479SSaeed Bishara } 682ff7b0479SSaeed Bishara 683ff7b0479SSaeed Bishara static void mv_xor_err_interrupt_handler(struct mv_xor_chan *chan, 684ff7b0479SSaeed Bishara u32 intr_cause) 685ff7b0479SSaeed Bishara { 686ff7b0479SSaeed Bishara if (intr_cause & (1 << 4)) { 687c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), 688ff7b0479SSaeed Bishara "ignore this error\n"); 689ff7b0479SSaeed Bishara return; 690ff7b0479SSaeed Bishara } 691ff7b0479SSaeed Bishara 692c98c1781SThomas Petazzoni dev_err(mv_chan_to_devp(chan), 6931ba151cdSJoe Perches "error on chan %d. intr cause 0x%08x\n", 694ff7b0479SSaeed Bishara chan->idx, intr_cause); 695ff7b0479SSaeed Bishara 696ff7b0479SSaeed Bishara mv_dump_xor_regs(chan); 697ff7b0479SSaeed Bishara BUG(); 698ff7b0479SSaeed Bishara } 699ff7b0479SSaeed Bishara 700ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data) 701ff7b0479SSaeed Bishara { 702ff7b0479SSaeed Bishara struct mv_xor_chan *chan = data; 703ff7b0479SSaeed Bishara u32 intr_cause = mv_chan_get_intr_cause(chan); 704ff7b0479SSaeed Bishara 705c98c1781SThomas Petazzoni dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause); 706ff7b0479SSaeed Bishara 707ff7b0479SSaeed Bishara if (mv_is_err_intr(intr_cause)) 708ff7b0479SSaeed Bishara mv_xor_err_interrupt_handler(chan, intr_cause); 709ff7b0479SSaeed Bishara 710ff7b0479SSaeed Bishara tasklet_schedule(&chan->irq_tasklet); 711ff7b0479SSaeed Bishara 712ff7b0479SSaeed Bishara mv_xor_device_clear_eoc_cause(chan); 713ff7b0479SSaeed Bishara 714ff7b0479SSaeed Bishara return IRQ_HANDLED; 715ff7b0479SSaeed Bishara } 716ff7b0479SSaeed Bishara 717ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan) 718ff7b0479SSaeed Bishara { 719ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan); 720ff7b0479SSaeed Bishara 721ff7b0479SSaeed Bishara if (mv_chan->pending >= MV_XOR_THRESHOLD) { 722ff7b0479SSaeed Bishara mv_chan->pending = 0; 723ff7b0479SSaeed Bishara mv_chan_activate(mv_chan); 724ff7b0479SSaeed Bishara } 725ff7b0479SSaeed Bishara } 726ff7b0479SSaeed Bishara 727ff7b0479SSaeed Bishara /* 728ff7b0479SSaeed Bishara * Perform a transaction to verify the HW works. 729ff7b0479SSaeed Bishara */ 730ff7b0479SSaeed Bishara 731c2714334SLinus Torvalds static int mv_xor_memcpy_self_test(struct mv_xor_chan *mv_chan) 732ff7b0479SSaeed Bishara { 733ff7b0479SSaeed Bishara int i; 734ff7b0479SSaeed Bishara void *src, *dest; 735ff7b0479SSaeed Bishara dma_addr_t src_dma, dest_dma; 736ff7b0479SSaeed Bishara struct dma_chan *dma_chan; 737ff7b0479SSaeed Bishara dma_cookie_t cookie; 738ff7b0479SSaeed Bishara struct dma_async_tx_descriptor *tx; 739d16695a7SEzequiel Garcia struct dmaengine_unmap_data *unmap; 740ff7b0479SSaeed Bishara int err = 0; 741ff7b0479SSaeed Bishara 742d16695a7SEzequiel Garcia src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL); 743ff7b0479SSaeed Bishara if (!src) 744ff7b0479SSaeed Bishara return -ENOMEM; 745ff7b0479SSaeed Bishara 746d16695a7SEzequiel Garcia dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL); 747ff7b0479SSaeed Bishara if (!dest) { 748ff7b0479SSaeed Bishara kfree(src); 749ff7b0479SSaeed Bishara return -ENOMEM; 750ff7b0479SSaeed Bishara } 751ff7b0479SSaeed Bishara 752ff7b0479SSaeed Bishara /* Fill in src buffer */ 753d16695a7SEzequiel Garcia for (i = 0; i < PAGE_SIZE; i++) 754ff7b0479SSaeed Bishara ((u8 *) src)[i] = (u8)i; 755ff7b0479SSaeed Bishara 756275cc0c8SThomas Petazzoni dma_chan = &mv_chan->dmachan; 757aa1e6f1aSDan Williams if (mv_xor_alloc_chan_resources(dma_chan) < 1) { 758ff7b0479SSaeed Bishara err = -ENODEV; 759ff7b0479SSaeed Bishara goto out; 760ff7b0479SSaeed Bishara } 761ff7b0479SSaeed Bishara 762d16695a7SEzequiel Garcia unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL); 763d16695a7SEzequiel Garcia if (!unmap) { 764d16695a7SEzequiel Garcia err = -ENOMEM; 765d16695a7SEzequiel Garcia goto free_resources; 766d16695a7SEzequiel Garcia } 767ff7b0479SSaeed Bishara 768d16695a7SEzequiel Garcia src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 0, 769d16695a7SEzequiel Garcia PAGE_SIZE, DMA_TO_DEVICE); 770d16695a7SEzequiel Garcia unmap->to_cnt = 1; 771d16695a7SEzequiel Garcia unmap->addr[0] = src_dma; 772d16695a7SEzequiel Garcia 773d16695a7SEzequiel Garcia dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 0, 774d16695a7SEzequiel Garcia PAGE_SIZE, DMA_FROM_DEVICE); 775d16695a7SEzequiel Garcia unmap->from_cnt = 1; 776d16695a7SEzequiel Garcia unmap->addr[1] = dest_dma; 777d16695a7SEzequiel Garcia 778d16695a7SEzequiel Garcia unmap->len = PAGE_SIZE; 779ff7b0479SSaeed Bishara 780ff7b0479SSaeed Bishara tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma, 781d16695a7SEzequiel Garcia PAGE_SIZE, 0); 782ff7b0479SSaeed Bishara cookie = mv_xor_tx_submit(tx); 783ff7b0479SSaeed Bishara mv_xor_issue_pending(dma_chan); 784ff7b0479SSaeed Bishara async_tx_ack(tx); 785ff7b0479SSaeed Bishara msleep(1); 786ff7b0479SSaeed Bishara 78707934481SLinus Walleij if (mv_xor_status(dma_chan, cookie, NULL) != 788b3efb8fcSVinod Koul DMA_COMPLETE) { 789a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 790ff7b0479SSaeed Bishara "Self-test copy timed out, disabling\n"); 791ff7b0479SSaeed Bishara err = -ENODEV; 792ff7b0479SSaeed Bishara goto free_resources; 793ff7b0479SSaeed Bishara } 794ff7b0479SSaeed Bishara 795c35064c4SThomas Petazzoni dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, 796d16695a7SEzequiel Garcia PAGE_SIZE, DMA_FROM_DEVICE); 797d16695a7SEzequiel Garcia if (memcmp(src, dest, PAGE_SIZE)) { 798a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 799ff7b0479SSaeed Bishara "Self-test copy failed compare, disabling\n"); 800ff7b0479SSaeed Bishara err = -ENODEV; 801ff7b0479SSaeed Bishara goto free_resources; 802ff7b0479SSaeed Bishara } 803ff7b0479SSaeed Bishara 804ff7b0479SSaeed Bishara free_resources: 805d16695a7SEzequiel Garcia dmaengine_unmap_put(unmap); 806ff7b0479SSaeed Bishara mv_xor_free_chan_resources(dma_chan); 807ff7b0479SSaeed Bishara out: 808ff7b0479SSaeed Bishara kfree(src); 809ff7b0479SSaeed Bishara kfree(dest); 810ff7b0479SSaeed Bishara return err; 811ff7b0479SSaeed Bishara } 812ff7b0479SSaeed Bishara 813ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */ 814463a1f8bSBill Pemberton static int 815275cc0c8SThomas Petazzoni mv_xor_xor_self_test(struct mv_xor_chan *mv_chan) 816ff7b0479SSaeed Bishara { 817ff7b0479SSaeed Bishara int i, src_idx; 818ff7b0479SSaeed Bishara struct page *dest; 819ff7b0479SSaeed Bishara struct page *xor_srcs[MV_XOR_NUM_SRC_TEST]; 820ff7b0479SSaeed Bishara dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST]; 821ff7b0479SSaeed Bishara dma_addr_t dest_dma; 822ff7b0479SSaeed Bishara struct dma_async_tx_descriptor *tx; 823d16695a7SEzequiel Garcia struct dmaengine_unmap_data *unmap; 824ff7b0479SSaeed Bishara struct dma_chan *dma_chan; 825ff7b0479SSaeed Bishara dma_cookie_t cookie; 826ff7b0479SSaeed Bishara u8 cmp_byte = 0; 827ff7b0479SSaeed Bishara u32 cmp_word; 828ff7b0479SSaeed Bishara int err = 0; 829d16695a7SEzequiel Garcia int src_count = MV_XOR_NUM_SRC_TEST; 830ff7b0479SSaeed Bishara 831d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) { 832ff7b0479SSaeed Bishara xor_srcs[src_idx] = alloc_page(GFP_KERNEL); 833a09b09aeSRoel Kluin if (!xor_srcs[src_idx]) { 834a09b09aeSRoel Kluin while (src_idx--) 835ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 836ff7b0479SSaeed Bishara return -ENOMEM; 837ff7b0479SSaeed Bishara } 838ff7b0479SSaeed Bishara } 839ff7b0479SSaeed Bishara 840ff7b0479SSaeed Bishara dest = alloc_page(GFP_KERNEL); 841a09b09aeSRoel Kluin if (!dest) { 842a09b09aeSRoel Kluin while (src_idx--) 843ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 844ff7b0479SSaeed Bishara return -ENOMEM; 845ff7b0479SSaeed Bishara } 846ff7b0479SSaeed Bishara 847ff7b0479SSaeed Bishara /* Fill in src buffers */ 848d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) { 849ff7b0479SSaeed Bishara u8 *ptr = page_address(xor_srcs[src_idx]); 850ff7b0479SSaeed Bishara for (i = 0; i < PAGE_SIZE; i++) 851ff7b0479SSaeed Bishara ptr[i] = (1 << src_idx); 852ff7b0479SSaeed Bishara } 853ff7b0479SSaeed Bishara 854d16695a7SEzequiel Garcia for (src_idx = 0; src_idx < src_count; src_idx++) 855ff7b0479SSaeed Bishara cmp_byte ^= (u8) (1 << src_idx); 856ff7b0479SSaeed Bishara 857ff7b0479SSaeed Bishara cmp_word = (cmp_byte << 24) | (cmp_byte << 16) | 858ff7b0479SSaeed Bishara (cmp_byte << 8) | cmp_byte; 859ff7b0479SSaeed Bishara 860ff7b0479SSaeed Bishara memset(page_address(dest), 0, PAGE_SIZE); 861ff7b0479SSaeed Bishara 862275cc0c8SThomas Petazzoni dma_chan = &mv_chan->dmachan; 863aa1e6f1aSDan Williams if (mv_xor_alloc_chan_resources(dma_chan) < 1) { 864ff7b0479SSaeed Bishara err = -ENODEV; 865ff7b0479SSaeed Bishara goto out; 866ff7b0479SSaeed Bishara } 867ff7b0479SSaeed Bishara 868d16695a7SEzequiel Garcia unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1, 869d16695a7SEzequiel Garcia GFP_KERNEL); 870d16695a7SEzequiel Garcia if (!unmap) { 871d16695a7SEzequiel Garcia err = -ENOMEM; 872d16695a7SEzequiel Garcia goto free_resources; 873d16695a7SEzequiel Garcia } 874ff7b0479SSaeed Bishara 875d16695a7SEzequiel Garcia /* test xor */ 876d16695a7SEzequiel Garcia for (i = 0; i < src_count; i++) { 877d16695a7SEzequiel Garcia unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i], 878ff7b0479SSaeed Bishara 0, PAGE_SIZE, DMA_TO_DEVICE); 879d16695a7SEzequiel Garcia dma_srcs[i] = unmap->addr[i]; 880d16695a7SEzequiel Garcia unmap->to_cnt++; 881d16695a7SEzequiel Garcia } 882d16695a7SEzequiel Garcia 883d16695a7SEzequiel Garcia unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE, 884d16695a7SEzequiel Garcia DMA_FROM_DEVICE); 885d16695a7SEzequiel Garcia dest_dma = unmap->addr[src_count]; 886d16695a7SEzequiel Garcia unmap->from_cnt = 1; 887d16695a7SEzequiel Garcia unmap->len = PAGE_SIZE; 888ff7b0479SSaeed Bishara 889ff7b0479SSaeed Bishara tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs, 890d16695a7SEzequiel Garcia src_count, PAGE_SIZE, 0); 891ff7b0479SSaeed Bishara 892ff7b0479SSaeed Bishara cookie = mv_xor_tx_submit(tx); 893ff7b0479SSaeed Bishara mv_xor_issue_pending(dma_chan); 894ff7b0479SSaeed Bishara async_tx_ack(tx); 895ff7b0479SSaeed Bishara msleep(8); 896ff7b0479SSaeed Bishara 89707934481SLinus Walleij if (mv_xor_status(dma_chan, cookie, NULL) != 898b3efb8fcSVinod Koul DMA_COMPLETE) { 899a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 900ff7b0479SSaeed Bishara "Self-test xor timed out, disabling\n"); 901ff7b0479SSaeed Bishara err = -ENODEV; 902ff7b0479SSaeed Bishara goto free_resources; 903ff7b0479SSaeed Bishara } 904ff7b0479SSaeed Bishara 905c35064c4SThomas Petazzoni dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma, 906ff7b0479SSaeed Bishara PAGE_SIZE, DMA_FROM_DEVICE); 907ff7b0479SSaeed Bishara for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) { 908ff7b0479SSaeed Bishara u32 *ptr = page_address(dest); 909ff7b0479SSaeed Bishara if (ptr[i] != cmp_word) { 910a3fc74bcSThomas Petazzoni dev_err(dma_chan->device->dev, 9111ba151cdSJoe Perches "Self-test xor failed compare, disabling. index %d, data %x, expected %x\n", 9121ba151cdSJoe Perches i, ptr[i], cmp_word); 913ff7b0479SSaeed Bishara err = -ENODEV; 914ff7b0479SSaeed Bishara goto free_resources; 915ff7b0479SSaeed Bishara } 916ff7b0479SSaeed Bishara } 917ff7b0479SSaeed Bishara 918ff7b0479SSaeed Bishara free_resources: 919d16695a7SEzequiel Garcia dmaengine_unmap_put(unmap); 920ff7b0479SSaeed Bishara mv_xor_free_chan_resources(dma_chan); 921ff7b0479SSaeed Bishara out: 922d16695a7SEzequiel Garcia src_idx = src_count; 923ff7b0479SSaeed Bishara while (src_idx--) 924ff7b0479SSaeed Bishara __free_page(xor_srcs[src_idx]); 925ff7b0479SSaeed Bishara __free_page(dest); 926ff7b0479SSaeed Bishara return err; 927ff7b0479SSaeed Bishara } 928ff7b0479SSaeed Bishara 92934c93c86SAndrew Lunn /* This driver does not implement any of the optional DMA operations. */ 93034c93c86SAndrew Lunn static int 93134c93c86SAndrew Lunn mv_xor_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, 93234c93c86SAndrew Lunn unsigned long arg) 933ff7b0479SSaeed Bishara { 93434c93c86SAndrew Lunn return -ENOSYS; 93534c93c86SAndrew Lunn } 93634c93c86SAndrew Lunn 9371ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan) 938ff7b0479SSaeed Bishara { 939ff7b0479SSaeed Bishara struct dma_chan *chan, *_chan; 9401ef48a26SThomas Petazzoni struct device *dev = mv_chan->dmadev.dev; 941ff7b0479SSaeed Bishara 9421ef48a26SThomas Petazzoni dma_async_device_unregister(&mv_chan->dmadev); 943ff7b0479SSaeed Bishara 944b503fa01SThomas Petazzoni dma_free_coherent(dev, MV_XOR_POOL_SIZE, 9451ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); 946ff7b0479SSaeed Bishara 9471ef48a26SThomas Petazzoni list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels, 948ff7b0479SSaeed Bishara device_node) { 949ff7b0479SSaeed Bishara list_del(&chan->device_node); 950ff7b0479SSaeed Bishara } 951ff7b0479SSaeed Bishara 95288eb92cbSThomas Petazzoni free_irq(mv_chan->irq, mv_chan); 95388eb92cbSThomas Petazzoni 954ff7b0479SSaeed Bishara return 0; 955ff7b0479SSaeed Bishara } 956ff7b0479SSaeed Bishara 9571ef48a26SThomas Petazzoni static struct mv_xor_chan * 958297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev, 959a6b4a9d2SThomas Petazzoni struct platform_device *pdev, 960b503fa01SThomas Petazzoni int idx, dma_cap_mask_t cap_mask, int irq) 961ff7b0479SSaeed Bishara { 962ff7b0479SSaeed Bishara int ret = 0; 963ff7b0479SSaeed Bishara struct mv_xor_chan *mv_chan; 964ff7b0479SSaeed Bishara struct dma_device *dma_dev; 965ff7b0479SSaeed Bishara 9661ef48a26SThomas Petazzoni mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL); 967a577659fSSachin Kamat if (!mv_chan) 968a577659fSSachin Kamat return ERR_PTR(-ENOMEM); 969ff7b0479SSaeed Bishara 9709aedbdbaSThomas Petazzoni mv_chan->idx = idx; 97188eb92cbSThomas Petazzoni mv_chan->irq = irq; 972ff7b0479SSaeed Bishara 9731ef48a26SThomas Petazzoni dma_dev = &mv_chan->dmadev; 974ff7b0479SSaeed Bishara 975ff7b0479SSaeed Bishara /* allocate coherent memory for hardware descriptors 976ff7b0479SSaeed Bishara * note: writecombine gives slightly better performance, but 977ff7b0479SSaeed Bishara * requires that we explicitly flush the writes 978ff7b0479SSaeed Bishara */ 9791ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt = 980b503fa01SThomas Petazzoni dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE, 9811ef48a26SThomas Petazzoni &mv_chan->dma_desc_pool, GFP_KERNEL); 9821ef48a26SThomas Petazzoni if (!mv_chan->dma_desc_pool_virt) 983a6b4a9d2SThomas Petazzoni return ERR_PTR(-ENOMEM); 984ff7b0479SSaeed Bishara 985ff7b0479SSaeed Bishara /* discover transaction capabilites from the platform data */ 986a6b4a9d2SThomas Petazzoni dma_dev->cap_mask = cap_mask; 987ff7b0479SSaeed Bishara 988ff7b0479SSaeed Bishara INIT_LIST_HEAD(&dma_dev->channels); 989ff7b0479SSaeed Bishara 990ff7b0479SSaeed Bishara /* set base routines */ 991ff7b0479SSaeed Bishara dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources; 992ff7b0479SSaeed Bishara dma_dev->device_free_chan_resources = mv_xor_free_chan_resources; 99307934481SLinus Walleij dma_dev->device_tx_status = mv_xor_status; 994ff7b0479SSaeed Bishara dma_dev->device_issue_pending = mv_xor_issue_pending; 99534c93c86SAndrew Lunn dma_dev->device_control = mv_xor_control; 996ff7b0479SSaeed Bishara dma_dev->dev = &pdev->dev; 997ff7b0479SSaeed Bishara 998ff7b0479SSaeed Bishara /* set prep routines based on capability */ 999ff7b0479SSaeed Bishara if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) 1000ff7b0479SSaeed Bishara dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy; 1001ff7b0479SSaeed Bishara if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { 1002c019894eSJoe Perches dma_dev->max_xor = 8; 1003ff7b0479SSaeed Bishara dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor; 1004ff7b0479SSaeed Bishara } 1005ff7b0479SSaeed Bishara 1006297eedbaSThomas Petazzoni mv_chan->mmr_base = xordev->xor_base; 100782a1402eSEzequiel Garcia mv_chan->mmr_high_base = xordev->xor_high_base; 1008ff7b0479SSaeed Bishara tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long) 1009ff7b0479SSaeed Bishara mv_chan); 1010ff7b0479SSaeed Bishara 1011ff7b0479SSaeed Bishara /* clear errors before enabling interrupts */ 1012ff7b0479SSaeed Bishara mv_xor_device_clear_err_status(mv_chan); 1013ff7b0479SSaeed Bishara 10142d0a0745SThomas Petazzoni ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler, 1015ff7b0479SSaeed Bishara 0, dev_name(&pdev->dev), mv_chan); 1016ff7b0479SSaeed Bishara if (ret) 1017ff7b0479SSaeed Bishara goto err_free_dma; 1018ff7b0479SSaeed Bishara 1019ff7b0479SSaeed Bishara mv_chan_unmask_interrupts(mv_chan); 1020ff7b0479SSaeed Bishara 1021*3e4f52e2SLior Amsalem mv_set_mode(mv_chan, DMA_XOR); 1022ff7b0479SSaeed Bishara 1023ff7b0479SSaeed Bishara spin_lock_init(&mv_chan->lock); 1024ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->chain); 1025ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->completed_slots); 1026ff7b0479SSaeed Bishara INIT_LIST_HEAD(&mv_chan->all_slots); 102798817b99SThomas Petazzoni mv_chan->dmachan.device = dma_dev; 102898817b99SThomas Petazzoni dma_cookie_init(&mv_chan->dmachan); 1029ff7b0479SSaeed Bishara 103098817b99SThomas Petazzoni list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels); 1031ff7b0479SSaeed Bishara 1032ff7b0479SSaeed Bishara if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) { 1033275cc0c8SThomas Petazzoni ret = mv_xor_memcpy_self_test(mv_chan); 1034ff7b0479SSaeed Bishara dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret); 1035ff7b0479SSaeed Bishara if (ret) 10362d0a0745SThomas Petazzoni goto err_free_irq; 1037ff7b0479SSaeed Bishara } 1038ff7b0479SSaeed Bishara 1039ff7b0479SSaeed Bishara if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) { 1040275cc0c8SThomas Petazzoni ret = mv_xor_xor_self_test(mv_chan); 1041ff7b0479SSaeed Bishara dev_dbg(&pdev->dev, "xor self test returned %d\n", ret); 1042ff7b0479SSaeed Bishara if (ret) 10432d0a0745SThomas Petazzoni goto err_free_irq; 1044ff7b0479SSaeed Bishara } 1045ff7b0479SSaeed Bishara 104648a9db46SBartlomiej Zolnierkiewicz dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n", 1047ff7b0479SSaeed Bishara dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "", 1048ff7b0479SSaeed Bishara dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "", 1049ff7b0479SSaeed Bishara dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : ""); 1050ff7b0479SSaeed Bishara 1051ff7b0479SSaeed Bishara dma_async_device_register(dma_dev); 10521ef48a26SThomas Petazzoni return mv_chan; 1053ff7b0479SSaeed Bishara 10542d0a0745SThomas Petazzoni err_free_irq: 10552d0a0745SThomas Petazzoni free_irq(mv_chan->irq, mv_chan); 1056ff7b0479SSaeed Bishara err_free_dma: 1057b503fa01SThomas Petazzoni dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE, 10581ef48a26SThomas Petazzoni mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool); 1059a6b4a9d2SThomas Petazzoni return ERR_PTR(ret); 1060ff7b0479SSaeed Bishara } 1061ff7b0479SSaeed Bishara 1062ff7b0479SSaeed Bishara static void 1063297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev, 106463a9332bSAndrew Lunn const struct mbus_dram_target_info *dram) 1065ff7b0479SSaeed Bishara { 106682a1402eSEzequiel Garcia void __iomem *base = xordev->xor_high_base; 1067ff7b0479SSaeed Bishara u32 win_enable = 0; 1068ff7b0479SSaeed Bishara int i; 1069ff7b0479SSaeed Bishara 1070ff7b0479SSaeed Bishara for (i = 0; i < 8; i++) { 1071ff7b0479SSaeed Bishara writel(0, base + WINDOW_BASE(i)); 1072ff7b0479SSaeed Bishara writel(0, base + WINDOW_SIZE(i)); 1073ff7b0479SSaeed Bishara if (i < 4) 1074ff7b0479SSaeed Bishara writel(0, base + WINDOW_REMAP_HIGH(i)); 1075ff7b0479SSaeed Bishara } 1076ff7b0479SSaeed Bishara 1077ff7b0479SSaeed Bishara for (i = 0; i < dram->num_cs; i++) { 107863a9332bSAndrew Lunn const struct mbus_dram_window *cs = dram->cs + i; 1079ff7b0479SSaeed Bishara 1080ff7b0479SSaeed Bishara writel((cs->base & 0xffff0000) | 1081ff7b0479SSaeed Bishara (cs->mbus_attr << 8) | 1082ff7b0479SSaeed Bishara dram->mbus_dram_target_id, base + WINDOW_BASE(i)); 1083ff7b0479SSaeed Bishara writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i)); 1084ff7b0479SSaeed Bishara 1085ff7b0479SSaeed Bishara win_enable |= (1 << i); 1086ff7b0479SSaeed Bishara win_enable |= 3 << (16 + (2 * i)); 1087ff7b0479SSaeed Bishara } 1088ff7b0479SSaeed Bishara 1089ff7b0479SSaeed Bishara writel(win_enable, base + WINDOW_BAR_ENABLE(0)); 1090ff7b0479SSaeed Bishara writel(win_enable, base + WINDOW_BAR_ENABLE(1)); 1091c4b4b732SThomas Petazzoni writel(0, base + WINDOW_OVERRIDE_CTRL(0)); 1092c4b4b732SThomas Petazzoni writel(0, base + WINDOW_OVERRIDE_CTRL(1)); 1093ff7b0479SSaeed Bishara } 1094ff7b0479SSaeed Bishara 1095c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev) 1096ff7b0479SSaeed Bishara { 109763a9332bSAndrew Lunn const struct mbus_dram_target_info *dram; 1098297eedbaSThomas Petazzoni struct mv_xor_device *xordev; 1099d4adcc01SJingoo Han struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev); 1100ff7b0479SSaeed Bishara struct resource *res; 110160d151f3SThomas Petazzoni int i, ret; 1102ff7b0479SSaeed Bishara 11031ba151cdSJoe Perches dev_notice(&pdev->dev, "Marvell shared XOR driver\n"); 1104ff7b0479SSaeed Bishara 1105297eedbaSThomas Petazzoni xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL); 1106297eedbaSThomas Petazzoni if (!xordev) 1107ff7b0479SSaeed Bishara return -ENOMEM; 1108ff7b0479SSaeed Bishara 1109ff7b0479SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1110ff7b0479SSaeed Bishara if (!res) 1111ff7b0479SSaeed Bishara return -ENODEV; 1112ff7b0479SSaeed Bishara 1113297eedbaSThomas Petazzoni xordev->xor_base = devm_ioremap(&pdev->dev, res->start, 11144de1ba15SH Hartley Sweeten resource_size(res)); 1115297eedbaSThomas Petazzoni if (!xordev->xor_base) 1116ff7b0479SSaeed Bishara return -EBUSY; 1117ff7b0479SSaeed Bishara 1118ff7b0479SSaeed Bishara res = platform_get_resource(pdev, IORESOURCE_MEM, 1); 1119ff7b0479SSaeed Bishara if (!res) 1120ff7b0479SSaeed Bishara return -ENODEV; 1121ff7b0479SSaeed Bishara 1122297eedbaSThomas Petazzoni xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start, 11234de1ba15SH Hartley Sweeten resource_size(res)); 1124297eedbaSThomas Petazzoni if (!xordev->xor_high_base) 1125ff7b0479SSaeed Bishara return -EBUSY; 1126ff7b0479SSaeed Bishara 1127297eedbaSThomas Petazzoni platform_set_drvdata(pdev, xordev); 1128ff7b0479SSaeed Bishara 1129ff7b0479SSaeed Bishara /* 1130ff7b0479SSaeed Bishara * (Re-)program MBUS remapping windows if we are asked to. 1131ff7b0479SSaeed Bishara */ 113263a9332bSAndrew Lunn dram = mv_mbus_dram_info(); 113363a9332bSAndrew Lunn if (dram) 1134297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(xordev, dram); 1135ff7b0479SSaeed Bishara 1136c510182bSAndrew Lunn /* Not all platforms can gate the clock, so it is not 1137c510182bSAndrew Lunn * an error if the clock does not exists. 1138c510182bSAndrew Lunn */ 1139297eedbaSThomas Petazzoni xordev->clk = clk_get(&pdev->dev, NULL); 1140297eedbaSThomas Petazzoni if (!IS_ERR(xordev->clk)) 1141297eedbaSThomas Petazzoni clk_prepare_enable(xordev->clk); 1142c510182bSAndrew Lunn 1143f7d12ef5SThomas Petazzoni if (pdev->dev.of_node) { 1144f7d12ef5SThomas Petazzoni struct device_node *np; 1145f7d12ef5SThomas Petazzoni int i = 0; 1146f7d12ef5SThomas Petazzoni 1147f7d12ef5SThomas Petazzoni for_each_child_of_node(pdev->dev.of_node, np) { 11480be8253fSRussell King struct mv_xor_chan *chan; 1149f7d12ef5SThomas Petazzoni dma_cap_mask_t cap_mask; 1150f7d12ef5SThomas Petazzoni int irq; 1151f7d12ef5SThomas Petazzoni 1152f7d12ef5SThomas Petazzoni dma_cap_zero(cap_mask); 1153f7d12ef5SThomas Petazzoni if (of_property_read_bool(np, "dmacap,memcpy")) 1154f7d12ef5SThomas Petazzoni dma_cap_set(DMA_MEMCPY, cap_mask); 1155f7d12ef5SThomas Petazzoni if (of_property_read_bool(np, "dmacap,xor")) 1156f7d12ef5SThomas Petazzoni dma_cap_set(DMA_XOR, cap_mask); 1157f7d12ef5SThomas Petazzoni if (of_property_read_bool(np, "dmacap,interrupt")) 1158f7d12ef5SThomas Petazzoni dma_cap_set(DMA_INTERRUPT, cap_mask); 1159f7d12ef5SThomas Petazzoni 1160f7d12ef5SThomas Petazzoni irq = irq_of_parse_and_map(np, 0); 1161f8eb9e7dSThomas Petazzoni if (!irq) { 1162f8eb9e7dSThomas Petazzoni ret = -ENODEV; 1163f7d12ef5SThomas Petazzoni goto err_channel_add; 1164f7d12ef5SThomas Petazzoni } 1165f7d12ef5SThomas Petazzoni 11660be8253fSRussell King chan = mv_xor_channel_add(xordev, pdev, i, 1167f7d12ef5SThomas Petazzoni cap_mask, irq); 11680be8253fSRussell King if (IS_ERR(chan)) { 11690be8253fSRussell King ret = PTR_ERR(chan); 1170f7d12ef5SThomas Petazzoni irq_dispose_mapping(irq); 1171f7d12ef5SThomas Petazzoni goto err_channel_add; 1172f7d12ef5SThomas Petazzoni } 1173f7d12ef5SThomas Petazzoni 11740be8253fSRussell King xordev->channels[i] = chan; 1175f7d12ef5SThomas Petazzoni i++; 1176f7d12ef5SThomas Petazzoni } 1177f7d12ef5SThomas Petazzoni } else if (pdata && pdata->channels) { 117860d151f3SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { 1179e39f6ec1SThomas Petazzoni struct mv_xor_channel_data *cd; 11800be8253fSRussell King struct mv_xor_chan *chan; 118160d151f3SThomas Petazzoni int irq; 118260d151f3SThomas Petazzoni 118360d151f3SThomas Petazzoni cd = &pdata->channels[i]; 118460d151f3SThomas Petazzoni if (!cd) { 118560d151f3SThomas Petazzoni ret = -ENODEV; 118660d151f3SThomas Petazzoni goto err_channel_add; 118760d151f3SThomas Petazzoni } 118860d151f3SThomas Petazzoni 118960d151f3SThomas Petazzoni irq = platform_get_irq(pdev, i); 119060d151f3SThomas Petazzoni if (irq < 0) { 119160d151f3SThomas Petazzoni ret = irq; 119260d151f3SThomas Petazzoni goto err_channel_add; 119360d151f3SThomas Petazzoni } 119460d151f3SThomas Petazzoni 11950be8253fSRussell King chan = mv_xor_channel_add(xordev, pdev, i, 1196b503fa01SThomas Petazzoni cd->cap_mask, irq); 11970be8253fSRussell King if (IS_ERR(chan)) { 11980be8253fSRussell King ret = PTR_ERR(chan); 119960d151f3SThomas Petazzoni goto err_channel_add; 120060d151f3SThomas Petazzoni } 12010be8253fSRussell King 12020be8253fSRussell King xordev->channels[i] = chan; 120360d151f3SThomas Petazzoni } 120460d151f3SThomas Petazzoni } 120560d151f3SThomas Petazzoni 1206ff7b0479SSaeed Bishara return 0; 120760d151f3SThomas Petazzoni 120860d151f3SThomas Petazzoni err_channel_add: 120960d151f3SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) 1210f7d12ef5SThomas Petazzoni if (xordev->channels[i]) { 1211ab6e439fSThomas Petazzoni mv_xor_channel_remove(xordev->channels[i]); 1212f7d12ef5SThomas Petazzoni if (pdev->dev.of_node) 1213f7d12ef5SThomas Petazzoni irq_dispose_mapping(xordev->channels[i]->irq); 1214f7d12ef5SThomas Petazzoni } 121560d151f3SThomas Petazzoni 1216dab92064SThomas Petazzoni if (!IS_ERR(xordev->clk)) { 1217297eedbaSThomas Petazzoni clk_disable_unprepare(xordev->clk); 1218297eedbaSThomas Petazzoni clk_put(xordev->clk); 1219dab92064SThomas Petazzoni } 1220dab92064SThomas Petazzoni 122160d151f3SThomas Petazzoni return ret; 1222ff7b0479SSaeed Bishara } 1223ff7b0479SSaeed Bishara 1224c2714334SLinus Torvalds static int mv_xor_remove(struct platform_device *pdev) 1225ff7b0479SSaeed Bishara { 1226297eedbaSThomas Petazzoni struct mv_xor_device *xordev = platform_get_drvdata(pdev); 122760d151f3SThomas Petazzoni int i; 122860d151f3SThomas Petazzoni 122960d151f3SThomas Petazzoni for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) { 1230297eedbaSThomas Petazzoni if (xordev->channels[i]) 1231297eedbaSThomas Petazzoni mv_xor_channel_remove(xordev->channels[i]); 123260d151f3SThomas Petazzoni } 1233c510182bSAndrew Lunn 1234297eedbaSThomas Petazzoni if (!IS_ERR(xordev->clk)) { 1235297eedbaSThomas Petazzoni clk_disable_unprepare(xordev->clk); 1236297eedbaSThomas Petazzoni clk_put(xordev->clk); 1237c510182bSAndrew Lunn } 1238c510182bSAndrew Lunn 1239ff7b0479SSaeed Bishara return 0; 1240ff7b0479SSaeed Bishara } 1241ff7b0479SSaeed Bishara 1242f7d12ef5SThomas Petazzoni #ifdef CONFIG_OF 1243c2714334SLinus Torvalds static struct of_device_id mv_xor_dt_ids[] = { 1244f7d12ef5SThomas Petazzoni { .compatible = "marvell,orion-xor", }, 1245f7d12ef5SThomas Petazzoni {}, 1246f7d12ef5SThomas Petazzoni }; 1247f7d12ef5SThomas Petazzoni MODULE_DEVICE_TABLE(of, mv_xor_dt_ids); 1248f7d12ef5SThomas Petazzoni #endif 1249f7d12ef5SThomas Petazzoni 1250ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = { 1251ff7b0479SSaeed Bishara .probe = mv_xor_probe, 1252a7d6e3ecSBill Pemberton .remove = mv_xor_remove, 1253ff7b0479SSaeed Bishara .driver = { 1254ff7b0479SSaeed Bishara .owner = THIS_MODULE, 1255ff7b0479SSaeed Bishara .name = MV_XOR_NAME, 1256f7d12ef5SThomas Petazzoni .of_match_table = of_match_ptr(mv_xor_dt_ids), 1257ff7b0479SSaeed Bishara }, 1258ff7b0479SSaeed Bishara }; 1259ff7b0479SSaeed Bishara 1260ff7b0479SSaeed Bishara 1261ff7b0479SSaeed Bishara static int __init mv_xor_init(void) 1262ff7b0479SSaeed Bishara { 126361971656SThomas Petazzoni return platform_driver_register(&mv_xor_driver); 1264ff7b0479SSaeed Bishara } 1265ff7b0479SSaeed Bishara module_init(mv_xor_init); 1266ff7b0479SSaeed Bishara 1267ff7b0479SSaeed Bishara /* it's currently unsafe to unload this module */ 1268ff7b0479SSaeed Bishara #if 0 1269ff7b0479SSaeed Bishara static void __exit mv_xor_exit(void) 1270ff7b0479SSaeed Bishara { 1271ff7b0479SSaeed Bishara platform_driver_unregister(&mv_xor_driver); 1272ff7b0479SSaeed Bishara return; 1273ff7b0479SSaeed Bishara } 1274ff7b0479SSaeed Bishara 1275ff7b0479SSaeed Bishara module_exit(mv_xor_exit); 1276ff7b0479SSaeed Bishara #endif 1277ff7b0479SSaeed Bishara 1278ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>"); 1279ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine"); 1280ff7b0479SSaeed Bishara MODULE_LICENSE("GPL"); 1281