xref: /openbmc/linux/drivers/dma/mv_xor.c (revision 0951e728ff19d81a7b66ffbea2d449d2c0aa7645)
1ff7b0479SSaeed Bishara /*
2ff7b0479SSaeed Bishara  * offload engine driver for the Marvell XOR engine
3ff7b0479SSaeed Bishara  * Copyright (C) 2007, 2008, Marvell International Ltd.
4ff7b0479SSaeed Bishara  *
5ff7b0479SSaeed Bishara  * This program is free software; you can redistribute it and/or modify it
6ff7b0479SSaeed Bishara  * under the terms and conditions of the GNU General Public License,
7ff7b0479SSaeed Bishara  * version 2, as published by the Free Software Foundation.
8ff7b0479SSaeed Bishara  *
9ff7b0479SSaeed Bishara  * This program is distributed in the hope it will be useful, but WITHOUT
10ff7b0479SSaeed Bishara  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11ff7b0479SSaeed Bishara  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12ff7b0479SSaeed Bishara  * more details.
13ff7b0479SSaeed Bishara  */
14ff7b0479SSaeed Bishara 
15ff7b0479SSaeed Bishara #include <linux/init.h>
16ff7b0479SSaeed Bishara #include <linux/module.h>
175a0e3ad6STejun Heo #include <linux/slab.h>
18ff7b0479SSaeed Bishara #include <linux/delay.h>
19ff7b0479SSaeed Bishara #include <linux/dma-mapping.h>
20ff7b0479SSaeed Bishara #include <linux/spinlock.h>
21ff7b0479SSaeed Bishara #include <linux/interrupt.h>
22ff7b0479SSaeed Bishara #include <linux/platform_device.h>
23ff7b0479SSaeed Bishara #include <linux/memory.h>
24c510182bSAndrew Lunn #include <linux/clk.h>
25f7d12ef5SThomas Petazzoni #include <linux/of.h>
26f7d12ef5SThomas Petazzoni #include <linux/of_irq.h>
27f7d12ef5SThomas Petazzoni #include <linux/irqdomain.h>
28c02cecb9SArnd Bergmann #include <linux/platform_data/dma-mv_xor.h>
29d2ebfb33SRussell King - ARM Linux 
30d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
31ff7b0479SSaeed Bishara #include "mv_xor.h"
32ff7b0479SSaeed Bishara 
33ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan);
34ff7b0479SSaeed Bishara 
35ff7b0479SSaeed Bishara #define to_mv_xor_chan(chan)		\
3698817b99SThomas Petazzoni 	container_of(chan, struct mv_xor_chan, dmachan)
37ff7b0479SSaeed Bishara 
38ff7b0479SSaeed Bishara #define to_mv_xor_slot(tx)		\
39ff7b0479SSaeed Bishara 	container_of(tx, struct mv_xor_desc_slot, async_tx)
40ff7b0479SSaeed Bishara 
41c98c1781SThomas Petazzoni #define mv_chan_to_devp(chan)           \
421ef48a26SThomas Petazzoni 	((chan)->dmadev.dev)
43c98c1781SThomas Petazzoni 
44dfc97661SLior Amsalem static void mv_desc_init(struct mv_xor_desc_slot *desc,
45ba87d137SLior Amsalem 			 dma_addr_t addr, u32 byte_count,
46ba87d137SLior Amsalem 			 enum dma_ctrl_flags flags)
47ff7b0479SSaeed Bishara {
48ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
49ff7b0479SSaeed Bishara 
500e7488edSEzequiel Garcia 	hw_desc->status = XOR_DESC_DMA_OWNED;
51ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
52ba87d137SLior Amsalem 	/* Enable end-of-descriptor interrupts only for DMA_PREP_INTERRUPT */
53ba87d137SLior Amsalem 	hw_desc->desc_command = (flags & DMA_PREP_INTERRUPT) ?
54ba87d137SLior Amsalem 				XOR_DESC_EOD_INT_EN : 0;
55dfc97661SLior Amsalem 	hw_desc->phy_dest_addr = addr;
56ff7b0479SSaeed Bishara 	hw_desc->byte_count = byte_count;
57ff7b0479SSaeed Bishara }
58ff7b0479SSaeed Bishara 
59ff7b0479SSaeed Bishara static void mv_desc_set_next_desc(struct mv_xor_desc_slot *desc,
60ff7b0479SSaeed Bishara 				  u32 next_desc_addr)
61ff7b0479SSaeed Bishara {
62ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
63ff7b0479SSaeed Bishara 	BUG_ON(hw_desc->phy_next_desc);
64ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = next_desc_addr;
65ff7b0479SSaeed Bishara }
66ff7b0479SSaeed Bishara 
67ff7b0479SSaeed Bishara static void mv_desc_clear_next_desc(struct mv_xor_desc_slot *desc)
68ff7b0479SSaeed Bishara {
69ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
70ff7b0479SSaeed Bishara 	hw_desc->phy_next_desc = 0;
71ff7b0479SSaeed Bishara }
72ff7b0479SSaeed Bishara 
73ff7b0479SSaeed Bishara static void mv_desc_set_src_addr(struct mv_xor_desc_slot *desc,
74ff7b0479SSaeed Bishara 				 int index, dma_addr_t addr)
75ff7b0479SSaeed Bishara {
76ff7b0479SSaeed Bishara 	struct mv_xor_desc *hw_desc = desc->hw_desc;
77e03bc654SThomas Petazzoni 	hw_desc->phy_src_addr[mv_phy_src_idx(index)] = addr;
78ff7b0479SSaeed Bishara 	if (desc->type == DMA_XOR)
79ff7b0479SSaeed Bishara 		hw_desc->desc_command |= (1 << index);
80ff7b0479SSaeed Bishara }
81ff7b0479SSaeed Bishara 
82ff7b0479SSaeed Bishara static u32 mv_chan_get_current_desc(struct mv_xor_chan *chan)
83ff7b0479SSaeed Bishara {
845733c38aSThomas Petazzoni 	return readl_relaxed(XOR_CURR_DESC(chan));
85ff7b0479SSaeed Bishara }
86ff7b0479SSaeed Bishara 
87ff7b0479SSaeed Bishara static void mv_chan_set_next_descriptor(struct mv_xor_chan *chan,
88ff7b0479SSaeed Bishara 					u32 next_desc_addr)
89ff7b0479SSaeed Bishara {
905733c38aSThomas Petazzoni 	writel_relaxed(next_desc_addr, XOR_NEXT_DESC(chan));
91ff7b0479SSaeed Bishara }
92ff7b0479SSaeed Bishara 
93ff7b0479SSaeed Bishara static void mv_chan_unmask_interrupts(struct mv_xor_chan *chan)
94ff7b0479SSaeed Bishara {
955733c38aSThomas Petazzoni 	u32 val = readl_relaxed(XOR_INTR_MASK(chan));
96ff7b0479SSaeed Bishara 	val |= XOR_INTR_MASK_VALUE << (chan->idx * 16);
975733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_MASK(chan));
98ff7b0479SSaeed Bishara }
99ff7b0479SSaeed Bishara 
100ff7b0479SSaeed Bishara static u32 mv_chan_get_intr_cause(struct mv_xor_chan *chan)
101ff7b0479SSaeed Bishara {
1025733c38aSThomas Petazzoni 	u32 intr_cause = readl_relaxed(XOR_INTR_CAUSE(chan));
103ff7b0479SSaeed Bishara 	intr_cause = (intr_cause >> (chan->idx * 16)) & 0xFFFF;
104ff7b0479SSaeed Bishara 	return intr_cause;
105ff7b0479SSaeed Bishara }
106ff7b0479SSaeed Bishara 
107*0951e728SMaxime Ripard static void mv_chan_clear_eoc_cause(struct mv_xor_chan *chan)
108ff7b0479SSaeed Bishara {
109ba87d137SLior Amsalem 	u32 val;
110ba87d137SLior Amsalem 
111ba87d137SLior Amsalem 	val = XOR_INT_END_OF_DESC | XOR_INT_END_OF_CHAIN | XOR_INT_STOPPED;
112ba87d137SLior Amsalem 	val = ~(val << (chan->idx * 16));
113c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "%s, val 0x%08x\n", __func__, val);
1145733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
115ff7b0479SSaeed Bishara }
116ff7b0479SSaeed Bishara 
117*0951e728SMaxime Ripard static void mv_chan_clear_err_status(struct mv_xor_chan *chan)
118ff7b0479SSaeed Bishara {
119ff7b0479SSaeed Bishara 	u32 val = 0xFFFF0000 >> (chan->idx * 16);
1205733c38aSThomas Petazzoni 	writel_relaxed(val, XOR_INTR_CAUSE(chan));
121ff7b0479SSaeed Bishara }
122ff7b0479SSaeed Bishara 
123*0951e728SMaxime Ripard static void mv_chan_set_mode(struct mv_xor_chan *chan,
124ff7b0479SSaeed Bishara 			     enum dma_transaction_type type)
125ff7b0479SSaeed Bishara {
126ff7b0479SSaeed Bishara 	u32 op_mode;
1275733c38aSThomas Petazzoni 	u32 config = readl_relaxed(XOR_CONFIG(chan));
128ff7b0479SSaeed Bishara 
129ff7b0479SSaeed Bishara 	switch (type) {
130ff7b0479SSaeed Bishara 	case DMA_XOR:
131ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_XOR;
132ff7b0479SSaeed Bishara 		break;
133ff7b0479SSaeed Bishara 	case DMA_MEMCPY:
134ff7b0479SSaeed Bishara 		op_mode = XOR_OPERATION_MODE_MEMCPY;
135ff7b0479SSaeed Bishara 		break;
136ff7b0479SSaeed Bishara 	default:
137c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(chan),
1381ba151cdSJoe Perches 			"error: unsupported operation %d\n",
139ff7b0479SSaeed Bishara 			type);
140ff7b0479SSaeed Bishara 		BUG();
141ff7b0479SSaeed Bishara 		return;
142ff7b0479SSaeed Bishara 	}
143ff7b0479SSaeed Bishara 
144ff7b0479SSaeed Bishara 	config &= ~0x7;
145ff7b0479SSaeed Bishara 	config |= op_mode;
146e03bc654SThomas Petazzoni 
147e03bc654SThomas Petazzoni #if defined(__BIG_ENDIAN)
148e03bc654SThomas Petazzoni 	config |= XOR_DESCRIPTOR_SWAP;
149e03bc654SThomas Petazzoni #else
150e03bc654SThomas Petazzoni 	config &= ~XOR_DESCRIPTOR_SWAP;
151e03bc654SThomas Petazzoni #endif
152e03bc654SThomas Petazzoni 
1535733c38aSThomas Petazzoni 	writel_relaxed(config, XOR_CONFIG(chan));
154ff7b0479SSaeed Bishara 	chan->current_type = type;
155ff7b0479SSaeed Bishara }
156ff7b0479SSaeed Bishara 
157ff7b0479SSaeed Bishara static void mv_chan_activate(struct mv_xor_chan *chan)
158ff7b0479SSaeed Bishara {
159c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), " activate chan.\n");
1605a9a55bfSEzequiel Garcia 
1615a9a55bfSEzequiel Garcia 	/* writel ensures all descriptors are flushed before activation */
1625a9a55bfSEzequiel Garcia 	writel(BIT(0), XOR_ACTIVATION(chan));
163ff7b0479SSaeed Bishara }
164ff7b0479SSaeed Bishara 
165ff7b0479SSaeed Bishara static char mv_chan_is_busy(struct mv_xor_chan *chan)
166ff7b0479SSaeed Bishara {
1675733c38aSThomas Petazzoni 	u32 state = readl_relaxed(XOR_ACTIVATION(chan));
168ff7b0479SSaeed Bishara 
169ff7b0479SSaeed Bishara 	state = (state >> 4) & 0x3;
170ff7b0479SSaeed Bishara 
171ff7b0479SSaeed Bishara 	return (state == 1) ? 1 : 0;
172ff7b0479SSaeed Bishara }
173ff7b0479SSaeed Bishara 
174ff7b0479SSaeed Bishara /**
175*0951e728SMaxime Ripard  * mv_chan_free_slots - flags descriptor slots for reuse
176ff7b0479SSaeed Bishara  * @slot: Slot to free
177ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
178ff7b0479SSaeed Bishara  */
179*0951e728SMaxime Ripard static void mv_chan_free_slots(struct mv_xor_chan *mv_chan,
180ff7b0479SSaeed Bishara 			       struct mv_xor_desc_slot *slot)
181ff7b0479SSaeed Bishara {
182c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d slot %p\n",
183ff7b0479SSaeed Bishara 		__func__, __LINE__, slot);
184ff7b0479SSaeed Bishara 
185dfc97661SLior Amsalem 	slot->slot_used = 0;
186ff7b0479SSaeed Bishara 
187ff7b0479SSaeed Bishara }
188ff7b0479SSaeed Bishara 
189ff7b0479SSaeed Bishara /*
190*0951e728SMaxime Ripard  * mv_chan_start_new_chain - program the engine to operate on new
191*0951e728SMaxime Ripard  * chain headed by sw_desc
192ff7b0479SSaeed Bishara  * Caller must hold &mv_chan->lock while calling this function
193ff7b0479SSaeed Bishara  */
194*0951e728SMaxime Ripard static void mv_chan_start_new_chain(struct mv_xor_chan *mv_chan,
195ff7b0479SSaeed Bishara 				    struct mv_xor_desc_slot *sw_desc)
196ff7b0479SSaeed Bishara {
197c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: sw_desc %p\n",
198ff7b0479SSaeed Bishara 		__func__, __LINE__, sw_desc);
199ff7b0479SSaeed Bishara 
200ff7b0479SSaeed Bishara 	/* set the hardware chain */
201ff7b0479SSaeed Bishara 	mv_chan_set_next_descriptor(mv_chan, sw_desc->async_tx.phys);
20248a9db46SBartlomiej Zolnierkiewicz 
203dfc97661SLior Amsalem 	mv_chan->pending++;
20498817b99SThomas Petazzoni 	mv_xor_issue_pending(&mv_chan->dmachan);
205ff7b0479SSaeed Bishara }
206ff7b0479SSaeed Bishara 
207ff7b0479SSaeed Bishara static dma_cookie_t
208*0951e728SMaxime Ripard mv_desc_run_tx_complete_actions(struct mv_xor_desc_slot *desc,
209*0951e728SMaxime Ripard 				struct mv_xor_chan *mv_chan,
210*0951e728SMaxime Ripard 				dma_cookie_t cookie)
211ff7b0479SSaeed Bishara {
212ff7b0479SSaeed Bishara 	BUG_ON(desc->async_tx.cookie < 0);
213ff7b0479SSaeed Bishara 
214ff7b0479SSaeed Bishara 	if (desc->async_tx.cookie > 0) {
215ff7b0479SSaeed Bishara 		cookie = desc->async_tx.cookie;
216ff7b0479SSaeed Bishara 
217ff7b0479SSaeed Bishara 		/* call the callback (must not sleep or submit new
218ff7b0479SSaeed Bishara 		 * operations to this channel)
219ff7b0479SSaeed Bishara 		 */
220ff7b0479SSaeed Bishara 		if (desc->async_tx.callback)
221ff7b0479SSaeed Bishara 			desc->async_tx.callback(
222ff7b0479SSaeed Bishara 				desc->async_tx.callback_param);
223ff7b0479SSaeed Bishara 
224d38a8c62SDan Williams 		dma_descriptor_unmap(&desc->async_tx);
225ff7b0479SSaeed Bishara 	}
226ff7b0479SSaeed Bishara 
227ff7b0479SSaeed Bishara 	/* run dependent operations */
22807f2211eSDan Williams 	dma_run_dependencies(&desc->async_tx);
229ff7b0479SSaeed Bishara 
230ff7b0479SSaeed Bishara 	return cookie;
231ff7b0479SSaeed Bishara }
232ff7b0479SSaeed Bishara 
233ff7b0479SSaeed Bishara static int
234*0951e728SMaxime Ripard mv_chan_clean_completed_slots(struct mv_xor_chan *mv_chan)
235ff7b0479SSaeed Bishara {
236ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
237ff7b0479SSaeed Bishara 
238c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
239ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
240ff7b0479SSaeed Bishara 				 completed_node) {
241ff7b0479SSaeed Bishara 
242ff7b0479SSaeed Bishara 		if (async_tx_test_ack(&iter->async_tx)) {
243ff7b0479SSaeed Bishara 			list_del(&iter->completed_node);
244*0951e728SMaxime Ripard 			mv_chan_free_slots(mv_chan, iter);
245ff7b0479SSaeed Bishara 		}
246ff7b0479SSaeed Bishara 	}
247ff7b0479SSaeed Bishara 	return 0;
248ff7b0479SSaeed Bishara }
249ff7b0479SSaeed Bishara 
250ff7b0479SSaeed Bishara static int
251*0951e728SMaxime Ripard mv_desc_clean_slot(struct mv_xor_desc_slot *desc,
252ff7b0479SSaeed Bishara 		   struct mv_xor_chan *mv_chan)
253ff7b0479SSaeed Bishara {
254c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d: desc %p flags %d\n",
255ff7b0479SSaeed Bishara 		__func__, __LINE__, desc, desc->async_tx.flags);
256ff7b0479SSaeed Bishara 	list_del(&desc->chain_node);
257ff7b0479SSaeed Bishara 	/* the client is allowed to attach dependent operations
258ff7b0479SSaeed Bishara 	 * until 'ack' is set
259ff7b0479SSaeed Bishara 	 */
260ff7b0479SSaeed Bishara 	if (!async_tx_test_ack(&desc->async_tx)) {
261ff7b0479SSaeed Bishara 		/* move this slot to the completed_slots */
262ff7b0479SSaeed Bishara 		list_add_tail(&desc->completed_node, &mv_chan->completed_slots);
263ff7b0479SSaeed Bishara 		return 0;
264ff7b0479SSaeed Bishara 	}
265ff7b0479SSaeed Bishara 
266*0951e728SMaxime Ripard 	mv_chan_free_slots(mv_chan, desc);
267ff7b0479SSaeed Bishara 	return 0;
268ff7b0479SSaeed Bishara }
269ff7b0479SSaeed Bishara 
270fbeec99aSEzequiel Garcia /* This function must be called with the mv_xor_chan spinlock held */
271*0951e728SMaxime Ripard static void mv_chan_slot_cleanup(struct mv_xor_chan *mv_chan)
272ff7b0479SSaeed Bishara {
273ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
274ff7b0479SSaeed Bishara 	dma_cookie_t cookie = 0;
275ff7b0479SSaeed Bishara 	int busy = mv_chan_is_busy(mv_chan);
276ff7b0479SSaeed Bishara 	u32 current_desc = mv_chan_get_current_desc(mv_chan);
2779136291fSLior Amsalem 	int current_cleaned = 0;
2789136291fSLior Amsalem 	struct mv_xor_desc *hw_desc;
279ff7b0479SSaeed Bishara 
280c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s %d\n", __func__, __LINE__);
281c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "current_desc %x\n", current_desc);
282*0951e728SMaxime Ripard 	mv_chan_clean_completed_slots(mv_chan);
283ff7b0479SSaeed Bishara 
284ff7b0479SSaeed Bishara 	/* free completed slots from the chain starting with
285ff7b0479SSaeed Bishara 	 * the oldest descriptor
286ff7b0479SSaeed Bishara 	 */
287ff7b0479SSaeed Bishara 
288ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
289ff7b0479SSaeed Bishara 					chain_node) {
290ff7b0479SSaeed Bishara 
2919136291fSLior Amsalem 		/* clean finished descriptors */
2929136291fSLior Amsalem 		hw_desc = iter->hw_desc;
2939136291fSLior Amsalem 		if (hw_desc->status & XOR_DESC_SUCCESS) {
294*0951e728SMaxime Ripard 			cookie = mv_desc_run_tx_complete_actions(iter, mv_chan,
2959136291fSLior Amsalem 								 cookie);
296ff7b0479SSaeed Bishara 
2979136291fSLior Amsalem 			/* done processing desc, clean slot */
298*0951e728SMaxime Ripard 			mv_desc_clean_slot(iter, mv_chan);
2999136291fSLior Amsalem 
3009136291fSLior Amsalem 			/* break if we did cleaned the current */
301ff7b0479SSaeed Bishara 			if (iter->async_tx.phys == current_desc) {
3029136291fSLior Amsalem 				current_cleaned = 1;
303ff7b0479SSaeed Bishara 				break;
304ff7b0479SSaeed Bishara 			}
3059136291fSLior Amsalem 		} else {
3069136291fSLior Amsalem 			if (iter->async_tx.phys == current_desc) {
3079136291fSLior Amsalem 				current_cleaned = 0;
308ff7b0479SSaeed Bishara 				break;
309ff7b0479SSaeed Bishara 			}
3109136291fSLior Amsalem 		}
3119136291fSLior Amsalem 	}
312ff7b0479SSaeed Bishara 
313ff7b0479SSaeed Bishara 	if ((busy == 0) && !list_empty(&mv_chan->chain)) {
3149136291fSLior Amsalem 		if (current_cleaned) {
3159136291fSLior Amsalem 			/*
3169136291fSLior Amsalem 			 * current descriptor cleaned and removed, run
3179136291fSLior Amsalem 			 * from list head
3189136291fSLior Amsalem 			 */
3199136291fSLior Amsalem 			iter = list_entry(mv_chan->chain.next,
320ff7b0479SSaeed Bishara 					  struct mv_xor_desc_slot,
321ff7b0479SSaeed Bishara 					  chain_node);
322*0951e728SMaxime Ripard 			mv_chan_start_new_chain(mv_chan, iter);
3239136291fSLior Amsalem 		} else {
3249136291fSLior Amsalem 			if (!list_is_last(&iter->chain_node, &mv_chan->chain)) {
3259136291fSLior Amsalem 				/*
3269136291fSLior Amsalem 				 * descriptors are still waiting after
3279136291fSLior Amsalem 				 * current, trigger them
3289136291fSLior Amsalem 				 */
3299136291fSLior Amsalem 				iter = list_entry(iter->chain_node.next,
3309136291fSLior Amsalem 						  struct mv_xor_desc_slot,
3319136291fSLior Amsalem 						  chain_node);
332*0951e728SMaxime Ripard 				mv_chan_start_new_chain(mv_chan, iter);
3339136291fSLior Amsalem 			} else {
3349136291fSLior Amsalem 				/*
3359136291fSLior Amsalem 				 * some descriptors are still waiting
3369136291fSLior Amsalem 				 * to be cleaned
3379136291fSLior Amsalem 				 */
3389136291fSLior Amsalem 				tasklet_schedule(&mv_chan->irq_tasklet);
3399136291fSLior Amsalem 			}
3409136291fSLior Amsalem 		}
341ff7b0479SSaeed Bishara 	}
342ff7b0479SSaeed Bishara 
343ff7b0479SSaeed Bishara 	if (cookie > 0)
34498817b99SThomas Petazzoni 		mv_chan->dmachan.completed_cookie = cookie;
345ff7b0479SSaeed Bishara }
346ff7b0479SSaeed Bishara 
347ff7b0479SSaeed Bishara static void mv_xor_tasklet(unsigned long data)
348ff7b0479SSaeed Bishara {
349ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = (struct mv_xor_chan *) data;
350e43147acSEzequiel Garcia 
351e43147acSEzequiel Garcia 	spin_lock_bh(&chan->lock);
352*0951e728SMaxime Ripard 	mv_chan_slot_cleanup(chan);
353e43147acSEzequiel Garcia 	spin_unlock_bh(&chan->lock);
354ff7b0479SSaeed Bishara }
355ff7b0479SSaeed Bishara 
356ff7b0479SSaeed Bishara static struct mv_xor_desc_slot *
357*0951e728SMaxime Ripard mv_chan_alloc_slot(struct mv_xor_chan *mv_chan)
358ff7b0479SSaeed Bishara {
359dfc97661SLior Amsalem 	struct mv_xor_desc_slot *iter, *_iter;
360dfc97661SLior Amsalem 	int retry = 0;
361ff7b0479SSaeed Bishara 
362ff7b0479SSaeed Bishara 	/* start search from the last allocated descrtiptor
363ff7b0479SSaeed Bishara 	 * if a contiguous allocation can not be found start searching
364ff7b0479SSaeed Bishara 	 * from the beginning of the list
365ff7b0479SSaeed Bishara 	 */
366ff7b0479SSaeed Bishara retry:
367ff7b0479SSaeed Bishara 	if (retry == 0)
368ff7b0479SSaeed Bishara 		iter = mv_chan->last_used;
369ff7b0479SSaeed Bishara 	else
370ff7b0479SSaeed Bishara 		iter = list_entry(&mv_chan->all_slots,
371ff7b0479SSaeed Bishara 			struct mv_xor_desc_slot,
372ff7b0479SSaeed Bishara 			slot_node);
373ff7b0479SSaeed Bishara 
374ff7b0479SSaeed Bishara 	list_for_each_entry_safe_continue(
375ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
376dfc97661SLior Amsalem 
377ff7b0479SSaeed Bishara 		prefetch(_iter);
378ff7b0479SSaeed Bishara 		prefetch(&_iter->async_tx);
379dfc97661SLior Amsalem 		if (iter->slot_used) {
380ff7b0479SSaeed Bishara 			/* give up after finding the first busy slot
381ff7b0479SSaeed Bishara 			 * on the second pass through the list
382ff7b0479SSaeed Bishara 			 */
383ff7b0479SSaeed Bishara 			if (retry)
384ff7b0479SSaeed Bishara 				break;
385ff7b0479SSaeed Bishara 			continue;
386ff7b0479SSaeed Bishara 		}
387ff7b0479SSaeed Bishara 
388dfc97661SLior Amsalem 		/* pre-ack descriptor */
389ff7b0479SSaeed Bishara 		async_tx_ack(&iter->async_tx);
390ff7b0479SSaeed Bishara 
391dfc97661SLior Amsalem 		iter->slot_used = 1;
392dfc97661SLior Amsalem 		INIT_LIST_HEAD(&iter->chain_node);
393dfc97661SLior Amsalem 		iter->async_tx.cookie = -EBUSY;
394dfc97661SLior Amsalem 		mv_chan->last_used = iter;
395dfc97661SLior Amsalem 		mv_desc_clear_next_desc(iter);
396dfc97661SLior Amsalem 
397dfc97661SLior Amsalem 		return iter;
398dfc97661SLior Amsalem 
399ff7b0479SSaeed Bishara 	}
400ff7b0479SSaeed Bishara 	if (!retry++)
401ff7b0479SSaeed Bishara 		goto retry;
402ff7b0479SSaeed Bishara 
403ff7b0479SSaeed Bishara 	/* try to free some slots if the allocation fails */
404ff7b0479SSaeed Bishara 	tasklet_schedule(&mv_chan->irq_tasklet);
405ff7b0479SSaeed Bishara 
406ff7b0479SSaeed Bishara 	return NULL;
407ff7b0479SSaeed Bishara }
408ff7b0479SSaeed Bishara 
409ff7b0479SSaeed Bishara /************************ DMA engine API functions ****************************/
410ff7b0479SSaeed Bishara static dma_cookie_t
411ff7b0479SSaeed Bishara mv_xor_tx_submit(struct dma_async_tx_descriptor *tx)
412ff7b0479SSaeed Bishara {
413ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *sw_desc = to_mv_xor_slot(tx);
414ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(tx->chan);
415dfc97661SLior Amsalem 	struct mv_xor_desc_slot *old_chain_tail;
416ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
417ff7b0479SSaeed Bishara 	int new_hw_chain = 1;
418ff7b0479SSaeed Bishara 
419c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
420ff7b0479SSaeed Bishara 		"%s sw_desc %p: async_tx %p\n",
421ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
422ff7b0479SSaeed Bishara 
423ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
424884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(tx);
425ff7b0479SSaeed Bishara 
426ff7b0479SSaeed Bishara 	if (list_empty(&mv_chan->chain))
427dfc97661SLior Amsalem 		list_add_tail(&sw_desc->chain_node, &mv_chan->chain);
428ff7b0479SSaeed Bishara 	else {
429ff7b0479SSaeed Bishara 		new_hw_chain = 0;
430ff7b0479SSaeed Bishara 
431ff7b0479SSaeed Bishara 		old_chain_tail = list_entry(mv_chan->chain.prev,
432ff7b0479SSaeed Bishara 					    struct mv_xor_desc_slot,
433ff7b0479SSaeed Bishara 					    chain_node);
434dfc97661SLior Amsalem 		list_add_tail(&sw_desc->chain_node, &mv_chan->chain);
435ff7b0479SSaeed Bishara 
43631fd8f5bSOlof Johansson 		dev_dbg(mv_chan_to_devp(mv_chan), "Append to last desc %pa\n",
43731fd8f5bSOlof Johansson 			&old_chain_tail->async_tx.phys);
438ff7b0479SSaeed Bishara 
439ff7b0479SSaeed Bishara 		/* fix up the hardware chain */
440dfc97661SLior Amsalem 		mv_desc_set_next_desc(old_chain_tail, sw_desc->async_tx.phys);
441ff7b0479SSaeed Bishara 
442ff7b0479SSaeed Bishara 		/* if the channel is not busy */
443ff7b0479SSaeed Bishara 		if (!mv_chan_is_busy(mv_chan)) {
444ff7b0479SSaeed Bishara 			u32 current_desc = mv_chan_get_current_desc(mv_chan);
445ff7b0479SSaeed Bishara 			/*
446ff7b0479SSaeed Bishara 			 * and the curren desc is the end of the chain before
447ff7b0479SSaeed Bishara 			 * the append, then we need to start the channel
448ff7b0479SSaeed Bishara 			 */
449ff7b0479SSaeed Bishara 			if (current_desc == old_chain_tail->async_tx.phys)
450ff7b0479SSaeed Bishara 				new_hw_chain = 1;
451ff7b0479SSaeed Bishara 		}
452ff7b0479SSaeed Bishara 	}
453ff7b0479SSaeed Bishara 
454ff7b0479SSaeed Bishara 	if (new_hw_chain)
455*0951e728SMaxime Ripard 		mv_chan_start_new_chain(mv_chan, sw_desc);
456ff7b0479SSaeed Bishara 
457ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
458ff7b0479SSaeed Bishara 
459ff7b0479SSaeed Bishara 	return cookie;
460ff7b0479SSaeed Bishara }
461ff7b0479SSaeed Bishara 
462ff7b0479SSaeed Bishara /* returns the number of allocated descriptors */
463aa1e6f1aSDan Williams static int mv_xor_alloc_chan_resources(struct dma_chan *chan)
464ff7b0479SSaeed Bishara {
46531fd8f5bSOlof Johansson 	void *virt_desc;
46631fd8f5bSOlof Johansson 	dma_addr_t dma_desc;
467ff7b0479SSaeed Bishara 	int idx;
468ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
469ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *slot = NULL;
470b503fa01SThomas Petazzoni 	int num_descs_in_pool = MV_XOR_POOL_SIZE/MV_XOR_SLOT_SIZE;
471ff7b0479SSaeed Bishara 
472ff7b0479SSaeed Bishara 	/* Allocate descriptor slots */
473ff7b0479SSaeed Bishara 	idx = mv_chan->slots_allocated;
474ff7b0479SSaeed Bishara 	while (idx < num_descs_in_pool) {
475ff7b0479SSaeed Bishara 		slot = kzalloc(sizeof(*slot), GFP_KERNEL);
476ff7b0479SSaeed Bishara 		if (!slot) {
477b8291ddeSEzequiel Garcia 			dev_info(mv_chan_to_devp(mv_chan),
478b8291ddeSEzequiel Garcia 				 "channel only initialized %d descriptor slots",
479b8291ddeSEzequiel Garcia 				 idx);
480ff7b0479SSaeed Bishara 			break;
481ff7b0479SSaeed Bishara 		}
48231fd8f5bSOlof Johansson 		virt_desc = mv_chan->dma_desc_pool_virt;
48331fd8f5bSOlof Johansson 		slot->hw_desc = virt_desc + idx * MV_XOR_SLOT_SIZE;
484ff7b0479SSaeed Bishara 
485ff7b0479SSaeed Bishara 		dma_async_tx_descriptor_init(&slot->async_tx, chan);
486ff7b0479SSaeed Bishara 		slot->async_tx.tx_submit = mv_xor_tx_submit;
487ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->chain_node);
488ff7b0479SSaeed Bishara 		INIT_LIST_HEAD(&slot->slot_node);
48931fd8f5bSOlof Johansson 		dma_desc = mv_chan->dma_desc_pool;
49031fd8f5bSOlof Johansson 		slot->async_tx.phys = dma_desc + idx * MV_XOR_SLOT_SIZE;
491ff7b0479SSaeed Bishara 		slot->idx = idx++;
492ff7b0479SSaeed Bishara 
493ff7b0479SSaeed Bishara 		spin_lock_bh(&mv_chan->lock);
494ff7b0479SSaeed Bishara 		mv_chan->slots_allocated = idx;
495ff7b0479SSaeed Bishara 		list_add_tail(&slot->slot_node, &mv_chan->all_slots);
496ff7b0479SSaeed Bishara 		spin_unlock_bh(&mv_chan->lock);
497ff7b0479SSaeed Bishara 	}
498ff7b0479SSaeed Bishara 
499ff7b0479SSaeed Bishara 	if (mv_chan->slots_allocated && !mv_chan->last_used)
500ff7b0479SSaeed Bishara 		mv_chan->last_used = list_entry(mv_chan->all_slots.next,
501ff7b0479SSaeed Bishara 					struct mv_xor_desc_slot,
502ff7b0479SSaeed Bishara 					slot_node);
503ff7b0479SSaeed Bishara 
504c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
505ff7b0479SSaeed Bishara 		"allocated %d descriptor slots last_used: %p\n",
506ff7b0479SSaeed Bishara 		mv_chan->slots_allocated, mv_chan->last_used);
507ff7b0479SSaeed Bishara 
508ff7b0479SSaeed Bishara 	return mv_chan->slots_allocated ? : -ENOMEM;
509ff7b0479SSaeed Bishara }
510ff7b0479SSaeed Bishara 
511ff7b0479SSaeed Bishara static struct dma_async_tx_descriptor *
512ff7b0479SSaeed Bishara mv_xor_prep_dma_xor(struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
513ff7b0479SSaeed Bishara 		    unsigned int src_cnt, size_t len, unsigned long flags)
514ff7b0479SSaeed Bishara {
515ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
516dfc97661SLior Amsalem 	struct mv_xor_desc_slot *sw_desc;
517ff7b0479SSaeed Bishara 
518ff7b0479SSaeed Bishara 	if (unlikely(len < MV_XOR_MIN_BYTE_COUNT))
519ff7b0479SSaeed Bishara 		return NULL;
520ff7b0479SSaeed Bishara 
5217912d300SColy Li 	BUG_ON(len > MV_XOR_MAX_BYTE_COUNT);
522ff7b0479SSaeed Bishara 
523c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
52431fd8f5bSOlof Johansson 		"%s src_cnt: %d len: %u dest %pad flags: %ld\n",
52531fd8f5bSOlof Johansson 		__func__, src_cnt, len, &dest, flags);
526ff7b0479SSaeed Bishara 
527ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
528*0951e728SMaxime Ripard 	sw_desc = mv_chan_alloc_slot(mv_chan);
529ff7b0479SSaeed Bishara 	if (sw_desc) {
530ff7b0479SSaeed Bishara 		sw_desc->type = DMA_XOR;
531ff7b0479SSaeed Bishara 		sw_desc->async_tx.flags = flags;
532ba87d137SLior Amsalem 		mv_desc_init(sw_desc, dest, len, flags);
533ff7b0479SSaeed Bishara 		while (src_cnt--)
534dfc97661SLior Amsalem 			mv_desc_set_src_addr(sw_desc, src_cnt, src[src_cnt]);
535ff7b0479SSaeed Bishara 	}
536ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
537c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan),
538ff7b0479SSaeed Bishara 		"%s sw_desc %p async_tx %p \n",
539ff7b0479SSaeed Bishara 		__func__, sw_desc, &sw_desc->async_tx);
540ff7b0479SSaeed Bishara 	return sw_desc ? &sw_desc->async_tx : NULL;
541ff7b0479SSaeed Bishara }
542ff7b0479SSaeed Bishara 
5433e4f52e2SLior Amsalem static struct dma_async_tx_descriptor *
5443e4f52e2SLior Amsalem mv_xor_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
5453e4f52e2SLior Amsalem 		size_t len, unsigned long flags)
5463e4f52e2SLior Amsalem {
5473e4f52e2SLior Amsalem 	/*
5483e4f52e2SLior Amsalem 	 * A MEMCPY operation is identical to an XOR operation with only
5493e4f52e2SLior Amsalem 	 * a single source address.
5503e4f52e2SLior Amsalem 	 */
5513e4f52e2SLior Amsalem 	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
5523e4f52e2SLior Amsalem }
5533e4f52e2SLior Amsalem 
55422843545SLior Amsalem static struct dma_async_tx_descriptor *
55522843545SLior Amsalem mv_xor_prep_dma_interrupt(struct dma_chan *chan, unsigned long flags)
55622843545SLior Amsalem {
55722843545SLior Amsalem 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
55822843545SLior Amsalem 	dma_addr_t src, dest;
55922843545SLior Amsalem 	size_t len;
56022843545SLior Amsalem 
56122843545SLior Amsalem 	src = mv_chan->dummy_src_addr;
56222843545SLior Amsalem 	dest = mv_chan->dummy_dst_addr;
56322843545SLior Amsalem 	len = MV_XOR_MIN_BYTE_COUNT;
56422843545SLior Amsalem 
56522843545SLior Amsalem 	/*
56622843545SLior Amsalem 	 * We implement the DMA_INTERRUPT operation as a minimum sized
56722843545SLior Amsalem 	 * XOR operation with a single dummy source address.
56822843545SLior Amsalem 	 */
56922843545SLior Amsalem 	return mv_xor_prep_dma_xor(chan, dest, &src, 1, len, flags);
57022843545SLior Amsalem }
57122843545SLior Amsalem 
572ff7b0479SSaeed Bishara static void mv_xor_free_chan_resources(struct dma_chan *chan)
573ff7b0479SSaeed Bishara {
574ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
575ff7b0479SSaeed Bishara 	struct mv_xor_desc_slot *iter, *_iter;
576ff7b0479SSaeed Bishara 	int in_use_descs = 0;
577ff7b0479SSaeed Bishara 
578ff7b0479SSaeed Bishara 	spin_lock_bh(&mv_chan->lock);
579e43147acSEzequiel Garcia 
580*0951e728SMaxime Ripard 	mv_chan_slot_cleanup(mv_chan);
581ff7b0479SSaeed Bishara 
582ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->chain,
583ff7b0479SSaeed Bishara 					chain_node) {
584ff7b0479SSaeed Bishara 		in_use_descs++;
585ff7b0479SSaeed Bishara 		list_del(&iter->chain_node);
586ff7b0479SSaeed Bishara 	}
587ff7b0479SSaeed Bishara 	list_for_each_entry_safe(iter, _iter, &mv_chan->completed_slots,
588ff7b0479SSaeed Bishara 				 completed_node) {
589ff7b0479SSaeed Bishara 		in_use_descs++;
590ff7b0479SSaeed Bishara 		list_del(&iter->completed_node);
591ff7b0479SSaeed Bishara 	}
592ff7b0479SSaeed Bishara 	list_for_each_entry_safe_reverse(
593ff7b0479SSaeed Bishara 		iter, _iter, &mv_chan->all_slots, slot_node) {
594ff7b0479SSaeed Bishara 		list_del(&iter->slot_node);
595ff7b0479SSaeed Bishara 		kfree(iter);
596ff7b0479SSaeed Bishara 		mv_chan->slots_allocated--;
597ff7b0479SSaeed Bishara 	}
598ff7b0479SSaeed Bishara 	mv_chan->last_used = NULL;
599ff7b0479SSaeed Bishara 
600c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(mv_chan), "%s slots_allocated %d\n",
601ff7b0479SSaeed Bishara 		__func__, mv_chan->slots_allocated);
602ff7b0479SSaeed Bishara 	spin_unlock_bh(&mv_chan->lock);
603ff7b0479SSaeed Bishara 
604ff7b0479SSaeed Bishara 	if (in_use_descs)
605c98c1781SThomas Petazzoni 		dev_err(mv_chan_to_devp(mv_chan),
606ff7b0479SSaeed Bishara 			"freeing %d in use descriptors!\n", in_use_descs);
607ff7b0479SSaeed Bishara }
608ff7b0479SSaeed Bishara 
609ff7b0479SSaeed Bishara /**
61007934481SLinus Walleij  * mv_xor_status - poll the status of an XOR transaction
611ff7b0479SSaeed Bishara  * @chan: XOR channel handle
612ff7b0479SSaeed Bishara  * @cookie: XOR transaction identifier
61307934481SLinus Walleij  * @txstate: XOR transactions state holder (or NULL)
614ff7b0479SSaeed Bishara  */
61507934481SLinus Walleij static enum dma_status mv_xor_status(struct dma_chan *chan,
616ff7b0479SSaeed Bishara 					  dma_cookie_t cookie,
61707934481SLinus Walleij 					  struct dma_tx_state *txstate)
618ff7b0479SSaeed Bishara {
619ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
620ff7b0479SSaeed Bishara 	enum dma_status ret;
621ff7b0479SSaeed Bishara 
62296a2af41SRussell King - ARM Linux 	ret = dma_cookie_status(chan, cookie, txstate);
623890766d2SEzequiel Garcia 	if (ret == DMA_COMPLETE)
624ff7b0479SSaeed Bishara 		return ret;
625e43147acSEzequiel Garcia 
626e43147acSEzequiel Garcia 	spin_lock_bh(&mv_chan->lock);
627*0951e728SMaxime Ripard 	mv_chan_slot_cleanup(mv_chan);
628e43147acSEzequiel Garcia 	spin_unlock_bh(&mv_chan->lock);
629ff7b0479SSaeed Bishara 
63096a2af41SRussell King - ARM Linux 	return dma_cookie_status(chan, cookie, txstate);
631ff7b0479SSaeed Bishara }
632ff7b0479SSaeed Bishara 
633*0951e728SMaxime Ripard static void mv_chan_dump_regs(struct mv_xor_chan *chan)
634ff7b0479SSaeed Bishara {
635ff7b0479SSaeed Bishara 	u32 val;
636ff7b0479SSaeed Bishara 
6375733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_CONFIG(chan));
6381ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "config       0x%08x\n", val);
639ff7b0479SSaeed Bishara 
6405733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ACTIVATION(chan));
6411ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "activation   0x%08x\n", val);
642ff7b0479SSaeed Bishara 
6435733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_CAUSE(chan));
6441ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr cause   0x%08x\n", val);
645ff7b0479SSaeed Bishara 
6465733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_INTR_MASK(chan));
6471ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "intr mask    0x%08x\n", val);
648ff7b0479SSaeed Bishara 
6495733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_CAUSE(chan));
6501ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error cause  0x%08x\n", val);
651ff7b0479SSaeed Bishara 
6525733c38aSThomas Petazzoni 	val = readl_relaxed(XOR_ERROR_ADDR(chan));
6531ba151cdSJoe Perches 	dev_err(mv_chan_to_devp(chan), "error addr   0x%08x\n", val);
654ff7b0479SSaeed Bishara }
655ff7b0479SSaeed Bishara 
656*0951e728SMaxime Ripard static void mv_chan_err_interrupt_handler(struct mv_xor_chan *chan,
657ff7b0479SSaeed Bishara 					  u32 intr_cause)
658ff7b0479SSaeed Bishara {
6590e7488edSEzequiel Garcia 	if (intr_cause & XOR_INT_ERR_DECODE) {
6600e7488edSEzequiel Garcia 		dev_dbg(mv_chan_to_devp(chan), "ignoring address decode error\n");
661ff7b0479SSaeed Bishara 		return;
662ff7b0479SSaeed Bishara 	}
663ff7b0479SSaeed Bishara 
6640e7488edSEzequiel Garcia 	dev_err(mv_chan_to_devp(chan), "error on chan %d. intr cause 0x%08x\n",
665ff7b0479SSaeed Bishara 		chan->idx, intr_cause);
666ff7b0479SSaeed Bishara 
667*0951e728SMaxime Ripard 	mv_chan_dump_regs(chan);
6680e7488edSEzequiel Garcia 	WARN_ON(1);
669ff7b0479SSaeed Bishara }
670ff7b0479SSaeed Bishara 
671ff7b0479SSaeed Bishara static irqreturn_t mv_xor_interrupt_handler(int irq, void *data)
672ff7b0479SSaeed Bishara {
673ff7b0479SSaeed Bishara 	struct mv_xor_chan *chan = data;
674ff7b0479SSaeed Bishara 	u32 intr_cause = mv_chan_get_intr_cause(chan);
675ff7b0479SSaeed Bishara 
676c98c1781SThomas Petazzoni 	dev_dbg(mv_chan_to_devp(chan), "intr cause %x\n", intr_cause);
677ff7b0479SSaeed Bishara 
6780e7488edSEzequiel Garcia 	if (intr_cause & XOR_INTR_ERRORS)
679*0951e728SMaxime Ripard 		mv_chan_err_interrupt_handler(chan, intr_cause);
680ff7b0479SSaeed Bishara 
681ff7b0479SSaeed Bishara 	tasklet_schedule(&chan->irq_tasklet);
682ff7b0479SSaeed Bishara 
683*0951e728SMaxime Ripard 	mv_chan_clear_eoc_cause(chan);
684ff7b0479SSaeed Bishara 
685ff7b0479SSaeed Bishara 	return IRQ_HANDLED;
686ff7b0479SSaeed Bishara }
687ff7b0479SSaeed Bishara 
688ff7b0479SSaeed Bishara static void mv_xor_issue_pending(struct dma_chan *chan)
689ff7b0479SSaeed Bishara {
690ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan = to_mv_xor_chan(chan);
691ff7b0479SSaeed Bishara 
692ff7b0479SSaeed Bishara 	if (mv_chan->pending >= MV_XOR_THRESHOLD) {
693ff7b0479SSaeed Bishara 		mv_chan->pending = 0;
694ff7b0479SSaeed Bishara 		mv_chan_activate(mv_chan);
695ff7b0479SSaeed Bishara 	}
696ff7b0479SSaeed Bishara }
697ff7b0479SSaeed Bishara 
698ff7b0479SSaeed Bishara /*
699ff7b0479SSaeed Bishara  * Perform a transaction to verify the HW works.
700ff7b0479SSaeed Bishara  */
701ff7b0479SSaeed Bishara 
702*0951e728SMaxime Ripard static int mv_chan_memcpy_self_test(struct mv_xor_chan *mv_chan)
703ff7b0479SSaeed Bishara {
704b8c01d25SEzequiel Garcia 	int i, ret;
705ff7b0479SSaeed Bishara 	void *src, *dest;
706ff7b0479SSaeed Bishara 	dma_addr_t src_dma, dest_dma;
707ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
708ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
709ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
710d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
711ff7b0479SSaeed Bishara 	int err = 0;
712ff7b0479SSaeed Bishara 
713d16695a7SEzequiel Garcia 	src = kmalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
714ff7b0479SSaeed Bishara 	if (!src)
715ff7b0479SSaeed Bishara 		return -ENOMEM;
716ff7b0479SSaeed Bishara 
717d16695a7SEzequiel Garcia 	dest = kzalloc(sizeof(u8) * PAGE_SIZE, GFP_KERNEL);
718ff7b0479SSaeed Bishara 	if (!dest) {
719ff7b0479SSaeed Bishara 		kfree(src);
720ff7b0479SSaeed Bishara 		return -ENOMEM;
721ff7b0479SSaeed Bishara 	}
722ff7b0479SSaeed Bishara 
723ff7b0479SSaeed Bishara 	/* Fill in src buffer */
724d16695a7SEzequiel Garcia 	for (i = 0; i < PAGE_SIZE; i++)
725ff7b0479SSaeed Bishara 		((u8 *) src)[i] = (u8)i;
726ff7b0479SSaeed Bishara 
727275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
728aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
729ff7b0479SSaeed Bishara 		err = -ENODEV;
730ff7b0479SSaeed Bishara 		goto out;
731ff7b0479SSaeed Bishara 	}
732ff7b0479SSaeed Bishara 
733d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, 2, GFP_KERNEL);
734d16695a7SEzequiel Garcia 	if (!unmap) {
735d16695a7SEzequiel Garcia 		err = -ENOMEM;
736d16695a7SEzequiel Garcia 		goto free_resources;
737d16695a7SEzequiel Garcia 	}
738ff7b0479SSaeed Bishara 
739d16695a7SEzequiel Garcia 	src_dma = dma_map_page(dma_chan->device->dev, virt_to_page(src), 0,
740d16695a7SEzequiel Garcia 				 PAGE_SIZE, DMA_TO_DEVICE);
741d16695a7SEzequiel Garcia 	unmap->addr[0] = src_dma;
742d16695a7SEzequiel Garcia 
743b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, src_dma);
744b8c01d25SEzequiel Garcia 	if (ret) {
745b8c01d25SEzequiel Garcia 		err = -ENOMEM;
746b8c01d25SEzequiel Garcia 		goto free_resources;
747b8c01d25SEzequiel Garcia 	}
748b8c01d25SEzequiel Garcia 	unmap->to_cnt = 1;
749b8c01d25SEzequiel Garcia 
750d16695a7SEzequiel Garcia 	dest_dma = dma_map_page(dma_chan->device->dev, virt_to_page(dest), 0,
751d16695a7SEzequiel Garcia 				  PAGE_SIZE, DMA_FROM_DEVICE);
752d16695a7SEzequiel Garcia 	unmap->addr[1] = dest_dma;
753d16695a7SEzequiel Garcia 
754b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, dest_dma);
755b8c01d25SEzequiel Garcia 	if (ret) {
756b8c01d25SEzequiel Garcia 		err = -ENOMEM;
757b8c01d25SEzequiel Garcia 		goto free_resources;
758b8c01d25SEzequiel Garcia 	}
759b8c01d25SEzequiel Garcia 	unmap->from_cnt = 1;
760d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
761ff7b0479SSaeed Bishara 
762ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_memcpy(dma_chan, dest_dma, src_dma,
763d16695a7SEzequiel Garcia 				    PAGE_SIZE, 0);
764b8c01d25SEzequiel Garcia 	if (!tx) {
765b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
766b8c01d25SEzequiel Garcia 			"Self-test cannot prepare operation, disabling\n");
767b8c01d25SEzequiel Garcia 		err = -ENODEV;
768b8c01d25SEzequiel Garcia 		goto free_resources;
769b8c01d25SEzequiel Garcia 	}
770b8c01d25SEzequiel Garcia 
771ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
772b8c01d25SEzequiel Garcia 	if (dma_submit_error(cookie)) {
773b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
774b8c01d25SEzequiel Garcia 			"Self-test submit error, disabling\n");
775b8c01d25SEzequiel Garcia 		err = -ENODEV;
776b8c01d25SEzequiel Garcia 		goto free_resources;
777b8c01d25SEzequiel Garcia 	}
778b8c01d25SEzequiel Garcia 
779ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
780ff7b0479SSaeed Bishara 	async_tx_ack(tx);
781ff7b0479SSaeed Bishara 	msleep(1);
782ff7b0479SSaeed Bishara 
78307934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
784b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
785a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
786ff7b0479SSaeed Bishara 			"Self-test copy timed out, disabling\n");
787ff7b0479SSaeed Bishara 		err = -ENODEV;
788ff7b0479SSaeed Bishara 		goto free_resources;
789ff7b0479SSaeed Bishara 	}
790ff7b0479SSaeed Bishara 
791c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
792d16695a7SEzequiel Garcia 				PAGE_SIZE, DMA_FROM_DEVICE);
793d16695a7SEzequiel Garcia 	if (memcmp(src, dest, PAGE_SIZE)) {
794a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
795ff7b0479SSaeed Bishara 			"Self-test copy failed compare, disabling\n");
796ff7b0479SSaeed Bishara 		err = -ENODEV;
797ff7b0479SSaeed Bishara 		goto free_resources;
798ff7b0479SSaeed Bishara 	}
799ff7b0479SSaeed Bishara 
800ff7b0479SSaeed Bishara free_resources:
801d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
802ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
803ff7b0479SSaeed Bishara out:
804ff7b0479SSaeed Bishara 	kfree(src);
805ff7b0479SSaeed Bishara 	kfree(dest);
806ff7b0479SSaeed Bishara 	return err;
807ff7b0479SSaeed Bishara }
808ff7b0479SSaeed Bishara 
809ff7b0479SSaeed Bishara #define MV_XOR_NUM_SRC_TEST 4 /* must be <= 15 */
810463a1f8bSBill Pemberton static int
811*0951e728SMaxime Ripard mv_chan_xor_self_test(struct mv_xor_chan *mv_chan)
812ff7b0479SSaeed Bishara {
813b8c01d25SEzequiel Garcia 	int i, src_idx, ret;
814ff7b0479SSaeed Bishara 	struct page *dest;
815ff7b0479SSaeed Bishara 	struct page *xor_srcs[MV_XOR_NUM_SRC_TEST];
816ff7b0479SSaeed Bishara 	dma_addr_t dma_srcs[MV_XOR_NUM_SRC_TEST];
817ff7b0479SSaeed Bishara 	dma_addr_t dest_dma;
818ff7b0479SSaeed Bishara 	struct dma_async_tx_descriptor *tx;
819d16695a7SEzequiel Garcia 	struct dmaengine_unmap_data *unmap;
820ff7b0479SSaeed Bishara 	struct dma_chan *dma_chan;
821ff7b0479SSaeed Bishara 	dma_cookie_t cookie;
822ff7b0479SSaeed Bishara 	u8 cmp_byte = 0;
823ff7b0479SSaeed Bishara 	u32 cmp_word;
824ff7b0479SSaeed Bishara 	int err = 0;
825d16695a7SEzequiel Garcia 	int src_count = MV_XOR_NUM_SRC_TEST;
826ff7b0479SSaeed Bishara 
827d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
828ff7b0479SSaeed Bishara 		xor_srcs[src_idx] = alloc_page(GFP_KERNEL);
829a09b09aeSRoel Kluin 		if (!xor_srcs[src_idx]) {
830a09b09aeSRoel Kluin 			while (src_idx--)
831ff7b0479SSaeed Bishara 				__free_page(xor_srcs[src_idx]);
832ff7b0479SSaeed Bishara 			return -ENOMEM;
833ff7b0479SSaeed Bishara 		}
834ff7b0479SSaeed Bishara 	}
835ff7b0479SSaeed Bishara 
836ff7b0479SSaeed Bishara 	dest = alloc_page(GFP_KERNEL);
837a09b09aeSRoel Kluin 	if (!dest) {
838a09b09aeSRoel Kluin 		while (src_idx--)
839ff7b0479SSaeed Bishara 			__free_page(xor_srcs[src_idx]);
840ff7b0479SSaeed Bishara 		return -ENOMEM;
841ff7b0479SSaeed Bishara 	}
842ff7b0479SSaeed Bishara 
843ff7b0479SSaeed Bishara 	/* Fill in src buffers */
844d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++) {
845ff7b0479SSaeed Bishara 		u8 *ptr = page_address(xor_srcs[src_idx]);
846ff7b0479SSaeed Bishara 		for (i = 0; i < PAGE_SIZE; i++)
847ff7b0479SSaeed Bishara 			ptr[i] = (1 << src_idx);
848ff7b0479SSaeed Bishara 	}
849ff7b0479SSaeed Bishara 
850d16695a7SEzequiel Garcia 	for (src_idx = 0; src_idx < src_count; src_idx++)
851ff7b0479SSaeed Bishara 		cmp_byte ^= (u8) (1 << src_idx);
852ff7b0479SSaeed Bishara 
853ff7b0479SSaeed Bishara 	cmp_word = (cmp_byte << 24) | (cmp_byte << 16) |
854ff7b0479SSaeed Bishara 		(cmp_byte << 8) | cmp_byte;
855ff7b0479SSaeed Bishara 
856ff7b0479SSaeed Bishara 	memset(page_address(dest), 0, PAGE_SIZE);
857ff7b0479SSaeed Bishara 
858275cc0c8SThomas Petazzoni 	dma_chan = &mv_chan->dmachan;
859aa1e6f1aSDan Williams 	if (mv_xor_alloc_chan_resources(dma_chan) < 1) {
860ff7b0479SSaeed Bishara 		err = -ENODEV;
861ff7b0479SSaeed Bishara 		goto out;
862ff7b0479SSaeed Bishara 	}
863ff7b0479SSaeed Bishara 
864d16695a7SEzequiel Garcia 	unmap = dmaengine_get_unmap_data(dma_chan->device->dev, src_count + 1,
865d16695a7SEzequiel Garcia 					 GFP_KERNEL);
866d16695a7SEzequiel Garcia 	if (!unmap) {
867d16695a7SEzequiel Garcia 		err = -ENOMEM;
868d16695a7SEzequiel Garcia 		goto free_resources;
869d16695a7SEzequiel Garcia 	}
870ff7b0479SSaeed Bishara 
871d16695a7SEzequiel Garcia 	/* test xor */
872d16695a7SEzequiel Garcia 	for (i = 0; i < src_count; i++) {
873d16695a7SEzequiel Garcia 		unmap->addr[i] = dma_map_page(dma_chan->device->dev, xor_srcs[i],
874ff7b0479SSaeed Bishara 					      0, PAGE_SIZE, DMA_TO_DEVICE);
875d16695a7SEzequiel Garcia 		dma_srcs[i] = unmap->addr[i];
876b8c01d25SEzequiel Garcia 		ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[i]);
877b8c01d25SEzequiel Garcia 		if (ret) {
878b8c01d25SEzequiel Garcia 			err = -ENOMEM;
879b8c01d25SEzequiel Garcia 			goto free_resources;
880b8c01d25SEzequiel Garcia 		}
881d16695a7SEzequiel Garcia 		unmap->to_cnt++;
882d16695a7SEzequiel Garcia 	}
883d16695a7SEzequiel Garcia 
884d16695a7SEzequiel Garcia 	unmap->addr[src_count] = dma_map_page(dma_chan->device->dev, dest, 0, PAGE_SIZE,
885d16695a7SEzequiel Garcia 				      DMA_FROM_DEVICE);
886d16695a7SEzequiel Garcia 	dest_dma = unmap->addr[src_count];
887b8c01d25SEzequiel Garcia 	ret = dma_mapping_error(dma_chan->device->dev, unmap->addr[src_count]);
888b8c01d25SEzequiel Garcia 	if (ret) {
889b8c01d25SEzequiel Garcia 		err = -ENOMEM;
890b8c01d25SEzequiel Garcia 		goto free_resources;
891b8c01d25SEzequiel Garcia 	}
892d16695a7SEzequiel Garcia 	unmap->from_cnt = 1;
893d16695a7SEzequiel Garcia 	unmap->len = PAGE_SIZE;
894ff7b0479SSaeed Bishara 
895ff7b0479SSaeed Bishara 	tx = mv_xor_prep_dma_xor(dma_chan, dest_dma, dma_srcs,
896d16695a7SEzequiel Garcia 				 src_count, PAGE_SIZE, 0);
897b8c01d25SEzequiel Garcia 	if (!tx) {
898b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
899b8c01d25SEzequiel Garcia 			"Self-test cannot prepare operation, disabling\n");
900b8c01d25SEzequiel Garcia 		err = -ENODEV;
901b8c01d25SEzequiel Garcia 		goto free_resources;
902b8c01d25SEzequiel Garcia 	}
903ff7b0479SSaeed Bishara 
904ff7b0479SSaeed Bishara 	cookie = mv_xor_tx_submit(tx);
905b8c01d25SEzequiel Garcia 	if (dma_submit_error(cookie)) {
906b8c01d25SEzequiel Garcia 		dev_err(dma_chan->device->dev,
907b8c01d25SEzequiel Garcia 			"Self-test submit error, disabling\n");
908b8c01d25SEzequiel Garcia 		err = -ENODEV;
909b8c01d25SEzequiel Garcia 		goto free_resources;
910b8c01d25SEzequiel Garcia 	}
911b8c01d25SEzequiel Garcia 
912ff7b0479SSaeed Bishara 	mv_xor_issue_pending(dma_chan);
913ff7b0479SSaeed Bishara 	async_tx_ack(tx);
914ff7b0479SSaeed Bishara 	msleep(8);
915ff7b0479SSaeed Bishara 
91607934481SLinus Walleij 	if (mv_xor_status(dma_chan, cookie, NULL) !=
917b3efb8fcSVinod Koul 	    DMA_COMPLETE) {
918a3fc74bcSThomas Petazzoni 		dev_err(dma_chan->device->dev,
919ff7b0479SSaeed Bishara 			"Self-test xor timed out, disabling\n");
920ff7b0479SSaeed Bishara 		err = -ENODEV;
921ff7b0479SSaeed Bishara 		goto free_resources;
922ff7b0479SSaeed Bishara 	}
923ff7b0479SSaeed Bishara 
924c35064c4SThomas Petazzoni 	dma_sync_single_for_cpu(dma_chan->device->dev, dest_dma,
925ff7b0479SSaeed Bishara 				PAGE_SIZE, DMA_FROM_DEVICE);
926ff7b0479SSaeed Bishara 	for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) {
927ff7b0479SSaeed Bishara 		u32 *ptr = page_address(dest);
928ff7b0479SSaeed Bishara 		if (ptr[i] != cmp_word) {
929a3fc74bcSThomas Petazzoni 			dev_err(dma_chan->device->dev,
9301ba151cdSJoe Perches 				"Self-test xor failed compare, disabling. index %d, data %x, expected %x\n",
9311ba151cdSJoe Perches 				i, ptr[i], cmp_word);
932ff7b0479SSaeed Bishara 			err = -ENODEV;
933ff7b0479SSaeed Bishara 			goto free_resources;
934ff7b0479SSaeed Bishara 		}
935ff7b0479SSaeed Bishara 	}
936ff7b0479SSaeed Bishara 
937ff7b0479SSaeed Bishara free_resources:
938d16695a7SEzequiel Garcia 	dmaengine_unmap_put(unmap);
939ff7b0479SSaeed Bishara 	mv_xor_free_chan_resources(dma_chan);
940ff7b0479SSaeed Bishara out:
941d16695a7SEzequiel Garcia 	src_idx = src_count;
942ff7b0479SSaeed Bishara 	while (src_idx--)
943ff7b0479SSaeed Bishara 		__free_page(xor_srcs[src_idx]);
944ff7b0479SSaeed Bishara 	__free_page(dest);
945ff7b0479SSaeed Bishara 	return err;
946ff7b0479SSaeed Bishara }
947ff7b0479SSaeed Bishara 
9481ef48a26SThomas Petazzoni static int mv_xor_channel_remove(struct mv_xor_chan *mv_chan)
949ff7b0479SSaeed Bishara {
950ff7b0479SSaeed Bishara 	struct dma_chan *chan, *_chan;
9511ef48a26SThomas Petazzoni 	struct device *dev = mv_chan->dmadev.dev;
952ff7b0479SSaeed Bishara 
9531ef48a26SThomas Petazzoni 	dma_async_device_unregister(&mv_chan->dmadev);
954ff7b0479SSaeed Bishara 
955b503fa01SThomas Petazzoni 	dma_free_coherent(dev, MV_XOR_POOL_SIZE,
9561ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
95722843545SLior Amsalem 	dma_unmap_single(dev, mv_chan->dummy_src_addr,
95822843545SLior Amsalem 			 MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE);
95922843545SLior Amsalem 	dma_unmap_single(dev, mv_chan->dummy_dst_addr,
96022843545SLior Amsalem 			 MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE);
961ff7b0479SSaeed Bishara 
9621ef48a26SThomas Petazzoni 	list_for_each_entry_safe(chan, _chan, &mv_chan->dmadev.channels,
963ff7b0479SSaeed Bishara 				 device_node) {
964ff7b0479SSaeed Bishara 		list_del(&chan->device_node);
965ff7b0479SSaeed Bishara 	}
966ff7b0479SSaeed Bishara 
96788eb92cbSThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
96888eb92cbSThomas Petazzoni 
969ff7b0479SSaeed Bishara 	return 0;
970ff7b0479SSaeed Bishara }
971ff7b0479SSaeed Bishara 
9721ef48a26SThomas Petazzoni static struct mv_xor_chan *
973297eedbaSThomas Petazzoni mv_xor_channel_add(struct mv_xor_device *xordev,
974a6b4a9d2SThomas Petazzoni 		   struct platform_device *pdev,
975b503fa01SThomas Petazzoni 		   int idx, dma_cap_mask_t cap_mask, int irq)
976ff7b0479SSaeed Bishara {
977ff7b0479SSaeed Bishara 	int ret = 0;
978ff7b0479SSaeed Bishara 	struct mv_xor_chan *mv_chan;
979ff7b0479SSaeed Bishara 	struct dma_device *dma_dev;
980ff7b0479SSaeed Bishara 
9811ef48a26SThomas Petazzoni 	mv_chan = devm_kzalloc(&pdev->dev, sizeof(*mv_chan), GFP_KERNEL);
982a577659fSSachin Kamat 	if (!mv_chan)
983a577659fSSachin Kamat 		return ERR_PTR(-ENOMEM);
984ff7b0479SSaeed Bishara 
9859aedbdbaSThomas Petazzoni 	mv_chan->idx = idx;
98688eb92cbSThomas Petazzoni 	mv_chan->irq = irq;
987ff7b0479SSaeed Bishara 
9881ef48a26SThomas Petazzoni 	dma_dev = &mv_chan->dmadev;
989ff7b0479SSaeed Bishara 
99022843545SLior Amsalem 	/*
99122843545SLior Amsalem 	 * These source and destination dummy buffers are used to implement
99222843545SLior Amsalem 	 * a DMA_INTERRUPT operation as a minimum-sized XOR operation.
99322843545SLior Amsalem 	 * Hence, we only need to map the buffers at initialization-time.
99422843545SLior Amsalem 	 */
99522843545SLior Amsalem 	mv_chan->dummy_src_addr = dma_map_single(dma_dev->dev,
99622843545SLior Amsalem 		mv_chan->dummy_src, MV_XOR_MIN_BYTE_COUNT, DMA_FROM_DEVICE);
99722843545SLior Amsalem 	mv_chan->dummy_dst_addr = dma_map_single(dma_dev->dev,
99822843545SLior Amsalem 		mv_chan->dummy_dst, MV_XOR_MIN_BYTE_COUNT, DMA_TO_DEVICE);
99922843545SLior Amsalem 
1000ff7b0479SSaeed Bishara 	/* allocate coherent memory for hardware descriptors
1001ff7b0479SSaeed Bishara 	 * note: writecombine gives slightly better performance, but
1002ff7b0479SSaeed Bishara 	 * requires that we explicitly flush the writes
1003ff7b0479SSaeed Bishara 	 */
10041ef48a26SThomas Petazzoni 	mv_chan->dma_desc_pool_virt =
1005b503fa01SThomas Petazzoni 	  dma_alloc_writecombine(&pdev->dev, MV_XOR_POOL_SIZE,
10061ef48a26SThomas Petazzoni 				 &mv_chan->dma_desc_pool, GFP_KERNEL);
10071ef48a26SThomas Petazzoni 	if (!mv_chan->dma_desc_pool_virt)
1008a6b4a9d2SThomas Petazzoni 		return ERR_PTR(-ENOMEM);
1009ff7b0479SSaeed Bishara 
1010ff7b0479SSaeed Bishara 	/* discover transaction capabilites from the platform data */
1011a6b4a9d2SThomas Petazzoni 	dma_dev->cap_mask = cap_mask;
1012ff7b0479SSaeed Bishara 
1013ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&dma_dev->channels);
1014ff7b0479SSaeed Bishara 
1015ff7b0479SSaeed Bishara 	/* set base routines */
1016ff7b0479SSaeed Bishara 	dma_dev->device_alloc_chan_resources = mv_xor_alloc_chan_resources;
1017ff7b0479SSaeed Bishara 	dma_dev->device_free_chan_resources = mv_xor_free_chan_resources;
101807934481SLinus Walleij 	dma_dev->device_tx_status = mv_xor_status;
1019ff7b0479SSaeed Bishara 	dma_dev->device_issue_pending = mv_xor_issue_pending;
1020ff7b0479SSaeed Bishara 	dma_dev->dev = &pdev->dev;
1021ff7b0479SSaeed Bishara 
1022ff7b0479SSaeed Bishara 	/* set prep routines based on capability */
102322843545SLior Amsalem 	if (dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask))
102422843545SLior Amsalem 		dma_dev->device_prep_dma_interrupt = mv_xor_prep_dma_interrupt;
1025ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask))
1026ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_memcpy = mv_xor_prep_dma_memcpy;
1027ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1028c019894eSJoe Perches 		dma_dev->max_xor = 8;
1029ff7b0479SSaeed Bishara 		dma_dev->device_prep_dma_xor = mv_xor_prep_dma_xor;
1030ff7b0479SSaeed Bishara 	}
1031ff7b0479SSaeed Bishara 
1032297eedbaSThomas Petazzoni 	mv_chan->mmr_base = xordev->xor_base;
103382a1402eSEzequiel Garcia 	mv_chan->mmr_high_base = xordev->xor_high_base;
1034ff7b0479SSaeed Bishara 	tasklet_init(&mv_chan->irq_tasklet, mv_xor_tasklet, (unsigned long)
1035ff7b0479SSaeed Bishara 		     mv_chan);
1036ff7b0479SSaeed Bishara 
1037ff7b0479SSaeed Bishara 	/* clear errors before enabling interrupts */
1038*0951e728SMaxime Ripard 	mv_chan_clear_err_status(mv_chan);
1039ff7b0479SSaeed Bishara 
10402d0a0745SThomas Petazzoni 	ret = request_irq(mv_chan->irq, mv_xor_interrupt_handler,
1041ff7b0479SSaeed Bishara 			  0, dev_name(&pdev->dev), mv_chan);
1042ff7b0479SSaeed Bishara 	if (ret)
1043ff7b0479SSaeed Bishara 		goto err_free_dma;
1044ff7b0479SSaeed Bishara 
1045ff7b0479SSaeed Bishara 	mv_chan_unmask_interrupts(mv_chan);
1046ff7b0479SSaeed Bishara 
1047*0951e728SMaxime Ripard 	mv_chan_set_mode(mv_chan, DMA_XOR);
1048ff7b0479SSaeed Bishara 
1049ff7b0479SSaeed Bishara 	spin_lock_init(&mv_chan->lock);
1050ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->chain);
1051ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->completed_slots);
1052ff7b0479SSaeed Bishara 	INIT_LIST_HEAD(&mv_chan->all_slots);
105398817b99SThomas Petazzoni 	mv_chan->dmachan.device = dma_dev;
105498817b99SThomas Petazzoni 	dma_cookie_init(&mv_chan->dmachan);
1055ff7b0479SSaeed Bishara 
105698817b99SThomas Petazzoni 	list_add_tail(&mv_chan->dmachan.device_node, &dma_dev->channels);
1057ff7b0479SSaeed Bishara 
1058ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask)) {
1059*0951e728SMaxime Ripard 		ret = mv_chan_memcpy_self_test(mv_chan);
1060ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "memcpy self test returned %d\n", ret);
1061ff7b0479SSaeed Bishara 		if (ret)
10622d0a0745SThomas Petazzoni 			goto err_free_irq;
1063ff7b0479SSaeed Bishara 	}
1064ff7b0479SSaeed Bishara 
1065ff7b0479SSaeed Bishara 	if (dma_has_cap(DMA_XOR, dma_dev->cap_mask)) {
1066*0951e728SMaxime Ripard 		ret = mv_chan_xor_self_test(mv_chan);
1067ff7b0479SSaeed Bishara 		dev_dbg(&pdev->dev, "xor self test returned %d\n", ret);
1068ff7b0479SSaeed Bishara 		if (ret)
10692d0a0745SThomas Petazzoni 			goto err_free_irq;
1070ff7b0479SSaeed Bishara 	}
1071ff7b0479SSaeed Bishara 
107248a9db46SBartlomiej Zolnierkiewicz 	dev_info(&pdev->dev, "Marvell XOR: ( %s%s%s)\n",
1073ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_XOR, dma_dev->cap_mask) ? "xor " : "",
1074ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_MEMCPY, dma_dev->cap_mask) ? "cpy " : "",
1075ff7b0479SSaeed Bishara 		 dma_has_cap(DMA_INTERRUPT, dma_dev->cap_mask) ? "intr " : "");
1076ff7b0479SSaeed Bishara 
1077ff7b0479SSaeed Bishara 	dma_async_device_register(dma_dev);
10781ef48a26SThomas Petazzoni 	return mv_chan;
1079ff7b0479SSaeed Bishara 
10802d0a0745SThomas Petazzoni err_free_irq:
10812d0a0745SThomas Petazzoni 	free_irq(mv_chan->irq, mv_chan);
1082ff7b0479SSaeed Bishara  err_free_dma:
1083b503fa01SThomas Petazzoni 	dma_free_coherent(&pdev->dev, MV_XOR_POOL_SIZE,
10841ef48a26SThomas Petazzoni 			  mv_chan->dma_desc_pool_virt, mv_chan->dma_desc_pool);
1085a6b4a9d2SThomas Petazzoni 	return ERR_PTR(ret);
1086ff7b0479SSaeed Bishara }
1087ff7b0479SSaeed Bishara 
1088ff7b0479SSaeed Bishara static void
1089297eedbaSThomas Petazzoni mv_xor_conf_mbus_windows(struct mv_xor_device *xordev,
109063a9332bSAndrew Lunn 			 const struct mbus_dram_target_info *dram)
1091ff7b0479SSaeed Bishara {
109282a1402eSEzequiel Garcia 	void __iomem *base = xordev->xor_high_base;
1093ff7b0479SSaeed Bishara 	u32 win_enable = 0;
1094ff7b0479SSaeed Bishara 	int i;
1095ff7b0479SSaeed Bishara 
1096ff7b0479SSaeed Bishara 	for (i = 0; i < 8; i++) {
1097ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_BASE(i));
1098ff7b0479SSaeed Bishara 		writel(0, base + WINDOW_SIZE(i));
1099ff7b0479SSaeed Bishara 		if (i < 4)
1100ff7b0479SSaeed Bishara 			writel(0, base + WINDOW_REMAP_HIGH(i));
1101ff7b0479SSaeed Bishara 	}
1102ff7b0479SSaeed Bishara 
1103ff7b0479SSaeed Bishara 	for (i = 0; i < dram->num_cs; i++) {
110463a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
1105ff7b0479SSaeed Bishara 
1106ff7b0479SSaeed Bishara 		writel((cs->base & 0xffff0000) |
1107ff7b0479SSaeed Bishara 		       (cs->mbus_attr << 8) |
1108ff7b0479SSaeed Bishara 		       dram->mbus_dram_target_id, base + WINDOW_BASE(i));
1109ff7b0479SSaeed Bishara 		writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
1110ff7b0479SSaeed Bishara 
1111ff7b0479SSaeed Bishara 		win_enable |= (1 << i);
1112ff7b0479SSaeed Bishara 		win_enable |= 3 << (16 + (2 * i));
1113ff7b0479SSaeed Bishara 	}
1114ff7b0479SSaeed Bishara 
1115ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(0));
1116ff7b0479SSaeed Bishara 	writel(win_enable, base + WINDOW_BAR_ENABLE(1));
1117c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(0));
1118c4b4b732SThomas Petazzoni 	writel(0, base + WINDOW_OVERRIDE_CTRL(1));
1119ff7b0479SSaeed Bishara }
1120ff7b0479SSaeed Bishara 
1121c2714334SLinus Torvalds static int mv_xor_probe(struct platform_device *pdev)
1122ff7b0479SSaeed Bishara {
112363a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
1124297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev;
1125d4adcc01SJingoo Han 	struct mv_xor_platform_data *pdata = dev_get_platdata(&pdev->dev);
1126ff7b0479SSaeed Bishara 	struct resource *res;
112760d151f3SThomas Petazzoni 	int i, ret;
1128ff7b0479SSaeed Bishara 
11291ba151cdSJoe Perches 	dev_notice(&pdev->dev, "Marvell shared XOR driver\n");
1130ff7b0479SSaeed Bishara 
1131297eedbaSThomas Petazzoni 	xordev = devm_kzalloc(&pdev->dev, sizeof(*xordev), GFP_KERNEL);
1132297eedbaSThomas Petazzoni 	if (!xordev)
1133ff7b0479SSaeed Bishara 		return -ENOMEM;
1134ff7b0479SSaeed Bishara 
1135ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1136ff7b0479SSaeed Bishara 	if (!res)
1137ff7b0479SSaeed Bishara 		return -ENODEV;
1138ff7b0479SSaeed Bishara 
1139297eedbaSThomas Petazzoni 	xordev->xor_base = devm_ioremap(&pdev->dev, res->start,
11404de1ba15SH Hartley Sweeten 					resource_size(res));
1141297eedbaSThomas Petazzoni 	if (!xordev->xor_base)
1142ff7b0479SSaeed Bishara 		return -EBUSY;
1143ff7b0479SSaeed Bishara 
1144ff7b0479SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1145ff7b0479SSaeed Bishara 	if (!res)
1146ff7b0479SSaeed Bishara 		return -ENODEV;
1147ff7b0479SSaeed Bishara 
1148297eedbaSThomas Petazzoni 	xordev->xor_high_base = devm_ioremap(&pdev->dev, res->start,
11494de1ba15SH Hartley Sweeten 					     resource_size(res));
1150297eedbaSThomas Petazzoni 	if (!xordev->xor_high_base)
1151ff7b0479SSaeed Bishara 		return -EBUSY;
1152ff7b0479SSaeed Bishara 
1153297eedbaSThomas Petazzoni 	platform_set_drvdata(pdev, xordev);
1154ff7b0479SSaeed Bishara 
1155ff7b0479SSaeed Bishara 	/*
1156ff7b0479SSaeed Bishara 	 * (Re-)program MBUS remapping windows if we are asked to.
1157ff7b0479SSaeed Bishara 	 */
115863a9332bSAndrew Lunn 	dram = mv_mbus_dram_info();
115963a9332bSAndrew Lunn 	if (dram)
1160297eedbaSThomas Petazzoni 		mv_xor_conf_mbus_windows(xordev, dram);
1161ff7b0479SSaeed Bishara 
1162c510182bSAndrew Lunn 	/* Not all platforms can gate the clock, so it is not
1163c510182bSAndrew Lunn 	 * an error if the clock does not exists.
1164c510182bSAndrew Lunn 	 */
1165297eedbaSThomas Petazzoni 	xordev->clk = clk_get(&pdev->dev, NULL);
1166297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk))
1167297eedbaSThomas Petazzoni 		clk_prepare_enable(xordev->clk);
1168c510182bSAndrew Lunn 
1169f7d12ef5SThomas Petazzoni 	if (pdev->dev.of_node) {
1170f7d12ef5SThomas Petazzoni 		struct device_node *np;
1171f7d12ef5SThomas Petazzoni 		int i = 0;
1172f7d12ef5SThomas Petazzoni 
1173f7d12ef5SThomas Petazzoni 		for_each_child_of_node(pdev->dev.of_node, np) {
11740be8253fSRussell King 			struct mv_xor_chan *chan;
1175f7d12ef5SThomas Petazzoni 			dma_cap_mask_t cap_mask;
1176f7d12ef5SThomas Petazzoni 			int irq;
1177f7d12ef5SThomas Petazzoni 
1178f7d12ef5SThomas Petazzoni 			dma_cap_zero(cap_mask);
1179f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,memcpy"))
1180f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_MEMCPY, cap_mask);
1181f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,xor"))
1182f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_XOR, cap_mask);
1183f7d12ef5SThomas Petazzoni 			if (of_property_read_bool(np, "dmacap,interrupt"))
1184f7d12ef5SThomas Petazzoni 				dma_cap_set(DMA_INTERRUPT, cap_mask);
1185f7d12ef5SThomas Petazzoni 
1186f7d12ef5SThomas Petazzoni 			irq = irq_of_parse_and_map(np, 0);
1187f8eb9e7dSThomas Petazzoni 			if (!irq) {
1188f8eb9e7dSThomas Petazzoni 				ret = -ENODEV;
1189f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1190f7d12ef5SThomas Petazzoni 			}
1191f7d12ef5SThomas Petazzoni 
11920be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
1193f7d12ef5SThomas Petazzoni 						  cap_mask, irq);
11940be8253fSRussell King 			if (IS_ERR(chan)) {
11950be8253fSRussell King 				ret = PTR_ERR(chan);
1196f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(irq);
1197f7d12ef5SThomas Petazzoni 				goto err_channel_add;
1198f7d12ef5SThomas Petazzoni 			}
1199f7d12ef5SThomas Petazzoni 
12000be8253fSRussell King 			xordev->channels[i] = chan;
1201f7d12ef5SThomas Petazzoni 			i++;
1202f7d12ef5SThomas Petazzoni 		}
1203f7d12ef5SThomas Petazzoni 	} else if (pdata && pdata->channels) {
120460d151f3SThomas Petazzoni 		for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1205e39f6ec1SThomas Petazzoni 			struct mv_xor_channel_data *cd;
12060be8253fSRussell King 			struct mv_xor_chan *chan;
120760d151f3SThomas Petazzoni 			int irq;
120860d151f3SThomas Petazzoni 
120960d151f3SThomas Petazzoni 			cd = &pdata->channels[i];
121060d151f3SThomas Petazzoni 			if (!cd) {
121160d151f3SThomas Petazzoni 				ret = -ENODEV;
121260d151f3SThomas Petazzoni 				goto err_channel_add;
121360d151f3SThomas Petazzoni 			}
121460d151f3SThomas Petazzoni 
121560d151f3SThomas Petazzoni 			irq = platform_get_irq(pdev, i);
121660d151f3SThomas Petazzoni 			if (irq < 0) {
121760d151f3SThomas Petazzoni 				ret = irq;
121860d151f3SThomas Petazzoni 				goto err_channel_add;
121960d151f3SThomas Petazzoni 			}
122060d151f3SThomas Petazzoni 
12210be8253fSRussell King 			chan = mv_xor_channel_add(xordev, pdev, i,
1222b503fa01SThomas Petazzoni 						  cd->cap_mask, irq);
12230be8253fSRussell King 			if (IS_ERR(chan)) {
12240be8253fSRussell King 				ret = PTR_ERR(chan);
122560d151f3SThomas Petazzoni 				goto err_channel_add;
122660d151f3SThomas Petazzoni 			}
12270be8253fSRussell King 
12280be8253fSRussell King 			xordev->channels[i] = chan;
122960d151f3SThomas Petazzoni 		}
123060d151f3SThomas Petazzoni 	}
123160d151f3SThomas Petazzoni 
1232ff7b0479SSaeed Bishara 	return 0;
123360d151f3SThomas Petazzoni 
123460d151f3SThomas Petazzoni err_channel_add:
123560d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++)
1236f7d12ef5SThomas Petazzoni 		if (xordev->channels[i]) {
1237ab6e439fSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
1238f7d12ef5SThomas Petazzoni 			if (pdev->dev.of_node)
1239f7d12ef5SThomas Petazzoni 				irq_dispose_mapping(xordev->channels[i]->irq);
1240f7d12ef5SThomas Petazzoni 		}
124160d151f3SThomas Petazzoni 
1242dab92064SThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1243297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1244297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1245dab92064SThomas Petazzoni 	}
1246dab92064SThomas Petazzoni 
124760d151f3SThomas Petazzoni 	return ret;
1248ff7b0479SSaeed Bishara }
1249ff7b0479SSaeed Bishara 
1250c2714334SLinus Torvalds static int mv_xor_remove(struct platform_device *pdev)
1251ff7b0479SSaeed Bishara {
1252297eedbaSThomas Petazzoni 	struct mv_xor_device *xordev = platform_get_drvdata(pdev);
125360d151f3SThomas Petazzoni 	int i;
125460d151f3SThomas Petazzoni 
125560d151f3SThomas Petazzoni 	for (i = 0; i < MV_XOR_MAX_CHANNELS; i++) {
1256297eedbaSThomas Petazzoni 		if (xordev->channels[i])
1257297eedbaSThomas Petazzoni 			mv_xor_channel_remove(xordev->channels[i]);
125860d151f3SThomas Petazzoni 	}
1259c510182bSAndrew Lunn 
1260297eedbaSThomas Petazzoni 	if (!IS_ERR(xordev->clk)) {
1261297eedbaSThomas Petazzoni 		clk_disable_unprepare(xordev->clk);
1262297eedbaSThomas Petazzoni 		clk_put(xordev->clk);
1263c510182bSAndrew Lunn 	}
1264c510182bSAndrew Lunn 
1265ff7b0479SSaeed Bishara 	return 0;
1266ff7b0479SSaeed Bishara }
1267ff7b0479SSaeed Bishara 
1268f7d12ef5SThomas Petazzoni #ifdef CONFIG_OF
126957c03422SFabian Frederick static const struct of_device_id mv_xor_dt_ids[] = {
1270f7d12ef5SThomas Petazzoni        { .compatible = "marvell,orion-xor", },
1271f7d12ef5SThomas Petazzoni        {},
1272f7d12ef5SThomas Petazzoni };
1273f7d12ef5SThomas Petazzoni MODULE_DEVICE_TABLE(of, mv_xor_dt_ids);
1274f7d12ef5SThomas Petazzoni #endif
1275f7d12ef5SThomas Petazzoni 
1276ff7b0479SSaeed Bishara static struct platform_driver mv_xor_driver = {
1277ff7b0479SSaeed Bishara 	.probe		= mv_xor_probe,
1278a7d6e3ecSBill Pemberton 	.remove		= mv_xor_remove,
1279ff7b0479SSaeed Bishara 	.driver		= {
1280ff7b0479SSaeed Bishara 		.name	        = MV_XOR_NAME,
1281f7d12ef5SThomas Petazzoni 		.of_match_table = of_match_ptr(mv_xor_dt_ids),
1282ff7b0479SSaeed Bishara 	},
1283ff7b0479SSaeed Bishara };
1284ff7b0479SSaeed Bishara 
1285ff7b0479SSaeed Bishara 
1286ff7b0479SSaeed Bishara static int __init mv_xor_init(void)
1287ff7b0479SSaeed Bishara {
128861971656SThomas Petazzoni 	return platform_driver_register(&mv_xor_driver);
1289ff7b0479SSaeed Bishara }
1290ff7b0479SSaeed Bishara module_init(mv_xor_init);
1291ff7b0479SSaeed Bishara 
1292ff7b0479SSaeed Bishara /* it's currently unsafe to unload this module */
1293ff7b0479SSaeed Bishara #if 0
1294ff7b0479SSaeed Bishara static void __exit mv_xor_exit(void)
1295ff7b0479SSaeed Bishara {
1296ff7b0479SSaeed Bishara 	platform_driver_unregister(&mv_xor_driver);
1297ff7b0479SSaeed Bishara 	return;
1298ff7b0479SSaeed Bishara }
1299ff7b0479SSaeed Bishara 
1300ff7b0479SSaeed Bishara module_exit(mv_xor_exit);
1301ff7b0479SSaeed Bishara #endif
1302ff7b0479SSaeed Bishara 
1303ff7b0479SSaeed Bishara MODULE_AUTHOR("Saeed Bishara <saeed@marvell.com>");
1304ff7b0479SSaeed Bishara MODULE_DESCRIPTION("DMA engine driver for Marvell's XOR engine");
1305ff7b0479SSaeed Bishara MODULE_LICENSE("GPL");
1306