1c01faacaSFabio Estevam // SPDX-License-Identifier: GPL-2.0+ 2c01faacaSFabio Estevam // 3c01faacaSFabio Estevam // drivers/dma/imx-sdma.c 4c01faacaSFabio Estevam // 5c01faacaSFabio Estevam // This file contains a driver for the Freescale Smart DMA engine 6c01faacaSFabio Estevam // 7c01faacaSFabio Estevam // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> 8c01faacaSFabio Estevam // 9c01faacaSFabio Estevam // Based on code from Freescale: 10c01faacaSFabio Estevam // 11c01faacaSFabio Estevam // Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved. 121ec1e82fSSascha Hauer 131ec1e82fSSascha Hauer #include <linux/init.h> 141d069bfaSMichael Olbrich #include <linux/iopoll.h> 15f8de8f4cSAxel Lin #include <linux/module.h> 161ec1e82fSSascha Hauer #include <linux/types.h> 170bbc1413SRichard Zhao #include <linux/bitops.h> 181ec1e82fSSascha Hauer #include <linux/mm.h> 191ec1e82fSSascha Hauer #include <linux/interrupt.h> 201ec1e82fSSascha Hauer #include <linux/clk.h> 212ccaef05SRichard Zhao #include <linux/delay.h> 221ec1e82fSSascha Hauer #include <linux/sched.h> 231ec1e82fSSascha Hauer #include <linux/semaphore.h> 241ec1e82fSSascha Hauer #include <linux/spinlock.h> 251ec1e82fSSascha Hauer #include <linux/device.h> 261ec1e82fSSascha Hauer #include <linux/dma-mapping.h> 27*fe5b85c6SRobin Gong #include <linux/dmapool.h> 281ec1e82fSSascha Hauer #include <linux/firmware.h> 291ec1e82fSSascha Hauer #include <linux/slab.h> 301ec1e82fSSascha Hauer #include <linux/platform_device.h> 311ec1e82fSSascha Hauer #include <linux/dmaengine.h> 32580975d7SShawn Guo #include <linux/of.h> 338391ecf4SShengjiu Wang #include <linux/of_address.h> 34580975d7SShawn Guo #include <linux/of_device.h> 359479e17cSShawn Guo #include <linux/of_dma.h> 361ec1e82fSSascha Hauer 371ec1e82fSSascha Hauer #include <asm/irq.h> 3882906b13SArnd Bergmann #include <linux/platform_data/dma-imx-sdma.h> 3982906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h> 40d078cd1bSZidan Wang #include <linux/regmap.h> 41d078cd1bSZidan Wang #include <linux/mfd/syscon.h> 42d078cd1bSZidan Wang #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h> 431ec1e82fSSascha Hauer 44d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 4557b772b8SRobin Gong #include "virt-dma.h" 46d2ebfb33SRussell King - ARM Linux 471ec1e82fSSascha Hauer /* SDMA registers */ 481ec1e82fSSascha Hauer #define SDMA_H_C0PTR 0x000 491ec1e82fSSascha Hauer #define SDMA_H_INTR 0x004 501ec1e82fSSascha Hauer #define SDMA_H_STATSTOP 0x008 511ec1e82fSSascha Hauer #define SDMA_H_START 0x00c 521ec1e82fSSascha Hauer #define SDMA_H_EVTOVR 0x010 531ec1e82fSSascha Hauer #define SDMA_H_DSPOVR 0x014 541ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR 0x018 551ec1e82fSSascha Hauer #define SDMA_H_EVTPEND 0x01c 561ec1e82fSSascha Hauer #define SDMA_H_DSPENBL 0x020 571ec1e82fSSascha Hauer #define SDMA_H_RESET 0x024 581ec1e82fSSascha Hauer #define SDMA_H_EVTERR 0x028 591ec1e82fSSascha Hauer #define SDMA_H_INTRMSK 0x02c 601ec1e82fSSascha Hauer #define SDMA_H_PSW 0x030 611ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG 0x034 621ec1e82fSSascha Hauer #define SDMA_H_CONFIG 0x038 631ec1e82fSSascha Hauer #define SDMA_ONCE_ENB 0x040 641ec1e82fSSascha Hauer #define SDMA_ONCE_DATA 0x044 651ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR 0x048 661ec1e82fSSascha Hauer #define SDMA_ONCE_STAT 0x04c 671ec1e82fSSascha Hauer #define SDMA_ONCE_CMD 0x050 681ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR 0x054 691ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR 0x058 701ec1e82fSSascha Hauer #define SDMA_CHN0ADDR 0x05c 711ec1e82fSSascha Hauer #define SDMA_ONCE_RTB 0x060 721ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1 0x070 731ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2 0x074 7462550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35 0x200 7562550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31 0x080 761ec1e82fSSascha Hauer #define SDMA_CHNPRI_0 0x100 771ec1e82fSSascha Hauer 781ec1e82fSSascha Hauer /* 791ec1e82fSSascha Hauer * Buffer descriptor status values. 801ec1e82fSSascha Hauer */ 811ec1e82fSSascha Hauer #define BD_DONE 0x01 821ec1e82fSSascha Hauer #define BD_WRAP 0x02 831ec1e82fSSascha Hauer #define BD_CONT 0x04 841ec1e82fSSascha Hauer #define BD_INTR 0x08 851ec1e82fSSascha Hauer #define BD_RROR 0x10 861ec1e82fSSascha Hauer #define BD_LAST 0x20 871ec1e82fSSascha Hauer #define BD_EXTD 0x80 881ec1e82fSSascha Hauer 891ec1e82fSSascha Hauer /* 901ec1e82fSSascha Hauer * Data Node descriptor status values. 911ec1e82fSSascha Hauer */ 921ec1e82fSSascha Hauer #define DND_END_OF_FRAME 0x80 931ec1e82fSSascha Hauer #define DND_END_OF_XFER 0x40 941ec1e82fSSascha Hauer #define DND_DONE 0x20 951ec1e82fSSascha Hauer #define DND_UNUSED 0x01 961ec1e82fSSascha Hauer 971ec1e82fSSascha Hauer /* 981ec1e82fSSascha Hauer * IPCV2 descriptor status values. 991ec1e82fSSascha Hauer */ 1001ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME 0x40 1011ec1e82fSSascha Hauer 1021ec1e82fSSascha Hauer #define IPCV2_MAX_NODES 50 1031ec1e82fSSascha Hauer /* 1041ec1e82fSSascha Hauer * Error bit set in the CCB status field by the SDMA, 1051ec1e82fSSascha Hauer * in setbd routine, in case of a transfer error 1061ec1e82fSSascha Hauer */ 1071ec1e82fSSascha Hauer #define DATA_ERROR 0x10000000 1081ec1e82fSSascha Hauer 1091ec1e82fSSascha Hauer /* 1101ec1e82fSSascha Hauer * Buffer descriptor commands. 1111ec1e82fSSascha Hauer */ 1121ec1e82fSSascha Hauer #define C0_ADDR 0x01 1131ec1e82fSSascha Hauer #define C0_LOAD 0x02 1141ec1e82fSSascha Hauer #define C0_DUMP 0x03 1151ec1e82fSSascha Hauer #define C0_SETCTX 0x07 1161ec1e82fSSascha Hauer #define C0_GETCTX 0x03 1171ec1e82fSSascha Hauer #define C0_SETDM 0x01 1181ec1e82fSSascha Hauer #define C0_SETPM 0x04 1191ec1e82fSSascha Hauer #define C0_GETDM 0x02 1201ec1e82fSSascha Hauer #define C0_GETPM 0x08 1211ec1e82fSSascha Hauer /* 1221ec1e82fSSascha Hauer * Change endianness indicator in the BD command field 1231ec1e82fSSascha Hauer */ 1241ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS 0x80 1251ec1e82fSSascha Hauer 1261ec1e82fSSascha Hauer /* 1278391ecf4SShengjiu Wang * p_2_p watermark_level description 1288391ecf4SShengjiu Wang * Bits Name Description 1298391ecf4SShengjiu Wang * 0-7 Lower WML Lower watermark level 1308391ecf4SShengjiu Wang * 8 PS 1: Pad Swallowing 1318391ecf4SShengjiu Wang * 0: No Pad Swallowing 1328391ecf4SShengjiu Wang * 9 PA 1: Pad Adding 1338391ecf4SShengjiu Wang * 0: No Pad Adding 1348391ecf4SShengjiu Wang * 10 SPDIF If this bit is set both source 1358391ecf4SShengjiu Wang * and destination are on SPBA 1368391ecf4SShengjiu Wang * 11 Source Bit(SP) 1: Source on SPBA 1378391ecf4SShengjiu Wang * 0: Source on AIPS 1388391ecf4SShengjiu Wang * 12 Destination Bit(DP) 1: Destination on SPBA 1398391ecf4SShengjiu Wang * 0: Destination on AIPS 1408391ecf4SShengjiu Wang * 13-15 --------- MUST BE 0 1418391ecf4SShengjiu Wang * 16-23 Higher WML HWML 1428391ecf4SShengjiu Wang * 24-27 N Total number of samples after 1438391ecf4SShengjiu Wang * which Pad adding/Swallowing 1448391ecf4SShengjiu Wang * must be done. It must be odd. 1458391ecf4SShengjiu Wang * 28 Lower WML Event(LWE) SDMA events reg to check for 1468391ecf4SShengjiu Wang * LWML event mask 1478391ecf4SShengjiu Wang * 0: LWE in EVENTS register 1488391ecf4SShengjiu Wang * 1: LWE in EVENTS2 register 1498391ecf4SShengjiu Wang * 29 Higher WML Event(HWE) SDMA events reg to check for 1508391ecf4SShengjiu Wang * HWML event mask 1518391ecf4SShengjiu Wang * 0: HWE in EVENTS register 1528391ecf4SShengjiu Wang * 1: HWE in EVENTS2 register 1538391ecf4SShengjiu Wang * 30 --------- MUST BE 0 1548391ecf4SShengjiu Wang * 31 CONT 1: Amount of samples to be 1558391ecf4SShengjiu Wang * transferred is unknown and 1568391ecf4SShengjiu Wang * script will keep on 1578391ecf4SShengjiu Wang * transferring samples as long as 1588391ecf4SShengjiu Wang * both events are detected and 1598391ecf4SShengjiu Wang * script must be manually stopped 1608391ecf4SShengjiu Wang * by the application 1618391ecf4SShengjiu Wang * 0: The amount of samples to be 1628391ecf4SShengjiu Wang * transferred is equal to the 1638391ecf4SShengjiu Wang * count field of mode word 1648391ecf4SShengjiu Wang */ 1658391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWML 0xFF 1668391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PS BIT(8) 1678391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PA BIT(9) 1688391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SPDIF BIT(10) 1698391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SP BIT(11) 1708391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_DP BIT(12) 1718391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16) 1728391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWE BIT(28) 1738391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWE BIT(29) 1748391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_CONT BIT(31) 1758391ecf4SShengjiu Wang 176f9d4a398SNicolin Chen #define SDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \ 177f9d4a398SNicolin Chen BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \ 178f9d4a398SNicolin Chen BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)) 179f9d4a398SNicolin Chen 180f9d4a398SNicolin Chen #define SDMA_DMA_DIRECTIONS (BIT(DMA_DEV_TO_MEM) | \ 181f9d4a398SNicolin Chen BIT(DMA_MEM_TO_DEV) | \ 182f9d4a398SNicolin Chen BIT(DMA_DEV_TO_DEV)) 183f9d4a398SNicolin Chen 1848391ecf4SShengjiu Wang /* 1851ec1e82fSSascha Hauer * Mode/Count of data node descriptors - IPCv2 1861ec1e82fSSascha Hauer */ 1871ec1e82fSSascha Hauer struct sdma_mode_count { 1881ec1e82fSSascha Hauer u32 count : 16; /* size of the buffer pointed by this BD */ 1891ec1e82fSSascha Hauer u32 status : 8; /* E,R,I,C,W,D status bits stored here */ 190e4b75760SMartin Kaiser u32 command : 8; /* command mostly used for channel 0 */ 1911ec1e82fSSascha Hauer }; 1921ec1e82fSSascha Hauer 1931ec1e82fSSascha Hauer /* 1941ec1e82fSSascha Hauer * Buffer descriptor 1951ec1e82fSSascha Hauer */ 1961ec1e82fSSascha Hauer struct sdma_buffer_descriptor { 1971ec1e82fSSascha Hauer struct sdma_mode_count mode; 1981ec1e82fSSascha Hauer u32 buffer_addr; /* address of the buffer described */ 1991ec1e82fSSascha Hauer u32 ext_buffer_addr; /* extended buffer address */ 2001ec1e82fSSascha Hauer } __attribute__ ((packed)); 2011ec1e82fSSascha Hauer 2021ec1e82fSSascha Hauer /** 2031ec1e82fSSascha Hauer * struct sdma_channel_control - Channel control Block 2041ec1e82fSSascha Hauer * 2051ec1e82fSSascha Hauer * @current_bd_ptr current buffer descriptor processed 2061ec1e82fSSascha Hauer * @base_bd_ptr first element of buffer descriptor array 2071ec1e82fSSascha Hauer * @unused padding. The SDMA engine expects an array of 128 byte 2081ec1e82fSSascha Hauer * control blocks 2091ec1e82fSSascha Hauer */ 2101ec1e82fSSascha Hauer struct sdma_channel_control { 2111ec1e82fSSascha Hauer u32 current_bd_ptr; 2121ec1e82fSSascha Hauer u32 base_bd_ptr; 2131ec1e82fSSascha Hauer u32 unused[2]; 2141ec1e82fSSascha Hauer } __attribute__ ((packed)); 2151ec1e82fSSascha Hauer 2161ec1e82fSSascha Hauer /** 2171ec1e82fSSascha Hauer * struct sdma_state_registers - SDMA context for a channel 2181ec1e82fSSascha Hauer * 2191ec1e82fSSascha Hauer * @pc: program counter 2201ec1e82fSSascha Hauer * @t: test bit: status of arithmetic & test instruction 2211ec1e82fSSascha Hauer * @rpc: return program counter 2221ec1e82fSSascha Hauer * @sf: source fault while loading data 2231ec1e82fSSascha Hauer * @spc: loop start program counter 2241ec1e82fSSascha Hauer * @df: destination fault while storing data 2251ec1e82fSSascha Hauer * @epc: loop end program counter 2261ec1e82fSSascha Hauer * @lm: loop mode 2271ec1e82fSSascha Hauer */ 2281ec1e82fSSascha Hauer struct sdma_state_registers { 2291ec1e82fSSascha Hauer u32 pc :14; 2301ec1e82fSSascha Hauer u32 unused1: 1; 2311ec1e82fSSascha Hauer u32 t : 1; 2321ec1e82fSSascha Hauer u32 rpc :14; 2331ec1e82fSSascha Hauer u32 unused0: 1; 2341ec1e82fSSascha Hauer u32 sf : 1; 2351ec1e82fSSascha Hauer u32 spc :14; 2361ec1e82fSSascha Hauer u32 unused2: 1; 2371ec1e82fSSascha Hauer u32 df : 1; 2381ec1e82fSSascha Hauer u32 epc :14; 2391ec1e82fSSascha Hauer u32 lm : 2; 2401ec1e82fSSascha Hauer } __attribute__ ((packed)); 2411ec1e82fSSascha Hauer 2421ec1e82fSSascha Hauer /** 2431ec1e82fSSascha Hauer * struct sdma_context_data - sdma context specific to a channel 2441ec1e82fSSascha Hauer * 2451ec1e82fSSascha Hauer * @channel_state: channel state bits 2461ec1e82fSSascha Hauer * @gReg: general registers 2471ec1e82fSSascha Hauer * @mda: burst dma destination address register 2481ec1e82fSSascha Hauer * @msa: burst dma source address register 2491ec1e82fSSascha Hauer * @ms: burst dma status register 2501ec1e82fSSascha Hauer * @md: burst dma data register 2511ec1e82fSSascha Hauer * @pda: peripheral dma destination address register 2521ec1e82fSSascha Hauer * @psa: peripheral dma source address register 2531ec1e82fSSascha Hauer * @ps: peripheral dma status register 2541ec1e82fSSascha Hauer * @pd: peripheral dma data register 2551ec1e82fSSascha Hauer * @ca: CRC polynomial register 2561ec1e82fSSascha Hauer * @cs: CRC accumulator register 2571ec1e82fSSascha Hauer * @dda: dedicated core destination address register 2581ec1e82fSSascha Hauer * @dsa: dedicated core source address register 2591ec1e82fSSascha Hauer * @ds: dedicated core status register 2601ec1e82fSSascha Hauer * @dd: dedicated core data register 2611ec1e82fSSascha Hauer */ 2621ec1e82fSSascha Hauer struct sdma_context_data { 2631ec1e82fSSascha Hauer struct sdma_state_registers channel_state; 2641ec1e82fSSascha Hauer u32 gReg[8]; 2651ec1e82fSSascha Hauer u32 mda; 2661ec1e82fSSascha Hauer u32 msa; 2671ec1e82fSSascha Hauer u32 ms; 2681ec1e82fSSascha Hauer u32 md; 2691ec1e82fSSascha Hauer u32 pda; 2701ec1e82fSSascha Hauer u32 psa; 2711ec1e82fSSascha Hauer u32 ps; 2721ec1e82fSSascha Hauer u32 pd; 2731ec1e82fSSascha Hauer u32 ca; 2741ec1e82fSSascha Hauer u32 cs; 2751ec1e82fSSascha Hauer u32 dda; 2761ec1e82fSSascha Hauer u32 dsa; 2771ec1e82fSSascha Hauer u32 ds; 2781ec1e82fSSascha Hauer u32 dd; 2791ec1e82fSSascha Hauer u32 scratch0; 2801ec1e82fSSascha Hauer u32 scratch1; 2811ec1e82fSSascha Hauer u32 scratch2; 2821ec1e82fSSascha Hauer u32 scratch3; 2831ec1e82fSSascha Hauer u32 scratch4; 2841ec1e82fSSascha Hauer u32 scratch5; 2851ec1e82fSSascha Hauer u32 scratch6; 2861ec1e82fSSascha Hauer u32 scratch7; 2871ec1e82fSSascha Hauer } __attribute__ ((packed)); 2881ec1e82fSSascha Hauer 2891ec1e82fSSascha Hauer 2901ec1e82fSSascha Hauer struct sdma_engine; 2911ec1e82fSSascha Hauer 2921ec1e82fSSascha Hauer /** 29376c33d27SSascha Hauer * struct sdma_desc - descriptor structor for one transfer 29476c33d27SSascha Hauer * @vd descriptor for virt dma 29576c33d27SSascha Hauer * @num_bd max NUM_BD. number of descriptors currently handling 29676c33d27SSascha Hauer * @buf_tail ID of the buffer that was processed 29776c33d27SSascha Hauer * @buf_ptail ID of the previous buffer that was processed 29876c33d27SSascha Hauer * @period_len period length, used in cyclic. 29976c33d27SSascha Hauer * @chn_real_count the real count updated from bd->mode.count 30076c33d27SSascha Hauer * @chn_count the transfer count setuped 30176c33d27SSascha Hauer * @sdmac sdma_channel pointer 30276c33d27SSascha Hauer * @bd pointer of alloced bd 30376c33d27SSascha Hauer */ 30476c33d27SSascha Hauer struct sdma_desc { 30557b772b8SRobin Gong struct virt_dma_desc vd; 30676c33d27SSascha Hauer unsigned int num_bd; 30776c33d27SSascha Hauer dma_addr_t bd_phys; 30876c33d27SSascha Hauer unsigned int buf_tail; 30976c33d27SSascha Hauer unsigned int buf_ptail; 31076c33d27SSascha Hauer unsigned int period_len; 31176c33d27SSascha Hauer unsigned int chn_real_count; 31276c33d27SSascha Hauer unsigned int chn_count; 31376c33d27SSascha Hauer struct sdma_channel *sdmac; 31476c33d27SSascha Hauer struct sdma_buffer_descriptor *bd; 31576c33d27SSascha Hauer }; 31676c33d27SSascha Hauer 31776c33d27SSascha Hauer /** 3181ec1e82fSSascha Hauer * struct sdma_channel - housekeeping for a SDMA channel 3191ec1e82fSSascha Hauer * 3201ec1e82fSSascha Hauer * @sdma pointer to the SDMA engine for this channel 32123889c63SSascha Hauer * @channel the channel number, matches dmaengine chan_id + 1 3221ec1e82fSSascha Hauer * @direction transfer type. Needed for setting SDMA script 3231ec1e82fSSascha Hauer * @peripheral_type Peripheral type. Needed for setting SDMA script 3241ec1e82fSSascha Hauer * @event_id0 aka dma request line 3251ec1e82fSSascha Hauer * @event_id1 for channels that use 2 events 3261ec1e82fSSascha Hauer * @word_size peripheral access size 3271ec1e82fSSascha Hauer */ 3281ec1e82fSSascha Hauer struct sdma_channel { 32957b772b8SRobin Gong struct virt_dma_chan vc; 33076c33d27SSascha Hauer struct sdma_desc *desc; 3311ec1e82fSSascha Hauer struct sdma_engine *sdma; 3321ec1e82fSSascha Hauer unsigned int channel; 333db8196dfSVinod Koul enum dma_transfer_direction direction; 3341ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type; 3351ec1e82fSSascha Hauer unsigned int event_id0; 3361ec1e82fSSascha Hauer unsigned int event_id1; 3371ec1e82fSSascha Hauer enum dma_slave_buswidth word_size; 3381ec1e82fSSascha Hauer unsigned int pc_from_device, pc_to_device; 3398391ecf4SShengjiu Wang unsigned int device_to_device; 3401ec1e82fSSascha Hauer unsigned long flags; 3418391ecf4SShengjiu Wang dma_addr_t per_address, per_address2; 3420bbc1413SRichard Zhao unsigned long event_mask[2]; 3430bbc1413SRichard Zhao unsigned long watermark_level; 3441ec1e82fSSascha Hauer u32 shp_addr, per_addr; 3451ec1e82fSSascha Hauer enum dma_status status; 3460b351865SNicolin Chen struct imx_dma_data data; 347*fe5b85c6SRobin Gong struct dma_pool *bd_pool; 3481ec1e82fSSascha Hauer }; 3491ec1e82fSSascha Hauer 3500bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP BIT(0) 3511ec1e82fSSascha Hauer 3521ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32 3531ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1 3541ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1 3551ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7 3561ec1e82fSSascha Hauer 3571ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453 3581ec1e82fSSascha Hauer 3591ec1e82fSSascha Hauer /** 3601ec1e82fSSascha Hauer * struct sdma_firmware_header - Layout of the firmware image 3611ec1e82fSSascha Hauer * 3621ec1e82fSSascha Hauer * @magic "SDMA" 3631ec1e82fSSascha Hauer * @version_major increased whenever layout of struct sdma_script_start_addrs 3641ec1e82fSSascha Hauer * changes. 3651ec1e82fSSascha Hauer * @version_minor firmware minor version (for binary compatible changes) 3661ec1e82fSSascha Hauer * @script_addrs_start offset of struct sdma_script_start_addrs in this image 3671ec1e82fSSascha Hauer * @num_script_addrs Number of script addresses in this image 3681ec1e82fSSascha Hauer * @ram_code_start offset of SDMA ram image in this firmware image 3691ec1e82fSSascha Hauer * @ram_code_size size of SDMA ram image 3701ec1e82fSSascha Hauer * @script_addrs Stores the start address of the SDMA scripts 3711ec1e82fSSascha Hauer * (in SDMA memory space) 3721ec1e82fSSascha Hauer */ 3731ec1e82fSSascha Hauer struct sdma_firmware_header { 3741ec1e82fSSascha Hauer u32 magic; 3751ec1e82fSSascha Hauer u32 version_major; 3761ec1e82fSSascha Hauer u32 version_minor; 3771ec1e82fSSascha Hauer u32 script_addrs_start; 3781ec1e82fSSascha Hauer u32 num_script_addrs; 3791ec1e82fSSascha Hauer u32 ram_code_start; 3801ec1e82fSSascha Hauer u32 ram_code_size; 3811ec1e82fSSascha Hauer }; 3821ec1e82fSSascha Hauer 38317bba72fSSascha Hauer struct sdma_driver_data { 38417bba72fSSascha Hauer int chnenbl0; 38517bba72fSSascha Hauer int num_events; 386dcfec3c0SSascha Hauer struct sdma_script_start_addrs *script_addrs; 38762550cd7SShawn Guo }; 38862550cd7SShawn Guo 3891ec1e82fSSascha Hauer struct sdma_engine { 3901ec1e82fSSascha Hauer struct device *dev; 391b9b3f82fSSascha Hauer struct device_dma_parameters dma_parms; 3921ec1e82fSSascha Hauer struct sdma_channel channel[MAX_DMA_CHANNELS]; 3931ec1e82fSSascha Hauer struct sdma_channel_control *channel_control; 3941ec1e82fSSascha Hauer void __iomem *regs; 3951ec1e82fSSascha Hauer struct sdma_context_data *context; 3961ec1e82fSSascha Hauer dma_addr_t context_phys; 3971ec1e82fSSascha Hauer struct dma_device dma_device; 3987560e3f3SSascha Hauer struct clk *clk_ipg; 3997560e3f3SSascha Hauer struct clk *clk_ahb; 4002ccaef05SRichard Zhao spinlock_t channel_0_lock; 401cd72b846SNicolin Chen u32 script_number; 4021ec1e82fSSascha Hauer struct sdma_script_start_addrs *script_addrs; 40317bba72fSSascha Hauer const struct sdma_driver_data *drvdata; 4048391ecf4SShengjiu Wang u32 spba_start_addr; 4058391ecf4SShengjiu Wang u32 spba_end_addr; 4065bb9dbb5SVinod Koul unsigned int irq; 40776c33d27SSascha Hauer dma_addr_t bd0_phys; 40876c33d27SSascha Hauer struct sdma_buffer_descriptor *bd0; 40917bba72fSSascha Hauer }; 41017bba72fSSascha Hauer 411e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx31 = { 41217bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX31, 41317bba72fSSascha Hauer .num_events = 32, 41417bba72fSSascha Hauer }; 41517bba72fSSascha Hauer 416dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = { 417dcfec3c0SSascha Hauer .ap_2_ap_addr = 729, 418dcfec3c0SSascha Hauer .uart_2_mcu_addr = 904, 419dcfec3c0SSascha Hauer .per_2_app_addr = 1255, 420dcfec3c0SSascha Hauer .mcu_2_app_addr = 834, 421dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1120, 422dcfec3c0SSascha Hauer .per_2_shp_addr = 1329, 423dcfec3c0SSascha Hauer .mcu_2_shp_addr = 1048, 424dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1560, 425dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1479, 426dcfec3c0SSascha Hauer .app_2_per_addr = 1189, 427dcfec3c0SSascha Hauer .app_2_mcu_addr = 770, 428dcfec3c0SSascha Hauer .shp_2_per_addr = 1407, 429dcfec3c0SSascha Hauer .shp_2_mcu_addr = 979, 430dcfec3c0SSascha Hauer }; 431dcfec3c0SSascha Hauer 432e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx25 = { 433dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 434dcfec3c0SSascha Hauer .num_events = 48, 435dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx25, 436dcfec3c0SSascha Hauer }; 437dcfec3c0SSascha Hauer 438e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx35 = { 43917bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 44017bba72fSSascha Hauer .num_events = 48, 4411ec1e82fSSascha Hauer }; 4421ec1e82fSSascha Hauer 443dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = { 444dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 445dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 446dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 447dcfec3c0SSascha Hauer .mcu_2_shp_addr = 961, 448dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1473, 449dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1392, 450dcfec3c0SSascha Hauer .app_2_per_addr = 1033, 451dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 452dcfec3c0SSascha Hauer .shp_2_per_addr = 1251, 453dcfec3c0SSascha Hauer .shp_2_mcu_addr = 892, 454dcfec3c0SSascha Hauer }; 455dcfec3c0SSascha Hauer 456e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx51 = { 457dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 458dcfec3c0SSascha Hauer .num_events = 48, 459dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx51, 460dcfec3c0SSascha Hauer }; 461dcfec3c0SSascha Hauer 462dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = { 463dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 464dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 465dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 466dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 467dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 468dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 469dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 470dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 471dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 472dcfec3c0SSascha Hauer .firi_2_mcu_addr = 1193, 473dcfec3c0SSascha Hauer .mcu_2_firi_addr = 1290, 474dcfec3c0SSascha Hauer }; 475dcfec3c0SSascha Hauer 476e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx53 = { 477dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 478dcfec3c0SSascha Hauer .num_events = 48, 479dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx53, 480dcfec3c0SSascha Hauer }; 481dcfec3c0SSascha Hauer 482dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = { 483dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 484dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 485dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 486dcfec3c0SSascha Hauer .per_2_per_addr = 6331, 487dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 488dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 489dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 490dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 491dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 492dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 493dcfec3c0SSascha Hauer }; 494dcfec3c0SSascha Hauer 495e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx6q = { 496dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 497dcfec3c0SSascha Hauer .num_events = 48, 498dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx6q, 499dcfec3c0SSascha Hauer }; 500dcfec3c0SSascha Hauer 501b7d2648aSFabio Estevam static struct sdma_script_start_addrs sdma_script_imx7d = { 502b7d2648aSFabio Estevam .ap_2_ap_addr = 644, 503b7d2648aSFabio Estevam .uart_2_mcu_addr = 819, 504b7d2648aSFabio Estevam .mcu_2_app_addr = 749, 505b7d2648aSFabio Estevam .uartsh_2_mcu_addr = 1034, 506b7d2648aSFabio Estevam .mcu_2_shp_addr = 962, 507b7d2648aSFabio Estevam .app_2_mcu_addr = 685, 508b7d2648aSFabio Estevam .shp_2_mcu_addr = 893, 509b7d2648aSFabio Estevam .spdif_2_mcu_addr = 1102, 510b7d2648aSFabio Estevam .mcu_2_spdif_addr = 1136, 511b7d2648aSFabio Estevam }; 512b7d2648aSFabio Estevam 513b7d2648aSFabio Estevam static struct sdma_driver_data sdma_imx7d = { 514b7d2648aSFabio Estevam .chnenbl0 = SDMA_CHNENBL0_IMX35, 515b7d2648aSFabio Estevam .num_events = 48, 516b7d2648aSFabio Estevam .script_addrs = &sdma_script_imx7d, 517b7d2648aSFabio Estevam }; 518b7d2648aSFabio Estevam 519afe7cdedSKrzysztof Kozlowski static const struct platform_device_id sdma_devtypes[] = { 52062550cd7SShawn Guo { 521dcfec3c0SSascha Hauer .name = "imx25-sdma", 522dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx25, 523dcfec3c0SSascha Hauer }, { 52462550cd7SShawn Guo .name = "imx31-sdma", 52517bba72fSSascha Hauer .driver_data = (unsigned long)&sdma_imx31, 52662550cd7SShawn Guo }, { 52762550cd7SShawn Guo .name = "imx35-sdma", 52817bba72fSSascha Hauer .driver_data = (unsigned long)&sdma_imx35, 52962550cd7SShawn Guo }, { 530dcfec3c0SSascha Hauer .name = "imx51-sdma", 531dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx51, 532dcfec3c0SSascha Hauer }, { 533dcfec3c0SSascha Hauer .name = "imx53-sdma", 534dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx53, 535dcfec3c0SSascha Hauer }, { 536dcfec3c0SSascha Hauer .name = "imx6q-sdma", 537dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx6q, 538dcfec3c0SSascha Hauer }, { 539b7d2648aSFabio Estevam .name = "imx7d-sdma", 540b7d2648aSFabio Estevam .driver_data = (unsigned long)&sdma_imx7d, 541b7d2648aSFabio Estevam }, { 54262550cd7SShawn Guo /* sentinel */ 54362550cd7SShawn Guo } 54462550cd7SShawn Guo }; 54562550cd7SShawn Guo MODULE_DEVICE_TABLE(platform, sdma_devtypes); 54662550cd7SShawn Guo 547580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = { 548dcfec3c0SSascha Hauer { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, }, 549dcfec3c0SSascha Hauer { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, }, 550dcfec3c0SSascha Hauer { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, }, 55117bba72fSSascha Hauer { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, }, 552dcfec3c0SSascha Hauer { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, }, 55363edea16SMarkus Pargmann { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, }, 554b7d2648aSFabio Estevam { .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, }, 555580975d7SShawn Guo { /* sentinel */ } 556580975d7SShawn Guo }; 557580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids); 558580975d7SShawn Guo 5590bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */ 5600bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */ 5610bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */ 5621ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/ 5631ec1e82fSSascha Hauer 5641ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event) 5651ec1e82fSSascha Hauer { 56617bba72fSSascha Hauer u32 chnenbl0 = sdma->drvdata->chnenbl0; 5671ec1e82fSSascha Hauer return chnenbl0 + event * 4; 5681ec1e82fSSascha Hauer } 5691ec1e82fSSascha Hauer 5701ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac, 5711ec1e82fSSascha Hauer bool event_override, bool mcu_override, bool dsp_override) 5721ec1e82fSSascha Hauer { 5731ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 5741ec1e82fSSascha Hauer int channel = sdmac->channel; 5750bbc1413SRichard Zhao unsigned long evt, mcu, dsp; 5761ec1e82fSSascha Hauer 5771ec1e82fSSascha Hauer if (event_override && mcu_override && dsp_override) 5781ec1e82fSSascha Hauer return -EINVAL; 5791ec1e82fSSascha Hauer 580c4b56857SRichard Zhao evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR); 581c4b56857SRichard Zhao mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR); 582c4b56857SRichard Zhao dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR); 5831ec1e82fSSascha Hauer 5841ec1e82fSSascha Hauer if (dsp_override) 5850bbc1413SRichard Zhao __clear_bit(channel, &dsp); 5861ec1e82fSSascha Hauer else 5870bbc1413SRichard Zhao __set_bit(channel, &dsp); 5881ec1e82fSSascha Hauer 5891ec1e82fSSascha Hauer if (event_override) 5900bbc1413SRichard Zhao __clear_bit(channel, &evt); 5911ec1e82fSSascha Hauer else 5920bbc1413SRichard Zhao __set_bit(channel, &evt); 5931ec1e82fSSascha Hauer 5941ec1e82fSSascha Hauer if (mcu_override) 5950bbc1413SRichard Zhao __clear_bit(channel, &mcu); 5961ec1e82fSSascha Hauer else 5970bbc1413SRichard Zhao __set_bit(channel, &mcu); 5981ec1e82fSSascha Hauer 599c4b56857SRichard Zhao writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR); 600c4b56857SRichard Zhao writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR); 601c4b56857SRichard Zhao writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR); 6021ec1e82fSSascha Hauer 6031ec1e82fSSascha Hauer return 0; 6041ec1e82fSSascha Hauer } 6051ec1e82fSSascha Hauer 606b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel) 607b9a59166SRichard Zhao { 6080bbc1413SRichard Zhao writel(BIT(channel), sdma->regs + SDMA_H_START); 609b9a59166SRichard Zhao } 610b9a59166SRichard Zhao 6111ec1e82fSSascha Hauer /* 6122ccaef05SRichard Zhao * sdma_run_channel0 - run a channel and wait till it's done 6131ec1e82fSSascha Hauer */ 6142ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma) 6151ec1e82fSSascha Hauer { 6161ec1e82fSSascha Hauer int ret; 6171d069bfaSMichael Olbrich u32 reg; 6181ec1e82fSSascha Hauer 6192ccaef05SRichard Zhao sdma_enable_channel(sdma, 0); 6201ec1e82fSSascha Hauer 6211d069bfaSMichael Olbrich ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP, 6221d069bfaSMichael Olbrich reg, !(reg & 1), 1, 500); 6231d069bfaSMichael Olbrich if (ret) 6242ccaef05SRichard Zhao dev_err(sdma->dev, "Timeout waiting for CH0 ready\n"); 6251ec1e82fSSascha Hauer 626855832e4SRobin Gong /* Set bits of CONFIG register with dynamic context switching */ 627855832e4SRobin Gong if (readl(sdma->regs + SDMA_H_CONFIG) == 0) 628855832e4SRobin Gong writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG); 629855832e4SRobin Gong 6301d069bfaSMichael Olbrich return ret; 6311ec1e82fSSascha Hauer } 6321ec1e82fSSascha Hauer 6331ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size, 6341ec1e82fSSascha Hauer u32 address) 6351ec1e82fSSascha Hauer { 63676c33d27SSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->bd0; 6371ec1e82fSSascha Hauer void *buf_virt; 6381ec1e82fSSascha Hauer dma_addr_t buf_phys; 6391ec1e82fSSascha Hauer int ret; 6402ccaef05SRichard Zhao unsigned long flags; 64173eab978SSascha Hauer 6421ec1e82fSSascha Hauer buf_virt = dma_alloc_coherent(NULL, 6431ec1e82fSSascha Hauer size, 6441ec1e82fSSascha Hauer &buf_phys, GFP_KERNEL); 64573eab978SSascha Hauer if (!buf_virt) { 6462ccaef05SRichard Zhao return -ENOMEM; 64773eab978SSascha Hauer } 6481ec1e82fSSascha Hauer 6492ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 6502ccaef05SRichard Zhao 6511ec1e82fSSascha Hauer bd0->mode.command = C0_SETPM; 6521ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 6531ec1e82fSSascha Hauer bd0->mode.count = size / 2; 6541ec1e82fSSascha Hauer bd0->buffer_addr = buf_phys; 6551ec1e82fSSascha Hauer bd0->ext_buffer_addr = address; 6561ec1e82fSSascha Hauer 6571ec1e82fSSascha Hauer memcpy(buf_virt, buf, size); 6581ec1e82fSSascha Hauer 6592ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 6602ccaef05SRichard Zhao 6612ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 6621ec1e82fSSascha Hauer 6631ec1e82fSSascha Hauer dma_free_coherent(NULL, size, buf_virt, buf_phys); 6641ec1e82fSSascha Hauer 6651ec1e82fSSascha Hauer return ret; 6661ec1e82fSSascha Hauer } 6671ec1e82fSSascha Hauer 6681ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event) 6691ec1e82fSSascha Hauer { 6701ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6711ec1e82fSSascha Hauer int channel = sdmac->channel; 6720bbc1413SRichard Zhao unsigned long val; 6731ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 6741ec1e82fSSascha Hauer 675c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 6760bbc1413SRichard Zhao __set_bit(channel, &val); 677c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 6781ec1e82fSSascha Hauer } 6791ec1e82fSSascha Hauer 6801ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event) 6811ec1e82fSSascha Hauer { 6821ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6831ec1e82fSSascha Hauer int channel = sdmac->channel; 6841ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 6850bbc1413SRichard Zhao unsigned long val; 6861ec1e82fSSascha Hauer 687c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 6880bbc1413SRichard Zhao __clear_bit(channel, &val); 689c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 6901ec1e82fSSascha Hauer } 6911ec1e82fSSascha Hauer 69257b772b8SRobin Gong static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t) 69357b772b8SRobin Gong { 69457b772b8SRobin Gong return container_of(t, struct sdma_desc, vd.tx); 69557b772b8SRobin Gong } 69657b772b8SRobin Gong 69757b772b8SRobin Gong static void sdma_start_desc(struct sdma_channel *sdmac) 69857b772b8SRobin Gong { 69957b772b8SRobin Gong struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc); 70057b772b8SRobin Gong struct sdma_desc *desc; 70157b772b8SRobin Gong struct sdma_engine *sdma = sdmac->sdma; 70257b772b8SRobin Gong int channel = sdmac->channel; 70357b772b8SRobin Gong 70457b772b8SRobin Gong if (!vd) { 70557b772b8SRobin Gong sdmac->desc = NULL; 70657b772b8SRobin Gong return; 70757b772b8SRobin Gong } 70857b772b8SRobin Gong sdmac->desc = desc = to_sdma_desc(&vd->tx); 70957b772b8SRobin Gong /* 71057b772b8SRobin Gong * Do not delete the node in desc_issued list in cyclic mode, otherwise 71157b772b8SRobin Gong * the desc alloced will never be freed in vchan_dma_desc_free_list 71257b772b8SRobin Gong */ 71357b772b8SRobin Gong if (!(sdmac->flags & IMX_DMA_SG_LOOP)) 71457b772b8SRobin Gong list_del(&vd->node); 71557b772b8SRobin Gong 71657b772b8SRobin Gong sdma->channel_control[channel].base_bd_ptr = desc->bd_phys; 71757b772b8SRobin Gong sdma->channel_control[channel].current_bd_ptr = desc->bd_phys; 71857b772b8SRobin Gong sdma_enable_channel(sdma, sdmac->channel); 71957b772b8SRobin Gong } 72057b772b8SRobin Gong 721d1a792f3SRussell King - ARM Linux static void sdma_update_channel_loop(struct sdma_channel *sdmac) 722d1a792f3SRussell King - ARM Linux { 7231ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 7245881826dSNandor Han int error = 0; 7255881826dSNandor Han enum dma_status old_status = sdmac->status; 7261ec1e82fSSascha Hauer 7271ec1e82fSSascha Hauer /* 7281ec1e82fSSascha Hauer * loop mode. Iterate over descriptors, re-setup them and 7291ec1e82fSSascha Hauer * call callback function. 7301ec1e82fSSascha Hauer */ 73157b772b8SRobin Gong while (sdmac->desc) { 73276c33d27SSascha Hauer struct sdma_desc *desc = sdmac->desc; 73376c33d27SSascha Hauer 73476c33d27SSascha Hauer bd = &desc->bd[desc->buf_tail]; 7351ec1e82fSSascha Hauer 7361ec1e82fSSascha Hauer if (bd->mode.status & BD_DONE) 7371ec1e82fSSascha Hauer break; 7381ec1e82fSSascha Hauer 7395881826dSNandor Han if (bd->mode.status & BD_RROR) { 7405881826dSNandor Han bd->mode.status &= ~BD_RROR; 7411ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 7425881826dSNandor Han error = -EIO; 7435881826dSNandor Han } 7441ec1e82fSSascha Hauer 7455881826dSNandor Han /* 7465881826dSNandor Han * We use bd->mode.count to calculate the residue, since contains 7475881826dSNandor Han * the number of bytes present in the current buffer descriptor. 7485881826dSNandor Han */ 7495881826dSNandor Han 75076c33d27SSascha Hauer desc->chn_real_count = bd->mode.count; 7511ec1e82fSSascha Hauer bd->mode.status |= BD_DONE; 75276c33d27SSascha Hauer bd->mode.count = desc->period_len; 75376c33d27SSascha Hauer desc->buf_ptail = desc->buf_tail; 75476c33d27SSascha Hauer desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd; 75515f30f51SNandor Han 75615f30f51SNandor Han /* 75715f30f51SNandor Han * The callback is called from the interrupt context in order 75815f30f51SNandor Han * to reduce latency and to avoid the risk of altering the 75915f30f51SNandor Han * SDMA transaction status by the time the client tasklet is 76015f30f51SNandor Han * executed. 76115f30f51SNandor Han */ 76257b772b8SRobin Gong spin_unlock(&sdmac->vc.lock); 76357b772b8SRobin Gong dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL); 76457b772b8SRobin Gong spin_lock(&sdmac->vc.lock); 76515f30f51SNandor Han 7665881826dSNandor Han if (error) 7675881826dSNandor Han sdmac->status = old_status; 7681ec1e82fSSascha Hauer } 7691ec1e82fSSascha Hauer } 7701ec1e82fSSascha Hauer 77157b772b8SRobin Gong static void mxc_sdma_handle_channel_normal(struct sdma_channel *data) 7721ec1e82fSSascha Hauer { 77315f30f51SNandor Han struct sdma_channel *sdmac = (struct sdma_channel *) data; 7741ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 7751ec1e82fSSascha Hauer int i, error = 0; 7761ec1e82fSSascha Hauer 77776c33d27SSascha Hauer sdmac->desc->chn_real_count = 0; 7781ec1e82fSSascha Hauer /* 7791ec1e82fSSascha Hauer * non loop mode. Iterate over all descriptors, collect 7801ec1e82fSSascha Hauer * errors and call callback function 7811ec1e82fSSascha Hauer */ 78276c33d27SSascha Hauer for (i = 0; i < sdmac->desc->num_bd; i++) { 78376c33d27SSascha Hauer bd = &sdmac->desc->bd[i]; 7841ec1e82fSSascha Hauer 7851ec1e82fSSascha Hauer if (bd->mode.status & (BD_DONE | BD_RROR)) 7861ec1e82fSSascha Hauer error = -EIO; 78776c33d27SSascha Hauer sdmac->desc->chn_real_count += bd->mode.count; 7881ec1e82fSSascha Hauer } 7891ec1e82fSSascha Hauer 7901ec1e82fSSascha Hauer if (error) 7911ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 7921ec1e82fSSascha Hauer else 793409bff6aSVinod Koul sdmac->status = DMA_COMPLETE; 7941ec1e82fSSascha Hauer } 7951ec1e82fSSascha Hauer 7961ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id) 7971ec1e82fSSascha Hauer { 7981ec1e82fSSascha Hauer struct sdma_engine *sdma = dev_id; 7990bbc1413SRichard Zhao unsigned long stat; 8001ec1e82fSSascha Hauer 801c4b56857SRichard Zhao stat = readl_relaxed(sdma->regs + SDMA_H_INTR); 802c4b56857SRichard Zhao writel_relaxed(stat, sdma->regs + SDMA_H_INTR); 8031d069bfaSMichael Olbrich /* channel 0 is special and not handled here, see run_channel0() */ 8041d069bfaSMichael Olbrich stat &= ~1; 8051ec1e82fSSascha Hauer 8061ec1e82fSSascha Hauer while (stat) { 8071ec1e82fSSascha Hauer int channel = fls(stat) - 1; 8081ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[channel]; 80957b772b8SRobin Gong struct sdma_desc *desc; 8101ec1e82fSSascha Hauer 81157b772b8SRobin Gong spin_lock(&sdmac->vc.lock); 81257b772b8SRobin Gong desc = sdmac->desc; 81357b772b8SRobin Gong if (desc) { 81457b772b8SRobin Gong if (sdmac->flags & IMX_DMA_SG_LOOP) { 815d1a792f3SRussell King - ARM Linux sdma_update_channel_loop(sdmac); 81657b772b8SRobin Gong } else { 81757b772b8SRobin Gong mxc_sdma_handle_channel_normal(sdmac); 81857b772b8SRobin Gong vchan_cookie_complete(&desc->vd); 81957b772b8SRobin Gong sdma_start_desc(sdmac); 82057b772b8SRobin Gong } 82157b772b8SRobin Gong } 8221ec1e82fSSascha Hauer 82357b772b8SRobin Gong spin_unlock(&sdmac->vc.lock); 8240bbc1413SRichard Zhao __clear_bit(channel, &stat); 8251ec1e82fSSascha Hauer } 8261ec1e82fSSascha Hauer 8271ec1e82fSSascha Hauer return IRQ_HANDLED; 8281ec1e82fSSascha Hauer } 8291ec1e82fSSascha Hauer 8301ec1e82fSSascha Hauer /* 8311ec1e82fSSascha Hauer * sets the pc of SDMA script according to the peripheral type 8321ec1e82fSSascha Hauer */ 8331ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac, 8341ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type) 8351ec1e82fSSascha Hauer { 8361ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 8371ec1e82fSSascha Hauer int per_2_emi = 0, emi_2_per = 0; 8381ec1e82fSSascha Hauer /* 8391ec1e82fSSascha Hauer * These are needed once we start to support transfers between 8401ec1e82fSSascha Hauer * two peripherals or memory-to-memory transfers 8411ec1e82fSSascha Hauer */ 8420d605ba0SVinod Koul int per_2_per = 0; 8431ec1e82fSSascha Hauer 8441ec1e82fSSascha Hauer sdmac->pc_from_device = 0; 8451ec1e82fSSascha Hauer sdmac->pc_to_device = 0; 8468391ecf4SShengjiu Wang sdmac->device_to_device = 0; 8471ec1e82fSSascha Hauer 8481ec1e82fSSascha Hauer switch (peripheral_type) { 8491ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 8501ec1e82fSSascha Hauer break; 8511ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 8521ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->bp_2_ap_addr; 8531ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ap_2_bp_addr; 8541ec1e82fSSascha Hauer break; 8551ec1e82fSSascha Hauer case IMX_DMATYPE_FIRI: 8561ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->firi_2_mcu_addr; 8571ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_firi_addr; 8581ec1e82fSSascha Hauer break; 8591ec1e82fSSascha Hauer case IMX_DMATYPE_UART: 8601ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uart_2_mcu_addr; 8611ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 8621ec1e82fSSascha Hauer break; 8631ec1e82fSSascha Hauer case IMX_DMATYPE_UART_SP: 8641ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr; 8651ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 8661ec1e82fSSascha Hauer break; 8671ec1e82fSSascha Hauer case IMX_DMATYPE_ATA: 8681ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ata_2_mcu_addr; 8691ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_ata_addr; 8701ec1e82fSSascha Hauer break; 8711ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI: 8721ec1e82fSSascha Hauer case IMX_DMATYPE_EXT: 8731ec1e82fSSascha Hauer case IMX_DMATYPE_SSI: 87429aebfdeSNicolin Chen case IMX_DMATYPE_SAI: 8751ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->app_2_mcu_addr; 8761ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 8771ec1e82fSSascha Hauer break; 8781a895578SNicolin Chen case IMX_DMATYPE_SSI_DUAL: 8791a895578SNicolin Chen per_2_emi = sdma->script_addrs->ssish_2_mcu_addr; 8801a895578SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_ssish_addr; 8811a895578SNicolin Chen break; 8821ec1e82fSSascha Hauer case IMX_DMATYPE_SSI_SP: 8831ec1e82fSSascha Hauer case IMX_DMATYPE_MMC: 8841ec1e82fSSascha Hauer case IMX_DMATYPE_SDHC: 8851ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI_SP: 8861ec1e82fSSascha Hauer case IMX_DMATYPE_ESAI: 8871ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC_SP: 8881ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 8891ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 8901ec1e82fSSascha Hauer break; 8911ec1e82fSSascha Hauer case IMX_DMATYPE_ASRC: 8921ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->asrc_2_mcu_addr; 8931ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->asrc_2_mcu_addr; 8941ec1e82fSSascha Hauer per_2_per = sdma->script_addrs->per_2_per_addr; 8951ec1e82fSSascha Hauer break; 896f892afb0SNicolin Chen case IMX_DMATYPE_ASRC_SP: 897f892afb0SNicolin Chen per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 898f892afb0SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 899f892afb0SNicolin Chen per_2_per = sdma->script_addrs->per_2_per_addr; 900f892afb0SNicolin Chen break; 9011ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC: 9021ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->mshc_2_mcu_addr; 9031ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_mshc_addr; 9041ec1e82fSSascha Hauer break; 9051ec1e82fSSascha Hauer case IMX_DMATYPE_CCM: 9061ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->dptc_dvfs_addr; 9071ec1e82fSSascha Hauer break; 9081ec1e82fSSascha Hauer case IMX_DMATYPE_SPDIF: 9091ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->spdif_2_mcu_addr; 9101ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_spdif_addr; 9111ec1e82fSSascha Hauer break; 9121ec1e82fSSascha Hauer case IMX_DMATYPE_IPU_MEMORY: 9131ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr; 9141ec1e82fSSascha Hauer break; 9151ec1e82fSSascha Hauer default: 9161ec1e82fSSascha Hauer break; 9171ec1e82fSSascha Hauer } 9181ec1e82fSSascha Hauer 9191ec1e82fSSascha Hauer sdmac->pc_from_device = per_2_emi; 9201ec1e82fSSascha Hauer sdmac->pc_to_device = emi_2_per; 9218391ecf4SShengjiu Wang sdmac->device_to_device = per_2_per; 9221ec1e82fSSascha Hauer } 9231ec1e82fSSascha Hauer 9241ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac) 9251ec1e82fSSascha Hauer { 9261ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 9271ec1e82fSSascha Hauer int channel = sdmac->channel; 9281ec1e82fSSascha Hauer int load_address; 9291ec1e82fSSascha Hauer struct sdma_context_data *context = sdma->context; 93076c33d27SSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->bd0; 9311ec1e82fSSascha Hauer int ret; 9322ccaef05SRichard Zhao unsigned long flags; 9331ec1e82fSSascha Hauer 9348391ecf4SShengjiu Wang if (sdmac->direction == DMA_DEV_TO_MEM) 9351ec1e82fSSascha Hauer load_address = sdmac->pc_from_device; 9368391ecf4SShengjiu Wang else if (sdmac->direction == DMA_DEV_TO_DEV) 9378391ecf4SShengjiu Wang load_address = sdmac->device_to_device; 9388391ecf4SShengjiu Wang else 9391ec1e82fSSascha Hauer load_address = sdmac->pc_to_device; 9401ec1e82fSSascha Hauer 9411ec1e82fSSascha Hauer if (load_address < 0) 9421ec1e82fSSascha Hauer return load_address; 9431ec1e82fSSascha Hauer 9441ec1e82fSSascha Hauer dev_dbg(sdma->dev, "load_address = %d\n", load_address); 9450bbc1413SRichard Zhao dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level); 9461ec1e82fSSascha Hauer dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr); 9471ec1e82fSSascha Hauer dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr); 9480bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]); 9490bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]); 9501ec1e82fSSascha Hauer 9512ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 95273eab978SSascha Hauer 9531ec1e82fSSascha Hauer memset(context, 0, sizeof(*context)); 9541ec1e82fSSascha Hauer context->channel_state.pc = load_address; 9551ec1e82fSSascha Hauer 9561ec1e82fSSascha Hauer /* Send by context the event mask,base address for peripheral 9571ec1e82fSSascha Hauer * and watermark level 9581ec1e82fSSascha Hauer */ 9590bbc1413SRichard Zhao context->gReg[0] = sdmac->event_mask[1]; 9600bbc1413SRichard Zhao context->gReg[1] = sdmac->event_mask[0]; 9611ec1e82fSSascha Hauer context->gReg[2] = sdmac->per_addr; 9621ec1e82fSSascha Hauer context->gReg[6] = sdmac->shp_addr; 9631ec1e82fSSascha Hauer context->gReg[7] = sdmac->watermark_level; 9641ec1e82fSSascha Hauer 9651ec1e82fSSascha Hauer bd0->mode.command = C0_SETDM; 9661ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 9671ec1e82fSSascha Hauer bd0->mode.count = sizeof(*context) / 4; 9681ec1e82fSSascha Hauer bd0->buffer_addr = sdma->context_phys; 9691ec1e82fSSascha Hauer bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel; 9702ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 9711ec1e82fSSascha Hauer 9722ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 97373eab978SSascha Hauer 9741ec1e82fSSascha Hauer return ret; 9751ec1e82fSSascha Hauer } 9761ec1e82fSSascha Hauer 9777b350ab0SMaxime Ripard static struct sdma_channel *to_sdma_chan(struct dma_chan *chan) 9781ec1e82fSSascha Hauer { 97957b772b8SRobin Gong return container_of(chan, struct sdma_channel, vc.chan); 9807b350ab0SMaxime Ripard } 9817b350ab0SMaxime Ripard 9827b350ab0SMaxime Ripard static int sdma_disable_channel(struct dma_chan *chan) 9837b350ab0SMaxime Ripard { 9847b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 9851ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 9861ec1e82fSSascha Hauer int channel = sdmac->channel; 9871ec1e82fSSascha Hauer 9880bbc1413SRichard Zhao writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP); 9891ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 9907b350ab0SMaxime Ripard 9917b350ab0SMaxime Ripard return 0; 9921ec1e82fSSascha Hauer } 9931ec1e82fSSascha Hauer 9947f3ff14bSJiada Wang static int sdma_disable_channel_with_delay(struct dma_chan *chan) 9957f3ff14bSJiada Wang { 99657b772b8SRobin Gong struct sdma_channel *sdmac = to_sdma_chan(chan); 99757b772b8SRobin Gong unsigned long flags; 99857b772b8SRobin Gong LIST_HEAD(head); 99957b772b8SRobin Gong 10007f3ff14bSJiada Wang sdma_disable_channel(chan); 100157b772b8SRobin Gong spin_lock_irqsave(&sdmac->vc.lock, flags); 100257b772b8SRobin Gong vchan_get_all_descriptors(&sdmac->vc, &head); 100357b772b8SRobin Gong sdmac->desc = NULL; 100457b772b8SRobin Gong spin_unlock_irqrestore(&sdmac->vc.lock, flags); 100557b772b8SRobin Gong vchan_dma_desc_free_list(&sdmac->vc, &head); 10067f3ff14bSJiada Wang 10077f3ff14bSJiada Wang /* 10087f3ff14bSJiada Wang * According to NXP R&D team a delay of one BD SDMA cost time 10097f3ff14bSJiada Wang * (maximum is 1ms) should be added after disable of the channel 10107f3ff14bSJiada Wang * bit, to ensure SDMA core has really been stopped after SDMA 10117f3ff14bSJiada Wang * clients call .device_terminate_all. 10127f3ff14bSJiada Wang */ 10137f3ff14bSJiada Wang mdelay(1); 10147f3ff14bSJiada Wang 10157f3ff14bSJiada Wang return 0; 10167f3ff14bSJiada Wang } 10177f3ff14bSJiada Wang 10188391ecf4SShengjiu Wang static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac) 10198391ecf4SShengjiu Wang { 10208391ecf4SShengjiu Wang struct sdma_engine *sdma = sdmac->sdma; 10218391ecf4SShengjiu Wang 10228391ecf4SShengjiu Wang int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML; 10238391ecf4SShengjiu Wang int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16; 10248391ecf4SShengjiu Wang 10258391ecf4SShengjiu Wang set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]); 10268391ecf4SShengjiu Wang set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]); 10278391ecf4SShengjiu Wang 10288391ecf4SShengjiu Wang if (sdmac->event_id0 > 31) 10298391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE; 10308391ecf4SShengjiu Wang 10318391ecf4SShengjiu Wang if (sdmac->event_id1 > 31) 10328391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE; 10338391ecf4SShengjiu Wang 10348391ecf4SShengjiu Wang /* 10358391ecf4SShengjiu Wang * If LWML(src_maxburst) > HWML(dst_maxburst), we need 10368391ecf4SShengjiu Wang * swap LWML and HWML of INFO(A.3.2.5.1), also need swap 10378391ecf4SShengjiu Wang * r0(event_mask[1]) and r1(event_mask[0]). 10388391ecf4SShengjiu Wang */ 10398391ecf4SShengjiu Wang if (lwml > hwml) { 10408391ecf4SShengjiu Wang sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML | 10418391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML); 10428391ecf4SShengjiu Wang sdmac->watermark_level |= hwml; 10438391ecf4SShengjiu Wang sdmac->watermark_level |= lwml << 16; 10448391ecf4SShengjiu Wang swap(sdmac->event_mask[0], sdmac->event_mask[1]); 10458391ecf4SShengjiu Wang } 10468391ecf4SShengjiu Wang 10478391ecf4SShengjiu Wang if (sdmac->per_address2 >= sdma->spba_start_addr && 10488391ecf4SShengjiu Wang sdmac->per_address2 <= sdma->spba_end_addr) 10498391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP; 10508391ecf4SShengjiu Wang 10518391ecf4SShengjiu Wang if (sdmac->per_address >= sdma->spba_start_addr && 10528391ecf4SShengjiu Wang sdmac->per_address <= sdma->spba_end_addr) 10538391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP; 10548391ecf4SShengjiu Wang 10558391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT; 10568391ecf4SShengjiu Wang } 10578391ecf4SShengjiu Wang 10587b350ab0SMaxime Ripard static int sdma_config_channel(struct dma_chan *chan) 10591ec1e82fSSascha Hauer { 10607b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 10611ec1e82fSSascha Hauer int ret; 10621ec1e82fSSascha Hauer 10637b350ab0SMaxime Ripard sdma_disable_channel(chan); 10641ec1e82fSSascha Hauer 10650bbc1413SRichard Zhao sdmac->event_mask[0] = 0; 10660bbc1413SRichard Zhao sdmac->event_mask[1] = 0; 10671ec1e82fSSascha Hauer sdmac->shp_addr = 0; 10681ec1e82fSSascha Hauer sdmac->per_addr = 0; 10691ec1e82fSSascha Hauer 10701ec1e82fSSascha Hauer if (sdmac->event_id0) { 107117bba72fSSascha Hauer if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events) 10721ec1e82fSSascha Hauer return -EINVAL; 10731ec1e82fSSascha Hauer sdma_event_enable(sdmac, sdmac->event_id0); 10741ec1e82fSSascha Hauer } 10751ec1e82fSSascha Hauer 10768391ecf4SShengjiu Wang if (sdmac->event_id1) { 10778391ecf4SShengjiu Wang if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events) 10788391ecf4SShengjiu Wang return -EINVAL; 10798391ecf4SShengjiu Wang sdma_event_enable(sdmac, sdmac->event_id1); 10808391ecf4SShengjiu Wang } 10818391ecf4SShengjiu Wang 10821ec1e82fSSascha Hauer switch (sdmac->peripheral_type) { 10831ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 10841ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, true); 10851ec1e82fSSascha Hauer break; 10861ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 10871ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, false); 10881ec1e82fSSascha Hauer break; 10891ec1e82fSSascha Hauer default: 10901ec1e82fSSascha Hauer sdma_config_ownership(sdmac, true, true, false); 10911ec1e82fSSascha Hauer break; 10921ec1e82fSSascha Hauer } 10931ec1e82fSSascha Hauer 10941ec1e82fSSascha Hauer sdma_get_pc(sdmac, sdmac->peripheral_type); 10951ec1e82fSSascha Hauer 10961ec1e82fSSascha Hauer if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) && 10971ec1e82fSSascha Hauer (sdmac->peripheral_type != IMX_DMATYPE_DSP)) { 10981ec1e82fSSascha Hauer /* Handle multiple event channels differently */ 10991ec1e82fSSascha Hauer if (sdmac->event_id1) { 11008391ecf4SShengjiu Wang if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP || 11018391ecf4SShengjiu Wang sdmac->peripheral_type == IMX_DMATYPE_ASRC) 11028391ecf4SShengjiu Wang sdma_set_watermarklevel_for_p2p(sdmac); 11038391ecf4SShengjiu Wang } else 11040bbc1413SRichard Zhao __set_bit(sdmac->event_id0, sdmac->event_mask); 11058391ecf4SShengjiu Wang 11061ec1e82fSSascha Hauer /* Address */ 11071ec1e82fSSascha Hauer sdmac->shp_addr = sdmac->per_address; 11088391ecf4SShengjiu Wang sdmac->per_addr = sdmac->per_address2; 11091ec1e82fSSascha Hauer } else { 11101ec1e82fSSascha Hauer sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */ 11111ec1e82fSSascha Hauer } 11121ec1e82fSSascha Hauer 11131ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 11141ec1e82fSSascha Hauer 11151ec1e82fSSascha Hauer return ret; 11161ec1e82fSSascha Hauer } 11171ec1e82fSSascha Hauer 11181ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac, 11191ec1e82fSSascha Hauer unsigned int priority) 11201ec1e82fSSascha Hauer { 11211ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 11221ec1e82fSSascha Hauer int channel = sdmac->channel; 11231ec1e82fSSascha Hauer 11241ec1e82fSSascha Hauer if (priority < MXC_SDMA_MIN_PRIORITY 11251ec1e82fSSascha Hauer || priority > MXC_SDMA_MAX_PRIORITY) { 11261ec1e82fSSascha Hauer return -EINVAL; 11271ec1e82fSSascha Hauer } 11281ec1e82fSSascha Hauer 1129c4b56857SRichard Zhao writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel); 11301ec1e82fSSascha Hauer 11311ec1e82fSSascha Hauer return 0; 11321ec1e82fSSascha Hauer } 11331ec1e82fSSascha Hauer 113457b772b8SRobin Gong static int sdma_request_channel0(struct sdma_engine *sdma) 11351ec1e82fSSascha Hauer { 11361ec1e82fSSascha Hauer int ret = -EBUSY; 11371ec1e82fSSascha Hauer 113857b772b8SRobin Gong sdma->bd0 = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdma->bd0_phys, 113957b772b8SRobin Gong GFP_NOWAIT); 114057b772b8SRobin Gong if (!sdma->bd0) { 11411ec1e82fSSascha Hauer ret = -ENOMEM; 11421ec1e82fSSascha Hauer goto out; 11431ec1e82fSSascha Hauer } 11441ec1e82fSSascha Hauer 114557b772b8SRobin Gong sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys; 114657b772b8SRobin Gong sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys; 11471ec1e82fSSascha Hauer 114857b772b8SRobin Gong sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY); 11491ec1e82fSSascha Hauer return 0; 11501ec1e82fSSascha Hauer out: 11511ec1e82fSSascha Hauer 11521ec1e82fSSascha Hauer return ret; 11531ec1e82fSSascha Hauer } 11541ec1e82fSSascha Hauer 115557b772b8SRobin Gong 115657b772b8SRobin Gong static int sdma_alloc_bd(struct sdma_desc *desc) 11571ec1e82fSSascha Hauer { 115857b772b8SRobin Gong int ret = 0; 11591ec1e82fSSascha Hauer 1160*fe5b85c6SRobin Gong desc->bd = dma_pool_alloc(desc->sdmac->bd_pool, GFP_ATOMIC, 1161*fe5b85c6SRobin Gong &desc->bd_phys); 116257b772b8SRobin Gong if (!desc->bd) { 116357b772b8SRobin Gong ret = -ENOMEM; 116457b772b8SRobin Gong goto out; 116557b772b8SRobin Gong } 116657b772b8SRobin Gong out: 116757b772b8SRobin Gong return ret; 116857b772b8SRobin Gong } 11691ec1e82fSSascha Hauer 117057b772b8SRobin Gong static void sdma_free_bd(struct sdma_desc *desc) 117157b772b8SRobin Gong { 1172*fe5b85c6SRobin Gong dma_pool_free(desc->sdmac->bd_pool, desc->bd, desc->bd_phys); 117357b772b8SRobin Gong } 11741ec1e82fSSascha Hauer 117557b772b8SRobin Gong static void sdma_desc_free(struct virt_dma_desc *vd) 117657b772b8SRobin Gong { 117757b772b8SRobin Gong struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd); 117857b772b8SRobin Gong 117957b772b8SRobin Gong sdma_free_bd(desc); 118057b772b8SRobin Gong kfree(desc); 11811ec1e82fSSascha Hauer } 11821ec1e82fSSascha Hauer 11831ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan) 11841ec1e82fSSascha Hauer { 11851ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 11861ec1e82fSSascha Hauer struct imx_dma_data *data = chan->private; 11871ec1e82fSSascha Hauer int prio, ret; 11881ec1e82fSSascha Hauer 11891ec1e82fSSascha Hauer if (!data) 11901ec1e82fSSascha Hauer return -EINVAL; 11911ec1e82fSSascha Hauer 11921ec1e82fSSascha Hauer switch (data->priority) { 11931ec1e82fSSascha Hauer case DMA_PRIO_HIGH: 11941ec1e82fSSascha Hauer prio = 3; 11951ec1e82fSSascha Hauer break; 11961ec1e82fSSascha Hauer case DMA_PRIO_MEDIUM: 11971ec1e82fSSascha Hauer prio = 2; 11981ec1e82fSSascha Hauer break; 11991ec1e82fSSascha Hauer case DMA_PRIO_LOW: 12001ec1e82fSSascha Hauer default: 12011ec1e82fSSascha Hauer prio = 1; 12021ec1e82fSSascha Hauer break; 12031ec1e82fSSascha Hauer } 12041ec1e82fSSascha Hauer 12051ec1e82fSSascha Hauer sdmac->peripheral_type = data->peripheral_type; 12061ec1e82fSSascha Hauer sdmac->event_id0 = data->dma_request; 12078391ecf4SShengjiu Wang sdmac->event_id1 = data->dma_request2; 1208c2c744d3SRichard Zhao 1209b93edcddSFabio Estevam ret = clk_enable(sdmac->sdma->clk_ipg); 1210b93edcddSFabio Estevam if (ret) 1211b93edcddSFabio Estevam return ret; 1212b93edcddSFabio Estevam ret = clk_enable(sdmac->sdma->clk_ahb); 1213b93edcddSFabio Estevam if (ret) 1214b93edcddSFabio Estevam goto disable_clk_ipg; 1215c2c744d3SRichard Zhao 12163bb5e7caSRichard Zhao ret = sdma_set_channel_priority(sdmac, prio); 12171ec1e82fSSascha Hauer if (ret) 1218b93edcddSFabio Estevam goto disable_clk_ahb; 12191ec1e82fSSascha Hauer 1220*fe5b85c6SRobin Gong sdmac->bd_pool = dma_pool_create("bd_pool", chan->device->dev, 1221*fe5b85c6SRobin Gong sizeof(struct sdma_buffer_descriptor), 1222*fe5b85c6SRobin Gong 32, 0); 1223*fe5b85c6SRobin Gong 12241ec1e82fSSascha Hauer return 0; 1225b93edcddSFabio Estevam 1226b93edcddSFabio Estevam disable_clk_ahb: 1227b93edcddSFabio Estevam clk_disable(sdmac->sdma->clk_ahb); 1228b93edcddSFabio Estevam disable_clk_ipg: 1229b93edcddSFabio Estevam clk_disable(sdmac->sdma->clk_ipg); 1230b93edcddSFabio Estevam return ret; 12311ec1e82fSSascha Hauer } 12321ec1e82fSSascha Hauer 12331ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan) 12341ec1e82fSSascha Hauer { 12351ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 12361ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 12371ec1e82fSSascha Hauer 123857b772b8SRobin Gong sdma_disable_channel_with_delay(chan); 12391ec1e82fSSascha Hauer 12401ec1e82fSSascha Hauer if (sdmac->event_id0) 12411ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id0); 12421ec1e82fSSascha Hauer if (sdmac->event_id1) 12431ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id1); 12441ec1e82fSSascha Hauer 12451ec1e82fSSascha Hauer sdmac->event_id0 = 0; 12461ec1e82fSSascha Hauer sdmac->event_id1 = 0; 12471ec1e82fSSascha Hauer 12481ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, 0); 12491ec1e82fSSascha Hauer 12507560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 12517560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 1252*fe5b85c6SRobin Gong 1253*fe5b85c6SRobin Gong dma_pool_destroy(sdmac->bd_pool); 1254*fe5b85c6SRobin Gong sdmac->bd_pool = NULL; 12551ec1e82fSSascha Hauer } 12561ec1e82fSSascha Hauer 125721420841SRobin Gong static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac, 125821420841SRobin Gong enum dma_transfer_direction direction, u32 bds) 125921420841SRobin Gong { 126021420841SRobin Gong struct sdma_desc *desc; 126121420841SRobin Gong 126221420841SRobin Gong desc = kzalloc((sizeof(*desc)), GFP_NOWAIT); 126321420841SRobin Gong if (!desc) 126421420841SRobin Gong goto err_out; 126521420841SRobin Gong 126621420841SRobin Gong sdmac->status = DMA_IN_PROGRESS; 126721420841SRobin Gong sdmac->direction = direction; 126821420841SRobin Gong sdmac->flags = 0; 126921420841SRobin Gong 127021420841SRobin Gong desc->chn_count = 0; 127121420841SRobin Gong desc->chn_real_count = 0; 127221420841SRobin Gong desc->buf_tail = 0; 127321420841SRobin Gong desc->buf_ptail = 0; 127421420841SRobin Gong desc->sdmac = sdmac; 127521420841SRobin Gong desc->num_bd = bds; 127621420841SRobin Gong 127721420841SRobin Gong if (sdma_alloc_bd(desc)) 127821420841SRobin Gong goto err_desc_out; 127921420841SRobin Gong 128021420841SRobin Gong if (sdma_load_context(sdmac)) 128121420841SRobin Gong goto err_desc_out; 128221420841SRobin Gong 128321420841SRobin Gong return desc; 128421420841SRobin Gong 128521420841SRobin Gong err_desc_out: 128621420841SRobin Gong kfree(desc); 128721420841SRobin Gong err_out: 128821420841SRobin Gong return NULL; 128921420841SRobin Gong } 129021420841SRobin Gong 12911ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg( 12921ec1e82fSSascha Hauer struct dma_chan *chan, struct scatterlist *sgl, 1293db8196dfSVinod Koul unsigned int sg_len, enum dma_transfer_direction direction, 1294185ecb5fSAlexandre Bounine unsigned long flags, void *context) 12951ec1e82fSSascha Hauer { 12961ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 12971ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 12981ec1e82fSSascha Hauer int ret, i, count; 129923889c63SSascha Hauer int channel = sdmac->channel; 13001ec1e82fSSascha Hauer struct scatterlist *sg; 130157b772b8SRobin Gong struct sdma_desc *desc; 13021ec1e82fSSascha Hauer 130321420841SRobin Gong desc = sdma_transfer_init(sdmac, direction, sg_len); 130457b772b8SRobin Gong if (!desc) 130557b772b8SRobin Gong goto err_out; 130657b772b8SRobin Gong 13071ec1e82fSSascha Hauer dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n", 13081ec1e82fSSascha Hauer sg_len, channel); 13091ec1e82fSSascha Hauer 13101ec1e82fSSascha Hauer for_each_sg(sgl, sg, sg_len, i) { 131176c33d27SSascha Hauer struct sdma_buffer_descriptor *bd = &desc->bd[i]; 13121ec1e82fSSascha Hauer int param; 13131ec1e82fSSascha Hauer 1314d2f5c276SAnatolij Gustschin bd->buffer_addr = sg->dma_address; 13151ec1e82fSSascha Hauer 1316fdaf9c4bSLars-Peter Clausen count = sg_dma_len(sg); 13171ec1e82fSSascha Hauer 13181ec1e82fSSascha Hauer if (count > 0xffff) { 13191ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n", 13201ec1e82fSSascha Hauer channel, count, 0xffff); 13211ec1e82fSSascha Hauer ret = -EINVAL; 132257b772b8SRobin Gong goto err_bd_out; 13231ec1e82fSSascha Hauer } 13241ec1e82fSSascha Hauer 13251ec1e82fSSascha Hauer bd->mode.count = count; 132676c33d27SSascha Hauer desc->chn_count += count; 13271ec1e82fSSascha Hauer 13281ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) { 13291ec1e82fSSascha Hauer ret = -EINVAL; 133057b772b8SRobin Gong goto err_bd_out; 13311ec1e82fSSascha Hauer } 13321fa81c27SSascha Hauer 13331fa81c27SSascha Hauer switch (sdmac->word_size) { 13341fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_4_BYTES: 13351ec1e82fSSascha Hauer bd->mode.command = 0; 13361fa81c27SSascha Hauer if (count & 3 || sg->dma_address & 3) 133757b772b8SRobin Gong goto err_bd_out; 13381fa81c27SSascha Hauer break; 13391fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_2_BYTES: 13401fa81c27SSascha Hauer bd->mode.command = 2; 13411fa81c27SSascha Hauer if (count & 1 || sg->dma_address & 1) 134257b772b8SRobin Gong goto err_bd_out; 13431fa81c27SSascha Hauer break; 13441fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_1_BYTE: 13451fa81c27SSascha Hauer bd->mode.command = 1; 13461fa81c27SSascha Hauer break; 13471fa81c27SSascha Hauer default: 134857b772b8SRobin Gong goto err_bd_out; 13491fa81c27SSascha Hauer } 13501ec1e82fSSascha Hauer 13511ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT; 13521ec1e82fSSascha Hauer 1353341b9419SShawn Guo if (i + 1 == sg_len) { 13541ec1e82fSSascha Hauer param |= BD_INTR; 1355341b9419SShawn Guo param |= BD_LAST; 1356341b9419SShawn Guo param &= ~BD_CONT; 13571ec1e82fSSascha Hauer } 13581ec1e82fSSascha Hauer 1359c3cc74b2SOlof Johansson dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n", 1360c3cc74b2SOlof Johansson i, count, (u64)sg->dma_address, 13611ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 13621ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 13631ec1e82fSSascha Hauer 13641ec1e82fSSascha Hauer bd->mode.status = param; 13651ec1e82fSSascha Hauer } 13661ec1e82fSSascha Hauer 136757b772b8SRobin Gong return vchan_tx_prep(&sdmac->vc, &desc->vd, flags); 136857b772b8SRobin Gong err_bd_out: 136957b772b8SRobin Gong sdma_free_bd(desc); 137057b772b8SRobin Gong kfree(desc); 13711ec1e82fSSascha Hauer err_out: 13724b2ce9ddSShawn Guo sdmac->status = DMA_ERROR; 13731ec1e82fSSascha Hauer return NULL; 13741ec1e82fSSascha Hauer } 13751ec1e82fSSascha Hauer 13761ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic( 13771ec1e82fSSascha Hauer struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len, 1378185ecb5fSAlexandre Bounine size_t period_len, enum dma_transfer_direction direction, 137931c1e5a1SLaurent Pinchart unsigned long flags) 13801ec1e82fSSascha Hauer { 13811ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 13821ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 13831ec1e82fSSascha Hauer int num_periods = buf_len / period_len; 138423889c63SSascha Hauer int channel = sdmac->channel; 138521420841SRobin Gong int i = 0, buf = 0; 138657b772b8SRobin Gong struct sdma_desc *desc; 13871ec1e82fSSascha Hauer 13881ec1e82fSSascha Hauer dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel); 13891ec1e82fSSascha Hauer 139021420841SRobin Gong desc = sdma_transfer_init(sdmac, direction, num_periods); 139157b772b8SRobin Gong if (!desc) 139257b772b8SRobin Gong goto err_out; 139357b772b8SRobin Gong 139476c33d27SSascha Hauer desc->period_len = period_len; 13958e2e27c7SRichard Zhao 13961ec1e82fSSascha Hauer sdmac->flags |= IMX_DMA_SG_LOOP; 13971ec1e82fSSascha Hauer 13981ec1e82fSSascha Hauer if (period_len > 0xffff) { 1399ba6ab3b3SArvind Yadav dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n", 14001ec1e82fSSascha Hauer channel, period_len, 0xffff); 140157b772b8SRobin Gong goto err_bd_out; 14021ec1e82fSSascha Hauer } 14031ec1e82fSSascha Hauer 14041ec1e82fSSascha Hauer while (buf < buf_len) { 140576c33d27SSascha Hauer struct sdma_buffer_descriptor *bd = &desc->bd[i]; 14061ec1e82fSSascha Hauer int param; 14071ec1e82fSSascha Hauer 14081ec1e82fSSascha Hauer bd->buffer_addr = dma_addr; 14091ec1e82fSSascha Hauer 14101ec1e82fSSascha Hauer bd->mode.count = period_len; 14111ec1e82fSSascha Hauer 14121ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) 141357b772b8SRobin Gong goto err_bd_out; 14141ec1e82fSSascha Hauer if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES) 14151ec1e82fSSascha Hauer bd->mode.command = 0; 14161ec1e82fSSascha Hauer else 14171ec1e82fSSascha Hauer bd->mode.command = sdmac->word_size; 14181ec1e82fSSascha Hauer 14191ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR; 14201ec1e82fSSascha Hauer if (i + 1 == num_periods) 14211ec1e82fSSascha Hauer param |= BD_WRAP; 14221ec1e82fSSascha Hauer 1423ba6ab3b3SArvind Yadav dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n", 1424c3cc74b2SOlof Johansson i, period_len, (u64)dma_addr, 14251ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 14261ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 14271ec1e82fSSascha Hauer 14281ec1e82fSSascha Hauer bd->mode.status = param; 14291ec1e82fSSascha Hauer 14301ec1e82fSSascha Hauer dma_addr += period_len; 14311ec1e82fSSascha Hauer buf += period_len; 14321ec1e82fSSascha Hauer 14331ec1e82fSSascha Hauer i++; 14341ec1e82fSSascha Hauer } 14351ec1e82fSSascha Hauer 143657b772b8SRobin Gong return vchan_tx_prep(&sdmac->vc, &desc->vd, flags); 143757b772b8SRobin Gong err_bd_out: 143857b772b8SRobin Gong sdma_free_bd(desc); 143957b772b8SRobin Gong kfree(desc); 14401ec1e82fSSascha Hauer err_out: 14411ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 14421ec1e82fSSascha Hauer return NULL; 14431ec1e82fSSascha Hauer } 14441ec1e82fSSascha Hauer 14457b350ab0SMaxime Ripard static int sdma_config(struct dma_chan *chan, 14467b350ab0SMaxime Ripard struct dma_slave_config *dmaengine_cfg) 14471ec1e82fSSascha Hauer { 14481ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 14491ec1e82fSSascha Hauer 1450db8196dfSVinod Koul if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) { 14511ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->src_addr; 145294ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->src_maxburst * 145394ac27a5SPhilippe Rétornaz dmaengine_cfg->src_addr_width; 14541ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->src_addr_width; 14558391ecf4SShengjiu Wang } else if (dmaengine_cfg->direction == DMA_DEV_TO_DEV) { 14568391ecf4SShengjiu Wang sdmac->per_address2 = dmaengine_cfg->src_addr; 14578391ecf4SShengjiu Wang sdmac->per_address = dmaengine_cfg->dst_addr; 14588391ecf4SShengjiu Wang sdmac->watermark_level = dmaengine_cfg->src_maxburst & 14598391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_LWML; 14608391ecf4SShengjiu Wang sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) & 14618391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML; 14628391ecf4SShengjiu Wang sdmac->word_size = dmaengine_cfg->dst_addr_width; 14631ec1e82fSSascha Hauer } else { 14641ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->dst_addr; 146594ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->dst_maxburst * 146694ac27a5SPhilippe Rétornaz dmaengine_cfg->dst_addr_width; 14671ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->dst_addr_width; 14681ec1e82fSSascha Hauer } 1469e6966433SHuang Shijie sdmac->direction = dmaengine_cfg->direction; 14707b350ab0SMaxime Ripard return sdma_config_channel(chan); 14711ec1e82fSSascha Hauer } 14721ec1e82fSSascha Hauer 14731ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan, 14741ec1e82fSSascha Hauer dma_cookie_t cookie, 14751ec1e82fSSascha Hauer struct dma_tx_state *txstate) 14761ec1e82fSSascha Hauer { 14771ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 147857b772b8SRobin Gong struct sdma_desc *desc; 1479d1a792f3SRussell King - ARM Linux u32 residue; 148057b772b8SRobin Gong struct virt_dma_desc *vd; 148157b772b8SRobin Gong enum dma_status ret; 148257b772b8SRobin Gong unsigned long flags; 1483d1a792f3SRussell King - ARM Linux 148457b772b8SRobin Gong ret = dma_cookie_status(chan, cookie, txstate); 148557b772b8SRobin Gong if (ret == DMA_COMPLETE || !txstate) 148657b772b8SRobin Gong return ret; 148757b772b8SRobin Gong 148857b772b8SRobin Gong spin_lock_irqsave(&sdmac->vc.lock, flags); 148957b772b8SRobin Gong vd = vchan_find_desc(&sdmac->vc, cookie); 149057b772b8SRobin Gong if (vd) { 149157b772b8SRobin Gong desc = to_sdma_desc(&vd->tx); 1492d1a792f3SRussell King - ARM Linux if (sdmac->flags & IMX_DMA_SG_LOOP) 149376c33d27SSascha Hauer residue = (desc->num_bd - desc->buf_ptail) * 149476c33d27SSascha Hauer desc->period_len - desc->chn_real_count; 1495d1a792f3SRussell King - ARM Linux else 149676c33d27SSascha Hauer residue = desc->chn_count - desc->chn_real_count; 149757b772b8SRobin Gong } else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie) { 149857b772b8SRobin Gong residue = sdmac->desc->chn_count - sdmac->desc->chn_real_count; 149957b772b8SRobin Gong } else { 150057b772b8SRobin Gong residue = 0; 150157b772b8SRobin Gong } 150257b772b8SRobin Gong spin_unlock_irqrestore(&sdmac->vc.lock, flags); 15031ec1e82fSSascha Hauer 1504e8e3a790SAndy Shevchenko dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie, 1505d1a792f3SRussell King - ARM Linux residue); 15061ec1e82fSSascha Hauer 15078a965911SShawn Guo return sdmac->status; 15081ec1e82fSSascha Hauer } 15091ec1e82fSSascha Hauer 15101ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan) 15111ec1e82fSSascha Hauer { 15122b4f130eSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 151357b772b8SRobin Gong unsigned long flags; 15142b4f130eSSascha Hauer 151557b772b8SRobin Gong spin_lock_irqsave(&sdmac->vc.lock, flags); 151657b772b8SRobin Gong if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc) 151757b772b8SRobin Gong sdma_start_desc(sdmac); 151857b772b8SRobin Gong spin_unlock_irqrestore(&sdmac->vc.lock, flags); 15191ec1e82fSSascha Hauer } 15201ec1e82fSSascha Hauer 15215b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34 1522cd72b846SNicolin Chen #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38 1523a572460bSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41 1524b7d2648aSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4 42 15255b28aa31SSascha Hauer 15265b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma, 15275b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr) 15285b28aa31SSascha Hauer { 15295b28aa31SSascha Hauer s32 *addr_arr = (u32 *)addr; 15305b28aa31SSascha Hauer s32 *saddr_arr = (u32 *)sdma->script_addrs; 15315b28aa31SSascha Hauer int i; 15325b28aa31SSascha Hauer 153370dabaedSNicolin Chen /* use the default firmware in ROM if missing external firmware */ 153470dabaedSNicolin Chen if (!sdma->script_number) 153570dabaedSNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 153670dabaedSNicolin Chen 1537cd72b846SNicolin Chen for (i = 0; i < sdma->script_number; i++) 15385b28aa31SSascha Hauer if (addr_arr[i] > 0) 15395b28aa31SSascha Hauer saddr_arr[i] = addr_arr[i]; 15405b28aa31SSascha Hauer } 15415b28aa31SSascha Hauer 15427b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context) 15435b28aa31SSascha Hauer { 15447b4b88e0SSascha Hauer struct sdma_engine *sdma = context; 15455b28aa31SSascha Hauer const struct sdma_firmware_header *header; 15465b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr; 15475b28aa31SSascha Hauer unsigned short *ram_code; 15485b28aa31SSascha Hauer 15497b4b88e0SSascha Hauer if (!fw) { 15500f927a11SSascha Hauer dev_info(sdma->dev, "external firmware not found, using ROM firmware\n"); 15510f927a11SSascha Hauer /* In this case we just use the ROM firmware. */ 15527b4b88e0SSascha Hauer return; 15537b4b88e0SSascha Hauer } 15545b28aa31SSascha Hauer 15555b28aa31SSascha Hauer if (fw->size < sizeof(*header)) 15565b28aa31SSascha Hauer goto err_firmware; 15575b28aa31SSascha Hauer 15585b28aa31SSascha Hauer header = (struct sdma_firmware_header *)fw->data; 15595b28aa31SSascha Hauer 15605b28aa31SSascha Hauer if (header->magic != SDMA_FIRMWARE_MAGIC) 15615b28aa31SSascha Hauer goto err_firmware; 15625b28aa31SSascha Hauer if (header->ram_code_start + header->ram_code_size > fw->size) 15635b28aa31SSascha Hauer goto err_firmware; 1564cd72b846SNicolin Chen switch (header->version_major) { 1565cd72b846SNicolin Chen case 1: 1566cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 1567cd72b846SNicolin Chen break; 1568cd72b846SNicolin Chen case 2: 1569cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2; 1570cd72b846SNicolin Chen break; 1571a572460bSFabio Estevam case 3: 1572a572460bSFabio Estevam sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3; 1573a572460bSFabio Estevam break; 1574b7d2648aSFabio Estevam case 4: 1575b7d2648aSFabio Estevam sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4; 1576b7d2648aSFabio Estevam break; 1577cd72b846SNicolin Chen default: 1578cd72b846SNicolin Chen dev_err(sdma->dev, "unknown firmware version\n"); 1579cd72b846SNicolin Chen goto err_firmware; 1580cd72b846SNicolin Chen } 15815b28aa31SSascha Hauer 15825b28aa31SSascha Hauer addr = (void *)header + header->script_addrs_start; 15835b28aa31SSascha Hauer ram_code = (void *)header + header->ram_code_start; 15845b28aa31SSascha Hauer 15857560e3f3SSascha Hauer clk_enable(sdma->clk_ipg); 15867560e3f3SSascha Hauer clk_enable(sdma->clk_ahb); 15875b28aa31SSascha Hauer /* download the RAM image for SDMA */ 15885b28aa31SSascha Hauer sdma_load_script(sdma, ram_code, 15895b28aa31SSascha Hauer header->ram_code_size, 15906866fd3bSSascha Hauer addr->ram_code_start_addr); 15917560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 15927560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 15935b28aa31SSascha Hauer 15945b28aa31SSascha Hauer sdma_add_scripts(sdma, addr); 15955b28aa31SSascha Hauer 15965b28aa31SSascha Hauer dev_info(sdma->dev, "loaded firmware %d.%d\n", 15975b28aa31SSascha Hauer header->version_major, 15985b28aa31SSascha Hauer header->version_minor); 15995b28aa31SSascha Hauer 16005b28aa31SSascha Hauer err_firmware: 16015b28aa31SSascha Hauer release_firmware(fw); 16027b4b88e0SSascha Hauer } 16037b4b88e0SSascha Hauer 1604d078cd1bSZidan Wang #define EVENT_REMAP_CELLS 3 1605d078cd1bSZidan Wang 160629f493daSJason Liu static int sdma_event_remap(struct sdma_engine *sdma) 1607d078cd1bSZidan Wang { 1608d078cd1bSZidan Wang struct device_node *np = sdma->dev->of_node; 1609d078cd1bSZidan Wang struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0); 1610d078cd1bSZidan Wang struct property *event_remap; 1611d078cd1bSZidan Wang struct regmap *gpr; 1612d078cd1bSZidan Wang char propname[] = "fsl,sdma-event-remap"; 1613d078cd1bSZidan Wang u32 reg, val, shift, num_map, i; 1614d078cd1bSZidan Wang int ret = 0; 1615d078cd1bSZidan Wang 1616d078cd1bSZidan Wang if (IS_ERR(np) || IS_ERR(gpr_np)) 1617d078cd1bSZidan Wang goto out; 1618d078cd1bSZidan Wang 1619d078cd1bSZidan Wang event_remap = of_find_property(np, propname, NULL); 1620d078cd1bSZidan Wang num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0; 1621d078cd1bSZidan Wang if (!num_map) { 1622ce078af7SFabio Estevam dev_dbg(sdma->dev, "no event needs to be remapped\n"); 1623d078cd1bSZidan Wang goto out; 1624d078cd1bSZidan Wang } else if (num_map % EVENT_REMAP_CELLS) { 1625d078cd1bSZidan Wang dev_err(sdma->dev, "the property %s must modulo %d\n", 1626d078cd1bSZidan Wang propname, EVENT_REMAP_CELLS); 1627d078cd1bSZidan Wang ret = -EINVAL; 1628d078cd1bSZidan Wang goto out; 1629d078cd1bSZidan Wang } 1630d078cd1bSZidan Wang 1631d078cd1bSZidan Wang gpr = syscon_node_to_regmap(gpr_np); 1632d078cd1bSZidan Wang if (IS_ERR(gpr)) { 1633d078cd1bSZidan Wang dev_err(sdma->dev, "failed to get gpr regmap\n"); 1634d078cd1bSZidan Wang ret = PTR_ERR(gpr); 1635d078cd1bSZidan Wang goto out; 1636d078cd1bSZidan Wang } 1637d078cd1bSZidan Wang 1638d078cd1bSZidan Wang for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) { 1639d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i, ®); 1640d078cd1bSZidan Wang if (ret) { 1641d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1642d078cd1bSZidan Wang propname, i); 1643d078cd1bSZidan Wang goto out; 1644d078cd1bSZidan Wang } 1645d078cd1bSZidan Wang 1646d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i + 1, &shift); 1647d078cd1bSZidan Wang if (ret) { 1648d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1649d078cd1bSZidan Wang propname, i + 1); 1650d078cd1bSZidan Wang goto out; 1651d078cd1bSZidan Wang } 1652d078cd1bSZidan Wang 1653d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i + 2, &val); 1654d078cd1bSZidan Wang if (ret) { 1655d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1656d078cd1bSZidan Wang propname, i + 2); 1657d078cd1bSZidan Wang goto out; 1658d078cd1bSZidan Wang } 1659d078cd1bSZidan Wang 1660d078cd1bSZidan Wang regmap_update_bits(gpr, reg, BIT(shift), val << shift); 1661d078cd1bSZidan Wang } 1662d078cd1bSZidan Wang 1663d078cd1bSZidan Wang out: 1664d078cd1bSZidan Wang if (!IS_ERR(gpr_np)) 1665d078cd1bSZidan Wang of_node_put(gpr_np); 1666d078cd1bSZidan Wang 1667d078cd1bSZidan Wang return ret; 1668d078cd1bSZidan Wang } 1669d078cd1bSZidan Wang 1670fe6cf289SArnd Bergmann static int sdma_get_firmware(struct sdma_engine *sdma, 16717b4b88e0SSascha Hauer const char *fw_name) 16727b4b88e0SSascha Hauer { 16737b4b88e0SSascha Hauer int ret; 16747b4b88e0SSascha Hauer 16757b4b88e0SSascha Hauer ret = request_firmware_nowait(THIS_MODULE, 16767b4b88e0SSascha Hauer FW_ACTION_HOTPLUG, fw_name, sdma->dev, 16777b4b88e0SSascha Hauer GFP_KERNEL, sdma, sdma_load_firmware); 16785b28aa31SSascha Hauer 16795b28aa31SSascha Hauer return ret; 16805b28aa31SSascha Hauer } 16815b28aa31SSascha Hauer 168219bfc772SJingoo Han static int sdma_init(struct sdma_engine *sdma) 16831ec1e82fSSascha Hauer { 16841ec1e82fSSascha Hauer int i, ret; 16851ec1e82fSSascha Hauer dma_addr_t ccb_phys; 16861ec1e82fSSascha Hauer 1687b93edcddSFabio Estevam ret = clk_enable(sdma->clk_ipg); 1688b93edcddSFabio Estevam if (ret) 1689b93edcddSFabio Estevam return ret; 1690b93edcddSFabio Estevam ret = clk_enable(sdma->clk_ahb); 1691b93edcddSFabio Estevam if (ret) 1692b93edcddSFabio Estevam goto disable_clk_ipg; 16931ec1e82fSSascha Hauer 16941ec1e82fSSascha Hauer /* Be sure SDMA has not started yet */ 1695c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_C0PTR); 16961ec1e82fSSascha Hauer 16971ec1e82fSSascha Hauer sdma->channel_control = dma_alloc_coherent(NULL, 16981ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) + 16991ec1e82fSSascha Hauer sizeof(struct sdma_context_data), 17001ec1e82fSSascha Hauer &ccb_phys, GFP_KERNEL); 17011ec1e82fSSascha Hauer 17021ec1e82fSSascha Hauer if (!sdma->channel_control) { 17031ec1e82fSSascha Hauer ret = -ENOMEM; 17041ec1e82fSSascha Hauer goto err_dma_alloc; 17051ec1e82fSSascha Hauer } 17061ec1e82fSSascha Hauer 17071ec1e82fSSascha Hauer sdma->context = (void *)sdma->channel_control + 17081ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 17091ec1e82fSSascha Hauer sdma->context_phys = ccb_phys + 17101ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 17111ec1e82fSSascha Hauer 17121ec1e82fSSascha Hauer /* Zero-out the CCB structures array just allocated */ 17131ec1e82fSSascha Hauer memset(sdma->channel_control, 0, 17141ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control)); 17151ec1e82fSSascha Hauer 17161ec1e82fSSascha Hauer /* disable all channels */ 171717bba72fSSascha Hauer for (i = 0; i < sdma->drvdata->num_events; i++) 1718c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i)); 17191ec1e82fSSascha Hauer 17201ec1e82fSSascha Hauer /* All channels have priority 0 */ 17211ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) 1722c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4); 17231ec1e82fSSascha Hauer 172457b772b8SRobin Gong ret = sdma_request_channel0(sdma); 17251ec1e82fSSascha Hauer if (ret) 17261ec1e82fSSascha Hauer goto err_dma_alloc; 17271ec1e82fSSascha Hauer 17281ec1e82fSSascha Hauer sdma_config_ownership(&sdma->channel[0], false, true, false); 17291ec1e82fSSascha Hauer 17301ec1e82fSSascha Hauer /* Set Command Channel (Channel Zero) */ 1731c4b56857SRichard Zhao writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR); 17321ec1e82fSSascha Hauer 17331ec1e82fSSascha Hauer /* Set bits of CONFIG register but with static context switching */ 17341ec1e82fSSascha Hauer /* FIXME: Check whether to set ACR bit depending on clock ratios */ 1735c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_CONFIG); 17361ec1e82fSSascha Hauer 1737c4b56857SRichard Zhao writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR); 17381ec1e82fSSascha Hauer 17391ec1e82fSSascha Hauer /* Initializes channel's priorities */ 17401ec1e82fSSascha Hauer sdma_set_channel_priority(&sdma->channel[0], 7); 17411ec1e82fSSascha Hauer 17427560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 17437560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 17441ec1e82fSSascha Hauer 17451ec1e82fSSascha Hauer return 0; 17461ec1e82fSSascha Hauer 17471ec1e82fSSascha Hauer err_dma_alloc: 17487560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 1749b93edcddSFabio Estevam disable_clk_ipg: 1750b93edcddSFabio Estevam clk_disable(sdma->clk_ipg); 17511ec1e82fSSascha Hauer dev_err(sdma->dev, "initialisation failed with %d\n", ret); 17521ec1e82fSSascha Hauer return ret; 17531ec1e82fSSascha Hauer } 17541ec1e82fSSascha Hauer 17559479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param) 17569479e17cSShawn Guo { 17570b351865SNicolin Chen struct sdma_channel *sdmac = to_sdma_chan(chan); 17589479e17cSShawn Guo struct imx_dma_data *data = fn_param; 17599479e17cSShawn Guo 17609479e17cSShawn Guo if (!imx_dma_is_general_purpose(chan)) 17619479e17cSShawn Guo return false; 17629479e17cSShawn Guo 17630b351865SNicolin Chen sdmac->data = *data; 17640b351865SNicolin Chen chan->private = &sdmac->data; 17659479e17cSShawn Guo 17669479e17cSShawn Guo return true; 17679479e17cSShawn Guo } 17689479e17cSShawn Guo 17699479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec, 17709479e17cSShawn Guo struct of_dma *ofdma) 17719479e17cSShawn Guo { 17729479e17cSShawn Guo struct sdma_engine *sdma = ofdma->of_dma_data; 17739479e17cSShawn Guo dma_cap_mask_t mask = sdma->dma_device.cap_mask; 17749479e17cSShawn Guo struct imx_dma_data data; 17759479e17cSShawn Guo 17769479e17cSShawn Guo if (dma_spec->args_count != 3) 17779479e17cSShawn Guo return NULL; 17789479e17cSShawn Guo 17799479e17cSShawn Guo data.dma_request = dma_spec->args[0]; 17809479e17cSShawn Guo data.peripheral_type = dma_spec->args[1]; 17819479e17cSShawn Guo data.priority = dma_spec->args[2]; 17828391ecf4SShengjiu Wang /* 17838391ecf4SShengjiu Wang * init dma_request2 to zero, which is not used by the dts. 17848391ecf4SShengjiu Wang * For P2P, dma_request2 is init from dma_request_channel(), 17858391ecf4SShengjiu Wang * chan->private will point to the imx_dma_data, and in 17868391ecf4SShengjiu Wang * device_alloc_chan_resources(), imx_dma_data.dma_request2 will 17878391ecf4SShengjiu Wang * be set to sdmac->event_id1. 17888391ecf4SShengjiu Wang */ 17898391ecf4SShengjiu Wang data.dma_request2 = 0; 17909479e17cSShawn Guo 17919479e17cSShawn Guo return dma_request_channel(mask, sdma_filter_fn, &data); 17929479e17cSShawn Guo } 17939479e17cSShawn Guo 1794e34b731fSMark Brown static int sdma_probe(struct platform_device *pdev) 17951ec1e82fSSascha Hauer { 1796580975d7SShawn Guo const struct of_device_id *of_id = 1797580975d7SShawn Guo of_match_device(sdma_dt_ids, &pdev->dev); 1798580975d7SShawn Guo struct device_node *np = pdev->dev.of_node; 17998391ecf4SShengjiu Wang struct device_node *spba_bus; 1800580975d7SShawn Guo const char *fw_name; 18011ec1e82fSSascha Hauer int ret; 18021ec1e82fSSascha Hauer int irq; 18031ec1e82fSSascha Hauer struct resource *iores; 18048391ecf4SShengjiu Wang struct resource spba_res; 1805d4adcc01SJingoo Han struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev); 18061ec1e82fSSascha Hauer int i; 18071ec1e82fSSascha Hauer struct sdma_engine *sdma; 180836e2f21aSSascha Hauer s32 *saddr_arr; 180917bba72fSSascha Hauer const struct sdma_driver_data *drvdata = NULL; 181017bba72fSSascha Hauer 181117bba72fSSascha Hauer if (of_id) 181217bba72fSSascha Hauer drvdata = of_id->data; 181317bba72fSSascha Hauer else if (pdev->id_entry) 181417bba72fSSascha Hauer drvdata = (void *)pdev->id_entry->driver_data; 181517bba72fSSascha Hauer 181617bba72fSSascha Hauer if (!drvdata) { 181717bba72fSSascha Hauer dev_err(&pdev->dev, "unable to find driver data\n"); 181817bba72fSSascha Hauer return -EINVAL; 181917bba72fSSascha Hauer } 18201ec1e82fSSascha Hauer 182142536b9fSPhilippe Retornaz ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 182242536b9fSPhilippe Retornaz if (ret) 182342536b9fSPhilippe Retornaz return ret; 182442536b9fSPhilippe Retornaz 18257f24e0eeSFabio Estevam sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL); 18261ec1e82fSSascha Hauer if (!sdma) 18271ec1e82fSSascha Hauer return -ENOMEM; 18281ec1e82fSSascha Hauer 18292ccaef05SRichard Zhao spin_lock_init(&sdma->channel_0_lock); 183073eab978SSascha Hauer 18311ec1e82fSSascha Hauer sdma->dev = &pdev->dev; 183217bba72fSSascha Hauer sdma->drvdata = drvdata; 18331ec1e82fSSascha Hauer 18341ec1e82fSSascha Hauer irq = platform_get_irq(pdev, 0); 18357f24e0eeSFabio Estevam if (irq < 0) 183663c72e02SFabio Estevam return irq; 18371ec1e82fSSascha Hauer 18387f24e0eeSFabio Estevam iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); 18397f24e0eeSFabio Estevam sdma->regs = devm_ioremap_resource(&pdev->dev, iores); 18407f24e0eeSFabio Estevam if (IS_ERR(sdma->regs)) 18417f24e0eeSFabio Estevam return PTR_ERR(sdma->regs); 18421ec1e82fSSascha Hauer 18437560e3f3SSascha Hauer sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); 18447f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ipg)) 18457f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ipg); 18461ec1e82fSSascha Hauer 18477560e3f3SSascha Hauer sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb"); 18487f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ahb)) 18497f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ahb); 18507560e3f3SSascha Hauer 1851fb9caf37SArvind Yadav ret = clk_prepare(sdma->clk_ipg); 1852fb9caf37SArvind Yadav if (ret) 1853fb9caf37SArvind Yadav return ret; 1854fb9caf37SArvind Yadav 1855fb9caf37SArvind Yadav ret = clk_prepare(sdma->clk_ahb); 1856fb9caf37SArvind Yadav if (ret) 1857fb9caf37SArvind Yadav goto err_clk; 18587560e3f3SSascha Hauer 18597f24e0eeSFabio Estevam ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma", 18607f24e0eeSFabio Estevam sdma); 18611ec1e82fSSascha Hauer if (ret) 1862fb9caf37SArvind Yadav goto err_irq; 18631ec1e82fSSascha Hauer 18645bb9dbb5SVinod Koul sdma->irq = irq; 18655bb9dbb5SVinod Koul 18665b28aa31SSascha Hauer sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL); 1867fb9caf37SArvind Yadav if (!sdma->script_addrs) { 1868fb9caf37SArvind Yadav ret = -ENOMEM; 1869fb9caf37SArvind Yadav goto err_irq; 1870fb9caf37SArvind Yadav } 18711ec1e82fSSascha Hauer 187236e2f21aSSascha Hauer /* initially no scripts available */ 187336e2f21aSSascha Hauer saddr_arr = (s32 *)sdma->script_addrs; 187436e2f21aSSascha Hauer for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++) 187536e2f21aSSascha Hauer saddr_arr[i] = -EINVAL; 187636e2f21aSSascha Hauer 18777214a8b1SSascha Hauer dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask); 18787214a8b1SSascha Hauer dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask); 18797214a8b1SSascha Hauer 18801ec1e82fSSascha Hauer INIT_LIST_HEAD(&sdma->dma_device.channels); 18811ec1e82fSSascha Hauer /* Initialize channel parameters */ 18821ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) { 18831ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[i]; 18841ec1e82fSSascha Hauer 18851ec1e82fSSascha Hauer sdmac->sdma = sdma; 18861ec1e82fSSascha Hauer 18871ec1e82fSSascha Hauer sdmac->channel = i; 188857b772b8SRobin Gong sdmac->vc.desc_free = sdma_desc_free; 188923889c63SSascha Hauer /* 189023889c63SSascha Hauer * Add the channel to the DMAC list. Do not add channel 0 though 189123889c63SSascha Hauer * because we need it internally in the SDMA driver. This also means 189223889c63SSascha Hauer * that channel 0 in dmaengine counting matches sdma channel 1. 189323889c63SSascha Hauer */ 189423889c63SSascha Hauer if (i) 189557b772b8SRobin Gong vchan_init(&sdmac->vc, &sdma->dma_device); 18961ec1e82fSSascha Hauer } 18971ec1e82fSSascha Hauer 18985b28aa31SSascha Hauer ret = sdma_init(sdma); 18991ec1e82fSSascha Hauer if (ret) 19001ec1e82fSSascha Hauer goto err_init; 19011ec1e82fSSascha Hauer 1902d078cd1bSZidan Wang ret = sdma_event_remap(sdma); 1903d078cd1bSZidan Wang if (ret) 1904d078cd1bSZidan Wang goto err_init; 1905d078cd1bSZidan Wang 1906dcfec3c0SSascha Hauer if (sdma->drvdata->script_addrs) 1907dcfec3c0SSascha Hauer sdma_add_scripts(sdma, sdma->drvdata->script_addrs); 1908580975d7SShawn Guo if (pdata && pdata->script_addrs) 19095b28aa31SSascha Hauer sdma_add_scripts(sdma, pdata->script_addrs); 19105b28aa31SSascha Hauer 1911580975d7SShawn Guo if (pdata) { 19126d0d7e2dSFabio Estevam ret = sdma_get_firmware(sdma, pdata->fw_name); 19136d0d7e2dSFabio Estevam if (ret) 1914ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware from platform data\n"); 1915580975d7SShawn Guo } else { 1916580975d7SShawn Guo /* 1917580975d7SShawn Guo * Because that device tree does not encode ROM script address, 1918580975d7SShawn Guo * the RAM script in firmware is mandatory for device tree 1919580975d7SShawn Guo * probe, otherwise it fails. 1920580975d7SShawn Guo */ 1921580975d7SShawn Guo ret = of_property_read_string(np, "fsl,sdma-ram-script-name", 1922580975d7SShawn Guo &fw_name); 19236602b0ddSFabio Estevam if (ret) 1924ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware name\n"); 19256602b0ddSFabio Estevam else { 1926580975d7SShawn Guo ret = sdma_get_firmware(sdma, fw_name); 19276602b0ddSFabio Estevam if (ret) 1928ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware from device tree\n"); 1929580975d7SShawn Guo } 1930580975d7SShawn Guo } 19315b28aa31SSascha Hauer 19321ec1e82fSSascha Hauer sdma->dma_device.dev = &pdev->dev; 19331ec1e82fSSascha Hauer 19341ec1e82fSSascha Hauer sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources; 19351ec1e82fSSascha Hauer sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources; 19361ec1e82fSSascha Hauer sdma->dma_device.device_tx_status = sdma_tx_status; 19371ec1e82fSSascha Hauer sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg; 19381ec1e82fSSascha Hauer sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic; 19397b350ab0SMaxime Ripard sdma->dma_device.device_config = sdma_config; 19407f3ff14bSJiada Wang sdma->dma_device.device_terminate_all = sdma_disable_channel_with_delay; 1941f9d4a398SNicolin Chen sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS; 1942f9d4a398SNicolin Chen sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS; 1943f9d4a398SNicolin Chen sdma->dma_device.directions = SDMA_DMA_DIRECTIONS; 19446f3125ceSLucas Stach sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT; 19451ec1e82fSSascha Hauer sdma->dma_device.device_issue_pending = sdma_issue_pending; 1946b9b3f82fSSascha Hauer sdma->dma_device.dev->dma_parms = &sdma->dma_parms; 1947b9b3f82fSSascha Hauer dma_set_max_seg_size(sdma->dma_device.dev, 65535); 19481ec1e82fSSascha Hauer 194923e11811SVignesh Raman platform_set_drvdata(pdev, sdma); 195023e11811SVignesh Raman 19511ec1e82fSSascha Hauer ret = dma_async_device_register(&sdma->dma_device); 19521ec1e82fSSascha Hauer if (ret) { 19531ec1e82fSSascha Hauer dev_err(&pdev->dev, "unable to register\n"); 19541ec1e82fSSascha Hauer goto err_init; 19551ec1e82fSSascha Hauer } 19561ec1e82fSSascha Hauer 19579479e17cSShawn Guo if (np) { 19589479e17cSShawn Guo ret = of_dma_controller_register(np, sdma_xlate, sdma); 19599479e17cSShawn Guo if (ret) { 19609479e17cSShawn Guo dev_err(&pdev->dev, "failed to register controller\n"); 19619479e17cSShawn Guo goto err_register; 19629479e17cSShawn Guo } 19638391ecf4SShengjiu Wang 19648391ecf4SShengjiu Wang spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus"); 19658391ecf4SShengjiu Wang ret = of_address_to_resource(spba_bus, 0, &spba_res); 19668391ecf4SShengjiu Wang if (!ret) { 19678391ecf4SShengjiu Wang sdma->spba_start_addr = spba_res.start; 19688391ecf4SShengjiu Wang sdma->spba_end_addr = spba_res.end; 19698391ecf4SShengjiu Wang } 19708391ecf4SShengjiu Wang of_node_put(spba_bus); 19719479e17cSShawn Guo } 19729479e17cSShawn Guo 19731ec1e82fSSascha Hauer return 0; 19741ec1e82fSSascha Hauer 19759479e17cSShawn Guo err_register: 19769479e17cSShawn Guo dma_async_device_unregister(&sdma->dma_device); 19771ec1e82fSSascha Hauer err_init: 19781ec1e82fSSascha Hauer kfree(sdma->script_addrs); 1979fb9caf37SArvind Yadav err_irq: 1980fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ahb); 1981fb9caf37SArvind Yadav err_clk: 1982fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ipg); 1983939fd4f0SShawn Guo return ret; 19841ec1e82fSSascha Hauer } 19851ec1e82fSSascha Hauer 19861d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev) 19871ec1e82fSSascha Hauer { 198823e11811SVignesh Raman struct sdma_engine *sdma = platform_get_drvdata(pdev); 1989c12fe497SVignesh Raman int i; 199023e11811SVignesh Raman 19915bb9dbb5SVinod Koul devm_free_irq(&pdev->dev, sdma->irq, sdma); 199223e11811SVignesh Raman dma_async_device_unregister(&sdma->dma_device); 199323e11811SVignesh Raman kfree(sdma->script_addrs); 1994fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ahb); 1995fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ipg); 1996c12fe497SVignesh Raman /* Kill the tasklet */ 1997c12fe497SVignesh Raman for (i = 0; i < MAX_DMA_CHANNELS; i++) { 1998c12fe497SVignesh Raman struct sdma_channel *sdmac = &sdma->channel[i]; 1999c12fe497SVignesh Raman 200057b772b8SRobin Gong tasklet_kill(&sdmac->vc.task); 200157b772b8SRobin Gong sdma_free_chan_resources(&sdmac->vc.chan); 2002c12fe497SVignesh Raman } 200323e11811SVignesh Raman 200423e11811SVignesh Raman platform_set_drvdata(pdev, NULL); 200523e11811SVignesh Raman return 0; 20061ec1e82fSSascha Hauer } 20071ec1e82fSSascha Hauer 20081ec1e82fSSascha Hauer static struct platform_driver sdma_driver = { 20091ec1e82fSSascha Hauer .driver = { 20101ec1e82fSSascha Hauer .name = "imx-sdma", 2011580975d7SShawn Guo .of_match_table = sdma_dt_ids, 20121ec1e82fSSascha Hauer }, 201362550cd7SShawn Guo .id_table = sdma_devtypes, 20141d1bbd30SMaxin B. John .remove = sdma_remove, 201523e11811SVignesh Raman .probe = sdma_probe, 20161ec1e82fSSascha Hauer }; 20171ec1e82fSSascha Hauer 201823e11811SVignesh Raman module_platform_driver(sdma_driver); 20191ec1e82fSSascha Hauer 20201ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>"); 20211ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver"); 2022c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX6Q) 2023c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin"); 2024c0879342SNicolas Chauvet #endif 2025c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX7D) 2026c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin"); 2027c0879342SNicolas Chauvet #endif 20281ec1e82fSSascha Hauer MODULE_LICENSE("GPL"); 2029