11ec1e82fSSascha Hauer /* 21ec1e82fSSascha Hauer * drivers/dma/imx-sdma.c 31ec1e82fSSascha Hauer * 41ec1e82fSSascha Hauer * This file contains a driver for the Freescale Smart DMA engine 51ec1e82fSSascha Hauer * 61ec1e82fSSascha Hauer * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> 71ec1e82fSSascha Hauer * 81ec1e82fSSascha Hauer * Based on code from Freescale: 91ec1e82fSSascha Hauer * 101ec1e82fSSascha Hauer * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved. 111ec1e82fSSascha Hauer * 121ec1e82fSSascha Hauer * The code contained herein is licensed under the GNU General Public 131ec1e82fSSascha Hauer * License. You may obtain a copy of the GNU General Public License 141ec1e82fSSascha Hauer * Version 2 or later at the following locations: 151ec1e82fSSascha Hauer * 161ec1e82fSSascha Hauer * http://www.opensource.org/licenses/gpl-license.html 171ec1e82fSSascha Hauer * http://www.gnu.org/copyleft/gpl.html 181ec1e82fSSascha Hauer */ 191ec1e82fSSascha Hauer 201ec1e82fSSascha Hauer #include <linux/init.h> 21f8de8f4cSAxel Lin #include <linux/module.h> 221ec1e82fSSascha Hauer #include <linux/types.h> 231ec1e82fSSascha Hauer #include <linux/mm.h> 241ec1e82fSSascha Hauer #include <linux/interrupt.h> 251ec1e82fSSascha Hauer #include <linux/clk.h> 261ec1e82fSSascha Hauer #include <linux/wait.h> 271ec1e82fSSascha Hauer #include <linux/sched.h> 281ec1e82fSSascha Hauer #include <linux/semaphore.h> 291ec1e82fSSascha Hauer #include <linux/spinlock.h> 301ec1e82fSSascha Hauer #include <linux/device.h> 311ec1e82fSSascha Hauer #include <linux/dma-mapping.h> 321ec1e82fSSascha Hauer #include <linux/firmware.h> 331ec1e82fSSascha Hauer #include <linux/slab.h> 341ec1e82fSSascha Hauer #include <linux/platform_device.h> 351ec1e82fSSascha Hauer #include <linux/dmaengine.h> 36580975d7SShawn Guo #include <linux/of.h> 37580975d7SShawn Guo #include <linux/of_device.h> 385c45ad77SPaul Gortmaker #include <linux/module.h> 391ec1e82fSSascha Hauer 401ec1e82fSSascha Hauer #include <asm/irq.h> 411ec1e82fSSascha Hauer #include <mach/sdma.h> 421ec1e82fSSascha Hauer #include <mach/dma.h> 431ec1e82fSSascha Hauer #include <mach/hardware.h> 441ec1e82fSSascha Hauer 451ec1e82fSSascha Hauer /* SDMA registers */ 461ec1e82fSSascha Hauer #define SDMA_H_C0PTR 0x000 471ec1e82fSSascha Hauer #define SDMA_H_INTR 0x004 481ec1e82fSSascha Hauer #define SDMA_H_STATSTOP 0x008 491ec1e82fSSascha Hauer #define SDMA_H_START 0x00c 501ec1e82fSSascha Hauer #define SDMA_H_EVTOVR 0x010 511ec1e82fSSascha Hauer #define SDMA_H_DSPOVR 0x014 521ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR 0x018 531ec1e82fSSascha Hauer #define SDMA_H_EVTPEND 0x01c 541ec1e82fSSascha Hauer #define SDMA_H_DSPENBL 0x020 551ec1e82fSSascha Hauer #define SDMA_H_RESET 0x024 561ec1e82fSSascha Hauer #define SDMA_H_EVTERR 0x028 571ec1e82fSSascha Hauer #define SDMA_H_INTRMSK 0x02c 581ec1e82fSSascha Hauer #define SDMA_H_PSW 0x030 591ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG 0x034 601ec1e82fSSascha Hauer #define SDMA_H_CONFIG 0x038 611ec1e82fSSascha Hauer #define SDMA_ONCE_ENB 0x040 621ec1e82fSSascha Hauer #define SDMA_ONCE_DATA 0x044 631ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR 0x048 641ec1e82fSSascha Hauer #define SDMA_ONCE_STAT 0x04c 651ec1e82fSSascha Hauer #define SDMA_ONCE_CMD 0x050 661ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR 0x054 671ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR 0x058 681ec1e82fSSascha Hauer #define SDMA_CHN0ADDR 0x05c 691ec1e82fSSascha Hauer #define SDMA_ONCE_RTB 0x060 701ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1 0x070 711ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2 0x074 7262550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35 0x200 7362550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31 0x080 741ec1e82fSSascha Hauer #define SDMA_CHNPRI_0 0x100 751ec1e82fSSascha Hauer 761ec1e82fSSascha Hauer /* 771ec1e82fSSascha Hauer * Buffer descriptor status values. 781ec1e82fSSascha Hauer */ 791ec1e82fSSascha Hauer #define BD_DONE 0x01 801ec1e82fSSascha Hauer #define BD_WRAP 0x02 811ec1e82fSSascha Hauer #define BD_CONT 0x04 821ec1e82fSSascha Hauer #define BD_INTR 0x08 831ec1e82fSSascha Hauer #define BD_RROR 0x10 841ec1e82fSSascha Hauer #define BD_LAST 0x20 851ec1e82fSSascha Hauer #define BD_EXTD 0x80 861ec1e82fSSascha Hauer 871ec1e82fSSascha Hauer /* 881ec1e82fSSascha Hauer * Data Node descriptor status values. 891ec1e82fSSascha Hauer */ 901ec1e82fSSascha Hauer #define DND_END_OF_FRAME 0x80 911ec1e82fSSascha Hauer #define DND_END_OF_XFER 0x40 921ec1e82fSSascha Hauer #define DND_DONE 0x20 931ec1e82fSSascha Hauer #define DND_UNUSED 0x01 941ec1e82fSSascha Hauer 951ec1e82fSSascha Hauer /* 961ec1e82fSSascha Hauer * IPCV2 descriptor status values. 971ec1e82fSSascha Hauer */ 981ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME 0x40 991ec1e82fSSascha Hauer 1001ec1e82fSSascha Hauer #define IPCV2_MAX_NODES 50 1011ec1e82fSSascha Hauer /* 1021ec1e82fSSascha Hauer * Error bit set in the CCB status field by the SDMA, 1031ec1e82fSSascha Hauer * in setbd routine, in case of a transfer error 1041ec1e82fSSascha Hauer */ 1051ec1e82fSSascha Hauer #define DATA_ERROR 0x10000000 1061ec1e82fSSascha Hauer 1071ec1e82fSSascha Hauer /* 1081ec1e82fSSascha Hauer * Buffer descriptor commands. 1091ec1e82fSSascha Hauer */ 1101ec1e82fSSascha Hauer #define C0_ADDR 0x01 1111ec1e82fSSascha Hauer #define C0_LOAD 0x02 1121ec1e82fSSascha Hauer #define C0_DUMP 0x03 1131ec1e82fSSascha Hauer #define C0_SETCTX 0x07 1141ec1e82fSSascha Hauer #define C0_GETCTX 0x03 1151ec1e82fSSascha Hauer #define C0_SETDM 0x01 1161ec1e82fSSascha Hauer #define C0_SETPM 0x04 1171ec1e82fSSascha Hauer #define C0_GETDM 0x02 1181ec1e82fSSascha Hauer #define C0_GETPM 0x08 1191ec1e82fSSascha Hauer /* 1201ec1e82fSSascha Hauer * Change endianness indicator in the BD command field 1211ec1e82fSSascha Hauer */ 1221ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS 0x80 1231ec1e82fSSascha Hauer 1241ec1e82fSSascha Hauer /* 1251ec1e82fSSascha Hauer * Mode/Count of data node descriptors - IPCv2 1261ec1e82fSSascha Hauer */ 1271ec1e82fSSascha Hauer struct sdma_mode_count { 1281ec1e82fSSascha Hauer u32 count : 16; /* size of the buffer pointed by this BD */ 1291ec1e82fSSascha Hauer u32 status : 8; /* E,R,I,C,W,D status bits stored here */ 1301ec1e82fSSascha Hauer u32 command : 8; /* command mostlky used for channel 0 */ 1311ec1e82fSSascha Hauer }; 1321ec1e82fSSascha Hauer 1331ec1e82fSSascha Hauer /* 1341ec1e82fSSascha Hauer * Buffer descriptor 1351ec1e82fSSascha Hauer */ 1361ec1e82fSSascha Hauer struct sdma_buffer_descriptor { 1371ec1e82fSSascha Hauer struct sdma_mode_count mode; 1381ec1e82fSSascha Hauer u32 buffer_addr; /* address of the buffer described */ 1391ec1e82fSSascha Hauer u32 ext_buffer_addr; /* extended buffer address */ 1401ec1e82fSSascha Hauer } __attribute__ ((packed)); 1411ec1e82fSSascha Hauer 1421ec1e82fSSascha Hauer /** 1431ec1e82fSSascha Hauer * struct sdma_channel_control - Channel control Block 1441ec1e82fSSascha Hauer * 1451ec1e82fSSascha Hauer * @current_bd_ptr current buffer descriptor processed 1461ec1e82fSSascha Hauer * @base_bd_ptr first element of buffer descriptor array 1471ec1e82fSSascha Hauer * @unused padding. The SDMA engine expects an array of 128 byte 1481ec1e82fSSascha Hauer * control blocks 1491ec1e82fSSascha Hauer */ 1501ec1e82fSSascha Hauer struct sdma_channel_control { 1511ec1e82fSSascha Hauer u32 current_bd_ptr; 1521ec1e82fSSascha Hauer u32 base_bd_ptr; 1531ec1e82fSSascha Hauer u32 unused[2]; 1541ec1e82fSSascha Hauer } __attribute__ ((packed)); 1551ec1e82fSSascha Hauer 1561ec1e82fSSascha Hauer /** 1571ec1e82fSSascha Hauer * struct sdma_state_registers - SDMA context for a channel 1581ec1e82fSSascha Hauer * 1591ec1e82fSSascha Hauer * @pc: program counter 1601ec1e82fSSascha Hauer * @t: test bit: status of arithmetic & test instruction 1611ec1e82fSSascha Hauer * @rpc: return program counter 1621ec1e82fSSascha Hauer * @sf: source fault while loading data 1631ec1e82fSSascha Hauer * @spc: loop start program counter 1641ec1e82fSSascha Hauer * @df: destination fault while storing data 1651ec1e82fSSascha Hauer * @epc: loop end program counter 1661ec1e82fSSascha Hauer * @lm: loop mode 1671ec1e82fSSascha Hauer */ 1681ec1e82fSSascha Hauer struct sdma_state_registers { 1691ec1e82fSSascha Hauer u32 pc :14; 1701ec1e82fSSascha Hauer u32 unused1: 1; 1711ec1e82fSSascha Hauer u32 t : 1; 1721ec1e82fSSascha Hauer u32 rpc :14; 1731ec1e82fSSascha Hauer u32 unused0: 1; 1741ec1e82fSSascha Hauer u32 sf : 1; 1751ec1e82fSSascha Hauer u32 spc :14; 1761ec1e82fSSascha Hauer u32 unused2: 1; 1771ec1e82fSSascha Hauer u32 df : 1; 1781ec1e82fSSascha Hauer u32 epc :14; 1791ec1e82fSSascha Hauer u32 lm : 2; 1801ec1e82fSSascha Hauer } __attribute__ ((packed)); 1811ec1e82fSSascha Hauer 1821ec1e82fSSascha Hauer /** 1831ec1e82fSSascha Hauer * struct sdma_context_data - sdma context specific to a channel 1841ec1e82fSSascha Hauer * 1851ec1e82fSSascha Hauer * @channel_state: channel state bits 1861ec1e82fSSascha Hauer * @gReg: general registers 1871ec1e82fSSascha Hauer * @mda: burst dma destination address register 1881ec1e82fSSascha Hauer * @msa: burst dma source address register 1891ec1e82fSSascha Hauer * @ms: burst dma status register 1901ec1e82fSSascha Hauer * @md: burst dma data register 1911ec1e82fSSascha Hauer * @pda: peripheral dma destination address register 1921ec1e82fSSascha Hauer * @psa: peripheral dma source address register 1931ec1e82fSSascha Hauer * @ps: peripheral dma status register 1941ec1e82fSSascha Hauer * @pd: peripheral dma data register 1951ec1e82fSSascha Hauer * @ca: CRC polynomial register 1961ec1e82fSSascha Hauer * @cs: CRC accumulator register 1971ec1e82fSSascha Hauer * @dda: dedicated core destination address register 1981ec1e82fSSascha Hauer * @dsa: dedicated core source address register 1991ec1e82fSSascha Hauer * @ds: dedicated core status register 2001ec1e82fSSascha Hauer * @dd: dedicated core data register 2011ec1e82fSSascha Hauer */ 2021ec1e82fSSascha Hauer struct sdma_context_data { 2031ec1e82fSSascha Hauer struct sdma_state_registers channel_state; 2041ec1e82fSSascha Hauer u32 gReg[8]; 2051ec1e82fSSascha Hauer u32 mda; 2061ec1e82fSSascha Hauer u32 msa; 2071ec1e82fSSascha Hauer u32 ms; 2081ec1e82fSSascha Hauer u32 md; 2091ec1e82fSSascha Hauer u32 pda; 2101ec1e82fSSascha Hauer u32 psa; 2111ec1e82fSSascha Hauer u32 ps; 2121ec1e82fSSascha Hauer u32 pd; 2131ec1e82fSSascha Hauer u32 ca; 2141ec1e82fSSascha Hauer u32 cs; 2151ec1e82fSSascha Hauer u32 dda; 2161ec1e82fSSascha Hauer u32 dsa; 2171ec1e82fSSascha Hauer u32 ds; 2181ec1e82fSSascha Hauer u32 dd; 2191ec1e82fSSascha Hauer u32 scratch0; 2201ec1e82fSSascha Hauer u32 scratch1; 2211ec1e82fSSascha Hauer u32 scratch2; 2221ec1e82fSSascha Hauer u32 scratch3; 2231ec1e82fSSascha Hauer u32 scratch4; 2241ec1e82fSSascha Hauer u32 scratch5; 2251ec1e82fSSascha Hauer u32 scratch6; 2261ec1e82fSSascha Hauer u32 scratch7; 2271ec1e82fSSascha Hauer } __attribute__ ((packed)); 2281ec1e82fSSascha Hauer 2291ec1e82fSSascha Hauer #define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor)) 2301ec1e82fSSascha Hauer 2311ec1e82fSSascha Hauer struct sdma_engine; 2321ec1e82fSSascha Hauer 2331ec1e82fSSascha Hauer /** 2341ec1e82fSSascha Hauer * struct sdma_channel - housekeeping for a SDMA channel 2351ec1e82fSSascha Hauer * 2361ec1e82fSSascha Hauer * @sdma pointer to the SDMA engine for this channel 23723889c63SSascha Hauer * @channel the channel number, matches dmaengine chan_id + 1 2381ec1e82fSSascha Hauer * @direction transfer type. Needed for setting SDMA script 2391ec1e82fSSascha Hauer * @peripheral_type Peripheral type. Needed for setting SDMA script 2401ec1e82fSSascha Hauer * @event_id0 aka dma request line 2411ec1e82fSSascha Hauer * @event_id1 for channels that use 2 events 2421ec1e82fSSascha Hauer * @word_size peripheral access size 2431ec1e82fSSascha Hauer * @buf_tail ID of the buffer that was processed 2441ec1e82fSSascha Hauer * @done channel completion 2451ec1e82fSSascha Hauer * @num_bd max NUM_BD. number of descriptors currently handling 2461ec1e82fSSascha Hauer */ 2471ec1e82fSSascha Hauer struct sdma_channel { 2481ec1e82fSSascha Hauer struct sdma_engine *sdma; 2491ec1e82fSSascha Hauer unsigned int channel; 250db8196dfSVinod Koul enum dma_transfer_direction direction; 2511ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type; 2521ec1e82fSSascha Hauer unsigned int event_id0; 2531ec1e82fSSascha Hauer unsigned int event_id1; 2541ec1e82fSSascha Hauer enum dma_slave_buswidth word_size; 2551ec1e82fSSascha Hauer unsigned int buf_tail; 2561ec1e82fSSascha Hauer struct completion done; 2571ec1e82fSSascha Hauer unsigned int num_bd; 2581ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 2591ec1e82fSSascha Hauer dma_addr_t bd_phys; 2601ec1e82fSSascha Hauer unsigned int pc_from_device, pc_to_device; 2611ec1e82fSSascha Hauer unsigned long flags; 2621ec1e82fSSascha Hauer dma_addr_t per_address; 2631ec1e82fSSascha Hauer u32 event_mask0, event_mask1; 2641ec1e82fSSascha Hauer u32 watermark_level; 2651ec1e82fSSascha Hauer u32 shp_addr, per_addr; 2661ec1e82fSSascha Hauer struct dma_chan chan; 2671ec1e82fSSascha Hauer spinlock_t lock; 2681ec1e82fSSascha Hauer struct dma_async_tx_descriptor desc; 2691ec1e82fSSascha Hauer dma_cookie_t last_completed; 2701ec1e82fSSascha Hauer enum dma_status status; 2711ec1e82fSSascha Hauer }; 2721ec1e82fSSascha Hauer 2731ec1e82fSSascha Hauer #define IMX_DMA_SG_LOOP (1 << 0) 2741ec1e82fSSascha Hauer 2751ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32 2761ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1 2771ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1 2781ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7 2791ec1e82fSSascha Hauer 2801ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453 2811ec1e82fSSascha Hauer 2821ec1e82fSSascha Hauer /** 2831ec1e82fSSascha Hauer * struct sdma_firmware_header - Layout of the firmware image 2841ec1e82fSSascha Hauer * 2851ec1e82fSSascha Hauer * @magic "SDMA" 2861ec1e82fSSascha Hauer * @version_major increased whenever layout of struct sdma_script_start_addrs 2871ec1e82fSSascha Hauer * changes. 2881ec1e82fSSascha Hauer * @version_minor firmware minor version (for binary compatible changes) 2891ec1e82fSSascha Hauer * @script_addrs_start offset of struct sdma_script_start_addrs in this image 2901ec1e82fSSascha Hauer * @num_script_addrs Number of script addresses in this image 2911ec1e82fSSascha Hauer * @ram_code_start offset of SDMA ram image in this firmware image 2921ec1e82fSSascha Hauer * @ram_code_size size of SDMA ram image 2931ec1e82fSSascha Hauer * @script_addrs Stores the start address of the SDMA scripts 2941ec1e82fSSascha Hauer * (in SDMA memory space) 2951ec1e82fSSascha Hauer */ 2961ec1e82fSSascha Hauer struct sdma_firmware_header { 2971ec1e82fSSascha Hauer u32 magic; 2981ec1e82fSSascha Hauer u32 version_major; 2991ec1e82fSSascha Hauer u32 version_minor; 3001ec1e82fSSascha Hauer u32 script_addrs_start; 3011ec1e82fSSascha Hauer u32 num_script_addrs; 3021ec1e82fSSascha Hauer u32 ram_code_start; 3031ec1e82fSSascha Hauer u32 ram_code_size; 3041ec1e82fSSascha Hauer }; 3051ec1e82fSSascha Hauer 30662550cd7SShawn Guo enum sdma_devtype { 30762550cd7SShawn Guo IMX31_SDMA, /* runs on i.mx31 */ 30862550cd7SShawn Guo IMX35_SDMA, /* runs on i.mx35 and later */ 30962550cd7SShawn Guo }; 31062550cd7SShawn Guo 3111ec1e82fSSascha Hauer struct sdma_engine { 3121ec1e82fSSascha Hauer struct device *dev; 313b9b3f82fSSascha Hauer struct device_dma_parameters dma_parms; 3141ec1e82fSSascha Hauer struct sdma_channel channel[MAX_DMA_CHANNELS]; 3151ec1e82fSSascha Hauer struct sdma_channel_control *channel_control; 3161ec1e82fSSascha Hauer void __iomem *regs; 31762550cd7SShawn Guo enum sdma_devtype devtype; 3181ec1e82fSSascha Hauer unsigned int num_events; 3191ec1e82fSSascha Hauer struct sdma_context_data *context; 3201ec1e82fSSascha Hauer dma_addr_t context_phys; 3211ec1e82fSSascha Hauer struct dma_device dma_device; 3221ec1e82fSSascha Hauer struct clk *clk; 32373eab978SSascha Hauer struct mutex channel_0_lock; 3241ec1e82fSSascha Hauer struct sdma_script_start_addrs *script_addrs; 3251ec1e82fSSascha Hauer }; 3261ec1e82fSSascha Hauer 32762550cd7SShawn Guo static struct platform_device_id sdma_devtypes[] = { 32862550cd7SShawn Guo { 32962550cd7SShawn Guo .name = "imx31-sdma", 33062550cd7SShawn Guo .driver_data = IMX31_SDMA, 33162550cd7SShawn Guo }, { 33262550cd7SShawn Guo .name = "imx35-sdma", 33362550cd7SShawn Guo .driver_data = IMX35_SDMA, 33462550cd7SShawn Guo }, { 33562550cd7SShawn Guo /* sentinel */ 33662550cd7SShawn Guo } 33762550cd7SShawn Guo }; 33862550cd7SShawn Guo MODULE_DEVICE_TABLE(platform, sdma_devtypes); 33962550cd7SShawn Guo 340580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = { 341580975d7SShawn Guo { .compatible = "fsl,imx31-sdma", .data = &sdma_devtypes[IMX31_SDMA], }, 342580975d7SShawn Guo { .compatible = "fsl,imx35-sdma", .data = &sdma_devtypes[IMX35_SDMA], }, 343580975d7SShawn Guo { /* sentinel */ } 344580975d7SShawn Guo }; 345580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids); 346580975d7SShawn Guo 3471ec1e82fSSascha Hauer #define SDMA_H_CONFIG_DSPDMA (1 << 12) /* indicates if the DSPDMA is used */ 3481ec1e82fSSascha Hauer #define SDMA_H_CONFIG_RTD_PINS (1 << 11) /* indicates if Real-Time Debug pins are enabled */ 3491ec1e82fSSascha Hauer #define SDMA_H_CONFIG_ACR (1 << 4) /* indicates if AHB freq /core freq = 2 or 1 */ 3501ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/ 3511ec1e82fSSascha Hauer 3521ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event) 3531ec1e82fSSascha Hauer { 35462550cd7SShawn Guo u32 chnenbl0 = (sdma->devtype == IMX31_SDMA ? SDMA_CHNENBL0_IMX31 : 35562550cd7SShawn Guo SDMA_CHNENBL0_IMX35); 3561ec1e82fSSascha Hauer return chnenbl0 + event * 4; 3571ec1e82fSSascha Hauer } 3581ec1e82fSSascha Hauer 3591ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac, 3601ec1e82fSSascha Hauer bool event_override, bool mcu_override, bool dsp_override) 3611ec1e82fSSascha Hauer { 3621ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 3631ec1e82fSSascha Hauer int channel = sdmac->channel; 3641ec1e82fSSascha Hauer u32 evt, mcu, dsp; 3651ec1e82fSSascha Hauer 3661ec1e82fSSascha Hauer if (event_override && mcu_override && dsp_override) 3671ec1e82fSSascha Hauer return -EINVAL; 3681ec1e82fSSascha Hauer 3691ec1e82fSSascha Hauer evt = __raw_readl(sdma->regs + SDMA_H_EVTOVR); 3701ec1e82fSSascha Hauer mcu = __raw_readl(sdma->regs + SDMA_H_HOSTOVR); 3711ec1e82fSSascha Hauer dsp = __raw_readl(sdma->regs + SDMA_H_DSPOVR); 3721ec1e82fSSascha Hauer 3731ec1e82fSSascha Hauer if (dsp_override) 3741ec1e82fSSascha Hauer dsp &= ~(1 << channel); 3751ec1e82fSSascha Hauer else 3761ec1e82fSSascha Hauer dsp |= (1 << channel); 3771ec1e82fSSascha Hauer 3781ec1e82fSSascha Hauer if (event_override) 3791ec1e82fSSascha Hauer evt &= ~(1 << channel); 3801ec1e82fSSascha Hauer else 3811ec1e82fSSascha Hauer evt |= (1 << channel); 3821ec1e82fSSascha Hauer 3831ec1e82fSSascha Hauer if (mcu_override) 3841ec1e82fSSascha Hauer mcu &= ~(1 << channel); 3851ec1e82fSSascha Hauer else 3861ec1e82fSSascha Hauer mcu |= (1 << channel); 3871ec1e82fSSascha Hauer 3881ec1e82fSSascha Hauer __raw_writel(evt, sdma->regs + SDMA_H_EVTOVR); 3891ec1e82fSSascha Hauer __raw_writel(mcu, sdma->regs + SDMA_H_HOSTOVR); 3901ec1e82fSSascha Hauer __raw_writel(dsp, sdma->regs + SDMA_H_DSPOVR); 3911ec1e82fSSascha Hauer 3921ec1e82fSSascha Hauer return 0; 3931ec1e82fSSascha Hauer } 3941ec1e82fSSascha Hauer 3951ec1e82fSSascha Hauer /* 3961ec1e82fSSascha Hauer * sdma_run_channel - run a channel and wait till it's done 3971ec1e82fSSascha Hauer */ 3981ec1e82fSSascha Hauer static int sdma_run_channel(struct sdma_channel *sdmac) 3991ec1e82fSSascha Hauer { 4001ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 4011ec1e82fSSascha Hauer int channel = sdmac->channel; 4021ec1e82fSSascha Hauer int ret; 4031ec1e82fSSascha Hauer 4041ec1e82fSSascha Hauer init_completion(&sdmac->done); 4051ec1e82fSSascha Hauer 4061ec1e82fSSascha Hauer __raw_writel(1 << channel, sdma->regs + SDMA_H_START); 4071ec1e82fSSascha Hauer 4081ec1e82fSSascha Hauer ret = wait_for_completion_timeout(&sdmac->done, HZ); 4091ec1e82fSSascha Hauer 4101ec1e82fSSascha Hauer return ret ? 0 : -ETIMEDOUT; 4111ec1e82fSSascha Hauer } 4121ec1e82fSSascha Hauer 4131ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size, 4141ec1e82fSSascha Hauer u32 address) 4151ec1e82fSSascha Hauer { 4161ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd; 4171ec1e82fSSascha Hauer void *buf_virt; 4181ec1e82fSSascha Hauer dma_addr_t buf_phys; 4191ec1e82fSSascha Hauer int ret; 4201ec1e82fSSascha Hauer 42173eab978SSascha Hauer mutex_lock(&sdma->channel_0_lock); 42273eab978SSascha Hauer 4231ec1e82fSSascha Hauer buf_virt = dma_alloc_coherent(NULL, 4241ec1e82fSSascha Hauer size, 4251ec1e82fSSascha Hauer &buf_phys, GFP_KERNEL); 42673eab978SSascha Hauer if (!buf_virt) { 42773eab978SSascha Hauer ret = -ENOMEM; 42873eab978SSascha Hauer goto err_out; 42973eab978SSascha Hauer } 4301ec1e82fSSascha Hauer 4311ec1e82fSSascha Hauer bd0->mode.command = C0_SETPM; 4321ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 4331ec1e82fSSascha Hauer bd0->mode.count = size / 2; 4341ec1e82fSSascha Hauer bd0->buffer_addr = buf_phys; 4351ec1e82fSSascha Hauer bd0->ext_buffer_addr = address; 4361ec1e82fSSascha Hauer 4371ec1e82fSSascha Hauer memcpy(buf_virt, buf, size); 4381ec1e82fSSascha Hauer 4391ec1e82fSSascha Hauer ret = sdma_run_channel(&sdma->channel[0]); 4401ec1e82fSSascha Hauer 4411ec1e82fSSascha Hauer dma_free_coherent(NULL, size, buf_virt, buf_phys); 4421ec1e82fSSascha Hauer 44373eab978SSascha Hauer err_out: 44473eab978SSascha Hauer mutex_unlock(&sdma->channel_0_lock); 44573eab978SSascha Hauer 4461ec1e82fSSascha Hauer return ret; 4471ec1e82fSSascha Hauer } 4481ec1e82fSSascha Hauer 4491ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event) 4501ec1e82fSSascha Hauer { 4511ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 4521ec1e82fSSascha Hauer int channel = sdmac->channel; 4531ec1e82fSSascha Hauer u32 val; 4541ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 4551ec1e82fSSascha Hauer 4561ec1e82fSSascha Hauer val = __raw_readl(sdma->regs + chnenbl); 4571ec1e82fSSascha Hauer val |= (1 << channel); 4581ec1e82fSSascha Hauer __raw_writel(val, sdma->regs + chnenbl); 4591ec1e82fSSascha Hauer } 4601ec1e82fSSascha Hauer 4611ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event) 4621ec1e82fSSascha Hauer { 4631ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 4641ec1e82fSSascha Hauer int channel = sdmac->channel; 4651ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 4661ec1e82fSSascha Hauer u32 val; 4671ec1e82fSSascha Hauer 4681ec1e82fSSascha Hauer val = __raw_readl(sdma->regs + chnenbl); 4691ec1e82fSSascha Hauer val &= ~(1 << channel); 4701ec1e82fSSascha Hauer __raw_writel(val, sdma->regs + chnenbl); 4711ec1e82fSSascha Hauer } 4721ec1e82fSSascha Hauer 4731ec1e82fSSascha Hauer static void sdma_handle_channel_loop(struct sdma_channel *sdmac) 4741ec1e82fSSascha Hauer { 4751ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 4761ec1e82fSSascha Hauer 4771ec1e82fSSascha Hauer /* 4781ec1e82fSSascha Hauer * loop mode. Iterate over descriptors, re-setup them and 4791ec1e82fSSascha Hauer * call callback function. 4801ec1e82fSSascha Hauer */ 4811ec1e82fSSascha Hauer while (1) { 4821ec1e82fSSascha Hauer bd = &sdmac->bd[sdmac->buf_tail]; 4831ec1e82fSSascha Hauer 4841ec1e82fSSascha Hauer if (bd->mode.status & BD_DONE) 4851ec1e82fSSascha Hauer break; 4861ec1e82fSSascha Hauer 4871ec1e82fSSascha Hauer if (bd->mode.status & BD_RROR) 4881ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 4891ec1e82fSSascha Hauer else 4901e9cebb4SShawn Guo sdmac->status = DMA_IN_PROGRESS; 4911ec1e82fSSascha Hauer 4921ec1e82fSSascha Hauer bd->mode.status |= BD_DONE; 4931ec1e82fSSascha Hauer sdmac->buf_tail++; 4941ec1e82fSSascha Hauer sdmac->buf_tail %= sdmac->num_bd; 4951ec1e82fSSascha Hauer 4961ec1e82fSSascha Hauer if (sdmac->desc.callback) 4971ec1e82fSSascha Hauer sdmac->desc.callback(sdmac->desc.callback_param); 4981ec1e82fSSascha Hauer } 4991ec1e82fSSascha Hauer } 5001ec1e82fSSascha Hauer 5011ec1e82fSSascha Hauer static void mxc_sdma_handle_channel_normal(struct sdma_channel *sdmac) 5021ec1e82fSSascha Hauer { 5031ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 5041ec1e82fSSascha Hauer int i, error = 0; 5051ec1e82fSSascha Hauer 5061ec1e82fSSascha Hauer /* 5071ec1e82fSSascha Hauer * non loop mode. Iterate over all descriptors, collect 5081ec1e82fSSascha Hauer * errors and call callback function 5091ec1e82fSSascha Hauer */ 5101ec1e82fSSascha Hauer for (i = 0; i < sdmac->num_bd; i++) { 5111ec1e82fSSascha Hauer bd = &sdmac->bd[i]; 5121ec1e82fSSascha Hauer 5131ec1e82fSSascha Hauer if (bd->mode.status & (BD_DONE | BD_RROR)) 5141ec1e82fSSascha Hauer error = -EIO; 5151ec1e82fSSascha Hauer } 5161ec1e82fSSascha Hauer 5171ec1e82fSSascha Hauer if (error) 5181ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 5191ec1e82fSSascha Hauer else 5201ec1e82fSSascha Hauer sdmac->status = DMA_SUCCESS; 5211ec1e82fSSascha Hauer 5221ec1e82fSSascha Hauer if (sdmac->desc.callback) 5231ec1e82fSSascha Hauer sdmac->desc.callback(sdmac->desc.callback_param); 5241ec1e82fSSascha Hauer sdmac->last_completed = sdmac->desc.cookie; 5251ec1e82fSSascha Hauer } 5261ec1e82fSSascha Hauer 5271ec1e82fSSascha Hauer static void mxc_sdma_handle_channel(struct sdma_channel *sdmac) 5281ec1e82fSSascha Hauer { 5291ec1e82fSSascha Hauer complete(&sdmac->done); 5301ec1e82fSSascha Hauer 5311ec1e82fSSascha Hauer /* not interested in channel 0 interrupts */ 5321ec1e82fSSascha Hauer if (sdmac->channel == 0) 5331ec1e82fSSascha Hauer return; 5341ec1e82fSSascha Hauer 5351ec1e82fSSascha Hauer if (sdmac->flags & IMX_DMA_SG_LOOP) 5361ec1e82fSSascha Hauer sdma_handle_channel_loop(sdmac); 5371ec1e82fSSascha Hauer else 5381ec1e82fSSascha Hauer mxc_sdma_handle_channel_normal(sdmac); 5391ec1e82fSSascha Hauer } 5401ec1e82fSSascha Hauer 5411ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id) 5421ec1e82fSSascha Hauer { 5431ec1e82fSSascha Hauer struct sdma_engine *sdma = dev_id; 5441ec1e82fSSascha Hauer u32 stat; 5451ec1e82fSSascha Hauer 5461ec1e82fSSascha Hauer stat = __raw_readl(sdma->regs + SDMA_H_INTR); 5471ec1e82fSSascha Hauer __raw_writel(stat, sdma->regs + SDMA_H_INTR); 5481ec1e82fSSascha Hauer 5491ec1e82fSSascha Hauer while (stat) { 5501ec1e82fSSascha Hauer int channel = fls(stat) - 1; 5511ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[channel]; 5521ec1e82fSSascha Hauer 5531ec1e82fSSascha Hauer mxc_sdma_handle_channel(sdmac); 5541ec1e82fSSascha Hauer 5551ec1e82fSSascha Hauer stat &= ~(1 << channel); 5561ec1e82fSSascha Hauer } 5571ec1e82fSSascha Hauer 5581ec1e82fSSascha Hauer return IRQ_HANDLED; 5591ec1e82fSSascha Hauer } 5601ec1e82fSSascha Hauer 5611ec1e82fSSascha Hauer /* 5621ec1e82fSSascha Hauer * sets the pc of SDMA script according to the peripheral type 5631ec1e82fSSascha Hauer */ 5641ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac, 5651ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type) 5661ec1e82fSSascha Hauer { 5671ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 5681ec1e82fSSascha Hauer int per_2_emi = 0, emi_2_per = 0; 5691ec1e82fSSascha Hauer /* 5701ec1e82fSSascha Hauer * These are needed once we start to support transfers between 5711ec1e82fSSascha Hauer * two peripherals or memory-to-memory transfers 5721ec1e82fSSascha Hauer */ 5731ec1e82fSSascha Hauer int per_2_per = 0, emi_2_emi = 0; 5741ec1e82fSSascha Hauer 5751ec1e82fSSascha Hauer sdmac->pc_from_device = 0; 5761ec1e82fSSascha Hauer sdmac->pc_to_device = 0; 5771ec1e82fSSascha Hauer 5781ec1e82fSSascha Hauer switch (peripheral_type) { 5791ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 5801ec1e82fSSascha Hauer emi_2_emi = sdma->script_addrs->ap_2_ap_addr; 5811ec1e82fSSascha Hauer break; 5821ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 5831ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->bp_2_ap_addr; 5841ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ap_2_bp_addr; 5851ec1e82fSSascha Hauer break; 5861ec1e82fSSascha Hauer case IMX_DMATYPE_FIRI: 5871ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->firi_2_mcu_addr; 5881ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_firi_addr; 5891ec1e82fSSascha Hauer break; 5901ec1e82fSSascha Hauer case IMX_DMATYPE_UART: 5911ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uart_2_mcu_addr; 5921ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 5931ec1e82fSSascha Hauer break; 5941ec1e82fSSascha Hauer case IMX_DMATYPE_UART_SP: 5951ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr; 5961ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 5971ec1e82fSSascha Hauer break; 5981ec1e82fSSascha Hauer case IMX_DMATYPE_ATA: 5991ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ata_2_mcu_addr; 6001ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_ata_addr; 6011ec1e82fSSascha Hauer break; 6021ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI: 6031ec1e82fSSascha Hauer case IMX_DMATYPE_EXT: 6041ec1e82fSSascha Hauer case IMX_DMATYPE_SSI: 6051ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->app_2_mcu_addr; 6061ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 6071ec1e82fSSascha Hauer break; 6081ec1e82fSSascha Hauer case IMX_DMATYPE_SSI_SP: 6091ec1e82fSSascha Hauer case IMX_DMATYPE_MMC: 6101ec1e82fSSascha Hauer case IMX_DMATYPE_SDHC: 6111ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI_SP: 6121ec1e82fSSascha Hauer case IMX_DMATYPE_ESAI: 6131ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC_SP: 6141ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 6151ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 6161ec1e82fSSascha Hauer break; 6171ec1e82fSSascha Hauer case IMX_DMATYPE_ASRC: 6181ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->asrc_2_mcu_addr; 6191ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->asrc_2_mcu_addr; 6201ec1e82fSSascha Hauer per_2_per = sdma->script_addrs->per_2_per_addr; 6211ec1e82fSSascha Hauer break; 6221ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC: 6231ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->mshc_2_mcu_addr; 6241ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_mshc_addr; 6251ec1e82fSSascha Hauer break; 6261ec1e82fSSascha Hauer case IMX_DMATYPE_CCM: 6271ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->dptc_dvfs_addr; 6281ec1e82fSSascha Hauer break; 6291ec1e82fSSascha Hauer case IMX_DMATYPE_SPDIF: 6301ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->spdif_2_mcu_addr; 6311ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_spdif_addr; 6321ec1e82fSSascha Hauer break; 6331ec1e82fSSascha Hauer case IMX_DMATYPE_IPU_MEMORY: 6341ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr; 6351ec1e82fSSascha Hauer break; 6361ec1e82fSSascha Hauer default: 6371ec1e82fSSascha Hauer break; 6381ec1e82fSSascha Hauer } 6391ec1e82fSSascha Hauer 6401ec1e82fSSascha Hauer sdmac->pc_from_device = per_2_emi; 6411ec1e82fSSascha Hauer sdmac->pc_to_device = emi_2_per; 6421ec1e82fSSascha Hauer } 6431ec1e82fSSascha Hauer 6441ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac) 6451ec1e82fSSascha Hauer { 6461ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6471ec1e82fSSascha Hauer int channel = sdmac->channel; 6481ec1e82fSSascha Hauer int load_address; 6491ec1e82fSSascha Hauer struct sdma_context_data *context = sdma->context; 6501ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd; 6511ec1e82fSSascha Hauer int ret; 6521ec1e82fSSascha Hauer 653db8196dfSVinod Koul if (sdmac->direction == DMA_DEV_TO_MEM) { 6541ec1e82fSSascha Hauer load_address = sdmac->pc_from_device; 6551ec1e82fSSascha Hauer } else { 6561ec1e82fSSascha Hauer load_address = sdmac->pc_to_device; 6571ec1e82fSSascha Hauer } 6581ec1e82fSSascha Hauer 6591ec1e82fSSascha Hauer if (load_address < 0) 6601ec1e82fSSascha Hauer return load_address; 6611ec1e82fSSascha Hauer 6621ec1e82fSSascha Hauer dev_dbg(sdma->dev, "load_address = %d\n", load_address); 6631ec1e82fSSascha Hauer dev_dbg(sdma->dev, "wml = 0x%08x\n", sdmac->watermark_level); 6641ec1e82fSSascha Hauer dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr); 6651ec1e82fSSascha Hauer dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr); 6661ec1e82fSSascha Hauer dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", sdmac->event_mask0); 6671ec1e82fSSascha Hauer dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", sdmac->event_mask1); 6681ec1e82fSSascha Hauer 66973eab978SSascha Hauer mutex_lock(&sdma->channel_0_lock); 67073eab978SSascha Hauer 6711ec1e82fSSascha Hauer memset(context, 0, sizeof(*context)); 6721ec1e82fSSascha Hauer context->channel_state.pc = load_address; 6731ec1e82fSSascha Hauer 6741ec1e82fSSascha Hauer /* Send by context the event mask,base address for peripheral 6751ec1e82fSSascha Hauer * and watermark level 6761ec1e82fSSascha Hauer */ 6771ec1e82fSSascha Hauer context->gReg[0] = sdmac->event_mask1; 6781ec1e82fSSascha Hauer context->gReg[1] = sdmac->event_mask0; 6791ec1e82fSSascha Hauer context->gReg[2] = sdmac->per_addr; 6801ec1e82fSSascha Hauer context->gReg[6] = sdmac->shp_addr; 6811ec1e82fSSascha Hauer context->gReg[7] = sdmac->watermark_level; 6821ec1e82fSSascha Hauer 6831ec1e82fSSascha Hauer bd0->mode.command = C0_SETDM; 6841ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 6851ec1e82fSSascha Hauer bd0->mode.count = sizeof(*context) / 4; 6861ec1e82fSSascha Hauer bd0->buffer_addr = sdma->context_phys; 6871ec1e82fSSascha Hauer bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel; 6881ec1e82fSSascha Hauer 6891ec1e82fSSascha Hauer ret = sdma_run_channel(&sdma->channel[0]); 6901ec1e82fSSascha Hauer 69173eab978SSascha Hauer mutex_unlock(&sdma->channel_0_lock); 69273eab978SSascha Hauer 6931ec1e82fSSascha Hauer return ret; 6941ec1e82fSSascha Hauer } 6951ec1e82fSSascha Hauer 6961ec1e82fSSascha Hauer static void sdma_disable_channel(struct sdma_channel *sdmac) 6971ec1e82fSSascha Hauer { 6981ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6991ec1e82fSSascha Hauer int channel = sdmac->channel; 7001ec1e82fSSascha Hauer 7011ec1e82fSSascha Hauer __raw_writel(1 << channel, sdma->regs + SDMA_H_STATSTOP); 7021ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 7031ec1e82fSSascha Hauer } 7041ec1e82fSSascha Hauer 7051ec1e82fSSascha Hauer static int sdma_config_channel(struct sdma_channel *sdmac) 7061ec1e82fSSascha Hauer { 7071ec1e82fSSascha Hauer int ret; 7081ec1e82fSSascha Hauer 7091ec1e82fSSascha Hauer sdma_disable_channel(sdmac); 7101ec1e82fSSascha Hauer 7111ec1e82fSSascha Hauer sdmac->event_mask0 = 0; 7121ec1e82fSSascha Hauer sdmac->event_mask1 = 0; 7131ec1e82fSSascha Hauer sdmac->shp_addr = 0; 7141ec1e82fSSascha Hauer sdmac->per_addr = 0; 7151ec1e82fSSascha Hauer 7161ec1e82fSSascha Hauer if (sdmac->event_id0) { 7171ec1e82fSSascha Hauer if (sdmac->event_id0 > 32) 7181ec1e82fSSascha Hauer return -EINVAL; 7191ec1e82fSSascha Hauer sdma_event_enable(sdmac, sdmac->event_id0); 7201ec1e82fSSascha Hauer } 7211ec1e82fSSascha Hauer 7221ec1e82fSSascha Hauer switch (sdmac->peripheral_type) { 7231ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 7241ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, true); 7251ec1e82fSSascha Hauer break; 7261ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 7271ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, false); 7281ec1e82fSSascha Hauer break; 7291ec1e82fSSascha Hauer default: 7301ec1e82fSSascha Hauer sdma_config_ownership(sdmac, true, true, false); 7311ec1e82fSSascha Hauer break; 7321ec1e82fSSascha Hauer } 7331ec1e82fSSascha Hauer 7341ec1e82fSSascha Hauer sdma_get_pc(sdmac, sdmac->peripheral_type); 7351ec1e82fSSascha Hauer 7361ec1e82fSSascha Hauer if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) && 7371ec1e82fSSascha Hauer (sdmac->peripheral_type != IMX_DMATYPE_DSP)) { 7381ec1e82fSSascha Hauer /* Handle multiple event channels differently */ 7391ec1e82fSSascha Hauer if (sdmac->event_id1) { 7401ec1e82fSSascha Hauer sdmac->event_mask1 = 1 << (sdmac->event_id1 % 32); 7411ec1e82fSSascha Hauer if (sdmac->event_id1 > 31) 7421ec1e82fSSascha Hauer sdmac->watermark_level |= 1 << 31; 7431ec1e82fSSascha Hauer sdmac->event_mask0 = 1 << (sdmac->event_id0 % 32); 7441ec1e82fSSascha Hauer if (sdmac->event_id0 > 31) 7451ec1e82fSSascha Hauer sdmac->watermark_level |= 1 << 30; 7461ec1e82fSSascha Hauer } else { 7471ec1e82fSSascha Hauer sdmac->event_mask0 = 1 << sdmac->event_id0; 7481ec1e82fSSascha Hauer sdmac->event_mask1 = 1 << (sdmac->event_id0 - 32); 7491ec1e82fSSascha Hauer } 7501ec1e82fSSascha Hauer /* Watermark Level */ 7511ec1e82fSSascha Hauer sdmac->watermark_level |= sdmac->watermark_level; 7521ec1e82fSSascha Hauer /* Address */ 7531ec1e82fSSascha Hauer sdmac->shp_addr = sdmac->per_address; 7541ec1e82fSSascha Hauer } else { 7551ec1e82fSSascha Hauer sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */ 7561ec1e82fSSascha Hauer } 7571ec1e82fSSascha Hauer 7581ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 7591ec1e82fSSascha Hauer 7601ec1e82fSSascha Hauer return ret; 7611ec1e82fSSascha Hauer } 7621ec1e82fSSascha Hauer 7631ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac, 7641ec1e82fSSascha Hauer unsigned int priority) 7651ec1e82fSSascha Hauer { 7661ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 7671ec1e82fSSascha Hauer int channel = sdmac->channel; 7681ec1e82fSSascha Hauer 7691ec1e82fSSascha Hauer if (priority < MXC_SDMA_MIN_PRIORITY 7701ec1e82fSSascha Hauer || priority > MXC_SDMA_MAX_PRIORITY) { 7711ec1e82fSSascha Hauer return -EINVAL; 7721ec1e82fSSascha Hauer } 7731ec1e82fSSascha Hauer 7741ec1e82fSSascha Hauer __raw_writel(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel); 7751ec1e82fSSascha Hauer 7761ec1e82fSSascha Hauer return 0; 7771ec1e82fSSascha Hauer } 7781ec1e82fSSascha Hauer 7791ec1e82fSSascha Hauer static int sdma_request_channel(struct sdma_channel *sdmac) 7801ec1e82fSSascha Hauer { 7811ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 7821ec1e82fSSascha Hauer int channel = sdmac->channel; 7831ec1e82fSSascha Hauer int ret = -EBUSY; 7841ec1e82fSSascha Hauer 7851ec1e82fSSascha Hauer sdmac->bd = dma_alloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys, GFP_KERNEL); 7861ec1e82fSSascha Hauer if (!sdmac->bd) { 7871ec1e82fSSascha Hauer ret = -ENOMEM; 7881ec1e82fSSascha Hauer goto out; 7891ec1e82fSSascha Hauer } 7901ec1e82fSSascha Hauer 7911ec1e82fSSascha Hauer memset(sdmac->bd, 0, PAGE_SIZE); 7921ec1e82fSSascha Hauer 7931ec1e82fSSascha Hauer sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys; 7941ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 7951ec1e82fSSascha Hauer 7961ec1e82fSSascha Hauer clk_enable(sdma->clk); 7971ec1e82fSSascha Hauer 7981ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY); 7991ec1e82fSSascha Hauer 8001ec1e82fSSascha Hauer init_completion(&sdmac->done); 8011ec1e82fSSascha Hauer 8021ec1e82fSSascha Hauer sdmac->buf_tail = 0; 8031ec1e82fSSascha Hauer 8041ec1e82fSSascha Hauer return 0; 8051ec1e82fSSascha Hauer out: 8061ec1e82fSSascha Hauer 8071ec1e82fSSascha Hauer return ret; 8081ec1e82fSSascha Hauer } 8091ec1e82fSSascha Hauer 8101ec1e82fSSascha Hauer static void sdma_enable_channel(struct sdma_engine *sdma, int channel) 8111ec1e82fSSascha Hauer { 8121ec1e82fSSascha Hauer __raw_writel(1 << channel, sdma->regs + SDMA_H_START); 8131ec1e82fSSascha Hauer } 8141ec1e82fSSascha Hauer 815d718f4ebSShawn Guo static dma_cookie_t sdma_assign_cookie(struct sdma_channel *sdmac) 8161ec1e82fSSascha Hauer { 817d718f4ebSShawn Guo dma_cookie_t cookie = sdmac->chan.cookie; 8181ec1e82fSSascha Hauer 8191ec1e82fSSascha Hauer if (++cookie < 0) 8201ec1e82fSSascha Hauer cookie = 1; 8211ec1e82fSSascha Hauer 822d718f4ebSShawn Guo sdmac->chan.cookie = cookie; 823d718f4ebSShawn Guo sdmac->desc.cookie = cookie; 8241ec1e82fSSascha Hauer 8251ec1e82fSSascha Hauer return cookie; 8261ec1e82fSSascha Hauer } 8271ec1e82fSSascha Hauer 8281ec1e82fSSascha Hauer static struct sdma_channel *to_sdma_chan(struct dma_chan *chan) 8291ec1e82fSSascha Hauer { 8301ec1e82fSSascha Hauer return container_of(chan, struct sdma_channel, chan); 8311ec1e82fSSascha Hauer } 8321ec1e82fSSascha Hauer 8331ec1e82fSSascha Hauer static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx) 8341ec1e82fSSascha Hauer { 8351ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(tx->chan); 8361ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 8371ec1e82fSSascha Hauer dma_cookie_t cookie; 8381ec1e82fSSascha Hauer 8391ec1e82fSSascha Hauer spin_lock_irq(&sdmac->lock); 8401ec1e82fSSascha Hauer 8411ec1e82fSSascha Hauer cookie = sdma_assign_cookie(sdmac); 8421ec1e82fSSascha Hauer 84323889c63SSascha Hauer sdma_enable_channel(sdma, sdmac->channel); 8441ec1e82fSSascha Hauer 8451ec1e82fSSascha Hauer spin_unlock_irq(&sdmac->lock); 8461ec1e82fSSascha Hauer 8471ec1e82fSSascha Hauer return cookie; 8481ec1e82fSSascha Hauer } 8491ec1e82fSSascha Hauer 8501ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan) 8511ec1e82fSSascha Hauer { 8521ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 8531ec1e82fSSascha Hauer struct imx_dma_data *data = chan->private; 8541ec1e82fSSascha Hauer int prio, ret; 8551ec1e82fSSascha Hauer 8561ec1e82fSSascha Hauer if (!data) 8571ec1e82fSSascha Hauer return -EINVAL; 8581ec1e82fSSascha Hauer 8591ec1e82fSSascha Hauer switch (data->priority) { 8601ec1e82fSSascha Hauer case DMA_PRIO_HIGH: 8611ec1e82fSSascha Hauer prio = 3; 8621ec1e82fSSascha Hauer break; 8631ec1e82fSSascha Hauer case DMA_PRIO_MEDIUM: 8641ec1e82fSSascha Hauer prio = 2; 8651ec1e82fSSascha Hauer break; 8661ec1e82fSSascha Hauer case DMA_PRIO_LOW: 8671ec1e82fSSascha Hauer default: 8681ec1e82fSSascha Hauer prio = 1; 8691ec1e82fSSascha Hauer break; 8701ec1e82fSSascha Hauer } 8711ec1e82fSSascha Hauer 8721ec1e82fSSascha Hauer sdmac->peripheral_type = data->peripheral_type; 8731ec1e82fSSascha Hauer sdmac->event_id0 = data->dma_request; 8741ec1e82fSSascha Hauer ret = sdma_set_channel_priority(sdmac, prio); 8751ec1e82fSSascha Hauer if (ret) 8761ec1e82fSSascha Hauer return ret; 8771ec1e82fSSascha Hauer 8781ec1e82fSSascha Hauer ret = sdma_request_channel(sdmac); 8791ec1e82fSSascha Hauer if (ret) 8801ec1e82fSSascha Hauer return ret; 8811ec1e82fSSascha Hauer 8821ec1e82fSSascha Hauer dma_async_tx_descriptor_init(&sdmac->desc, chan); 8831ec1e82fSSascha Hauer sdmac->desc.tx_submit = sdma_tx_submit; 8841ec1e82fSSascha Hauer /* txd.flags will be overwritten in prep funcs */ 8851ec1e82fSSascha Hauer sdmac->desc.flags = DMA_CTRL_ACK; 8861ec1e82fSSascha Hauer 8871ec1e82fSSascha Hauer return 0; 8881ec1e82fSSascha Hauer } 8891ec1e82fSSascha Hauer 8901ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan) 8911ec1e82fSSascha Hauer { 8921ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 8931ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 8941ec1e82fSSascha Hauer 8951ec1e82fSSascha Hauer sdma_disable_channel(sdmac); 8961ec1e82fSSascha Hauer 8971ec1e82fSSascha Hauer if (sdmac->event_id0) 8981ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id0); 8991ec1e82fSSascha Hauer if (sdmac->event_id1) 9001ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id1); 9011ec1e82fSSascha Hauer 9021ec1e82fSSascha Hauer sdmac->event_id0 = 0; 9031ec1e82fSSascha Hauer sdmac->event_id1 = 0; 9041ec1e82fSSascha Hauer 9051ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, 0); 9061ec1e82fSSascha Hauer 9071ec1e82fSSascha Hauer dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys); 9081ec1e82fSSascha Hauer 9091ec1e82fSSascha Hauer clk_disable(sdma->clk); 9101ec1e82fSSascha Hauer } 9111ec1e82fSSascha Hauer 9121ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg( 9131ec1e82fSSascha Hauer struct dma_chan *chan, struct scatterlist *sgl, 914db8196dfSVinod Koul unsigned int sg_len, enum dma_transfer_direction direction, 9151ec1e82fSSascha Hauer unsigned long flags) 9161ec1e82fSSascha Hauer { 9171ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 9181ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 9191ec1e82fSSascha Hauer int ret, i, count; 92023889c63SSascha Hauer int channel = sdmac->channel; 9211ec1e82fSSascha Hauer struct scatterlist *sg; 9221ec1e82fSSascha Hauer 9231ec1e82fSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 9241ec1e82fSSascha Hauer return NULL; 9251ec1e82fSSascha Hauer sdmac->status = DMA_IN_PROGRESS; 9261ec1e82fSSascha Hauer 9271ec1e82fSSascha Hauer sdmac->flags = 0; 9281ec1e82fSSascha Hauer 9291ec1e82fSSascha Hauer dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n", 9301ec1e82fSSascha Hauer sg_len, channel); 9311ec1e82fSSascha Hauer 9321ec1e82fSSascha Hauer sdmac->direction = direction; 9331ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 9341ec1e82fSSascha Hauer if (ret) 9351ec1e82fSSascha Hauer goto err_out; 9361ec1e82fSSascha Hauer 9371ec1e82fSSascha Hauer if (sg_len > NUM_BD) { 9381ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n", 9391ec1e82fSSascha Hauer channel, sg_len, NUM_BD); 9401ec1e82fSSascha Hauer ret = -EINVAL; 9411ec1e82fSSascha Hauer goto err_out; 9421ec1e82fSSascha Hauer } 9431ec1e82fSSascha Hauer 9441ec1e82fSSascha Hauer for_each_sg(sgl, sg, sg_len, i) { 9451ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd = &sdmac->bd[i]; 9461ec1e82fSSascha Hauer int param; 9471ec1e82fSSascha Hauer 948d2f5c276SAnatolij Gustschin bd->buffer_addr = sg->dma_address; 9491ec1e82fSSascha Hauer 9501ec1e82fSSascha Hauer count = sg->length; 9511ec1e82fSSascha Hauer 9521ec1e82fSSascha Hauer if (count > 0xffff) { 9531ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n", 9541ec1e82fSSascha Hauer channel, count, 0xffff); 9551ec1e82fSSascha Hauer ret = -EINVAL; 9561ec1e82fSSascha Hauer goto err_out; 9571ec1e82fSSascha Hauer } 9581ec1e82fSSascha Hauer 9591ec1e82fSSascha Hauer bd->mode.count = count; 9601ec1e82fSSascha Hauer 9611ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) { 9621ec1e82fSSascha Hauer ret = -EINVAL; 9631ec1e82fSSascha Hauer goto err_out; 9641ec1e82fSSascha Hauer } 9651fa81c27SSascha Hauer 9661fa81c27SSascha Hauer switch (sdmac->word_size) { 9671fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_4_BYTES: 9681ec1e82fSSascha Hauer bd->mode.command = 0; 9691fa81c27SSascha Hauer if (count & 3 || sg->dma_address & 3) 9701fa81c27SSascha Hauer return NULL; 9711fa81c27SSascha Hauer break; 9721fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_2_BYTES: 9731fa81c27SSascha Hauer bd->mode.command = 2; 9741fa81c27SSascha Hauer if (count & 1 || sg->dma_address & 1) 9751fa81c27SSascha Hauer return NULL; 9761fa81c27SSascha Hauer break; 9771fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_1_BYTE: 9781fa81c27SSascha Hauer bd->mode.command = 1; 9791fa81c27SSascha Hauer break; 9801fa81c27SSascha Hauer default: 9811fa81c27SSascha Hauer return NULL; 9821fa81c27SSascha Hauer } 9831ec1e82fSSascha Hauer 9841ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT; 9851ec1e82fSSascha Hauer 986341b9419SShawn Guo if (i + 1 == sg_len) { 9871ec1e82fSSascha Hauer param |= BD_INTR; 988341b9419SShawn Guo param |= BD_LAST; 989341b9419SShawn Guo param &= ~BD_CONT; 9901ec1e82fSSascha Hauer } 9911ec1e82fSSascha Hauer 9921ec1e82fSSascha Hauer dev_dbg(sdma->dev, "entry %d: count: %d dma: 0x%08x %s%s\n", 9931ec1e82fSSascha Hauer i, count, sg->dma_address, 9941ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 9951ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 9961ec1e82fSSascha Hauer 9971ec1e82fSSascha Hauer bd->mode.status = param; 9981ec1e82fSSascha Hauer } 9991ec1e82fSSascha Hauer 10001ec1e82fSSascha Hauer sdmac->num_bd = sg_len; 10011ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 10021ec1e82fSSascha Hauer 10031ec1e82fSSascha Hauer return &sdmac->desc; 10041ec1e82fSSascha Hauer err_out: 10054b2ce9ddSShawn Guo sdmac->status = DMA_ERROR; 10061ec1e82fSSascha Hauer return NULL; 10071ec1e82fSSascha Hauer } 10081ec1e82fSSascha Hauer 10091ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic( 10101ec1e82fSSascha Hauer struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len, 1011db8196dfSVinod Koul size_t period_len, enum dma_transfer_direction direction) 10121ec1e82fSSascha Hauer { 10131ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 10141ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10151ec1e82fSSascha Hauer int num_periods = buf_len / period_len; 101623889c63SSascha Hauer int channel = sdmac->channel; 10171ec1e82fSSascha Hauer int ret, i = 0, buf = 0; 10181ec1e82fSSascha Hauer 10191ec1e82fSSascha Hauer dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel); 10201ec1e82fSSascha Hauer 10211ec1e82fSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 10221ec1e82fSSascha Hauer return NULL; 10231ec1e82fSSascha Hauer 10241ec1e82fSSascha Hauer sdmac->status = DMA_IN_PROGRESS; 10251ec1e82fSSascha Hauer 10261ec1e82fSSascha Hauer sdmac->flags |= IMX_DMA_SG_LOOP; 10271ec1e82fSSascha Hauer sdmac->direction = direction; 10281ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 10291ec1e82fSSascha Hauer if (ret) 10301ec1e82fSSascha Hauer goto err_out; 10311ec1e82fSSascha Hauer 10321ec1e82fSSascha Hauer if (num_periods > NUM_BD) { 10331ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n", 10341ec1e82fSSascha Hauer channel, num_periods, NUM_BD); 10351ec1e82fSSascha Hauer goto err_out; 10361ec1e82fSSascha Hauer } 10371ec1e82fSSascha Hauer 10381ec1e82fSSascha Hauer if (period_len > 0xffff) { 10391ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n", 10401ec1e82fSSascha Hauer channel, period_len, 0xffff); 10411ec1e82fSSascha Hauer goto err_out; 10421ec1e82fSSascha Hauer } 10431ec1e82fSSascha Hauer 10441ec1e82fSSascha Hauer while (buf < buf_len) { 10451ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd = &sdmac->bd[i]; 10461ec1e82fSSascha Hauer int param; 10471ec1e82fSSascha Hauer 10481ec1e82fSSascha Hauer bd->buffer_addr = dma_addr; 10491ec1e82fSSascha Hauer 10501ec1e82fSSascha Hauer bd->mode.count = period_len; 10511ec1e82fSSascha Hauer 10521ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) 10531ec1e82fSSascha Hauer goto err_out; 10541ec1e82fSSascha Hauer if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES) 10551ec1e82fSSascha Hauer bd->mode.command = 0; 10561ec1e82fSSascha Hauer else 10571ec1e82fSSascha Hauer bd->mode.command = sdmac->word_size; 10581ec1e82fSSascha Hauer 10591ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR; 10601ec1e82fSSascha Hauer if (i + 1 == num_periods) 10611ec1e82fSSascha Hauer param |= BD_WRAP; 10621ec1e82fSSascha Hauer 10631ec1e82fSSascha Hauer dev_dbg(sdma->dev, "entry %d: count: %d dma: 0x%08x %s%s\n", 10641ec1e82fSSascha Hauer i, period_len, dma_addr, 10651ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 10661ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 10671ec1e82fSSascha Hauer 10681ec1e82fSSascha Hauer bd->mode.status = param; 10691ec1e82fSSascha Hauer 10701ec1e82fSSascha Hauer dma_addr += period_len; 10711ec1e82fSSascha Hauer buf += period_len; 10721ec1e82fSSascha Hauer 10731ec1e82fSSascha Hauer i++; 10741ec1e82fSSascha Hauer } 10751ec1e82fSSascha Hauer 10761ec1e82fSSascha Hauer sdmac->num_bd = num_periods; 10771ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 10781ec1e82fSSascha Hauer 10791ec1e82fSSascha Hauer return &sdmac->desc; 10801ec1e82fSSascha Hauer err_out: 10811ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 10821ec1e82fSSascha Hauer return NULL; 10831ec1e82fSSascha Hauer } 10841ec1e82fSSascha Hauer 10851ec1e82fSSascha Hauer static int sdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, 10861ec1e82fSSascha Hauer unsigned long arg) 10871ec1e82fSSascha Hauer { 10881ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 10891ec1e82fSSascha Hauer struct dma_slave_config *dmaengine_cfg = (void *)arg; 10901ec1e82fSSascha Hauer 10911ec1e82fSSascha Hauer switch (cmd) { 10921ec1e82fSSascha Hauer case DMA_TERMINATE_ALL: 10931ec1e82fSSascha Hauer sdma_disable_channel(sdmac); 10941ec1e82fSSascha Hauer return 0; 10951ec1e82fSSascha Hauer case DMA_SLAVE_CONFIG: 1096db8196dfSVinod Koul if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) { 10971ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->src_addr; 10981ec1e82fSSascha Hauer sdmac->watermark_level = dmaengine_cfg->src_maxburst; 10991ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->src_addr_width; 11001ec1e82fSSascha Hauer } else { 11011ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->dst_addr; 11021ec1e82fSSascha Hauer sdmac->watermark_level = dmaengine_cfg->dst_maxburst; 11031ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->dst_addr_width; 11041ec1e82fSSascha Hauer } 1105*e6966433SHuang Shijie sdmac->direction = dmaengine_cfg->direction; 11061ec1e82fSSascha Hauer return sdma_config_channel(sdmac); 11071ec1e82fSSascha Hauer default: 11081ec1e82fSSascha Hauer return -ENOSYS; 11091ec1e82fSSascha Hauer } 11101ec1e82fSSascha Hauer 11111ec1e82fSSascha Hauer return -EINVAL; 11121ec1e82fSSascha Hauer } 11131ec1e82fSSascha Hauer 11141ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan, 11151ec1e82fSSascha Hauer dma_cookie_t cookie, 11161ec1e82fSSascha Hauer struct dma_tx_state *txstate) 11171ec1e82fSSascha Hauer { 11181ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 11191ec1e82fSSascha Hauer dma_cookie_t last_used; 11201ec1e82fSSascha Hauer 11211ec1e82fSSascha Hauer last_used = chan->cookie; 11221ec1e82fSSascha Hauer 11231ec1e82fSSascha Hauer dma_set_tx_state(txstate, sdmac->last_completed, last_used, 0); 11241ec1e82fSSascha Hauer 11258a965911SShawn Guo return sdmac->status; 11261ec1e82fSSascha Hauer } 11271ec1e82fSSascha Hauer 11281ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan) 11291ec1e82fSSascha Hauer { 11301ec1e82fSSascha Hauer /* 11311ec1e82fSSascha Hauer * Nothing to do. We only have a single descriptor 11321ec1e82fSSascha Hauer */ 11331ec1e82fSSascha Hauer } 11341ec1e82fSSascha Hauer 11355b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34 11365b28aa31SSascha Hauer 11375b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma, 11385b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr) 11395b28aa31SSascha Hauer { 11405b28aa31SSascha Hauer s32 *addr_arr = (u32 *)addr; 11415b28aa31SSascha Hauer s32 *saddr_arr = (u32 *)sdma->script_addrs; 11425b28aa31SSascha Hauer int i; 11435b28aa31SSascha Hauer 11445b28aa31SSascha Hauer for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++) 11455b28aa31SSascha Hauer if (addr_arr[i] > 0) 11465b28aa31SSascha Hauer saddr_arr[i] = addr_arr[i]; 11475b28aa31SSascha Hauer } 11485b28aa31SSascha Hauer 11497b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context) 11505b28aa31SSascha Hauer { 11517b4b88e0SSascha Hauer struct sdma_engine *sdma = context; 11525b28aa31SSascha Hauer const struct sdma_firmware_header *header; 11535b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr; 11545b28aa31SSascha Hauer unsigned short *ram_code; 11555b28aa31SSascha Hauer 11567b4b88e0SSascha Hauer if (!fw) { 11577b4b88e0SSascha Hauer dev_err(sdma->dev, "firmware not found\n"); 11587b4b88e0SSascha Hauer return; 11597b4b88e0SSascha Hauer } 11605b28aa31SSascha Hauer 11615b28aa31SSascha Hauer if (fw->size < sizeof(*header)) 11625b28aa31SSascha Hauer goto err_firmware; 11635b28aa31SSascha Hauer 11645b28aa31SSascha Hauer header = (struct sdma_firmware_header *)fw->data; 11655b28aa31SSascha Hauer 11665b28aa31SSascha Hauer if (header->magic != SDMA_FIRMWARE_MAGIC) 11675b28aa31SSascha Hauer goto err_firmware; 11685b28aa31SSascha Hauer if (header->ram_code_start + header->ram_code_size > fw->size) 11695b28aa31SSascha Hauer goto err_firmware; 11705b28aa31SSascha Hauer 11715b28aa31SSascha Hauer addr = (void *)header + header->script_addrs_start; 11725b28aa31SSascha Hauer ram_code = (void *)header + header->ram_code_start; 11735b28aa31SSascha Hauer 11745b28aa31SSascha Hauer clk_enable(sdma->clk); 11755b28aa31SSascha Hauer /* download the RAM image for SDMA */ 11765b28aa31SSascha Hauer sdma_load_script(sdma, ram_code, 11775b28aa31SSascha Hauer header->ram_code_size, 11786866fd3bSSascha Hauer addr->ram_code_start_addr); 11795b28aa31SSascha Hauer clk_disable(sdma->clk); 11805b28aa31SSascha Hauer 11815b28aa31SSascha Hauer sdma_add_scripts(sdma, addr); 11825b28aa31SSascha Hauer 11835b28aa31SSascha Hauer dev_info(sdma->dev, "loaded firmware %d.%d\n", 11845b28aa31SSascha Hauer header->version_major, 11855b28aa31SSascha Hauer header->version_minor); 11865b28aa31SSascha Hauer 11875b28aa31SSascha Hauer err_firmware: 11885b28aa31SSascha Hauer release_firmware(fw); 11897b4b88e0SSascha Hauer } 11907b4b88e0SSascha Hauer 11917b4b88e0SSascha Hauer static int __init sdma_get_firmware(struct sdma_engine *sdma, 11927b4b88e0SSascha Hauer const char *fw_name) 11937b4b88e0SSascha Hauer { 11947b4b88e0SSascha Hauer int ret; 11957b4b88e0SSascha Hauer 11967b4b88e0SSascha Hauer ret = request_firmware_nowait(THIS_MODULE, 11977b4b88e0SSascha Hauer FW_ACTION_HOTPLUG, fw_name, sdma->dev, 11987b4b88e0SSascha Hauer GFP_KERNEL, sdma, sdma_load_firmware); 11995b28aa31SSascha Hauer 12005b28aa31SSascha Hauer return ret; 12015b28aa31SSascha Hauer } 12025b28aa31SSascha Hauer 12035b28aa31SSascha Hauer static int __init sdma_init(struct sdma_engine *sdma) 12041ec1e82fSSascha Hauer { 12051ec1e82fSSascha Hauer int i, ret; 12061ec1e82fSSascha Hauer dma_addr_t ccb_phys; 12071ec1e82fSSascha Hauer 120862550cd7SShawn Guo switch (sdma->devtype) { 120962550cd7SShawn Guo case IMX31_SDMA: 12101ec1e82fSSascha Hauer sdma->num_events = 32; 12111ec1e82fSSascha Hauer break; 121262550cd7SShawn Guo case IMX35_SDMA: 12131ec1e82fSSascha Hauer sdma->num_events = 48; 12141ec1e82fSSascha Hauer break; 12151ec1e82fSSascha Hauer default: 121662550cd7SShawn Guo dev_err(sdma->dev, "Unknown sdma type %d. aborting\n", 121762550cd7SShawn Guo sdma->devtype); 12181ec1e82fSSascha Hauer return -ENODEV; 12191ec1e82fSSascha Hauer } 12201ec1e82fSSascha Hauer 12211ec1e82fSSascha Hauer clk_enable(sdma->clk); 12221ec1e82fSSascha Hauer 12231ec1e82fSSascha Hauer /* Be sure SDMA has not started yet */ 12241ec1e82fSSascha Hauer __raw_writel(0, sdma->regs + SDMA_H_C0PTR); 12251ec1e82fSSascha Hauer 12261ec1e82fSSascha Hauer sdma->channel_control = dma_alloc_coherent(NULL, 12271ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) + 12281ec1e82fSSascha Hauer sizeof(struct sdma_context_data), 12291ec1e82fSSascha Hauer &ccb_phys, GFP_KERNEL); 12301ec1e82fSSascha Hauer 12311ec1e82fSSascha Hauer if (!sdma->channel_control) { 12321ec1e82fSSascha Hauer ret = -ENOMEM; 12331ec1e82fSSascha Hauer goto err_dma_alloc; 12341ec1e82fSSascha Hauer } 12351ec1e82fSSascha Hauer 12361ec1e82fSSascha Hauer sdma->context = (void *)sdma->channel_control + 12371ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 12381ec1e82fSSascha Hauer sdma->context_phys = ccb_phys + 12391ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 12401ec1e82fSSascha Hauer 12411ec1e82fSSascha Hauer /* Zero-out the CCB structures array just allocated */ 12421ec1e82fSSascha Hauer memset(sdma->channel_control, 0, 12431ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control)); 12441ec1e82fSSascha Hauer 12451ec1e82fSSascha Hauer /* disable all channels */ 12461ec1e82fSSascha Hauer for (i = 0; i < sdma->num_events; i++) 12471ec1e82fSSascha Hauer __raw_writel(0, sdma->regs + chnenbl_ofs(sdma, i)); 12481ec1e82fSSascha Hauer 12491ec1e82fSSascha Hauer /* All channels have priority 0 */ 12501ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) 12511ec1e82fSSascha Hauer __raw_writel(0, sdma->regs + SDMA_CHNPRI_0 + i * 4); 12521ec1e82fSSascha Hauer 12531ec1e82fSSascha Hauer ret = sdma_request_channel(&sdma->channel[0]); 12541ec1e82fSSascha Hauer if (ret) 12551ec1e82fSSascha Hauer goto err_dma_alloc; 12561ec1e82fSSascha Hauer 12571ec1e82fSSascha Hauer sdma_config_ownership(&sdma->channel[0], false, true, false); 12581ec1e82fSSascha Hauer 12591ec1e82fSSascha Hauer /* Set Command Channel (Channel Zero) */ 12601ec1e82fSSascha Hauer __raw_writel(0x4050, sdma->regs + SDMA_CHN0ADDR); 12611ec1e82fSSascha Hauer 12621ec1e82fSSascha Hauer /* Set bits of CONFIG register but with static context switching */ 12631ec1e82fSSascha Hauer /* FIXME: Check whether to set ACR bit depending on clock ratios */ 12641ec1e82fSSascha Hauer __raw_writel(0, sdma->regs + SDMA_H_CONFIG); 12651ec1e82fSSascha Hauer 12661ec1e82fSSascha Hauer __raw_writel(ccb_phys, sdma->regs + SDMA_H_C0PTR); 12671ec1e82fSSascha Hauer 12681ec1e82fSSascha Hauer /* Set bits of CONFIG register with given context switching mode */ 12691ec1e82fSSascha Hauer __raw_writel(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG); 12701ec1e82fSSascha Hauer 12711ec1e82fSSascha Hauer /* Initializes channel's priorities */ 12721ec1e82fSSascha Hauer sdma_set_channel_priority(&sdma->channel[0], 7); 12731ec1e82fSSascha Hauer 12741ec1e82fSSascha Hauer clk_disable(sdma->clk); 12751ec1e82fSSascha Hauer 12761ec1e82fSSascha Hauer return 0; 12771ec1e82fSSascha Hauer 12781ec1e82fSSascha Hauer err_dma_alloc: 12791ec1e82fSSascha Hauer clk_disable(sdma->clk); 12801ec1e82fSSascha Hauer dev_err(sdma->dev, "initialisation failed with %d\n", ret); 12811ec1e82fSSascha Hauer return ret; 12821ec1e82fSSascha Hauer } 12831ec1e82fSSascha Hauer 12841ec1e82fSSascha Hauer static int __init sdma_probe(struct platform_device *pdev) 12851ec1e82fSSascha Hauer { 1286580975d7SShawn Guo const struct of_device_id *of_id = 1287580975d7SShawn Guo of_match_device(sdma_dt_ids, &pdev->dev); 1288580975d7SShawn Guo struct device_node *np = pdev->dev.of_node; 1289580975d7SShawn Guo const char *fw_name; 12901ec1e82fSSascha Hauer int ret; 12911ec1e82fSSascha Hauer int irq; 12921ec1e82fSSascha Hauer struct resource *iores; 12931ec1e82fSSascha Hauer struct sdma_platform_data *pdata = pdev->dev.platform_data; 12941ec1e82fSSascha Hauer int i; 12951ec1e82fSSascha Hauer struct sdma_engine *sdma; 129636e2f21aSSascha Hauer s32 *saddr_arr; 12971ec1e82fSSascha Hauer 12981ec1e82fSSascha Hauer sdma = kzalloc(sizeof(*sdma), GFP_KERNEL); 12991ec1e82fSSascha Hauer if (!sdma) 13001ec1e82fSSascha Hauer return -ENOMEM; 13011ec1e82fSSascha Hauer 130273eab978SSascha Hauer mutex_init(&sdma->channel_0_lock); 130373eab978SSascha Hauer 13041ec1e82fSSascha Hauer sdma->dev = &pdev->dev; 13051ec1e82fSSascha Hauer 13061ec1e82fSSascha Hauer iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); 13071ec1e82fSSascha Hauer irq = platform_get_irq(pdev, 0); 1308580975d7SShawn Guo if (!iores || irq < 0) { 13091ec1e82fSSascha Hauer ret = -EINVAL; 13101ec1e82fSSascha Hauer goto err_irq; 13111ec1e82fSSascha Hauer } 13121ec1e82fSSascha Hauer 13131ec1e82fSSascha Hauer if (!request_mem_region(iores->start, resource_size(iores), pdev->name)) { 13141ec1e82fSSascha Hauer ret = -EBUSY; 13151ec1e82fSSascha Hauer goto err_request_region; 13161ec1e82fSSascha Hauer } 13171ec1e82fSSascha Hauer 13181ec1e82fSSascha Hauer sdma->clk = clk_get(&pdev->dev, NULL); 13191ec1e82fSSascha Hauer if (IS_ERR(sdma->clk)) { 13201ec1e82fSSascha Hauer ret = PTR_ERR(sdma->clk); 13211ec1e82fSSascha Hauer goto err_clk; 13221ec1e82fSSascha Hauer } 13231ec1e82fSSascha Hauer 13241ec1e82fSSascha Hauer sdma->regs = ioremap(iores->start, resource_size(iores)); 13251ec1e82fSSascha Hauer if (!sdma->regs) { 13261ec1e82fSSascha Hauer ret = -ENOMEM; 13271ec1e82fSSascha Hauer goto err_ioremap; 13281ec1e82fSSascha Hauer } 13291ec1e82fSSascha Hauer 13301ec1e82fSSascha Hauer ret = request_irq(irq, sdma_int_handler, 0, "sdma", sdma); 13311ec1e82fSSascha Hauer if (ret) 13321ec1e82fSSascha Hauer goto err_request_irq; 13331ec1e82fSSascha Hauer 13345b28aa31SSascha Hauer sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL); 13351c1d9547SAxel Lin if (!sdma->script_addrs) { 13361c1d9547SAxel Lin ret = -ENOMEM; 13375b28aa31SSascha Hauer goto err_alloc; 13381c1d9547SAxel Lin } 13391ec1e82fSSascha Hauer 134036e2f21aSSascha Hauer /* initially no scripts available */ 134136e2f21aSSascha Hauer saddr_arr = (s32 *)sdma->script_addrs; 134236e2f21aSSascha Hauer for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++) 134336e2f21aSSascha Hauer saddr_arr[i] = -EINVAL; 134436e2f21aSSascha Hauer 1345580975d7SShawn Guo if (of_id) 1346580975d7SShawn Guo pdev->id_entry = of_id->data; 134762550cd7SShawn Guo sdma->devtype = pdev->id_entry->driver_data; 13481ec1e82fSSascha Hauer 13497214a8b1SSascha Hauer dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask); 13507214a8b1SSascha Hauer dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask); 13517214a8b1SSascha Hauer 13521ec1e82fSSascha Hauer INIT_LIST_HEAD(&sdma->dma_device.channels); 13531ec1e82fSSascha Hauer /* Initialize channel parameters */ 13541ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) { 13551ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[i]; 13561ec1e82fSSascha Hauer 13571ec1e82fSSascha Hauer sdmac->sdma = sdma; 13581ec1e82fSSascha Hauer spin_lock_init(&sdmac->lock); 13591ec1e82fSSascha Hauer 13601ec1e82fSSascha Hauer sdmac->chan.device = &sdma->dma_device; 13611ec1e82fSSascha Hauer sdmac->channel = i; 13621ec1e82fSSascha Hauer 136323889c63SSascha Hauer /* 136423889c63SSascha Hauer * Add the channel to the DMAC list. Do not add channel 0 though 136523889c63SSascha Hauer * because we need it internally in the SDMA driver. This also means 136623889c63SSascha Hauer * that channel 0 in dmaengine counting matches sdma channel 1. 136723889c63SSascha Hauer */ 136823889c63SSascha Hauer if (i) 136923889c63SSascha Hauer list_add_tail(&sdmac->chan.device_node, 137023889c63SSascha Hauer &sdma->dma_device.channels); 13711ec1e82fSSascha Hauer } 13721ec1e82fSSascha Hauer 13735b28aa31SSascha Hauer ret = sdma_init(sdma); 13741ec1e82fSSascha Hauer if (ret) 13751ec1e82fSSascha Hauer goto err_init; 13761ec1e82fSSascha Hauer 1377580975d7SShawn Guo if (pdata && pdata->script_addrs) 13785b28aa31SSascha Hauer sdma_add_scripts(sdma, pdata->script_addrs); 13795b28aa31SSascha Hauer 1380580975d7SShawn Guo if (pdata) { 13812e534b21SShawn Guo sdma_get_firmware(sdma, pdata->fw_name); 1382580975d7SShawn Guo } else { 1383580975d7SShawn Guo /* 1384580975d7SShawn Guo * Because that device tree does not encode ROM script address, 1385580975d7SShawn Guo * the RAM script in firmware is mandatory for device tree 1386580975d7SShawn Guo * probe, otherwise it fails. 1387580975d7SShawn Guo */ 1388580975d7SShawn Guo ret = of_property_read_string(np, "fsl,sdma-ram-script-name", 1389580975d7SShawn Guo &fw_name); 1390580975d7SShawn Guo if (ret) { 1391580975d7SShawn Guo dev_err(&pdev->dev, "failed to get firmware name\n"); 1392580975d7SShawn Guo goto err_init; 1393580975d7SShawn Guo } 1394580975d7SShawn Guo 1395580975d7SShawn Guo ret = sdma_get_firmware(sdma, fw_name); 1396580975d7SShawn Guo if (ret) { 1397580975d7SShawn Guo dev_err(&pdev->dev, "failed to get firmware\n"); 1398580975d7SShawn Guo goto err_init; 1399580975d7SShawn Guo } 1400580975d7SShawn Guo } 14015b28aa31SSascha Hauer 14021ec1e82fSSascha Hauer sdma->dma_device.dev = &pdev->dev; 14031ec1e82fSSascha Hauer 14041ec1e82fSSascha Hauer sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources; 14051ec1e82fSSascha Hauer sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources; 14061ec1e82fSSascha Hauer sdma->dma_device.device_tx_status = sdma_tx_status; 14071ec1e82fSSascha Hauer sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg; 14081ec1e82fSSascha Hauer sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic; 14091ec1e82fSSascha Hauer sdma->dma_device.device_control = sdma_control; 14101ec1e82fSSascha Hauer sdma->dma_device.device_issue_pending = sdma_issue_pending; 1411b9b3f82fSSascha Hauer sdma->dma_device.dev->dma_parms = &sdma->dma_parms; 1412b9b3f82fSSascha Hauer dma_set_max_seg_size(sdma->dma_device.dev, 65535); 14131ec1e82fSSascha Hauer 14141ec1e82fSSascha Hauer ret = dma_async_device_register(&sdma->dma_device); 14151ec1e82fSSascha Hauer if (ret) { 14161ec1e82fSSascha Hauer dev_err(&pdev->dev, "unable to register\n"); 14171ec1e82fSSascha Hauer goto err_init; 14181ec1e82fSSascha Hauer } 14191ec1e82fSSascha Hauer 14205b28aa31SSascha Hauer dev_info(sdma->dev, "initialized\n"); 14211ec1e82fSSascha Hauer 14221ec1e82fSSascha Hauer return 0; 14231ec1e82fSSascha Hauer 14241ec1e82fSSascha Hauer err_init: 14251ec1e82fSSascha Hauer kfree(sdma->script_addrs); 14265b28aa31SSascha Hauer err_alloc: 14271ec1e82fSSascha Hauer free_irq(irq, sdma); 14281ec1e82fSSascha Hauer err_request_irq: 14291ec1e82fSSascha Hauer iounmap(sdma->regs); 14301ec1e82fSSascha Hauer err_ioremap: 14311ec1e82fSSascha Hauer clk_put(sdma->clk); 14321ec1e82fSSascha Hauer err_clk: 14331ec1e82fSSascha Hauer release_mem_region(iores->start, resource_size(iores)); 14341ec1e82fSSascha Hauer err_request_region: 14351ec1e82fSSascha Hauer err_irq: 14361ec1e82fSSascha Hauer kfree(sdma); 1437939fd4f0SShawn Guo return ret; 14381ec1e82fSSascha Hauer } 14391ec1e82fSSascha Hauer 14401ec1e82fSSascha Hauer static int __exit sdma_remove(struct platform_device *pdev) 14411ec1e82fSSascha Hauer { 14421ec1e82fSSascha Hauer return -EBUSY; 14431ec1e82fSSascha Hauer } 14441ec1e82fSSascha Hauer 14451ec1e82fSSascha Hauer static struct platform_driver sdma_driver = { 14461ec1e82fSSascha Hauer .driver = { 14471ec1e82fSSascha Hauer .name = "imx-sdma", 1448580975d7SShawn Guo .of_match_table = sdma_dt_ids, 14491ec1e82fSSascha Hauer }, 145062550cd7SShawn Guo .id_table = sdma_devtypes, 14511ec1e82fSSascha Hauer .remove = __exit_p(sdma_remove), 14521ec1e82fSSascha Hauer }; 14531ec1e82fSSascha Hauer 14541ec1e82fSSascha Hauer static int __init sdma_module_init(void) 14551ec1e82fSSascha Hauer { 14561ec1e82fSSascha Hauer return platform_driver_probe(&sdma_driver, sdma_probe); 14571ec1e82fSSascha Hauer } 1458c989a7fcSSascha Hauer module_init(sdma_module_init); 14591ec1e82fSSascha Hauer 14601ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>"); 14611ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver"); 14621ec1e82fSSascha Hauer MODULE_LICENSE("GPL"); 1463