11ec1e82fSSascha Hauer /* 21ec1e82fSSascha Hauer * drivers/dma/imx-sdma.c 31ec1e82fSSascha Hauer * 41ec1e82fSSascha Hauer * This file contains a driver for the Freescale Smart DMA engine 51ec1e82fSSascha Hauer * 61ec1e82fSSascha Hauer * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> 71ec1e82fSSascha Hauer * 81ec1e82fSSascha Hauer * Based on code from Freescale: 91ec1e82fSSascha Hauer * 101ec1e82fSSascha Hauer * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved. 111ec1e82fSSascha Hauer * 121ec1e82fSSascha Hauer * The code contained herein is licensed under the GNU General Public 131ec1e82fSSascha Hauer * License. You may obtain a copy of the GNU General Public License 141ec1e82fSSascha Hauer * Version 2 or later at the following locations: 151ec1e82fSSascha Hauer * 161ec1e82fSSascha Hauer * http://www.opensource.org/licenses/gpl-license.html 171ec1e82fSSascha Hauer * http://www.gnu.org/copyleft/gpl.html 181ec1e82fSSascha Hauer */ 191ec1e82fSSascha Hauer 201ec1e82fSSascha Hauer #include <linux/init.h> 21f8de8f4cSAxel Lin #include <linux/module.h> 221ec1e82fSSascha Hauer #include <linux/types.h> 230bbc1413SRichard Zhao #include <linux/bitops.h> 241ec1e82fSSascha Hauer #include <linux/mm.h> 251ec1e82fSSascha Hauer #include <linux/interrupt.h> 261ec1e82fSSascha Hauer #include <linux/clk.h> 272ccaef05SRichard Zhao #include <linux/delay.h> 281ec1e82fSSascha Hauer #include <linux/sched.h> 291ec1e82fSSascha Hauer #include <linux/semaphore.h> 301ec1e82fSSascha Hauer #include <linux/spinlock.h> 311ec1e82fSSascha Hauer #include <linux/device.h> 321ec1e82fSSascha Hauer #include <linux/dma-mapping.h> 331ec1e82fSSascha Hauer #include <linux/firmware.h> 341ec1e82fSSascha Hauer #include <linux/slab.h> 351ec1e82fSSascha Hauer #include <linux/platform_device.h> 361ec1e82fSSascha Hauer #include <linux/dmaengine.h> 37580975d7SShawn Guo #include <linux/of.h> 38580975d7SShawn Guo #include <linux/of_device.h> 399479e17cSShawn Guo #include <linux/of_dma.h> 401ec1e82fSSascha Hauer 411ec1e82fSSascha Hauer #include <asm/irq.h> 4282906b13SArnd Bergmann #include <linux/platform_data/dma-imx-sdma.h> 4382906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h> 441ec1e82fSSascha Hauer 45d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 46d2ebfb33SRussell King - ARM Linux 471ec1e82fSSascha Hauer /* SDMA registers */ 481ec1e82fSSascha Hauer #define SDMA_H_C0PTR 0x000 491ec1e82fSSascha Hauer #define SDMA_H_INTR 0x004 501ec1e82fSSascha Hauer #define SDMA_H_STATSTOP 0x008 511ec1e82fSSascha Hauer #define SDMA_H_START 0x00c 521ec1e82fSSascha Hauer #define SDMA_H_EVTOVR 0x010 531ec1e82fSSascha Hauer #define SDMA_H_DSPOVR 0x014 541ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR 0x018 551ec1e82fSSascha Hauer #define SDMA_H_EVTPEND 0x01c 561ec1e82fSSascha Hauer #define SDMA_H_DSPENBL 0x020 571ec1e82fSSascha Hauer #define SDMA_H_RESET 0x024 581ec1e82fSSascha Hauer #define SDMA_H_EVTERR 0x028 591ec1e82fSSascha Hauer #define SDMA_H_INTRMSK 0x02c 601ec1e82fSSascha Hauer #define SDMA_H_PSW 0x030 611ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG 0x034 621ec1e82fSSascha Hauer #define SDMA_H_CONFIG 0x038 631ec1e82fSSascha Hauer #define SDMA_ONCE_ENB 0x040 641ec1e82fSSascha Hauer #define SDMA_ONCE_DATA 0x044 651ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR 0x048 661ec1e82fSSascha Hauer #define SDMA_ONCE_STAT 0x04c 671ec1e82fSSascha Hauer #define SDMA_ONCE_CMD 0x050 681ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR 0x054 691ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR 0x058 701ec1e82fSSascha Hauer #define SDMA_CHN0ADDR 0x05c 711ec1e82fSSascha Hauer #define SDMA_ONCE_RTB 0x060 721ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1 0x070 731ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2 0x074 7462550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35 0x200 7562550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31 0x080 761ec1e82fSSascha Hauer #define SDMA_CHNPRI_0 0x100 771ec1e82fSSascha Hauer 781ec1e82fSSascha Hauer /* 791ec1e82fSSascha Hauer * Buffer descriptor status values. 801ec1e82fSSascha Hauer */ 811ec1e82fSSascha Hauer #define BD_DONE 0x01 821ec1e82fSSascha Hauer #define BD_WRAP 0x02 831ec1e82fSSascha Hauer #define BD_CONT 0x04 841ec1e82fSSascha Hauer #define BD_INTR 0x08 851ec1e82fSSascha Hauer #define BD_RROR 0x10 861ec1e82fSSascha Hauer #define BD_LAST 0x20 871ec1e82fSSascha Hauer #define BD_EXTD 0x80 881ec1e82fSSascha Hauer 891ec1e82fSSascha Hauer /* 901ec1e82fSSascha Hauer * Data Node descriptor status values. 911ec1e82fSSascha Hauer */ 921ec1e82fSSascha Hauer #define DND_END_OF_FRAME 0x80 931ec1e82fSSascha Hauer #define DND_END_OF_XFER 0x40 941ec1e82fSSascha Hauer #define DND_DONE 0x20 951ec1e82fSSascha Hauer #define DND_UNUSED 0x01 961ec1e82fSSascha Hauer 971ec1e82fSSascha Hauer /* 981ec1e82fSSascha Hauer * IPCV2 descriptor status values. 991ec1e82fSSascha Hauer */ 1001ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME 0x40 1011ec1e82fSSascha Hauer 1021ec1e82fSSascha Hauer #define IPCV2_MAX_NODES 50 1031ec1e82fSSascha Hauer /* 1041ec1e82fSSascha Hauer * Error bit set in the CCB status field by the SDMA, 1051ec1e82fSSascha Hauer * in setbd routine, in case of a transfer error 1061ec1e82fSSascha Hauer */ 1071ec1e82fSSascha Hauer #define DATA_ERROR 0x10000000 1081ec1e82fSSascha Hauer 1091ec1e82fSSascha Hauer /* 1101ec1e82fSSascha Hauer * Buffer descriptor commands. 1111ec1e82fSSascha Hauer */ 1121ec1e82fSSascha Hauer #define C0_ADDR 0x01 1131ec1e82fSSascha Hauer #define C0_LOAD 0x02 1141ec1e82fSSascha Hauer #define C0_DUMP 0x03 1151ec1e82fSSascha Hauer #define C0_SETCTX 0x07 1161ec1e82fSSascha Hauer #define C0_GETCTX 0x03 1171ec1e82fSSascha Hauer #define C0_SETDM 0x01 1181ec1e82fSSascha Hauer #define C0_SETPM 0x04 1191ec1e82fSSascha Hauer #define C0_GETDM 0x02 1201ec1e82fSSascha Hauer #define C0_GETPM 0x08 1211ec1e82fSSascha Hauer /* 1221ec1e82fSSascha Hauer * Change endianness indicator in the BD command field 1231ec1e82fSSascha Hauer */ 1241ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS 0x80 1251ec1e82fSSascha Hauer 1261ec1e82fSSascha Hauer /* 1271ec1e82fSSascha Hauer * Mode/Count of data node descriptors - IPCv2 1281ec1e82fSSascha Hauer */ 1291ec1e82fSSascha Hauer struct sdma_mode_count { 1301ec1e82fSSascha Hauer u32 count : 16; /* size of the buffer pointed by this BD */ 1311ec1e82fSSascha Hauer u32 status : 8; /* E,R,I,C,W,D status bits stored here */ 1321ec1e82fSSascha Hauer u32 command : 8; /* command mostlky used for channel 0 */ 1331ec1e82fSSascha Hauer }; 1341ec1e82fSSascha Hauer 1351ec1e82fSSascha Hauer /* 1361ec1e82fSSascha Hauer * Buffer descriptor 1371ec1e82fSSascha Hauer */ 1381ec1e82fSSascha Hauer struct sdma_buffer_descriptor { 1391ec1e82fSSascha Hauer struct sdma_mode_count mode; 1401ec1e82fSSascha Hauer u32 buffer_addr; /* address of the buffer described */ 1411ec1e82fSSascha Hauer u32 ext_buffer_addr; /* extended buffer address */ 1421ec1e82fSSascha Hauer } __attribute__ ((packed)); 1431ec1e82fSSascha Hauer 1441ec1e82fSSascha Hauer /** 1451ec1e82fSSascha Hauer * struct sdma_channel_control - Channel control Block 1461ec1e82fSSascha Hauer * 1471ec1e82fSSascha Hauer * @current_bd_ptr current buffer descriptor processed 1481ec1e82fSSascha Hauer * @base_bd_ptr first element of buffer descriptor array 1491ec1e82fSSascha Hauer * @unused padding. The SDMA engine expects an array of 128 byte 1501ec1e82fSSascha Hauer * control blocks 1511ec1e82fSSascha Hauer */ 1521ec1e82fSSascha Hauer struct sdma_channel_control { 1531ec1e82fSSascha Hauer u32 current_bd_ptr; 1541ec1e82fSSascha Hauer u32 base_bd_ptr; 1551ec1e82fSSascha Hauer u32 unused[2]; 1561ec1e82fSSascha Hauer } __attribute__ ((packed)); 1571ec1e82fSSascha Hauer 1581ec1e82fSSascha Hauer /** 1591ec1e82fSSascha Hauer * struct sdma_state_registers - SDMA context for a channel 1601ec1e82fSSascha Hauer * 1611ec1e82fSSascha Hauer * @pc: program counter 1621ec1e82fSSascha Hauer * @t: test bit: status of arithmetic & test instruction 1631ec1e82fSSascha Hauer * @rpc: return program counter 1641ec1e82fSSascha Hauer * @sf: source fault while loading data 1651ec1e82fSSascha Hauer * @spc: loop start program counter 1661ec1e82fSSascha Hauer * @df: destination fault while storing data 1671ec1e82fSSascha Hauer * @epc: loop end program counter 1681ec1e82fSSascha Hauer * @lm: loop mode 1691ec1e82fSSascha Hauer */ 1701ec1e82fSSascha Hauer struct sdma_state_registers { 1711ec1e82fSSascha Hauer u32 pc :14; 1721ec1e82fSSascha Hauer u32 unused1: 1; 1731ec1e82fSSascha Hauer u32 t : 1; 1741ec1e82fSSascha Hauer u32 rpc :14; 1751ec1e82fSSascha Hauer u32 unused0: 1; 1761ec1e82fSSascha Hauer u32 sf : 1; 1771ec1e82fSSascha Hauer u32 spc :14; 1781ec1e82fSSascha Hauer u32 unused2: 1; 1791ec1e82fSSascha Hauer u32 df : 1; 1801ec1e82fSSascha Hauer u32 epc :14; 1811ec1e82fSSascha Hauer u32 lm : 2; 1821ec1e82fSSascha Hauer } __attribute__ ((packed)); 1831ec1e82fSSascha Hauer 1841ec1e82fSSascha Hauer /** 1851ec1e82fSSascha Hauer * struct sdma_context_data - sdma context specific to a channel 1861ec1e82fSSascha Hauer * 1871ec1e82fSSascha Hauer * @channel_state: channel state bits 1881ec1e82fSSascha Hauer * @gReg: general registers 1891ec1e82fSSascha Hauer * @mda: burst dma destination address register 1901ec1e82fSSascha Hauer * @msa: burst dma source address register 1911ec1e82fSSascha Hauer * @ms: burst dma status register 1921ec1e82fSSascha Hauer * @md: burst dma data register 1931ec1e82fSSascha Hauer * @pda: peripheral dma destination address register 1941ec1e82fSSascha Hauer * @psa: peripheral dma source address register 1951ec1e82fSSascha Hauer * @ps: peripheral dma status register 1961ec1e82fSSascha Hauer * @pd: peripheral dma data register 1971ec1e82fSSascha Hauer * @ca: CRC polynomial register 1981ec1e82fSSascha Hauer * @cs: CRC accumulator register 1991ec1e82fSSascha Hauer * @dda: dedicated core destination address register 2001ec1e82fSSascha Hauer * @dsa: dedicated core source address register 2011ec1e82fSSascha Hauer * @ds: dedicated core status register 2021ec1e82fSSascha Hauer * @dd: dedicated core data register 2031ec1e82fSSascha Hauer */ 2041ec1e82fSSascha Hauer struct sdma_context_data { 2051ec1e82fSSascha Hauer struct sdma_state_registers channel_state; 2061ec1e82fSSascha Hauer u32 gReg[8]; 2071ec1e82fSSascha Hauer u32 mda; 2081ec1e82fSSascha Hauer u32 msa; 2091ec1e82fSSascha Hauer u32 ms; 2101ec1e82fSSascha Hauer u32 md; 2111ec1e82fSSascha Hauer u32 pda; 2121ec1e82fSSascha Hauer u32 psa; 2131ec1e82fSSascha Hauer u32 ps; 2141ec1e82fSSascha Hauer u32 pd; 2151ec1e82fSSascha Hauer u32 ca; 2161ec1e82fSSascha Hauer u32 cs; 2171ec1e82fSSascha Hauer u32 dda; 2181ec1e82fSSascha Hauer u32 dsa; 2191ec1e82fSSascha Hauer u32 ds; 2201ec1e82fSSascha Hauer u32 dd; 2211ec1e82fSSascha Hauer u32 scratch0; 2221ec1e82fSSascha Hauer u32 scratch1; 2231ec1e82fSSascha Hauer u32 scratch2; 2241ec1e82fSSascha Hauer u32 scratch3; 2251ec1e82fSSascha Hauer u32 scratch4; 2261ec1e82fSSascha Hauer u32 scratch5; 2271ec1e82fSSascha Hauer u32 scratch6; 2281ec1e82fSSascha Hauer u32 scratch7; 2291ec1e82fSSascha Hauer } __attribute__ ((packed)); 2301ec1e82fSSascha Hauer 2311ec1e82fSSascha Hauer #define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor)) 2321ec1e82fSSascha Hauer 2331ec1e82fSSascha Hauer struct sdma_engine; 2341ec1e82fSSascha Hauer 2351ec1e82fSSascha Hauer /** 2361ec1e82fSSascha Hauer * struct sdma_channel - housekeeping for a SDMA channel 2371ec1e82fSSascha Hauer * 2381ec1e82fSSascha Hauer * @sdma pointer to the SDMA engine for this channel 23923889c63SSascha Hauer * @channel the channel number, matches dmaengine chan_id + 1 2401ec1e82fSSascha Hauer * @direction transfer type. Needed for setting SDMA script 2411ec1e82fSSascha Hauer * @peripheral_type Peripheral type. Needed for setting SDMA script 2421ec1e82fSSascha Hauer * @event_id0 aka dma request line 2431ec1e82fSSascha Hauer * @event_id1 for channels that use 2 events 2441ec1e82fSSascha Hauer * @word_size peripheral access size 2451ec1e82fSSascha Hauer * @buf_tail ID of the buffer that was processed 2461ec1e82fSSascha Hauer * @num_bd max NUM_BD. number of descriptors currently handling 2471ec1e82fSSascha Hauer */ 2481ec1e82fSSascha Hauer struct sdma_channel { 2491ec1e82fSSascha Hauer struct sdma_engine *sdma; 2501ec1e82fSSascha Hauer unsigned int channel; 251db8196dfSVinod Koul enum dma_transfer_direction direction; 2521ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type; 2531ec1e82fSSascha Hauer unsigned int event_id0; 2541ec1e82fSSascha Hauer unsigned int event_id1; 2551ec1e82fSSascha Hauer enum dma_slave_buswidth word_size; 2561ec1e82fSSascha Hauer unsigned int buf_tail; 2571ec1e82fSSascha Hauer unsigned int num_bd; 2581ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 2591ec1e82fSSascha Hauer dma_addr_t bd_phys; 2601ec1e82fSSascha Hauer unsigned int pc_from_device, pc_to_device; 2611ec1e82fSSascha Hauer unsigned long flags; 2621ec1e82fSSascha Hauer dma_addr_t per_address; 2630bbc1413SRichard Zhao unsigned long event_mask[2]; 2640bbc1413SRichard Zhao unsigned long watermark_level; 2651ec1e82fSSascha Hauer u32 shp_addr, per_addr; 2661ec1e82fSSascha Hauer struct dma_chan chan; 2671ec1e82fSSascha Hauer spinlock_t lock; 2681ec1e82fSSascha Hauer struct dma_async_tx_descriptor desc; 2691ec1e82fSSascha Hauer enum dma_status status; 270ab59a510SHuang Shijie unsigned int chn_count; 271ab59a510SHuang Shijie unsigned int chn_real_count; 272abd9ccc8SHuang Shijie struct tasklet_struct tasklet; 2731ec1e82fSSascha Hauer }; 2741ec1e82fSSascha Hauer 2750bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP BIT(0) 2761ec1e82fSSascha Hauer 2771ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32 2781ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1 2791ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1 2801ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7 2811ec1e82fSSascha Hauer 2821ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453 2831ec1e82fSSascha Hauer 2841ec1e82fSSascha Hauer /** 2851ec1e82fSSascha Hauer * struct sdma_firmware_header - Layout of the firmware image 2861ec1e82fSSascha Hauer * 2871ec1e82fSSascha Hauer * @magic "SDMA" 2881ec1e82fSSascha Hauer * @version_major increased whenever layout of struct sdma_script_start_addrs 2891ec1e82fSSascha Hauer * changes. 2901ec1e82fSSascha Hauer * @version_minor firmware minor version (for binary compatible changes) 2911ec1e82fSSascha Hauer * @script_addrs_start offset of struct sdma_script_start_addrs in this image 2921ec1e82fSSascha Hauer * @num_script_addrs Number of script addresses in this image 2931ec1e82fSSascha Hauer * @ram_code_start offset of SDMA ram image in this firmware image 2941ec1e82fSSascha Hauer * @ram_code_size size of SDMA ram image 2951ec1e82fSSascha Hauer * @script_addrs Stores the start address of the SDMA scripts 2961ec1e82fSSascha Hauer * (in SDMA memory space) 2971ec1e82fSSascha Hauer */ 2981ec1e82fSSascha Hauer struct sdma_firmware_header { 2991ec1e82fSSascha Hauer u32 magic; 3001ec1e82fSSascha Hauer u32 version_major; 3011ec1e82fSSascha Hauer u32 version_minor; 3021ec1e82fSSascha Hauer u32 script_addrs_start; 3031ec1e82fSSascha Hauer u32 num_script_addrs; 3041ec1e82fSSascha Hauer u32 ram_code_start; 3051ec1e82fSSascha Hauer u32 ram_code_size; 3061ec1e82fSSascha Hauer }; 3071ec1e82fSSascha Hauer 30817bba72fSSascha Hauer struct sdma_driver_data { 30917bba72fSSascha Hauer int chnenbl0; 31017bba72fSSascha Hauer int num_events; 311*dcfec3c0SSascha Hauer struct sdma_script_start_addrs *script_addrs; 31262550cd7SShawn Guo }; 31362550cd7SShawn Guo 3141ec1e82fSSascha Hauer struct sdma_engine { 3151ec1e82fSSascha Hauer struct device *dev; 316b9b3f82fSSascha Hauer struct device_dma_parameters dma_parms; 3171ec1e82fSSascha Hauer struct sdma_channel channel[MAX_DMA_CHANNELS]; 3181ec1e82fSSascha Hauer struct sdma_channel_control *channel_control; 3191ec1e82fSSascha Hauer void __iomem *regs; 3201ec1e82fSSascha Hauer struct sdma_context_data *context; 3211ec1e82fSSascha Hauer dma_addr_t context_phys; 3221ec1e82fSSascha Hauer struct dma_device dma_device; 3237560e3f3SSascha Hauer struct clk *clk_ipg; 3247560e3f3SSascha Hauer struct clk *clk_ahb; 3252ccaef05SRichard Zhao spinlock_t channel_0_lock; 3261ec1e82fSSascha Hauer struct sdma_script_start_addrs *script_addrs; 32717bba72fSSascha Hauer const struct sdma_driver_data *drvdata; 32817bba72fSSascha Hauer }; 32917bba72fSSascha Hauer 33017bba72fSSascha Hauer struct sdma_driver_data sdma_imx31 = { 33117bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX31, 33217bba72fSSascha Hauer .num_events = 32, 33317bba72fSSascha Hauer }; 33417bba72fSSascha Hauer 335*dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = { 336*dcfec3c0SSascha Hauer .ap_2_ap_addr = 729, 337*dcfec3c0SSascha Hauer .uart_2_mcu_addr = 904, 338*dcfec3c0SSascha Hauer .per_2_app_addr = 1255, 339*dcfec3c0SSascha Hauer .mcu_2_app_addr = 834, 340*dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1120, 341*dcfec3c0SSascha Hauer .per_2_shp_addr = 1329, 342*dcfec3c0SSascha Hauer .mcu_2_shp_addr = 1048, 343*dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1560, 344*dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1479, 345*dcfec3c0SSascha Hauer .app_2_per_addr = 1189, 346*dcfec3c0SSascha Hauer .app_2_mcu_addr = 770, 347*dcfec3c0SSascha Hauer .shp_2_per_addr = 1407, 348*dcfec3c0SSascha Hauer .shp_2_mcu_addr = 979, 349*dcfec3c0SSascha Hauer }; 350*dcfec3c0SSascha Hauer 351*dcfec3c0SSascha Hauer struct sdma_driver_data sdma_imx25 = { 352*dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 353*dcfec3c0SSascha Hauer .num_events = 48, 354*dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx25, 355*dcfec3c0SSascha Hauer }; 356*dcfec3c0SSascha Hauer 35717bba72fSSascha Hauer struct sdma_driver_data sdma_imx35 = { 35817bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 35917bba72fSSascha Hauer .num_events = 48, 3601ec1e82fSSascha Hauer }; 3611ec1e82fSSascha Hauer 362*dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = { 363*dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 364*dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 365*dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 366*dcfec3c0SSascha Hauer .mcu_2_shp_addr = 961, 367*dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1473, 368*dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1392, 369*dcfec3c0SSascha Hauer .app_2_per_addr = 1033, 370*dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 371*dcfec3c0SSascha Hauer .shp_2_per_addr = 1251, 372*dcfec3c0SSascha Hauer .shp_2_mcu_addr = 892, 373*dcfec3c0SSascha Hauer }; 374*dcfec3c0SSascha Hauer 375*dcfec3c0SSascha Hauer struct sdma_driver_data sdma_imx51 = { 376*dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 377*dcfec3c0SSascha Hauer .num_events = 48, 378*dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx51, 379*dcfec3c0SSascha Hauer }; 380*dcfec3c0SSascha Hauer 381*dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = { 382*dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 383*dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 384*dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 385*dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 386*dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 387*dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 388*dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 389*dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 390*dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 391*dcfec3c0SSascha Hauer .firi_2_mcu_addr = 1193, 392*dcfec3c0SSascha Hauer .mcu_2_firi_addr = 1290, 393*dcfec3c0SSascha Hauer }; 394*dcfec3c0SSascha Hauer 395*dcfec3c0SSascha Hauer struct sdma_driver_data sdma_imx53 = { 396*dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 397*dcfec3c0SSascha Hauer .num_events = 48, 398*dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx53, 399*dcfec3c0SSascha Hauer }; 400*dcfec3c0SSascha Hauer 401*dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = { 402*dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 403*dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 404*dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 405*dcfec3c0SSascha Hauer .per_2_per_addr = 6331, 406*dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 407*dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 408*dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 409*dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 410*dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 411*dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 412*dcfec3c0SSascha Hauer }; 413*dcfec3c0SSascha Hauer 414*dcfec3c0SSascha Hauer struct sdma_driver_data sdma_imx6q = { 415*dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 416*dcfec3c0SSascha Hauer .num_events = 48, 417*dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx6q, 418*dcfec3c0SSascha Hauer }; 419*dcfec3c0SSascha Hauer 42062550cd7SShawn Guo static struct platform_device_id sdma_devtypes[] = { 42162550cd7SShawn Guo { 422*dcfec3c0SSascha Hauer .name = "imx25-sdma", 423*dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx25, 424*dcfec3c0SSascha Hauer }, { 42562550cd7SShawn Guo .name = "imx31-sdma", 42617bba72fSSascha Hauer .driver_data = (unsigned long)&sdma_imx31, 42762550cd7SShawn Guo }, { 42862550cd7SShawn Guo .name = "imx35-sdma", 42917bba72fSSascha Hauer .driver_data = (unsigned long)&sdma_imx35, 43062550cd7SShawn Guo }, { 431*dcfec3c0SSascha Hauer .name = "imx51-sdma", 432*dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx51, 433*dcfec3c0SSascha Hauer }, { 434*dcfec3c0SSascha Hauer .name = "imx53-sdma", 435*dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx53, 436*dcfec3c0SSascha Hauer }, { 437*dcfec3c0SSascha Hauer .name = "imx6q-sdma", 438*dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx6q, 439*dcfec3c0SSascha Hauer }, { 44062550cd7SShawn Guo /* sentinel */ 44162550cd7SShawn Guo } 44262550cd7SShawn Guo }; 44362550cd7SShawn Guo MODULE_DEVICE_TABLE(platform, sdma_devtypes); 44462550cd7SShawn Guo 445580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = { 446*dcfec3c0SSascha Hauer { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, }, 447*dcfec3c0SSascha Hauer { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, }, 448*dcfec3c0SSascha Hauer { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, }, 44917bba72fSSascha Hauer { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, }, 450*dcfec3c0SSascha Hauer { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, }, 451580975d7SShawn Guo { /* sentinel */ } 452580975d7SShawn Guo }; 453580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids); 454580975d7SShawn Guo 4550bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */ 4560bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */ 4570bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */ 4581ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/ 4591ec1e82fSSascha Hauer 4601ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event) 4611ec1e82fSSascha Hauer { 46217bba72fSSascha Hauer u32 chnenbl0 = sdma->drvdata->chnenbl0; 4631ec1e82fSSascha Hauer return chnenbl0 + event * 4; 4641ec1e82fSSascha Hauer } 4651ec1e82fSSascha Hauer 4661ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac, 4671ec1e82fSSascha Hauer bool event_override, bool mcu_override, bool dsp_override) 4681ec1e82fSSascha Hauer { 4691ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 4701ec1e82fSSascha Hauer int channel = sdmac->channel; 4710bbc1413SRichard Zhao unsigned long evt, mcu, dsp; 4721ec1e82fSSascha Hauer 4731ec1e82fSSascha Hauer if (event_override && mcu_override && dsp_override) 4741ec1e82fSSascha Hauer return -EINVAL; 4751ec1e82fSSascha Hauer 476c4b56857SRichard Zhao evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR); 477c4b56857SRichard Zhao mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR); 478c4b56857SRichard Zhao dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR); 4791ec1e82fSSascha Hauer 4801ec1e82fSSascha Hauer if (dsp_override) 4810bbc1413SRichard Zhao __clear_bit(channel, &dsp); 4821ec1e82fSSascha Hauer else 4830bbc1413SRichard Zhao __set_bit(channel, &dsp); 4841ec1e82fSSascha Hauer 4851ec1e82fSSascha Hauer if (event_override) 4860bbc1413SRichard Zhao __clear_bit(channel, &evt); 4871ec1e82fSSascha Hauer else 4880bbc1413SRichard Zhao __set_bit(channel, &evt); 4891ec1e82fSSascha Hauer 4901ec1e82fSSascha Hauer if (mcu_override) 4910bbc1413SRichard Zhao __clear_bit(channel, &mcu); 4921ec1e82fSSascha Hauer else 4930bbc1413SRichard Zhao __set_bit(channel, &mcu); 4941ec1e82fSSascha Hauer 495c4b56857SRichard Zhao writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR); 496c4b56857SRichard Zhao writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR); 497c4b56857SRichard Zhao writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR); 4981ec1e82fSSascha Hauer 4991ec1e82fSSascha Hauer return 0; 5001ec1e82fSSascha Hauer } 5011ec1e82fSSascha Hauer 502b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel) 503b9a59166SRichard Zhao { 5040bbc1413SRichard Zhao writel(BIT(channel), sdma->regs + SDMA_H_START); 505b9a59166SRichard Zhao } 506b9a59166SRichard Zhao 5071ec1e82fSSascha Hauer /* 5082ccaef05SRichard Zhao * sdma_run_channel0 - run a channel and wait till it's done 5091ec1e82fSSascha Hauer */ 5102ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma) 5111ec1e82fSSascha Hauer { 5121ec1e82fSSascha Hauer int ret; 5132ccaef05SRichard Zhao unsigned long timeout = 500; 5141ec1e82fSSascha Hauer 5152ccaef05SRichard Zhao sdma_enable_channel(sdma, 0); 5161ec1e82fSSascha Hauer 5172ccaef05SRichard Zhao while (!(ret = readl_relaxed(sdma->regs + SDMA_H_INTR) & 1)) { 5182ccaef05SRichard Zhao if (timeout-- <= 0) 5192ccaef05SRichard Zhao break; 5202ccaef05SRichard Zhao udelay(1); 5212ccaef05SRichard Zhao } 5221ec1e82fSSascha Hauer 5232ccaef05SRichard Zhao if (ret) { 5242ccaef05SRichard Zhao /* Clear the interrupt status */ 5252ccaef05SRichard Zhao writel_relaxed(ret, sdma->regs + SDMA_H_INTR); 5262ccaef05SRichard Zhao } else { 5272ccaef05SRichard Zhao dev_err(sdma->dev, "Timeout waiting for CH0 ready\n"); 5282ccaef05SRichard Zhao } 5291ec1e82fSSascha Hauer 5301ec1e82fSSascha Hauer return ret ? 0 : -ETIMEDOUT; 5311ec1e82fSSascha Hauer } 5321ec1e82fSSascha Hauer 5331ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size, 5341ec1e82fSSascha Hauer u32 address) 5351ec1e82fSSascha Hauer { 5361ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd; 5371ec1e82fSSascha Hauer void *buf_virt; 5381ec1e82fSSascha Hauer dma_addr_t buf_phys; 5391ec1e82fSSascha Hauer int ret; 5402ccaef05SRichard Zhao unsigned long flags; 54173eab978SSascha Hauer 5421ec1e82fSSascha Hauer buf_virt = dma_alloc_coherent(NULL, 5431ec1e82fSSascha Hauer size, 5441ec1e82fSSascha Hauer &buf_phys, GFP_KERNEL); 54573eab978SSascha Hauer if (!buf_virt) { 5462ccaef05SRichard Zhao return -ENOMEM; 54773eab978SSascha Hauer } 5481ec1e82fSSascha Hauer 5492ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 5502ccaef05SRichard Zhao 5511ec1e82fSSascha Hauer bd0->mode.command = C0_SETPM; 5521ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 5531ec1e82fSSascha Hauer bd0->mode.count = size / 2; 5541ec1e82fSSascha Hauer bd0->buffer_addr = buf_phys; 5551ec1e82fSSascha Hauer bd0->ext_buffer_addr = address; 5561ec1e82fSSascha Hauer 5571ec1e82fSSascha Hauer memcpy(buf_virt, buf, size); 5581ec1e82fSSascha Hauer 5592ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 5602ccaef05SRichard Zhao 5612ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 5621ec1e82fSSascha Hauer 5631ec1e82fSSascha Hauer dma_free_coherent(NULL, size, buf_virt, buf_phys); 5641ec1e82fSSascha Hauer 5651ec1e82fSSascha Hauer return ret; 5661ec1e82fSSascha Hauer } 5671ec1e82fSSascha Hauer 5681ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event) 5691ec1e82fSSascha Hauer { 5701ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 5711ec1e82fSSascha Hauer int channel = sdmac->channel; 5720bbc1413SRichard Zhao unsigned long val; 5731ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 5741ec1e82fSSascha Hauer 575c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 5760bbc1413SRichard Zhao __set_bit(channel, &val); 577c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 5781ec1e82fSSascha Hauer } 5791ec1e82fSSascha Hauer 5801ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event) 5811ec1e82fSSascha Hauer { 5821ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 5831ec1e82fSSascha Hauer int channel = sdmac->channel; 5841ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 5850bbc1413SRichard Zhao unsigned long val; 5861ec1e82fSSascha Hauer 587c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 5880bbc1413SRichard Zhao __clear_bit(channel, &val); 589c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 5901ec1e82fSSascha Hauer } 5911ec1e82fSSascha Hauer 5921ec1e82fSSascha Hauer static void sdma_handle_channel_loop(struct sdma_channel *sdmac) 5931ec1e82fSSascha Hauer { 5941ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 5951ec1e82fSSascha Hauer 5961ec1e82fSSascha Hauer /* 5971ec1e82fSSascha Hauer * loop mode. Iterate over descriptors, re-setup them and 5981ec1e82fSSascha Hauer * call callback function. 5991ec1e82fSSascha Hauer */ 6001ec1e82fSSascha Hauer while (1) { 6011ec1e82fSSascha Hauer bd = &sdmac->bd[sdmac->buf_tail]; 6021ec1e82fSSascha Hauer 6031ec1e82fSSascha Hauer if (bd->mode.status & BD_DONE) 6041ec1e82fSSascha Hauer break; 6051ec1e82fSSascha Hauer 6061ec1e82fSSascha Hauer if (bd->mode.status & BD_RROR) 6071ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 6081ec1e82fSSascha Hauer else 6091e9cebb4SShawn Guo sdmac->status = DMA_IN_PROGRESS; 6101ec1e82fSSascha Hauer 6111ec1e82fSSascha Hauer bd->mode.status |= BD_DONE; 6121ec1e82fSSascha Hauer sdmac->buf_tail++; 6131ec1e82fSSascha Hauer sdmac->buf_tail %= sdmac->num_bd; 6141ec1e82fSSascha Hauer 6151ec1e82fSSascha Hauer if (sdmac->desc.callback) 6161ec1e82fSSascha Hauer sdmac->desc.callback(sdmac->desc.callback_param); 6171ec1e82fSSascha Hauer } 6181ec1e82fSSascha Hauer } 6191ec1e82fSSascha Hauer 6201ec1e82fSSascha Hauer static void mxc_sdma_handle_channel_normal(struct sdma_channel *sdmac) 6211ec1e82fSSascha Hauer { 6221ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 6231ec1e82fSSascha Hauer int i, error = 0; 6241ec1e82fSSascha Hauer 625ab59a510SHuang Shijie sdmac->chn_real_count = 0; 6261ec1e82fSSascha Hauer /* 6271ec1e82fSSascha Hauer * non loop mode. Iterate over all descriptors, collect 6281ec1e82fSSascha Hauer * errors and call callback function 6291ec1e82fSSascha Hauer */ 6301ec1e82fSSascha Hauer for (i = 0; i < sdmac->num_bd; i++) { 6311ec1e82fSSascha Hauer bd = &sdmac->bd[i]; 6321ec1e82fSSascha Hauer 6331ec1e82fSSascha Hauer if (bd->mode.status & (BD_DONE | BD_RROR)) 6341ec1e82fSSascha Hauer error = -EIO; 635ab59a510SHuang Shijie sdmac->chn_real_count += bd->mode.count; 6361ec1e82fSSascha Hauer } 6371ec1e82fSSascha Hauer 6381ec1e82fSSascha Hauer if (error) 6391ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 6401ec1e82fSSascha Hauer else 6411ec1e82fSSascha Hauer sdmac->status = DMA_SUCCESS; 6421ec1e82fSSascha Hauer 643f7fbce07SRussell King - ARM Linux dma_cookie_complete(&sdmac->desc); 6441ec1e82fSSascha Hauer if (sdmac->desc.callback) 6451ec1e82fSSascha Hauer sdmac->desc.callback(sdmac->desc.callback_param); 6461ec1e82fSSascha Hauer } 6471ec1e82fSSascha Hauer 648abd9ccc8SHuang Shijie static void sdma_tasklet(unsigned long data) 6491ec1e82fSSascha Hauer { 650abd9ccc8SHuang Shijie struct sdma_channel *sdmac = (struct sdma_channel *) data; 651abd9ccc8SHuang Shijie 6521ec1e82fSSascha Hauer if (sdmac->flags & IMX_DMA_SG_LOOP) 6531ec1e82fSSascha Hauer sdma_handle_channel_loop(sdmac); 6541ec1e82fSSascha Hauer else 6551ec1e82fSSascha Hauer mxc_sdma_handle_channel_normal(sdmac); 6561ec1e82fSSascha Hauer } 6571ec1e82fSSascha Hauer 6581ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id) 6591ec1e82fSSascha Hauer { 6601ec1e82fSSascha Hauer struct sdma_engine *sdma = dev_id; 6610bbc1413SRichard Zhao unsigned long stat; 6621ec1e82fSSascha Hauer 663c4b56857SRichard Zhao stat = readl_relaxed(sdma->regs + SDMA_H_INTR); 6642ccaef05SRichard Zhao /* not interested in channel 0 interrupts */ 6652ccaef05SRichard Zhao stat &= ~1; 666c4b56857SRichard Zhao writel_relaxed(stat, sdma->regs + SDMA_H_INTR); 6671ec1e82fSSascha Hauer 6681ec1e82fSSascha Hauer while (stat) { 6691ec1e82fSSascha Hauer int channel = fls(stat) - 1; 6701ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[channel]; 6711ec1e82fSSascha Hauer 672abd9ccc8SHuang Shijie tasklet_schedule(&sdmac->tasklet); 6731ec1e82fSSascha Hauer 6740bbc1413SRichard Zhao __clear_bit(channel, &stat); 6751ec1e82fSSascha Hauer } 6761ec1e82fSSascha Hauer 6771ec1e82fSSascha Hauer return IRQ_HANDLED; 6781ec1e82fSSascha Hauer } 6791ec1e82fSSascha Hauer 6801ec1e82fSSascha Hauer /* 6811ec1e82fSSascha Hauer * sets the pc of SDMA script according to the peripheral type 6821ec1e82fSSascha Hauer */ 6831ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac, 6841ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type) 6851ec1e82fSSascha Hauer { 6861ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6871ec1e82fSSascha Hauer int per_2_emi = 0, emi_2_per = 0; 6881ec1e82fSSascha Hauer /* 6891ec1e82fSSascha Hauer * These are needed once we start to support transfers between 6901ec1e82fSSascha Hauer * two peripherals or memory-to-memory transfers 6911ec1e82fSSascha Hauer */ 6921ec1e82fSSascha Hauer int per_2_per = 0, emi_2_emi = 0; 6931ec1e82fSSascha Hauer 6941ec1e82fSSascha Hauer sdmac->pc_from_device = 0; 6951ec1e82fSSascha Hauer sdmac->pc_to_device = 0; 6961ec1e82fSSascha Hauer 6971ec1e82fSSascha Hauer switch (peripheral_type) { 6981ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 6991ec1e82fSSascha Hauer emi_2_emi = sdma->script_addrs->ap_2_ap_addr; 7001ec1e82fSSascha Hauer break; 7011ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 7021ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->bp_2_ap_addr; 7031ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ap_2_bp_addr; 7041ec1e82fSSascha Hauer break; 7051ec1e82fSSascha Hauer case IMX_DMATYPE_FIRI: 7061ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->firi_2_mcu_addr; 7071ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_firi_addr; 7081ec1e82fSSascha Hauer break; 7091ec1e82fSSascha Hauer case IMX_DMATYPE_UART: 7101ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uart_2_mcu_addr; 7111ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 7121ec1e82fSSascha Hauer break; 7131ec1e82fSSascha Hauer case IMX_DMATYPE_UART_SP: 7141ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr; 7151ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 7161ec1e82fSSascha Hauer break; 7171ec1e82fSSascha Hauer case IMX_DMATYPE_ATA: 7181ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ata_2_mcu_addr; 7191ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_ata_addr; 7201ec1e82fSSascha Hauer break; 7211ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI: 7221ec1e82fSSascha Hauer case IMX_DMATYPE_EXT: 7231ec1e82fSSascha Hauer case IMX_DMATYPE_SSI: 7241ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->app_2_mcu_addr; 7251ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 7261ec1e82fSSascha Hauer break; 7271ec1e82fSSascha Hauer case IMX_DMATYPE_SSI_SP: 7281ec1e82fSSascha Hauer case IMX_DMATYPE_MMC: 7291ec1e82fSSascha Hauer case IMX_DMATYPE_SDHC: 7301ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI_SP: 7311ec1e82fSSascha Hauer case IMX_DMATYPE_ESAI: 7321ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC_SP: 7331ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 7341ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 7351ec1e82fSSascha Hauer break; 7361ec1e82fSSascha Hauer case IMX_DMATYPE_ASRC: 7371ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->asrc_2_mcu_addr; 7381ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->asrc_2_mcu_addr; 7391ec1e82fSSascha Hauer per_2_per = sdma->script_addrs->per_2_per_addr; 7401ec1e82fSSascha Hauer break; 7411ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC: 7421ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->mshc_2_mcu_addr; 7431ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_mshc_addr; 7441ec1e82fSSascha Hauer break; 7451ec1e82fSSascha Hauer case IMX_DMATYPE_CCM: 7461ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->dptc_dvfs_addr; 7471ec1e82fSSascha Hauer break; 7481ec1e82fSSascha Hauer case IMX_DMATYPE_SPDIF: 7491ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->spdif_2_mcu_addr; 7501ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_spdif_addr; 7511ec1e82fSSascha Hauer break; 7521ec1e82fSSascha Hauer case IMX_DMATYPE_IPU_MEMORY: 7531ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr; 7541ec1e82fSSascha Hauer break; 7551ec1e82fSSascha Hauer default: 7561ec1e82fSSascha Hauer break; 7571ec1e82fSSascha Hauer } 7581ec1e82fSSascha Hauer 7591ec1e82fSSascha Hauer sdmac->pc_from_device = per_2_emi; 7601ec1e82fSSascha Hauer sdmac->pc_to_device = emi_2_per; 7611ec1e82fSSascha Hauer } 7621ec1e82fSSascha Hauer 7631ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac) 7641ec1e82fSSascha Hauer { 7651ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 7661ec1e82fSSascha Hauer int channel = sdmac->channel; 7671ec1e82fSSascha Hauer int load_address; 7681ec1e82fSSascha Hauer struct sdma_context_data *context = sdma->context; 7691ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd; 7701ec1e82fSSascha Hauer int ret; 7712ccaef05SRichard Zhao unsigned long flags; 7721ec1e82fSSascha Hauer 773db8196dfSVinod Koul if (sdmac->direction == DMA_DEV_TO_MEM) { 7741ec1e82fSSascha Hauer load_address = sdmac->pc_from_device; 7751ec1e82fSSascha Hauer } else { 7761ec1e82fSSascha Hauer load_address = sdmac->pc_to_device; 7771ec1e82fSSascha Hauer } 7781ec1e82fSSascha Hauer 7791ec1e82fSSascha Hauer if (load_address < 0) 7801ec1e82fSSascha Hauer return load_address; 7811ec1e82fSSascha Hauer 7821ec1e82fSSascha Hauer dev_dbg(sdma->dev, "load_address = %d\n", load_address); 7830bbc1413SRichard Zhao dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level); 7841ec1e82fSSascha Hauer dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr); 7851ec1e82fSSascha Hauer dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr); 7860bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]); 7870bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]); 7881ec1e82fSSascha Hauer 7892ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 79073eab978SSascha Hauer 7911ec1e82fSSascha Hauer memset(context, 0, sizeof(*context)); 7921ec1e82fSSascha Hauer context->channel_state.pc = load_address; 7931ec1e82fSSascha Hauer 7941ec1e82fSSascha Hauer /* Send by context the event mask,base address for peripheral 7951ec1e82fSSascha Hauer * and watermark level 7961ec1e82fSSascha Hauer */ 7970bbc1413SRichard Zhao context->gReg[0] = sdmac->event_mask[1]; 7980bbc1413SRichard Zhao context->gReg[1] = sdmac->event_mask[0]; 7991ec1e82fSSascha Hauer context->gReg[2] = sdmac->per_addr; 8001ec1e82fSSascha Hauer context->gReg[6] = sdmac->shp_addr; 8011ec1e82fSSascha Hauer context->gReg[7] = sdmac->watermark_level; 8021ec1e82fSSascha Hauer 8031ec1e82fSSascha Hauer bd0->mode.command = C0_SETDM; 8041ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 8051ec1e82fSSascha Hauer bd0->mode.count = sizeof(*context) / 4; 8061ec1e82fSSascha Hauer bd0->buffer_addr = sdma->context_phys; 8071ec1e82fSSascha Hauer bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel; 8082ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 8091ec1e82fSSascha Hauer 8102ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 81173eab978SSascha Hauer 8121ec1e82fSSascha Hauer return ret; 8131ec1e82fSSascha Hauer } 8141ec1e82fSSascha Hauer 8151ec1e82fSSascha Hauer static void sdma_disable_channel(struct sdma_channel *sdmac) 8161ec1e82fSSascha Hauer { 8171ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 8181ec1e82fSSascha Hauer int channel = sdmac->channel; 8191ec1e82fSSascha Hauer 8200bbc1413SRichard Zhao writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP); 8211ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 8221ec1e82fSSascha Hauer } 8231ec1e82fSSascha Hauer 8241ec1e82fSSascha Hauer static int sdma_config_channel(struct sdma_channel *sdmac) 8251ec1e82fSSascha Hauer { 8261ec1e82fSSascha Hauer int ret; 8271ec1e82fSSascha Hauer 8281ec1e82fSSascha Hauer sdma_disable_channel(sdmac); 8291ec1e82fSSascha Hauer 8300bbc1413SRichard Zhao sdmac->event_mask[0] = 0; 8310bbc1413SRichard Zhao sdmac->event_mask[1] = 0; 8321ec1e82fSSascha Hauer sdmac->shp_addr = 0; 8331ec1e82fSSascha Hauer sdmac->per_addr = 0; 8341ec1e82fSSascha Hauer 8351ec1e82fSSascha Hauer if (sdmac->event_id0) { 83617bba72fSSascha Hauer if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events) 8371ec1e82fSSascha Hauer return -EINVAL; 8381ec1e82fSSascha Hauer sdma_event_enable(sdmac, sdmac->event_id0); 8391ec1e82fSSascha Hauer } 8401ec1e82fSSascha Hauer 8411ec1e82fSSascha Hauer switch (sdmac->peripheral_type) { 8421ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 8431ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, true); 8441ec1e82fSSascha Hauer break; 8451ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 8461ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, false); 8471ec1e82fSSascha Hauer break; 8481ec1e82fSSascha Hauer default: 8491ec1e82fSSascha Hauer sdma_config_ownership(sdmac, true, true, false); 8501ec1e82fSSascha Hauer break; 8511ec1e82fSSascha Hauer } 8521ec1e82fSSascha Hauer 8531ec1e82fSSascha Hauer sdma_get_pc(sdmac, sdmac->peripheral_type); 8541ec1e82fSSascha Hauer 8551ec1e82fSSascha Hauer if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) && 8561ec1e82fSSascha Hauer (sdmac->peripheral_type != IMX_DMATYPE_DSP)) { 8571ec1e82fSSascha Hauer /* Handle multiple event channels differently */ 8581ec1e82fSSascha Hauer if (sdmac->event_id1) { 8590bbc1413SRichard Zhao sdmac->event_mask[1] = BIT(sdmac->event_id1 % 32); 8601ec1e82fSSascha Hauer if (sdmac->event_id1 > 31) 8610bbc1413SRichard Zhao __set_bit(31, &sdmac->watermark_level); 8620bbc1413SRichard Zhao sdmac->event_mask[0] = BIT(sdmac->event_id0 % 32); 8631ec1e82fSSascha Hauer if (sdmac->event_id0 > 31) 8640bbc1413SRichard Zhao __set_bit(30, &sdmac->watermark_level); 8651ec1e82fSSascha Hauer } else { 8660bbc1413SRichard Zhao __set_bit(sdmac->event_id0, sdmac->event_mask); 8671ec1e82fSSascha Hauer } 8681ec1e82fSSascha Hauer /* Watermark Level */ 8691ec1e82fSSascha Hauer sdmac->watermark_level |= sdmac->watermark_level; 8701ec1e82fSSascha Hauer /* Address */ 8711ec1e82fSSascha Hauer sdmac->shp_addr = sdmac->per_address; 8721ec1e82fSSascha Hauer } else { 8731ec1e82fSSascha Hauer sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */ 8741ec1e82fSSascha Hauer } 8751ec1e82fSSascha Hauer 8761ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 8771ec1e82fSSascha Hauer 8781ec1e82fSSascha Hauer return ret; 8791ec1e82fSSascha Hauer } 8801ec1e82fSSascha Hauer 8811ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac, 8821ec1e82fSSascha Hauer unsigned int priority) 8831ec1e82fSSascha Hauer { 8841ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 8851ec1e82fSSascha Hauer int channel = sdmac->channel; 8861ec1e82fSSascha Hauer 8871ec1e82fSSascha Hauer if (priority < MXC_SDMA_MIN_PRIORITY 8881ec1e82fSSascha Hauer || priority > MXC_SDMA_MAX_PRIORITY) { 8891ec1e82fSSascha Hauer return -EINVAL; 8901ec1e82fSSascha Hauer } 8911ec1e82fSSascha Hauer 892c4b56857SRichard Zhao writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel); 8931ec1e82fSSascha Hauer 8941ec1e82fSSascha Hauer return 0; 8951ec1e82fSSascha Hauer } 8961ec1e82fSSascha Hauer 8971ec1e82fSSascha Hauer static int sdma_request_channel(struct sdma_channel *sdmac) 8981ec1e82fSSascha Hauer { 8991ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 9001ec1e82fSSascha Hauer int channel = sdmac->channel; 9011ec1e82fSSascha Hauer int ret = -EBUSY; 9021ec1e82fSSascha Hauer 9031ec1e82fSSascha Hauer sdmac->bd = dma_alloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys, GFP_KERNEL); 9041ec1e82fSSascha Hauer if (!sdmac->bd) { 9051ec1e82fSSascha Hauer ret = -ENOMEM; 9061ec1e82fSSascha Hauer goto out; 9071ec1e82fSSascha Hauer } 9081ec1e82fSSascha Hauer 9091ec1e82fSSascha Hauer memset(sdmac->bd, 0, PAGE_SIZE); 9101ec1e82fSSascha Hauer 9111ec1e82fSSascha Hauer sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys; 9121ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 9131ec1e82fSSascha Hauer 9141ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY); 9151ec1e82fSSascha Hauer return 0; 9161ec1e82fSSascha Hauer out: 9171ec1e82fSSascha Hauer 9181ec1e82fSSascha Hauer return ret; 9191ec1e82fSSascha Hauer } 9201ec1e82fSSascha Hauer 9211ec1e82fSSascha Hauer static struct sdma_channel *to_sdma_chan(struct dma_chan *chan) 9221ec1e82fSSascha Hauer { 9231ec1e82fSSascha Hauer return container_of(chan, struct sdma_channel, chan); 9241ec1e82fSSascha Hauer } 9251ec1e82fSSascha Hauer 9261ec1e82fSSascha Hauer static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx) 9271ec1e82fSSascha Hauer { 928f69f2e26SHaitao Zhang unsigned long flags; 9291ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(tx->chan); 9301ec1e82fSSascha Hauer dma_cookie_t cookie; 9311ec1e82fSSascha Hauer 932f69f2e26SHaitao Zhang spin_lock_irqsave(&sdmac->lock, flags); 9331ec1e82fSSascha Hauer 934884485e1SRussell King - ARM Linux cookie = dma_cookie_assign(tx); 9351ec1e82fSSascha Hauer 936f69f2e26SHaitao Zhang spin_unlock_irqrestore(&sdmac->lock, flags); 9371ec1e82fSSascha Hauer 9381ec1e82fSSascha Hauer return cookie; 9391ec1e82fSSascha Hauer } 9401ec1e82fSSascha Hauer 9411ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan) 9421ec1e82fSSascha Hauer { 9431ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 9441ec1e82fSSascha Hauer struct imx_dma_data *data = chan->private; 9451ec1e82fSSascha Hauer int prio, ret; 9461ec1e82fSSascha Hauer 9471ec1e82fSSascha Hauer if (!data) 9481ec1e82fSSascha Hauer return -EINVAL; 9491ec1e82fSSascha Hauer 9501ec1e82fSSascha Hauer switch (data->priority) { 9511ec1e82fSSascha Hauer case DMA_PRIO_HIGH: 9521ec1e82fSSascha Hauer prio = 3; 9531ec1e82fSSascha Hauer break; 9541ec1e82fSSascha Hauer case DMA_PRIO_MEDIUM: 9551ec1e82fSSascha Hauer prio = 2; 9561ec1e82fSSascha Hauer break; 9571ec1e82fSSascha Hauer case DMA_PRIO_LOW: 9581ec1e82fSSascha Hauer default: 9591ec1e82fSSascha Hauer prio = 1; 9601ec1e82fSSascha Hauer break; 9611ec1e82fSSascha Hauer } 9621ec1e82fSSascha Hauer 9631ec1e82fSSascha Hauer sdmac->peripheral_type = data->peripheral_type; 9641ec1e82fSSascha Hauer sdmac->event_id0 = data->dma_request; 965c2c744d3SRichard Zhao 9667560e3f3SSascha Hauer clk_enable(sdmac->sdma->clk_ipg); 9677560e3f3SSascha Hauer clk_enable(sdmac->sdma->clk_ahb); 968c2c744d3SRichard Zhao 9693bb5e7caSRichard Zhao ret = sdma_request_channel(sdmac); 9701ec1e82fSSascha Hauer if (ret) 9711ec1e82fSSascha Hauer return ret; 9721ec1e82fSSascha Hauer 9733bb5e7caSRichard Zhao ret = sdma_set_channel_priority(sdmac, prio); 9741ec1e82fSSascha Hauer if (ret) 9751ec1e82fSSascha Hauer return ret; 9761ec1e82fSSascha Hauer 9771ec1e82fSSascha Hauer dma_async_tx_descriptor_init(&sdmac->desc, chan); 9781ec1e82fSSascha Hauer sdmac->desc.tx_submit = sdma_tx_submit; 9791ec1e82fSSascha Hauer /* txd.flags will be overwritten in prep funcs */ 9801ec1e82fSSascha Hauer sdmac->desc.flags = DMA_CTRL_ACK; 9811ec1e82fSSascha Hauer 9821ec1e82fSSascha Hauer return 0; 9831ec1e82fSSascha Hauer } 9841ec1e82fSSascha Hauer 9851ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan) 9861ec1e82fSSascha Hauer { 9871ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 9881ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 9891ec1e82fSSascha Hauer 9901ec1e82fSSascha Hauer sdma_disable_channel(sdmac); 9911ec1e82fSSascha Hauer 9921ec1e82fSSascha Hauer if (sdmac->event_id0) 9931ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id0); 9941ec1e82fSSascha Hauer if (sdmac->event_id1) 9951ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id1); 9961ec1e82fSSascha Hauer 9971ec1e82fSSascha Hauer sdmac->event_id0 = 0; 9981ec1e82fSSascha Hauer sdmac->event_id1 = 0; 9991ec1e82fSSascha Hauer 10001ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, 0); 10011ec1e82fSSascha Hauer 10021ec1e82fSSascha Hauer dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys); 10031ec1e82fSSascha Hauer 10047560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 10057560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 10061ec1e82fSSascha Hauer } 10071ec1e82fSSascha Hauer 10081ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg( 10091ec1e82fSSascha Hauer struct dma_chan *chan, struct scatterlist *sgl, 1010db8196dfSVinod Koul unsigned int sg_len, enum dma_transfer_direction direction, 1011185ecb5fSAlexandre Bounine unsigned long flags, void *context) 10121ec1e82fSSascha Hauer { 10131ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 10141ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10151ec1e82fSSascha Hauer int ret, i, count; 101623889c63SSascha Hauer int channel = sdmac->channel; 10171ec1e82fSSascha Hauer struct scatterlist *sg; 10181ec1e82fSSascha Hauer 10191ec1e82fSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 10201ec1e82fSSascha Hauer return NULL; 10211ec1e82fSSascha Hauer sdmac->status = DMA_IN_PROGRESS; 10221ec1e82fSSascha Hauer 10231ec1e82fSSascha Hauer sdmac->flags = 0; 10241ec1e82fSSascha Hauer 10258e2e27c7SRichard Zhao sdmac->buf_tail = 0; 10268e2e27c7SRichard Zhao 10271ec1e82fSSascha Hauer dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n", 10281ec1e82fSSascha Hauer sg_len, channel); 10291ec1e82fSSascha Hauer 10301ec1e82fSSascha Hauer sdmac->direction = direction; 10311ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 10321ec1e82fSSascha Hauer if (ret) 10331ec1e82fSSascha Hauer goto err_out; 10341ec1e82fSSascha Hauer 10351ec1e82fSSascha Hauer if (sg_len > NUM_BD) { 10361ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n", 10371ec1e82fSSascha Hauer channel, sg_len, NUM_BD); 10381ec1e82fSSascha Hauer ret = -EINVAL; 10391ec1e82fSSascha Hauer goto err_out; 10401ec1e82fSSascha Hauer } 10411ec1e82fSSascha Hauer 1042ab59a510SHuang Shijie sdmac->chn_count = 0; 10431ec1e82fSSascha Hauer for_each_sg(sgl, sg, sg_len, i) { 10441ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd = &sdmac->bd[i]; 10451ec1e82fSSascha Hauer int param; 10461ec1e82fSSascha Hauer 1047d2f5c276SAnatolij Gustschin bd->buffer_addr = sg->dma_address; 10481ec1e82fSSascha Hauer 1049fdaf9c4bSLars-Peter Clausen count = sg_dma_len(sg); 10501ec1e82fSSascha Hauer 10511ec1e82fSSascha Hauer if (count > 0xffff) { 10521ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n", 10531ec1e82fSSascha Hauer channel, count, 0xffff); 10541ec1e82fSSascha Hauer ret = -EINVAL; 10551ec1e82fSSascha Hauer goto err_out; 10561ec1e82fSSascha Hauer } 10571ec1e82fSSascha Hauer 10581ec1e82fSSascha Hauer bd->mode.count = count; 1059ab59a510SHuang Shijie sdmac->chn_count += count; 10601ec1e82fSSascha Hauer 10611ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) { 10621ec1e82fSSascha Hauer ret = -EINVAL; 10631ec1e82fSSascha Hauer goto err_out; 10641ec1e82fSSascha Hauer } 10651fa81c27SSascha Hauer 10661fa81c27SSascha Hauer switch (sdmac->word_size) { 10671fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_4_BYTES: 10681ec1e82fSSascha Hauer bd->mode.command = 0; 10691fa81c27SSascha Hauer if (count & 3 || sg->dma_address & 3) 10701fa81c27SSascha Hauer return NULL; 10711fa81c27SSascha Hauer break; 10721fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_2_BYTES: 10731fa81c27SSascha Hauer bd->mode.command = 2; 10741fa81c27SSascha Hauer if (count & 1 || sg->dma_address & 1) 10751fa81c27SSascha Hauer return NULL; 10761fa81c27SSascha Hauer break; 10771fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_1_BYTE: 10781fa81c27SSascha Hauer bd->mode.command = 1; 10791fa81c27SSascha Hauer break; 10801fa81c27SSascha Hauer default: 10811fa81c27SSascha Hauer return NULL; 10821fa81c27SSascha Hauer } 10831ec1e82fSSascha Hauer 10841ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT; 10851ec1e82fSSascha Hauer 1086341b9419SShawn Guo if (i + 1 == sg_len) { 10871ec1e82fSSascha Hauer param |= BD_INTR; 1088341b9419SShawn Guo param |= BD_LAST; 1089341b9419SShawn Guo param &= ~BD_CONT; 10901ec1e82fSSascha Hauer } 10911ec1e82fSSascha Hauer 10921ec1e82fSSascha Hauer dev_dbg(sdma->dev, "entry %d: count: %d dma: 0x%08x %s%s\n", 10931ec1e82fSSascha Hauer i, count, sg->dma_address, 10941ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 10951ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 10961ec1e82fSSascha Hauer 10971ec1e82fSSascha Hauer bd->mode.status = param; 10981ec1e82fSSascha Hauer } 10991ec1e82fSSascha Hauer 11001ec1e82fSSascha Hauer sdmac->num_bd = sg_len; 11011ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 11021ec1e82fSSascha Hauer 11031ec1e82fSSascha Hauer return &sdmac->desc; 11041ec1e82fSSascha Hauer err_out: 11054b2ce9ddSShawn Guo sdmac->status = DMA_ERROR; 11061ec1e82fSSascha Hauer return NULL; 11071ec1e82fSSascha Hauer } 11081ec1e82fSSascha Hauer 11091ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic( 11101ec1e82fSSascha Hauer struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len, 1111185ecb5fSAlexandre Bounine size_t period_len, enum dma_transfer_direction direction, 1112ec8b5e48SPeter Ujfalusi unsigned long flags, void *context) 11131ec1e82fSSascha Hauer { 11141ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 11151ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 11161ec1e82fSSascha Hauer int num_periods = buf_len / period_len; 111723889c63SSascha Hauer int channel = sdmac->channel; 11181ec1e82fSSascha Hauer int ret, i = 0, buf = 0; 11191ec1e82fSSascha Hauer 11201ec1e82fSSascha Hauer dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel); 11211ec1e82fSSascha Hauer 11221ec1e82fSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 11231ec1e82fSSascha Hauer return NULL; 11241ec1e82fSSascha Hauer 11251ec1e82fSSascha Hauer sdmac->status = DMA_IN_PROGRESS; 11261ec1e82fSSascha Hauer 11278e2e27c7SRichard Zhao sdmac->buf_tail = 0; 11288e2e27c7SRichard Zhao 11291ec1e82fSSascha Hauer sdmac->flags |= IMX_DMA_SG_LOOP; 11301ec1e82fSSascha Hauer sdmac->direction = direction; 11311ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 11321ec1e82fSSascha Hauer if (ret) 11331ec1e82fSSascha Hauer goto err_out; 11341ec1e82fSSascha Hauer 11351ec1e82fSSascha Hauer if (num_periods > NUM_BD) { 11361ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n", 11371ec1e82fSSascha Hauer channel, num_periods, NUM_BD); 11381ec1e82fSSascha Hauer goto err_out; 11391ec1e82fSSascha Hauer } 11401ec1e82fSSascha Hauer 11411ec1e82fSSascha Hauer if (period_len > 0xffff) { 11421ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n", 11431ec1e82fSSascha Hauer channel, period_len, 0xffff); 11441ec1e82fSSascha Hauer goto err_out; 11451ec1e82fSSascha Hauer } 11461ec1e82fSSascha Hauer 11471ec1e82fSSascha Hauer while (buf < buf_len) { 11481ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd = &sdmac->bd[i]; 11491ec1e82fSSascha Hauer int param; 11501ec1e82fSSascha Hauer 11511ec1e82fSSascha Hauer bd->buffer_addr = dma_addr; 11521ec1e82fSSascha Hauer 11531ec1e82fSSascha Hauer bd->mode.count = period_len; 11541ec1e82fSSascha Hauer 11551ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) 11561ec1e82fSSascha Hauer goto err_out; 11571ec1e82fSSascha Hauer if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES) 11581ec1e82fSSascha Hauer bd->mode.command = 0; 11591ec1e82fSSascha Hauer else 11601ec1e82fSSascha Hauer bd->mode.command = sdmac->word_size; 11611ec1e82fSSascha Hauer 11621ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR; 11631ec1e82fSSascha Hauer if (i + 1 == num_periods) 11641ec1e82fSSascha Hauer param |= BD_WRAP; 11651ec1e82fSSascha Hauer 11661ec1e82fSSascha Hauer dev_dbg(sdma->dev, "entry %d: count: %d dma: 0x%08x %s%s\n", 11671ec1e82fSSascha Hauer i, period_len, dma_addr, 11681ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 11691ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 11701ec1e82fSSascha Hauer 11711ec1e82fSSascha Hauer bd->mode.status = param; 11721ec1e82fSSascha Hauer 11731ec1e82fSSascha Hauer dma_addr += period_len; 11741ec1e82fSSascha Hauer buf += period_len; 11751ec1e82fSSascha Hauer 11761ec1e82fSSascha Hauer i++; 11771ec1e82fSSascha Hauer } 11781ec1e82fSSascha Hauer 11791ec1e82fSSascha Hauer sdmac->num_bd = num_periods; 11801ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 11811ec1e82fSSascha Hauer 11821ec1e82fSSascha Hauer return &sdmac->desc; 11831ec1e82fSSascha Hauer err_out: 11841ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 11851ec1e82fSSascha Hauer return NULL; 11861ec1e82fSSascha Hauer } 11871ec1e82fSSascha Hauer 11881ec1e82fSSascha Hauer static int sdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, 11891ec1e82fSSascha Hauer unsigned long arg) 11901ec1e82fSSascha Hauer { 11911ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 11921ec1e82fSSascha Hauer struct dma_slave_config *dmaengine_cfg = (void *)arg; 11931ec1e82fSSascha Hauer 11941ec1e82fSSascha Hauer switch (cmd) { 11951ec1e82fSSascha Hauer case DMA_TERMINATE_ALL: 11961ec1e82fSSascha Hauer sdma_disable_channel(sdmac); 11971ec1e82fSSascha Hauer return 0; 11981ec1e82fSSascha Hauer case DMA_SLAVE_CONFIG: 1199db8196dfSVinod Koul if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) { 12001ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->src_addr; 120194ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->src_maxburst * 120294ac27a5SPhilippe Rétornaz dmaengine_cfg->src_addr_width; 12031ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->src_addr_width; 12041ec1e82fSSascha Hauer } else { 12051ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->dst_addr; 120694ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->dst_maxburst * 120794ac27a5SPhilippe Rétornaz dmaengine_cfg->dst_addr_width; 12081ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->dst_addr_width; 12091ec1e82fSSascha Hauer } 1210e6966433SHuang Shijie sdmac->direction = dmaengine_cfg->direction; 12111ec1e82fSSascha Hauer return sdma_config_channel(sdmac); 12121ec1e82fSSascha Hauer default: 12131ec1e82fSSascha Hauer return -ENOSYS; 12141ec1e82fSSascha Hauer } 12151ec1e82fSSascha Hauer 12161ec1e82fSSascha Hauer return -EINVAL; 12171ec1e82fSSascha Hauer } 12181ec1e82fSSascha Hauer 12191ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan, 12201ec1e82fSSascha Hauer dma_cookie_t cookie, 12211ec1e82fSSascha Hauer struct dma_tx_state *txstate) 12221ec1e82fSSascha Hauer { 12231ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 12241ec1e82fSSascha Hauer 1225e8e3a790SAndy Shevchenko dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie, 1226ab59a510SHuang Shijie sdmac->chn_count - sdmac->chn_real_count); 12271ec1e82fSSascha Hauer 12288a965911SShawn Guo return sdmac->status; 12291ec1e82fSSascha Hauer } 12301ec1e82fSSascha Hauer 12311ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan) 12321ec1e82fSSascha Hauer { 12332b4f130eSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 12342b4f130eSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 12352b4f130eSSascha Hauer 12362b4f130eSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 12372b4f130eSSascha Hauer sdma_enable_channel(sdma, sdmac->channel); 12381ec1e82fSSascha Hauer } 12391ec1e82fSSascha Hauer 12405b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34 12415b28aa31SSascha Hauer 12425b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma, 12435b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr) 12445b28aa31SSascha Hauer { 12455b28aa31SSascha Hauer s32 *addr_arr = (u32 *)addr; 12465b28aa31SSascha Hauer s32 *saddr_arr = (u32 *)sdma->script_addrs; 12475b28aa31SSascha Hauer int i; 12485b28aa31SSascha Hauer 12495b28aa31SSascha Hauer for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++) 12505b28aa31SSascha Hauer if (addr_arr[i] > 0) 12515b28aa31SSascha Hauer saddr_arr[i] = addr_arr[i]; 12525b28aa31SSascha Hauer } 12535b28aa31SSascha Hauer 12547b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context) 12555b28aa31SSascha Hauer { 12567b4b88e0SSascha Hauer struct sdma_engine *sdma = context; 12575b28aa31SSascha Hauer const struct sdma_firmware_header *header; 12585b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr; 12595b28aa31SSascha Hauer unsigned short *ram_code; 12605b28aa31SSascha Hauer 12617b4b88e0SSascha Hauer if (!fw) { 12627b4b88e0SSascha Hauer dev_err(sdma->dev, "firmware not found\n"); 12637b4b88e0SSascha Hauer return; 12647b4b88e0SSascha Hauer } 12655b28aa31SSascha Hauer 12665b28aa31SSascha Hauer if (fw->size < sizeof(*header)) 12675b28aa31SSascha Hauer goto err_firmware; 12685b28aa31SSascha Hauer 12695b28aa31SSascha Hauer header = (struct sdma_firmware_header *)fw->data; 12705b28aa31SSascha Hauer 12715b28aa31SSascha Hauer if (header->magic != SDMA_FIRMWARE_MAGIC) 12725b28aa31SSascha Hauer goto err_firmware; 12735b28aa31SSascha Hauer if (header->ram_code_start + header->ram_code_size > fw->size) 12745b28aa31SSascha Hauer goto err_firmware; 12755b28aa31SSascha Hauer 12765b28aa31SSascha Hauer addr = (void *)header + header->script_addrs_start; 12775b28aa31SSascha Hauer ram_code = (void *)header + header->ram_code_start; 12785b28aa31SSascha Hauer 12797560e3f3SSascha Hauer clk_enable(sdma->clk_ipg); 12807560e3f3SSascha Hauer clk_enable(sdma->clk_ahb); 12815b28aa31SSascha Hauer /* download the RAM image for SDMA */ 12825b28aa31SSascha Hauer sdma_load_script(sdma, ram_code, 12835b28aa31SSascha Hauer header->ram_code_size, 12846866fd3bSSascha Hauer addr->ram_code_start_addr); 12857560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 12867560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 12875b28aa31SSascha Hauer 12885b28aa31SSascha Hauer sdma_add_scripts(sdma, addr); 12895b28aa31SSascha Hauer 12905b28aa31SSascha Hauer dev_info(sdma->dev, "loaded firmware %d.%d\n", 12915b28aa31SSascha Hauer header->version_major, 12925b28aa31SSascha Hauer header->version_minor); 12935b28aa31SSascha Hauer 12945b28aa31SSascha Hauer err_firmware: 12955b28aa31SSascha Hauer release_firmware(fw); 12967b4b88e0SSascha Hauer } 12977b4b88e0SSascha Hauer 12987b4b88e0SSascha Hauer static int __init sdma_get_firmware(struct sdma_engine *sdma, 12997b4b88e0SSascha Hauer const char *fw_name) 13007b4b88e0SSascha Hauer { 13017b4b88e0SSascha Hauer int ret; 13027b4b88e0SSascha Hauer 13037b4b88e0SSascha Hauer ret = request_firmware_nowait(THIS_MODULE, 13047b4b88e0SSascha Hauer FW_ACTION_HOTPLUG, fw_name, sdma->dev, 13057b4b88e0SSascha Hauer GFP_KERNEL, sdma, sdma_load_firmware); 13065b28aa31SSascha Hauer 13075b28aa31SSascha Hauer return ret; 13085b28aa31SSascha Hauer } 13095b28aa31SSascha Hauer 13105b28aa31SSascha Hauer static int __init sdma_init(struct sdma_engine *sdma) 13111ec1e82fSSascha Hauer { 13121ec1e82fSSascha Hauer int i, ret; 13131ec1e82fSSascha Hauer dma_addr_t ccb_phys; 13141ec1e82fSSascha Hauer 13157560e3f3SSascha Hauer clk_enable(sdma->clk_ipg); 13167560e3f3SSascha Hauer clk_enable(sdma->clk_ahb); 13171ec1e82fSSascha Hauer 13181ec1e82fSSascha Hauer /* Be sure SDMA has not started yet */ 1319c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_C0PTR); 13201ec1e82fSSascha Hauer 13211ec1e82fSSascha Hauer sdma->channel_control = dma_alloc_coherent(NULL, 13221ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) + 13231ec1e82fSSascha Hauer sizeof(struct sdma_context_data), 13241ec1e82fSSascha Hauer &ccb_phys, GFP_KERNEL); 13251ec1e82fSSascha Hauer 13261ec1e82fSSascha Hauer if (!sdma->channel_control) { 13271ec1e82fSSascha Hauer ret = -ENOMEM; 13281ec1e82fSSascha Hauer goto err_dma_alloc; 13291ec1e82fSSascha Hauer } 13301ec1e82fSSascha Hauer 13311ec1e82fSSascha Hauer sdma->context = (void *)sdma->channel_control + 13321ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 13331ec1e82fSSascha Hauer sdma->context_phys = ccb_phys + 13341ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 13351ec1e82fSSascha Hauer 13361ec1e82fSSascha Hauer /* Zero-out the CCB structures array just allocated */ 13371ec1e82fSSascha Hauer memset(sdma->channel_control, 0, 13381ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control)); 13391ec1e82fSSascha Hauer 13401ec1e82fSSascha Hauer /* disable all channels */ 134117bba72fSSascha Hauer for (i = 0; i < sdma->drvdata->num_events; i++) 1342c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i)); 13431ec1e82fSSascha Hauer 13441ec1e82fSSascha Hauer /* All channels have priority 0 */ 13451ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) 1346c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4); 13471ec1e82fSSascha Hauer 13481ec1e82fSSascha Hauer ret = sdma_request_channel(&sdma->channel[0]); 13491ec1e82fSSascha Hauer if (ret) 13501ec1e82fSSascha Hauer goto err_dma_alloc; 13511ec1e82fSSascha Hauer 13521ec1e82fSSascha Hauer sdma_config_ownership(&sdma->channel[0], false, true, false); 13531ec1e82fSSascha Hauer 13541ec1e82fSSascha Hauer /* Set Command Channel (Channel Zero) */ 1355c4b56857SRichard Zhao writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR); 13561ec1e82fSSascha Hauer 13571ec1e82fSSascha Hauer /* Set bits of CONFIG register but with static context switching */ 13581ec1e82fSSascha Hauer /* FIXME: Check whether to set ACR bit depending on clock ratios */ 1359c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_CONFIG); 13601ec1e82fSSascha Hauer 1361c4b56857SRichard Zhao writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR); 13621ec1e82fSSascha Hauer 13631ec1e82fSSascha Hauer /* Set bits of CONFIG register with given context switching mode */ 1364c4b56857SRichard Zhao writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG); 13651ec1e82fSSascha Hauer 13661ec1e82fSSascha Hauer /* Initializes channel's priorities */ 13671ec1e82fSSascha Hauer sdma_set_channel_priority(&sdma->channel[0], 7); 13681ec1e82fSSascha Hauer 13697560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 13707560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 13711ec1e82fSSascha Hauer 13721ec1e82fSSascha Hauer return 0; 13731ec1e82fSSascha Hauer 13741ec1e82fSSascha Hauer err_dma_alloc: 13757560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 13767560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 13771ec1e82fSSascha Hauer dev_err(sdma->dev, "initialisation failed with %d\n", ret); 13781ec1e82fSSascha Hauer return ret; 13791ec1e82fSSascha Hauer } 13801ec1e82fSSascha Hauer 13819479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param) 13829479e17cSShawn Guo { 13839479e17cSShawn Guo struct imx_dma_data *data = fn_param; 13849479e17cSShawn Guo 13859479e17cSShawn Guo if (!imx_dma_is_general_purpose(chan)) 13869479e17cSShawn Guo return false; 13879479e17cSShawn Guo 13889479e17cSShawn Guo chan->private = data; 13899479e17cSShawn Guo 13909479e17cSShawn Guo return true; 13919479e17cSShawn Guo } 13929479e17cSShawn Guo 13939479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec, 13949479e17cSShawn Guo struct of_dma *ofdma) 13959479e17cSShawn Guo { 13969479e17cSShawn Guo struct sdma_engine *sdma = ofdma->of_dma_data; 13979479e17cSShawn Guo dma_cap_mask_t mask = sdma->dma_device.cap_mask; 13989479e17cSShawn Guo struct imx_dma_data data; 13999479e17cSShawn Guo 14009479e17cSShawn Guo if (dma_spec->args_count != 3) 14019479e17cSShawn Guo return NULL; 14029479e17cSShawn Guo 14039479e17cSShawn Guo data.dma_request = dma_spec->args[0]; 14049479e17cSShawn Guo data.peripheral_type = dma_spec->args[1]; 14059479e17cSShawn Guo data.priority = dma_spec->args[2]; 14069479e17cSShawn Guo 14079479e17cSShawn Guo return dma_request_channel(mask, sdma_filter_fn, &data); 14089479e17cSShawn Guo } 14099479e17cSShawn Guo 14101ec1e82fSSascha Hauer static int __init sdma_probe(struct platform_device *pdev) 14111ec1e82fSSascha Hauer { 1412580975d7SShawn Guo const struct of_device_id *of_id = 1413580975d7SShawn Guo of_match_device(sdma_dt_ids, &pdev->dev); 1414580975d7SShawn Guo struct device_node *np = pdev->dev.of_node; 1415580975d7SShawn Guo const char *fw_name; 14161ec1e82fSSascha Hauer int ret; 14171ec1e82fSSascha Hauer int irq; 14181ec1e82fSSascha Hauer struct resource *iores; 1419d4adcc01SJingoo Han struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev); 14201ec1e82fSSascha Hauer int i; 14211ec1e82fSSascha Hauer struct sdma_engine *sdma; 142236e2f21aSSascha Hauer s32 *saddr_arr; 142317bba72fSSascha Hauer const struct sdma_driver_data *drvdata = NULL; 142417bba72fSSascha Hauer 142517bba72fSSascha Hauer if (of_id) 142617bba72fSSascha Hauer drvdata = of_id->data; 142717bba72fSSascha Hauer else if (pdev->id_entry) 142817bba72fSSascha Hauer drvdata = (void *)pdev->id_entry->driver_data; 142917bba72fSSascha Hauer 143017bba72fSSascha Hauer if (!drvdata) { 143117bba72fSSascha Hauer dev_err(&pdev->dev, "unable to find driver data\n"); 143217bba72fSSascha Hauer return -EINVAL; 143317bba72fSSascha Hauer } 14341ec1e82fSSascha Hauer 14351ec1e82fSSascha Hauer sdma = kzalloc(sizeof(*sdma), GFP_KERNEL); 14361ec1e82fSSascha Hauer if (!sdma) 14371ec1e82fSSascha Hauer return -ENOMEM; 14381ec1e82fSSascha Hauer 14392ccaef05SRichard Zhao spin_lock_init(&sdma->channel_0_lock); 144073eab978SSascha Hauer 14411ec1e82fSSascha Hauer sdma->dev = &pdev->dev; 144217bba72fSSascha Hauer sdma->drvdata = drvdata; 14431ec1e82fSSascha Hauer 14441ec1e82fSSascha Hauer iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); 14451ec1e82fSSascha Hauer irq = platform_get_irq(pdev, 0); 1446580975d7SShawn Guo if (!iores || irq < 0) { 14471ec1e82fSSascha Hauer ret = -EINVAL; 14481ec1e82fSSascha Hauer goto err_irq; 14491ec1e82fSSascha Hauer } 14501ec1e82fSSascha Hauer 14511ec1e82fSSascha Hauer if (!request_mem_region(iores->start, resource_size(iores), pdev->name)) { 14521ec1e82fSSascha Hauer ret = -EBUSY; 14531ec1e82fSSascha Hauer goto err_request_region; 14541ec1e82fSSascha Hauer } 14551ec1e82fSSascha Hauer 14567560e3f3SSascha Hauer sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); 14577560e3f3SSascha Hauer if (IS_ERR(sdma->clk_ipg)) { 14587560e3f3SSascha Hauer ret = PTR_ERR(sdma->clk_ipg); 14591ec1e82fSSascha Hauer goto err_clk; 14601ec1e82fSSascha Hauer } 14611ec1e82fSSascha Hauer 14627560e3f3SSascha Hauer sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb"); 14637560e3f3SSascha Hauer if (IS_ERR(sdma->clk_ahb)) { 14647560e3f3SSascha Hauer ret = PTR_ERR(sdma->clk_ahb); 14657560e3f3SSascha Hauer goto err_clk; 14667560e3f3SSascha Hauer } 14677560e3f3SSascha Hauer 14687560e3f3SSascha Hauer clk_prepare(sdma->clk_ipg); 14697560e3f3SSascha Hauer clk_prepare(sdma->clk_ahb); 14707560e3f3SSascha Hauer 14711ec1e82fSSascha Hauer sdma->regs = ioremap(iores->start, resource_size(iores)); 14721ec1e82fSSascha Hauer if (!sdma->regs) { 14731ec1e82fSSascha Hauer ret = -ENOMEM; 14741ec1e82fSSascha Hauer goto err_ioremap; 14751ec1e82fSSascha Hauer } 14761ec1e82fSSascha Hauer 14771ec1e82fSSascha Hauer ret = request_irq(irq, sdma_int_handler, 0, "sdma", sdma); 14781ec1e82fSSascha Hauer if (ret) 14791ec1e82fSSascha Hauer goto err_request_irq; 14801ec1e82fSSascha Hauer 14815b28aa31SSascha Hauer sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL); 14821c1d9547SAxel Lin if (!sdma->script_addrs) { 14831c1d9547SAxel Lin ret = -ENOMEM; 14845b28aa31SSascha Hauer goto err_alloc; 14851c1d9547SAxel Lin } 14861ec1e82fSSascha Hauer 148736e2f21aSSascha Hauer /* initially no scripts available */ 148836e2f21aSSascha Hauer saddr_arr = (s32 *)sdma->script_addrs; 148936e2f21aSSascha Hauer for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++) 149036e2f21aSSascha Hauer saddr_arr[i] = -EINVAL; 149136e2f21aSSascha Hauer 14927214a8b1SSascha Hauer dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask); 14937214a8b1SSascha Hauer dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask); 14947214a8b1SSascha Hauer 14951ec1e82fSSascha Hauer INIT_LIST_HEAD(&sdma->dma_device.channels); 14961ec1e82fSSascha Hauer /* Initialize channel parameters */ 14971ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) { 14981ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[i]; 14991ec1e82fSSascha Hauer 15001ec1e82fSSascha Hauer sdmac->sdma = sdma; 15011ec1e82fSSascha Hauer spin_lock_init(&sdmac->lock); 15021ec1e82fSSascha Hauer 15031ec1e82fSSascha Hauer sdmac->chan.device = &sdma->dma_device; 15048ac69546SRussell King - ARM Linux dma_cookie_init(&sdmac->chan); 15051ec1e82fSSascha Hauer sdmac->channel = i; 15061ec1e82fSSascha Hauer 1507abd9ccc8SHuang Shijie tasklet_init(&sdmac->tasklet, sdma_tasklet, 1508abd9ccc8SHuang Shijie (unsigned long) sdmac); 150923889c63SSascha Hauer /* 151023889c63SSascha Hauer * Add the channel to the DMAC list. Do not add channel 0 though 151123889c63SSascha Hauer * because we need it internally in the SDMA driver. This also means 151223889c63SSascha Hauer * that channel 0 in dmaengine counting matches sdma channel 1. 151323889c63SSascha Hauer */ 151423889c63SSascha Hauer if (i) 151523889c63SSascha Hauer list_add_tail(&sdmac->chan.device_node, 151623889c63SSascha Hauer &sdma->dma_device.channels); 15171ec1e82fSSascha Hauer } 15181ec1e82fSSascha Hauer 15195b28aa31SSascha Hauer ret = sdma_init(sdma); 15201ec1e82fSSascha Hauer if (ret) 15211ec1e82fSSascha Hauer goto err_init; 15221ec1e82fSSascha Hauer 1523*dcfec3c0SSascha Hauer if (sdma->drvdata->script_addrs) 1524*dcfec3c0SSascha Hauer sdma_add_scripts(sdma, sdma->drvdata->script_addrs); 1525580975d7SShawn Guo if (pdata && pdata->script_addrs) 15265b28aa31SSascha Hauer sdma_add_scripts(sdma, pdata->script_addrs); 15275b28aa31SSascha Hauer 1528580975d7SShawn Guo if (pdata) { 15296d0d7e2dSFabio Estevam ret = sdma_get_firmware(sdma, pdata->fw_name); 15306d0d7e2dSFabio Estevam if (ret) 1531ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware from platform data\n"); 1532580975d7SShawn Guo } else { 1533580975d7SShawn Guo /* 1534580975d7SShawn Guo * Because that device tree does not encode ROM script address, 1535580975d7SShawn Guo * the RAM script in firmware is mandatory for device tree 1536580975d7SShawn Guo * probe, otherwise it fails. 1537580975d7SShawn Guo */ 1538580975d7SShawn Guo ret = of_property_read_string(np, "fsl,sdma-ram-script-name", 1539580975d7SShawn Guo &fw_name); 15406602b0ddSFabio Estevam if (ret) 1541ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware name\n"); 15426602b0ddSFabio Estevam else { 1543580975d7SShawn Guo ret = sdma_get_firmware(sdma, fw_name); 15446602b0ddSFabio Estevam if (ret) 1545ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware from device tree\n"); 1546580975d7SShawn Guo } 1547580975d7SShawn Guo } 15485b28aa31SSascha Hauer 15491ec1e82fSSascha Hauer sdma->dma_device.dev = &pdev->dev; 15501ec1e82fSSascha Hauer 15511ec1e82fSSascha Hauer sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources; 15521ec1e82fSSascha Hauer sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources; 15531ec1e82fSSascha Hauer sdma->dma_device.device_tx_status = sdma_tx_status; 15541ec1e82fSSascha Hauer sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg; 15551ec1e82fSSascha Hauer sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic; 15561ec1e82fSSascha Hauer sdma->dma_device.device_control = sdma_control; 15571ec1e82fSSascha Hauer sdma->dma_device.device_issue_pending = sdma_issue_pending; 1558b9b3f82fSSascha Hauer sdma->dma_device.dev->dma_parms = &sdma->dma_parms; 1559b9b3f82fSSascha Hauer dma_set_max_seg_size(sdma->dma_device.dev, 65535); 15601ec1e82fSSascha Hauer 15611ec1e82fSSascha Hauer ret = dma_async_device_register(&sdma->dma_device); 15621ec1e82fSSascha Hauer if (ret) { 15631ec1e82fSSascha Hauer dev_err(&pdev->dev, "unable to register\n"); 15641ec1e82fSSascha Hauer goto err_init; 15651ec1e82fSSascha Hauer } 15661ec1e82fSSascha Hauer 15679479e17cSShawn Guo if (np) { 15689479e17cSShawn Guo ret = of_dma_controller_register(np, sdma_xlate, sdma); 15699479e17cSShawn Guo if (ret) { 15709479e17cSShawn Guo dev_err(&pdev->dev, "failed to register controller\n"); 15719479e17cSShawn Guo goto err_register; 15729479e17cSShawn Guo } 15739479e17cSShawn Guo } 15749479e17cSShawn Guo 15755b28aa31SSascha Hauer dev_info(sdma->dev, "initialized\n"); 15761ec1e82fSSascha Hauer 15771ec1e82fSSascha Hauer return 0; 15781ec1e82fSSascha Hauer 15799479e17cSShawn Guo err_register: 15809479e17cSShawn Guo dma_async_device_unregister(&sdma->dma_device); 15811ec1e82fSSascha Hauer err_init: 15821ec1e82fSSascha Hauer kfree(sdma->script_addrs); 15835b28aa31SSascha Hauer err_alloc: 15841ec1e82fSSascha Hauer free_irq(irq, sdma); 15851ec1e82fSSascha Hauer err_request_irq: 15861ec1e82fSSascha Hauer iounmap(sdma->regs); 15871ec1e82fSSascha Hauer err_ioremap: 15881ec1e82fSSascha Hauer err_clk: 15891ec1e82fSSascha Hauer release_mem_region(iores->start, resource_size(iores)); 15901ec1e82fSSascha Hauer err_request_region: 15911ec1e82fSSascha Hauer err_irq: 15921ec1e82fSSascha Hauer kfree(sdma); 1593939fd4f0SShawn Guo return ret; 15941ec1e82fSSascha Hauer } 15951ec1e82fSSascha Hauer 15961d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev) 15971ec1e82fSSascha Hauer { 15981ec1e82fSSascha Hauer return -EBUSY; 15991ec1e82fSSascha Hauer } 16001ec1e82fSSascha Hauer 16011ec1e82fSSascha Hauer static struct platform_driver sdma_driver = { 16021ec1e82fSSascha Hauer .driver = { 16031ec1e82fSSascha Hauer .name = "imx-sdma", 1604580975d7SShawn Guo .of_match_table = sdma_dt_ids, 16051ec1e82fSSascha Hauer }, 160662550cd7SShawn Guo .id_table = sdma_devtypes, 16071d1bbd30SMaxin B. John .remove = sdma_remove, 16081ec1e82fSSascha Hauer }; 16091ec1e82fSSascha Hauer 16101ec1e82fSSascha Hauer static int __init sdma_module_init(void) 16111ec1e82fSSascha Hauer { 16121ec1e82fSSascha Hauer return platform_driver_probe(&sdma_driver, sdma_probe); 16131ec1e82fSSascha Hauer } 1614c989a7fcSSascha Hauer module_init(sdma_module_init); 16151ec1e82fSSascha Hauer 16161ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>"); 16171ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver"); 16181ec1e82fSSascha Hauer MODULE_LICENSE("GPL"); 1619