xref: /openbmc/linux/drivers/dma/imx-sdma.c (revision c01faaca10bb3cd00584a1a7bb4f0e9db72c5d24)
1*c01faacaSFabio Estevam // SPDX-License-Identifier: GPL-2.0+
2*c01faacaSFabio Estevam //
3*c01faacaSFabio Estevam // drivers/dma/imx-sdma.c
4*c01faacaSFabio Estevam //
5*c01faacaSFabio Estevam // This file contains a driver for the Freescale Smart DMA engine
6*c01faacaSFabio Estevam //
7*c01faacaSFabio Estevam // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8*c01faacaSFabio Estevam //
9*c01faacaSFabio Estevam // Based on code from Freescale:
10*c01faacaSFabio Estevam //
11*c01faacaSFabio Estevam // Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
121ec1e82fSSascha Hauer 
131ec1e82fSSascha Hauer #include <linux/init.h>
141d069bfaSMichael Olbrich #include <linux/iopoll.h>
15f8de8f4cSAxel Lin #include <linux/module.h>
161ec1e82fSSascha Hauer #include <linux/types.h>
170bbc1413SRichard Zhao #include <linux/bitops.h>
181ec1e82fSSascha Hauer #include <linux/mm.h>
191ec1e82fSSascha Hauer #include <linux/interrupt.h>
201ec1e82fSSascha Hauer #include <linux/clk.h>
212ccaef05SRichard Zhao #include <linux/delay.h>
221ec1e82fSSascha Hauer #include <linux/sched.h>
231ec1e82fSSascha Hauer #include <linux/semaphore.h>
241ec1e82fSSascha Hauer #include <linux/spinlock.h>
251ec1e82fSSascha Hauer #include <linux/device.h>
261ec1e82fSSascha Hauer #include <linux/dma-mapping.h>
271ec1e82fSSascha Hauer #include <linux/firmware.h>
281ec1e82fSSascha Hauer #include <linux/slab.h>
291ec1e82fSSascha Hauer #include <linux/platform_device.h>
301ec1e82fSSascha Hauer #include <linux/dmaengine.h>
31580975d7SShawn Guo #include <linux/of.h>
328391ecf4SShengjiu Wang #include <linux/of_address.h>
33580975d7SShawn Guo #include <linux/of_device.h>
349479e17cSShawn Guo #include <linux/of_dma.h>
351ec1e82fSSascha Hauer 
361ec1e82fSSascha Hauer #include <asm/irq.h>
3782906b13SArnd Bergmann #include <linux/platform_data/dma-imx-sdma.h>
3882906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h>
39d078cd1bSZidan Wang #include <linux/regmap.h>
40d078cd1bSZidan Wang #include <linux/mfd/syscon.h>
41d078cd1bSZidan Wang #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
421ec1e82fSSascha Hauer 
43d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
44d2ebfb33SRussell King - ARM Linux 
451ec1e82fSSascha Hauer /* SDMA registers */
461ec1e82fSSascha Hauer #define SDMA_H_C0PTR		0x000
471ec1e82fSSascha Hauer #define SDMA_H_INTR		0x004
481ec1e82fSSascha Hauer #define SDMA_H_STATSTOP		0x008
491ec1e82fSSascha Hauer #define SDMA_H_START		0x00c
501ec1e82fSSascha Hauer #define SDMA_H_EVTOVR		0x010
511ec1e82fSSascha Hauer #define SDMA_H_DSPOVR		0x014
521ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR		0x018
531ec1e82fSSascha Hauer #define SDMA_H_EVTPEND		0x01c
541ec1e82fSSascha Hauer #define SDMA_H_DSPENBL		0x020
551ec1e82fSSascha Hauer #define SDMA_H_RESET		0x024
561ec1e82fSSascha Hauer #define SDMA_H_EVTERR		0x028
571ec1e82fSSascha Hauer #define SDMA_H_INTRMSK		0x02c
581ec1e82fSSascha Hauer #define SDMA_H_PSW		0x030
591ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG	0x034
601ec1e82fSSascha Hauer #define SDMA_H_CONFIG		0x038
611ec1e82fSSascha Hauer #define SDMA_ONCE_ENB		0x040
621ec1e82fSSascha Hauer #define SDMA_ONCE_DATA		0x044
631ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR		0x048
641ec1e82fSSascha Hauer #define SDMA_ONCE_STAT		0x04c
651ec1e82fSSascha Hauer #define SDMA_ONCE_CMD		0x050
661ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR		0x054
671ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR	0x058
681ec1e82fSSascha Hauer #define SDMA_CHN0ADDR		0x05c
691ec1e82fSSascha Hauer #define SDMA_ONCE_RTB		0x060
701ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1	0x070
711ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2	0x074
7262550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35	0x200
7362550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31	0x080
741ec1e82fSSascha Hauer #define SDMA_CHNPRI_0		0x100
751ec1e82fSSascha Hauer 
761ec1e82fSSascha Hauer /*
771ec1e82fSSascha Hauer  * Buffer descriptor status values.
781ec1e82fSSascha Hauer  */
791ec1e82fSSascha Hauer #define BD_DONE  0x01
801ec1e82fSSascha Hauer #define BD_WRAP  0x02
811ec1e82fSSascha Hauer #define BD_CONT  0x04
821ec1e82fSSascha Hauer #define BD_INTR  0x08
831ec1e82fSSascha Hauer #define BD_RROR  0x10
841ec1e82fSSascha Hauer #define BD_LAST  0x20
851ec1e82fSSascha Hauer #define BD_EXTD  0x80
861ec1e82fSSascha Hauer 
871ec1e82fSSascha Hauer /*
881ec1e82fSSascha Hauer  * Data Node descriptor status values.
891ec1e82fSSascha Hauer  */
901ec1e82fSSascha Hauer #define DND_END_OF_FRAME  0x80
911ec1e82fSSascha Hauer #define DND_END_OF_XFER   0x40
921ec1e82fSSascha Hauer #define DND_DONE          0x20
931ec1e82fSSascha Hauer #define DND_UNUSED        0x01
941ec1e82fSSascha Hauer 
951ec1e82fSSascha Hauer /*
961ec1e82fSSascha Hauer  * IPCV2 descriptor status values.
971ec1e82fSSascha Hauer  */
981ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME  0x40
991ec1e82fSSascha Hauer 
1001ec1e82fSSascha Hauer #define IPCV2_MAX_NODES        50
1011ec1e82fSSascha Hauer /*
1021ec1e82fSSascha Hauer  * Error bit set in the CCB status field by the SDMA,
1031ec1e82fSSascha Hauer  * in setbd routine, in case of a transfer error
1041ec1e82fSSascha Hauer  */
1051ec1e82fSSascha Hauer #define DATA_ERROR  0x10000000
1061ec1e82fSSascha Hauer 
1071ec1e82fSSascha Hauer /*
1081ec1e82fSSascha Hauer  * Buffer descriptor commands.
1091ec1e82fSSascha Hauer  */
1101ec1e82fSSascha Hauer #define C0_ADDR             0x01
1111ec1e82fSSascha Hauer #define C0_LOAD             0x02
1121ec1e82fSSascha Hauer #define C0_DUMP             0x03
1131ec1e82fSSascha Hauer #define C0_SETCTX           0x07
1141ec1e82fSSascha Hauer #define C0_GETCTX           0x03
1151ec1e82fSSascha Hauer #define C0_SETDM            0x01
1161ec1e82fSSascha Hauer #define C0_SETPM            0x04
1171ec1e82fSSascha Hauer #define C0_GETDM            0x02
1181ec1e82fSSascha Hauer #define C0_GETPM            0x08
1191ec1e82fSSascha Hauer /*
1201ec1e82fSSascha Hauer  * Change endianness indicator in the BD command field
1211ec1e82fSSascha Hauer  */
1221ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS   0x80
1231ec1e82fSSascha Hauer 
1241ec1e82fSSascha Hauer /*
1258391ecf4SShengjiu Wang  *  p_2_p watermark_level description
1268391ecf4SShengjiu Wang  *	Bits		Name			Description
1278391ecf4SShengjiu Wang  *	0-7		Lower WML		Lower watermark level
1288391ecf4SShengjiu Wang  *	8		PS			1: Pad Swallowing
1298391ecf4SShengjiu Wang  *						0: No Pad Swallowing
1308391ecf4SShengjiu Wang  *	9		PA			1: Pad Adding
1318391ecf4SShengjiu Wang  *						0: No Pad Adding
1328391ecf4SShengjiu Wang  *	10		SPDIF			If this bit is set both source
1338391ecf4SShengjiu Wang  *						and destination are on SPBA
1348391ecf4SShengjiu Wang  *	11		Source Bit(SP)		1: Source on SPBA
1358391ecf4SShengjiu Wang  *						0: Source on AIPS
1368391ecf4SShengjiu Wang  *	12		Destination Bit(DP)	1: Destination on SPBA
1378391ecf4SShengjiu Wang  *						0: Destination on AIPS
1388391ecf4SShengjiu Wang  *	13-15		---------		MUST BE 0
1398391ecf4SShengjiu Wang  *	16-23		Higher WML		HWML
1408391ecf4SShengjiu Wang  *	24-27		N			Total number of samples after
1418391ecf4SShengjiu Wang  *						which Pad adding/Swallowing
1428391ecf4SShengjiu Wang  *						must be done. It must be odd.
1438391ecf4SShengjiu Wang  *	28		Lower WML Event(LWE)	SDMA events reg to check for
1448391ecf4SShengjiu Wang  *						LWML event mask
1458391ecf4SShengjiu Wang  *						0: LWE in EVENTS register
1468391ecf4SShengjiu Wang  *						1: LWE in EVENTS2 register
1478391ecf4SShengjiu Wang  *	29		Higher WML Event(HWE)	SDMA events reg to check for
1488391ecf4SShengjiu Wang  *						HWML event mask
1498391ecf4SShengjiu Wang  *						0: HWE in EVENTS register
1508391ecf4SShengjiu Wang  *						1: HWE in EVENTS2 register
1518391ecf4SShengjiu Wang  *	30		---------		MUST BE 0
1528391ecf4SShengjiu Wang  *	31		CONT			1: Amount of samples to be
1538391ecf4SShengjiu Wang  *						transferred is unknown and
1548391ecf4SShengjiu Wang  *						script will keep on
1558391ecf4SShengjiu Wang  *						transferring samples as long as
1568391ecf4SShengjiu Wang  *						both events are detected and
1578391ecf4SShengjiu Wang  *						script must be manually stopped
1588391ecf4SShengjiu Wang  *						by the application
1598391ecf4SShengjiu Wang  *						0: The amount of samples to be
1608391ecf4SShengjiu Wang  *						transferred is equal to the
1618391ecf4SShengjiu Wang  *						count field of mode word
1628391ecf4SShengjiu Wang  */
1638391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWML	0xFF
1648391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PS		BIT(8)
1658391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PA		BIT(9)
1668391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SPDIF	BIT(10)
1678391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SP		BIT(11)
1688391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_DP		BIT(12)
1698391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWML	(0xFF << 16)
1708391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWE	BIT(28)
1718391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWE	BIT(29)
1728391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_CONT	BIT(31)
1738391ecf4SShengjiu Wang 
174f9d4a398SNicolin Chen #define SDMA_DMA_BUSWIDTHS	(BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
175f9d4a398SNicolin Chen 				 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
176f9d4a398SNicolin Chen 				 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
177f9d4a398SNicolin Chen 
178f9d4a398SNicolin Chen #define SDMA_DMA_DIRECTIONS	(BIT(DMA_DEV_TO_MEM) | \
179f9d4a398SNicolin Chen 				 BIT(DMA_MEM_TO_DEV) | \
180f9d4a398SNicolin Chen 				 BIT(DMA_DEV_TO_DEV))
181f9d4a398SNicolin Chen 
1828391ecf4SShengjiu Wang /*
1831ec1e82fSSascha Hauer  * Mode/Count of data node descriptors - IPCv2
1841ec1e82fSSascha Hauer  */
1851ec1e82fSSascha Hauer struct sdma_mode_count {
1861ec1e82fSSascha Hauer 	u32 count   : 16; /* size of the buffer pointed by this BD */
1871ec1e82fSSascha Hauer 	u32 status  :  8; /* E,R,I,C,W,D status bits stored here */
188e4b75760SMartin Kaiser 	u32 command :  8; /* command mostly used for channel 0 */
1891ec1e82fSSascha Hauer };
1901ec1e82fSSascha Hauer 
1911ec1e82fSSascha Hauer /*
1921ec1e82fSSascha Hauer  * Buffer descriptor
1931ec1e82fSSascha Hauer  */
1941ec1e82fSSascha Hauer struct sdma_buffer_descriptor {
1951ec1e82fSSascha Hauer 	struct sdma_mode_count  mode;
1961ec1e82fSSascha Hauer 	u32 buffer_addr;	/* address of the buffer described */
1971ec1e82fSSascha Hauer 	u32 ext_buffer_addr;	/* extended buffer address */
1981ec1e82fSSascha Hauer } __attribute__ ((packed));
1991ec1e82fSSascha Hauer 
2001ec1e82fSSascha Hauer /**
2011ec1e82fSSascha Hauer  * struct sdma_channel_control - Channel control Block
2021ec1e82fSSascha Hauer  *
2031ec1e82fSSascha Hauer  * @current_bd_ptr	current buffer descriptor processed
2041ec1e82fSSascha Hauer  * @base_bd_ptr		first element of buffer descriptor array
2051ec1e82fSSascha Hauer  * @unused		padding. The SDMA engine expects an array of 128 byte
2061ec1e82fSSascha Hauer  *			control blocks
2071ec1e82fSSascha Hauer  */
2081ec1e82fSSascha Hauer struct sdma_channel_control {
2091ec1e82fSSascha Hauer 	u32 current_bd_ptr;
2101ec1e82fSSascha Hauer 	u32 base_bd_ptr;
2111ec1e82fSSascha Hauer 	u32 unused[2];
2121ec1e82fSSascha Hauer } __attribute__ ((packed));
2131ec1e82fSSascha Hauer 
2141ec1e82fSSascha Hauer /**
2151ec1e82fSSascha Hauer  * struct sdma_state_registers - SDMA context for a channel
2161ec1e82fSSascha Hauer  *
2171ec1e82fSSascha Hauer  * @pc:		program counter
2181ec1e82fSSascha Hauer  * @t:		test bit: status of arithmetic & test instruction
2191ec1e82fSSascha Hauer  * @rpc:	return program counter
2201ec1e82fSSascha Hauer  * @sf:		source fault while loading data
2211ec1e82fSSascha Hauer  * @spc:	loop start program counter
2221ec1e82fSSascha Hauer  * @df:		destination fault while storing data
2231ec1e82fSSascha Hauer  * @epc:	loop end program counter
2241ec1e82fSSascha Hauer  * @lm:		loop mode
2251ec1e82fSSascha Hauer  */
2261ec1e82fSSascha Hauer struct sdma_state_registers {
2271ec1e82fSSascha Hauer 	u32 pc     :14;
2281ec1e82fSSascha Hauer 	u32 unused1: 1;
2291ec1e82fSSascha Hauer 	u32 t      : 1;
2301ec1e82fSSascha Hauer 	u32 rpc    :14;
2311ec1e82fSSascha Hauer 	u32 unused0: 1;
2321ec1e82fSSascha Hauer 	u32 sf     : 1;
2331ec1e82fSSascha Hauer 	u32 spc    :14;
2341ec1e82fSSascha Hauer 	u32 unused2: 1;
2351ec1e82fSSascha Hauer 	u32 df     : 1;
2361ec1e82fSSascha Hauer 	u32 epc    :14;
2371ec1e82fSSascha Hauer 	u32 lm     : 2;
2381ec1e82fSSascha Hauer } __attribute__ ((packed));
2391ec1e82fSSascha Hauer 
2401ec1e82fSSascha Hauer /**
2411ec1e82fSSascha Hauer  * struct sdma_context_data - sdma context specific to a channel
2421ec1e82fSSascha Hauer  *
2431ec1e82fSSascha Hauer  * @channel_state:	channel state bits
2441ec1e82fSSascha Hauer  * @gReg:		general registers
2451ec1e82fSSascha Hauer  * @mda:		burst dma destination address register
2461ec1e82fSSascha Hauer  * @msa:		burst dma source address register
2471ec1e82fSSascha Hauer  * @ms:			burst dma status register
2481ec1e82fSSascha Hauer  * @md:			burst dma data register
2491ec1e82fSSascha Hauer  * @pda:		peripheral dma destination address register
2501ec1e82fSSascha Hauer  * @psa:		peripheral dma source address register
2511ec1e82fSSascha Hauer  * @ps:			peripheral dma status register
2521ec1e82fSSascha Hauer  * @pd:			peripheral dma data register
2531ec1e82fSSascha Hauer  * @ca:			CRC polynomial register
2541ec1e82fSSascha Hauer  * @cs:			CRC accumulator register
2551ec1e82fSSascha Hauer  * @dda:		dedicated core destination address register
2561ec1e82fSSascha Hauer  * @dsa:		dedicated core source address register
2571ec1e82fSSascha Hauer  * @ds:			dedicated core status register
2581ec1e82fSSascha Hauer  * @dd:			dedicated core data register
2591ec1e82fSSascha Hauer  */
2601ec1e82fSSascha Hauer struct sdma_context_data {
2611ec1e82fSSascha Hauer 	struct sdma_state_registers  channel_state;
2621ec1e82fSSascha Hauer 	u32  gReg[8];
2631ec1e82fSSascha Hauer 	u32  mda;
2641ec1e82fSSascha Hauer 	u32  msa;
2651ec1e82fSSascha Hauer 	u32  ms;
2661ec1e82fSSascha Hauer 	u32  md;
2671ec1e82fSSascha Hauer 	u32  pda;
2681ec1e82fSSascha Hauer 	u32  psa;
2691ec1e82fSSascha Hauer 	u32  ps;
2701ec1e82fSSascha Hauer 	u32  pd;
2711ec1e82fSSascha Hauer 	u32  ca;
2721ec1e82fSSascha Hauer 	u32  cs;
2731ec1e82fSSascha Hauer 	u32  dda;
2741ec1e82fSSascha Hauer 	u32  dsa;
2751ec1e82fSSascha Hauer 	u32  ds;
2761ec1e82fSSascha Hauer 	u32  dd;
2771ec1e82fSSascha Hauer 	u32  scratch0;
2781ec1e82fSSascha Hauer 	u32  scratch1;
2791ec1e82fSSascha Hauer 	u32  scratch2;
2801ec1e82fSSascha Hauer 	u32  scratch3;
2811ec1e82fSSascha Hauer 	u32  scratch4;
2821ec1e82fSSascha Hauer 	u32  scratch5;
2831ec1e82fSSascha Hauer 	u32  scratch6;
2841ec1e82fSSascha Hauer 	u32  scratch7;
2851ec1e82fSSascha Hauer } __attribute__ ((packed));
2861ec1e82fSSascha Hauer 
2871ec1e82fSSascha Hauer #define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor))
2881ec1e82fSSascha Hauer 
2891ec1e82fSSascha Hauer struct sdma_engine;
2901ec1e82fSSascha Hauer 
2911ec1e82fSSascha Hauer /**
2921ec1e82fSSascha Hauer  * struct sdma_channel - housekeeping for a SDMA channel
2931ec1e82fSSascha Hauer  *
2941ec1e82fSSascha Hauer  * @sdma		pointer to the SDMA engine for this channel
29523889c63SSascha Hauer  * @channel		the channel number, matches dmaengine chan_id + 1
2961ec1e82fSSascha Hauer  * @direction		transfer type. Needed for setting SDMA script
2971ec1e82fSSascha Hauer  * @peripheral_type	Peripheral type. Needed for setting SDMA script
2981ec1e82fSSascha Hauer  * @event_id0		aka dma request line
2991ec1e82fSSascha Hauer  * @event_id1		for channels that use 2 events
3001ec1e82fSSascha Hauer  * @word_size		peripheral access size
3011ec1e82fSSascha Hauer  * @buf_tail		ID of the buffer that was processed
30285f57752SNandor Han  * @buf_ptail		ID of the previous buffer that was processed
3031ec1e82fSSascha Hauer  * @num_bd		max NUM_BD. number of descriptors currently handling
3041ec1e82fSSascha Hauer  */
3051ec1e82fSSascha Hauer struct sdma_channel {
3061ec1e82fSSascha Hauer 	struct sdma_engine		*sdma;
3071ec1e82fSSascha Hauer 	unsigned int			channel;
308db8196dfSVinod Koul 	enum dma_transfer_direction		direction;
3091ec1e82fSSascha Hauer 	enum sdma_peripheral_type	peripheral_type;
3101ec1e82fSSascha Hauer 	unsigned int			event_id0;
3111ec1e82fSSascha Hauer 	unsigned int			event_id1;
3121ec1e82fSSascha Hauer 	enum dma_slave_buswidth		word_size;
3131ec1e82fSSascha Hauer 	unsigned int			buf_tail;
31485f57752SNandor Han 	unsigned int			buf_ptail;
3151ec1e82fSSascha Hauer 	unsigned int			num_bd;
316d1a792f3SRussell King - ARM Linux 	unsigned int			period_len;
3171ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor	*bd;
3181ec1e82fSSascha Hauer 	dma_addr_t			bd_phys;
3191ec1e82fSSascha Hauer 	unsigned int			pc_from_device, pc_to_device;
3208391ecf4SShengjiu Wang 	unsigned int			device_to_device;
3211ec1e82fSSascha Hauer 	unsigned long			flags;
3228391ecf4SShengjiu Wang 	dma_addr_t			per_address, per_address2;
3230bbc1413SRichard Zhao 	unsigned long			event_mask[2];
3240bbc1413SRichard Zhao 	unsigned long			watermark_level;
3251ec1e82fSSascha Hauer 	u32				shp_addr, per_addr;
3261ec1e82fSSascha Hauer 	struct dma_chan			chan;
3271ec1e82fSSascha Hauer 	spinlock_t			lock;
3281ec1e82fSSascha Hauer 	struct dma_async_tx_descriptor	desc;
3291ec1e82fSSascha Hauer 	enum dma_status			status;
330ab59a510SHuang Shijie 	unsigned int			chn_count;
331ab59a510SHuang Shijie 	unsigned int			chn_real_count;
332abd9ccc8SHuang Shijie 	struct tasklet_struct		tasklet;
3330b351865SNicolin Chen 	struct imx_dma_data		data;
3342746e2c3SThierry Bultel 	bool				enabled;
3351ec1e82fSSascha Hauer };
3361ec1e82fSSascha Hauer 
3370bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP		BIT(0)
3381ec1e82fSSascha Hauer 
3391ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32
3401ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1
3411ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1
3421ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7
3431ec1e82fSSascha Hauer 
3441ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453
3451ec1e82fSSascha Hauer 
3461ec1e82fSSascha Hauer /**
3471ec1e82fSSascha Hauer  * struct sdma_firmware_header - Layout of the firmware image
3481ec1e82fSSascha Hauer  *
3491ec1e82fSSascha Hauer  * @magic		"SDMA"
3501ec1e82fSSascha Hauer  * @version_major	increased whenever layout of struct sdma_script_start_addrs
3511ec1e82fSSascha Hauer  *			changes.
3521ec1e82fSSascha Hauer  * @version_minor	firmware minor version (for binary compatible changes)
3531ec1e82fSSascha Hauer  * @script_addrs_start	offset of struct sdma_script_start_addrs in this image
3541ec1e82fSSascha Hauer  * @num_script_addrs	Number of script addresses in this image
3551ec1e82fSSascha Hauer  * @ram_code_start	offset of SDMA ram image in this firmware image
3561ec1e82fSSascha Hauer  * @ram_code_size	size of SDMA ram image
3571ec1e82fSSascha Hauer  * @script_addrs	Stores the start address of the SDMA scripts
3581ec1e82fSSascha Hauer  *			(in SDMA memory space)
3591ec1e82fSSascha Hauer  */
3601ec1e82fSSascha Hauer struct sdma_firmware_header {
3611ec1e82fSSascha Hauer 	u32	magic;
3621ec1e82fSSascha Hauer 	u32	version_major;
3631ec1e82fSSascha Hauer 	u32	version_minor;
3641ec1e82fSSascha Hauer 	u32	script_addrs_start;
3651ec1e82fSSascha Hauer 	u32	num_script_addrs;
3661ec1e82fSSascha Hauer 	u32	ram_code_start;
3671ec1e82fSSascha Hauer 	u32	ram_code_size;
3681ec1e82fSSascha Hauer };
3691ec1e82fSSascha Hauer 
37017bba72fSSascha Hauer struct sdma_driver_data {
37117bba72fSSascha Hauer 	int chnenbl0;
37217bba72fSSascha Hauer 	int num_events;
373dcfec3c0SSascha Hauer 	struct sdma_script_start_addrs	*script_addrs;
37462550cd7SShawn Guo };
37562550cd7SShawn Guo 
3761ec1e82fSSascha Hauer struct sdma_engine {
3771ec1e82fSSascha Hauer 	struct device			*dev;
378b9b3f82fSSascha Hauer 	struct device_dma_parameters	dma_parms;
3791ec1e82fSSascha Hauer 	struct sdma_channel		channel[MAX_DMA_CHANNELS];
3801ec1e82fSSascha Hauer 	struct sdma_channel_control	*channel_control;
3811ec1e82fSSascha Hauer 	void __iomem			*regs;
3821ec1e82fSSascha Hauer 	struct sdma_context_data	*context;
3831ec1e82fSSascha Hauer 	dma_addr_t			context_phys;
3841ec1e82fSSascha Hauer 	struct dma_device		dma_device;
3857560e3f3SSascha Hauer 	struct clk			*clk_ipg;
3867560e3f3SSascha Hauer 	struct clk			*clk_ahb;
3872ccaef05SRichard Zhao 	spinlock_t			channel_0_lock;
388cd72b846SNicolin Chen 	u32				script_number;
3891ec1e82fSSascha Hauer 	struct sdma_script_start_addrs	*script_addrs;
39017bba72fSSascha Hauer 	const struct sdma_driver_data	*drvdata;
3918391ecf4SShengjiu Wang 	u32				spba_start_addr;
3928391ecf4SShengjiu Wang 	u32				spba_end_addr;
3935bb9dbb5SVinod Koul 	unsigned int			irq;
39417bba72fSSascha Hauer };
39517bba72fSSascha Hauer 
396e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx31 = {
39717bba72fSSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX31,
39817bba72fSSascha Hauer 	.num_events = 32,
39917bba72fSSascha Hauer };
40017bba72fSSascha Hauer 
401dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = {
402dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 729,
403dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 904,
404dcfec3c0SSascha Hauer 	.per_2_app_addr = 1255,
405dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 834,
406dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1120,
407dcfec3c0SSascha Hauer 	.per_2_shp_addr = 1329,
408dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 1048,
409dcfec3c0SSascha Hauer 	.ata_2_mcu_addr = 1560,
410dcfec3c0SSascha Hauer 	.mcu_2_ata_addr = 1479,
411dcfec3c0SSascha Hauer 	.app_2_per_addr = 1189,
412dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 770,
413dcfec3c0SSascha Hauer 	.shp_2_per_addr = 1407,
414dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 979,
415dcfec3c0SSascha Hauer };
416dcfec3c0SSascha Hauer 
417e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx25 = {
418dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
419dcfec3c0SSascha Hauer 	.num_events = 48,
420dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx25,
421dcfec3c0SSascha Hauer };
422dcfec3c0SSascha Hauer 
423e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx35 = {
42417bba72fSSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
42517bba72fSSascha Hauer 	.num_events = 48,
4261ec1e82fSSascha Hauer };
4271ec1e82fSSascha Hauer 
428dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = {
429dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
430dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
431dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
432dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 961,
433dcfec3c0SSascha Hauer 	.ata_2_mcu_addr = 1473,
434dcfec3c0SSascha Hauer 	.mcu_2_ata_addr = 1392,
435dcfec3c0SSascha Hauer 	.app_2_per_addr = 1033,
436dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
437dcfec3c0SSascha Hauer 	.shp_2_per_addr = 1251,
438dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 892,
439dcfec3c0SSascha Hauer };
440dcfec3c0SSascha Hauer 
441e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx51 = {
442dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
443dcfec3c0SSascha Hauer 	.num_events = 48,
444dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx51,
445dcfec3c0SSascha Hauer };
446dcfec3c0SSascha Hauer 
447dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = {
448dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
449dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
450dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
451dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
452dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 891,
453dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 960,
454dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1032,
455dcfec3c0SSascha Hauer 	.spdif_2_mcu_addr = 1100,
456dcfec3c0SSascha Hauer 	.mcu_2_spdif_addr = 1134,
457dcfec3c0SSascha Hauer 	.firi_2_mcu_addr = 1193,
458dcfec3c0SSascha Hauer 	.mcu_2_firi_addr = 1290,
459dcfec3c0SSascha Hauer };
460dcfec3c0SSascha Hauer 
461e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx53 = {
462dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
463dcfec3c0SSascha Hauer 	.num_events = 48,
464dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx53,
465dcfec3c0SSascha Hauer };
466dcfec3c0SSascha Hauer 
467dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = {
468dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
469dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
470dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
471dcfec3c0SSascha Hauer 	.per_2_per_addr = 6331,
472dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1032,
473dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 960,
474dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
475dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 891,
476dcfec3c0SSascha Hauer 	.spdif_2_mcu_addr = 1100,
477dcfec3c0SSascha Hauer 	.mcu_2_spdif_addr = 1134,
478dcfec3c0SSascha Hauer };
479dcfec3c0SSascha Hauer 
480e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx6q = {
481dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
482dcfec3c0SSascha Hauer 	.num_events = 48,
483dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx6q,
484dcfec3c0SSascha Hauer };
485dcfec3c0SSascha Hauer 
486b7d2648aSFabio Estevam static struct sdma_script_start_addrs sdma_script_imx7d = {
487b7d2648aSFabio Estevam 	.ap_2_ap_addr = 644,
488b7d2648aSFabio Estevam 	.uart_2_mcu_addr = 819,
489b7d2648aSFabio Estevam 	.mcu_2_app_addr = 749,
490b7d2648aSFabio Estevam 	.uartsh_2_mcu_addr = 1034,
491b7d2648aSFabio Estevam 	.mcu_2_shp_addr = 962,
492b7d2648aSFabio Estevam 	.app_2_mcu_addr = 685,
493b7d2648aSFabio Estevam 	.shp_2_mcu_addr = 893,
494b7d2648aSFabio Estevam 	.spdif_2_mcu_addr = 1102,
495b7d2648aSFabio Estevam 	.mcu_2_spdif_addr = 1136,
496b7d2648aSFabio Estevam };
497b7d2648aSFabio Estevam 
498b7d2648aSFabio Estevam static struct sdma_driver_data sdma_imx7d = {
499b7d2648aSFabio Estevam 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
500b7d2648aSFabio Estevam 	.num_events = 48,
501b7d2648aSFabio Estevam 	.script_addrs = &sdma_script_imx7d,
502b7d2648aSFabio Estevam };
503b7d2648aSFabio Estevam 
504afe7cdedSKrzysztof Kozlowski static const struct platform_device_id sdma_devtypes[] = {
50562550cd7SShawn Guo 	{
506dcfec3c0SSascha Hauer 		.name = "imx25-sdma",
507dcfec3c0SSascha Hauer 		.driver_data = (unsigned long)&sdma_imx25,
508dcfec3c0SSascha Hauer 	}, {
50962550cd7SShawn Guo 		.name = "imx31-sdma",
51017bba72fSSascha Hauer 		.driver_data = (unsigned long)&sdma_imx31,
51162550cd7SShawn Guo 	}, {
51262550cd7SShawn Guo 		.name = "imx35-sdma",
51317bba72fSSascha Hauer 		.driver_data = (unsigned long)&sdma_imx35,
51462550cd7SShawn Guo 	}, {
515dcfec3c0SSascha Hauer 		.name = "imx51-sdma",
516dcfec3c0SSascha Hauer 		.driver_data = (unsigned long)&sdma_imx51,
517dcfec3c0SSascha Hauer 	}, {
518dcfec3c0SSascha Hauer 		.name = "imx53-sdma",
519dcfec3c0SSascha Hauer 		.driver_data = (unsigned long)&sdma_imx53,
520dcfec3c0SSascha Hauer 	}, {
521dcfec3c0SSascha Hauer 		.name = "imx6q-sdma",
522dcfec3c0SSascha Hauer 		.driver_data = (unsigned long)&sdma_imx6q,
523dcfec3c0SSascha Hauer 	}, {
524b7d2648aSFabio Estevam 		.name = "imx7d-sdma",
525b7d2648aSFabio Estevam 		.driver_data = (unsigned long)&sdma_imx7d,
526b7d2648aSFabio Estevam 	}, {
52762550cd7SShawn Guo 		/* sentinel */
52862550cd7SShawn Guo 	}
52962550cd7SShawn Guo };
53062550cd7SShawn Guo MODULE_DEVICE_TABLE(platform, sdma_devtypes);
53162550cd7SShawn Guo 
532580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = {
533dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
534dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
535dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
53617bba72fSSascha Hauer 	{ .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
537dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
53863edea16SMarkus Pargmann 	{ .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
539b7d2648aSFabio Estevam 	{ .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
540580975d7SShawn Guo 	{ /* sentinel */ }
541580975d7SShawn Guo };
542580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids);
543580975d7SShawn Guo 
5440bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA	BIT(12) /* indicates if the DSPDMA is used */
5450bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS	BIT(11) /* indicates if Real-Time Debug pins are enabled */
5460bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR	BIT(4)  /* indicates if AHB freq /core freq = 2 or 1 */
5471ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM	(3)       /* indicates which context switch mode is selected*/
5481ec1e82fSSascha Hauer 
5491ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
5501ec1e82fSSascha Hauer {
55117bba72fSSascha Hauer 	u32 chnenbl0 = sdma->drvdata->chnenbl0;
5521ec1e82fSSascha Hauer 	return chnenbl0 + event * 4;
5531ec1e82fSSascha Hauer }
5541ec1e82fSSascha Hauer 
5551ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac,
5561ec1e82fSSascha Hauer 		bool event_override, bool mcu_override, bool dsp_override)
5571ec1e82fSSascha Hauer {
5581ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
5591ec1e82fSSascha Hauer 	int channel = sdmac->channel;
5600bbc1413SRichard Zhao 	unsigned long evt, mcu, dsp;
5611ec1e82fSSascha Hauer 
5621ec1e82fSSascha Hauer 	if (event_override && mcu_override && dsp_override)
5631ec1e82fSSascha Hauer 		return -EINVAL;
5641ec1e82fSSascha Hauer 
565c4b56857SRichard Zhao 	evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
566c4b56857SRichard Zhao 	mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
567c4b56857SRichard Zhao 	dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
5681ec1e82fSSascha Hauer 
5691ec1e82fSSascha Hauer 	if (dsp_override)
5700bbc1413SRichard Zhao 		__clear_bit(channel, &dsp);
5711ec1e82fSSascha Hauer 	else
5720bbc1413SRichard Zhao 		__set_bit(channel, &dsp);
5731ec1e82fSSascha Hauer 
5741ec1e82fSSascha Hauer 	if (event_override)
5750bbc1413SRichard Zhao 		__clear_bit(channel, &evt);
5761ec1e82fSSascha Hauer 	else
5770bbc1413SRichard Zhao 		__set_bit(channel, &evt);
5781ec1e82fSSascha Hauer 
5791ec1e82fSSascha Hauer 	if (mcu_override)
5800bbc1413SRichard Zhao 		__clear_bit(channel, &mcu);
5811ec1e82fSSascha Hauer 	else
5820bbc1413SRichard Zhao 		__set_bit(channel, &mcu);
5831ec1e82fSSascha Hauer 
584c4b56857SRichard Zhao 	writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
585c4b56857SRichard Zhao 	writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
586c4b56857SRichard Zhao 	writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
5871ec1e82fSSascha Hauer 
5881ec1e82fSSascha Hauer 	return 0;
5891ec1e82fSSascha Hauer }
5901ec1e82fSSascha Hauer 
591b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
592b9a59166SRichard Zhao {
5932746e2c3SThierry Bultel 	unsigned long flags;
5942746e2c3SThierry Bultel 	struct sdma_channel *sdmac = &sdma->channel[channel];
5952746e2c3SThierry Bultel 
5960bbc1413SRichard Zhao 	writel(BIT(channel), sdma->regs + SDMA_H_START);
5972746e2c3SThierry Bultel 
5982746e2c3SThierry Bultel 	spin_lock_irqsave(&sdmac->lock, flags);
5992746e2c3SThierry Bultel 	sdmac->enabled = true;
6002746e2c3SThierry Bultel 	spin_unlock_irqrestore(&sdmac->lock, flags);
601b9a59166SRichard Zhao }
602b9a59166SRichard Zhao 
6031ec1e82fSSascha Hauer /*
6042ccaef05SRichard Zhao  * sdma_run_channel0 - run a channel and wait till it's done
6051ec1e82fSSascha Hauer  */
6062ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma)
6071ec1e82fSSascha Hauer {
6081ec1e82fSSascha Hauer 	int ret;
6091d069bfaSMichael Olbrich 	u32 reg;
6101ec1e82fSSascha Hauer 
6112ccaef05SRichard Zhao 	sdma_enable_channel(sdma, 0);
6121ec1e82fSSascha Hauer 
6131d069bfaSMichael Olbrich 	ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
6141d069bfaSMichael Olbrich 						reg, !(reg & 1), 1, 500);
6151d069bfaSMichael Olbrich 	if (ret)
6162ccaef05SRichard Zhao 		dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
6171ec1e82fSSascha Hauer 
618855832e4SRobin Gong 	/* Set bits of CONFIG register with dynamic context switching */
619855832e4SRobin Gong 	if (readl(sdma->regs + SDMA_H_CONFIG) == 0)
620855832e4SRobin Gong 		writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
621855832e4SRobin Gong 
6221d069bfaSMichael Olbrich 	return ret;
6231ec1e82fSSascha Hauer }
6241ec1e82fSSascha Hauer 
6251ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
6261ec1e82fSSascha Hauer 		u32 address)
6271ec1e82fSSascha Hauer {
6281ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
6291ec1e82fSSascha Hauer 	void *buf_virt;
6301ec1e82fSSascha Hauer 	dma_addr_t buf_phys;
6311ec1e82fSSascha Hauer 	int ret;
6322ccaef05SRichard Zhao 	unsigned long flags;
63373eab978SSascha Hauer 
6341ec1e82fSSascha Hauer 	buf_virt = dma_alloc_coherent(NULL,
6351ec1e82fSSascha Hauer 			size,
6361ec1e82fSSascha Hauer 			&buf_phys, GFP_KERNEL);
63773eab978SSascha Hauer 	if (!buf_virt) {
6382ccaef05SRichard Zhao 		return -ENOMEM;
63973eab978SSascha Hauer 	}
6401ec1e82fSSascha Hauer 
6412ccaef05SRichard Zhao 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
6422ccaef05SRichard Zhao 
6431ec1e82fSSascha Hauer 	bd0->mode.command = C0_SETPM;
6441ec1e82fSSascha Hauer 	bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
6451ec1e82fSSascha Hauer 	bd0->mode.count = size / 2;
6461ec1e82fSSascha Hauer 	bd0->buffer_addr = buf_phys;
6471ec1e82fSSascha Hauer 	bd0->ext_buffer_addr = address;
6481ec1e82fSSascha Hauer 
6491ec1e82fSSascha Hauer 	memcpy(buf_virt, buf, size);
6501ec1e82fSSascha Hauer 
6512ccaef05SRichard Zhao 	ret = sdma_run_channel0(sdma);
6522ccaef05SRichard Zhao 
6532ccaef05SRichard Zhao 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
6541ec1e82fSSascha Hauer 
6551ec1e82fSSascha Hauer 	dma_free_coherent(NULL, size, buf_virt, buf_phys);
6561ec1e82fSSascha Hauer 
6571ec1e82fSSascha Hauer 	return ret;
6581ec1e82fSSascha Hauer }
6591ec1e82fSSascha Hauer 
6601ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
6611ec1e82fSSascha Hauer {
6621ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
6631ec1e82fSSascha Hauer 	int channel = sdmac->channel;
6640bbc1413SRichard Zhao 	unsigned long val;
6651ec1e82fSSascha Hauer 	u32 chnenbl = chnenbl_ofs(sdma, event);
6661ec1e82fSSascha Hauer 
667c4b56857SRichard Zhao 	val = readl_relaxed(sdma->regs + chnenbl);
6680bbc1413SRichard Zhao 	__set_bit(channel, &val);
669c4b56857SRichard Zhao 	writel_relaxed(val, sdma->regs + chnenbl);
6701ec1e82fSSascha Hauer }
6711ec1e82fSSascha Hauer 
6721ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
6731ec1e82fSSascha Hauer {
6741ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
6751ec1e82fSSascha Hauer 	int channel = sdmac->channel;
6761ec1e82fSSascha Hauer 	u32 chnenbl = chnenbl_ofs(sdma, event);
6770bbc1413SRichard Zhao 	unsigned long val;
6781ec1e82fSSascha Hauer 
679c4b56857SRichard Zhao 	val = readl_relaxed(sdma->regs + chnenbl);
6800bbc1413SRichard Zhao 	__clear_bit(channel, &val);
681c4b56857SRichard Zhao 	writel_relaxed(val, sdma->regs + chnenbl);
6821ec1e82fSSascha Hauer }
6831ec1e82fSSascha Hauer 
684d1a792f3SRussell King - ARM Linux static void sdma_update_channel_loop(struct sdma_channel *sdmac)
685d1a792f3SRussell King - ARM Linux {
6861ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd;
6875881826dSNandor Han 	int error = 0;
6885881826dSNandor Han 	enum dma_status	old_status = sdmac->status;
6892746e2c3SThierry Bultel 	unsigned long flags;
6902746e2c3SThierry Bultel 
6912746e2c3SThierry Bultel 	spin_lock_irqsave(&sdmac->lock, flags);
6922746e2c3SThierry Bultel 	if (!sdmac->enabled) {
6932746e2c3SThierry Bultel 		spin_unlock_irqrestore(&sdmac->lock, flags);
6942746e2c3SThierry Bultel 		return;
6952746e2c3SThierry Bultel 	}
6962746e2c3SThierry Bultel 	spin_unlock_irqrestore(&sdmac->lock, flags);
6971ec1e82fSSascha Hauer 
6981ec1e82fSSascha Hauer 	/*
6991ec1e82fSSascha Hauer 	 * loop mode. Iterate over descriptors, re-setup them and
7001ec1e82fSSascha Hauer 	 * call callback function.
7011ec1e82fSSascha Hauer 	 */
7021ec1e82fSSascha Hauer 	while (1) {
7031ec1e82fSSascha Hauer 		bd = &sdmac->bd[sdmac->buf_tail];
7041ec1e82fSSascha Hauer 
7051ec1e82fSSascha Hauer 		if (bd->mode.status & BD_DONE)
7061ec1e82fSSascha Hauer 			break;
7071ec1e82fSSascha Hauer 
7085881826dSNandor Han 		if (bd->mode.status & BD_RROR) {
7095881826dSNandor Han 			bd->mode.status &= ~BD_RROR;
7101ec1e82fSSascha Hauer 			sdmac->status = DMA_ERROR;
7115881826dSNandor Han 			error = -EIO;
7125881826dSNandor Han 		}
7131ec1e82fSSascha Hauer 
7145881826dSNandor Han 	       /*
7155881826dSNandor Han 		* We use bd->mode.count to calculate the residue, since contains
7165881826dSNandor Han 		* the number of bytes present in the current buffer descriptor.
7175881826dSNandor Han 		*/
7185881826dSNandor Han 
7195881826dSNandor Han 		sdmac->chn_real_count = bd->mode.count;
7201ec1e82fSSascha Hauer 		bd->mode.status |= BD_DONE;
7215881826dSNandor Han 		bd->mode.count = sdmac->period_len;
72285f57752SNandor Han 		sdmac->buf_ptail = sdmac->buf_tail;
72385f57752SNandor Han 		sdmac->buf_tail = (sdmac->buf_tail + 1) % sdmac->num_bd;
72415f30f51SNandor Han 
72515f30f51SNandor Han 		/*
72615f30f51SNandor Han 		 * The callback is called from the interrupt context in order
72715f30f51SNandor Han 		 * to reduce latency and to avoid the risk of altering the
72815f30f51SNandor Han 		 * SDMA transaction status by the time the client tasklet is
72915f30f51SNandor Han 		 * executed.
73015f30f51SNandor Han 		 */
73115f30f51SNandor Han 
732553911c6SLinus Torvalds 		dmaengine_desc_get_callback_invoke(&sdmac->desc, NULL);
73315f30f51SNandor Han 
7345881826dSNandor Han 		if (error)
7355881826dSNandor Han 			sdmac->status = old_status;
7361ec1e82fSSascha Hauer 	}
7371ec1e82fSSascha Hauer }
7381ec1e82fSSascha Hauer 
73915f30f51SNandor Han static void mxc_sdma_handle_channel_normal(unsigned long data)
7401ec1e82fSSascha Hauer {
74115f30f51SNandor Han 	struct sdma_channel *sdmac = (struct sdma_channel *) data;
7421ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd;
7431ec1e82fSSascha Hauer 	int i, error = 0;
7441ec1e82fSSascha Hauer 
745ab59a510SHuang Shijie 	sdmac->chn_real_count = 0;
7461ec1e82fSSascha Hauer 	/*
7471ec1e82fSSascha Hauer 	 * non loop mode. Iterate over all descriptors, collect
7481ec1e82fSSascha Hauer 	 * errors and call callback function
7491ec1e82fSSascha Hauer 	 */
7501ec1e82fSSascha Hauer 	for (i = 0; i < sdmac->num_bd; i++) {
7511ec1e82fSSascha Hauer 		bd = &sdmac->bd[i];
7521ec1e82fSSascha Hauer 
7531ec1e82fSSascha Hauer 		 if (bd->mode.status & (BD_DONE | BD_RROR))
7541ec1e82fSSascha Hauer 			error = -EIO;
755ab59a510SHuang Shijie 		 sdmac->chn_real_count += bd->mode.count;
7561ec1e82fSSascha Hauer 	}
7571ec1e82fSSascha Hauer 
7581ec1e82fSSascha Hauer 	if (error)
7591ec1e82fSSascha Hauer 		sdmac->status = DMA_ERROR;
7601ec1e82fSSascha Hauer 	else
761409bff6aSVinod Koul 		sdmac->status = DMA_COMPLETE;
7621ec1e82fSSascha Hauer 
763f7fbce07SRussell King - ARM Linux 	dma_cookie_complete(&sdmac->desc);
76448dc77e2SDave Jiang 
76548dc77e2SDave Jiang 	dmaengine_desc_get_callback_invoke(&sdmac->desc, NULL);
7661ec1e82fSSascha Hauer }
7671ec1e82fSSascha Hauer 
7681ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id)
7691ec1e82fSSascha Hauer {
7701ec1e82fSSascha Hauer 	struct sdma_engine *sdma = dev_id;
7710bbc1413SRichard Zhao 	unsigned long stat;
7721ec1e82fSSascha Hauer 
773c4b56857SRichard Zhao 	stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
774c4b56857SRichard Zhao 	writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
7751d069bfaSMichael Olbrich 	/* channel 0 is special and not handled here, see run_channel0() */
7761d069bfaSMichael Olbrich 	stat &= ~1;
7771ec1e82fSSascha Hauer 
7781ec1e82fSSascha Hauer 	while (stat) {
7791ec1e82fSSascha Hauer 		int channel = fls(stat) - 1;
7801ec1e82fSSascha Hauer 		struct sdma_channel *sdmac = &sdma->channel[channel];
7811ec1e82fSSascha Hauer 
782d1a792f3SRussell King - ARM Linux 		if (sdmac->flags & IMX_DMA_SG_LOOP)
783d1a792f3SRussell King - ARM Linux 			sdma_update_channel_loop(sdmac);
78415f30f51SNandor Han 		else
785abd9ccc8SHuang Shijie 			tasklet_schedule(&sdmac->tasklet);
7861ec1e82fSSascha Hauer 
7870bbc1413SRichard Zhao 		__clear_bit(channel, &stat);
7881ec1e82fSSascha Hauer 	}
7891ec1e82fSSascha Hauer 
7901ec1e82fSSascha Hauer 	return IRQ_HANDLED;
7911ec1e82fSSascha Hauer }
7921ec1e82fSSascha Hauer 
7931ec1e82fSSascha Hauer /*
7941ec1e82fSSascha Hauer  * sets the pc of SDMA script according to the peripheral type
7951ec1e82fSSascha Hauer  */
7961ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac,
7971ec1e82fSSascha Hauer 		enum sdma_peripheral_type peripheral_type)
7981ec1e82fSSascha Hauer {
7991ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
8001ec1e82fSSascha Hauer 	int per_2_emi = 0, emi_2_per = 0;
8011ec1e82fSSascha Hauer 	/*
8021ec1e82fSSascha Hauer 	 * These are needed once we start to support transfers between
8031ec1e82fSSascha Hauer 	 * two peripherals or memory-to-memory transfers
8041ec1e82fSSascha Hauer 	 */
8050d605ba0SVinod Koul 	int per_2_per = 0;
8061ec1e82fSSascha Hauer 
8071ec1e82fSSascha Hauer 	sdmac->pc_from_device = 0;
8081ec1e82fSSascha Hauer 	sdmac->pc_to_device = 0;
8098391ecf4SShengjiu Wang 	sdmac->device_to_device = 0;
8101ec1e82fSSascha Hauer 
8111ec1e82fSSascha Hauer 	switch (peripheral_type) {
8121ec1e82fSSascha Hauer 	case IMX_DMATYPE_MEMORY:
8131ec1e82fSSascha Hauer 		break;
8141ec1e82fSSascha Hauer 	case IMX_DMATYPE_DSP:
8151ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->bp_2_ap_addr;
8161ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->ap_2_bp_addr;
8171ec1e82fSSascha Hauer 		break;
8181ec1e82fSSascha Hauer 	case IMX_DMATYPE_FIRI:
8191ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
8201ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
8211ec1e82fSSascha Hauer 		break;
8221ec1e82fSSascha Hauer 	case IMX_DMATYPE_UART:
8231ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
8241ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
8251ec1e82fSSascha Hauer 		break;
8261ec1e82fSSascha Hauer 	case IMX_DMATYPE_UART_SP:
8271ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
8281ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
8291ec1e82fSSascha Hauer 		break;
8301ec1e82fSSascha Hauer 	case IMX_DMATYPE_ATA:
8311ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
8321ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
8331ec1e82fSSascha Hauer 		break;
8341ec1e82fSSascha Hauer 	case IMX_DMATYPE_CSPI:
8351ec1e82fSSascha Hauer 	case IMX_DMATYPE_EXT:
8361ec1e82fSSascha Hauer 	case IMX_DMATYPE_SSI:
83729aebfdeSNicolin Chen 	case IMX_DMATYPE_SAI:
8381ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->app_2_mcu_addr;
8391ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
8401ec1e82fSSascha Hauer 		break;
8411a895578SNicolin Chen 	case IMX_DMATYPE_SSI_DUAL:
8421a895578SNicolin Chen 		per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
8431a895578SNicolin Chen 		emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
8441a895578SNicolin Chen 		break;
8451ec1e82fSSascha Hauer 	case IMX_DMATYPE_SSI_SP:
8461ec1e82fSSascha Hauer 	case IMX_DMATYPE_MMC:
8471ec1e82fSSascha Hauer 	case IMX_DMATYPE_SDHC:
8481ec1e82fSSascha Hauer 	case IMX_DMATYPE_CSPI_SP:
8491ec1e82fSSascha Hauer 	case IMX_DMATYPE_ESAI:
8501ec1e82fSSascha Hauer 	case IMX_DMATYPE_MSHC_SP:
8511ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
8521ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
8531ec1e82fSSascha Hauer 		break;
8541ec1e82fSSascha Hauer 	case IMX_DMATYPE_ASRC:
8551ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
8561ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
8571ec1e82fSSascha Hauer 		per_2_per = sdma->script_addrs->per_2_per_addr;
8581ec1e82fSSascha Hauer 		break;
859f892afb0SNicolin Chen 	case IMX_DMATYPE_ASRC_SP:
860f892afb0SNicolin Chen 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
861f892afb0SNicolin Chen 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
862f892afb0SNicolin Chen 		per_2_per = sdma->script_addrs->per_2_per_addr;
863f892afb0SNicolin Chen 		break;
8641ec1e82fSSascha Hauer 	case IMX_DMATYPE_MSHC:
8651ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
8661ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
8671ec1e82fSSascha Hauer 		break;
8681ec1e82fSSascha Hauer 	case IMX_DMATYPE_CCM:
8691ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
8701ec1e82fSSascha Hauer 		break;
8711ec1e82fSSascha Hauer 	case IMX_DMATYPE_SPDIF:
8721ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
8731ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
8741ec1e82fSSascha Hauer 		break;
8751ec1e82fSSascha Hauer 	case IMX_DMATYPE_IPU_MEMORY:
8761ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
8771ec1e82fSSascha Hauer 		break;
8781ec1e82fSSascha Hauer 	default:
8791ec1e82fSSascha Hauer 		break;
8801ec1e82fSSascha Hauer 	}
8811ec1e82fSSascha Hauer 
8821ec1e82fSSascha Hauer 	sdmac->pc_from_device = per_2_emi;
8831ec1e82fSSascha Hauer 	sdmac->pc_to_device = emi_2_per;
8848391ecf4SShengjiu Wang 	sdmac->device_to_device = per_2_per;
8851ec1e82fSSascha Hauer }
8861ec1e82fSSascha Hauer 
8871ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac)
8881ec1e82fSSascha Hauer {
8891ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
8901ec1e82fSSascha Hauer 	int channel = sdmac->channel;
8911ec1e82fSSascha Hauer 	int load_address;
8921ec1e82fSSascha Hauer 	struct sdma_context_data *context = sdma->context;
8931ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
8941ec1e82fSSascha Hauer 	int ret;
8952ccaef05SRichard Zhao 	unsigned long flags;
8961ec1e82fSSascha Hauer 
8978391ecf4SShengjiu Wang 	if (sdmac->direction == DMA_DEV_TO_MEM)
8981ec1e82fSSascha Hauer 		load_address = sdmac->pc_from_device;
8998391ecf4SShengjiu Wang 	else if (sdmac->direction == DMA_DEV_TO_DEV)
9008391ecf4SShengjiu Wang 		load_address = sdmac->device_to_device;
9018391ecf4SShengjiu Wang 	else
9021ec1e82fSSascha Hauer 		load_address = sdmac->pc_to_device;
9031ec1e82fSSascha Hauer 
9041ec1e82fSSascha Hauer 	if (load_address < 0)
9051ec1e82fSSascha Hauer 		return load_address;
9061ec1e82fSSascha Hauer 
9071ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "load_address = %d\n", load_address);
9080bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
9091ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
9101ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
9110bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
9120bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
9131ec1e82fSSascha Hauer 
9142ccaef05SRichard Zhao 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
91573eab978SSascha Hauer 
9161ec1e82fSSascha Hauer 	memset(context, 0, sizeof(*context));
9171ec1e82fSSascha Hauer 	context->channel_state.pc = load_address;
9181ec1e82fSSascha Hauer 
9191ec1e82fSSascha Hauer 	/* Send by context the event mask,base address for peripheral
9201ec1e82fSSascha Hauer 	 * and watermark level
9211ec1e82fSSascha Hauer 	 */
9220bbc1413SRichard Zhao 	context->gReg[0] = sdmac->event_mask[1];
9230bbc1413SRichard Zhao 	context->gReg[1] = sdmac->event_mask[0];
9241ec1e82fSSascha Hauer 	context->gReg[2] = sdmac->per_addr;
9251ec1e82fSSascha Hauer 	context->gReg[6] = sdmac->shp_addr;
9261ec1e82fSSascha Hauer 	context->gReg[7] = sdmac->watermark_level;
9271ec1e82fSSascha Hauer 
9281ec1e82fSSascha Hauer 	bd0->mode.command = C0_SETDM;
9291ec1e82fSSascha Hauer 	bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
9301ec1e82fSSascha Hauer 	bd0->mode.count = sizeof(*context) / 4;
9311ec1e82fSSascha Hauer 	bd0->buffer_addr = sdma->context_phys;
9321ec1e82fSSascha Hauer 	bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
9332ccaef05SRichard Zhao 	ret = sdma_run_channel0(sdma);
9341ec1e82fSSascha Hauer 
9352ccaef05SRichard Zhao 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
93673eab978SSascha Hauer 
9371ec1e82fSSascha Hauer 	return ret;
9381ec1e82fSSascha Hauer }
9391ec1e82fSSascha Hauer 
9407b350ab0SMaxime Ripard static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
9411ec1e82fSSascha Hauer {
9427b350ab0SMaxime Ripard 	return container_of(chan, struct sdma_channel, chan);
9437b350ab0SMaxime Ripard }
9447b350ab0SMaxime Ripard 
9457b350ab0SMaxime Ripard static int sdma_disable_channel(struct dma_chan *chan)
9467b350ab0SMaxime Ripard {
9477b350ab0SMaxime Ripard 	struct sdma_channel *sdmac = to_sdma_chan(chan);
9481ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
9491ec1e82fSSascha Hauer 	int channel = sdmac->channel;
9502746e2c3SThierry Bultel 	unsigned long flags;
9511ec1e82fSSascha Hauer 
9520bbc1413SRichard Zhao 	writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
9531ec1e82fSSascha Hauer 	sdmac->status = DMA_ERROR;
9547b350ab0SMaxime Ripard 
9552746e2c3SThierry Bultel 	spin_lock_irqsave(&sdmac->lock, flags);
9562746e2c3SThierry Bultel 	sdmac->enabled = false;
9572746e2c3SThierry Bultel 	spin_unlock_irqrestore(&sdmac->lock, flags);
9582746e2c3SThierry Bultel 
9597b350ab0SMaxime Ripard 	return 0;
9601ec1e82fSSascha Hauer }
9611ec1e82fSSascha Hauer 
9627f3ff14bSJiada Wang static int sdma_disable_channel_with_delay(struct dma_chan *chan)
9637f3ff14bSJiada Wang {
9647f3ff14bSJiada Wang 	sdma_disable_channel(chan);
9657f3ff14bSJiada Wang 
9667f3ff14bSJiada Wang 	/*
9677f3ff14bSJiada Wang 	 * According to NXP R&D team a delay of one BD SDMA cost time
9687f3ff14bSJiada Wang 	 * (maximum is 1ms) should be added after disable of the channel
9697f3ff14bSJiada Wang 	 * bit, to ensure SDMA core has really been stopped after SDMA
9707f3ff14bSJiada Wang 	 * clients call .device_terminate_all.
9717f3ff14bSJiada Wang 	 */
9727f3ff14bSJiada Wang 	mdelay(1);
9737f3ff14bSJiada Wang 
9747f3ff14bSJiada Wang 	return 0;
9757f3ff14bSJiada Wang }
9767f3ff14bSJiada Wang 
9778391ecf4SShengjiu Wang static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
9788391ecf4SShengjiu Wang {
9798391ecf4SShengjiu Wang 	struct sdma_engine *sdma = sdmac->sdma;
9808391ecf4SShengjiu Wang 
9818391ecf4SShengjiu Wang 	int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
9828391ecf4SShengjiu Wang 	int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
9838391ecf4SShengjiu Wang 
9848391ecf4SShengjiu Wang 	set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
9858391ecf4SShengjiu Wang 	set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
9868391ecf4SShengjiu Wang 
9878391ecf4SShengjiu Wang 	if (sdmac->event_id0 > 31)
9888391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
9898391ecf4SShengjiu Wang 
9908391ecf4SShengjiu Wang 	if (sdmac->event_id1 > 31)
9918391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
9928391ecf4SShengjiu Wang 
9938391ecf4SShengjiu Wang 	/*
9948391ecf4SShengjiu Wang 	 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
9958391ecf4SShengjiu Wang 	 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
9968391ecf4SShengjiu Wang 	 * r0(event_mask[1]) and r1(event_mask[0]).
9978391ecf4SShengjiu Wang 	 */
9988391ecf4SShengjiu Wang 	if (lwml > hwml) {
9998391ecf4SShengjiu Wang 		sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
10008391ecf4SShengjiu Wang 						SDMA_WATERMARK_LEVEL_HWML);
10018391ecf4SShengjiu Wang 		sdmac->watermark_level |= hwml;
10028391ecf4SShengjiu Wang 		sdmac->watermark_level |= lwml << 16;
10038391ecf4SShengjiu Wang 		swap(sdmac->event_mask[0], sdmac->event_mask[1]);
10048391ecf4SShengjiu Wang 	}
10058391ecf4SShengjiu Wang 
10068391ecf4SShengjiu Wang 	if (sdmac->per_address2 >= sdma->spba_start_addr &&
10078391ecf4SShengjiu Wang 			sdmac->per_address2 <= sdma->spba_end_addr)
10088391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
10098391ecf4SShengjiu Wang 
10108391ecf4SShengjiu Wang 	if (sdmac->per_address >= sdma->spba_start_addr &&
10118391ecf4SShengjiu Wang 			sdmac->per_address <= sdma->spba_end_addr)
10128391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
10138391ecf4SShengjiu Wang 
10148391ecf4SShengjiu Wang 	sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
10158391ecf4SShengjiu Wang }
10168391ecf4SShengjiu Wang 
10177b350ab0SMaxime Ripard static int sdma_config_channel(struct dma_chan *chan)
10181ec1e82fSSascha Hauer {
10197b350ab0SMaxime Ripard 	struct sdma_channel *sdmac = to_sdma_chan(chan);
10201ec1e82fSSascha Hauer 	int ret;
10211ec1e82fSSascha Hauer 
10227b350ab0SMaxime Ripard 	sdma_disable_channel(chan);
10231ec1e82fSSascha Hauer 
10240bbc1413SRichard Zhao 	sdmac->event_mask[0] = 0;
10250bbc1413SRichard Zhao 	sdmac->event_mask[1] = 0;
10261ec1e82fSSascha Hauer 	sdmac->shp_addr = 0;
10271ec1e82fSSascha Hauer 	sdmac->per_addr = 0;
10281ec1e82fSSascha Hauer 
10291ec1e82fSSascha Hauer 	if (sdmac->event_id0) {
103017bba72fSSascha Hauer 		if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
10311ec1e82fSSascha Hauer 			return -EINVAL;
10321ec1e82fSSascha Hauer 		sdma_event_enable(sdmac, sdmac->event_id0);
10331ec1e82fSSascha Hauer 	}
10341ec1e82fSSascha Hauer 
10358391ecf4SShengjiu Wang 	if (sdmac->event_id1) {
10368391ecf4SShengjiu Wang 		if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
10378391ecf4SShengjiu Wang 			return -EINVAL;
10388391ecf4SShengjiu Wang 		sdma_event_enable(sdmac, sdmac->event_id1);
10398391ecf4SShengjiu Wang 	}
10408391ecf4SShengjiu Wang 
10411ec1e82fSSascha Hauer 	switch (sdmac->peripheral_type) {
10421ec1e82fSSascha Hauer 	case IMX_DMATYPE_DSP:
10431ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, false, true, true);
10441ec1e82fSSascha Hauer 		break;
10451ec1e82fSSascha Hauer 	case IMX_DMATYPE_MEMORY:
10461ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, false, true, false);
10471ec1e82fSSascha Hauer 		break;
10481ec1e82fSSascha Hauer 	default:
10491ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, true, true, false);
10501ec1e82fSSascha Hauer 		break;
10511ec1e82fSSascha Hauer 	}
10521ec1e82fSSascha Hauer 
10531ec1e82fSSascha Hauer 	sdma_get_pc(sdmac, sdmac->peripheral_type);
10541ec1e82fSSascha Hauer 
10551ec1e82fSSascha Hauer 	if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
10561ec1e82fSSascha Hauer 			(sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
10571ec1e82fSSascha Hauer 		/* Handle multiple event channels differently */
10581ec1e82fSSascha Hauer 		if (sdmac->event_id1) {
10598391ecf4SShengjiu Wang 			if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
10608391ecf4SShengjiu Wang 			    sdmac->peripheral_type == IMX_DMATYPE_ASRC)
10618391ecf4SShengjiu Wang 				sdma_set_watermarklevel_for_p2p(sdmac);
10628391ecf4SShengjiu Wang 		} else
10630bbc1413SRichard Zhao 			__set_bit(sdmac->event_id0, sdmac->event_mask);
10648391ecf4SShengjiu Wang 
10651ec1e82fSSascha Hauer 		/* Address */
10661ec1e82fSSascha Hauer 		sdmac->shp_addr = sdmac->per_address;
10678391ecf4SShengjiu Wang 		sdmac->per_addr = sdmac->per_address2;
10681ec1e82fSSascha Hauer 	} else {
10691ec1e82fSSascha Hauer 		sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
10701ec1e82fSSascha Hauer 	}
10711ec1e82fSSascha Hauer 
10721ec1e82fSSascha Hauer 	ret = sdma_load_context(sdmac);
10731ec1e82fSSascha Hauer 
10741ec1e82fSSascha Hauer 	return ret;
10751ec1e82fSSascha Hauer }
10761ec1e82fSSascha Hauer 
10771ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac,
10781ec1e82fSSascha Hauer 		unsigned int priority)
10791ec1e82fSSascha Hauer {
10801ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
10811ec1e82fSSascha Hauer 	int channel = sdmac->channel;
10821ec1e82fSSascha Hauer 
10831ec1e82fSSascha Hauer 	if (priority < MXC_SDMA_MIN_PRIORITY
10841ec1e82fSSascha Hauer 	    || priority > MXC_SDMA_MAX_PRIORITY) {
10851ec1e82fSSascha Hauer 		return -EINVAL;
10861ec1e82fSSascha Hauer 	}
10871ec1e82fSSascha Hauer 
1088c4b56857SRichard Zhao 	writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
10891ec1e82fSSascha Hauer 
10901ec1e82fSSascha Hauer 	return 0;
10911ec1e82fSSascha Hauer }
10921ec1e82fSSascha Hauer 
10931ec1e82fSSascha Hauer static int sdma_request_channel(struct sdma_channel *sdmac)
10941ec1e82fSSascha Hauer {
10951ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
10961ec1e82fSSascha Hauer 	int channel = sdmac->channel;
10971ec1e82fSSascha Hauer 	int ret = -EBUSY;
10981ec1e82fSSascha Hauer 
10999f92d223SJoe Perches 	sdmac->bd = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys,
11009f92d223SJoe Perches 					GFP_KERNEL);
11011ec1e82fSSascha Hauer 	if (!sdmac->bd) {
11021ec1e82fSSascha Hauer 		ret = -ENOMEM;
11031ec1e82fSSascha Hauer 		goto out;
11041ec1e82fSSascha Hauer 	}
11051ec1e82fSSascha Hauer 
11061ec1e82fSSascha Hauer 	sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys;
11071ec1e82fSSascha Hauer 	sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
11081ec1e82fSSascha Hauer 
11091ec1e82fSSascha Hauer 	sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY);
11101ec1e82fSSascha Hauer 	return 0;
11111ec1e82fSSascha Hauer out:
11121ec1e82fSSascha Hauer 
11131ec1e82fSSascha Hauer 	return ret;
11141ec1e82fSSascha Hauer }
11151ec1e82fSSascha Hauer 
11161ec1e82fSSascha Hauer static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx)
11171ec1e82fSSascha Hauer {
1118f69f2e26SHaitao Zhang 	unsigned long flags;
11191ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(tx->chan);
11201ec1e82fSSascha Hauer 	dma_cookie_t cookie;
11211ec1e82fSSascha Hauer 
1122f69f2e26SHaitao Zhang 	spin_lock_irqsave(&sdmac->lock, flags);
11231ec1e82fSSascha Hauer 
1124884485e1SRussell King - ARM Linux 	cookie = dma_cookie_assign(tx);
11251ec1e82fSSascha Hauer 
1126f69f2e26SHaitao Zhang 	spin_unlock_irqrestore(&sdmac->lock, flags);
11271ec1e82fSSascha Hauer 
11281ec1e82fSSascha Hauer 	return cookie;
11291ec1e82fSSascha Hauer }
11301ec1e82fSSascha Hauer 
11311ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan)
11321ec1e82fSSascha Hauer {
11331ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
11341ec1e82fSSascha Hauer 	struct imx_dma_data *data = chan->private;
11351ec1e82fSSascha Hauer 	int prio, ret;
11361ec1e82fSSascha Hauer 
11371ec1e82fSSascha Hauer 	if (!data)
11381ec1e82fSSascha Hauer 		return -EINVAL;
11391ec1e82fSSascha Hauer 
11401ec1e82fSSascha Hauer 	switch (data->priority) {
11411ec1e82fSSascha Hauer 	case DMA_PRIO_HIGH:
11421ec1e82fSSascha Hauer 		prio = 3;
11431ec1e82fSSascha Hauer 		break;
11441ec1e82fSSascha Hauer 	case DMA_PRIO_MEDIUM:
11451ec1e82fSSascha Hauer 		prio = 2;
11461ec1e82fSSascha Hauer 		break;
11471ec1e82fSSascha Hauer 	case DMA_PRIO_LOW:
11481ec1e82fSSascha Hauer 	default:
11491ec1e82fSSascha Hauer 		prio = 1;
11501ec1e82fSSascha Hauer 		break;
11511ec1e82fSSascha Hauer 	}
11521ec1e82fSSascha Hauer 
11531ec1e82fSSascha Hauer 	sdmac->peripheral_type = data->peripheral_type;
11541ec1e82fSSascha Hauer 	sdmac->event_id0 = data->dma_request;
11558391ecf4SShengjiu Wang 	sdmac->event_id1 = data->dma_request2;
1156c2c744d3SRichard Zhao 
1157b93edcddSFabio Estevam 	ret = clk_enable(sdmac->sdma->clk_ipg);
1158b93edcddSFabio Estevam 	if (ret)
1159b93edcddSFabio Estevam 		return ret;
1160b93edcddSFabio Estevam 	ret = clk_enable(sdmac->sdma->clk_ahb);
1161b93edcddSFabio Estevam 	if (ret)
1162b93edcddSFabio Estevam 		goto disable_clk_ipg;
1163c2c744d3SRichard Zhao 
11643bb5e7caSRichard Zhao 	ret = sdma_request_channel(sdmac);
11651ec1e82fSSascha Hauer 	if (ret)
1166b93edcddSFabio Estevam 		goto disable_clk_ahb;
11671ec1e82fSSascha Hauer 
11683bb5e7caSRichard Zhao 	ret = sdma_set_channel_priority(sdmac, prio);
11691ec1e82fSSascha Hauer 	if (ret)
1170b93edcddSFabio Estevam 		goto disable_clk_ahb;
11711ec1e82fSSascha Hauer 
11721ec1e82fSSascha Hauer 	dma_async_tx_descriptor_init(&sdmac->desc, chan);
11731ec1e82fSSascha Hauer 	sdmac->desc.tx_submit = sdma_tx_submit;
11741ec1e82fSSascha Hauer 	/* txd.flags will be overwritten in prep funcs */
11751ec1e82fSSascha Hauer 	sdmac->desc.flags = DMA_CTRL_ACK;
11761ec1e82fSSascha Hauer 
11771ec1e82fSSascha Hauer 	return 0;
1178b93edcddSFabio Estevam 
1179b93edcddSFabio Estevam disable_clk_ahb:
1180b93edcddSFabio Estevam 	clk_disable(sdmac->sdma->clk_ahb);
1181b93edcddSFabio Estevam disable_clk_ipg:
1182b93edcddSFabio Estevam 	clk_disable(sdmac->sdma->clk_ipg);
1183b93edcddSFabio Estevam 	return ret;
11841ec1e82fSSascha Hauer }
11851ec1e82fSSascha Hauer 
11861ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan)
11871ec1e82fSSascha Hauer {
11881ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
11891ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
11901ec1e82fSSascha Hauer 
11917b350ab0SMaxime Ripard 	sdma_disable_channel(chan);
11921ec1e82fSSascha Hauer 
11931ec1e82fSSascha Hauer 	if (sdmac->event_id0)
11941ec1e82fSSascha Hauer 		sdma_event_disable(sdmac, sdmac->event_id0);
11951ec1e82fSSascha Hauer 	if (sdmac->event_id1)
11961ec1e82fSSascha Hauer 		sdma_event_disable(sdmac, sdmac->event_id1);
11971ec1e82fSSascha Hauer 
11981ec1e82fSSascha Hauer 	sdmac->event_id0 = 0;
11991ec1e82fSSascha Hauer 	sdmac->event_id1 = 0;
12001ec1e82fSSascha Hauer 
12011ec1e82fSSascha Hauer 	sdma_set_channel_priority(sdmac, 0);
12021ec1e82fSSascha Hauer 
12031ec1e82fSSascha Hauer 	dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys);
12041ec1e82fSSascha Hauer 
12057560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
12067560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
12071ec1e82fSSascha Hauer }
12081ec1e82fSSascha Hauer 
12091ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
12101ec1e82fSSascha Hauer 		struct dma_chan *chan, struct scatterlist *sgl,
1211db8196dfSVinod Koul 		unsigned int sg_len, enum dma_transfer_direction direction,
1212185ecb5fSAlexandre Bounine 		unsigned long flags, void *context)
12131ec1e82fSSascha Hauer {
12141ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
12151ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
12161ec1e82fSSascha Hauer 	int ret, i, count;
121723889c63SSascha Hauer 	int channel = sdmac->channel;
12181ec1e82fSSascha Hauer 	struct scatterlist *sg;
12191ec1e82fSSascha Hauer 
12201ec1e82fSSascha Hauer 	if (sdmac->status == DMA_IN_PROGRESS)
12211ec1e82fSSascha Hauer 		return NULL;
12221ec1e82fSSascha Hauer 	sdmac->status = DMA_IN_PROGRESS;
12231ec1e82fSSascha Hauer 
12241ec1e82fSSascha Hauer 	sdmac->flags = 0;
12251ec1e82fSSascha Hauer 
12268e2e27c7SRichard Zhao 	sdmac->buf_tail = 0;
122785f57752SNandor Han 	sdmac->buf_ptail = 0;
122885f57752SNandor Han 	sdmac->chn_real_count = 0;
12298e2e27c7SRichard Zhao 
12301ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
12311ec1e82fSSascha Hauer 			sg_len, channel);
12321ec1e82fSSascha Hauer 
12331ec1e82fSSascha Hauer 	sdmac->direction = direction;
12341ec1e82fSSascha Hauer 	ret = sdma_load_context(sdmac);
12351ec1e82fSSascha Hauer 	if (ret)
12361ec1e82fSSascha Hauer 		goto err_out;
12371ec1e82fSSascha Hauer 
12381ec1e82fSSascha Hauer 	if (sg_len > NUM_BD) {
12391ec1e82fSSascha Hauer 		dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
12401ec1e82fSSascha Hauer 				channel, sg_len, NUM_BD);
12411ec1e82fSSascha Hauer 		ret = -EINVAL;
12421ec1e82fSSascha Hauer 		goto err_out;
12431ec1e82fSSascha Hauer 	}
12441ec1e82fSSascha Hauer 
1245ab59a510SHuang Shijie 	sdmac->chn_count = 0;
12461ec1e82fSSascha Hauer 	for_each_sg(sgl, sg, sg_len, i) {
12471ec1e82fSSascha Hauer 		struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
12481ec1e82fSSascha Hauer 		int param;
12491ec1e82fSSascha Hauer 
1250d2f5c276SAnatolij Gustschin 		bd->buffer_addr = sg->dma_address;
12511ec1e82fSSascha Hauer 
1252fdaf9c4bSLars-Peter Clausen 		count = sg_dma_len(sg);
12531ec1e82fSSascha Hauer 
12541ec1e82fSSascha Hauer 		if (count > 0xffff) {
12551ec1e82fSSascha Hauer 			dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
12561ec1e82fSSascha Hauer 					channel, count, 0xffff);
12571ec1e82fSSascha Hauer 			ret = -EINVAL;
12581ec1e82fSSascha Hauer 			goto err_out;
12591ec1e82fSSascha Hauer 		}
12601ec1e82fSSascha Hauer 
12611ec1e82fSSascha Hauer 		bd->mode.count = count;
1262ab59a510SHuang Shijie 		sdmac->chn_count += count;
12631ec1e82fSSascha Hauer 
12641ec1e82fSSascha Hauer 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) {
12651ec1e82fSSascha Hauer 			ret =  -EINVAL;
12661ec1e82fSSascha Hauer 			goto err_out;
12671ec1e82fSSascha Hauer 		}
12681fa81c27SSascha Hauer 
12691fa81c27SSascha Hauer 		switch (sdmac->word_size) {
12701fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_4_BYTES:
12711ec1e82fSSascha Hauer 			bd->mode.command = 0;
12721fa81c27SSascha Hauer 			if (count & 3 || sg->dma_address & 3)
12731fa81c27SSascha Hauer 				return NULL;
12741fa81c27SSascha Hauer 			break;
12751fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_2_BYTES:
12761fa81c27SSascha Hauer 			bd->mode.command = 2;
12771fa81c27SSascha Hauer 			if (count & 1 || sg->dma_address & 1)
12781fa81c27SSascha Hauer 				return NULL;
12791fa81c27SSascha Hauer 			break;
12801fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_1_BYTE:
12811fa81c27SSascha Hauer 			bd->mode.command = 1;
12821fa81c27SSascha Hauer 			break;
12831fa81c27SSascha Hauer 		default:
12841fa81c27SSascha Hauer 			return NULL;
12851fa81c27SSascha Hauer 		}
12861ec1e82fSSascha Hauer 
12871ec1e82fSSascha Hauer 		param = BD_DONE | BD_EXTD | BD_CONT;
12881ec1e82fSSascha Hauer 
1289341b9419SShawn Guo 		if (i + 1 == sg_len) {
12901ec1e82fSSascha Hauer 			param |= BD_INTR;
1291341b9419SShawn Guo 			param |= BD_LAST;
1292341b9419SShawn Guo 			param &= ~BD_CONT;
12931ec1e82fSSascha Hauer 		}
12941ec1e82fSSascha Hauer 
1295c3cc74b2SOlof Johansson 		dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1296c3cc74b2SOlof Johansson 				i, count, (u64)sg->dma_address,
12971ec1e82fSSascha Hauer 				param & BD_WRAP ? "wrap" : "",
12981ec1e82fSSascha Hauer 				param & BD_INTR ? " intr" : "");
12991ec1e82fSSascha Hauer 
13001ec1e82fSSascha Hauer 		bd->mode.status = param;
13011ec1e82fSSascha Hauer 	}
13021ec1e82fSSascha Hauer 
13031ec1e82fSSascha Hauer 	sdmac->num_bd = sg_len;
13041ec1e82fSSascha Hauer 	sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
13051ec1e82fSSascha Hauer 
13061ec1e82fSSascha Hauer 	return &sdmac->desc;
13071ec1e82fSSascha Hauer err_out:
13084b2ce9ddSShawn Guo 	sdmac->status = DMA_ERROR;
13091ec1e82fSSascha Hauer 	return NULL;
13101ec1e82fSSascha Hauer }
13111ec1e82fSSascha Hauer 
13121ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
13131ec1e82fSSascha Hauer 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
1314185ecb5fSAlexandre Bounine 		size_t period_len, enum dma_transfer_direction direction,
131531c1e5a1SLaurent Pinchart 		unsigned long flags)
13161ec1e82fSSascha Hauer {
13171ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
13181ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
13191ec1e82fSSascha Hauer 	int num_periods = buf_len / period_len;
132023889c63SSascha Hauer 	int channel = sdmac->channel;
13211ec1e82fSSascha Hauer 	int ret, i = 0, buf = 0;
13221ec1e82fSSascha Hauer 
13231ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
13241ec1e82fSSascha Hauer 
13251ec1e82fSSascha Hauer 	if (sdmac->status == DMA_IN_PROGRESS)
13261ec1e82fSSascha Hauer 		return NULL;
13271ec1e82fSSascha Hauer 
13281ec1e82fSSascha Hauer 	sdmac->status = DMA_IN_PROGRESS;
13291ec1e82fSSascha Hauer 
13308e2e27c7SRichard Zhao 	sdmac->buf_tail = 0;
133185f57752SNandor Han 	sdmac->buf_ptail = 0;
133285f57752SNandor Han 	sdmac->chn_real_count = 0;
1333d1a792f3SRussell King - ARM Linux 	sdmac->period_len = period_len;
13348e2e27c7SRichard Zhao 
13351ec1e82fSSascha Hauer 	sdmac->flags |= IMX_DMA_SG_LOOP;
13361ec1e82fSSascha Hauer 	sdmac->direction = direction;
13371ec1e82fSSascha Hauer 	ret = sdma_load_context(sdmac);
13381ec1e82fSSascha Hauer 	if (ret)
13391ec1e82fSSascha Hauer 		goto err_out;
13401ec1e82fSSascha Hauer 
13411ec1e82fSSascha Hauer 	if (num_periods > NUM_BD) {
13421ec1e82fSSascha Hauer 		dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
13431ec1e82fSSascha Hauer 				channel, num_periods, NUM_BD);
13441ec1e82fSSascha Hauer 		goto err_out;
13451ec1e82fSSascha Hauer 	}
13461ec1e82fSSascha Hauer 
13471ec1e82fSSascha Hauer 	if (period_len > 0xffff) {
1348ba6ab3b3SArvind Yadav 		dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
13491ec1e82fSSascha Hauer 				channel, period_len, 0xffff);
13501ec1e82fSSascha Hauer 		goto err_out;
13511ec1e82fSSascha Hauer 	}
13521ec1e82fSSascha Hauer 
13531ec1e82fSSascha Hauer 	while (buf < buf_len) {
13541ec1e82fSSascha Hauer 		struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
13551ec1e82fSSascha Hauer 		int param;
13561ec1e82fSSascha Hauer 
13571ec1e82fSSascha Hauer 		bd->buffer_addr = dma_addr;
13581ec1e82fSSascha Hauer 
13591ec1e82fSSascha Hauer 		bd->mode.count = period_len;
13601ec1e82fSSascha Hauer 
13611ec1e82fSSascha Hauer 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
13621ec1e82fSSascha Hauer 			goto err_out;
13631ec1e82fSSascha Hauer 		if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
13641ec1e82fSSascha Hauer 			bd->mode.command = 0;
13651ec1e82fSSascha Hauer 		else
13661ec1e82fSSascha Hauer 			bd->mode.command = sdmac->word_size;
13671ec1e82fSSascha Hauer 
13681ec1e82fSSascha Hauer 		param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
13691ec1e82fSSascha Hauer 		if (i + 1 == num_periods)
13701ec1e82fSSascha Hauer 			param |= BD_WRAP;
13711ec1e82fSSascha Hauer 
1372ba6ab3b3SArvind Yadav 		dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
1373c3cc74b2SOlof Johansson 				i, period_len, (u64)dma_addr,
13741ec1e82fSSascha Hauer 				param & BD_WRAP ? "wrap" : "",
13751ec1e82fSSascha Hauer 				param & BD_INTR ? " intr" : "");
13761ec1e82fSSascha Hauer 
13771ec1e82fSSascha Hauer 		bd->mode.status = param;
13781ec1e82fSSascha Hauer 
13791ec1e82fSSascha Hauer 		dma_addr += period_len;
13801ec1e82fSSascha Hauer 		buf += period_len;
13811ec1e82fSSascha Hauer 
13821ec1e82fSSascha Hauer 		i++;
13831ec1e82fSSascha Hauer 	}
13841ec1e82fSSascha Hauer 
13851ec1e82fSSascha Hauer 	sdmac->num_bd = num_periods;
13861ec1e82fSSascha Hauer 	sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
13871ec1e82fSSascha Hauer 
13881ec1e82fSSascha Hauer 	return &sdmac->desc;
13891ec1e82fSSascha Hauer err_out:
13901ec1e82fSSascha Hauer 	sdmac->status = DMA_ERROR;
13911ec1e82fSSascha Hauer 	return NULL;
13921ec1e82fSSascha Hauer }
13931ec1e82fSSascha Hauer 
13947b350ab0SMaxime Ripard static int sdma_config(struct dma_chan *chan,
13957b350ab0SMaxime Ripard 		       struct dma_slave_config *dmaengine_cfg)
13961ec1e82fSSascha Hauer {
13971ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
13981ec1e82fSSascha Hauer 
1399db8196dfSVinod Koul 	if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
14001ec1e82fSSascha Hauer 		sdmac->per_address = dmaengine_cfg->src_addr;
140194ac27a5SPhilippe Rétornaz 		sdmac->watermark_level = dmaengine_cfg->src_maxburst *
140294ac27a5SPhilippe Rétornaz 			dmaengine_cfg->src_addr_width;
14031ec1e82fSSascha Hauer 		sdmac->word_size = dmaengine_cfg->src_addr_width;
14048391ecf4SShengjiu Wang 	} else if (dmaengine_cfg->direction == DMA_DEV_TO_DEV) {
14058391ecf4SShengjiu Wang 		sdmac->per_address2 = dmaengine_cfg->src_addr;
14068391ecf4SShengjiu Wang 		sdmac->per_address = dmaengine_cfg->dst_addr;
14078391ecf4SShengjiu Wang 		sdmac->watermark_level = dmaengine_cfg->src_maxburst &
14088391ecf4SShengjiu Wang 			SDMA_WATERMARK_LEVEL_LWML;
14098391ecf4SShengjiu Wang 		sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
14108391ecf4SShengjiu Wang 			SDMA_WATERMARK_LEVEL_HWML;
14118391ecf4SShengjiu Wang 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
14121ec1e82fSSascha Hauer 	} else {
14131ec1e82fSSascha Hauer 		sdmac->per_address = dmaengine_cfg->dst_addr;
141494ac27a5SPhilippe Rétornaz 		sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
141594ac27a5SPhilippe Rétornaz 			dmaengine_cfg->dst_addr_width;
14161ec1e82fSSascha Hauer 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
14171ec1e82fSSascha Hauer 	}
1418e6966433SHuang Shijie 	sdmac->direction = dmaengine_cfg->direction;
14197b350ab0SMaxime Ripard 	return sdma_config_channel(chan);
14201ec1e82fSSascha Hauer }
14211ec1e82fSSascha Hauer 
14221ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan,
14231ec1e82fSSascha Hauer 				      dma_cookie_t cookie,
14241ec1e82fSSascha Hauer 				      struct dma_tx_state *txstate)
14251ec1e82fSSascha Hauer {
14261ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1427d1a792f3SRussell King - ARM Linux 	u32 residue;
1428d1a792f3SRussell King - ARM Linux 
1429d1a792f3SRussell King - ARM Linux 	if (sdmac->flags & IMX_DMA_SG_LOOP)
143085f57752SNandor Han 		residue = (sdmac->num_bd - sdmac->buf_ptail) *
14315881826dSNandor Han 			   sdmac->period_len - sdmac->chn_real_count;
1432d1a792f3SRussell King - ARM Linux 	else
1433d1a792f3SRussell King - ARM Linux 		residue = sdmac->chn_count - sdmac->chn_real_count;
14341ec1e82fSSascha Hauer 
1435e8e3a790SAndy Shevchenko 	dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
1436d1a792f3SRussell King - ARM Linux 			 residue);
14371ec1e82fSSascha Hauer 
14388a965911SShawn Guo 	return sdmac->status;
14391ec1e82fSSascha Hauer }
14401ec1e82fSSascha Hauer 
14411ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan)
14421ec1e82fSSascha Hauer {
14432b4f130eSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
14442b4f130eSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
14452b4f130eSSascha Hauer 
14462b4f130eSSascha Hauer 	if (sdmac->status == DMA_IN_PROGRESS)
14472b4f130eSSascha Hauer 		sdma_enable_channel(sdma, sdmac->channel);
14481ec1e82fSSascha Hauer }
14491ec1e82fSSascha Hauer 
14505b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1	34
1451cd72b846SNicolin Chen #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2	38
1452a572460bSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3	41
1453b7d2648aSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4	42
14545b28aa31SSascha Hauer 
14555b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma,
14565b28aa31SSascha Hauer 		const struct sdma_script_start_addrs *addr)
14575b28aa31SSascha Hauer {
14585b28aa31SSascha Hauer 	s32 *addr_arr = (u32 *)addr;
14595b28aa31SSascha Hauer 	s32 *saddr_arr = (u32 *)sdma->script_addrs;
14605b28aa31SSascha Hauer 	int i;
14615b28aa31SSascha Hauer 
146270dabaedSNicolin Chen 	/* use the default firmware in ROM if missing external firmware */
146370dabaedSNicolin Chen 	if (!sdma->script_number)
146470dabaedSNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
146570dabaedSNicolin Chen 
1466cd72b846SNicolin Chen 	for (i = 0; i < sdma->script_number; i++)
14675b28aa31SSascha Hauer 		if (addr_arr[i] > 0)
14685b28aa31SSascha Hauer 			saddr_arr[i] = addr_arr[i];
14695b28aa31SSascha Hauer }
14705b28aa31SSascha Hauer 
14717b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context)
14725b28aa31SSascha Hauer {
14737b4b88e0SSascha Hauer 	struct sdma_engine *sdma = context;
14745b28aa31SSascha Hauer 	const struct sdma_firmware_header *header;
14755b28aa31SSascha Hauer 	const struct sdma_script_start_addrs *addr;
14765b28aa31SSascha Hauer 	unsigned short *ram_code;
14775b28aa31SSascha Hauer 
14787b4b88e0SSascha Hauer 	if (!fw) {
14790f927a11SSascha Hauer 		dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
14800f927a11SSascha Hauer 		/* In this case we just use the ROM firmware. */
14817b4b88e0SSascha Hauer 		return;
14827b4b88e0SSascha Hauer 	}
14835b28aa31SSascha Hauer 
14845b28aa31SSascha Hauer 	if (fw->size < sizeof(*header))
14855b28aa31SSascha Hauer 		goto err_firmware;
14865b28aa31SSascha Hauer 
14875b28aa31SSascha Hauer 	header = (struct sdma_firmware_header *)fw->data;
14885b28aa31SSascha Hauer 
14895b28aa31SSascha Hauer 	if (header->magic != SDMA_FIRMWARE_MAGIC)
14905b28aa31SSascha Hauer 		goto err_firmware;
14915b28aa31SSascha Hauer 	if (header->ram_code_start + header->ram_code_size > fw->size)
14925b28aa31SSascha Hauer 		goto err_firmware;
1493cd72b846SNicolin Chen 	switch (header->version_major) {
1494cd72b846SNicolin Chen 	case 1:
1495cd72b846SNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1496cd72b846SNicolin Chen 		break;
1497cd72b846SNicolin Chen 	case 2:
1498cd72b846SNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1499cd72b846SNicolin Chen 		break;
1500a572460bSFabio Estevam 	case 3:
1501a572460bSFabio Estevam 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1502a572460bSFabio Estevam 		break;
1503b7d2648aSFabio Estevam 	case 4:
1504b7d2648aSFabio Estevam 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1505b7d2648aSFabio Estevam 		break;
1506cd72b846SNicolin Chen 	default:
1507cd72b846SNicolin Chen 		dev_err(sdma->dev, "unknown firmware version\n");
1508cd72b846SNicolin Chen 		goto err_firmware;
1509cd72b846SNicolin Chen 	}
15105b28aa31SSascha Hauer 
15115b28aa31SSascha Hauer 	addr = (void *)header + header->script_addrs_start;
15125b28aa31SSascha Hauer 	ram_code = (void *)header + header->ram_code_start;
15135b28aa31SSascha Hauer 
15147560e3f3SSascha Hauer 	clk_enable(sdma->clk_ipg);
15157560e3f3SSascha Hauer 	clk_enable(sdma->clk_ahb);
15165b28aa31SSascha Hauer 	/* download the RAM image for SDMA */
15175b28aa31SSascha Hauer 	sdma_load_script(sdma, ram_code,
15185b28aa31SSascha Hauer 			header->ram_code_size,
15196866fd3bSSascha Hauer 			addr->ram_code_start_addr);
15207560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
15217560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
15225b28aa31SSascha Hauer 
15235b28aa31SSascha Hauer 	sdma_add_scripts(sdma, addr);
15245b28aa31SSascha Hauer 
15255b28aa31SSascha Hauer 	dev_info(sdma->dev, "loaded firmware %d.%d\n",
15265b28aa31SSascha Hauer 			header->version_major,
15275b28aa31SSascha Hauer 			header->version_minor);
15285b28aa31SSascha Hauer 
15295b28aa31SSascha Hauer err_firmware:
15305b28aa31SSascha Hauer 	release_firmware(fw);
15317b4b88e0SSascha Hauer }
15327b4b88e0SSascha Hauer 
1533d078cd1bSZidan Wang #define EVENT_REMAP_CELLS 3
1534d078cd1bSZidan Wang 
153529f493daSJason Liu static int sdma_event_remap(struct sdma_engine *sdma)
1536d078cd1bSZidan Wang {
1537d078cd1bSZidan Wang 	struct device_node *np = sdma->dev->of_node;
1538d078cd1bSZidan Wang 	struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1539d078cd1bSZidan Wang 	struct property *event_remap;
1540d078cd1bSZidan Wang 	struct regmap *gpr;
1541d078cd1bSZidan Wang 	char propname[] = "fsl,sdma-event-remap";
1542d078cd1bSZidan Wang 	u32 reg, val, shift, num_map, i;
1543d078cd1bSZidan Wang 	int ret = 0;
1544d078cd1bSZidan Wang 
1545d078cd1bSZidan Wang 	if (IS_ERR(np) || IS_ERR(gpr_np))
1546d078cd1bSZidan Wang 		goto out;
1547d078cd1bSZidan Wang 
1548d078cd1bSZidan Wang 	event_remap = of_find_property(np, propname, NULL);
1549d078cd1bSZidan Wang 	num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1550d078cd1bSZidan Wang 	if (!num_map) {
1551ce078af7SFabio Estevam 		dev_dbg(sdma->dev, "no event needs to be remapped\n");
1552d078cd1bSZidan Wang 		goto out;
1553d078cd1bSZidan Wang 	} else if (num_map % EVENT_REMAP_CELLS) {
1554d078cd1bSZidan Wang 		dev_err(sdma->dev, "the property %s must modulo %d\n",
1555d078cd1bSZidan Wang 				propname, EVENT_REMAP_CELLS);
1556d078cd1bSZidan Wang 		ret = -EINVAL;
1557d078cd1bSZidan Wang 		goto out;
1558d078cd1bSZidan Wang 	}
1559d078cd1bSZidan Wang 
1560d078cd1bSZidan Wang 	gpr = syscon_node_to_regmap(gpr_np);
1561d078cd1bSZidan Wang 	if (IS_ERR(gpr)) {
1562d078cd1bSZidan Wang 		dev_err(sdma->dev, "failed to get gpr regmap\n");
1563d078cd1bSZidan Wang 		ret = PTR_ERR(gpr);
1564d078cd1bSZidan Wang 		goto out;
1565d078cd1bSZidan Wang 	}
1566d078cd1bSZidan Wang 
1567d078cd1bSZidan Wang 	for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1568d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i, &reg);
1569d078cd1bSZidan Wang 		if (ret) {
1570d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1571d078cd1bSZidan Wang 					propname, i);
1572d078cd1bSZidan Wang 			goto out;
1573d078cd1bSZidan Wang 		}
1574d078cd1bSZidan Wang 
1575d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1576d078cd1bSZidan Wang 		if (ret) {
1577d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1578d078cd1bSZidan Wang 					propname, i + 1);
1579d078cd1bSZidan Wang 			goto out;
1580d078cd1bSZidan Wang 		}
1581d078cd1bSZidan Wang 
1582d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i + 2, &val);
1583d078cd1bSZidan Wang 		if (ret) {
1584d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1585d078cd1bSZidan Wang 					propname, i + 2);
1586d078cd1bSZidan Wang 			goto out;
1587d078cd1bSZidan Wang 		}
1588d078cd1bSZidan Wang 
1589d078cd1bSZidan Wang 		regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1590d078cd1bSZidan Wang 	}
1591d078cd1bSZidan Wang 
1592d078cd1bSZidan Wang out:
1593d078cd1bSZidan Wang 	if (!IS_ERR(gpr_np))
1594d078cd1bSZidan Wang 		of_node_put(gpr_np);
1595d078cd1bSZidan Wang 
1596d078cd1bSZidan Wang 	return ret;
1597d078cd1bSZidan Wang }
1598d078cd1bSZidan Wang 
1599fe6cf289SArnd Bergmann static int sdma_get_firmware(struct sdma_engine *sdma,
16007b4b88e0SSascha Hauer 		const char *fw_name)
16017b4b88e0SSascha Hauer {
16027b4b88e0SSascha Hauer 	int ret;
16037b4b88e0SSascha Hauer 
16047b4b88e0SSascha Hauer 	ret = request_firmware_nowait(THIS_MODULE,
16057b4b88e0SSascha Hauer 			FW_ACTION_HOTPLUG, fw_name, sdma->dev,
16067b4b88e0SSascha Hauer 			GFP_KERNEL, sdma, sdma_load_firmware);
16075b28aa31SSascha Hauer 
16085b28aa31SSascha Hauer 	return ret;
16095b28aa31SSascha Hauer }
16105b28aa31SSascha Hauer 
161119bfc772SJingoo Han static int sdma_init(struct sdma_engine *sdma)
16121ec1e82fSSascha Hauer {
16131ec1e82fSSascha Hauer 	int i, ret;
16141ec1e82fSSascha Hauer 	dma_addr_t ccb_phys;
16151ec1e82fSSascha Hauer 
1616b93edcddSFabio Estevam 	ret = clk_enable(sdma->clk_ipg);
1617b93edcddSFabio Estevam 	if (ret)
1618b93edcddSFabio Estevam 		return ret;
1619b93edcddSFabio Estevam 	ret = clk_enable(sdma->clk_ahb);
1620b93edcddSFabio Estevam 	if (ret)
1621b93edcddSFabio Estevam 		goto disable_clk_ipg;
16221ec1e82fSSascha Hauer 
16231ec1e82fSSascha Hauer 	/* Be sure SDMA has not started yet */
1624c4b56857SRichard Zhao 	writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
16251ec1e82fSSascha Hauer 
16261ec1e82fSSascha Hauer 	sdma->channel_control = dma_alloc_coherent(NULL,
16271ec1e82fSSascha Hauer 			MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
16281ec1e82fSSascha Hauer 			sizeof(struct sdma_context_data),
16291ec1e82fSSascha Hauer 			&ccb_phys, GFP_KERNEL);
16301ec1e82fSSascha Hauer 
16311ec1e82fSSascha Hauer 	if (!sdma->channel_control) {
16321ec1e82fSSascha Hauer 		ret = -ENOMEM;
16331ec1e82fSSascha Hauer 		goto err_dma_alloc;
16341ec1e82fSSascha Hauer 	}
16351ec1e82fSSascha Hauer 
16361ec1e82fSSascha Hauer 	sdma->context = (void *)sdma->channel_control +
16371ec1e82fSSascha Hauer 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
16381ec1e82fSSascha Hauer 	sdma->context_phys = ccb_phys +
16391ec1e82fSSascha Hauer 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
16401ec1e82fSSascha Hauer 
16411ec1e82fSSascha Hauer 	/* Zero-out the CCB structures array just allocated */
16421ec1e82fSSascha Hauer 	memset(sdma->channel_control, 0,
16431ec1e82fSSascha Hauer 			MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
16441ec1e82fSSascha Hauer 
16451ec1e82fSSascha Hauer 	/* disable all channels */
164617bba72fSSascha Hauer 	for (i = 0; i < sdma->drvdata->num_events; i++)
1647c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
16481ec1e82fSSascha Hauer 
16491ec1e82fSSascha Hauer 	/* All channels have priority 0 */
16501ec1e82fSSascha Hauer 	for (i = 0; i < MAX_DMA_CHANNELS; i++)
1651c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
16521ec1e82fSSascha Hauer 
16531ec1e82fSSascha Hauer 	ret = sdma_request_channel(&sdma->channel[0]);
16541ec1e82fSSascha Hauer 	if (ret)
16551ec1e82fSSascha Hauer 		goto err_dma_alloc;
16561ec1e82fSSascha Hauer 
16571ec1e82fSSascha Hauer 	sdma_config_ownership(&sdma->channel[0], false, true, false);
16581ec1e82fSSascha Hauer 
16591ec1e82fSSascha Hauer 	/* Set Command Channel (Channel Zero) */
1660c4b56857SRichard Zhao 	writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
16611ec1e82fSSascha Hauer 
16621ec1e82fSSascha Hauer 	/* Set bits of CONFIG register but with static context switching */
16631ec1e82fSSascha Hauer 	/* FIXME: Check whether to set ACR bit depending on clock ratios */
1664c4b56857SRichard Zhao 	writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
16651ec1e82fSSascha Hauer 
1666c4b56857SRichard Zhao 	writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
16671ec1e82fSSascha Hauer 
16681ec1e82fSSascha Hauer 	/* Initializes channel's priorities */
16691ec1e82fSSascha Hauer 	sdma_set_channel_priority(&sdma->channel[0], 7);
16701ec1e82fSSascha Hauer 
16717560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
16727560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
16731ec1e82fSSascha Hauer 
16741ec1e82fSSascha Hauer 	return 0;
16751ec1e82fSSascha Hauer 
16761ec1e82fSSascha Hauer err_dma_alloc:
16777560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
1678b93edcddSFabio Estevam disable_clk_ipg:
1679b93edcddSFabio Estevam 	clk_disable(sdma->clk_ipg);
16801ec1e82fSSascha Hauer 	dev_err(sdma->dev, "initialisation failed with %d\n", ret);
16811ec1e82fSSascha Hauer 	return ret;
16821ec1e82fSSascha Hauer }
16831ec1e82fSSascha Hauer 
16849479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
16859479e17cSShawn Guo {
16860b351865SNicolin Chen 	struct sdma_channel *sdmac = to_sdma_chan(chan);
16879479e17cSShawn Guo 	struct imx_dma_data *data = fn_param;
16889479e17cSShawn Guo 
16899479e17cSShawn Guo 	if (!imx_dma_is_general_purpose(chan))
16909479e17cSShawn Guo 		return false;
16919479e17cSShawn Guo 
16920b351865SNicolin Chen 	sdmac->data = *data;
16930b351865SNicolin Chen 	chan->private = &sdmac->data;
16949479e17cSShawn Guo 
16959479e17cSShawn Guo 	return true;
16969479e17cSShawn Guo }
16979479e17cSShawn Guo 
16989479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
16999479e17cSShawn Guo 				   struct of_dma *ofdma)
17009479e17cSShawn Guo {
17019479e17cSShawn Guo 	struct sdma_engine *sdma = ofdma->of_dma_data;
17029479e17cSShawn Guo 	dma_cap_mask_t mask = sdma->dma_device.cap_mask;
17039479e17cSShawn Guo 	struct imx_dma_data data;
17049479e17cSShawn Guo 
17059479e17cSShawn Guo 	if (dma_spec->args_count != 3)
17069479e17cSShawn Guo 		return NULL;
17079479e17cSShawn Guo 
17089479e17cSShawn Guo 	data.dma_request = dma_spec->args[0];
17099479e17cSShawn Guo 	data.peripheral_type = dma_spec->args[1];
17109479e17cSShawn Guo 	data.priority = dma_spec->args[2];
17118391ecf4SShengjiu Wang 	/*
17128391ecf4SShengjiu Wang 	 * init dma_request2 to zero, which is not used by the dts.
17138391ecf4SShengjiu Wang 	 * For P2P, dma_request2 is init from dma_request_channel(),
17148391ecf4SShengjiu Wang 	 * chan->private will point to the imx_dma_data, and in
17158391ecf4SShengjiu Wang 	 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
17168391ecf4SShengjiu Wang 	 * be set to sdmac->event_id1.
17178391ecf4SShengjiu Wang 	 */
17188391ecf4SShengjiu Wang 	data.dma_request2 = 0;
17199479e17cSShawn Guo 
17209479e17cSShawn Guo 	return dma_request_channel(mask, sdma_filter_fn, &data);
17219479e17cSShawn Guo }
17229479e17cSShawn Guo 
1723e34b731fSMark Brown static int sdma_probe(struct platform_device *pdev)
17241ec1e82fSSascha Hauer {
1725580975d7SShawn Guo 	const struct of_device_id *of_id =
1726580975d7SShawn Guo 			of_match_device(sdma_dt_ids, &pdev->dev);
1727580975d7SShawn Guo 	struct device_node *np = pdev->dev.of_node;
17288391ecf4SShengjiu Wang 	struct device_node *spba_bus;
1729580975d7SShawn Guo 	const char *fw_name;
17301ec1e82fSSascha Hauer 	int ret;
17311ec1e82fSSascha Hauer 	int irq;
17321ec1e82fSSascha Hauer 	struct resource *iores;
17338391ecf4SShengjiu Wang 	struct resource spba_res;
1734d4adcc01SJingoo Han 	struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
17351ec1e82fSSascha Hauer 	int i;
17361ec1e82fSSascha Hauer 	struct sdma_engine *sdma;
173736e2f21aSSascha Hauer 	s32 *saddr_arr;
173817bba72fSSascha Hauer 	const struct sdma_driver_data *drvdata = NULL;
173917bba72fSSascha Hauer 
174017bba72fSSascha Hauer 	if (of_id)
174117bba72fSSascha Hauer 		drvdata = of_id->data;
174217bba72fSSascha Hauer 	else if (pdev->id_entry)
174317bba72fSSascha Hauer 		drvdata = (void *)pdev->id_entry->driver_data;
174417bba72fSSascha Hauer 
174517bba72fSSascha Hauer 	if (!drvdata) {
174617bba72fSSascha Hauer 		dev_err(&pdev->dev, "unable to find driver data\n");
174717bba72fSSascha Hauer 		return -EINVAL;
174817bba72fSSascha Hauer 	}
17491ec1e82fSSascha Hauer 
175042536b9fSPhilippe Retornaz 	ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
175142536b9fSPhilippe Retornaz 	if (ret)
175242536b9fSPhilippe Retornaz 		return ret;
175342536b9fSPhilippe Retornaz 
17547f24e0eeSFabio Estevam 	sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
17551ec1e82fSSascha Hauer 	if (!sdma)
17561ec1e82fSSascha Hauer 		return -ENOMEM;
17571ec1e82fSSascha Hauer 
17582ccaef05SRichard Zhao 	spin_lock_init(&sdma->channel_0_lock);
175973eab978SSascha Hauer 
17601ec1e82fSSascha Hauer 	sdma->dev = &pdev->dev;
176117bba72fSSascha Hauer 	sdma->drvdata = drvdata;
17621ec1e82fSSascha Hauer 
17631ec1e82fSSascha Hauer 	irq = platform_get_irq(pdev, 0);
17647f24e0eeSFabio Estevam 	if (irq < 0)
176563c72e02SFabio Estevam 		return irq;
17661ec1e82fSSascha Hauer 
17677f24e0eeSFabio Estevam 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
17687f24e0eeSFabio Estevam 	sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
17697f24e0eeSFabio Estevam 	if (IS_ERR(sdma->regs))
17707f24e0eeSFabio Estevam 		return PTR_ERR(sdma->regs);
17711ec1e82fSSascha Hauer 
17727560e3f3SSascha Hauer 	sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
17737f24e0eeSFabio Estevam 	if (IS_ERR(sdma->clk_ipg))
17747f24e0eeSFabio Estevam 		return PTR_ERR(sdma->clk_ipg);
17751ec1e82fSSascha Hauer 
17767560e3f3SSascha Hauer 	sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
17777f24e0eeSFabio Estevam 	if (IS_ERR(sdma->clk_ahb))
17787f24e0eeSFabio Estevam 		return PTR_ERR(sdma->clk_ahb);
17797560e3f3SSascha Hauer 
1780fb9caf37SArvind Yadav 	ret = clk_prepare(sdma->clk_ipg);
1781fb9caf37SArvind Yadav 	if (ret)
1782fb9caf37SArvind Yadav 		return ret;
1783fb9caf37SArvind Yadav 
1784fb9caf37SArvind Yadav 	ret = clk_prepare(sdma->clk_ahb);
1785fb9caf37SArvind Yadav 	if (ret)
1786fb9caf37SArvind Yadav 		goto err_clk;
17877560e3f3SSascha Hauer 
17887f24e0eeSFabio Estevam 	ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
17897f24e0eeSFabio Estevam 			       sdma);
17901ec1e82fSSascha Hauer 	if (ret)
1791fb9caf37SArvind Yadav 		goto err_irq;
17921ec1e82fSSascha Hauer 
17935bb9dbb5SVinod Koul 	sdma->irq = irq;
17945bb9dbb5SVinod Koul 
17955b28aa31SSascha Hauer 	sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
1796fb9caf37SArvind Yadav 	if (!sdma->script_addrs) {
1797fb9caf37SArvind Yadav 		ret = -ENOMEM;
1798fb9caf37SArvind Yadav 		goto err_irq;
1799fb9caf37SArvind Yadav 	}
18001ec1e82fSSascha Hauer 
180136e2f21aSSascha Hauer 	/* initially no scripts available */
180236e2f21aSSascha Hauer 	saddr_arr = (s32 *)sdma->script_addrs;
180336e2f21aSSascha Hauer 	for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
180436e2f21aSSascha Hauer 		saddr_arr[i] = -EINVAL;
180536e2f21aSSascha Hauer 
18067214a8b1SSascha Hauer 	dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
18077214a8b1SSascha Hauer 	dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
18087214a8b1SSascha Hauer 
18091ec1e82fSSascha Hauer 	INIT_LIST_HEAD(&sdma->dma_device.channels);
18101ec1e82fSSascha Hauer 	/* Initialize channel parameters */
18111ec1e82fSSascha Hauer 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
18121ec1e82fSSascha Hauer 		struct sdma_channel *sdmac = &sdma->channel[i];
18131ec1e82fSSascha Hauer 
18141ec1e82fSSascha Hauer 		sdmac->sdma = sdma;
18151ec1e82fSSascha Hauer 		spin_lock_init(&sdmac->lock);
18161ec1e82fSSascha Hauer 
18171ec1e82fSSascha Hauer 		sdmac->chan.device = &sdma->dma_device;
18188ac69546SRussell King - ARM Linux 		dma_cookie_init(&sdmac->chan);
18191ec1e82fSSascha Hauer 		sdmac->channel = i;
18201ec1e82fSSascha Hauer 
182115f30f51SNandor Han 		tasklet_init(&sdmac->tasklet, mxc_sdma_handle_channel_normal,
1822abd9ccc8SHuang Shijie 			     (unsigned long) sdmac);
182323889c63SSascha Hauer 		/*
182423889c63SSascha Hauer 		 * Add the channel to the DMAC list. Do not add channel 0 though
182523889c63SSascha Hauer 		 * because we need it internally in the SDMA driver. This also means
182623889c63SSascha Hauer 		 * that channel 0 in dmaengine counting matches sdma channel 1.
182723889c63SSascha Hauer 		 */
182823889c63SSascha Hauer 		if (i)
182923889c63SSascha Hauer 			list_add_tail(&sdmac->chan.device_node,
183023889c63SSascha Hauer 					&sdma->dma_device.channels);
18311ec1e82fSSascha Hauer 	}
18321ec1e82fSSascha Hauer 
18335b28aa31SSascha Hauer 	ret = sdma_init(sdma);
18341ec1e82fSSascha Hauer 	if (ret)
18351ec1e82fSSascha Hauer 		goto err_init;
18361ec1e82fSSascha Hauer 
1837d078cd1bSZidan Wang 	ret = sdma_event_remap(sdma);
1838d078cd1bSZidan Wang 	if (ret)
1839d078cd1bSZidan Wang 		goto err_init;
1840d078cd1bSZidan Wang 
1841dcfec3c0SSascha Hauer 	if (sdma->drvdata->script_addrs)
1842dcfec3c0SSascha Hauer 		sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
1843580975d7SShawn Guo 	if (pdata && pdata->script_addrs)
18445b28aa31SSascha Hauer 		sdma_add_scripts(sdma, pdata->script_addrs);
18455b28aa31SSascha Hauer 
1846580975d7SShawn Guo 	if (pdata) {
18476d0d7e2dSFabio Estevam 		ret = sdma_get_firmware(sdma, pdata->fw_name);
18486d0d7e2dSFabio Estevam 		if (ret)
1849ad1122e5SFabio Estevam 			dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
1850580975d7SShawn Guo 	} else {
1851580975d7SShawn Guo 		/*
1852580975d7SShawn Guo 		 * Because that device tree does not encode ROM script address,
1853580975d7SShawn Guo 		 * the RAM script in firmware is mandatory for device tree
1854580975d7SShawn Guo 		 * probe, otherwise it fails.
1855580975d7SShawn Guo 		 */
1856580975d7SShawn Guo 		ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
1857580975d7SShawn Guo 					      &fw_name);
18586602b0ddSFabio Estevam 		if (ret)
1859ad1122e5SFabio Estevam 			dev_warn(&pdev->dev, "failed to get firmware name\n");
18606602b0ddSFabio Estevam 		else {
1861580975d7SShawn Guo 			ret = sdma_get_firmware(sdma, fw_name);
18626602b0ddSFabio Estevam 			if (ret)
1863ad1122e5SFabio Estevam 				dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
1864580975d7SShawn Guo 		}
1865580975d7SShawn Guo 	}
18665b28aa31SSascha Hauer 
18671ec1e82fSSascha Hauer 	sdma->dma_device.dev = &pdev->dev;
18681ec1e82fSSascha Hauer 
18691ec1e82fSSascha Hauer 	sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
18701ec1e82fSSascha Hauer 	sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
18711ec1e82fSSascha Hauer 	sdma->dma_device.device_tx_status = sdma_tx_status;
18721ec1e82fSSascha Hauer 	sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
18731ec1e82fSSascha Hauer 	sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
18747b350ab0SMaxime Ripard 	sdma->dma_device.device_config = sdma_config;
18757f3ff14bSJiada Wang 	sdma->dma_device.device_terminate_all = sdma_disable_channel_with_delay;
1876f9d4a398SNicolin Chen 	sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
1877f9d4a398SNicolin Chen 	sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
1878f9d4a398SNicolin Chen 	sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
18796f3125ceSLucas Stach 	sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
18801ec1e82fSSascha Hauer 	sdma->dma_device.device_issue_pending = sdma_issue_pending;
1881b9b3f82fSSascha Hauer 	sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
1882b9b3f82fSSascha Hauer 	dma_set_max_seg_size(sdma->dma_device.dev, 65535);
18831ec1e82fSSascha Hauer 
188423e11811SVignesh Raman 	platform_set_drvdata(pdev, sdma);
188523e11811SVignesh Raman 
18861ec1e82fSSascha Hauer 	ret = dma_async_device_register(&sdma->dma_device);
18871ec1e82fSSascha Hauer 	if (ret) {
18881ec1e82fSSascha Hauer 		dev_err(&pdev->dev, "unable to register\n");
18891ec1e82fSSascha Hauer 		goto err_init;
18901ec1e82fSSascha Hauer 	}
18911ec1e82fSSascha Hauer 
18929479e17cSShawn Guo 	if (np) {
18939479e17cSShawn Guo 		ret = of_dma_controller_register(np, sdma_xlate, sdma);
18949479e17cSShawn Guo 		if (ret) {
18959479e17cSShawn Guo 			dev_err(&pdev->dev, "failed to register controller\n");
18969479e17cSShawn Guo 			goto err_register;
18979479e17cSShawn Guo 		}
18988391ecf4SShengjiu Wang 
18998391ecf4SShengjiu Wang 		spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
19008391ecf4SShengjiu Wang 		ret = of_address_to_resource(spba_bus, 0, &spba_res);
19018391ecf4SShengjiu Wang 		if (!ret) {
19028391ecf4SShengjiu Wang 			sdma->spba_start_addr = spba_res.start;
19038391ecf4SShengjiu Wang 			sdma->spba_end_addr = spba_res.end;
19048391ecf4SShengjiu Wang 		}
19058391ecf4SShengjiu Wang 		of_node_put(spba_bus);
19069479e17cSShawn Guo 	}
19079479e17cSShawn Guo 
19081ec1e82fSSascha Hauer 	return 0;
19091ec1e82fSSascha Hauer 
19109479e17cSShawn Guo err_register:
19119479e17cSShawn Guo 	dma_async_device_unregister(&sdma->dma_device);
19121ec1e82fSSascha Hauer err_init:
19131ec1e82fSSascha Hauer 	kfree(sdma->script_addrs);
1914fb9caf37SArvind Yadav err_irq:
1915fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ahb);
1916fb9caf37SArvind Yadav err_clk:
1917fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ipg);
1918939fd4f0SShawn Guo 	return ret;
19191ec1e82fSSascha Hauer }
19201ec1e82fSSascha Hauer 
19211d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev)
19221ec1e82fSSascha Hauer {
192323e11811SVignesh Raman 	struct sdma_engine *sdma = platform_get_drvdata(pdev);
1924c12fe497SVignesh Raman 	int i;
192523e11811SVignesh Raman 
19265bb9dbb5SVinod Koul 	devm_free_irq(&pdev->dev, sdma->irq, sdma);
192723e11811SVignesh Raman 	dma_async_device_unregister(&sdma->dma_device);
192823e11811SVignesh Raman 	kfree(sdma->script_addrs);
1929fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ahb);
1930fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ipg);
1931c12fe497SVignesh Raman 	/* Kill the tasklet */
1932c12fe497SVignesh Raman 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1933c12fe497SVignesh Raman 		struct sdma_channel *sdmac = &sdma->channel[i];
1934c12fe497SVignesh Raman 
1935c12fe497SVignesh Raman 		tasklet_kill(&sdmac->tasklet);
1936c12fe497SVignesh Raman 	}
193723e11811SVignesh Raman 
193823e11811SVignesh Raman 	platform_set_drvdata(pdev, NULL);
193923e11811SVignesh Raman 	return 0;
19401ec1e82fSSascha Hauer }
19411ec1e82fSSascha Hauer 
19421ec1e82fSSascha Hauer static struct platform_driver sdma_driver = {
19431ec1e82fSSascha Hauer 	.driver		= {
19441ec1e82fSSascha Hauer 		.name	= "imx-sdma",
1945580975d7SShawn Guo 		.of_match_table = sdma_dt_ids,
19461ec1e82fSSascha Hauer 	},
194762550cd7SShawn Guo 	.id_table	= sdma_devtypes,
19481d1bbd30SMaxin B. John 	.remove		= sdma_remove,
194923e11811SVignesh Raman 	.probe		= sdma_probe,
19501ec1e82fSSascha Hauer };
19511ec1e82fSSascha Hauer 
195223e11811SVignesh Raman module_platform_driver(sdma_driver);
19531ec1e82fSSascha Hauer 
19541ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
19551ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver");
1956c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX6Q)
1957c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
1958c0879342SNicolas Chauvet #endif
1959c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX7D)
1960c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
1961c0879342SNicolas Chauvet #endif
19621ec1e82fSSascha Hauer MODULE_LICENSE("GPL");
1963