xref: /openbmc/linux/drivers/dma/imx-sdma.c (revision a4965888e64ec927110cbf6a3c396d2355931a4a)
1c01faacaSFabio Estevam // SPDX-License-Identifier: GPL-2.0+
2c01faacaSFabio Estevam //
3c01faacaSFabio Estevam // drivers/dma/imx-sdma.c
4c01faacaSFabio Estevam //
5c01faacaSFabio Estevam // This file contains a driver for the Freescale Smart DMA engine
6c01faacaSFabio Estevam //
7c01faacaSFabio Estevam // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8c01faacaSFabio Estevam //
9c01faacaSFabio Estevam // Based on code from Freescale:
10c01faacaSFabio Estevam //
11c01faacaSFabio Estevam // Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
121ec1e82fSSascha Hauer 
131ec1e82fSSascha Hauer #include <linux/init.h>
141d069bfaSMichael Olbrich #include <linux/iopoll.h>
15f8de8f4cSAxel Lin #include <linux/module.h>
161ec1e82fSSascha Hauer #include <linux/types.h>
170bbc1413SRichard Zhao #include <linux/bitops.h>
181ec1e82fSSascha Hauer #include <linux/mm.h>
191ec1e82fSSascha Hauer #include <linux/interrupt.h>
201ec1e82fSSascha Hauer #include <linux/clk.h>
212ccaef05SRichard Zhao #include <linux/delay.h>
221ec1e82fSSascha Hauer #include <linux/sched.h>
231ec1e82fSSascha Hauer #include <linux/semaphore.h>
241ec1e82fSSascha Hauer #include <linux/spinlock.h>
251ec1e82fSSascha Hauer #include <linux/device.h>
261ec1e82fSSascha Hauer #include <linux/dma-mapping.h>
271ec1e82fSSascha Hauer #include <linux/firmware.h>
281ec1e82fSSascha Hauer #include <linux/slab.h>
291ec1e82fSSascha Hauer #include <linux/platform_device.h>
301ec1e82fSSascha Hauer #include <linux/dmaengine.h>
31580975d7SShawn Guo #include <linux/of.h>
328391ecf4SShengjiu Wang #include <linux/of_address.h>
33580975d7SShawn Guo #include <linux/of_device.h>
349479e17cSShawn Guo #include <linux/of_dma.h>
35b8603d2aSLucas Stach #include <linux/workqueue.h>
361ec1e82fSSascha Hauer 
371ec1e82fSSascha Hauer #include <asm/irq.h>
3882906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h>
39d078cd1bSZidan Wang #include <linux/regmap.h>
40d078cd1bSZidan Wang #include <linux/mfd/syscon.h>
41d078cd1bSZidan Wang #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
421ec1e82fSSascha Hauer 
43d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
4457b772b8SRobin Gong #include "virt-dma.h"
45d2ebfb33SRussell King - ARM Linux 
461ec1e82fSSascha Hauer /* SDMA registers */
471ec1e82fSSascha Hauer #define SDMA_H_C0PTR		0x000
481ec1e82fSSascha Hauer #define SDMA_H_INTR		0x004
491ec1e82fSSascha Hauer #define SDMA_H_STATSTOP		0x008
501ec1e82fSSascha Hauer #define SDMA_H_START		0x00c
511ec1e82fSSascha Hauer #define SDMA_H_EVTOVR		0x010
521ec1e82fSSascha Hauer #define SDMA_H_DSPOVR		0x014
531ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR		0x018
541ec1e82fSSascha Hauer #define SDMA_H_EVTPEND		0x01c
551ec1e82fSSascha Hauer #define SDMA_H_DSPENBL		0x020
561ec1e82fSSascha Hauer #define SDMA_H_RESET		0x024
571ec1e82fSSascha Hauer #define SDMA_H_EVTERR		0x028
581ec1e82fSSascha Hauer #define SDMA_H_INTRMSK		0x02c
591ec1e82fSSascha Hauer #define SDMA_H_PSW		0x030
601ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG	0x034
611ec1e82fSSascha Hauer #define SDMA_H_CONFIG		0x038
621ec1e82fSSascha Hauer #define SDMA_ONCE_ENB		0x040
631ec1e82fSSascha Hauer #define SDMA_ONCE_DATA		0x044
641ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR		0x048
651ec1e82fSSascha Hauer #define SDMA_ONCE_STAT		0x04c
661ec1e82fSSascha Hauer #define SDMA_ONCE_CMD		0x050
671ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR		0x054
681ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR	0x058
691ec1e82fSSascha Hauer #define SDMA_CHN0ADDR		0x05c
701ec1e82fSSascha Hauer #define SDMA_ONCE_RTB		0x060
711ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1	0x070
721ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2	0x074
7362550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35	0x200
7462550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31	0x080
751ec1e82fSSascha Hauer #define SDMA_CHNPRI_0		0x100
761ec1e82fSSascha Hauer 
771ec1e82fSSascha Hauer /*
781ec1e82fSSascha Hauer  * Buffer descriptor status values.
791ec1e82fSSascha Hauer  */
801ec1e82fSSascha Hauer #define BD_DONE  0x01
811ec1e82fSSascha Hauer #define BD_WRAP  0x02
821ec1e82fSSascha Hauer #define BD_CONT  0x04
831ec1e82fSSascha Hauer #define BD_INTR  0x08
841ec1e82fSSascha Hauer #define BD_RROR  0x10
851ec1e82fSSascha Hauer #define BD_LAST  0x20
861ec1e82fSSascha Hauer #define BD_EXTD  0x80
871ec1e82fSSascha Hauer 
881ec1e82fSSascha Hauer /*
891ec1e82fSSascha Hauer  * Data Node descriptor status values.
901ec1e82fSSascha Hauer  */
911ec1e82fSSascha Hauer #define DND_END_OF_FRAME  0x80
921ec1e82fSSascha Hauer #define DND_END_OF_XFER   0x40
931ec1e82fSSascha Hauer #define DND_DONE          0x20
941ec1e82fSSascha Hauer #define DND_UNUSED        0x01
951ec1e82fSSascha Hauer 
961ec1e82fSSascha Hauer /*
971ec1e82fSSascha Hauer  * IPCV2 descriptor status values.
981ec1e82fSSascha Hauer  */
991ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME  0x40
1001ec1e82fSSascha Hauer 
1011ec1e82fSSascha Hauer #define IPCV2_MAX_NODES        50
1021ec1e82fSSascha Hauer /*
1031ec1e82fSSascha Hauer  * Error bit set in the CCB status field by the SDMA,
1041ec1e82fSSascha Hauer  * in setbd routine, in case of a transfer error
1051ec1e82fSSascha Hauer  */
1061ec1e82fSSascha Hauer #define DATA_ERROR  0x10000000
1071ec1e82fSSascha Hauer 
1081ec1e82fSSascha Hauer /*
1091ec1e82fSSascha Hauer  * Buffer descriptor commands.
1101ec1e82fSSascha Hauer  */
1111ec1e82fSSascha Hauer #define C0_ADDR             0x01
1121ec1e82fSSascha Hauer #define C0_LOAD             0x02
1131ec1e82fSSascha Hauer #define C0_DUMP             0x03
1141ec1e82fSSascha Hauer #define C0_SETCTX           0x07
1151ec1e82fSSascha Hauer #define C0_GETCTX           0x03
1161ec1e82fSSascha Hauer #define C0_SETDM            0x01
1171ec1e82fSSascha Hauer #define C0_SETPM            0x04
1181ec1e82fSSascha Hauer #define C0_GETDM            0x02
1191ec1e82fSSascha Hauer #define C0_GETPM            0x08
1201ec1e82fSSascha Hauer /*
1211ec1e82fSSascha Hauer  * Change endianness indicator in the BD command field
1221ec1e82fSSascha Hauer  */
1231ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS   0x80
1241ec1e82fSSascha Hauer 
1251ec1e82fSSascha Hauer /*
1268391ecf4SShengjiu Wang  *  p_2_p watermark_level description
1278391ecf4SShengjiu Wang  *	Bits		Name			Description
1288391ecf4SShengjiu Wang  *	0-7		Lower WML		Lower watermark level
1298391ecf4SShengjiu Wang  *	8		PS			1: Pad Swallowing
1308391ecf4SShengjiu Wang  *						0: No Pad Swallowing
1318391ecf4SShengjiu Wang  *	9		PA			1: Pad Adding
1328391ecf4SShengjiu Wang  *						0: No Pad Adding
1338391ecf4SShengjiu Wang  *	10		SPDIF			If this bit is set both source
1348391ecf4SShengjiu Wang  *						and destination are on SPBA
1358391ecf4SShengjiu Wang  *	11		Source Bit(SP)		1: Source on SPBA
1368391ecf4SShengjiu Wang  *						0: Source on AIPS
1378391ecf4SShengjiu Wang  *	12		Destination Bit(DP)	1: Destination on SPBA
1388391ecf4SShengjiu Wang  *						0: Destination on AIPS
1398391ecf4SShengjiu Wang  *	13-15		---------		MUST BE 0
1408391ecf4SShengjiu Wang  *	16-23		Higher WML		HWML
1418391ecf4SShengjiu Wang  *	24-27		N			Total number of samples after
1428391ecf4SShengjiu Wang  *						which Pad adding/Swallowing
1438391ecf4SShengjiu Wang  *						must be done. It must be odd.
1448391ecf4SShengjiu Wang  *	28		Lower WML Event(LWE)	SDMA events reg to check for
1458391ecf4SShengjiu Wang  *						LWML event mask
1468391ecf4SShengjiu Wang  *						0: LWE in EVENTS register
1478391ecf4SShengjiu Wang  *						1: LWE in EVENTS2 register
1488391ecf4SShengjiu Wang  *	29		Higher WML Event(HWE)	SDMA events reg to check for
1498391ecf4SShengjiu Wang  *						HWML event mask
1508391ecf4SShengjiu Wang  *						0: HWE in EVENTS register
1518391ecf4SShengjiu Wang  *						1: HWE in EVENTS2 register
1528391ecf4SShengjiu Wang  *	30		---------		MUST BE 0
1538391ecf4SShengjiu Wang  *	31		CONT			1: Amount of samples to be
1548391ecf4SShengjiu Wang  *						transferred is unknown and
1558391ecf4SShengjiu Wang  *						script will keep on
1568391ecf4SShengjiu Wang  *						transferring samples as long as
1578391ecf4SShengjiu Wang  *						both events are detected and
1588391ecf4SShengjiu Wang  *						script must be manually stopped
1598391ecf4SShengjiu Wang  *						by the application
1608391ecf4SShengjiu Wang  *						0: The amount of samples to be
1618391ecf4SShengjiu Wang  *						transferred is equal to the
1628391ecf4SShengjiu Wang  *						count field of mode word
1638391ecf4SShengjiu Wang  */
1648391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWML	0xFF
1658391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PS		BIT(8)
1668391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PA		BIT(9)
1678391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SPDIF	BIT(10)
1688391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SP		BIT(11)
1698391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_DP		BIT(12)
1708391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWML	(0xFF << 16)
1718391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWE	BIT(28)
1728391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWE	BIT(29)
1738391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_CONT	BIT(31)
1748391ecf4SShengjiu Wang 
175f9d4a398SNicolin Chen #define SDMA_DMA_BUSWIDTHS	(BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
176f9d4a398SNicolin Chen 				 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
177f9d4a398SNicolin Chen 				 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
178f9d4a398SNicolin Chen 
179f9d4a398SNicolin Chen #define SDMA_DMA_DIRECTIONS	(BIT(DMA_DEV_TO_MEM) | \
180f9d4a398SNicolin Chen 				 BIT(DMA_MEM_TO_DEV) | \
181f9d4a398SNicolin Chen 				 BIT(DMA_DEV_TO_DEV))
182f9d4a398SNicolin Chen 
1838d11cfb0SVladimir Zapolskiy /**
1848d11cfb0SVladimir Zapolskiy  * struct sdma_script_start_addrs - SDMA script start pointers
1858d11cfb0SVladimir Zapolskiy  *
1868d11cfb0SVladimir Zapolskiy  * start addresses of the different functions in the physical
1878d11cfb0SVladimir Zapolskiy  * address space of the SDMA engine.
1888d11cfb0SVladimir Zapolskiy  */
1898d11cfb0SVladimir Zapolskiy struct sdma_script_start_addrs {
1908d11cfb0SVladimir Zapolskiy 	s32 ap_2_ap_addr;
1918d11cfb0SVladimir Zapolskiy 	s32 ap_2_bp_addr;
1928d11cfb0SVladimir Zapolskiy 	s32 ap_2_ap_fixed_addr;
1938d11cfb0SVladimir Zapolskiy 	s32 bp_2_ap_addr;
1948d11cfb0SVladimir Zapolskiy 	s32 loopback_on_dsp_side_addr;
1958d11cfb0SVladimir Zapolskiy 	s32 mcu_interrupt_only_addr;
1968d11cfb0SVladimir Zapolskiy 	s32 firi_2_per_addr;
1978d11cfb0SVladimir Zapolskiy 	s32 firi_2_mcu_addr;
1988d11cfb0SVladimir Zapolskiy 	s32 per_2_firi_addr;
1998d11cfb0SVladimir Zapolskiy 	s32 mcu_2_firi_addr;
2008d11cfb0SVladimir Zapolskiy 	s32 uart_2_per_addr;
2018d11cfb0SVladimir Zapolskiy 	s32 uart_2_mcu_addr;
2028d11cfb0SVladimir Zapolskiy 	s32 per_2_app_addr;
2038d11cfb0SVladimir Zapolskiy 	s32 mcu_2_app_addr;
2048d11cfb0SVladimir Zapolskiy 	s32 per_2_per_addr;
2058d11cfb0SVladimir Zapolskiy 	s32 uartsh_2_per_addr;
2068d11cfb0SVladimir Zapolskiy 	s32 uartsh_2_mcu_addr;
2078d11cfb0SVladimir Zapolskiy 	s32 per_2_shp_addr;
2088d11cfb0SVladimir Zapolskiy 	s32 mcu_2_shp_addr;
2098d11cfb0SVladimir Zapolskiy 	s32 ata_2_mcu_addr;
2108d11cfb0SVladimir Zapolskiy 	s32 mcu_2_ata_addr;
2118d11cfb0SVladimir Zapolskiy 	s32 app_2_per_addr;
2128d11cfb0SVladimir Zapolskiy 	s32 app_2_mcu_addr;
2138d11cfb0SVladimir Zapolskiy 	s32 shp_2_per_addr;
2148d11cfb0SVladimir Zapolskiy 	s32 shp_2_mcu_addr;
2158d11cfb0SVladimir Zapolskiy 	s32 mshc_2_mcu_addr;
2168d11cfb0SVladimir Zapolskiy 	s32 mcu_2_mshc_addr;
2178d11cfb0SVladimir Zapolskiy 	s32 spdif_2_mcu_addr;
2188d11cfb0SVladimir Zapolskiy 	s32 mcu_2_spdif_addr;
2198d11cfb0SVladimir Zapolskiy 	s32 asrc_2_mcu_addr;
2208d11cfb0SVladimir Zapolskiy 	s32 ext_mem_2_ipu_addr;
2218d11cfb0SVladimir Zapolskiy 	s32 descrambler_addr;
2228d11cfb0SVladimir Zapolskiy 	s32 dptc_dvfs_addr;
2238d11cfb0SVladimir Zapolskiy 	s32 utra_addr;
2248d11cfb0SVladimir Zapolskiy 	s32 ram_code_start_addr;
2258d11cfb0SVladimir Zapolskiy 	/* End of v1 array */
2268d11cfb0SVladimir Zapolskiy 	s32 mcu_2_ssish_addr;
2278d11cfb0SVladimir Zapolskiy 	s32 ssish_2_mcu_addr;
2288d11cfb0SVladimir Zapolskiy 	s32 hdmi_dma_addr;
2298d11cfb0SVladimir Zapolskiy 	/* End of v2 array */
2308d11cfb0SVladimir Zapolskiy 	s32 zcanfd_2_mcu_addr;
2318d11cfb0SVladimir Zapolskiy 	s32 zqspi_2_mcu_addr;
2328d11cfb0SVladimir Zapolskiy 	s32 mcu_2_ecspi_addr;
2338d11cfb0SVladimir Zapolskiy 	/* End of v3 array */
2348d11cfb0SVladimir Zapolskiy 	s32 mcu_2_zqspi_addr;
2358d11cfb0SVladimir Zapolskiy 	/* End of v4 array */
2368d11cfb0SVladimir Zapolskiy };
2378d11cfb0SVladimir Zapolskiy 
2388391ecf4SShengjiu Wang /*
2391ec1e82fSSascha Hauer  * Mode/Count of data node descriptors - IPCv2
2401ec1e82fSSascha Hauer  */
2411ec1e82fSSascha Hauer struct sdma_mode_count {
2424a6b2e8aSRobin Gong #define SDMA_BD_MAX_CNT	0xffff
2431ec1e82fSSascha Hauer 	u32 count   : 16; /* size of the buffer pointed by this BD */
2441ec1e82fSSascha Hauer 	u32 status  :  8; /* E,R,I,C,W,D status bits stored here */
245e4b75760SMartin Kaiser 	u32 command :  8; /* command mostly used for channel 0 */
2461ec1e82fSSascha Hauer };
2471ec1e82fSSascha Hauer 
2481ec1e82fSSascha Hauer /*
2491ec1e82fSSascha Hauer  * Buffer descriptor
2501ec1e82fSSascha Hauer  */
2511ec1e82fSSascha Hauer struct sdma_buffer_descriptor {
2521ec1e82fSSascha Hauer 	struct sdma_mode_count  mode;
2531ec1e82fSSascha Hauer 	u32 buffer_addr;	/* address of the buffer described */
2541ec1e82fSSascha Hauer 	u32 ext_buffer_addr;	/* extended buffer address */
2551ec1e82fSSascha Hauer } __attribute__ ((packed));
2561ec1e82fSSascha Hauer 
2571ec1e82fSSascha Hauer /**
2581ec1e82fSSascha Hauer  * struct sdma_channel_control - Channel control Block
2591ec1e82fSSascha Hauer  *
26024ca312dSRobin Gong  * @current_bd_ptr:	current buffer descriptor processed
26124ca312dSRobin Gong  * @base_bd_ptr:	first element of buffer descriptor array
26224ca312dSRobin Gong  * @unused:		padding. The SDMA engine expects an array of 128 byte
2631ec1e82fSSascha Hauer  *			control blocks
2641ec1e82fSSascha Hauer  */
2651ec1e82fSSascha Hauer struct sdma_channel_control {
2661ec1e82fSSascha Hauer 	u32 current_bd_ptr;
2671ec1e82fSSascha Hauer 	u32 base_bd_ptr;
2681ec1e82fSSascha Hauer 	u32 unused[2];
2691ec1e82fSSascha Hauer } __attribute__ ((packed));
2701ec1e82fSSascha Hauer 
2711ec1e82fSSascha Hauer /**
2721ec1e82fSSascha Hauer  * struct sdma_state_registers - SDMA context for a channel
2731ec1e82fSSascha Hauer  *
2741ec1e82fSSascha Hauer  * @pc:		program counter
27524ca312dSRobin Gong  * @unused1:	unused
2761ec1e82fSSascha Hauer  * @t:		test bit: status of arithmetic & test instruction
2771ec1e82fSSascha Hauer  * @rpc:	return program counter
27824ca312dSRobin Gong  * @unused0:	unused
2791ec1e82fSSascha Hauer  * @sf:		source fault while loading data
2801ec1e82fSSascha Hauer  * @spc:	loop start program counter
28124ca312dSRobin Gong  * @unused2:	unused
2821ec1e82fSSascha Hauer  * @df:		destination fault while storing data
2831ec1e82fSSascha Hauer  * @epc:	loop end program counter
2841ec1e82fSSascha Hauer  * @lm:		loop mode
2851ec1e82fSSascha Hauer  */
2861ec1e82fSSascha Hauer struct sdma_state_registers {
2871ec1e82fSSascha Hauer 	u32 pc     :14;
2881ec1e82fSSascha Hauer 	u32 unused1: 1;
2891ec1e82fSSascha Hauer 	u32 t      : 1;
2901ec1e82fSSascha Hauer 	u32 rpc    :14;
2911ec1e82fSSascha Hauer 	u32 unused0: 1;
2921ec1e82fSSascha Hauer 	u32 sf     : 1;
2931ec1e82fSSascha Hauer 	u32 spc    :14;
2941ec1e82fSSascha Hauer 	u32 unused2: 1;
2951ec1e82fSSascha Hauer 	u32 df     : 1;
2961ec1e82fSSascha Hauer 	u32 epc    :14;
2971ec1e82fSSascha Hauer 	u32 lm     : 2;
2981ec1e82fSSascha Hauer } __attribute__ ((packed));
2991ec1e82fSSascha Hauer 
3001ec1e82fSSascha Hauer /**
3011ec1e82fSSascha Hauer  * struct sdma_context_data - sdma context specific to a channel
3021ec1e82fSSascha Hauer  *
3031ec1e82fSSascha Hauer  * @channel_state:	channel state bits
3041ec1e82fSSascha Hauer  * @gReg:		general registers
3051ec1e82fSSascha Hauer  * @mda:		burst dma destination address register
3061ec1e82fSSascha Hauer  * @msa:		burst dma source address register
3071ec1e82fSSascha Hauer  * @ms:			burst dma status register
3081ec1e82fSSascha Hauer  * @md:			burst dma data register
3091ec1e82fSSascha Hauer  * @pda:		peripheral dma destination address register
3101ec1e82fSSascha Hauer  * @psa:		peripheral dma source address register
3111ec1e82fSSascha Hauer  * @ps:			peripheral dma status register
3121ec1e82fSSascha Hauer  * @pd:			peripheral dma data register
3131ec1e82fSSascha Hauer  * @ca:			CRC polynomial register
3141ec1e82fSSascha Hauer  * @cs:			CRC accumulator register
3151ec1e82fSSascha Hauer  * @dda:		dedicated core destination address register
3161ec1e82fSSascha Hauer  * @dsa:		dedicated core source address register
3171ec1e82fSSascha Hauer  * @ds:			dedicated core status register
3181ec1e82fSSascha Hauer  * @dd:			dedicated core data register
31924ca312dSRobin Gong  * @scratch0:		1st word of dedicated ram for context switch
32024ca312dSRobin Gong  * @scratch1:		2nd word of dedicated ram for context switch
32124ca312dSRobin Gong  * @scratch2:		3rd word of dedicated ram for context switch
32224ca312dSRobin Gong  * @scratch3:		4th word of dedicated ram for context switch
32324ca312dSRobin Gong  * @scratch4:		5th word of dedicated ram for context switch
32424ca312dSRobin Gong  * @scratch5:		6th word of dedicated ram for context switch
32524ca312dSRobin Gong  * @scratch6:		7th word of dedicated ram for context switch
32624ca312dSRobin Gong  * @scratch7:		8th word of dedicated ram for context switch
3271ec1e82fSSascha Hauer  */
3281ec1e82fSSascha Hauer struct sdma_context_data {
3291ec1e82fSSascha Hauer 	struct sdma_state_registers  channel_state;
3301ec1e82fSSascha Hauer 	u32  gReg[8];
3311ec1e82fSSascha Hauer 	u32  mda;
3321ec1e82fSSascha Hauer 	u32  msa;
3331ec1e82fSSascha Hauer 	u32  ms;
3341ec1e82fSSascha Hauer 	u32  md;
3351ec1e82fSSascha Hauer 	u32  pda;
3361ec1e82fSSascha Hauer 	u32  psa;
3371ec1e82fSSascha Hauer 	u32  ps;
3381ec1e82fSSascha Hauer 	u32  pd;
3391ec1e82fSSascha Hauer 	u32  ca;
3401ec1e82fSSascha Hauer 	u32  cs;
3411ec1e82fSSascha Hauer 	u32  dda;
3421ec1e82fSSascha Hauer 	u32  dsa;
3431ec1e82fSSascha Hauer 	u32  ds;
3441ec1e82fSSascha Hauer 	u32  dd;
3451ec1e82fSSascha Hauer 	u32  scratch0;
3461ec1e82fSSascha Hauer 	u32  scratch1;
3471ec1e82fSSascha Hauer 	u32  scratch2;
3481ec1e82fSSascha Hauer 	u32  scratch3;
3491ec1e82fSSascha Hauer 	u32  scratch4;
3501ec1e82fSSascha Hauer 	u32  scratch5;
3511ec1e82fSSascha Hauer 	u32  scratch6;
3521ec1e82fSSascha Hauer 	u32  scratch7;
3531ec1e82fSSascha Hauer } __attribute__ ((packed));
3541ec1e82fSSascha Hauer 
3551ec1e82fSSascha Hauer 
3561ec1e82fSSascha Hauer struct sdma_engine;
3571ec1e82fSSascha Hauer 
3581ec1e82fSSascha Hauer /**
35976c33d27SSascha Hauer  * struct sdma_desc - descriptor structor for one transfer
36024ca312dSRobin Gong  * @vd:			descriptor for virt dma
36124ca312dSRobin Gong  * @num_bd:		number of descriptors currently handling
36224ca312dSRobin Gong  * @bd_phys:		physical address of bd
36324ca312dSRobin Gong  * @buf_tail:		ID of the buffer that was processed
36424ca312dSRobin Gong  * @buf_ptail:		ID of the previous buffer that was processed
36524ca312dSRobin Gong  * @period_len:		period length, used in cyclic.
36624ca312dSRobin Gong  * @chn_real_count:	the real count updated from bd->mode.count
36724ca312dSRobin Gong  * @chn_count:		the transfer count set
36824ca312dSRobin Gong  * @sdmac:		sdma_channel pointer
36924ca312dSRobin Gong  * @bd:			pointer of allocate bd
37076c33d27SSascha Hauer  */
37176c33d27SSascha Hauer struct sdma_desc {
37257b772b8SRobin Gong 	struct virt_dma_desc	vd;
37376c33d27SSascha Hauer 	unsigned int		num_bd;
37476c33d27SSascha Hauer 	dma_addr_t		bd_phys;
37576c33d27SSascha Hauer 	unsigned int		buf_tail;
37676c33d27SSascha Hauer 	unsigned int		buf_ptail;
37776c33d27SSascha Hauer 	unsigned int		period_len;
37876c33d27SSascha Hauer 	unsigned int		chn_real_count;
37976c33d27SSascha Hauer 	unsigned int		chn_count;
38076c33d27SSascha Hauer 	struct sdma_channel	*sdmac;
38176c33d27SSascha Hauer 	struct sdma_buffer_descriptor *bd;
38276c33d27SSascha Hauer };
38376c33d27SSascha Hauer 
38476c33d27SSascha Hauer /**
3851ec1e82fSSascha Hauer  * struct sdma_channel - housekeeping for a SDMA channel
3861ec1e82fSSascha Hauer  *
38724ca312dSRobin Gong  * @vc:			virt_dma base structure
38824ca312dSRobin Gong  * @desc:		sdma description including vd and other special member
38924ca312dSRobin Gong  * @sdma:		pointer to the SDMA engine for this channel
39024ca312dSRobin Gong  * @channel:		the channel number, matches dmaengine chan_id + 1
39124ca312dSRobin Gong  * @direction:		transfer type. Needed for setting SDMA script
392d0c4a149SLee Jones  * @slave_config:	Slave configuration
39324ca312dSRobin Gong  * @peripheral_type:	Peripheral type. Needed for setting SDMA script
39424ca312dSRobin Gong  * @event_id0:		aka dma request line
39524ca312dSRobin Gong  * @event_id1:		for channels that use 2 events
39624ca312dSRobin Gong  * @word_size:		peripheral access size
39724ca312dSRobin Gong  * @pc_from_device:	script address for those device_2_memory
39824ca312dSRobin Gong  * @pc_to_device:	script address for those memory_2_device
39924ca312dSRobin Gong  * @device_to_device:	script address for those device_2_device
4000f06c027SRobin Gong  * @pc_to_pc:		script address for those memory_2_memory
40124ca312dSRobin Gong  * @flags:		loop mode or not
40224ca312dSRobin Gong  * @per_address:	peripheral source or destination address in common case
40324ca312dSRobin Gong  *                      destination address in p_2_p case
40424ca312dSRobin Gong  * @per_address2:	peripheral source address in p_2_p case
40524ca312dSRobin Gong  * @event_mask:		event mask used in p_2_p script
40624ca312dSRobin Gong  * @watermark_level:	value for gReg[7], some script will extend it from
40724ca312dSRobin Gong  *			basic watermark such as p_2_p
40824ca312dSRobin Gong  * @shp_addr:		value for gReg[6]
40924ca312dSRobin Gong  * @per_addr:		value for gReg[2]
41024ca312dSRobin Gong  * @status:		status of dma channel
411d0c4a149SLee Jones  * @context_loaded:	ensure context is only loaded once
41224ca312dSRobin Gong  * @data:		specific sdma interface structure
41324ca312dSRobin Gong  * @bd_pool:		dma_pool for bd
414d0c4a149SLee Jones  * @terminate_worker:	used to call back into terminate work function
4151ec1e82fSSascha Hauer  */
4161ec1e82fSSascha Hauer struct sdma_channel {
41757b772b8SRobin Gong 	struct virt_dma_chan		vc;
41876c33d27SSascha Hauer 	struct sdma_desc		*desc;
4191ec1e82fSSascha Hauer 	struct sdma_engine		*sdma;
4201ec1e82fSSascha Hauer 	unsigned int			channel;
421db8196dfSVinod Koul 	enum dma_transfer_direction		direction;
422107d0644SVinod Koul 	struct dma_slave_config		slave_config;
4231ec1e82fSSascha Hauer 	enum sdma_peripheral_type	peripheral_type;
4241ec1e82fSSascha Hauer 	unsigned int			event_id0;
4251ec1e82fSSascha Hauer 	unsigned int			event_id1;
4261ec1e82fSSascha Hauer 	enum dma_slave_buswidth		word_size;
4271ec1e82fSSascha Hauer 	unsigned int			pc_from_device, pc_to_device;
4288391ecf4SShengjiu Wang 	unsigned int			device_to_device;
4290f06c027SRobin Gong 	unsigned int                    pc_to_pc;
4301ec1e82fSSascha Hauer 	unsigned long			flags;
4318391ecf4SShengjiu Wang 	dma_addr_t			per_address, per_address2;
4320bbc1413SRichard Zhao 	unsigned long			event_mask[2];
4330bbc1413SRichard Zhao 	unsigned long			watermark_level;
4341ec1e82fSSascha Hauer 	u32				shp_addr, per_addr;
4351ec1e82fSSascha Hauer 	enum dma_status			status;
4360b351865SNicolin Chen 	struct imx_dma_data		data;
437b8603d2aSLucas Stach 	struct work_struct		terminate_worker;
438e8fafa50SRobin Gong 	bool				is_ram_script;
4391ec1e82fSSascha Hauer };
4401ec1e82fSSascha Hauer 
4410bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP		BIT(0)
4421ec1e82fSSascha Hauer 
4431ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32
4441ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1
4451ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1
4461ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7
4471ec1e82fSSascha Hauer 
4481ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453
4491ec1e82fSSascha Hauer 
4501ec1e82fSSascha Hauer /**
4511ec1e82fSSascha Hauer  * struct sdma_firmware_header - Layout of the firmware image
4521ec1e82fSSascha Hauer  *
45324ca312dSRobin Gong  * @magic:		"SDMA"
45424ca312dSRobin Gong  * @version_major:	increased whenever layout of struct
45524ca312dSRobin Gong  *			sdma_script_start_addrs changes.
45624ca312dSRobin Gong  * @version_minor:	firmware minor version (for binary compatible changes)
45724ca312dSRobin Gong  * @script_addrs_start:	offset of struct sdma_script_start_addrs in this image
45824ca312dSRobin Gong  * @num_script_addrs:	Number of script addresses in this image
45924ca312dSRobin Gong  * @ram_code_start:	offset of SDMA ram image in this firmware image
46024ca312dSRobin Gong  * @ram_code_size:	size of SDMA ram image
46124ca312dSRobin Gong  * @script_addrs:	Stores the start address of the SDMA scripts
4621ec1e82fSSascha Hauer  *			(in SDMA memory space)
4631ec1e82fSSascha Hauer  */
4641ec1e82fSSascha Hauer struct sdma_firmware_header {
4651ec1e82fSSascha Hauer 	u32	magic;
4661ec1e82fSSascha Hauer 	u32	version_major;
4671ec1e82fSSascha Hauer 	u32	version_minor;
4681ec1e82fSSascha Hauer 	u32	script_addrs_start;
4691ec1e82fSSascha Hauer 	u32	num_script_addrs;
4701ec1e82fSSascha Hauer 	u32	ram_code_start;
4711ec1e82fSSascha Hauer 	u32	ram_code_size;
4721ec1e82fSSascha Hauer };
4731ec1e82fSSascha Hauer 
47417bba72fSSascha Hauer struct sdma_driver_data {
47517bba72fSSascha Hauer 	int chnenbl0;
47617bba72fSSascha Hauer 	int num_events;
477dcfec3c0SSascha Hauer 	struct sdma_script_start_addrs	*script_addrs;
478941acd56SAngus Ainslie (Purism) 	bool check_ratio;
47962550cd7SShawn Guo };
48062550cd7SShawn Guo 
4811ec1e82fSSascha Hauer struct sdma_engine {
4821ec1e82fSSascha Hauer 	struct device			*dev;
4831ec1e82fSSascha Hauer 	struct sdma_channel		channel[MAX_DMA_CHANNELS];
4841ec1e82fSSascha Hauer 	struct sdma_channel_control	*channel_control;
4851ec1e82fSSascha Hauer 	void __iomem			*regs;
4861ec1e82fSSascha Hauer 	struct sdma_context_data	*context;
4871ec1e82fSSascha Hauer 	dma_addr_t			context_phys;
4881ec1e82fSSascha Hauer 	struct dma_device		dma_device;
4897560e3f3SSascha Hauer 	struct clk			*clk_ipg;
4907560e3f3SSascha Hauer 	struct clk			*clk_ahb;
4912ccaef05SRichard Zhao 	spinlock_t			channel_0_lock;
492cd72b846SNicolin Chen 	u32				script_number;
4931ec1e82fSSascha Hauer 	struct sdma_script_start_addrs	*script_addrs;
49417bba72fSSascha Hauer 	const struct sdma_driver_data	*drvdata;
4958391ecf4SShengjiu Wang 	u32				spba_start_addr;
4968391ecf4SShengjiu Wang 	u32				spba_end_addr;
4975bb9dbb5SVinod Koul 	unsigned int			irq;
49876c33d27SSascha Hauer 	dma_addr_t			bd0_phys;
49976c33d27SSascha Hauer 	struct sdma_buffer_descriptor	*bd0;
50025aaa75dSAngus Ainslie (Purism) 	/* clock ratio for AHB:SDMA core. 1:1 is 1, 2:1 is 0*/
50125aaa75dSAngus Ainslie (Purism) 	bool				clk_ratio;
502e8fafa50SRobin Gong 	bool                            fw_loaded;
50317bba72fSSascha Hauer };
50417bba72fSSascha Hauer 
505107d0644SVinod Koul static int sdma_config_write(struct dma_chan *chan,
506107d0644SVinod Koul 		       struct dma_slave_config *dmaengine_cfg,
507107d0644SVinod Koul 		       enum dma_transfer_direction direction);
508107d0644SVinod Koul 
509e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx31 = {
51017bba72fSSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX31,
51117bba72fSSascha Hauer 	.num_events = 32,
51217bba72fSSascha Hauer };
51317bba72fSSascha Hauer 
514dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = {
515dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 729,
516dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 904,
517dcfec3c0SSascha Hauer 	.per_2_app_addr = 1255,
518dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 834,
519dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1120,
520dcfec3c0SSascha Hauer 	.per_2_shp_addr = 1329,
521dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 1048,
522dcfec3c0SSascha Hauer 	.ata_2_mcu_addr = 1560,
523dcfec3c0SSascha Hauer 	.mcu_2_ata_addr = 1479,
524dcfec3c0SSascha Hauer 	.app_2_per_addr = 1189,
525dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 770,
526dcfec3c0SSascha Hauer 	.shp_2_per_addr = 1407,
527dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 979,
528dcfec3c0SSascha Hauer };
529dcfec3c0SSascha Hauer 
530e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx25 = {
531dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
532dcfec3c0SSascha Hauer 	.num_events = 48,
533dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx25,
534dcfec3c0SSascha Hauer };
535dcfec3c0SSascha Hauer 
536e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx35 = {
53717bba72fSSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
53817bba72fSSascha Hauer 	.num_events = 48,
5391ec1e82fSSascha Hauer };
5401ec1e82fSSascha Hauer 
541dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = {
542dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
543dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
544dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
545dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 961,
546dcfec3c0SSascha Hauer 	.ata_2_mcu_addr = 1473,
547dcfec3c0SSascha Hauer 	.mcu_2_ata_addr = 1392,
548dcfec3c0SSascha Hauer 	.app_2_per_addr = 1033,
549dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
550dcfec3c0SSascha Hauer 	.shp_2_per_addr = 1251,
551dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 892,
552dcfec3c0SSascha Hauer };
553dcfec3c0SSascha Hauer 
554e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx51 = {
555dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
556dcfec3c0SSascha Hauer 	.num_events = 48,
557dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx51,
558dcfec3c0SSascha Hauer };
559dcfec3c0SSascha Hauer 
560dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = {
561dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
562dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
563dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
564dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
565dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 891,
566dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 960,
567dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1032,
568dcfec3c0SSascha Hauer 	.spdif_2_mcu_addr = 1100,
569dcfec3c0SSascha Hauer 	.mcu_2_spdif_addr = 1134,
570dcfec3c0SSascha Hauer 	.firi_2_mcu_addr = 1193,
571dcfec3c0SSascha Hauer 	.mcu_2_firi_addr = 1290,
572dcfec3c0SSascha Hauer };
573dcfec3c0SSascha Hauer 
574e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx53 = {
575dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
576dcfec3c0SSascha Hauer 	.num_events = 48,
577dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx53,
578dcfec3c0SSascha Hauer };
579dcfec3c0SSascha Hauer 
580dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = {
581dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
582dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
583dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
584dcfec3c0SSascha Hauer 	.per_2_per_addr = 6331,
585dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1032,
586dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 960,
587dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
588dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 891,
589dcfec3c0SSascha Hauer 	.spdif_2_mcu_addr = 1100,
590dcfec3c0SSascha Hauer 	.mcu_2_spdif_addr = 1134,
591dcfec3c0SSascha Hauer };
592dcfec3c0SSascha Hauer 
593e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx6q = {
594dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
595dcfec3c0SSascha Hauer 	.num_events = 48,
596dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx6q,
597dcfec3c0SSascha Hauer };
598dcfec3c0SSascha Hauer 
599b7d2648aSFabio Estevam static struct sdma_script_start_addrs sdma_script_imx7d = {
600b7d2648aSFabio Estevam 	.ap_2_ap_addr = 644,
601b7d2648aSFabio Estevam 	.uart_2_mcu_addr = 819,
602b7d2648aSFabio Estevam 	.mcu_2_app_addr = 749,
603b7d2648aSFabio Estevam 	.uartsh_2_mcu_addr = 1034,
604b7d2648aSFabio Estevam 	.mcu_2_shp_addr = 962,
605b7d2648aSFabio Estevam 	.app_2_mcu_addr = 685,
606b7d2648aSFabio Estevam 	.shp_2_mcu_addr = 893,
607b7d2648aSFabio Estevam 	.spdif_2_mcu_addr = 1102,
608b7d2648aSFabio Estevam 	.mcu_2_spdif_addr = 1136,
609b7d2648aSFabio Estevam };
610b7d2648aSFabio Estevam 
611b7d2648aSFabio Estevam static struct sdma_driver_data sdma_imx7d = {
612b7d2648aSFabio Estevam 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
613b7d2648aSFabio Estevam 	.num_events = 48,
614b7d2648aSFabio Estevam 	.script_addrs = &sdma_script_imx7d,
615b7d2648aSFabio Estevam };
616b7d2648aSFabio Estevam 
617941acd56SAngus Ainslie (Purism) static struct sdma_driver_data sdma_imx8mq = {
618941acd56SAngus Ainslie (Purism) 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
619941acd56SAngus Ainslie (Purism) 	.num_events = 48,
620941acd56SAngus Ainslie (Purism) 	.script_addrs = &sdma_script_imx7d,
621941acd56SAngus Ainslie (Purism) 	.check_ratio = 1,
622941acd56SAngus Ainslie (Purism) };
623941acd56SAngus Ainslie (Purism) 
624580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = {
625dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
626dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
627dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
62817bba72fSSascha Hauer 	{ .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
629dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
63063edea16SMarkus Pargmann 	{ .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
631b7d2648aSFabio Estevam 	{ .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
632941acd56SAngus Ainslie (Purism) 	{ .compatible = "fsl,imx8mq-sdma", .data = &sdma_imx8mq, },
633580975d7SShawn Guo 	{ /* sentinel */ }
634580975d7SShawn Guo };
635580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids);
636580975d7SShawn Guo 
6370bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA	BIT(12) /* indicates if the DSPDMA is used */
6380bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS	BIT(11) /* indicates if Real-Time Debug pins are enabled */
6390bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR	BIT(4)  /* indicates if AHB freq /core freq = 2 or 1 */
6401ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM	(3)       /* indicates which context switch mode is selected*/
6411ec1e82fSSascha Hauer 
6421ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
6431ec1e82fSSascha Hauer {
64417bba72fSSascha Hauer 	u32 chnenbl0 = sdma->drvdata->chnenbl0;
6451ec1e82fSSascha Hauer 	return chnenbl0 + event * 4;
6461ec1e82fSSascha Hauer }
6471ec1e82fSSascha Hauer 
6481ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac,
6491ec1e82fSSascha Hauer 		bool event_override, bool mcu_override, bool dsp_override)
6501ec1e82fSSascha Hauer {
6511ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
6521ec1e82fSSascha Hauer 	int channel = sdmac->channel;
6530bbc1413SRichard Zhao 	unsigned long evt, mcu, dsp;
6541ec1e82fSSascha Hauer 
6551ec1e82fSSascha Hauer 	if (event_override && mcu_override && dsp_override)
6561ec1e82fSSascha Hauer 		return -EINVAL;
6571ec1e82fSSascha Hauer 
658c4b56857SRichard Zhao 	evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
659c4b56857SRichard Zhao 	mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
660c4b56857SRichard Zhao 	dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
6611ec1e82fSSascha Hauer 
6621ec1e82fSSascha Hauer 	if (dsp_override)
6630bbc1413SRichard Zhao 		__clear_bit(channel, &dsp);
6641ec1e82fSSascha Hauer 	else
6650bbc1413SRichard Zhao 		__set_bit(channel, &dsp);
6661ec1e82fSSascha Hauer 
6671ec1e82fSSascha Hauer 	if (event_override)
6680bbc1413SRichard Zhao 		__clear_bit(channel, &evt);
6691ec1e82fSSascha Hauer 	else
6700bbc1413SRichard Zhao 		__set_bit(channel, &evt);
6711ec1e82fSSascha Hauer 
6721ec1e82fSSascha Hauer 	if (mcu_override)
6730bbc1413SRichard Zhao 		__clear_bit(channel, &mcu);
6741ec1e82fSSascha Hauer 	else
6750bbc1413SRichard Zhao 		__set_bit(channel, &mcu);
6761ec1e82fSSascha Hauer 
677c4b56857SRichard Zhao 	writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
678c4b56857SRichard Zhao 	writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
679c4b56857SRichard Zhao 	writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
6801ec1e82fSSascha Hauer 
6811ec1e82fSSascha Hauer 	return 0;
6821ec1e82fSSascha Hauer }
6831ec1e82fSSascha Hauer 
684b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
685b9a59166SRichard Zhao {
6860bbc1413SRichard Zhao 	writel(BIT(channel), sdma->regs + SDMA_H_START);
687b9a59166SRichard Zhao }
688b9a59166SRichard Zhao 
6891ec1e82fSSascha Hauer /*
6902ccaef05SRichard Zhao  * sdma_run_channel0 - run a channel and wait till it's done
6911ec1e82fSSascha Hauer  */
6922ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma)
6931ec1e82fSSascha Hauer {
6941ec1e82fSSascha Hauer 	int ret;
6951d069bfaSMichael Olbrich 	u32 reg;
6961ec1e82fSSascha Hauer 
6972ccaef05SRichard Zhao 	sdma_enable_channel(sdma, 0);
6981ec1e82fSSascha Hauer 
6991d069bfaSMichael Olbrich 	ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
7001d069bfaSMichael Olbrich 						reg, !(reg & 1), 1, 500);
7011d069bfaSMichael Olbrich 	if (ret)
7022ccaef05SRichard Zhao 		dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
7031ec1e82fSSascha Hauer 
704855832e4SRobin Gong 	/* Set bits of CONFIG register with dynamic context switching */
70525aaa75dSAngus Ainslie (Purism) 	reg = readl(sdma->regs + SDMA_H_CONFIG);
70625aaa75dSAngus Ainslie (Purism) 	if ((reg & SDMA_H_CONFIG_CSM) == 0) {
70725aaa75dSAngus Ainslie (Purism) 		reg |= SDMA_H_CONFIG_CSM;
70825aaa75dSAngus Ainslie (Purism) 		writel_relaxed(reg, sdma->regs + SDMA_H_CONFIG);
70925aaa75dSAngus Ainslie (Purism) 	}
710855832e4SRobin Gong 
7111d069bfaSMichael Olbrich 	return ret;
7121ec1e82fSSascha Hauer }
7131ec1e82fSSascha Hauer 
7141ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
7151ec1e82fSSascha Hauer 		u32 address)
7161ec1e82fSSascha Hauer {
71776c33d27SSascha Hauer 	struct sdma_buffer_descriptor *bd0 = sdma->bd0;
7181ec1e82fSSascha Hauer 	void *buf_virt;
7191ec1e82fSSascha Hauer 	dma_addr_t buf_phys;
7201ec1e82fSSascha Hauer 	int ret;
7212ccaef05SRichard Zhao 	unsigned long flags;
72273eab978SSascha Hauer 
723ceaf5226SAndy Duan 	buf_virt = dma_alloc_coherent(sdma->dev, size, &buf_phys, GFP_KERNEL);
72473eab978SSascha Hauer 	if (!buf_virt) {
7252ccaef05SRichard Zhao 		return -ENOMEM;
72673eab978SSascha Hauer 	}
7271ec1e82fSSascha Hauer 
7282ccaef05SRichard Zhao 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
7292ccaef05SRichard Zhao 
7301ec1e82fSSascha Hauer 	bd0->mode.command = C0_SETPM;
7313f93a4f2SRobin Gong 	bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
7321ec1e82fSSascha Hauer 	bd0->mode.count = size / 2;
7331ec1e82fSSascha Hauer 	bd0->buffer_addr = buf_phys;
7341ec1e82fSSascha Hauer 	bd0->ext_buffer_addr = address;
7351ec1e82fSSascha Hauer 
7361ec1e82fSSascha Hauer 	memcpy(buf_virt, buf, size);
7371ec1e82fSSascha Hauer 
7382ccaef05SRichard Zhao 	ret = sdma_run_channel0(sdma);
7392ccaef05SRichard Zhao 
7402ccaef05SRichard Zhao 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
7411ec1e82fSSascha Hauer 
742ceaf5226SAndy Duan 	dma_free_coherent(sdma->dev, size, buf_virt, buf_phys);
7431ec1e82fSSascha Hauer 
7441ec1e82fSSascha Hauer 	return ret;
7451ec1e82fSSascha Hauer }
7461ec1e82fSSascha Hauer 
7471ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
7481ec1e82fSSascha Hauer {
7491ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
7501ec1e82fSSascha Hauer 	int channel = sdmac->channel;
7510bbc1413SRichard Zhao 	unsigned long val;
7521ec1e82fSSascha Hauer 	u32 chnenbl = chnenbl_ofs(sdma, event);
7531ec1e82fSSascha Hauer 
754c4b56857SRichard Zhao 	val = readl_relaxed(sdma->regs + chnenbl);
7550bbc1413SRichard Zhao 	__set_bit(channel, &val);
756c4b56857SRichard Zhao 	writel_relaxed(val, sdma->regs + chnenbl);
7571ec1e82fSSascha Hauer }
7581ec1e82fSSascha Hauer 
7591ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
7601ec1e82fSSascha Hauer {
7611ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
7621ec1e82fSSascha Hauer 	int channel = sdmac->channel;
7631ec1e82fSSascha Hauer 	u32 chnenbl = chnenbl_ofs(sdma, event);
7640bbc1413SRichard Zhao 	unsigned long val;
7651ec1e82fSSascha Hauer 
766c4b56857SRichard Zhao 	val = readl_relaxed(sdma->regs + chnenbl);
7670bbc1413SRichard Zhao 	__clear_bit(channel, &val);
768c4b56857SRichard Zhao 	writel_relaxed(val, sdma->regs + chnenbl);
7691ec1e82fSSascha Hauer }
7701ec1e82fSSascha Hauer 
77157b772b8SRobin Gong static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
77257b772b8SRobin Gong {
77357b772b8SRobin Gong 	return container_of(t, struct sdma_desc, vd.tx);
77457b772b8SRobin Gong }
77557b772b8SRobin Gong 
77657b772b8SRobin Gong static void sdma_start_desc(struct sdma_channel *sdmac)
77757b772b8SRobin Gong {
77857b772b8SRobin Gong 	struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
77957b772b8SRobin Gong 	struct sdma_desc *desc;
78057b772b8SRobin Gong 	struct sdma_engine *sdma = sdmac->sdma;
78157b772b8SRobin Gong 	int channel = sdmac->channel;
78257b772b8SRobin Gong 
78357b772b8SRobin Gong 	if (!vd) {
78457b772b8SRobin Gong 		sdmac->desc = NULL;
78557b772b8SRobin Gong 		return;
78657b772b8SRobin Gong 	}
78757b772b8SRobin Gong 	sdmac->desc = desc = to_sdma_desc(&vd->tx);
78802939cd1SSascha Hauer 
78957b772b8SRobin Gong 	list_del(&vd->node);
79057b772b8SRobin Gong 
79157b772b8SRobin Gong 	sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
79257b772b8SRobin Gong 	sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
79357b772b8SRobin Gong 	sdma_enable_channel(sdma, sdmac->channel);
79457b772b8SRobin Gong }
79557b772b8SRobin Gong 
796d1a792f3SRussell King - ARM Linux static void sdma_update_channel_loop(struct sdma_channel *sdmac)
797d1a792f3SRussell King - ARM Linux {
7981ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd;
7995881826dSNandor Han 	int error = 0;
8005881826dSNandor Han 	enum dma_status	old_status = sdmac->status;
8011ec1e82fSSascha Hauer 
8021ec1e82fSSascha Hauer 	/*
8031ec1e82fSSascha Hauer 	 * loop mode. Iterate over descriptors, re-setup them and
8041ec1e82fSSascha Hauer 	 * call callback function.
8051ec1e82fSSascha Hauer 	 */
80657b772b8SRobin Gong 	while (sdmac->desc) {
80776c33d27SSascha Hauer 		struct sdma_desc *desc = sdmac->desc;
80876c33d27SSascha Hauer 
80976c33d27SSascha Hauer 		bd = &desc->bd[desc->buf_tail];
8101ec1e82fSSascha Hauer 
8111ec1e82fSSascha Hauer 		if (bd->mode.status & BD_DONE)
8121ec1e82fSSascha Hauer 			break;
8131ec1e82fSSascha Hauer 
8145881826dSNandor Han 		if (bd->mode.status & BD_RROR) {
8155881826dSNandor Han 			bd->mode.status &= ~BD_RROR;
8161ec1e82fSSascha Hauer 			sdmac->status = DMA_ERROR;
8175881826dSNandor Han 			error = -EIO;
8185881826dSNandor Han 		}
8191ec1e82fSSascha Hauer 
8205881826dSNandor Han 	       /*
8215881826dSNandor Han 		* We use bd->mode.count to calculate the residue, since contains
8225881826dSNandor Han 		* the number of bytes present in the current buffer descriptor.
8235881826dSNandor Han 		*/
8245881826dSNandor Han 
82576c33d27SSascha Hauer 		desc->chn_real_count = bd->mode.count;
8261ec1e82fSSascha Hauer 		bd->mode.status |= BD_DONE;
82776c33d27SSascha Hauer 		bd->mode.count = desc->period_len;
82876c33d27SSascha Hauer 		desc->buf_ptail = desc->buf_tail;
82976c33d27SSascha Hauer 		desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
83015f30f51SNandor Han 
83115f30f51SNandor Han 		/*
83215f30f51SNandor Han 		 * The callback is called from the interrupt context in order
83315f30f51SNandor Han 		 * to reduce latency and to avoid the risk of altering the
83415f30f51SNandor Han 		 * SDMA transaction status by the time the client tasklet is
83515f30f51SNandor Han 		 * executed.
83615f30f51SNandor Han 		 */
83757b772b8SRobin Gong 		spin_unlock(&sdmac->vc.lock);
83857b772b8SRobin Gong 		dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
83957b772b8SRobin Gong 		spin_lock(&sdmac->vc.lock);
84015f30f51SNandor Han 
8415881826dSNandor Han 		if (error)
8425881826dSNandor Han 			sdmac->status = old_status;
8431ec1e82fSSascha Hauer 	}
8441ec1e82fSSascha Hauer }
8451ec1e82fSSascha Hauer 
84657b772b8SRobin Gong static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
8471ec1e82fSSascha Hauer {
84815f30f51SNandor Han 	struct sdma_channel *sdmac = (struct sdma_channel *) data;
8491ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd;
8501ec1e82fSSascha Hauer 	int i, error = 0;
8511ec1e82fSSascha Hauer 
85276c33d27SSascha Hauer 	sdmac->desc->chn_real_count = 0;
8531ec1e82fSSascha Hauer 	/*
8541ec1e82fSSascha Hauer 	 * non loop mode. Iterate over all descriptors, collect
8551ec1e82fSSascha Hauer 	 * errors and call callback function
8561ec1e82fSSascha Hauer 	 */
85776c33d27SSascha Hauer 	for (i = 0; i < sdmac->desc->num_bd; i++) {
85876c33d27SSascha Hauer 		bd = &sdmac->desc->bd[i];
8591ec1e82fSSascha Hauer 
8601ec1e82fSSascha Hauer 		 if (bd->mode.status & (BD_DONE | BD_RROR))
8611ec1e82fSSascha Hauer 			error = -EIO;
86276c33d27SSascha Hauer 		 sdmac->desc->chn_real_count += bd->mode.count;
8631ec1e82fSSascha Hauer 	}
8641ec1e82fSSascha Hauer 
8651ec1e82fSSascha Hauer 	if (error)
8661ec1e82fSSascha Hauer 		sdmac->status = DMA_ERROR;
8671ec1e82fSSascha Hauer 	else
868409bff6aSVinod Koul 		sdmac->status = DMA_COMPLETE;
8691ec1e82fSSascha Hauer }
8701ec1e82fSSascha Hauer 
8711ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id)
8721ec1e82fSSascha Hauer {
8731ec1e82fSSascha Hauer 	struct sdma_engine *sdma = dev_id;
8740bbc1413SRichard Zhao 	unsigned long stat;
8751ec1e82fSSascha Hauer 
876c4b56857SRichard Zhao 	stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
877c4b56857SRichard Zhao 	writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
8781d069bfaSMichael Olbrich 	/* channel 0 is special and not handled here, see run_channel0() */
8791d069bfaSMichael Olbrich 	stat &= ~1;
8801ec1e82fSSascha Hauer 
8811ec1e82fSSascha Hauer 	while (stat) {
8821ec1e82fSSascha Hauer 		int channel = fls(stat) - 1;
8831ec1e82fSSascha Hauer 		struct sdma_channel *sdmac = &sdma->channel[channel];
88457b772b8SRobin Gong 		struct sdma_desc *desc;
8851ec1e82fSSascha Hauer 
88657b772b8SRobin Gong 		spin_lock(&sdmac->vc.lock);
88757b772b8SRobin Gong 		desc = sdmac->desc;
88857b772b8SRobin Gong 		if (desc) {
88957b772b8SRobin Gong 			if (sdmac->flags & IMX_DMA_SG_LOOP) {
890d1a792f3SRussell King - ARM Linux 				sdma_update_channel_loop(sdmac);
89157b772b8SRobin Gong 			} else {
89257b772b8SRobin Gong 				mxc_sdma_handle_channel_normal(sdmac);
89357b772b8SRobin Gong 				vchan_cookie_complete(&desc->vd);
89457b772b8SRobin Gong 				sdma_start_desc(sdmac);
89557b772b8SRobin Gong 			}
89657b772b8SRobin Gong 		}
8971ec1e82fSSascha Hauer 
89857b772b8SRobin Gong 		spin_unlock(&sdmac->vc.lock);
8990bbc1413SRichard Zhao 		__clear_bit(channel, &stat);
9001ec1e82fSSascha Hauer 	}
9011ec1e82fSSascha Hauer 
9021ec1e82fSSascha Hauer 	return IRQ_HANDLED;
9031ec1e82fSSascha Hauer }
9041ec1e82fSSascha Hauer 
9051ec1e82fSSascha Hauer /*
9061ec1e82fSSascha Hauer  * sets the pc of SDMA script according to the peripheral type
9071ec1e82fSSascha Hauer  */
9081ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac,
9091ec1e82fSSascha Hauer 		enum sdma_peripheral_type peripheral_type)
9101ec1e82fSSascha Hauer {
9111ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
9121ec1e82fSSascha Hauer 	int per_2_emi = 0, emi_2_per = 0;
9131ec1e82fSSascha Hauer 	/*
9141ec1e82fSSascha Hauer 	 * These are needed once we start to support transfers between
9151ec1e82fSSascha Hauer 	 * two peripherals or memory-to-memory transfers
9161ec1e82fSSascha Hauer 	 */
9170f06c027SRobin Gong 	int per_2_per = 0, emi_2_emi = 0;
9181ec1e82fSSascha Hauer 
9191ec1e82fSSascha Hauer 	sdmac->pc_from_device = 0;
9201ec1e82fSSascha Hauer 	sdmac->pc_to_device = 0;
9218391ecf4SShengjiu Wang 	sdmac->device_to_device = 0;
9220f06c027SRobin Gong 	sdmac->pc_to_pc = 0;
923e8fafa50SRobin Gong 	sdmac->is_ram_script = false;
9241ec1e82fSSascha Hauer 
9251ec1e82fSSascha Hauer 	switch (peripheral_type) {
9261ec1e82fSSascha Hauer 	case IMX_DMATYPE_MEMORY:
9270f06c027SRobin Gong 		emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
9281ec1e82fSSascha Hauer 		break;
9291ec1e82fSSascha Hauer 	case IMX_DMATYPE_DSP:
9301ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->bp_2_ap_addr;
9311ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->ap_2_bp_addr;
9321ec1e82fSSascha Hauer 		break;
9331ec1e82fSSascha Hauer 	case IMX_DMATYPE_FIRI:
9341ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
9351ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
9361ec1e82fSSascha Hauer 		break;
9371ec1e82fSSascha Hauer 	case IMX_DMATYPE_UART:
9381ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
9391ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
9401ec1e82fSSascha Hauer 		break;
9411ec1e82fSSascha Hauer 	case IMX_DMATYPE_UART_SP:
9421ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
9431ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
9441ec1e82fSSascha Hauer 		break;
9451ec1e82fSSascha Hauer 	case IMX_DMATYPE_ATA:
9461ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
9471ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
9481ec1e82fSSascha Hauer 		break;
9491ec1e82fSSascha Hauer 	case IMX_DMATYPE_CSPI:
950*a4965888SRobin Gong 		per_2_emi = sdma->script_addrs->app_2_mcu_addr;
951*a4965888SRobin Gong 		emi_2_per = sdma->script_addrs->mcu_2_ecspi_addr;
952*a4965888SRobin Gong 		sdmac->is_ram_script = true;
953*a4965888SRobin Gong 		break;
9541ec1e82fSSascha Hauer 	case IMX_DMATYPE_EXT:
9551ec1e82fSSascha Hauer 	case IMX_DMATYPE_SSI:
95629aebfdeSNicolin Chen 	case IMX_DMATYPE_SAI:
9571ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->app_2_mcu_addr;
9581ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
9591ec1e82fSSascha Hauer 		break;
9601a895578SNicolin Chen 	case IMX_DMATYPE_SSI_DUAL:
9611a895578SNicolin Chen 		per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
9621a895578SNicolin Chen 		emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
963e8fafa50SRobin Gong 		sdmac->is_ram_script = true;
9641a895578SNicolin Chen 		break;
9651ec1e82fSSascha Hauer 	case IMX_DMATYPE_SSI_SP:
9661ec1e82fSSascha Hauer 	case IMX_DMATYPE_MMC:
9671ec1e82fSSascha Hauer 	case IMX_DMATYPE_SDHC:
9681ec1e82fSSascha Hauer 	case IMX_DMATYPE_CSPI_SP:
9691ec1e82fSSascha Hauer 	case IMX_DMATYPE_ESAI:
9701ec1e82fSSascha Hauer 	case IMX_DMATYPE_MSHC_SP:
9711ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
9721ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
9731ec1e82fSSascha Hauer 		break;
9741ec1e82fSSascha Hauer 	case IMX_DMATYPE_ASRC:
9751ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
9761ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
9771ec1e82fSSascha Hauer 		per_2_per = sdma->script_addrs->per_2_per_addr;
978e8fafa50SRobin Gong 		sdmac->is_ram_script = true;
9791ec1e82fSSascha Hauer 		break;
980f892afb0SNicolin Chen 	case IMX_DMATYPE_ASRC_SP:
981f892afb0SNicolin Chen 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
982f892afb0SNicolin Chen 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
983f892afb0SNicolin Chen 		per_2_per = sdma->script_addrs->per_2_per_addr;
984f892afb0SNicolin Chen 		break;
9851ec1e82fSSascha Hauer 	case IMX_DMATYPE_MSHC:
9861ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
9871ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
9881ec1e82fSSascha Hauer 		break;
9891ec1e82fSSascha Hauer 	case IMX_DMATYPE_CCM:
9901ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
9911ec1e82fSSascha Hauer 		break;
9921ec1e82fSSascha Hauer 	case IMX_DMATYPE_SPDIF:
9931ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
9941ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
9951ec1e82fSSascha Hauer 		break;
9961ec1e82fSSascha Hauer 	case IMX_DMATYPE_IPU_MEMORY:
9971ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
9981ec1e82fSSascha Hauer 		break;
9991ec1e82fSSascha Hauer 	default:
10001ec1e82fSSascha Hauer 		break;
10011ec1e82fSSascha Hauer 	}
10021ec1e82fSSascha Hauer 
10031ec1e82fSSascha Hauer 	sdmac->pc_from_device = per_2_emi;
10041ec1e82fSSascha Hauer 	sdmac->pc_to_device = emi_2_per;
10058391ecf4SShengjiu Wang 	sdmac->device_to_device = per_2_per;
10060f06c027SRobin Gong 	sdmac->pc_to_pc = emi_2_emi;
10071ec1e82fSSascha Hauer }
10081ec1e82fSSascha Hauer 
10091ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac)
10101ec1e82fSSascha Hauer {
10111ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
10121ec1e82fSSascha Hauer 	int channel = sdmac->channel;
10131ec1e82fSSascha Hauer 	int load_address;
10141ec1e82fSSascha Hauer 	struct sdma_context_data *context = sdma->context;
101576c33d27SSascha Hauer 	struct sdma_buffer_descriptor *bd0 = sdma->bd0;
10161ec1e82fSSascha Hauer 	int ret;
10172ccaef05SRichard Zhao 	unsigned long flags;
10181ec1e82fSSascha Hauer 
10198391ecf4SShengjiu Wang 	if (sdmac->direction == DMA_DEV_TO_MEM)
10201ec1e82fSSascha Hauer 		load_address = sdmac->pc_from_device;
10218391ecf4SShengjiu Wang 	else if (sdmac->direction == DMA_DEV_TO_DEV)
10228391ecf4SShengjiu Wang 		load_address = sdmac->device_to_device;
10230f06c027SRobin Gong 	else if (sdmac->direction == DMA_MEM_TO_MEM)
10240f06c027SRobin Gong 		load_address = sdmac->pc_to_pc;
10258391ecf4SShengjiu Wang 	else
10261ec1e82fSSascha Hauer 		load_address = sdmac->pc_to_device;
10271ec1e82fSSascha Hauer 
10281ec1e82fSSascha Hauer 	if (load_address < 0)
10291ec1e82fSSascha Hauer 		return load_address;
10301ec1e82fSSascha Hauer 
10311ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "load_address = %d\n", load_address);
10320bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
10331ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
10341ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
10350bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
10360bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
10371ec1e82fSSascha Hauer 
10382ccaef05SRichard Zhao 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
103973eab978SSascha Hauer 
10401ec1e82fSSascha Hauer 	memset(context, 0, sizeof(*context));
10411ec1e82fSSascha Hauer 	context->channel_state.pc = load_address;
10421ec1e82fSSascha Hauer 
10431ec1e82fSSascha Hauer 	/* Send by context the event mask,base address for peripheral
10441ec1e82fSSascha Hauer 	 * and watermark level
10451ec1e82fSSascha Hauer 	 */
10460bbc1413SRichard Zhao 	context->gReg[0] = sdmac->event_mask[1];
10470bbc1413SRichard Zhao 	context->gReg[1] = sdmac->event_mask[0];
10481ec1e82fSSascha Hauer 	context->gReg[2] = sdmac->per_addr;
10491ec1e82fSSascha Hauer 	context->gReg[6] = sdmac->shp_addr;
10501ec1e82fSSascha Hauer 	context->gReg[7] = sdmac->watermark_level;
10511ec1e82fSSascha Hauer 
10521ec1e82fSSascha Hauer 	bd0->mode.command = C0_SETDM;
10533f93a4f2SRobin Gong 	bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
10541ec1e82fSSascha Hauer 	bd0->mode.count = sizeof(*context) / 4;
10551ec1e82fSSascha Hauer 	bd0->buffer_addr = sdma->context_phys;
10561ec1e82fSSascha Hauer 	bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
10572ccaef05SRichard Zhao 	ret = sdma_run_channel0(sdma);
10581ec1e82fSSascha Hauer 
10592ccaef05SRichard Zhao 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
106073eab978SSascha Hauer 
10611ec1e82fSSascha Hauer 	return ret;
10621ec1e82fSSascha Hauer }
10631ec1e82fSSascha Hauer 
10647b350ab0SMaxime Ripard static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
10651ec1e82fSSascha Hauer {
106657b772b8SRobin Gong 	return container_of(chan, struct sdma_channel, vc.chan);
10677b350ab0SMaxime Ripard }
10687b350ab0SMaxime Ripard 
10697b350ab0SMaxime Ripard static int sdma_disable_channel(struct dma_chan *chan)
10707b350ab0SMaxime Ripard {
10717b350ab0SMaxime Ripard 	struct sdma_channel *sdmac = to_sdma_chan(chan);
10721ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
10731ec1e82fSSascha Hauer 	int channel = sdmac->channel;
10741ec1e82fSSascha Hauer 
10750bbc1413SRichard Zhao 	writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
10761ec1e82fSSascha Hauer 	sdmac->status = DMA_ERROR;
10777b350ab0SMaxime Ripard 
10787b350ab0SMaxime Ripard 	return 0;
10791ec1e82fSSascha Hauer }
1080b8603d2aSLucas Stach static void sdma_channel_terminate_work(struct work_struct *work)
10817f3ff14bSJiada Wang {
1082b8603d2aSLucas Stach 	struct sdma_channel *sdmac = container_of(work, struct sdma_channel,
1083b8603d2aSLucas Stach 						  terminate_worker);
108457b772b8SRobin Gong 	unsigned long flags;
108557b772b8SRobin Gong 	LIST_HEAD(head);
108657b772b8SRobin Gong 
10877f3ff14bSJiada Wang 	/*
10887f3ff14bSJiada Wang 	 * According to NXP R&D team a delay of one BD SDMA cost time
10897f3ff14bSJiada Wang 	 * (maximum is 1ms) should be added after disable of the channel
10907f3ff14bSJiada Wang 	 * bit, to ensure SDMA core has really been stopped after SDMA
10917f3ff14bSJiada Wang 	 * clients call .device_terminate_all.
10927f3ff14bSJiada Wang 	 */
1093b8603d2aSLucas Stach 	usleep_range(1000, 2000);
1094b8603d2aSLucas Stach 
1095b8603d2aSLucas Stach 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1096b8603d2aSLucas Stach 	vchan_get_all_descriptors(&sdmac->vc, &head);
1097b8603d2aSLucas Stach 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1098b8603d2aSLucas Stach 	vchan_dma_desc_free_list(&sdmac->vc, &head);
1099b8603d2aSLucas Stach }
1100b8603d2aSLucas Stach 
1101a80f2787SSascha Hauer static int sdma_terminate_all(struct dma_chan *chan)
1102b8603d2aSLucas Stach {
1103b8603d2aSLucas Stach 	struct sdma_channel *sdmac = to_sdma_chan(chan);
110402939cd1SSascha Hauer 	unsigned long flags;
110502939cd1SSascha Hauer 
110602939cd1SSascha Hauer 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1107b8603d2aSLucas Stach 
1108b8603d2aSLucas Stach 	sdma_disable_channel(chan);
1109b8603d2aSLucas Stach 
111002939cd1SSascha Hauer 	if (sdmac->desc) {
111102939cd1SSascha Hauer 		vchan_terminate_vdesc(&sdmac->desc->vd);
111202939cd1SSascha Hauer 		sdmac->desc = NULL;
1113b8603d2aSLucas Stach 		schedule_work(&sdmac->terminate_worker);
111402939cd1SSascha Hauer 	}
111502939cd1SSascha Hauer 
111602939cd1SSascha Hauer 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
11177f3ff14bSJiada Wang 
11187f3ff14bSJiada Wang 	return 0;
11197f3ff14bSJiada Wang }
11207f3ff14bSJiada Wang 
1121b8603d2aSLucas Stach static void sdma_channel_synchronize(struct dma_chan *chan)
1122b8603d2aSLucas Stach {
1123b8603d2aSLucas Stach 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1124b8603d2aSLucas Stach 
1125b8603d2aSLucas Stach 	vchan_synchronize(&sdmac->vc);
1126b8603d2aSLucas Stach 
1127b8603d2aSLucas Stach 	flush_work(&sdmac->terminate_worker);
1128b8603d2aSLucas Stach }
1129b8603d2aSLucas Stach 
11308391ecf4SShengjiu Wang static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
11318391ecf4SShengjiu Wang {
11328391ecf4SShengjiu Wang 	struct sdma_engine *sdma = sdmac->sdma;
11338391ecf4SShengjiu Wang 
11348391ecf4SShengjiu Wang 	int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
11358391ecf4SShengjiu Wang 	int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
11368391ecf4SShengjiu Wang 
11378391ecf4SShengjiu Wang 	set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
11388391ecf4SShengjiu Wang 	set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
11398391ecf4SShengjiu Wang 
11408391ecf4SShengjiu Wang 	if (sdmac->event_id0 > 31)
11418391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
11428391ecf4SShengjiu Wang 
11438391ecf4SShengjiu Wang 	if (sdmac->event_id1 > 31)
11448391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
11458391ecf4SShengjiu Wang 
11468391ecf4SShengjiu Wang 	/*
11478391ecf4SShengjiu Wang 	 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
11488391ecf4SShengjiu Wang 	 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
11498391ecf4SShengjiu Wang 	 * r0(event_mask[1]) and r1(event_mask[0]).
11508391ecf4SShengjiu Wang 	 */
11518391ecf4SShengjiu Wang 	if (lwml > hwml) {
11528391ecf4SShengjiu Wang 		sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
11538391ecf4SShengjiu Wang 						SDMA_WATERMARK_LEVEL_HWML);
11548391ecf4SShengjiu Wang 		sdmac->watermark_level |= hwml;
11558391ecf4SShengjiu Wang 		sdmac->watermark_level |= lwml << 16;
11568391ecf4SShengjiu Wang 		swap(sdmac->event_mask[0], sdmac->event_mask[1]);
11578391ecf4SShengjiu Wang 	}
11588391ecf4SShengjiu Wang 
11598391ecf4SShengjiu Wang 	if (sdmac->per_address2 >= sdma->spba_start_addr &&
11608391ecf4SShengjiu Wang 			sdmac->per_address2 <= sdma->spba_end_addr)
11618391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
11628391ecf4SShengjiu Wang 
11638391ecf4SShengjiu Wang 	if (sdmac->per_address >= sdma->spba_start_addr &&
11648391ecf4SShengjiu Wang 			sdmac->per_address <= sdma->spba_end_addr)
11658391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
11668391ecf4SShengjiu Wang 
11678391ecf4SShengjiu Wang 	sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
11688391ecf4SShengjiu Wang }
11698391ecf4SShengjiu Wang 
11707b350ab0SMaxime Ripard static int sdma_config_channel(struct dma_chan *chan)
11711ec1e82fSSascha Hauer {
11727b350ab0SMaxime Ripard 	struct sdma_channel *sdmac = to_sdma_chan(chan);
11731ec1e82fSSascha Hauer 
11747b350ab0SMaxime Ripard 	sdma_disable_channel(chan);
11751ec1e82fSSascha Hauer 
11760bbc1413SRichard Zhao 	sdmac->event_mask[0] = 0;
11770bbc1413SRichard Zhao 	sdmac->event_mask[1] = 0;
11781ec1e82fSSascha Hauer 	sdmac->shp_addr = 0;
11791ec1e82fSSascha Hauer 	sdmac->per_addr = 0;
11801ec1e82fSSascha Hauer 
11811ec1e82fSSascha Hauer 	switch (sdmac->peripheral_type) {
11821ec1e82fSSascha Hauer 	case IMX_DMATYPE_DSP:
11831ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, false, true, true);
11841ec1e82fSSascha Hauer 		break;
11851ec1e82fSSascha Hauer 	case IMX_DMATYPE_MEMORY:
11861ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, false, true, false);
11871ec1e82fSSascha Hauer 		break;
11881ec1e82fSSascha Hauer 	default:
11891ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, true, true, false);
11901ec1e82fSSascha Hauer 		break;
11911ec1e82fSSascha Hauer 	}
11921ec1e82fSSascha Hauer 
11931ec1e82fSSascha Hauer 	sdma_get_pc(sdmac, sdmac->peripheral_type);
11941ec1e82fSSascha Hauer 
11951ec1e82fSSascha Hauer 	if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
11961ec1e82fSSascha Hauer 			(sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
11971ec1e82fSSascha Hauer 		/* Handle multiple event channels differently */
11981ec1e82fSSascha Hauer 		if (sdmac->event_id1) {
11998391ecf4SShengjiu Wang 			if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
12008391ecf4SShengjiu Wang 			    sdmac->peripheral_type == IMX_DMATYPE_ASRC)
12018391ecf4SShengjiu Wang 				sdma_set_watermarklevel_for_p2p(sdmac);
12028391ecf4SShengjiu Wang 		} else
12030bbc1413SRichard Zhao 			__set_bit(sdmac->event_id0, sdmac->event_mask);
12048391ecf4SShengjiu Wang 
12051ec1e82fSSascha Hauer 		/* Address */
12061ec1e82fSSascha Hauer 		sdmac->shp_addr = sdmac->per_address;
12078391ecf4SShengjiu Wang 		sdmac->per_addr = sdmac->per_address2;
12081ec1e82fSSascha Hauer 	} else {
12091ec1e82fSSascha Hauer 		sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
12101ec1e82fSSascha Hauer 	}
12111ec1e82fSSascha Hauer 
1212e555a03bSRobin Gong 	return 0;
12131ec1e82fSSascha Hauer }
12141ec1e82fSSascha Hauer 
12151ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac,
12161ec1e82fSSascha Hauer 		unsigned int priority)
12171ec1e82fSSascha Hauer {
12181ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
12191ec1e82fSSascha Hauer 	int channel = sdmac->channel;
12201ec1e82fSSascha Hauer 
12211ec1e82fSSascha Hauer 	if (priority < MXC_SDMA_MIN_PRIORITY
12221ec1e82fSSascha Hauer 	    || priority > MXC_SDMA_MAX_PRIORITY) {
12231ec1e82fSSascha Hauer 		return -EINVAL;
12241ec1e82fSSascha Hauer 	}
12251ec1e82fSSascha Hauer 
1226c4b56857SRichard Zhao 	writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
12271ec1e82fSSascha Hauer 
12281ec1e82fSSascha Hauer 	return 0;
12291ec1e82fSSascha Hauer }
12301ec1e82fSSascha Hauer 
123157b772b8SRobin Gong static int sdma_request_channel0(struct sdma_engine *sdma)
12321ec1e82fSSascha Hauer {
12331ec1e82fSSascha Hauer 	int ret = -EBUSY;
12341ec1e82fSSascha Hauer 
123531ef489aSLinus Torvalds 	sdma->bd0 = dma_alloc_coherent(sdma->dev, PAGE_SIZE, &sdma->bd0_phys,
123657b772b8SRobin Gong 					GFP_NOWAIT);
123757b772b8SRobin Gong 	if (!sdma->bd0) {
12381ec1e82fSSascha Hauer 		ret = -ENOMEM;
12391ec1e82fSSascha Hauer 		goto out;
12401ec1e82fSSascha Hauer 	}
12411ec1e82fSSascha Hauer 
124257b772b8SRobin Gong 	sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
124357b772b8SRobin Gong 	sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
12441ec1e82fSSascha Hauer 
124557b772b8SRobin Gong 	sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
12461ec1e82fSSascha Hauer 	return 0;
12471ec1e82fSSascha Hauer out:
12481ec1e82fSSascha Hauer 
12491ec1e82fSSascha Hauer 	return ret;
12501ec1e82fSSascha Hauer }
12511ec1e82fSSascha Hauer 
125257b772b8SRobin Gong 
125357b772b8SRobin Gong static int sdma_alloc_bd(struct sdma_desc *desc)
12541ec1e82fSSascha Hauer {
1255ebb853b1SLucas Stach 	u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
125657b772b8SRobin Gong 	int ret = 0;
12571ec1e82fSSascha Hauer 
125831ef489aSLinus Torvalds 	desc->bd = dma_alloc_coherent(desc->sdmac->sdma->dev, bd_size,
1259ceaf5226SAndy Duan 				       &desc->bd_phys, GFP_NOWAIT);
126057b772b8SRobin Gong 	if (!desc->bd) {
126157b772b8SRobin Gong 		ret = -ENOMEM;
126257b772b8SRobin Gong 		goto out;
126357b772b8SRobin Gong 	}
126457b772b8SRobin Gong out:
126557b772b8SRobin Gong 	return ret;
126657b772b8SRobin Gong }
12671ec1e82fSSascha Hauer 
126857b772b8SRobin Gong static void sdma_free_bd(struct sdma_desc *desc)
126957b772b8SRobin Gong {
1270ebb853b1SLucas Stach 	u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
1271ebb853b1SLucas Stach 
1272ceaf5226SAndy Duan 	dma_free_coherent(desc->sdmac->sdma->dev, bd_size, desc->bd,
1273ceaf5226SAndy Duan 			  desc->bd_phys);
127457b772b8SRobin Gong }
12751ec1e82fSSascha Hauer 
127657b772b8SRobin Gong static void sdma_desc_free(struct virt_dma_desc *vd)
127757b772b8SRobin Gong {
127857b772b8SRobin Gong 	struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
127957b772b8SRobin Gong 
128057b772b8SRobin Gong 	sdma_free_bd(desc);
128157b772b8SRobin Gong 	kfree(desc);
12821ec1e82fSSascha Hauer }
12831ec1e82fSSascha Hauer 
12841ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan)
12851ec1e82fSSascha Hauer {
12861ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
12871ec1e82fSSascha Hauer 	struct imx_dma_data *data = chan->private;
12880f06c027SRobin Gong 	struct imx_dma_data mem_data;
12891ec1e82fSSascha Hauer 	int prio, ret;
12901ec1e82fSSascha Hauer 
12910f06c027SRobin Gong 	/*
12920f06c027SRobin Gong 	 * MEMCPY may never setup chan->private by filter function such as
12930f06c027SRobin Gong 	 * dmatest, thus create 'struct imx_dma_data mem_data' for this case.
12940f06c027SRobin Gong 	 * Please note in any other slave case, you have to setup chan->private
12950f06c027SRobin Gong 	 * with 'struct imx_dma_data' in your own filter function if you want to
12960f06c027SRobin Gong 	 * request dma channel by dma_request_channel() rather than
12970f06c027SRobin Gong 	 * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear
12980f06c027SRobin Gong 	 * to warn you to correct your filter function.
12990f06c027SRobin Gong 	 */
13000f06c027SRobin Gong 	if (!data) {
13010f06c027SRobin Gong 		dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n");
13020f06c027SRobin Gong 		mem_data.priority = 2;
13030f06c027SRobin Gong 		mem_data.peripheral_type = IMX_DMATYPE_MEMORY;
13040f06c027SRobin Gong 		mem_data.dma_request = 0;
13050f06c027SRobin Gong 		mem_data.dma_request2 = 0;
13060f06c027SRobin Gong 		data = &mem_data;
13070f06c027SRobin Gong 
13080f06c027SRobin Gong 		sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY);
13090f06c027SRobin Gong 	}
13101ec1e82fSSascha Hauer 
13111ec1e82fSSascha Hauer 	switch (data->priority) {
13121ec1e82fSSascha Hauer 	case DMA_PRIO_HIGH:
13131ec1e82fSSascha Hauer 		prio = 3;
13141ec1e82fSSascha Hauer 		break;
13151ec1e82fSSascha Hauer 	case DMA_PRIO_MEDIUM:
13161ec1e82fSSascha Hauer 		prio = 2;
13171ec1e82fSSascha Hauer 		break;
13181ec1e82fSSascha Hauer 	case DMA_PRIO_LOW:
13191ec1e82fSSascha Hauer 	default:
13201ec1e82fSSascha Hauer 		prio = 1;
13211ec1e82fSSascha Hauer 		break;
13221ec1e82fSSascha Hauer 	}
13231ec1e82fSSascha Hauer 
13241ec1e82fSSascha Hauer 	sdmac->peripheral_type = data->peripheral_type;
13251ec1e82fSSascha Hauer 	sdmac->event_id0 = data->dma_request;
13268391ecf4SShengjiu Wang 	sdmac->event_id1 = data->dma_request2;
1327c2c744d3SRichard Zhao 
1328b93edcddSFabio Estevam 	ret = clk_enable(sdmac->sdma->clk_ipg);
1329b93edcddSFabio Estevam 	if (ret)
1330b93edcddSFabio Estevam 		return ret;
1331b93edcddSFabio Estevam 	ret = clk_enable(sdmac->sdma->clk_ahb);
1332b93edcddSFabio Estevam 	if (ret)
1333b93edcddSFabio Estevam 		goto disable_clk_ipg;
1334c2c744d3SRichard Zhao 
13353bb5e7caSRichard Zhao 	ret = sdma_set_channel_priority(sdmac, prio);
13361ec1e82fSSascha Hauer 	if (ret)
1337b93edcddSFabio Estevam 		goto disable_clk_ahb;
13381ec1e82fSSascha Hauer 
13391ec1e82fSSascha Hauer 	return 0;
1340b93edcddSFabio Estevam 
1341b93edcddSFabio Estevam disable_clk_ahb:
1342b93edcddSFabio Estevam 	clk_disable(sdmac->sdma->clk_ahb);
1343b93edcddSFabio Estevam disable_clk_ipg:
1344b93edcddSFabio Estevam 	clk_disable(sdmac->sdma->clk_ipg);
1345b93edcddSFabio Estevam 	return ret;
13461ec1e82fSSascha Hauer }
13471ec1e82fSSascha Hauer 
13481ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan)
13491ec1e82fSSascha Hauer {
13501ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
13511ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
13521ec1e82fSSascha Hauer 
1353a80f2787SSascha Hauer 	sdma_terminate_all(chan);
1354b8603d2aSLucas Stach 
1355b8603d2aSLucas Stach 	sdma_channel_synchronize(chan);
13561ec1e82fSSascha Hauer 
13571ec1e82fSSascha Hauer 	sdma_event_disable(sdmac, sdmac->event_id0);
13581ec1e82fSSascha Hauer 	if (sdmac->event_id1)
13591ec1e82fSSascha Hauer 		sdma_event_disable(sdmac, sdmac->event_id1);
13601ec1e82fSSascha Hauer 
13611ec1e82fSSascha Hauer 	sdmac->event_id0 = 0;
13621ec1e82fSSascha Hauer 	sdmac->event_id1 = 0;
13631ec1e82fSSascha Hauer 
13641ec1e82fSSascha Hauer 	sdma_set_channel_priority(sdmac, 0);
13651ec1e82fSSascha Hauer 
13667560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
13677560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
13681ec1e82fSSascha Hauer }
13691ec1e82fSSascha Hauer 
137021420841SRobin Gong static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
137121420841SRobin Gong 				enum dma_transfer_direction direction, u32 bds)
137221420841SRobin Gong {
137321420841SRobin Gong 	struct sdma_desc *desc;
137421420841SRobin Gong 
1375e8fafa50SRobin Gong 	if (!sdmac->sdma->fw_loaded && sdmac->is_ram_script) {
1376e8fafa50SRobin Gong 		dev_warn_once(sdmac->sdma->dev, "sdma firmware not ready!\n");
1377e8fafa50SRobin Gong 		goto err_out;
1378e8fafa50SRobin Gong 	}
1379e8fafa50SRobin Gong 
138021420841SRobin Gong 	desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
138121420841SRobin Gong 	if (!desc)
138221420841SRobin Gong 		goto err_out;
138321420841SRobin Gong 
138421420841SRobin Gong 	sdmac->status = DMA_IN_PROGRESS;
138521420841SRobin Gong 	sdmac->direction = direction;
138621420841SRobin Gong 	sdmac->flags = 0;
138721420841SRobin Gong 
138821420841SRobin Gong 	desc->chn_count = 0;
138921420841SRobin Gong 	desc->chn_real_count = 0;
139021420841SRobin Gong 	desc->buf_tail = 0;
139121420841SRobin Gong 	desc->buf_ptail = 0;
139221420841SRobin Gong 	desc->sdmac = sdmac;
139321420841SRobin Gong 	desc->num_bd = bds;
139421420841SRobin Gong 
139521420841SRobin Gong 	if (sdma_alloc_bd(desc))
139621420841SRobin Gong 		goto err_desc_out;
139721420841SRobin Gong 
13980f06c027SRobin Gong 	/* No slave_config called in MEMCPY case, so do here */
13990f06c027SRobin Gong 	if (direction == DMA_MEM_TO_MEM)
14000f06c027SRobin Gong 		sdma_config_ownership(sdmac, false, true, false);
14010f06c027SRobin Gong 
140221420841SRobin Gong 	if (sdma_load_context(sdmac))
140321420841SRobin Gong 		goto err_desc_out;
140421420841SRobin Gong 
140521420841SRobin Gong 	return desc;
140621420841SRobin Gong 
140721420841SRobin Gong err_desc_out:
140821420841SRobin Gong 	kfree(desc);
140921420841SRobin Gong err_out:
141021420841SRobin Gong 	return NULL;
141121420841SRobin Gong }
141221420841SRobin Gong 
14130f06c027SRobin Gong static struct dma_async_tx_descriptor *sdma_prep_memcpy(
14140f06c027SRobin Gong 		struct dma_chan *chan, dma_addr_t dma_dst,
14150f06c027SRobin Gong 		dma_addr_t dma_src, size_t len, unsigned long flags)
14160f06c027SRobin Gong {
14170f06c027SRobin Gong 	struct sdma_channel *sdmac = to_sdma_chan(chan);
14180f06c027SRobin Gong 	struct sdma_engine *sdma = sdmac->sdma;
14190f06c027SRobin Gong 	int channel = sdmac->channel;
14200f06c027SRobin Gong 	size_t count;
14210f06c027SRobin Gong 	int i = 0, param;
14220f06c027SRobin Gong 	struct sdma_buffer_descriptor *bd;
14230f06c027SRobin Gong 	struct sdma_desc *desc;
14240f06c027SRobin Gong 
14250f06c027SRobin Gong 	if (!chan || !len)
14260f06c027SRobin Gong 		return NULL;
14270f06c027SRobin Gong 
14280f06c027SRobin Gong 	dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n",
14290f06c027SRobin Gong 		&dma_src, &dma_dst, len, channel);
14300f06c027SRobin Gong 
14310f06c027SRobin Gong 	desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM,
14320f06c027SRobin Gong 					len / SDMA_BD_MAX_CNT + 1);
14330f06c027SRobin Gong 	if (!desc)
14340f06c027SRobin Gong 		return NULL;
14350f06c027SRobin Gong 
14360f06c027SRobin Gong 	do {
14370f06c027SRobin Gong 		count = min_t(size_t, len, SDMA_BD_MAX_CNT);
14380f06c027SRobin Gong 		bd = &desc->bd[i];
14390f06c027SRobin Gong 		bd->buffer_addr = dma_src;
14400f06c027SRobin Gong 		bd->ext_buffer_addr = dma_dst;
14410f06c027SRobin Gong 		bd->mode.count = count;
14420f06c027SRobin Gong 		desc->chn_count += count;
14430f06c027SRobin Gong 		bd->mode.command = 0;
14440f06c027SRobin Gong 
14450f06c027SRobin Gong 		dma_src += count;
14460f06c027SRobin Gong 		dma_dst += count;
14470f06c027SRobin Gong 		len -= count;
14480f06c027SRobin Gong 		i++;
14490f06c027SRobin Gong 
14500f06c027SRobin Gong 		param = BD_DONE | BD_EXTD | BD_CONT;
14510f06c027SRobin Gong 		/* last bd */
14520f06c027SRobin Gong 		if (!len) {
14530f06c027SRobin Gong 			param |= BD_INTR;
14540f06c027SRobin Gong 			param |= BD_LAST;
14550f06c027SRobin Gong 			param &= ~BD_CONT;
14560f06c027SRobin Gong 		}
14570f06c027SRobin Gong 
14580f06c027SRobin Gong 		dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n",
14590f06c027SRobin Gong 				i, count, bd->buffer_addr,
14600f06c027SRobin Gong 				param & BD_WRAP ? "wrap" : "",
14610f06c027SRobin Gong 				param & BD_INTR ? " intr" : "");
14620f06c027SRobin Gong 
14630f06c027SRobin Gong 		bd->mode.status = param;
14640f06c027SRobin Gong 	} while (len);
14650f06c027SRobin Gong 
14660f06c027SRobin Gong 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
14670f06c027SRobin Gong }
14680f06c027SRobin Gong 
14691ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
14701ec1e82fSSascha Hauer 		struct dma_chan *chan, struct scatterlist *sgl,
1471db8196dfSVinod Koul 		unsigned int sg_len, enum dma_transfer_direction direction,
1472185ecb5fSAlexandre Bounine 		unsigned long flags, void *context)
14731ec1e82fSSascha Hauer {
14741ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
14751ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
1476ad78b000SVinod Koul 	int i, count;
147723889c63SSascha Hauer 	int channel = sdmac->channel;
14781ec1e82fSSascha Hauer 	struct scatterlist *sg;
147957b772b8SRobin Gong 	struct sdma_desc *desc;
14801ec1e82fSSascha Hauer 
1481107d0644SVinod Koul 	sdma_config_write(chan, &sdmac->slave_config, direction);
1482107d0644SVinod Koul 
148321420841SRobin Gong 	desc = sdma_transfer_init(sdmac, direction, sg_len);
148457b772b8SRobin Gong 	if (!desc)
148557b772b8SRobin Gong 		goto err_out;
148657b772b8SRobin Gong 
14871ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
14881ec1e82fSSascha Hauer 			sg_len, channel);
14891ec1e82fSSascha Hauer 
14901ec1e82fSSascha Hauer 	for_each_sg(sgl, sg, sg_len, i) {
149176c33d27SSascha Hauer 		struct sdma_buffer_descriptor *bd = &desc->bd[i];
14921ec1e82fSSascha Hauer 		int param;
14931ec1e82fSSascha Hauer 
1494d2f5c276SAnatolij Gustschin 		bd->buffer_addr = sg->dma_address;
14951ec1e82fSSascha Hauer 
1496fdaf9c4bSLars-Peter Clausen 		count = sg_dma_len(sg);
14971ec1e82fSSascha Hauer 
14984a6b2e8aSRobin Gong 		if (count > SDMA_BD_MAX_CNT) {
14991ec1e82fSSascha Hauer 			dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
15004a6b2e8aSRobin Gong 					channel, count, SDMA_BD_MAX_CNT);
150157b772b8SRobin Gong 			goto err_bd_out;
15021ec1e82fSSascha Hauer 		}
15031ec1e82fSSascha Hauer 
15041ec1e82fSSascha Hauer 		bd->mode.count = count;
150576c33d27SSascha Hauer 		desc->chn_count += count;
15061ec1e82fSSascha Hauer 
1507ad78b000SVinod Koul 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
150857b772b8SRobin Gong 			goto err_bd_out;
15091fa81c27SSascha Hauer 
15101fa81c27SSascha Hauer 		switch (sdmac->word_size) {
15111fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_4_BYTES:
15121ec1e82fSSascha Hauer 			bd->mode.command = 0;
15131fa81c27SSascha Hauer 			if (count & 3 || sg->dma_address & 3)
151457b772b8SRobin Gong 				goto err_bd_out;
15151fa81c27SSascha Hauer 			break;
15161fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_2_BYTES:
15171fa81c27SSascha Hauer 			bd->mode.command = 2;
15181fa81c27SSascha Hauer 			if (count & 1 || sg->dma_address & 1)
151957b772b8SRobin Gong 				goto err_bd_out;
15201fa81c27SSascha Hauer 			break;
15211fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_1_BYTE:
15221fa81c27SSascha Hauer 			bd->mode.command = 1;
15231fa81c27SSascha Hauer 			break;
15241fa81c27SSascha Hauer 		default:
152557b772b8SRobin Gong 			goto err_bd_out;
15261fa81c27SSascha Hauer 		}
15271ec1e82fSSascha Hauer 
15281ec1e82fSSascha Hauer 		param = BD_DONE | BD_EXTD | BD_CONT;
15291ec1e82fSSascha Hauer 
1530341b9419SShawn Guo 		if (i + 1 == sg_len) {
15311ec1e82fSSascha Hauer 			param |= BD_INTR;
1532341b9419SShawn Guo 			param |= BD_LAST;
1533341b9419SShawn Guo 			param &= ~BD_CONT;
15341ec1e82fSSascha Hauer 		}
15351ec1e82fSSascha Hauer 
1536c3cc74b2SOlof Johansson 		dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1537c3cc74b2SOlof Johansson 				i, count, (u64)sg->dma_address,
15381ec1e82fSSascha Hauer 				param & BD_WRAP ? "wrap" : "",
15391ec1e82fSSascha Hauer 				param & BD_INTR ? " intr" : "");
15401ec1e82fSSascha Hauer 
15411ec1e82fSSascha Hauer 		bd->mode.status = param;
15421ec1e82fSSascha Hauer 	}
15431ec1e82fSSascha Hauer 
154457b772b8SRobin Gong 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
154557b772b8SRobin Gong err_bd_out:
154657b772b8SRobin Gong 	sdma_free_bd(desc);
154757b772b8SRobin Gong 	kfree(desc);
15481ec1e82fSSascha Hauer err_out:
15494b2ce9ddSShawn Guo 	sdmac->status = DMA_ERROR;
15501ec1e82fSSascha Hauer 	return NULL;
15511ec1e82fSSascha Hauer }
15521ec1e82fSSascha Hauer 
15531ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
15541ec1e82fSSascha Hauer 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
1555185ecb5fSAlexandre Bounine 		size_t period_len, enum dma_transfer_direction direction,
155631c1e5a1SLaurent Pinchart 		unsigned long flags)
15571ec1e82fSSascha Hauer {
15581ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
15591ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
15601ec1e82fSSascha Hauer 	int num_periods = buf_len / period_len;
156123889c63SSascha Hauer 	int channel = sdmac->channel;
156221420841SRobin Gong 	int i = 0, buf = 0;
156357b772b8SRobin Gong 	struct sdma_desc *desc;
15641ec1e82fSSascha Hauer 
15651ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
15661ec1e82fSSascha Hauer 
1567107d0644SVinod Koul 	sdma_config_write(chan, &sdmac->slave_config, direction);
1568107d0644SVinod Koul 
156921420841SRobin Gong 	desc = sdma_transfer_init(sdmac, direction, num_periods);
157057b772b8SRobin Gong 	if (!desc)
157157b772b8SRobin Gong 		goto err_out;
157257b772b8SRobin Gong 
157376c33d27SSascha Hauer 	desc->period_len = period_len;
15748e2e27c7SRichard Zhao 
15751ec1e82fSSascha Hauer 	sdmac->flags |= IMX_DMA_SG_LOOP;
15761ec1e82fSSascha Hauer 
15774a6b2e8aSRobin Gong 	if (period_len > SDMA_BD_MAX_CNT) {
1578ba6ab3b3SArvind Yadav 		dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
15794a6b2e8aSRobin Gong 				channel, period_len, SDMA_BD_MAX_CNT);
158057b772b8SRobin Gong 		goto err_bd_out;
15811ec1e82fSSascha Hauer 	}
15821ec1e82fSSascha Hauer 
15831ec1e82fSSascha Hauer 	while (buf < buf_len) {
158476c33d27SSascha Hauer 		struct sdma_buffer_descriptor *bd = &desc->bd[i];
15851ec1e82fSSascha Hauer 		int param;
15861ec1e82fSSascha Hauer 
15871ec1e82fSSascha Hauer 		bd->buffer_addr = dma_addr;
15881ec1e82fSSascha Hauer 
15891ec1e82fSSascha Hauer 		bd->mode.count = period_len;
15901ec1e82fSSascha Hauer 
15911ec1e82fSSascha Hauer 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
159257b772b8SRobin Gong 			goto err_bd_out;
15931ec1e82fSSascha Hauer 		if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
15941ec1e82fSSascha Hauer 			bd->mode.command = 0;
15951ec1e82fSSascha Hauer 		else
15961ec1e82fSSascha Hauer 			bd->mode.command = sdmac->word_size;
15971ec1e82fSSascha Hauer 
15981ec1e82fSSascha Hauer 		param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
15991ec1e82fSSascha Hauer 		if (i + 1 == num_periods)
16001ec1e82fSSascha Hauer 			param |= BD_WRAP;
16011ec1e82fSSascha Hauer 
1602ba6ab3b3SArvind Yadav 		dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
1603c3cc74b2SOlof Johansson 				i, period_len, (u64)dma_addr,
16041ec1e82fSSascha Hauer 				param & BD_WRAP ? "wrap" : "",
16051ec1e82fSSascha Hauer 				param & BD_INTR ? " intr" : "");
16061ec1e82fSSascha Hauer 
16071ec1e82fSSascha Hauer 		bd->mode.status = param;
16081ec1e82fSSascha Hauer 
16091ec1e82fSSascha Hauer 		dma_addr += period_len;
16101ec1e82fSSascha Hauer 		buf += period_len;
16111ec1e82fSSascha Hauer 
16121ec1e82fSSascha Hauer 		i++;
16131ec1e82fSSascha Hauer 	}
16141ec1e82fSSascha Hauer 
161557b772b8SRobin Gong 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
161657b772b8SRobin Gong err_bd_out:
161757b772b8SRobin Gong 	sdma_free_bd(desc);
161857b772b8SRobin Gong 	kfree(desc);
16191ec1e82fSSascha Hauer err_out:
16201ec1e82fSSascha Hauer 	sdmac->status = DMA_ERROR;
16211ec1e82fSSascha Hauer 	return NULL;
16221ec1e82fSSascha Hauer }
16231ec1e82fSSascha Hauer 
1624107d0644SVinod Koul static int sdma_config_write(struct dma_chan *chan,
1625107d0644SVinod Koul 		       struct dma_slave_config *dmaengine_cfg,
1626107d0644SVinod Koul 		       enum dma_transfer_direction direction)
16271ec1e82fSSascha Hauer {
16281ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
16291ec1e82fSSascha Hauer 
1630107d0644SVinod Koul 	if (direction == DMA_DEV_TO_MEM) {
16311ec1e82fSSascha Hauer 		sdmac->per_address = dmaengine_cfg->src_addr;
163294ac27a5SPhilippe Rétornaz 		sdmac->watermark_level = dmaengine_cfg->src_maxburst *
163394ac27a5SPhilippe Rétornaz 			dmaengine_cfg->src_addr_width;
16341ec1e82fSSascha Hauer 		sdmac->word_size = dmaengine_cfg->src_addr_width;
1635107d0644SVinod Koul 	} else if (direction == DMA_DEV_TO_DEV) {
16368391ecf4SShengjiu Wang 		sdmac->per_address2 = dmaengine_cfg->src_addr;
16378391ecf4SShengjiu Wang 		sdmac->per_address = dmaengine_cfg->dst_addr;
16388391ecf4SShengjiu Wang 		sdmac->watermark_level = dmaengine_cfg->src_maxburst &
16398391ecf4SShengjiu Wang 			SDMA_WATERMARK_LEVEL_LWML;
16408391ecf4SShengjiu Wang 		sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
16418391ecf4SShengjiu Wang 			SDMA_WATERMARK_LEVEL_HWML;
16428391ecf4SShengjiu Wang 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
16431ec1e82fSSascha Hauer 	} else {
16441ec1e82fSSascha Hauer 		sdmac->per_address = dmaengine_cfg->dst_addr;
164594ac27a5SPhilippe Rétornaz 		sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
164694ac27a5SPhilippe Rétornaz 			dmaengine_cfg->dst_addr_width;
16471ec1e82fSSascha Hauer 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
16481ec1e82fSSascha Hauer 	}
1649107d0644SVinod Koul 	sdmac->direction = direction;
16507b350ab0SMaxime Ripard 	return sdma_config_channel(chan);
16511ec1e82fSSascha Hauer }
16521ec1e82fSSascha Hauer 
1653107d0644SVinod Koul static int sdma_config(struct dma_chan *chan,
1654107d0644SVinod Koul 		       struct dma_slave_config *dmaengine_cfg)
1655107d0644SVinod Koul {
1656107d0644SVinod Koul 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1657107d0644SVinod Koul 
1658107d0644SVinod Koul 	memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg));
1659107d0644SVinod Koul 
1660107d0644SVinod Koul 	/* Set ENBLn earlier to make sure dma request triggered after that */
1661107d0644SVinod Koul 	if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
1662107d0644SVinod Koul 		return -EINVAL;
1663107d0644SVinod Koul 	sdma_event_enable(sdmac, sdmac->event_id0);
1664107d0644SVinod Koul 
1665107d0644SVinod Koul 	if (sdmac->event_id1) {
1666107d0644SVinod Koul 		if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
1667107d0644SVinod Koul 			return -EINVAL;
1668107d0644SVinod Koul 		sdma_event_enable(sdmac, sdmac->event_id1);
1669107d0644SVinod Koul 	}
1670107d0644SVinod Koul 
1671107d0644SVinod Koul 	return 0;
1672107d0644SVinod Koul }
1673107d0644SVinod Koul 
16741ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan,
16751ec1e82fSSascha Hauer 				      dma_cookie_t cookie,
16761ec1e82fSSascha Hauer 				      struct dma_tx_state *txstate)
16771ec1e82fSSascha Hauer {
16781ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1679a1ff6a07SSascha Hauer 	struct sdma_desc *desc = NULL;
1680d1a792f3SRussell King - ARM Linux 	u32 residue;
168157b772b8SRobin Gong 	struct virt_dma_desc *vd;
168257b772b8SRobin Gong 	enum dma_status ret;
168357b772b8SRobin Gong 	unsigned long flags;
1684d1a792f3SRussell King - ARM Linux 
168557b772b8SRobin Gong 	ret = dma_cookie_status(chan, cookie, txstate);
168657b772b8SRobin Gong 	if (ret == DMA_COMPLETE || !txstate)
168757b772b8SRobin Gong 		return ret;
168857b772b8SRobin Gong 
168957b772b8SRobin Gong 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1690a1ff6a07SSascha Hauer 
169157b772b8SRobin Gong 	vd = vchan_find_desc(&sdmac->vc, cookie);
1692a1ff6a07SSascha Hauer 	if (vd)
169357b772b8SRobin Gong 		desc = to_sdma_desc(&vd->tx);
1694a1ff6a07SSascha Hauer 	else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie)
1695a1ff6a07SSascha Hauer 		desc = sdmac->desc;
1696a1ff6a07SSascha Hauer 
1697a1ff6a07SSascha Hauer 	if (desc) {
1698d1a792f3SRussell King - ARM Linux 		if (sdmac->flags & IMX_DMA_SG_LOOP)
169976c33d27SSascha Hauer 			residue = (desc->num_bd - desc->buf_ptail) *
170076c33d27SSascha Hauer 				desc->period_len - desc->chn_real_count;
1701d1a792f3SRussell King - ARM Linux 		else
170276c33d27SSascha Hauer 			residue = desc->chn_count - desc->chn_real_count;
170357b772b8SRobin Gong 	} else {
170457b772b8SRobin Gong 		residue = 0;
170557b772b8SRobin Gong 	}
1706a1ff6a07SSascha Hauer 
170757b772b8SRobin Gong 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
17081ec1e82fSSascha Hauer 
1709e8e3a790SAndy Shevchenko 	dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
1710d1a792f3SRussell King - ARM Linux 			 residue);
17111ec1e82fSSascha Hauer 
17128a965911SShawn Guo 	return sdmac->status;
17131ec1e82fSSascha Hauer }
17141ec1e82fSSascha Hauer 
17151ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan)
17161ec1e82fSSascha Hauer {
17172b4f130eSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
171857b772b8SRobin Gong 	unsigned long flags;
17192b4f130eSSascha Hauer 
172057b772b8SRobin Gong 	spin_lock_irqsave(&sdmac->vc.lock, flags);
172157b772b8SRobin Gong 	if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
172257b772b8SRobin Gong 		sdma_start_desc(sdmac);
172357b772b8SRobin Gong 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
17241ec1e82fSSascha Hauer }
17251ec1e82fSSascha Hauer 
17265b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1	34
1727cd72b846SNicolin Chen #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2	38
1728a572460bSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3	41
1729b7d2648aSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4	42
17305b28aa31SSascha Hauer 
17315b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma,
17325b28aa31SSascha Hauer 		const struct sdma_script_start_addrs *addr)
17335b28aa31SSascha Hauer {
17345b28aa31SSascha Hauer 	s32 *addr_arr = (u32 *)addr;
17355b28aa31SSascha Hauer 	s32 *saddr_arr = (u32 *)sdma->script_addrs;
17365b28aa31SSascha Hauer 	int i;
17375b28aa31SSascha Hauer 
173870dabaedSNicolin Chen 	/* use the default firmware in ROM if missing external firmware */
173970dabaedSNicolin Chen 	if (!sdma->script_number)
174070dabaedSNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
174170dabaedSNicolin Chen 
1742bd73dfabSRobin Gong 	if (sdma->script_number > sizeof(struct sdma_script_start_addrs)
1743bd73dfabSRobin Gong 				  / sizeof(s32)) {
1744bd73dfabSRobin Gong 		dev_err(sdma->dev,
1745bd73dfabSRobin Gong 			"SDMA script number %d not match with firmware.\n",
1746bd73dfabSRobin Gong 			sdma->script_number);
1747bd73dfabSRobin Gong 		return;
1748bd73dfabSRobin Gong 	}
1749bd73dfabSRobin Gong 
1750cd72b846SNicolin Chen 	for (i = 0; i < sdma->script_number; i++)
17515b28aa31SSascha Hauer 		if (addr_arr[i] > 0)
17525b28aa31SSascha Hauer 			saddr_arr[i] = addr_arr[i];
17535b28aa31SSascha Hauer }
17545b28aa31SSascha Hauer 
17557b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context)
17565b28aa31SSascha Hauer {
17577b4b88e0SSascha Hauer 	struct sdma_engine *sdma = context;
17585b28aa31SSascha Hauer 	const struct sdma_firmware_header *header;
17595b28aa31SSascha Hauer 	const struct sdma_script_start_addrs *addr;
17605b28aa31SSascha Hauer 	unsigned short *ram_code;
17615b28aa31SSascha Hauer 
17627b4b88e0SSascha Hauer 	if (!fw) {
17630f927a11SSascha Hauer 		dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
17640f927a11SSascha Hauer 		/* In this case we just use the ROM firmware. */
17657b4b88e0SSascha Hauer 		return;
17667b4b88e0SSascha Hauer 	}
17675b28aa31SSascha Hauer 
17685b28aa31SSascha Hauer 	if (fw->size < sizeof(*header))
17695b28aa31SSascha Hauer 		goto err_firmware;
17705b28aa31SSascha Hauer 
17715b28aa31SSascha Hauer 	header = (struct sdma_firmware_header *)fw->data;
17725b28aa31SSascha Hauer 
17735b28aa31SSascha Hauer 	if (header->magic != SDMA_FIRMWARE_MAGIC)
17745b28aa31SSascha Hauer 		goto err_firmware;
17755b28aa31SSascha Hauer 	if (header->ram_code_start + header->ram_code_size > fw->size)
17765b28aa31SSascha Hauer 		goto err_firmware;
1777cd72b846SNicolin Chen 	switch (header->version_major) {
1778cd72b846SNicolin Chen 	case 1:
1779cd72b846SNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1780cd72b846SNicolin Chen 		break;
1781cd72b846SNicolin Chen 	case 2:
1782cd72b846SNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1783cd72b846SNicolin Chen 		break;
1784a572460bSFabio Estevam 	case 3:
1785a572460bSFabio Estevam 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1786a572460bSFabio Estevam 		break;
1787b7d2648aSFabio Estevam 	case 4:
1788b7d2648aSFabio Estevam 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1789b7d2648aSFabio Estevam 		break;
1790cd72b846SNicolin Chen 	default:
1791cd72b846SNicolin Chen 		dev_err(sdma->dev, "unknown firmware version\n");
1792cd72b846SNicolin Chen 		goto err_firmware;
1793cd72b846SNicolin Chen 	}
17945b28aa31SSascha Hauer 
17955b28aa31SSascha Hauer 	addr = (void *)header + header->script_addrs_start;
17965b28aa31SSascha Hauer 	ram_code = (void *)header + header->ram_code_start;
17975b28aa31SSascha Hauer 
17987560e3f3SSascha Hauer 	clk_enable(sdma->clk_ipg);
17997560e3f3SSascha Hauer 	clk_enable(sdma->clk_ahb);
18005b28aa31SSascha Hauer 	/* download the RAM image for SDMA */
18015b28aa31SSascha Hauer 	sdma_load_script(sdma, ram_code,
18025b28aa31SSascha Hauer 			header->ram_code_size,
18036866fd3bSSascha Hauer 			addr->ram_code_start_addr);
18047560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
18057560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
18065b28aa31SSascha Hauer 
18075b28aa31SSascha Hauer 	sdma_add_scripts(sdma, addr);
18085b28aa31SSascha Hauer 
1809e8fafa50SRobin Gong 	sdma->fw_loaded = true;
1810e8fafa50SRobin Gong 
18115b28aa31SSascha Hauer 	dev_info(sdma->dev, "loaded firmware %d.%d\n",
18125b28aa31SSascha Hauer 			header->version_major,
18135b28aa31SSascha Hauer 			header->version_minor);
18145b28aa31SSascha Hauer 
18155b28aa31SSascha Hauer err_firmware:
18165b28aa31SSascha Hauer 	release_firmware(fw);
18177b4b88e0SSascha Hauer }
18187b4b88e0SSascha Hauer 
1819d078cd1bSZidan Wang #define EVENT_REMAP_CELLS 3
1820d078cd1bSZidan Wang 
182129f493daSJason Liu static int sdma_event_remap(struct sdma_engine *sdma)
1822d078cd1bSZidan Wang {
1823d078cd1bSZidan Wang 	struct device_node *np = sdma->dev->of_node;
1824d078cd1bSZidan Wang 	struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1825d078cd1bSZidan Wang 	struct property *event_remap;
1826d078cd1bSZidan Wang 	struct regmap *gpr;
1827d078cd1bSZidan Wang 	char propname[] = "fsl,sdma-event-remap";
1828d078cd1bSZidan Wang 	u32 reg, val, shift, num_map, i;
1829d078cd1bSZidan Wang 	int ret = 0;
1830d078cd1bSZidan Wang 
1831d078cd1bSZidan Wang 	if (IS_ERR(np) || IS_ERR(gpr_np))
1832d078cd1bSZidan Wang 		goto out;
1833d078cd1bSZidan Wang 
1834d078cd1bSZidan Wang 	event_remap = of_find_property(np, propname, NULL);
1835d078cd1bSZidan Wang 	num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1836d078cd1bSZidan Wang 	if (!num_map) {
1837ce078af7SFabio Estevam 		dev_dbg(sdma->dev, "no event needs to be remapped\n");
1838d078cd1bSZidan Wang 		goto out;
1839d078cd1bSZidan Wang 	} else if (num_map % EVENT_REMAP_CELLS) {
1840d078cd1bSZidan Wang 		dev_err(sdma->dev, "the property %s must modulo %d\n",
1841d078cd1bSZidan Wang 				propname, EVENT_REMAP_CELLS);
1842d078cd1bSZidan Wang 		ret = -EINVAL;
1843d078cd1bSZidan Wang 		goto out;
1844d078cd1bSZidan Wang 	}
1845d078cd1bSZidan Wang 
1846d078cd1bSZidan Wang 	gpr = syscon_node_to_regmap(gpr_np);
1847d078cd1bSZidan Wang 	if (IS_ERR(gpr)) {
1848d078cd1bSZidan Wang 		dev_err(sdma->dev, "failed to get gpr regmap\n");
1849d078cd1bSZidan Wang 		ret = PTR_ERR(gpr);
1850d078cd1bSZidan Wang 		goto out;
1851d078cd1bSZidan Wang 	}
1852d078cd1bSZidan Wang 
1853d078cd1bSZidan Wang 	for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1854d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i, &reg);
1855d078cd1bSZidan Wang 		if (ret) {
1856d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1857d078cd1bSZidan Wang 					propname, i);
1858d078cd1bSZidan Wang 			goto out;
1859d078cd1bSZidan Wang 		}
1860d078cd1bSZidan Wang 
1861d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1862d078cd1bSZidan Wang 		if (ret) {
1863d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1864d078cd1bSZidan Wang 					propname, i + 1);
1865d078cd1bSZidan Wang 			goto out;
1866d078cd1bSZidan Wang 		}
1867d078cd1bSZidan Wang 
1868d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i + 2, &val);
1869d078cd1bSZidan Wang 		if (ret) {
1870d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1871d078cd1bSZidan Wang 					propname, i + 2);
1872d078cd1bSZidan Wang 			goto out;
1873d078cd1bSZidan Wang 		}
1874d078cd1bSZidan Wang 
1875d078cd1bSZidan Wang 		regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1876d078cd1bSZidan Wang 	}
1877d078cd1bSZidan Wang 
1878d078cd1bSZidan Wang out:
1879d078cd1bSZidan Wang 	if (!IS_ERR(gpr_np))
1880d078cd1bSZidan Wang 		of_node_put(gpr_np);
1881d078cd1bSZidan Wang 
1882d078cd1bSZidan Wang 	return ret;
1883d078cd1bSZidan Wang }
1884d078cd1bSZidan Wang 
1885fe6cf289SArnd Bergmann static int sdma_get_firmware(struct sdma_engine *sdma,
18867b4b88e0SSascha Hauer 		const char *fw_name)
18877b4b88e0SSascha Hauer {
18887b4b88e0SSascha Hauer 	int ret;
18897b4b88e0SSascha Hauer 
18907b4b88e0SSascha Hauer 	ret = request_firmware_nowait(THIS_MODULE,
18910733d839SShawn Guo 			FW_ACTION_UEVENT, fw_name, sdma->dev,
18927b4b88e0SSascha Hauer 			GFP_KERNEL, sdma, sdma_load_firmware);
18935b28aa31SSascha Hauer 
18945b28aa31SSascha Hauer 	return ret;
18955b28aa31SSascha Hauer }
18965b28aa31SSascha Hauer 
189719bfc772SJingoo Han static int sdma_init(struct sdma_engine *sdma)
18981ec1e82fSSascha Hauer {
18991ec1e82fSSascha Hauer 	int i, ret;
19001ec1e82fSSascha Hauer 	dma_addr_t ccb_phys;
19011ec1e82fSSascha Hauer 
1902b93edcddSFabio Estevam 	ret = clk_enable(sdma->clk_ipg);
1903b93edcddSFabio Estevam 	if (ret)
1904b93edcddSFabio Estevam 		return ret;
1905b93edcddSFabio Estevam 	ret = clk_enable(sdma->clk_ahb);
1906b93edcddSFabio Estevam 	if (ret)
1907b93edcddSFabio Estevam 		goto disable_clk_ipg;
19081ec1e82fSSascha Hauer 
1909941acd56SAngus Ainslie (Purism) 	if (sdma->drvdata->check_ratio &&
1910941acd56SAngus Ainslie (Purism) 	    (clk_get_rate(sdma->clk_ahb) == clk_get_rate(sdma->clk_ipg)))
191125aaa75dSAngus Ainslie (Purism) 		sdma->clk_ratio = 1;
191225aaa75dSAngus Ainslie (Purism) 
19131ec1e82fSSascha Hauer 	/* Be sure SDMA has not started yet */
1914c4b56857SRichard Zhao 	writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
19151ec1e82fSSascha Hauer 
1916ceaf5226SAndy Duan 	sdma->channel_control = dma_alloc_coherent(sdma->dev,
19171ec1e82fSSascha Hauer 			MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
19181ec1e82fSSascha Hauer 			sizeof(struct sdma_context_data),
19191ec1e82fSSascha Hauer 			&ccb_phys, GFP_KERNEL);
19201ec1e82fSSascha Hauer 
19211ec1e82fSSascha Hauer 	if (!sdma->channel_control) {
19221ec1e82fSSascha Hauer 		ret = -ENOMEM;
19231ec1e82fSSascha Hauer 		goto err_dma_alloc;
19241ec1e82fSSascha Hauer 	}
19251ec1e82fSSascha Hauer 
19261ec1e82fSSascha Hauer 	sdma->context = (void *)sdma->channel_control +
19271ec1e82fSSascha Hauer 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
19281ec1e82fSSascha Hauer 	sdma->context_phys = ccb_phys +
19291ec1e82fSSascha Hauer 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
19301ec1e82fSSascha Hauer 
19311ec1e82fSSascha Hauer 	/* disable all channels */
193217bba72fSSascha Hauer 	for (i = 0; i < sdma->drvdata->num_events; i++)
1933c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
19341ec1e82fSSascha Hauer 
19351ec1e82fSSascha Hauer 	/* All channels have priority 0 */
19361ec1e82fSSascha Hauer 	for (i = 0; i < MAX_DMA_CHANNELS; i++)
1937c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
19381ec1e82fSSascha Hauer 
193957b772b8SRobin Gong 	ret = sdma_request_channel0(sdma);
19401ec1e82fSSascha Hauer 	if (ret)
19411ec1e82fSSascha Hauer 		goto err_dma_alloc;
19421ec1e82fSSascha Hauer 
19431ec1e82fSSascha Hauer 	sdma_config_ownership(&sdma->channel[0], false, true, false);
19441ec1e82fSSascha Hauer 
19451ec1e82fSSascha Hauer 	/* Set Command Channel (Channel Zero) */
1946c4b56857SRichard Zhao 	writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
19471ec1e82fSSascha Hauer 
19481ec1e82fSSascha Hauer 	/* Set bits of CONFIG register but with static context switching */
194925aaa75dSAngus Ainslie (Purism) 	if (sdma->clk_ratio)
195025aaa75dSAngus Ainslie (Purism) 		writel_relaxed(SDMA_H_CONFIG_ACR, sdma->regs + SDMA_H_CONFIG);
195125aaa75dSAngus Ainslie (Purism) 	else
1952c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
19531ec1e82fSSascha Hauer 
1954c4b56857SRichard Zhao 	writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
19551ec1e82fSSascha Hauer 
19561ec1e82fSSascha Hauer 	/* Initializes channel's priorities */
19571ec1e82fSSascha Hauer 	sdma_set_channel_priority(&sdma->channel[0], 7);
19581ec1e82fSSascha Hauer 
19597560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
19607560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
19611ec1e82fSSascha Hauer 
19621ec1e82fSSascha Hauer 	return 0;
19631ec1e82fSSascha Hauer 
19641ec1e82fSSascha Hauer err_dma_alloc:
19657560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
1966b93edcddSFabio Estevam disable_clk_ipg:
1967b93edcddSFabio Estevam 	clk_disable(sdma->clk_ipg);
19681ec1e82fSSascha Hauer 	dev_err(sdma->dev, "initialisation failed with %d\n", ret);
19691ec1e82fSSascha Hauer 	return ret;
19701ec1e82fSSascha Hauer }
19711ec1e82fSSascha Hauer 
19729479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
19739479e17cSShawn Guo {
19740b351865SNicolin Chen 	struct sdma_channel *sdmac = to_sdma_chan(chan);
19759479e17cSShawn Guo 	struct imx_dma_data *data = fn_param;
19769479e17cSShawn Guo 
19779479e17cSShawn Guo 	if (!imx_dma_is_general_purpose(chan))
19789479e17cSShawn Guo 		return false;
19799479e17cSShawn Guo 
19800b351865SNicolin Chen 	sdmac->data = *data;
19810b351865SNicolin Chen 	chan->private = &sdmac->data;
19829479e17cSShawn Guo 
19839479e17cSShawn Guo 	return true;
19849479e17cSShawn Guo }
19859479e17cSShawn Guo 
19869479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
19879479e17cSShawn Guo 				   struct of_dma *ofdma)
19889479e17cSShawn Guo {
19899479e17cSShawn Guo 	struct sdma_engine *sdma = ofdma->of_dma_data;
19909479e17cSShawn Guo 	dma_cap_mask_t mask = sdma->dma_device.cap_mask;
19919479e17cSShawn Guo 	struct imx_dma_data data;
19929479e17cSShawn Guo 
19939479e17cSShawn Guo 	if (dma_spec->args_count != 3)
19949479e17cSShawn Guo 		return NULL;
19959479e17cSShawn Guo 
19969479e17cSShawn Guo 	data.dma_request = dma_spec->args[0];
19979479e17cSShawn Guo 	data.peripheral_type = dma_spec->args[1];
19989479e17cSShawn Guo 	data.priority = dma_spec->args[2];
19998391ecf4SShengjiu Wang 	/*
20008391ecf4SShengjiu Wang 	 * init dma_request2 to zero, which is not used by the dts.
20018391ecf4SShengjiu Wang 	 * For P2P, dma_request2 is init from dma_request_channel(),
20028391ecf4SShengjiu Wang 	 * chan->private will point to the imx_dma_data, and in
20038391ecf4SShengjiu Wang 	 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
20048391ecf4SShengjiu Wang 	 * be set to sdmac->event_id1.
20058391ecf4SShengjiu Wang 	 */
20068391ecf4SShengjiu Wang 	data.dma_request2 = 0;
20079479e17cSShawn Guo 
2008990c0b53SBaolin Wang 	return __dma_request_channel(&mask, sdma_filter_fn, &data,
2009990c0b53SBaolin Wang 				     ofdma->of_node);
20109479e17cSShawn Guo }
20119479e17cSShawn Guo 
2012e34b731fSMark Brown static int sdma_probe(struct platform_device *pdev)
20131ec1e82fSSascha Hauer {
2014580975d7SShawn Guo 	struct device_node *np = pdev->dev.of_node;
20158391ecf4SShengjiu Wang 	struct device_node *spba_bus;
2016580975d7SShawn Guo 	const char *fw_name;
20171ec1e82fSSascha Hauer 	int ret;
20181ec1e82fSSascha Hauer 	int irq;
20191ec1e82fSSascha Hauer 	struct resource *iores;
20208391ecf4SShengjiu Wang 	struct resource spba_res;
20211ec1e82fSSascha Hauer 	int i;
20221ec1e82fSSascha Hauer 	struct sdma_engine *sdma;
202336e2f21aSSascha Hauer 	s32 *saddr_arr;
20241ec1e82fSSascha Hauer 
202542536b9fSPhilippe Retornaz 	ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
202642536b9fSPhilippe Retornaz 	if (ret)
202742536b9fSPhilippe Retornaz 		return ret;
202842536b9fSPhilippe Retornaz 
20297f24e0eeSFabio Estevam 	sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
20301ec1e82fSSascha Hauer 	if (!sdma)
20311ec1e82fSSascha Hauer 		return -ENOMEM;
20321ec1e82fSSascha Hauer 
20332ccaef05SRichard Zhao 	spin_lock_init(&sdma->channel_0_lock);
203473eab978SSascha Hauer 
20351ec1e82fSSascha Hauer 	sdma->dev = &pdev->dev;
203632996419SFabio Estevam 	sdma->drvdata = of_device_get_match_data(sdma->dev);
20371ec1e82fSSascha Hauer 
20381ec1e82fSSascha Hauer 	irq = platform_get_irq(pdev, 0);
20397f24e0eeSFabio Estevam 	if (irq < 0)
204063c72e02SFabio Estevam 		return irq;
20411ec1e82fSSascha Hauer 
20427f24e0eeSFabio Estevam 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
20437f24e0eeSFabio Estevam 	sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
20447f24e0eeSFabio Estevam 	if (IS_ERR(sdma->regs))
20457f24e0eeSFabio Estevam 		return PTR_ERR(sdma->regs);
20461ec1e82fSSascha Hauer 
20477560e3f3SSascha Hauer 	sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
20487f24e0eeSFabio Estevam 	if (IS_ERR(sdma->clk_ipg))
20497f24e0eeSFabio Estevam 		return PTR_ERR(sdma->clk_ipg);
20501ec1e82fSSascha Hauer 
20517560e3f3SSascha Hauer 	sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
20527f24e0eeSFabio Estevam 	if (IS_ERR(sdma->clk_ahb))
20537f24e0eeSFabio Estevam 		return PTR_ERR(sdma->clk_ahb);
20547560e3f3SSascha Hauer 
2055fb9caf37SArvind Yadav 	ret = clk_prepare(sdma->clk_ipg);
2056fb9caf37SArvind Yadav 	if (ret)
2057fb9caf37SArvind Yadav 		return ret;
2058fb9caf37SArvind Yadav 
2059fb9caf37SArvind Yadav 	ret = clk_prepare(sdma->clk_ahb);
2060fb9caf37SArvind Yadav 	if (ret)
2061fb9caf37SArvind Yadav 		goto err_clk;
20627560e3f3SSascha Hauer 
20637f24e0eeSFabio Estevam 	ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
20647f24e0eeSFabio Estevam 			       sdma);
20651ec1e82fSSascha Hauer 	if (ret)
2066fb9caf37SArvind Yadav 		goto err_irq;
20671ec1e82fSSascha Hauer 
20685bb9dbb5SVinod Koul 	sdma->irq = irq;
20695bb9dbb5SVinod Koul 
20705b28aa31SSascha Hauer 	sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
2071fb9caf37SArvind Yadav 	if (!sdma->script_addrs) {
2072fb9caf37SArvind Yadav 		ret = -ENOMEM;
2073fb9caf37SArvind Yadav 		goto err_irq;
2074fb9caf37SArvind Yadav 	}
20751ec1e82fSSascha Hauer 
207636e2f21aSSascha Hauer 	/* initially no scripts available */
207736e2f21aSSascha Hauer 	saddr_arr = (s32 *)sdma->script_addrs;
2078be4cf718SSascha Hauer 	for (i = 0; i < sizeof(*sdma->script_addrs) / sizeof(s32); i++)
207936e2f21aSSascha Hauer 		saddr_arr[i] = -EINVAL;
208036e2f21aSSascha Hauer 
20817214a8b1SSascha Hauer 	dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
20827214a8b1SSascha Hauer 	dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
20830f06c027SRobin Gong 	dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask);
20847214a8b1SSascha Hauer 
20851ec1e82fSSascha Hauer 	INIT_LIST_HEAD(&sdma->dma_device.channels);
20861ec1e82fSSascha Hauer 	/* Initialize channel parameters */
20871ec1e82fSSascha Hauer 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
20881ec1e82fSSascha Hauer 		struct sdma_channel *sdmac = &sdma->channel[i];
20891ec1e82fSSascha Hauer 
20901ec1e82fSSascha Hauer 		sdmac->sdma = sdma;
20911ec1e82fSSascha Hauer 
20921ec1e82fSSascha Hauer 		sdmac->channel = i;
209357b772b8SRobin Gong 		sdmac->vc.desc_free = sdma_desc_free;
2094b8603d2aSLucas Stach 		INIT_WORK(&sdmac->terminate_worker,
2095b8603d2aSLucas Stach 				sdma_channel_terminate_work);
209623889c63SSascha Hauer 		/*
209723889c63SSascha Hauer 		 * Add the channel to the DMAC list. Do not add channel 0 though
209823889c63SSascha Hauer 		 * because we need it internally in the SDMA driver. This also means
209923889c63SSascha Hauer 		 * that channel 0 in dmaengine counting matches sdma channel 1.
210023889c63SSascha Hauer 		 */
210123889c63SSascha Hauer 		if (i)
210257b772b8SRobin Gong 			vchan_init(&sdmac->vc, &sdma->dma_device);
21031ec1e82fSSascha Hauer 	}
21041ec1e82fSSascha Hauer 
21055b28aa31SSascha Hauer 	ret = sdma_init(sdma);
21061ec1e82fSSascha Hauer 	if (ret)
21071ec1e82fSSascha Hauer 		goto err_init;
21081ec1e82fSSascha Hauer 
2109d078cd1bSZidan Wang 	ret = sdma_event_remap(sdma);
2110d078cd1bSZidan Wang 	if (ret)
2111d078cd1bSZidan Wang 		goto err_init;
2112d078cd1bSZidan Wang 
2113dcfec3c0SSascha Hauer 	if (sdma->drvdata->script_addrs)
2114dcfec3c0SSascha Hauer 		sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
21155b28aa31SSascha Hauer 
21161ec1e82fSSascha Hauer 	sdma->dma_device.dev = &pdev->dev;
21171ec1e82fSSascha Hauer 
21181ec1e82fSSascha Hauer 	sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
21191ec1e82fSSascha Hauer 	sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
21201ec1e82fSSascha Hauer 	sdma->dma_device.device_tx_status = sdma_tx_status;
21211ec1e82fSSascha Hauer 	sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
21221ec1e82fSSascha Hauer 	sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
21237b350ab0SMaxime Ripard 	sdma->dma_device.device_config = sdma_config;
2124a80f2787SSascha Hauer 	sdma->dma_device.device_terminate_all = sdma_terminate_all;
2125b8603d2aSLucas Stach 	sdma->dma_device.device_synchronize = sdma_channel_synchronize;
2126f9d4a398SNicolin Chen 	sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
2127f9d4a398SNicolin Chen 	sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
2128f9d4a398SNicolin Chen 	sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
21296f3125ceSLucas Stach 	sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
21300f06c027SRobin Gong 	sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy;
21311ec1e82fSSascha Hauer 	sdma->dma_device.device_issue_pending = sdma_issue_pending;
2132a3711d49SAngus Ainslie (Purism) 	sdma->dma_device.copy_align = 2;
21334a6b2e8aSRobin Gong 	dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT);
21341ec1e82fSSascha Hauer 
213523e11811SVignesh Raman 	platform_set_drvdata(pdev, sdma);
213623e11811SVignesh Raman 
21371ec1e82fSSascha Hauer 	ret = dma_async_device_register(&sdma->dma_device);
21381ec1e82fSSascha Hauer 	if (ret) {
21391ec1e82fSSascha Hauer 		dev_err(&pdev->dev, "unable to register\n");
21401ec1e82fSSascha Hauer 		goto err_init;
21411ec1e82fSSascha Hauer 	}
21421ec1e82fSSascha Hauer 
21439479e17cSShawn Guo 	if (np) {
21449479e17cSShawn Guo 		ret = of_dma_controller_register(np, sdma_xlate, sdma);
21459479e17cSShawn Guo 		if (ret) {
21469479e17cSShawn Guo 			dev_err(&pdev->dev, "failed to register controller\n");
21479479e17cSShawn Guo 			goto err_register;
21489479e17cSShawn Guo 		}
21498391ecf4SShengjiu Wang 
21508391ecf4SShengjiu Wang 		spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
21518391ecf4SShengjiu Wang 		ret = of_address_to_resource(spba_bus, 0, &spba_res);
21528391ecf4SShengjiu Wang 		if (!ret) {
21538391ecf4SShengjiu Wang 			sdma->spba_start_addr = spba_res.start;
21548391ecf4SShengjiu Wang 			sdma->spba_end_addr = spba_res.end;
21558391ecf4SShengjiu Wang 		}
21568391ecf4SShengjiu Wang 		of_node_put(spba_bus);
21579479e17cSShawn Guo 	}
21589479e17cSShawn Guo 
21592b8066c3SSven Van Asbroeck 	/*
21602b8066c3SSven Van Asbroeck 	 * Because that device tree does not encode ROM script address,
21612b8066c3SSven Van Asbroeck 	 * the RAM script in firmware is mandatory for device tree
21622b8066c3SSven Van Asbroeck 	 * probe, otherwise it fails.
21632b8066c3SSven Van Asbroeck 	 */
21642b8066c3SSven Van Asbroeck 	ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
21652b8066c3SSven Van Asbroeck 				      &fw_name);
21662b8066c3SSven Van Asbroeck 	if (ret) {
21672b8066c3SSven Van Asbroeck 		dev_warn(&pdev->dev, "failed to get firmware name\n");
21682b8066c3SSven Van Asbroeck 	} else {
21692b8066c3SSven Van Asbroeck 		ret = sdma_get_firmware(sdma, fw_name);
21702b8066c3SSven Van Asbroeck 		if (ret)
21712b8066c3SSven Van Asbroeck 			dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
21722b8066c3SSven Van Asbroeck 	}
21732b8066c3SSven Van Asbroeck 
21741ec1e82fSSascha Hauer 	return 0;
21751ec1e82fSSascha Hauer 
21769479e17cSShawn Guo err_register:
21779479e17cSShawn Guo 	dma_async_device_unregister(&sdma->dma_device);
21781ec1e82fSSascha Hauer err_init:
21791ec1e82fSSascha Hauer 	kfree(sdma->script_addrs);
2180fb9caf37SArvind Yadav err_irq:
2181fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ahb);
2182fb9caf37SArvind Yadav err_clk:
2183fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ipg);
2184939fd4f0SShawn Guo 	return ret;
21851ec1e82fSSascha Hauer }
21861ec1e82fSSascha Hauer 
21871d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev)
21881ec1e82fSSascha Hauer {
218923e11811SVignesh Raman 	struct sdma_engine *sdma = platform_get_drvdata(pdev);
2190c12fe497SVignesh Raman 	int i;
219123e11811SVignesh Raman 
21925bb9dbb5SVinod Koul 	devm_free_irq(&pdev->dev, sdma->irq, sdma);
219323e11811SVignesh Raman 	dma_async_device_unregister(&sdma->dma_device);
219423e11811SVignesh Raman 	kfree(sdma->script_addrs);
2195fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ahb);
2196fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ipg);
2197c12fe497SVignesh Raman 	/* Kill the tasklet */
2198c12fe497SVignesh Raman 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2199c12fe497SVignesh Raman 		struct sdma_channel *sdmac = &sdma->channel[i];
2200c12fe497SVignesh Raman 
220157b772b8SRobin Gong 		tasklet_kill(&sdmac->vc.task);
220257b772b8SRobin Gong 		sdma_free_chan_resources(&sdmac->vc.chan);
2203c12fe497SVignesh Raman 	}
220423e11811SVignesh Raman 
220523e11811SVignesh Raman 	platform_set_drvdata(pdev, NULL);
220623e11811SVignesh Raman 	return 0;
22071ec1e82fSSascha Hauer }
22081ec1e82fSSascha Hauer 
22091ec1e82fSSascha Hauer static struct platform_driver sdma_driver = {
22101ec1e82fSSascha Hauer 	.driver		= {
22111ec1e82fSSascha Hauer 		.name	= "imx-sdma",
2212580975d7SShawn Guo 		.of_match_table = sdma_dt_ids,
22131ec1e82fSSascha Hauer 	},
22141d1bbd30SMaxin B. John 	.remove		= sdma_remove,
221523e11811SVignesh Raman 	.probe		= sdma_probe,
22161ec1e82fSSascha Hauer };
22171ec1e82fSSascha Hauer 
221823e11811SVignesh Raman module_platform_driver(sdma_driver);
22191ec1e82fSSascha Hauer 
22201ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
22211ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver");
2222c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX6Q)
2223c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2224c0879342SNicolas Chauvet #endif
2225c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX7D)
2226c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2227c0879342SNicolas Chauvet #endif
22281ec1e82fSSascha Hauer MODULE_LICENSE("GPL");
2229