1c01faacaSFabio Estevam // SPDX-License-Identifier: GPL-2.0+ 2c01faacaSFabio Estevam // 3c01faacaSFabio Estevam // drivers/dma/imx-sdma.c 4c01faacaSFabio Estevam // 5c01faacaSFabio Estevam // This file contains a driver for the Freescale Smart DMA engine 6c01faacaSFabio Estevam // 7c01faacaSFabio Estevam // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> 8c01faacaSFabio Estevam // 9c01faacaSFabio Estevam // Based on code from Freescale: 10c01faacaSFabio Estevam // 11c01faacaSFabio Estevam // Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved. 121ec1e82fSSascha Hauer 131ec1e82fSSascha Hauer #include <linux/init.h> 141d069bfaSMichael Olbrich #include <linux/iopoll.h> 15f8de8f4cSAxel Lin #include <linux/module.h> 161ec1e82fSSascha Hauer #include <linux/types.h> 170bbc1413SRichard Zhao #include <linux/bitops.h> 181ec1e82fSSascha Hauer #include <linux/mm.h> 191ec1e82fSSascha Hauer #include <linux/interrupt.h> 201ec1e82fSSascha Hauer #include <linux/clk.h> 212ccaef05SRichard Zhao #include <linux/delay.h> 221ec1e82fSSascha Hauer #include <linux/sched.h> 231ec1e82fSSascha Hauer #include <linux/semaphore.h> 241ec1e82fSSascha Hauer #include <linux/spinlock.h> 251ec1e82fSSascha Hauer #include <linux/device.h> 261ec1e82fSSascha Hauer #include <linux/dma-mapping.h> 271ec1e82fSSascha Hauer #include <linux/firmware.h> 281ec1e82fSSascha Hauer #include <linux/slab.h> 291ec1e82fSSascha Hauer #include <linux/platform_device.h> 301ec1e82fSSascha Hauer #include <linux/dmaengine.h> 31580975d7SShawn Guo #include <linux/of.h> 328391ecf4SShengjiu Wang #include <linux/of_address.h> 33580975d7SShawn Guo #include <linux/of_device.h> 349479e17cSShawn Guo #include <linux/of_dma.h> 35b8603d2aSLucas Stach #include <linux/workqueue.h> 361ec1e82fSSascha Hauer 371ec1e82fSSascha Hauer #include <asm/irq.h> 3882906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h> 39d078cd1bSZidan Wang #include <linux/regmap.h> 40d078cd1bSZidan Wang #include <linux/mfd/syscon.h> 41d078cd1bSZidan Wang #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h> 421ec1e82fSSascha Hauer 43d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 4457b772b8SRobin Gong #include "virt-dma.h" 45d2ebfb33SRussell King - ARM Linux 461ec1e82fSSascha Hauer /* SDMA registers */ 471ec1e82fSSascha Hauer #define SDMA_H_C0PTR 0x000 481ec1e82fSSascha Hauer #define SDMA_H_INTR 0x004 491ec1e82fSSascha Hauer #define SDMA_H_STATSTOP 0x008 501ec1e82fSSascha Hauer #define SDMA_H_START 0x00c 511ec1e82fSSascha Hauer #define SDMA_H_EVTOVR 0x010 521ec1e82fSSascha Hauer #define SDMA_H_DSPOVR 0x014 531ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR 0x018 541ec1e82fSSascha Hauer #define SDMA_H_EVTPEND 0x01c 551ec1e82fSSascha Hauer #define SDMA_H_DSPENBL 0x020 561ec1e82fSSascha Hauer #define SDMA_H_RESET 0x024 571ec1e82fSSascha Hauer #define SDMA_H_EVTERR 0x028 581ec1e82fSSascha Hauer #define SDMA_H_INTRMSK 0x02c 591ec1e82fSSascha Hauer #define SDMA_H_PSW 0x030 601ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG 0x034 611ec1e82fSSascha Hauer #define SDMA_H_CONFIG 0x038 621ec1e82fSSascha Hauer #define SDMA_ONCE_ENB 0x040 631ec1e82fSSascha Hauer #define SDMA_ONCE_DATA 0x044 641ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR 0x048 651ec1e82fSSascha Hauer #define SDMA_ONCE_STAT 0x04c 661ec1e82fSSascha Hauer #define SDMA_ONCE_CMD 0x050 671ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR 0x054 681ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR 0x058 691ec1e82fSSascha Hauer #define SDMA_CHN0ADDR 0x05c 701ec1e82fSSascha Hauer #define SDMA_ONCE_RTB 0x060 711ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1 0x070 721ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2 0x074 7362550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35 0x200 7462550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31 0x080 751ec1e82fSSascha Hauer #define SDMA_CHNPRI_0 0x100 761ec1e82fSSascha Hauer 771ec1e82fSSascha Hauer /* 781ec1e82fSSascha Hauer * Buffer descriptor status values. 791ec1e82fSSascha Hauer */ 801ec1e82fSSascha Hauer #define BD_DONE 0x01 811ec1e82fSSascha Hauer #define BD_WRAP 0x02 821ec1e82fSSascha Hauer #define BD_CONT 0x04 831ec1e82fSSascha Hauer #define BD_INTR 0x08 841ec1e82fSSascha Hauer #define BD_RROR 0x10 851ec1e82fSSascha Hauer #define BD_LAST 0x20 861ec1e82fSSascha Hauer #define BD_EXTD 0x80 871ec1e82fSSascha Hauer 881ec1e82fSSascha Hauer /* 891ec1e82fSSascha Hauer * Data Node descriptor status values. 901ec1e82fSSascha Hauer */ 911ec1e82fSSascha Hauer #define DND_END_OF_FRAME 0x80 921ec1e82fSSascha Hauer #define DND_END_OF_XFER 0x40 931ec1e82fSSascha Hauer #define DND_DONE 0x20 941ec1e82fSSascha Hauer #define DND_UNUSED 0x01 951ec1e82fSSascha Hauer 961ec1e82fSSascha Hauer /* 971ec1e82fSSascha Hauer * IPCV2 descriptor status values. 981ec1e82fSSascha Hauer */ 991ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME 0x40 1001ec1e82fSSascha Hauer 1011ec1e82fSSascha Hauer #define IPCV2_MAX_NODES 50 1021ec1e82fSSascha Hauer /* 1031ec1e82fSSascha Hauer * Error bit set in the CCB status field by the SDMA, 1041ec1e82fSSascha Hauer * in setbd routine, in case of a transfer error 1051ec1e82fSSascha Hauer */ 1061ec1e82fSSascha Hauer #define DATA_ERROR 0x10000000 1071ec1e82fSSascha Hauer 1081ec1e82fSSascha Hauer /* 1091ec1e82fSSascha Hauer * Buffer descriptor commands. 1101ec1e82fSSascha Hauer */ 1111ec1e82fSSascha Hauer #define C0_ADDR 0x01 1121ec1e82fSSascha Hauer #define C0_LOAD 0x02 1131ec1e82fSSascha Hauer #define C0_DUMP 0x03 1141ec1e82fSSascha Hauer #define C0_SETCTX 0x07 1151ec1e82fSSascha Hauer #define C0_GETCTX 0x03 1161ec1e82fSSascha Hauer #define C0_SETDM 0x01 1171ec1e82fSSascha Hauer #define C0_SETPM 0x04 1181ec1e82fSSascha Hauer #define C0_GETDM 0x02 1191ec1e82fSSascha Hauer #define C0_GETPM 0x08 1201ec1e82fSSascha Hauer /* 1211ec1e82fSSascha Hauer * Change endianness indicator in the BD command field 1221ec1e82fSSascha Hauer */ 1231ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS 0x80 1241ec1e82fSSascha Hauer 1251ec1e82fSSascha Hauer /* 1268391ecf4SShengjiu Wang * p_2_p watermark_level description 1278391ecf4SShengjiu Wang * Bits Name Description 1288391ecf4SShengjiu Wang * 0-7 Lower WML Lower watermark level 1298391ecf4SShengjiu Wang * 8 PS 1: Pad Swallowing 1308391ecf4SShengjiu Wang * 0: No Pad Swallowing 1318391ecf4SShengjiu Wang * 9 PA 1: Pad Adding 1328391ecf4SShengjiu Wang * 0: No Pad Adding 1338391ecf4SShengjiu Wang * 10 SPDIF If this bit is set both source 1348391ecf4SShengjiu Wang * and destination are on SPBA 1358391ecf4SShengjiu Wang * 11 Source Bit(SP) 1: Source on SPBA 1368391ecf4SShengjiu Wang * 0: Source on AIPS 1378391ecf4SShengjiu Wang * 12 Destination Bit(DP) 1: Destination on SPBA 1388391ecf4SShengjiu Wang * 0: Destination on AIPS 1398391ecf4SShengjiu Wang * 13-15 --------- MUST BE 0 1408391ecf4SShengjiu Wang * 16-23 Higher WML HWML 1418391ecf4SShengjiu Wang * 24-27 N Total number of samples after 1428391ecf4SShengjiu Wang * which Pad adding/Swallowing 1438391ecf4SShengjiu Wang * must be done. It must be odd. 1448391ecf4SShengjiu Wang * 28 Lower WML Event(LWE) SDMA events reg to check for 1458391ecf4SShengjiu Wang * LWML event mask 1468391ecf4SShengjiu Wang * 0: LWE in EVENTS register 1478391ecf4SShengjiu Wang * 1: LWE in EVENTS2 register 1488391ecf4SShengjiu Wang * 29 Higher WML Event(HWE) SDMA events reg to check for 1498391ecf4SShengjiu Wang * HWML event mask 1508391ecf4SShengjiu Wang * 0: HWE in EVENTS register 1518391ecf4SShengjiu Wang * 1: HWE in EVENTS2 register 1528391ecf4SShengjiu Wang * 30 --------- MUST BE 0 1538391ecf4SShengjiu Wang * 31 CONT 1: Amount of samples to be 1548391ecf4SShengjiu Wang * transferred is unknown and 1558391ecf4SShengjiu Wang * script will keep on 1568391ecf4SShengjiu Wang * transferring samples as long as 1578391ecf4SShengjiu Wang * both events are detected and 1588391ecf4SShengjiu Wang * script must be manually stopped 1598391ecf4SShengjiu Wang * by the application 1608391ecf4SShengjiu Wang * 0: The amount of samples to be 1618391ecf4SShengjiu Wang * transferred is equal to the 1628391ecf4SShengjiu Wang * count field of mode word 1638391ecf4SShengjiu Wang */ 1648391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWML 0xFF 1658391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PS BIT(8) 1668391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PA BIT(9) 1678391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SPDIF BIT(10) 1688391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SP BIT(11) 1698391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_DP BIT(12) 1708391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16) 1718391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWE BIT(28) 1728391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWE BIT(29) 1738391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_CONT BIT(31) 1748391ecf4SShengjiu Wang 175f9d4a398SNicolin Chen #define SDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \ 176f9d4a398SNicolin Chen BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \ 177f9d4a398SNicolin Chen BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)) 178f9d4a398SNicolin Chen 179f9d4a398SNicolin Chen #define SDMA_DMA_DIRECTIONS (BIT(DMA_DEV_TO_MEM) | \ 180f9d4a398SNicolin Chen BIT(DMA_MEM_TO_DEV) | \ 181f9d4a398SNicolin Chen BIT(DMA_DEV_TO_DEV)) 182f9d4a398SNicolin Chen 183*8d11cfb0SVladimir Zapolskiy /** 184*8d11cfb0SVladimir Zapolskiy * struct sdma_script_start_addrs - SDMA script start pointers 185*8d11cfb0SVladimir Zapolskiy * 186*8d11cfb0SVladimir Zapolskiy * start addresses of the different functions in the physical 187*8d11cfb0SVladimir Zapolskiy * address space of the SDMA engine. 188*8d11cfb0SVladimir Zapolskiy */ 189*8d11cfb0SVladimir Zapolskiy struct sdma_script_start_addrs { 190*8d11cfb0SVladimir Zapolskiy s32 ap_2_ap_addr; 191*8d11cfb0SVladimir Zapolskiy s32 ap_2_bp_addr; 192*8d11cfb0SVladimir Zapolskiy s32 ap_2_ap_fixed_addr; 193*8d11cfb0SVladimir Zapolskiy s32 bp_2_ap_addr; 194*8d11cfb0SVladimir Zapolskiy s32 loopback_on_dsp_side_addr; 195*8d11cfb0SVladimir Zapolskiy s32 mcu_interrupt_only_addr; 196*8d11cfb0SVladimir Zapolskiy s32 firi_2_per_addr; 197*8d11cfb0SVladimir Zapolskiy s32 firi_2_mcu_addr; 198*8d11cfb0SVladimir Zapolskiy s32 per_2_firi_addr; 199*8d11cfb0SVladimir Zapolskiy s32 mcu_2_firi_addr; 200*8d11cfb0SVladimir Zapolskiy s32 uart_2_per_addr; 201*8d11cfb0SVladimir Zapolskiy s32 uart_2_mcu_addr; 202*8d11cfb0SVladimir Zapolskiy s32 per_2_app_addr; 203*8d11cfb0SVladimir Zapolskiy s32 mcu_2_app_addr; 204*8d11cfb0SVladimir Zapolskiy s32 per_2_per_addr; 205*8d11cfb0SVladimir Zapolskiy s32 uartsh_2_per_addr; 206*8d11cfb0SVladimir Zapolskiy s32 uartsh_2_mcu_addr; 207*8d11cfb0SVladimir Zapolskiy s32 per_2_shp_addr; 208*8d11cfb0SVladimir Zapolskiy s32 mcu_2_shp_addr; 209*8d11cfb0SVladimir Zapolskiy s32 ata_2_mcu_addr; 210*8d11cfb0SVladimir Zapolskiy s32 mcu_2_ata_addr; 211*8d11cfb0SVladimir Zapolskiy s32 app_2_per_addr; 212*8d11cfb0SVladimir Zapolskiy s32 app_2_mcu_addr; 213*8d11cfb0SVladimir Zapolskiy s32 shp_2_per_addr; 214*8d11cfb0SVladimir Zapolskiy s32 shp_2_mcu_addr; 215*8d11cfb0SVladimir Zapolskiy s32 mshc_2_mcu_addr; 216*8d11cfb0SVladimir Zapolskiy s32 mcu_2_mshc_addr; 217*8d11cfb0SVladimir Zapolskiy s32 spdif_2_mcu_addr; 218*8d11cfb0SVladimir Zapolskiy s32 mcu_2_spdif_addr; 219*8d11cfb0SVladimir Zapolskiy s32 asrc_2_mcu_addr; 220*8d11cfb0SVladimir Zapolskiy s32 ext_mem_2_ipu_addr; 221*8d11cfb0SVladimir Zapolskiy s32 descrambler_addr; 222*8d11cfb0SVladimir Zapolskiy s32 dptc_dvfs_addr; 223*8d11cfb0SVladimir Zapolskiy s32 utra_addr; 224*8d11cfb0SVladimir Zapolskiy s32 ram_code_start_addr; 225*8d11cfb0SVladimir Zapolskiy /* End of v1 array */ 226*8d11cfb0SVladimir Zapolskiy s32 mcu_2_ssish_addr; 227*8d11cfb0SVladimir Zapolskiy s32 ssish_2_mcu_addr; 228*8d11cfb0SVladimir Zapolskiy s32 hdmi_dma_addr; 229*8d11cfb0SVladimir Zapolskiy /* End of v2 array */ 230*8d11cfb0SVladimir Zapolskiy s32 zcanfd_2_mcu_addr; 231*8d11cfb0SVladimir Zapolskiy s32 zqspi_2_mcu_addr; 232*8d11cfb0SVladimir Zapolskiy s32 mcu_2_ecspi_addr; 233*8d11cfb0SVladimir Zapolskiy /* End of v3 array */ 234*8d11cfb0SVladimir Zapolskiy s32 mcu_2_zqspi_addr; 235*8d11cfb0SVladimir Zapolskiy /* End of v4 array */ 236*8d11cfb0SVladimir Zapolskiy }; 237*8d11cfb0SVladimir Zapolskiy 2388391ecf4SShengjiu Wang /* 2391ec1e82fSSascha Hauer * Mode/Count of data node descriptors - IPCv2 2401ec1e82fSSascha Hauer */ 2411ec1e82fSSascha Hauer struct sdma_mode_count { 2424a6b2e8aSRobin Gong #define SDMA_BD_MAX_CNT 0xffff 2431ec1e82fSSascha Hauer u32 count : 16; /* size of the buffer pointed by this BD */ 2441ec1e82fSSascha Hauer u32 status : 8; /* E,R,I,C,W,D status bits stored here */ 245e4b75760SMartin Kaiser u32 command : 8; /* command mostly used for channel 0 */ 2461ec1e82fSSascha Hauer }; 2471ec1e82fSSascha Hauer 2481ec1e82fSSascha Hauer /* 2491ec1e82fSSascha Hauer * Buffer descriptor 2501ec1e82fSSascha Hauer */ 2511ec1e82fSSascha Hauer struct sdma_buffer_descriptor { 2521ec1e82fSSascha Hauer struct sdma_mode_count mode; 2531ec1e82fSSascha Hauer u32 buffer_addr; /* address of the buffer described */ 2541ec1e82fSSascha Hauer u32 ext_buffer_addr; /* extended buffer address */ 2551ec1e82fSSascha Hauer } __attribute__ ((packed)); 2561ec1e82fSSascha Hauer 2571ec1e82fSSascha Hauer /** 2581ec1e82fSSascha Hauer * struct sdma_channel_control - Channel control Block 2591ec1e82fSSascha Hauer * 26024ca312dSRobin Gong * @current_bd_ptr: current buffer descriptor processed 26124ca312dSRobin Gong * @base_bd_ptr: first element of buffer descriptor array 26224ca312dSRobin Gong * @unused: padding. The SDMA engine expects an array of 128 byte 2631ec1e82fSSascha Hauer * control blocks 2641ec1e82fSSascha Hauer */ 2651ec1e82fSSascha Hauer struct sdma_channel_control { 2661ec1e82fSSascha Hauer u32 current_bd_ptr; 2671ec1e82fSSascha Hauer u32 base_bd_ptr; 2681ec1e82fSSascha Hauer u32 unused[2]; 2691ec1e82fSSascha Hauer } __attribute__ ((packed)); 2701ec1e82fSSascha Hauer 2711ec1e82fSSascha Hauer /** 2721ec1e82fSSascha Hauer * struct sdma_state_registers - SDMA context for a channel 2731ec1e82fSSascha Hauer * 2741ec1e82fSSascha Hauer * @pc: program counter 27524ca312dSRobin Gong * @unused1: unused 2761ec1e82fSSascha Hauer * @t: test bit: status of arithmetic & test instruction 2771ec1e82fSSascha Hauer * @rpc: return program counter 27824ca312dSRobin Gong * @unused0: unused 2791ec1e82fSSascha Hauer * @sf: source fault while loading data 2801ec1e82fSSascha Hauer * @spc: loop start program counter 28124ca312dSRobin Gong * @unused2: unused 2821ec1e82fSSascha Hauer * @df: destination fault while storing data 2831ec1e82fSSascha Hauer * @epc: loop end program counter 2841ec1e82fSSascha Hauer * @lm: loop mode 2851ec1e82fSSascha Hauer */ 2861ec1e82fSSascha Hauer struct sdma_state_registers { 2871ec1e82fSSascha Hauer u32 pc :14; 2881ec1e82fSSascha Hauer u32 unused1: 1; 2891ec1e82fSSascha Hauer u32 t : 1; 2901ec1e82fSSascha Hauer u32 rpc :14; 2911ec1e82fSSascha Hauer u32 unused0: 1; 2921ec1e82fSSascha Hauer u32 sf : 1; 2931ec1e82fSSascha Hauer u32 spc :14; 2941ec1e82fSSascha Hauer u32 unused2: 1; 2951ec1e82fSSascha Hauer u32 df : 1; 2961ec1e82fSSascha Hauer u32 epc :14; 2971ec1e82fSSascha Hauer u32 lm : 2; 2981ec1e82fSSascha Hauer } __attribute__ ((packed)); 2991ec1e82fSSascha Hauer 3001ec1e82fSSascha Hauer /** 3011ec1e82fSSascha Hauer * struct sdma_context_data - sdma context specific to a channel 3021ec1e82fSSascha Hauer * 3031ec1e82fSSascha Hauer * @channel_state: channel state bits 3041ec1e82fSSascha Hauer * @gReg: general registers 3051ec1e82fSSascha Hauer * @mda: burst dma destination address register 3061ec1e82fSSascha Hauer * @msa: burst dma source address register 3071ec1e82fSSascha Hauer * @ms: burst dma status register 3081ec1e82fSSascha Hauer * @md: burst dma data register 3091ec1e82fSSascha Hauer * @pda: peripheral dma destination address register 3101ec1e82fSSascha Hauer * @psa: peripheral dma source address register 3111ec1e82fSSascha Hauer * @ps: peripheral dma status register 3121ec1e82fSSascha Hauer * @pd: peripheral dma data register 3131ec1e82fSSascha Hauer * @ca: CRC polynomial register 3141ec1e82fSSascha Hauer * @cs: CRC accumulator register 3151ec1e82fSSascha Hauer * @dda: dedicated core destination address register 3161ec1e82fSSascha Hauer * @dsa: dedicated core source address register 3171ec1e82fSSascha Hauer * @ds: dedicated core status register 3181ec1e82fSSascha Hauer * @dd: dedicated core data register 31924ca312dSRobin Gong * @scratch0: 1st word of dedicated ram for context switch 32024ca312dSRobin Gong * @scratch1: 2nd word of dedicated ram for context switch 32124ca312dSRobin Gong * @scratch2: 3rd word of dedicated ram for context switch 32224ca312dSRobin Gong * @scratch3: 4th word of dedicated ram for context switch 32324ca312dSRobin Gong * @scratch4: 5th word of dedicated ram for context switch 32424ca312dSRobin Gong * @scratch5: 6th word of dedicated ram for context switch 32524ca312dSRobin Gong * @scratch6: 7th word of dedicated ram for context switch 32624ca312dSRobin Gong * @scratch7: 8th word of dedicated ram for context switch 3271ec1e82fSSascha Hauer */ 3281ec1e82fSSascha Hauer struct sdma_context_data { 3291ec1e82fSSascha Hauer struct sdma_state_registers channel_state; 3301ec1e82fSSascha Hauer u32 gReg[8]; 3311ec1e82fSSascha Hauer u32 mda; 3321ec1e82fSSascha Hauer u32 msa; 3331ec1e82fSSascha Hauer u32 ms; 3341ec1e82fSSascha Hauer u32 md; 3351ec1e82fSSascha Hauer u32 pda; 3361ec1e82fSSascha Hauer u32 psa; 3371ec1e82fSSascha Hauer u32 ps; 3381ec1e82fSSascha Hauer u32 pd; 3391ec1e82fSSascha Hauer u32 ca; 3401ec1e82fSSascha Hauer u32 cs; 3411ec1e82fSSascha Hauer u32 dda; 3421ec1e82fSSascha Hauer u32 dsa; 3431ec1e82fSSascha Hauer u32 ds; 3441ec1e82fSSascha Hauer u32 dd; 3451ec1e82fSSascha Hauer u32 scratch0; 3461ec1e82fSSascha Hauer u32 scratch1; 3471ec1e82fSSascha Hauer u32 scratch2; 3481ec1e82fSSascha Hauer u32 scratch3; 3491ec1e82fSSascha Hauer u32 scratch4; 3501ec1e82fSSascha Hauer u32 scratch5; 3511ec1e82fSSascha Hauer u32 scratch6; 3521ec1e82fSSascha Hauer u32 scratch7; 3531ec1e82fSSascha Hauer } __attribute__ ((packed)); 3541ec1e82fSSascha Hauer 3551ec1e82fSSascha Hauer 3561ec1e82fSSascha Hauer struct sdma_engine; 3571ec1e82fSSascha Hauer 3581ec1e82fSSascha Hauer /** 35976c33d27SSascha Hauer * struct sdma_desc - descriptor structor for one transfer 36024ca312dSRobin Gong * @vd: descriptor for virt dma 36124ca312dSRobin Gong * @num_bd: number of descriptors currently handling 36224ca312dSRobin Gong * @bd_phys: physical address of bd 36324ca312dSRobin Gong * @buf_tail: ID of the buffer that was processed 36424ca312dSRobin Gong * @buf_ptail: ID of the previous buffer that was processed 36524ca312dSRobin Gong * @period_len: period length, used in cyclic. 36624ca312dSRobin Gong * @chn_real_count: the real count updated from bd->mode.count 36724ca312dSRobin Gong * @chn_count: the transfer count set 36824ca312dSRobin Gong * @sdmac: sdma_channel pointer 36924ca312dSRobin Gong * @bd: pointer of allocate bd 37076c33d27SSascha Hauer */ 37176c33d27SSascha Hauer struct sdma_desc { 37257b772b8SRobin Gong struct virt_dma_desc vd; 37376c33d27SSascha Hauer unsigned int num_bd; 37476c33d27SSascha Hauer dma_addr_t bd_phys; 37576c33d27SSascha Hauer unsigned int buf_tail; 37676c33d27SSascha Hauer unsigned int buf_ptail; 37776c33d27SSascha Hauer unsigned int period_len; 37876c33d27SSascha Hauer unsigned int chn_real_count; 37976c33d27SSascha Hauer unsigned int chn_count; 38076c33d27SSascha Hauer struct sdma_channel *sdmac; 38176c33d27SSascha Hauer struct sdma_buffer_descriptor *bd; 38276c33d27SSascha Hauer }; 38376c33d27SSascha Hauer 38476c33d27SSascha Hauer /** 3851ec1e82fSSascha Hauer * struct sdma_channel - housekeeping for a SDMA channel 3861ec1e82fSSascha Hauer * 38724ca312dSRobin Gong * @vc: virt_dma base structure 38824ca312dSRobin Gong * @desc: sdma description including vd and other special member 38924ca312dSRobin Gong * @sdma: pointer to the SDMA engine for this channel 39024ca312dSRobin Gong * @channel: the channel number, matches dmaengine chan_id + 1 39124ca312dSRobin Gong * @direction: transfer type. Needed for setting SDMA script 392d0c4a149SLee Jones * @slave_config: Slave configuration 39324ca312dSRobin Gong * @peripheral_type: Peripheral type. Needed for setting SDMA script 39424ca312dSRobin Gong * @event_id0: aka dma request line 39524ca312dSRobin Gong * @event_id1: for channels that use 2 events 39624ca312dSRobin Gong * @word_size: peripheral access size 39724ca312dSRobin Gong * @pc_from_device: script address for those device_2_memory 39824ca312dSRobin Gong * @pc_to_device: script address for those memory_2_device 39924ca312dSRobin Gong * @device_to_device: script address for those device_2_device 4000f06c027SRobin Gong * @pc_to_pc: script address for those memory_2_memory 40124ca312dSRobin Gong * @flags: loop mode or not 40224ca312dSRobin Gong * @per_address: peripheral source or destination address in common case 40324ca312dSRobin Gong * destination address in p_2_p case 40424ca312dSRobin Gong * @per_address2: peripheral source address in p_2_p case 40524ca312dSRobin Gong * @event_mask: event mask used in p_2_p script 40624ca312dSRobin Gong * @watermark_level: value for gReg[7], some script will extend it from 40724ca312dSRobin Gong * basic watermark such as p_2_p 40824ca312dSRobin Gong * @shp_addr: value for gReg[6] 40924ca312dSRobin Gong * @per_addr: value for gReg[2] 41024ca312dSRobin Gong * @status: status of dma channel 411d0c4a149SLee Jones * @context_loaded: ensure context is only loaded once 41224ca312dSRobin Gong * @data: specific sdma interface structure 41324ca312dSRobin Gong * @bd_pool: dma_pool for bd 414d0c4a149SLee Jones * @terminate_worker: used to call back into terminate work function 4151ec1e82fSSascha Hauer */ 4161ec1e82fSSascha Hauer struct sdma_channel { 41757b772b8SRobin Gong struct virt_dma_chan vc; 41876c33d27SSascha Hauer struct sdma_desc *desc; 4191ec1e82fSSascha Hauer struct sdma_engine *sdma; 4201ec1e82fSSascha Hauer unsigned int channel; 421db8196dfSVinod Koul enum dma_transfer_direction direction; 422107d0644SVinod Koul struct dma_slave_config slave_config; 4231ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type; 4241ec1e82fSSascha Hauer unsigned int event_id0; 4251ec1e82fSSascha Hauer unsigned int event_id1; 4261ec1e82fSSascha Hauer enum dma_slave_buswidth word_size; 4271ec1e82fSSascha Hauer unsigned int pc_from_device, pc_to_device; 4288391ecf4SShengjiu Wang unsigned int device_to_device; 4290f06c027SRobin Gong unsigned int pc_to_pc; 4301ec1e82fSSascha Hauer unsigned long flags; 4318391ecf4SShengjiu Wang dma_addr_t per_address, per_address2; 4320bbc1413SRichard Zhao unsigned long event_mask[2]; 4330bbc1413SRichard Zhao unsigned long watermark_level; 4341ec1e82fSSascha Hauer u32 shp_addr, per_addr; 4351ec1e82fSSascha Hauer enum dma_status status; 436ad0d92d7SRobin Gong bool context_loaded; 4370b351865SNicolin Chen struct imx_dma_data data; 438b8603d2aSLucas Stach struct work_struct terminate_worker; 4391ec1e82fSSascha Hauer }; 4401ec1e82fSSascha Hauer 4410bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP BIT(0) 4421ec1e82fSSascha Hauer 4431ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32 4441ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1 4451ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1 4461ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7 4471ec1e82fSSascha Hauer 4481ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453 4491ec1e82fSSascha Hauer 4501ec1e82fSSascha Hauer /** 4511ec1e82fSSascha Hauer * struct sdma_firmware_header - Layout of the firmware image 4521ec1e82fSSascha Hauer * 45324ca312dSRobin Gong * @magic: "SDMA" 45424ca312dSRobin Gong * @version_major: increased whenever layout of struct 45524ca312dSRobin Gong * sdma_script_start_addrs changes. 45624ca312dSRobin Gong * @version_minor: firmware minor version (for binary compatible changes) 45724ca312dSRobin Gong * @script_addrs_start: offset of struct sdma_script_start_addrs in this image 45824ca312dSRobin Gong * @num_script_addrs: Number of script addresses in this image 45924ca312dSRobin Gong * @ram_code_start: offset of SDMA ram image in this firmware image 46024ca312dSRobin Gong * @ram_code_size: size of SDMA ram image 46124ca312dSRobin Gong * @script_addrs: Stores the start address of the SDMA scripts 4621ec1e82fSSascha Hauer * (in SDMA memory space) 4631ec1e82fSSascha Hauer */ 4641ec1e82fSSascha Hauer struct sdma_firmware_header { 4651ec1e82fSSascha Hauer u32 magic; 4661ec1e82fSSascha Hauer u32 version_major; 4671ec1e82fSSascha Hauer u32 version_minor; 4681ec1e82fSSascha Hauer u32 script_addrs_start; 4691ec1e82fSSascha Hauer u32 num_script_addrs; 4701ec1e82fSSascha Hauer u32 ram_code_start; 4711ec1e82fSSascha Hauer u32 ram_code_size; 4721ec1e82fSSascha Hauer }; 4731ec1e82fSSascha Hauer 47417bba72fSSascha Hauer struct sdma_driver_data { 47517bba72fSSascha Hauer int chnenbl0; 47617bba72fSSascha Hauer int num_events; 477dcfec3c0SSascha Hauer struct sdma_script_start_addrs *script_addrs; 478941acd56SAngus Ainslie (Purism) bool check_ratio; 47962550cd7SShawn Guo }; 48062550cd7SShawn Guo 4811ec1e82fSSascha Hauer struct sdma_engine { 4821ec1e82fSSascha Hauer struct device *dev; 4831ec1e82fSSascha Hauer struct sdma_channel channel[MAX_DMA_CHANNELS]; 4841ec1e82fSSascha Hauer struct sdma_channel_control *channel_control; 4851ec1e82fSSascha Hauer void __iomem *regs; 4861ec1e82fSSascha Hauer struct sdma_context_data *context; 4871ec1e82fSSascha Hauer dma_addr_t context_phys; 4881ec1e82fSSascha Hauer struct dma_device dma_device; 4897560e3f3SSascha Hauer struct clk *clk_ipg; 4907560e3f3SSascha Hauer struct clk *clk_ahb; 4912ccaef05SRichard Zhao spinlock_t channel_0_lock; 492cd72b846SNicolin Chen u32 script_number; 4931ec1e82fSSascha Hauer struct sdma_script_start_addrs *script_addrs; 49417bba72fSSascha Hauer const struct sdma_driver_data *drvdata; 4958391ecf4SShengjiu Wang u32 spba_start_addr; 4968391ecf4SShengjiu Wang u32 spba_end_addr; 4975bb9dbb5SVinod Koul unsigned int irq; 49876c33d27SSascha Hauer dma_addr_t bd0_phys; 49976c33d27SSascha Hauer struct sdma_buffer_descriptor *bd0; 50025aaa75dSAngus Ainslie (Purism) /* clock ratio for AHB:SDMA core. 1:1 is 1, 2:1 is 0*/ 50125aaa75dSAngus Ainslie (Purism) bool clk_ratio; 50217bba72fSSascha Hauer }; 50317bba72fSSascha Hauer 504107d0644SVinod Koul static int sdma_config_write(struct dma_chan *chan, 505107d0644SVinod Koul struct dma_slave_config *dmaengine_cfg, 506107d0644SVinod Koul enum dma_transfer_direction direction); 507107d0644SVinod Koul 508e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx31 = { 50917bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX31, 51017bba72fSSascha Hauer .num_events = 32, 51117bba72fSSascha Hauer }; 51217bba72fSSascha Hauer 513dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = { 514dcfec3c0SSascha Hauer .ap_2_ap_addr = 729, 515dcfec3c0SSascha Hauer .uart_2_mcu_addr = 904, 516dcfec3c0SSascha Hauer .per_2_app_addr = 1255, 517dcfec3c0SSascha Hauer .mcu_2_app_addr = 834, 518dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1120, 519dcfec3c0SSascha Hauer .per_2_shp_addr = 1329, 520dcfec3c0SSascha Hauer .mcu_2_shp_addr = 1048, 521dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1560, 522dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1479, 523dcfec3c0SSascha Hauer .app_2_per_addr = 1189, 524dcfec3c0SSascha Hauer .app_2_mcu_addr = 770, 525dcfec3c0SSascha Hauer .shp_2_per_addr = 1407, 526dcfec3c0SSascha Hauer .shp_2_mcu_addr = 979, 527dcfec3c0SSascha Hauer }; 528dcfec3c0SSascha Hauer 529e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx25 = { 530dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 531dcfec3c0SSascha Hauer .num_events = 48, 532dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx25, 533dcfec3c0SSascha Hauer }; 534dcfec3c0SSascha Hauer 535e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx35 = { 53617bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 53717bba72fSSascha Hauer .num_events = 48, 5381ec1e82fSSascha Hauer }; 5391ec1e82fSSascha Hauer 540dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = { 541dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 542dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 543dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 544dcfec3c0SSascha Hauer .mcu_2_shp_addr = 961, 545dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1473, 546dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1392, 547dcfec3c0SSascha Hauer .app_2_per_addr = 1033, 548dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 549dcfec3c0SSascha Hauer .shp_2_per_addr = 1251, 550dcfec3c0SSascha Hauer .shp_2_mcu_addr = 892, 551dcfec3c0SSascha Hauer }; 552dcfec3c0SSascha Hauer 553e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx51 = { 554dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 555dcfec3c0SSascha Hauer .num_events = 48, 556dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx51, 557dcfec3c0SSascha Hauer }; 558dcfec3c0SSascha Hauer 559dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = { 560dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 561dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 562dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 563dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 564dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 565dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 566dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 567dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 568dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 569dcfec3c0SSascha Hauer .firi_2_mcu_addr = 1193, 570dcfec3c0SSascha Hauer .mcu_2_firi_addr = 1290, 571dcfec3c0SSascha Hauer }; 572dcfec3c0SSascha Hauer 573e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx53 = { 574dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 575dcfec3c0SSascha Hauer .num_events = 48, 576dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx53, 577dcfec3c0SSascha Hauer }; 578dcfec3c0SSascha Hauer 579dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = { 580dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 581dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 582dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 583dcfec3c0SSascha Hauer .per_2_per_addr = 6331, 584dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 585dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 586dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 587dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 588dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 589dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 590dcfec3c0SSascha Hauer }; 591dcfec3c0SSascha Hauer 592e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx6q = { 593dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 594dcfec3c0SSascha Hauer .num_events = 48, 595dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx6q, 596dcfec3c0SSascha Hauer }; 597dcfec3c0SSascha Hauer 598b7d2648aSFabio Estevam static struct sdma_script_start_addrs sdma_script_imx7d = { 599b7d2648aSFabio Estevam .ap_2_ap_addr = 644, 600b7d2648aSFabio Estevam .uart_2_mcu_addr = 819, 601b7d2648aSFabio Estevam .mcu_2_app_addr = 749, 602b7d2648aSFabio Estevam .uartsh_2_mcu_addr = 1034, 603b7d2648aSFabio Estevam .mcu_2_shp_addr = 962, 604b7d2648aSFabio Estevam .app_2_mcu_addr = 685, 605b7d2648aSFabio Estevam .shp_2_mcu_addr = 893, 606b7d2648aSFabio Estevam .spdif_2_mcu_addr = 1102, 607b7d2648aSFabio Estevam .mcu_2_spdif_addr = 1136, 608b7d2648aSFabio Estevam }; 609b7d2648aSFabio Estevam 610b7d2648aSFabio Estevam static struct sdma_driver_data sdma_imx7d = { 611b7d2648aSFabio Estevam .chnenbl0 = SDMA_CHNENBL0_IMX35, 612b7d2648aSFabio Estevam .num_events = 48, 613b7d2648aSFabio Estevam .script_addrs = &sdma_script_imx7d, 614b7d2648aSFabio Estevam }; 615b7d2648aSFabio Estevam 616941acd56SAngus Ainslie (Purism) static struct sdma_driver_data sdma_imx8mq = { 617941acd56SAngus Ainslie (Purism) .chnenbl0 = SDMA_CHNENBL0_IMX35, 618941acd56SAngus Ainslie (Purism) .num_events = 48, 619941acd56SAngus Ainslie (Purism) .script_addrs = &sdma_script_imx7d, 620941acd56SAngus Ainslie (Purism) .check_ratio = 1, 621941acd56SAngus Ainslie (Purism) }; 622941acd56SAngus Ainslie (Purism) 623580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = { 624dcfec3c0SSascha Hauer { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, }, 625dcfec3c0SSascha Hauer { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, }, 626dcfec3c0SSascha Hauer { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, }, 62717bba72fSSascha Hauer { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, }, 628dcfec3c0SSascha Hauer { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, }, 62963edea16SMarkus Pargmann { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, }, 630b7d2648aSFabio Estevam { .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, }, 631941acd56SAngus Ainslie (Purism) { .compatible = "fsl,imx8mq-sdma", .data = &sdma_imx8mq, }, 632580975d7SShawn Guo { /* sentinel */ } 633580975d7SShawn Guo }; 634580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids); 635580975d7SShawn Guo 6360bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */ 6370bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */ 6380bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */ 6391ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/ 6401ec1e82fSSascha Hauer 6411ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event) 6421ec1e82fSSascha Hauer { 64317bba72fSSascha Hauer u32 chnenbl0 = sdma->drvdata->chnenbl0; 6441ec1e82fSSascha Hauer return chnenbl0 + event * 4; 6451ec1e82fSSascha Hauer } 6461ec1e82fSSascha Hauer 6471ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac, 6481ec1e82fSSascha Hauer bool event_override, bool mcu_override, bool dsp_override) 6491ec1e82fSSascha Hauer { 6501ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6511ec1e82fSSascha Hauer int channel = sdmac->channel; 6520bbc1413SRichard Zhao unsigned long evt, mcu, dsp; 6531ec1e82fSSascha Hauer 6541ec1e82fSSascha Hauer if (event_override && mcu_override && dsp_override) 6551ec1e82fSSascha Hauer return -EINVAL; 6561ec1e82fSSascha Hauer 657c4b56857SRichard Zhao evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR); 658c4b56857SRichard Zhao mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR); 659c4b56857SRichard Zhao dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR); 6601ec1e82fSSascha Hauer 6611ec1e82fSSascha Hauer if (dsp_override) 6620bbc1413SRichard Zhao __clear_bit(channel, &dsp); 6631ec1e82fSSascha Hauer else 6640bbc1413SRichard Zhao __set_bit(channel, &dsp); 6651ec1e82fSSascha Hauer 6661ec1e82fSSascha Hauer if (event_override) 6670bbc1413SRichard Zhao __clear_bit(channel, &evt); 6681ec1e82fSSascha Hauer else 6690bbc1413SRichard Zhao __set_bit(channel, &evt); 6701ec1e82fSSascha Hauer 6711ec1e82fSSascha Hauer if (mcu_override) 6720bbc1413SRichard Zhao __clear_bit(channel, &mcu); 6731ec1e82fSSascha Hauer else 6740bbc1413SRichard Zhao __set_bit(channel, &mcu); 6751ec1e82fSSascha Hauer 676c4b56857SRichard Zhao writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR); 677c4b56857SRichard Zhao writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR); 678c4b56857SRichard Zhao writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR); 6791ec1e82fSSascha Hauer 6801ec1e82fSSascha Hauer return 0; 6811ec1e82fSSascha Hauer } 6821ec1e82fSSascha Hauer 683b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel) 684b9a59166SRichard Zhao { 6850bbc1413SRichard Zhao writel(BIT(channel), sdma->regs + SDMA_H_START); 686b9a59166SRichard Zhao } 687b9a59166SRichard Zhao 6881ec1e82fSSascha Hauer /* 6892ccaef05SRichard Zhao * sdma_run_channel0 - run a channel and wait till it's done 6901ec1e82fSSascha Hauer */ 6912ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma) 6921ec1e82fSSascha Hauer { 6931ec1e82fSSascha Hauer int ret; 6941d069bfaSMichael Olbrich u32 reg; 6951ec1e82fSSascha Hauer 6962ccaef05SRichard Zhao sdma_enable_channel(sdma, 0); 6971ec1e82fSSascha Hauer 6981d069bfaSMichael Olbrich ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP, 6991d069bfaSMichael Olbrich reg, !(reg & 1), 1, 500); 7001d069bfaSMichael Olbrich if (ret) 7012ccaef05SRichard Zhao dev_err(sdma->dev, "Timeout waiting for CH0 ready\n"); 7021ec1e82fSSascha Hauer 703855832e4SRobin Gong /* Set bits of CONFIG register with dynamic context switching */ 70425aaa75dSAngus Ainslie (Purism) reg = readl(sdma->regs + SDMA_H_CONFIG); 70525aaa75dSAngus Ainslie (Purism) if ((reg & SDMA_H_CONFIG_CSM) == 0) { 70625aaa75dSAngus Ainslie (Purism) reg |= SDMA_H_CONFIG_CSM; 70725aaa75dSAngus Ainslie (Purism) writel_relaxed(reg, sdma->regs + SDMA_H_CONFIG); 70825aaa75dSAngus Ainslie (Purism) } 709855832e4SRobin Gong 7101d069bfaSMichael Olbrich return ret; 7111ec1e82fSSascha Hauer } 7121ec1e82fSSascha Hauer 7131ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size, 7141ec1e82fSSascha Hauer u32 address) 7151ec1e82fSSascha Hauer { 71676c33d27SSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->bd0; 7171ec1e82fSSascha Hauer void *buf_virt; 7181ec1e82fSSascha Hauer dma_addr_t buf_phys; 7191ec1e82fSSascha Hauer int ret; 7202ccaef05SRichard Zhao unsigned long flags; 72173eab978SSascha Hauer 722ceaf5226SAndy Duan buf_virt = dma_alloc_coherent(sdma->dev, size, &buf_phys, GFP_KERNEL); 72373eab978SSascha Hauer if (!buf_virt) { 7242ccaef05SRichard Zhao return -ENOMEM; 72573eab978SSascha Hauer } 7261ec1e82fSSascha Hauer 7272ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 7282ccaef05SRichard Zhao 7291ec1e82fSSascha Hauer bd0->mode.command = C0_SETPM; 7303f93a4f2SRobin Gong bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD; 7311ec1e82fSSascha Hauer bd0->mode.count = size / 2; 7321ec1e82fSSascha Hauer bd0->buffer_addr = buf_phys; 7331ec1e82fSSascha Hauer bd0->ext_buffer_addr = address; 7341ec1e82fSSascha Hauer 7351ec1e82fSSascha Hauer memcpy(buf_virt, buf, size); 7361ec1e82fSSascha Hauer 7372ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 7382ccaef05SRichard Zhao 7392ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 7401ec1e82fSSascha Hauer 741ceaf5226SAndy Duan dma_free_coherent(sdma->dev, size, buf_virt, buf_phys); 7421ec1e82fSSascha Hauer 7431ec1e82fSSascha Hauer return ret; 7441ec1e82fSSascha Hauer } 7451ec1e82fSSascha Hauer 7461ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event) 7471ec1e82fSSascha Hauer { 7481ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 7491ec1e82fSSascha Hauer int channel = sdmac->channel; 7500bbc1413SRichard Zhao unsigned long val; 7511ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 7521ec1e82fSSascha Hauer 753c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 7540bbc1413SRichard Zhao __set_bit(channel, &val); 755c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 7561ec1e82fSSascha Hauer } 7571ec1e82fSSascha Hauer 7581ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event) 7591ec1e82fSSascha Hauer { 7601ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 7611ec1e82fSSascha Hauer int channel = sdmac->channel; 7621ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 7630bbc1413SRichard Zhao unsigned long val; 7641ec1e82fSSascha Hauer 765c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 7660bbc1413SRichard Zhao __clear_bit(channel, &val); 767c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 7681ec1e82fSSascha Hauer } 7691ec1e82fSSascha Hauer 77057b772b8SRobin Gong static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t) 77157b772b8SRobin Gong { 77257b772b8SRobin Gong return container_of(t, struct sdma_desc, vd.tx); 77357b772b8SRobin Gong } 77457b772b8SRobin Gong 77557b772b8SRobin Gong static void sdma_start_desc(struct sdma_channel *sdmac) 77657b772b8SRobin Gong { 77757b772b8SRobin Gong struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc); 77857b772b8SRobin Gong struct sdma_desc *desc; 77957b772b8SRobin Gong struct sdma_engine *sdma = sdmac->sdma; 78057b772b8SRobin Gong int channel = sdmac->channel; 78157b772b8SRobin Gong 78257b772b8SRobin Gong if (!vd) { 78357b772b8SRobin Gong sdmac->desc = NULL; 78457b772b8SRobin Gong return; 78557b772b8SRobin Gong } 78657b772b8SRobin Gong sdmac->desc = desc = to_sdma_desc(&vd->tx); 78702939cd1SSascha Hauer 78857b772b8SRobin Gong list_del(&vd->node); 78957b772b8SRobin Gong 79057b772b8SRobin Gong sdma->channel_control[channel].base_bd_ptr = desc->bd_phys; 79157b772b8SRobin Gong sdma->channel_control[channel].current_bd_ptr = desc->bd_phys; 79257b772b8SRobin Gong sdma_enable_channel(sdma, sdmac->channel); 79357b772b8SRobin Gong } 79457b772b8SRobin Gong 795d1a792f3SRussell King - ARM Linux static void sdma_update_channel_loop(struct sdma_channel *sdmac) 796d1a792f3SRussell King - ARM Linux { 7971ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 7985881826dSNandor Han int error = 0; 7995881826dSNandor Han enum dma_status old_status = sdmac->status; 8001ec1e82fSSascha Hauer 8011ec1e82fSSascha Hauer /* 8021ec1e82fSSascha Hauer * loop mode. Iterate over descriptors, re-setup them and 8031ec1e82fSSascha Hauer * call callback function. 8041ec1e82fSSascha Hauer */ 80557b772b8SRobin Gong while (sdmac->desc) { 80676c33d27SSascha Hauer struct sdma_desc *desc = sdmac->desc; 80776c33d27SSascha Hauer 80876c33d27SSascha Hauer bd = &desc->bd[desc->buf_tail]; 8091ec1e82fSSascha Hauer 8101ec1e82fSSascha Hauer if (bd->mode.status & BD_DONE) 8111ec1e82fSSascha Hauer break; 8121ec1e82fSSascha Hauer 8135881826dSNandor Han if (bd->mode.status & BD_RROR) { 8145881826dSNandor Han bd->mode.status &= ~BD_RROR; 8151ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 8165881826dSNandor Han error = -EIO; 8175881826dSNandor Han } 8181ec1e82fSSascha Hauer 8195881826dSNandor Han /* 8205881826dSNandor Han * We use bd->mode.count to calculate the residue, since contains 8215881826dSNandor Han * the number of bytes present in the current buffer descriptor. 8225881826dSNandor Han */ 8235881826dSNandor Han 82476c33d27SSascha Hauer desc->chn_real_count = bd->mode.count; 8251ec1e82fSSascha Hauer bd->mode.status |= BD_DONE; 82676c33d27SSascha Hauer bd->mode.count = desc->period_len; 82776c33d27SSascha Hauer desc->buf_ptail = desc->buf_tail; 82876c33d27SSascha Hauer desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd; 82915f30f51SNandor Han 83015f30f51SNandor Han /* 83115f30f51SNandor Han * The callback is called from the interrupt context in order 83215f30f51SNandor Han * to reduce latency and to avoid the risk of altering the 83315f30f51SNandor Han * SDMA transaction status by the time the client tasklet is 83415f30f51SNandor Han * executed. 83515f30f51SNandor Han */ 83657b772b8SRobin Gong spin_unlock(&sdmac->vc.lock); 83757b772b8SRobin Gong dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL); 83857b772b8SRobin Gong spin_lock(&sdmac->vc.lock); 83915f30f51SNandor Han 8405881826dSNandor Han if (error) 8415881826dSNandor Han sdmac->status = old_status; 8421ec1e82fSSascha Hauer } 8431ec1e82fSSascha Hauer } 8441ec1e82fSSascha Hauer 84557b772b8SRobin Gong static void mxc_sdma_handle_channel_normal(struct sdma_channel *data) 8461ec1e82fSSascha Hauer { 84715f30f51SNandor Han struct sdma_channel *sdmac = (struct sdma_channel *) data; 8481ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 8491ec1e82fSSascha Hauer int i, error = 0; 8501ec1e82fSSascha Hauer 85176c33d27SSascha Hauer sdmac->desc->chn_real_count = 0; 8521ec1e82fSSascha Hauer /* 8531ec1e82fSSascha Hauer * non loop mode. Iterate over all descriptors, collect 8541ec1e82fSSascha Hauer * errors and call callback function 8551ec1e82fSSascha Hauer */ 85676c33d27SSascha Hauer for (i = 0; i < sdmac->desc->num_bd; i++) { 85776c33d27SSascha Hauer bd = &sdmac->desc->bd[i]; 8581ec1e82fSSascha Hauer 8591ec1e82fSSascha Hauer if (bd->mode.status & (BD_DONE | BD_RROR)) 8601ec1e82fSSascha Hauer error = -EIO; 86176c33d27SSascha Hauer sdmac->desc->chn_real_count += bd->mode.count; 8621ec1e82fSSascha Hauer } 8631ec1e82fSSascha Hauer 8641ec1e82fSSascha Hauer if (error) 8651ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 8661ec1e82fSSascha Hauer else 867409bff6aSVinod Koul sdmac->status = DMA_COMPLETE; 8681ec1e82fSSascha Hauer } 8691ec1e82fSSascha Hauer 8701ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id) 8711ec1e82fSSascha Hauer { 8721ec1e82fSSascha Hauer struct sdma_engine *sdma = dev_id; 8730bbc1413SRichard Zhao unsigned long stat; 8741ec1e82fSSascha Hauer 875c4b56857SRichard Zhao stat = readl_relaxed(sdma->regs + SDMA_H_INTR); 876c4b56857SRichard Zhao writel_relaxed(stat, sdma->regs + SDMA_H_INTR); 8771d069bfaSMichael Olbrich /* channel 0 is special and not handled here, see run_channel0() */ 8781d069bfaSMichael Olbrich stat &= ~1; 8791ec1e82fSSascha Hauer 8801ec1e82fSSascha Hauer while (stat) { 8811ec1e82fSSascha Hauer int channel = fls(stat) - 1; 8821ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[channel]; 88357b772b8SRobin Gong struct sdma_desc *desc; 8841ec1e82fSSascha Hauer 88557b772b8SRobin Gong spin_lock(&sdmac->vc.lock); 88657b772b8SRobin Gong desc = sdmac->desc; 88757b772b8SRobin Gong if (desc) { 88857b772b8SRobin Gong if (sdmac->flags & IMX_DMA_SG_LOOP) { 889d1a792f3SRussell King - ARM Linux sdma_update_channel_loop(sdmac); 89057b772b8SRobin Gong } else { 89157b772b8SRobin Gong mxc_sdma_handle_channel_normal(sdmac); 89257b772b8SRobin Gong vchan_cookie_complete(&desc->vd); 89357b772b8SRobin Gong sdma_start_desc(sdmac); 89457b772b8SRobin Gong } 89557b772b8SRobin Gong } 8961ec1e82fSSascha Hauer 89757b772b8SRobin Gong spin_unlock(&sdmac->vc.lock); 8980bbc1413SRichard Zhao __clear_bit(channel, &stat); 8991ec1e82fSSascha Hauer } 9001ec1e82fSSascha Hauer 9011ec1e82fSSascha Hauer return IRQ_HANDLED; 9021ec1e82fSSascha Hauer } 9031ec1e82fSSascha Hauer 9041ec1e82fSSascha Hauer /* 9051ec1e82fSSascha Hauer * sets the pc of SDMA script according to the peripheral type 9061ec1e82fSSascha Hauer */ 9071ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac, 9081ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type) 9091ec1e82fSSascha Hauer { 9101ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 9111ec1e82fSSascha Hauer int per_2_emi = 0, emi_2_per = 0; 9121ec1e82fSSascha Hauer /* 9131ec1e82fSSascha Hauer * These are needed once we start to support transfers between 9141ec1e82fSSascha Hauer * two peripherals or memory-to-memory transfers 9151ec1e82fSSascha Hauer */ 9160f06c027SRobin Gong int per_2_per = 0, emi_2_emi = 0; 9171ec1e82fSSascha Hauer 9181ec1e82fSSascha Hauer sdmac->pc_from_device = 0; 9191ec1e82fSSascha Hauer sdmac->pc_to_device = 0; 9208391ecf4SShengjiu Wang sdmac->device_to_device = 0; 9210f06c027SRobin Gong sdmac->pc_to_pc = 0; 9221ec1e82fSSascha Hauer 9231ec1e82fSSascha Hauer switch (peripheral_type) { 9241ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 9250f06c027SRobin Gong emi_2_emi = sdma->script_addrs->ap_2_ap_addr; 9261ec1e82fSSascha Hauer break; 9271ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 9281ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->bp_2_ap_addr; 9291ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ap_2_bp_addr; 9301ec1e82fSSascha Hauer break; 9311ec1e82fSSascha Hauer case IMX_DMATYPE_FIRI: 9321ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->firi_2_mcu_addr; 9331ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_firi_addr; 9341ec1e82fSSascha Hauer break; 9351ec1e82fSSascha Hauer case IMX_DMATYPE_UART: 9361ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uart_2_mcu_addr; 9371ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 9381ec1e82fSSascha Hauer break; 9391ec1e82fSSascha Hauer case IMX_DMATYPE_UART_SP: 9401ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr; 9411ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 9421ec1e82fSSascha Hauer break; 9431ec1e82fSSascha Hauer case IMX_DMATYPE_ATA: 9441ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ata_2_mcu_addr; 9451ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_ata_addr; 9461ec1e82fSSascha Hauer break; 9471ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI: 9481ec1e82fSSascha Hauer case IMX_DMATYPE_EXT: 9491ec1e82fSSascha Hauer case IMX_DMATYPE_SSI: 95029aebfdeSNicolin Chen case IMX_DMATYPE_SAI: 9511ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->app_2_mcu_addr; 9521ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 9531ec1e82fSSascha Hauer break; 9541a895578SNicolin Chen case IMX_DMATYPE_SSI_DUAL: 9551a895578SNicolin Chen per_2_emi = sdma->script_addrs->ssish_2_mcu_addr; 9561a895578SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_ssish_addr; 9571a895578SNicolin Chen break; 9581ec1e82fSSascha Hauer case IMX_DMATYPE_SSI_SP: 9591ec1e82fSSascha Hauer case IMX_DMATYPE_MMC: 9601ec1e82fSSascha Hauer case IMX_DMATYPE_SDHC: 9611ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI_SP: 9621ec1e82fSSascha Hauer case IMX_DMATYPE_ESAI: 9631ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC_SP: 9641ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 9651ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 9661ec1e82fSSascha Hauer break; 9671ec1e82fSSascha Hauer case IMX_DMATYPE_ASRC: 9681ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->asrc_2_mcu_addr; 9691ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->asrc_2_mcu_addr; 9701ec1e82fSSascha Hauer per_2_per = sdma->script_addrs->per_2_per_addr; 9711ec1e82fSSascha Hauer break; 972f892afb0SNicolin Chen case IMX_DMATYPE_ASRC_SP: 973f892afb0SNicolin Chen per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 974f892afb0SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 975f892afb0SNicolin Chen per_2_per = sdma->script_addrs->per_2_per_addr; 976f892afb0SNicolin Chen break; 9771ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC: 9781ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->mshc_2_mcu_addr; 9791ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_mshc_addr; 9801ec1e82fSSascha Hauer break; 9811ec1e82fSSascha Hauer case IMX_DMATYPE_CCM: 9821ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->dptc_dvfs_addr; 9831ec1e82fSSascha Hauer break; 9841ec1e82fSSascha Hauer case IMX_DMATYPE_SPDIF: 9851ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->spdif_2_mcu_addr; 9861ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_spdif_addr; 9871ec1e82fSSascha Hauer break; 9881ec1e82fSSascha Hauer case IMX_DMATYPE_IPU_MEMORY: 9891ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr; 9901ec1e82fSSascha Hauer break; 9911ec1e82fSSascha Hauer default: 9921ec1e82fSSascha Hauer break; 9931ec1e82fSSascha Hauer } 9941ec1e82fSSascha Hauer 9951ec1e82fSSascha Hauer sdmac->pc_from_device = per_2_emi; 9961ec1e82fSSascha Hauer sdmac->pc_to_device = emi_2_per; 9978391ecf4SShengjiu Wang sdmac->device_to_device = per_2_per; 9980f06c027SRobin Gong sdmac->pc_to_pc = emi_2_emi; 9991ec1e82fSSascha Hauer } 10001ec1e82fSSascha Hauer 10011ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac) 10021ec1e82fSSascha Hauer { 10031ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10041ec1e82fSSascha Hauer int channel = sdmac->channel; 10051ec1e82fSSascha Hauer int load_address; 10061ec1e82fSSascha Hauer struct sdma_context_data *context = sdma->context; 100776c33d27SSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->bd0; 10081ec1e82fSSascha Hauer int ret; 10092ccaef05SRichard Zhao unsigned long flags; 10101ec1e82fSSascha Hauer 1011ad0d92d7SRobin Gong if (sdmac->context_loaded) 1012ad0d92d7SRobin Gong return 0; 1013ad0d92d7SRobin Gong 10148391ecf4SShengjiu Wang if (sdmac->direction == DMA_DEV_TO_MEM) 10151ec1e82fSSascha Hauer load_address = sdmac->pc_from_device; 10168391ecf4SShengjiu Wang else if (sdmac->direction == DMA_DEV_TO_DEV) 10178391ecf4SShengjiu Wang load_address = sdmac->device_to_device; 10180f06c027SRobin Gong else if (sdmac->direction == DMA_MEM_TO_MEM) 10190f06c027SRobin Gong load_address = sdmac->pc_to_pc; 10208391ecf4SShengjiu Wang else 10211ec1e82fSSascha Hauer load_address = sdmac->pc_to_device; 10221ec1e82fSSascha Hauer 10231ec1e82fSSascha Hauer if (load_address < 0) 10241ec1e82fSSascha Hauer return load_address; 10251ec1e82fSSascha Hauer 10261ec1e82fSSascha Hauer dev_dbg(sdma->dev, "load_address = %d\n", load_address); 10270bbc1413SRichard Zhao dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level); 10281ec1e82fSSascha Hauer dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr); 10291ec1e82fSSascha Hauer dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr); 10300bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]); 10310bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]); 10321ec1e82fSSascha Hauer 10332ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 103473eab978SSascha Hauer 10351ec1e82fSSascha Hauer memset(context, 0, sizeof(*context)); 10361ec1e82fSSascha Hauer context->channel_state.pc = load_address; 10371ec1e82fSSascha Hauer 10381ec1e82fSSascha Hauer /* Send by context the event mask,base address for peripheral 10391ec1e82fSSascha Hauer * and watermark level 10401ec1e82fSSascha Hauer */ 10410bbc1413SRichard Zhao context->gReg[0] = sdmac->event_mask[1]; 10420bbc1413SRichard Zhao context->gReg[1] = sdmac->event_mask[0]; 10431ec1e82fSSascha Hauer context->gReg[2] = sdmac->per_addr; 10441ec1e82fSSascha Hauer context->gReg[6] = sdmac->shp_addr; 10451ec1e82fSSascha Hauer context->gReg[7] = sdmac->watermark_level; 10461ec1e82fSSascha Hauer 10471ec1e82fSSascha Hauer bd0->mode.command = C0_SETDM; 10483f93a4f2SRobin Gong bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD; 10491ec1e82fSSascha Hauer bd0->mode.count = sizeof(*context) / 4; 10501ec1e82fSSascha Hauer bd0->buffer_addr = sdma->context_phys; 10511ec1e82fSSascha Hauer bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel; 10522ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 10531ec1e82fSSascha Hauer 10542ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 105573eab978SSascha Hauer 1056ad0d92d7SRobin Gong sdmac->context_loaded = true; 1057ad0d92d7SRobin Gong 10581ec1e82fSSascha Hauer return ret; 10591ec1e82fSSascha Hauer } 10601ec1e82fSSascha Hauer 10617b350ab0SMaxime Ripard static struct sdma_channel *to_sdma_chan(struct dma_chan *chan) 10621ec1e82fSSascha Hauer { 106357b772b8SRobin Gong return container_of(chan, struct sdma_channel, vc.chan); 10647b350ab0SMaxime Ripard } 10657b350ab0SMaxime Ripard 10667b350ab0SMaxime Ripard static int sdma_disable_channel(struct dma_chan *chan) 10677b350ab0SMaxime Ripard { 10687b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 10691ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10701ec1e82fSSascha Hauer int channel = sdmac->channel; 10711ec1e82fSSascha Hauer 10720bbc1413SRichard Zhao writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP); 10731ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 10747b350ab0SMaxime Ripard 10757b350ab0SMaxime Ripard return 0; 10761ec1e82fSSascha Hauer } 1077b8603d2aSLucas Stach static void sdma_channel_terminate_work(struct work_struct *work) 10787f3ff14bSJiada Wang { 1079b8603d2aSLucas Stach struct sdma_channel *sdmac = container_of(work, struct sdma_channel, 1080b8603d2aSLucas Stach terminate_worker); 108157b772b8SRobin Gong unsigned long flags; 108257b772b8SRobin Gong LIST_HEAD(head); 108357b772b8SRobin Gong 10847f3ff14bSJiada Wang /* 10857f3ff14bSJiada Wang * According to NXP R&D team a delay of one BD SDMA cost time 10867f3ff14bSJiada Wang * (maximum is 1ms) should be added after disable of the channel 10877f3ff14bSJiada Wang * bit, to ensure SDMA core has really been stopped after SDMA 10887f3ff14bSJiada Wang * clients call .device_terminate_all. 10897f3ff14bSJiada Wang */ 1090b8603d2aSLucas Stach usleep_range(1000, 2000); 1091b8603d2aSLucas Stach 1092b8603d2aSLucas Stach spin_lock_irqsave(&sdmac->vc.lock, flags); 1093b8603d2aSLucas Stach vchan_get_all_descriptors(&sdmac->vc, &head); 1094b8603d2aSLucas Stach spin_unlock_irqrestore(&sdmac->vc.lock, flags); 1095b8603d2aSLucas Stach vchan_dma_desc_free_list(&sdmac->vc, &head); 1096ad0d92d7SRobin Gong sdmac->context_loaded = false; 1097b8603d2aSLucas Stach } 1098b8603d2aSLucas Stach 1099a80f2787SSascha Hauer static int sdma_terminate_all(struct dma_chan *chan) 1100b8603d2aSLucas Stach { 1101b8603d2aSLucas Stach struct sdma_channel *sdmac = to_sdma_chan(chan); 110202939cd1SSascha Hauer unsigned long flags; 110302939cd1SSascha Hauer 110402939cd1SSascha Hauer spin_lock_irqsave(&sdmac->vc.lock, flags); 1105b8603d2aSLucas Stach 1106b8603d2aSLucas Stach sdma_disable_channel(chan); 1107b8603d2aSLucas Stach 110802939cd1SSascha Hauer if (sdmac->desc) { 110902939cd1SSascha Hauer vchan_terminate_vdesc(&sdmac->desc->vd); 111002939cd1SSascha Hauer sdmac->desc = NULL; 1111b8603d2aSLucas Stach schedule_work(&sdmac->terminate_worker); 111202939cd1SSascha Hauer } 111302939cd1SSascha Hauer 111402939cd1SSascha Hauer spin_unlock_irqrestore(&sdmac->vc.lock, flags); 11157f3ff14bSJiada Wang 11167f3ff14bSJiada Wang return 0; 11177f3ff14bSJiada Wang } 11187f3ff14bSJiada Wang 1119b8603d2aSLucas Stach static void sdma_channel_synchronize(struct dma_chan *chan) 1120b8603d2aSLucas Stach { 1121b8603d2aSLucas Stach struct sdma_channel *sdmac = to_sdma_chan(chan); 1122b8603d2aSLucas Stach 1123b8603d2aSLucas Stach vchan_synchronize(&sdmac->vc); 1124b8603d2aSLucas Stach 1125b8603d2aSLucas Stach flush_work(&sdmac->terminate_worker); 1126b8603d2aSLucas Stach } 1127b8603d2aSLucas Stach 11288391ecf4SShengjiu Wang static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac) 11298391ecf4SShengjiu Wang { 11308391ecf4SShengjiu Wang struct sdma_engine *sdma = sdmac->sdma; 11318391ecf4SShengjiu Wang 11328391ecf4SShengjiu Wang int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML; 11338391ecf4SShengjiu Wang int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16; 11348391ecf4SShengjiu Wang 11358391ecf4SShengjiu Wang set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]); 11368391ecf4SShengjiu Wang set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]); 11378391ecf4SShengjiu Wang 11388391ecf4SShengjiu Wang if (sdmac->event_id0 > 31) 11398391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE; 11408391ecf4SShengjiu Wang 11418391ecf4SShengjiu Wang if (sdmac->event_id1 > 31) 11428391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE; 11438391ecf4SShengjiu Wang 11448391ecf4SShengjiu Wang /* 11458391ecf4SShengjiu Wang * If LWML(src_maxburst) > HWML(dst_maxburst), we need 11468391ecf4SShengjiu Wang * swap LWML and HWML of INFO(A.3.2.5.1), also need swap 11478391ecf4SShengjiu Wang * r0(event_mask[1]) and r1(event_mask[0]). 11488391ecf4SShengjiu Wang */ 11498391ecf4SShengjiu Wang if (lwml > hwml) { 11508391ecf4SShengjiu Wang sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML | 11518391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML); 11528391ecf4SShengjiu Wang sdmac->watermark_level |= hwml; 11538391ecf4SShengjiu Wang sdmac->watermark_level |= lwml << 16; 11548391ecf4SShengjiu Wang swap(sdmac->event_mask[0], sdmac->event_mask[1]); 11558391ecf4SShengjiu Wang } 11568391ecf4SShengjiu Wang 11578391ecf4SShengjiu Wang if (sdmac->per_address2 >= sdma->spba_start_addr && 11588391ecf4SShengjiu Wang sdmac->per_address2 <= sdma->spba_end_addr) 11598391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP; 11608391ecf4SShengjiu Wang 11618391ecf4SShengjiu Wang if (sdmac->per_address >= sdma->spba_start_addr && 11628391ecf4SShengjiu Wang sdmac->per_address <= sdma->spba_end_addr) 11638391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP; 11648391ecf4SShengjiu Wang 11658391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT; 11668391ecf4SShengjiu Wang } 11678391ecf4SShengjiu Wang 11687b350ab0SMaxime Ripard static int sdma_config_channel(struct dma_chan *chan) 11691ec1e82fSSascha Hauer { 11707b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 11711ec1e82fSSascha Hauer int ret; 11721ec1e82fSSascha Hauer 11737b350ab0SMaxime Ripard sdma_disable_channel(chan); 11741ec1e82fSSascha Hauer 11750bbc1413SRichard Zhao sdmac->event_mask[0] = 0; 11760bbc1413SRichard Zhao sdmac->event_mask[1] = 0; 11771ec1e82fSSascha Hauer sdmac->shp_addr = 0; 11781ec1e82fSSascha Hauer sdmac->per_addr = 0; 11791ec1e82fSSascha Hauer 11801ec1e82fSSascha Hauer switch (sdmac->peripheral_type) { 11811ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 11821ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, true); 11831ec1e82fSSascha Hauer break; 11841ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 11851ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, false); 11861ec1e82fSSascha Hauer break; 11871ec1e82fSSascha Hauer default: 11881ec1e82fSSascha Hauer sdma_config_ownership(sdmac, true, true, false); 11891ec1e82fSSascha Hauer break; 11901ec1e82fSSascha Hauer } 11911ec1e82fSSascha Hauer 11921ec1e82fSSascha Hauer sdma_get_pc(sdmac, sdmac->peripheral_type); 11931ec1e82fSSascha Hauer 11941ec1e82fSSascha Hauer if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) && 11951ec1e82fSSascha Hauer (sdmac->peripheral_type != IMX_DMATYPE_DSP)) { 11961ec1e82fSSascha Hauer /* Handle multiple event channels differently */ 11971ec1e82fSSascha Hauer if (sdmac->event_id1) { 11988391ecf4SShengjiu Wang if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP || 11998391ecf4SShengjiu Wang sdmac->peripheral_type == IMX_DMATYPE_ASRC) 12008391ecf4SShengjiu Wang sdma_set_watermarklevel_for_p2p(sdmac); 12018391ecf4SShengjiu Wang } else 12020bbc1413SRichard Zhao __set_bit(sdmac->event_id0, sdmac->event_mask); 12038391ecf4SShengjiu Wang 12041ec1e82fSSascha Hauer /* Address */ 12051ec1e82fSSascha Hauer sdmac->shp_addr = sdmac->per_address; 12068391ecf4SShengjiu Wang sdmac->per_addr = sdmac->per_address2; 12071ec1e82fSSascha Hauer } else { 12081ec1e82fSSascha Hauer sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */ 12091ec1e82fSSascha Hauer } 12101ec1e82fSSascha Hauer 12111ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 12121ec1e82fSSascha Hauer 12131ec1e82fSSascha Hauer return ret; 12141ec1e82fSSascha Hauer } 12151ec1e82fSSascha Hauer 12161ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac, 12171ec1e82fSSascha Hauer unsigned int priority) 12181ec1e82fSSascha Hauer { 12191ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 12201ec1e82fSSascha Hauer int channel = sdmac->channel; 12211ec1e82fSSascha Hauer 12221ec1e82fSSascha Hauer if (priority < MXC_SDMA_MIN_PRIORITY 12231ec1e82fSSascha Hauer || priority > MXC_SDMA_MAX_PRIORITY) { 12241ec1e82fSSascha Hauer return -EINVAL; 12251ec1e82fSSascha Hauer } 12261ec1e82fSSascha Hauer 1227c4b56857SRichard Zhao writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel); 12281ec1e82fSSascha Hauer 12291ec1e82fSSascha Hauer return 0; 12301ec1e82fSSascha Hauer } 12311ec1e82fSSascha Hauer 123257b772b8SRobin Gong static int sdma_request_channel0(struct sdma_engine *sdma) 12331ec1e82fSSascha Hauer { 12341ec1e82fSSascha Hauer int ret = -EBUSY; 12351ec1e82fSSascha Hauer 123631ef489aSLinus Torvalds sdma->bd0 = dma_alloc_coherent(sdma->dev, PAGE_SIZE, &sdma->bd0_phys, 123757b772b8SRobin Gong GFP_NOWAIT); 123857b772b8SRobin Gong if (!sdma->bd0) { 12391ec1e82fSSascha Hauer ret = -ENOMEM; 12401ec1e82fSSascha Hauer goto out; 12411ec1e82fSSascha Hauer } 12421ec1e82fSSascha Hauer 124357b772b8SRobin Gong sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys; 124457b772b8SRobin Gong sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys; 12451ec1e82fSSascha Hauer 124657b772b8SRobin Gong sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY); 12471ec1e82fSSascha Hauer return 0; 12481ec1e82fSSascha Hauer out: 12491ec1e82fSSascha Hauer 12501ec1e82fSSascha Hauer return ret; 12511ec1e82fSSascha Hauer } 12521ec1e82fSSascha Hauer 125357b772b8SRobin Gong 125457b772b8SRobin Gong static int sdma_alloc_bd(struct sdma_desc *desc) 12551ec1e82fSSascha Hauer { 1256ebb853b1SLucas Stach u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor); 125757b772b8SRobin Gong int ret = 0; 12581ec1e82fSSascha Hauer 125931ef489aSLinus Torvalds desc->bd = dma_alloc_coherent(desc->sdmac->sdma->dev, bd_size, 1260ceaf5226SAndy Duan &desc->bd_phys, GFP_NOWAIT); 126157b772b8SRobin Gong if (!desc->bd) { 126257b772b8SRobin Gong ret = -ENOMEM; 126357b772b8SRobin Gong goto out; 126457b772b8SRobin Gong } 126557b772b8SRobin Gong out: 126657b772b8SRobin Gong return ret; 126757b772b8SRobin Gong } 12681ec1e82fSSascha Hauer 126957b772b8SRobin Gong static void sdma_free_bd(struct sdma_desc *desc) 127057b772b8SRobin Gong { 1271ebb853b1SLucas Stach u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor); 1272ebb853b1SLucas Stach 1273ceaf5226SAndy Duan dma_free_coherent(desc->sdmac->sdma->dev, bd_size, desc->bd, 1274ceaf5226SAndy Duan desc->bd_phys); 127557b772b8SRobin Gong } 12761ec1e82fSSascha Hauer 127757b772b8SRobin Gong static void sdma_desc_free(struct virt_dma_desc *vd) 127857b772b8SRobin Gong { 127957b772b8SRobin Gong struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd); 128057b772b8SRobin Gong 128157b772b8SRobin Gong sdma_free_bd(desc); 128257b772b8SRobin Gong kfree(desc); 12831ec1e82fSSascha Hauer } 12841ec1e82fSSascha Hauer 12851ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan) 12861ec1e82fSSascha Hauer { 12871ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 12881ec1e82fSSascha Hauer struct imx_dma_data *data = chan->private; 12890f06c027SRobin Gong struct imx_dma_data mem_data; 12901ec1e82fSSascha Hauer int prio, ret; 12911ec1e82fSSascha Hauer 12920f06c027SRobin Gong /* 12930f06c027SRobin Gong * MEMCPY may never setup chan->private by filter function such as 12940f06c027SRobin Gong * dmatest, thus create 'struct imx_dma_data mem_data' for this case. 12950f06c027SRobin Gong * Please note in any other slave case, you have to setup chan->private 12960f06c027SRobin Gong * with 'struct imx_dma_data' in your own filter function if you want to 12970f06c027SRobin Gong * request dma channel by dma_request_channel() rather than 12980f06c027SRobin Gong * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear 12990f06c027SRobin Gong * to warn you to correct your filter function. 13000f06c027SRobin Gong */ 13010f06c027SRobin Gong if (!data) { 13020f06c027SRobin Gong dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n"); 13030f06c027SRobin Gong mem_data.priority = 2; 13040f06c027SRobin Gong mem_data.peripheral_type = IMX_DMATYPE_MEMORY; 13050f06c027SRobin Gong mem_data.dma_request = 0; 13060f06c027SRobin Gong mem_data.dma_request2 = 0; 13070f06c027SRobin Gong data = &mem_data; 13080f06c027SRobin Gong 13090f06c027SRobin Gong sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY); 13100f06c027SRobin Gong } 13111ec1e82fSSascha Hauer 13121ec1e82fSSascha Hauer switch (data->priority) { 13131ec1e82fSSascha Hauer case DMA_PRIO_HIGH: 13141ec1e82fSSascha Hauer prio = 3; 13151ec1e82fSSascha Hauer break; 13161ec1e82fSSascha Hauer case DMA_PRIO_MEDIUM: 13171ec1e82fSSascha Hauer prio = 2; 13181ec1e82fSSascha Hauer break; 13191ec1e82fSSascha Hauer case DMA_PRIO_LOW: 13201ec1e82fSSascha Hauer default: 13211ec1e82fSSascha Hauer prio = 1; 13221ec1e82fSSascha Hauer break; 13231ec1e82fSSascha Hauer } 13241ec1e82fSSascha Hauer 13251ec1e82fSSascha Hauer sdmac->peripheral_type = data->peripheral_type; 13261ec1e82fSSascha Hauer sdmac->event_id0 = data->dma_request; 13278391ecf4SShengjiu Wang sdmac->event_id1 = data->dma_request2; 1328c2c744d3SRichard Zhao 1329b93edcddSFabio Estevam ret = clk_enable(sdmac->sdma->clk_ipg); 1330b93edcddSFabio Estevam if (ret) 1331b93edcddSFabio Estevam return ret; 1332b93edcddSFabio Estevam ret = clk_enable(sdmac->sdma->clk_ahb); 1333b93edcddSFabio Estevam if (ret) 1334b93edcddSFabio Estevam goto disable_clk_ipg; 1335c2c744d3SRichard Zhao 13363bb5e7caSRichard Zhao ret = sdma_set_channel_priority(sdmac, prio); 13371ec1e82fSSascha Hauer if (ret) 1338b93edcddSFabio Estevam goto disable_clk_ahb; 13391ec1e82fSSascha Hauer 13401ec1e82fSSascha Hauer return 0; 1341b93edcddSFabio Estevam 1342b93edcddSFabio Estevam disable_clk_ahb: 1343b93edcddSFabio Estevam clk_disable(sdmac->sdma->clk_ahb); 1344b93edcddSFabio Estevam disable_clk_ipg: 1345b93edcddSFabio Estevam clk_disable(sdmac->sdma->clk_ipg); 1346b93edcddSFabio Estevam return ret; 13471ec1e82fSSascha Hauer } 13481ec1e82fSSascha Hauer 13491ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan) 13501ec1e82fSSascha Hauer { 13511ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 13521ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 13531ec1e82fSSascha Hauer 1354a80f2787SSascha Hauer sdma_terminate_all(chan); 1355b8603d2aSLucas Stach 1356b8603d2aSLucas Stach sdma_channel_synchronize(chan); 13571ec1e82fSSascha Hauer 13581ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id0); 13591ec1e82fSSascha Hauer if (sdmac->event_id1) 13601ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id1); 13611ec1e82fSSascha Hauer 13621ec1e82fSSascha Hauer sdmac->event_id0 = 0; 13631ec1e82fSSascha Hauer sdmac->event_id1 = 0; 1364d288bdddSMartin Fuzzey sdmac->context_loaded = false; 13651ec1e82fSSascha Hauer 13661ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, 0); 13671ec1e82fSSascha Hauer 13687560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 13697560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 13701ec1e82fSSascha Hauer } 13711ec1e82fSSascha Hauer 137221420841SRobin Gong static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac, 137321420841SRobin Gong enum dma_transfer_direction direction, u32 bds) 137421420841SRobin Gong { 137521420841SRobin Gong struct sdma_desc *desc; 137621420841SRobin Gong 137721420841SRobin Gong desc = kzalloc((sizeof(*desc)), GFP_NOWAIT); 137821420841SRobin Gong if (!desc) 137921420841SRobin Gong goto err_out; 138021420841SRobin Gong 138121420841SRobin Gong sdmac->status = DMA_IN_PROGRESS; 138221420841SRobin Gong sdmac->direction = direction; 138321420841SRobin Gong sdmac->flags = 0; 138421420841SRobin Gong 138521420841SRobin Gong desc->chn_count = 0; 138621420841SRobin Gong desc->chn_real_count = 0; 138721420841SRobin Gong desc->buf_tail = 0; 138821420841SRobin Gong desc->buf_ptail = 0; 138921420841SRobin Gong desc->sdmac = sdmac; 139021420841SRobin Gong desc->num_bd = bds; 139121420841SRobin Gong 139221420841SRobin Gong if (sdma_alloc_bd(desc)) 139321420841SRobin Gong goto err_desc_out; 139421420841SRobin Gong 13950f06c027SRobin Gong /* No slave_config called in MEMCPY case, so do here */ 13960f06c027SRobin Gong if (direction == DMA_MEM_TO_MEM) 13970f06c027SRobin Gong sdma_config_ownership(sdmac, false, true, false); 13980f06c027SRobin Gong 139921420841SRobin Gong if (sdma_load_context(sdmac)) 140021420841SRobin Gong goto err_desc_out; 140121420841SRobin Gong 140221420841SRobin Gong return desc; 140321420841SRobin Gong 140421420841SRobin Gong err_desc_out: 140521420841SRobin Gong kfree(desc); 140621420841SRobin Gong err_out: 140721420841SRobin Gong return NULL; 140821420841SRobin Gong } 140921420841SRobin Gong 14100f06c027SRobin Gong static struct dma_async_tx_descriptor *sdma_prep_memcpy( 14110f06c027SRobin Gong struct dma_chan *chan, dma_addr_t dma_dst, 14120f06c027SRobin Gong dma_addr_t dma_src, size_t len, unsigned long flags) 14130f06c027SRobin Gong { 14140f06c027SRobin Gong struct sdma_channel *sdmac = to_sdma_chan(chan); 14150f06c027SRobin Gong struct sdma_engine *sdma = sdmac->sdma; 14160f06c027SRobin Gong int channel = sdmac->channel; 14170f06c027SRobin Gong size_t count; 14180f06c027SRobin Gong int i = 0, param; 14190f06c027SRobin Gong struct sdma_buffer_descriptor *bd; 14200f06c027SRobin Gong struct sdma_desc *desc; 14210f06c027SRobin Gong 14220f06c027SRobin Gong if (!chan || !len) 14230f06c027SRobin Gong return NULL; 14240f06c027SRobin Gong 14250f06c027SRobin Gong dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n", 14260f06c027SRobin Gong &dma_src, &dma_dst, len, channel); 14270f06c027SRobin Gong 14280f06c027SRobin Gong desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM, 14290f06c027SRobin Gong len / SDMA_BD_MAX_CNT + 1); 14300f06c027SRobin Gong if (!desc) 14310f06c027SRobin Gong return NULL; 14320f06c027SRobin Gong 14330f06c027SRobin Gong do { 14340f06c027SRobin Gong count = min_t(size_t, len, SDMA_BD_MAX_CNT); 14350f06c027SRobin Gong bd = &desc->bd[i]; 14360f06c027SRobin Gong bd->buffer_addr = dma_src; 14370f06c027SRobin Gong bd->ext_buffer_addr = dma_dst; 14380f06c027SRobin Gong bd->mode.count = count; 14390f06c027SRobin Gong desc->chn_count += count; 14400f06c027SRobin Gong bd->mode.command = 0; 14410f06c027SRobin Gong 14420f06c027SRobin Gong dma_src += count; 14430f06c027SRobin Gong dma_dst += count; 14440f06c027SRobin Gong len -= count; 14450f06c027SRobin Gong i++; 14460f06c027SRobin Gong 14470f06c027SRobin Gong param = BD_DONE | BD_EXTD | BD_CONT; 14480f06c027SRobin Gong /* last bd */ 14490f06c027SRobin Gong if (!len) { 14500f06c027SRobin Gong param |= BD_INTR; 14510f06c027SRobin Gong param |= BD_LAST; 14520f06c027SRobin Gong param &= ~BD_CONT; 14530f06c027SRobin Gong } 14540f06c027SRobin Gong 14550f06c027SRobin Gong dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n", 14560f06c027SRobin Gong i, count, bd->buffer_addr, 14570f06c027SRobin Gong param & BD_WRAP ? "wrap" : "", 14580f06c027SRobin Gong param & BD_INTR ? " intr" : ""); 14590f06c027SRobin Gong 14600f06c027SRobin Gong bd->mode.status = param; 14610f06c027SRobin Gong } while (len); 14620f06c027SRobin Gong 14630f06c027SRobin Gong return vchan_tx_prep(&sdmac->vc, &desc->vd, flags); 14640f06c027SRobin Gong } 14650f06c027SRobin Gong 14661ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg( 14671ec1e82fSSascha Hauer struct dma_chan *chan, struct scatterlist *sgl, 1468db8196dfSVinod Koul unsigned int sg_len, enum dma_transfer_direction direction, 1469185ecb5fSAlexandre Bounine unsigned long flags, void *context) 14701ec1e82fSSascha Hauer { 14711ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 14721ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 1473ad78b000SVinod Koul int i, count; 147423889c63SSascha Hauer int channel = sdmac->channel; 14751ec1e82fSSascha Hauer struct scatterlist *sg; 147657b772b8SRobin Gong struct sdma_desc *desc; 14771ec1e82fSSascha Hauer 1478107d0644SVinod Koul sdma_config_write(chan, &sdmac->slave_config, direction); 1479107d0644SVinod Koul 148021420841SRobin Gong desc = sdma_transfer_init(sdmac, direction, sg_len); 148157b772b8SRobin Gong if (!desc) 148257b772b8SRobin Gong goto err_out; 148357b772b8SRobin Gong 14841ec1e82fSSascha Hauer dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n", 14851ec1e82fSSascha Hauer sg_len, channel); 14861ec1e82fSSascha Hauer 14871ec1e82fSSascha Hauer for_each_sg(sgl, sg, sg_len, i) { 148876c33d27SSascha Hauer struct sdma_buffer_descriptor *bd = &desc->bd[i]; 14891ec1e82fSSascha Hauer int param; 14901ec1e82fSSascha Hauer 1491d2f5c276SAnatolij Gustschin bd->buffer_addr = sg->dma_address; 14921ec1e82fSSascha Hauer 1493fdaf9c4bSLars-Peter Clausen count = sg_dma_len(sg); 14941ec1e82fSSascha Hauer 14954a6b2e8aSRobin Gong if (count > SDMA_BD_MAX_CNT) { 14961ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n", 14974a6b2e8aSRobin Gong channel, count, SDMA_BD_MAX_CNT); 149857b772b8SRobin Gong goto err_bd_out; 14991ec1e82fSSascha Hauer } 15001ec1e82fSSascha Hauer 15011ec1e82fSSascha Hauer bd->mode.count = count; 150276c33d27SSascha Hauer desc->chn_count += count; 15031ec1e82fSSascha Hauer 1504ad78b000SVinod Koul if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) 150557b772b8SRobin Gong goto err_bd_out; 15061fa81c27SSascha Hauer 15071fa81c27SSascha Hauer switch (sdmac->word_size) { 15081fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_4_BYTES: 15091ec1e82fSSascha Hauer bd->mode.command = 0; 15101fa81c27SSascha Hauer if (count & 3 || sg->dma_address & 3) 151157b772b8SRobin Gong goto err_bd_out; 15121fa81c27SSascha Hauer break; 15131fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_2_BYTES: 15141fa81c27SSascha Hauer bd->mode.command = 2; 15151fa81c27SSascha Hauer if (count & 1 || sg->dma_address & 1) 151657b772b8SRobin Gong goto err_bd_out; 15171fa81c27SSascha Hauer break; 15181fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_1_BYTE: 15191fa81c27SSascha Hauer bd->mode.command = 1; 15201fa81c27SSascha Hauer break; 15211fa81c27SSascha Hauer default: 152257b772b8SRobin Gong goto err_bd_out; 15231fa81c27SSascha Hauer } 15241ec1e82fSSascha Hauer 15251ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT; 15261ec1e82fSSascha Hauer 1527341b9419SShawn Guo if (i + 1 == sg_len) { 15281ec1e82fSSascha Hauer param |= BD_INTR; 1529341b9419SShawn Guo param |= BD_LAST; 1530341b9419SShawn Guo param &= ~BD_CONT; 15311ec1e82fSSascha Hauer } 15321ec1e82fSSascha Hauer 1533c3cc74b2SOlof Johansson dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n", 1534c3cc74b2SOlof Johansson i, count, (u64)sg->dma_address, 15351ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 15361ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 15371ec1e82fSSascha Hauer 15381ec1e82fSSascha Hauer bd->mode.status = param; 15391ec1e82fSSascha Hauer } 15401ec1e82fSSascha Hauer 154157b772b8SRobin Gong return vchan_tx_prep(&sdmac->vc, &desc->vd, flags); 154257b772b8SRobin Gong err_bd_out: 154357b772b8SRobin Gong sdma_free_bd(desc); 154457b772b8SRobin Gong kfree(desc); 15451ec1e82fSSascha Hauer err_out: 15464b2ce9ddSShawn Guo sdmac->status = DMA_ERROR; 15471ec1e82fSSascha Hauer return NULL; 15481ec1e82fSSascha Hauer } 15491ec1e82fSSascha Hauer 15501ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic( 15511ec1e82fSSascha Hauer struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len, 1552185ecb5fSAlexandre Bounine size_t period_len, enum dma_transfer_direction direction, 155331c1e5a1SLaurent Pinchart unsigned long flags) 15541ec1e82fSSascha Hauer { 15551ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 15561ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 15571ec1e82fSSascha Hauer int num_periods = buf_len / period_len; 155823889c63SSascha Hauer int channel = sdmac->channel; 155921420841SRobin Gong int i = 0, buf = 0; 156057b772b8SRobin Gong struct sdma_desc *desc; 15611ec1e82fSSascha Hauer 15621ec1e82fSSascha Hauer dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel); 15631ec1e82fSSascha Hauer 1564107d0644SVinod Koul sdma_config_write(chan, &sdmac->slave_config, direction); 1565107d0644SVinod Koul 156621420841SRobin Gong desc = sdma_transfer_init(sdmac, direction, num_periods); 156757b772b8SRobin Gong if (!desc) 156857b772b8SRobin Gong goto err_out; 156957b772b8SRobin Gong 157076c33d27SSascha Hauer desc->period_len = period_len; 15718e2e27c7SRichard Zhao 15721ec1e82fSSascha Hauer sdmac->flags |= IMX_DMA_SG_LOOP; 15731ec1e82fSSascha Hauer 15744a6b2e8aSRobin Gong if (period_len > SDMA_BD_MAX_CNT) { 1575ba6ab3b3SArvind Yadav dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n", 15764a6b2e8aSRobin Gong channel, period_len, SDMA_BD_MAX_CNT); 157757b772b8SRobin Gong goto err_bd_out; 15781ec1e82fSSascha Hauer } 15791ec1e82fSSascha Hauer 15801ec1e82fSSascha Hauer while (buf < buf_len) { 158176c33d27SSascha Hauer struct sdma_buffer_descriptor *bd = &desc->bd[i]; 15821ec1e82fSSascha Hauer int param; 15831ec1e82fSSascha Hauer 15841ec1e82fSSascha Hauer bd->buffer_addr = dma_addr; 15851ec1e82fSSascha Hauer 15861ec1e82fSSascha Hauer bd->mode.count = period_len; 15871ec1e82fSSascha Hauer 15881ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) 158957b772b8SRobin Gong goto err_bd_out; 15901ec1e82fSSascha Hauer if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES) 15911ec1e82fSSascha Hauer bd->mode.command = 0; 15921ec1e82fSSascha Hauer else 15931ec1e82fSSascha Hauer bd->mode.command = sdmac->word_size; 15941ec1e82fSSascha Hauer 15951ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR; 15961ec1e82fSSascha Hauer if (i + 1 == num_periods) 15971ec1e82fSSascha Hauer param |= BD_WRAP; 15981ec1e82fSSascha Hauer 1599ba6ab3b3SArvind Yadav dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n", 1600c3cc74b2SOlof Johansson i, period_len, (u64)dma_addr, 16011ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 16021ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 16031ec1e82fSSascha Hauer 16041ec1e82fSSascha Hauer bd->mode.status = param; 16051ec1e82fSSascha Hauer 16061ec1e82fSSascha Hauer dma_addr += period_len; 16071ec1e82fSSascha Hauer buf += period_len; 16081ec1e82fSSascha Hauer 16091ec1e82fSSascha Hauer i++; 16101ec1e82fSSascha Hauer } 16111ec1e82fSSascha Hauer 161257b772b8SRobin Gong return vchan_tx_prep(&sdmac->vc, &desc->vd, flags); 161357b772b8SRobin Gong err_bd_out: 161457b772b8SRobin Gong sdma_free_bd(desc); 161557b772b8SRobin Gong kfree(desc); 16161ec1e82fSSascha Hauer err_out: 16171ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 16181ec1e82fSSascha Hauer return NULL; 16191ec1e82fSSascha Hauer } 16201ec1e82fSSascha Hauer 1621107d0644SVinod Koul static int sdma_config_write(struct dma_chan *chan, 1622107d0644SVinod Koul struct dma_slave_config *dmaengine_cfg, 1623107d0644SVinod Koul enum dma_transfer_direction direction) 16241ec1e82fSSascha Hauer { 16251ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 16261ec1e82fSSascha Hauer 1627107d0644SVinod Koul if (direction == DMA_DEV_TO_MEM) { 16281ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->src_addr; 162994ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->src_maxburst * 163094ac27a5SPhilippe Rétornaz dmaengine_cfg->src_addr_width; 16311ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->src_addr_width; 1632107d0644SVinod Koul } else if (direction == DMA_DEV_TO_DEV) { 16338391ecf4SShengjiu Wang sdmac->per_address2 = dmaengine_cfg->src_addr; 16348391ecf4SShengjiu Wang sdmac->per_address = dmaengine_cfg->dst_addr; 16358391ecf4SShengjiu Wang sdmac->watermark_level = dmaengine_cfg->src_maxburst & 16368391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_LWML; 16378391ecf4SShengjiu Wang sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) & 16388391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML; 16398391ecf4SShengjiu Wang sdmac->word_size = dmaengine_cfg->dst_addr_width; 16401ec1e82fSSascha Hauer } else { 16411ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->dst_addr; 164294ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->dst_maxburst * 164394ac27a5SPhilippe Rétornaz dmaengine_cfg->dst_addr_width; 16441ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->dst_addr_width; 16451ec1e82fSSascha Hauer } 1646107d0644SVinod Koul sdmac->direction = direction; 16477b350ab0SMaxime Ripard return sdma_config_channel(chan); 16481ec1e82fSSascha Hauer } 16491ec1e82fSSascha Hauer 1650107d0644SVinod Koul static int sdma_config(struct dma_chan *chan, 1651107d0644SVinod Koul struct dma_slave_config *dmaengine_cfg) 1652107d0644SVinod Koul { 1653107d0644SVinod Koul struct sdma_channel *sdmac = to_sdma_chan(chan); 1654107d0644SVinod Koul 1655107d0644SVinod Koul memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg)); 1656107d0644SVinod Koul 1657107d0644SVinod Koul /* Set ENBLn earlier to make sure dma request triggered after that */ 1658107d0644SVinod Koul if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events) 1659107d0644SVinod Koul return -EINVAL; 1660107d0644SVinod Koul sdma_event_enable(sdmac, sdmac->event_id0); 1661107d0644SVinod Koul 1662107d0644SVinod Koul if (sdmac->event_id1) { 1663107d0644SVinod Koul if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events) 1664107d0644SVinod Koul return -EINVAL; 1665107d0644SVinod Koul sdma_event_enable(sdmac, sdmac->event_id1); 1666107d0644SVinod Koul } 1667107d0644SVinod Koul 1668107d0644SVinod Koul return 0; 1669107d0644SVinod Koul } 1670107d0644SVinod Koul 16711ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan, 16721ec1e82fSSascha Hauer dma_cookie_t cookie, 16731ec1e82fSSascha Hauer struct dma_tx_state *txstate) 16741ec1e82fSSascha Hauer { 16751ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 1676a1ff6a07SSascha Hauer struct sdma_desc *desc = NULL; 1677d1a792f3SRussell King - ARM Linux u32 residue; 167857b772b8SRobin Gong struct virt_dma_desc *vd; 167957b772b8SRobin Gong enum dma_status ret; 168057b772b8SRobin Gong unsigned long flags; 1681d1a792f3SRussell King - ARM Linux 168257b772b8SRobin Gong ret = dma_cookie_status(chan, cookie, txstate); 168357b772b8SRobin Gong if (ret == DMA_COMPLETE || !txstate) 168457b772b8SRobin Gong return ret; 168557b772b8SRobin Gong 168657b772b8SRobin Gong spin_lock_irqsave(&sdmac->vc.lock, flags); 1687a1ff6a07SSascha Hauer 168857b772b8SRobin Gong vd = vchan_find_desc(&sdmac->vc, cookie); 1689a1ff6a07SSascha Hauer if (vd) 169057b772b8SRobin Gong desc = to_sdma_desc(&vd->tx); 1691a1ff6a07SSascha Hauer else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie) 1692a1ff6a07SSascha Hauer desc = sdmac->desc; 1693a1ff6a07SSascha Hauer 1694a1ff6a07SSascha Hauer if (desc) { 1695d1a792f3SRussell King - ARM Linux if (sdmac->flags & IMX_DMA_SG_LOOP) 169676c33d27SSascha Hauer residue = (desc->num_bd - desc->buf_ptail) * 169776c33d27SSascha Hauer desc->period_len - desc->chn_real_count; 1698d1a792f3SRussell King - ARM Linux else 169976c33d27SSascha Hauer residue = desc->chn_count - desc->chn_real_count; 170057b772b8SRobin Gong } else { 170157b772b8SRobin Gong residue = 0; 170257b772b8SRobin Gong } 1703a1ff6a07SSascha Hauer 170457b772b8SRobin Gong spin_unlock_irqrestore(&sdmac->vc.lock, flags); 17051ec1e82fSSascha Hauer 1706e8e3a790SAndy Shevchenko dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie, 1707d1a792f3SRussell King - ARM Linux residue); 17081ec1e82fSSascha Hauer 17098a965911SShawn Guo return sdmac->status; 17101ec1e82fSSascha Hauer } 17111ec1e82fSSascha Hauer 17121ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan) 17131ec1e82fSSascha Hauer { 17142b4f130eSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 171557b772b8SRobin Gong unsigned long flags; 17162b4f130eSSascha Hauer 171757b772b8SRobin Gong spin_lock_irqsave(&sdmac->vc.lock, flags); 171857b772b8SRobin Gong if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc) 171957b772b8SRobin Gong sdma_start_desc(sdmac); 172057b772b8SRobin Gong spin_unlock_irqrestore(&sdmac->vc.lock, flags); 17211ec1e82fSSascha Hauer } 17221ec1e82fSSascha Hauer 17235b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34 1724cd72b846SNicolin Chen #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38 1725a572460bSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41 1726b7d2648aSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4 42 17275b28aa31SSascha Hauer 17285b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma, 17295b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr) 17305b28aa31SSascha Hauer { 17315b28aa31SSascha Hauer s32 *addr_arr = (u32 *)addr; 17325b28aa31SSascha Hauer s32 *saddr_arr = (u32 *)sdma->script_addrs; 17335b28aa31SSascha Hauer int i; 17345b28aa31SSascha Hauer 173570dabaedSNicolin Chen /* use the default firmware in ROM if missing external firmware */ 173670dabaedSNicolin Chen if (!sdma->script_number) 173770dabaedSNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 173870dabaedSNicolin Chen 1739bd73dfabSRobin Gong if (sdma->script_number > sizeof(struct sdma_script_start_addrs) 1740bd73dfabSRobin Gong / sizeof(s32)) { 1741bd73dfabSRobin Gong dev_err(sdma->dev, 1742bd73dfabSRobin Gong "SDMA script number %d not match with firmware.\n", 1743bd73dfabSRobin Gong sdma->script_number); 1744bd73dfabSRobin Gong return; 1745bd73dfabSRobin Gong } 1746bd73dfabSRobin Gong 1747cd72b846SNicolin Chen for (i = 0; i < sdma->script_number; i++) 17485b28aa31SSascha Hauer if (addr_arr[i] > 0) 17495b28aa31SSascha Hauer saddr_arr[i] = addr_arr[i]; 17505b28aa31SSascha Hauer } 17515b28aa31SSascha Hauer 17527b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context) 17535b28aa31SSascha Hauer { 17547b4b88e0SSascha Hauer struct sdma_engine *sdma = context; 17555b28aa31SSascha Hauer const struct sdma_firmware_header *header; 17565b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr; 17575b28aa31SSascha Hauer unsigned short *ram_code; 17585b28aa31SSascha Hauer 17597b4b88e0SSascha Hauer if (!fw) { 17600f927a11SSascha Hauer dev_info(sdma->dev, "external firmware not found, using ROM firmware\n"); 17610f927a11SSascha Hauer /* In this case we just use the ROM firmware. */ 17627b4b88e0SSascha Hauer return; 17637b4b88e0SSascha Hauer } 17645b28aa31SSascha Hauer 17655b28aa31SSascha Hauer if (fw->size < sizeof(*header)) 17665b28aa31SSascha Hauer goto err_firmware; 17675b28aa31SSascha Hauer 17685b28aa31SSascha Hauer header = (struct sdma_firmware_header *)fw->data; 17695b28aa31SSascha Hauer 17705b28aa31SSascha Hauer if (header->magic != SDMA_FIRMWARE_MAGIC) 17715b28aa31SSascha Hauer goto err_firmware; 17725b28aa31SSascha Hauer if (header->ram_code_start + header->ram_code_size > fw->size) 17735b28aa31SSascha Hauer goto err_firmware; 1774cd72b846SNicolin Chen switch (header->version_major) { 1775cd72b846SNicolin Chen case 1: 1776cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 1777cd72b846SNicolin Chen break; 1778cd72b846SNicolin Chen case 2: 1779cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2; 1780cd72b846SNicolin Chen break; 1781a572460bSFabio Estevam case 3: 1782a572460bSFabio Estevam sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3; 1783a572460bSFabio Estevam break; 1784b7d2648aSFabio Estevam case 4: 1785b7d2648aSFabio Estevam sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4; 1786b7d2648aSFabio Estevam break; 1787cd72b846SNicolin Chen default: 1788cd72b846SNicolin Chen dev_err(sdma->dev, "unknown firmware version\n"); 1789cd72b846SNicolin Chen goto err_firmware; 1790cd72b846SNicolin Chen } 17915b28aa31SSascha Hauer 17925b28aa31SSascha Hauer addr = (void *)header + header->script_addrs_start; 17935b28aa31SSascha Hauer ram_code = (void *)header + header->ram_code_start; 17945b28aa31SSascha Hauer 17957560e3f3SSascha Hauer clk_enable(sdma->clk_ipg); 17967560e3f3SSascha Hauer clk_enable(sdma->clk_ahb); 17975b28aa31SSascha Hauer /* download the RAM image for SDMA */ 17985b28aa31SSascha Hauer sdma_load_script(sdma, ram_code, 17995b28aa31SSascha Hauer header->ram_code_size, 18006866fd3bSSascha Hauer addr->ram_code_start_addr); 18017560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 18027560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 18035b28aa31SSascha Hauer 18045b28aa31SSascha Hauer sdma_add_scripts(sdma, addr); 18055b28aa31SSascha Hauer 18065b28aa31SSascha Hauer dev_info(sdma->dev, "loaded firmware %d.%d\n", 18075b28aa31SSascha Hauer header->version_major, 18085b28aa31SSascha Hauer header->version_minor); 18095b28aa31SSascha Hauer 18105b28aa31SSascha Hauer err_firmware: 18115b28aa31SSascha Hauer release_firmware(fw); 18127b4b88e0SSascha Hauer } 18137b4b88e0SSascha Hauer 1814d078cd1bSZidan Wang #define EVENT_REMAP_CELLS 3 1815d078cd1bSZidan Wang 181629f493daSJason Liu static int sdma_event_remap(struct sdma_engine *sdma) 1817d078cd1bSZidan Wang { 1818d078cd1bSZidan Wang struct device_node *np = sdma->dev->of_node; 1819d078cd1bSZidan Wang struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0); 1820d078cd1bSZidan Wang struct property *event_remap; 1821d078cd1bSZidan Wang struct regmap *gpr; 1822d078cd1bSZidan Wang char propname[] = "fsl,sdma-event-remap"; 1823d078cd1bSZidan Wang u32 reg, val, shift, num_map, i; 1824d078cd1bSZidan Wang int ret = 0; 1825d078cd1bSZidan Wang 1826d078cd1bSZidan Wang if (IS_ERR(np) || IS_ERR(gpr_np)) 1827d078cd1bSZidan Wang goto out; 1828d078cd1bSZidan Wang 1829d078cd1bSZidan Wang event_remap = of_find_property(np, propname, NULL); 1830d078cd1bSZidan Wang num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0; 1831d078cd1bSZidan Wang if (!num_map) { 1832ce078af7SFabio Estevam dev_dbg(sdma->dev, "no event needs to be remapped\n"); 1833d078cd1bSZidan Wang goto out; 1834d078cd1bSZidan Wang } else if (num_map % EVENT_REMAP_CELLS) { 1835d078cd1bSZidan Wang dev_err(sdma->dev, "the property %s must modulo %d\n", 1836d078cd1bSZidan Wang propname, EVENT_REMAP_CELLS); 1837d078cd1bSZidan Wang ret = -EINVAL; 1838d078cd1bSZidan Wang goto out; 1839d078cd1bSZidan Wang } 1840d078cd1bSZidan Wang 1841d078cd1bSZidan Wang gpr = syscon_node_to_regmap(gpr_np); 1842d078cd1bSZidan Wang if (IS_ERR(gpr)) { 1843d078cd1bSZidan Wang dev_err(sdma->dev, "failed to get gpr regmap\n"); 1844d078cd1bSZidan Wang ret = PTR_ERR(gpr); 1845d078cd1bSZidan Wang goto out; 1846d078cd1bSZidan Wang } 1847d078cd1bSZidan Wang 1848d078cd1bSZidan Wang for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) { 1849d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i, ®); 1850d078cd1bSZidan Wang if (ret) { 1851d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1852d078cd1bSZidan Wang propname, i); 1853d078cd1bSZidan Wang goto out; 1854d078cd1bSZidan Wang } 1855d078cd1bSZidan Wang 1856d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i + 1, &shift); 1857d078cd1bSZidan Wang if (ret) { 1858d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1859d078cd1bSZidan Wang propname, i + 1); 1860d078cd1bSZidan Wang goto out; 1861d078cd1bSZidan Wang } 1862d078cd1bSZidan Wang 1863d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i + 2, &val); 1864d078cd1bSZidan Wang if (ret) { 1865d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1866d078cd1bSZidan Wang propname, i + 2); 1867d078cd1bSZidan Wang goto out; 1868d078cd1bSZidan Wang } 1869d078cd1bSZidan Wang 1870d078cd1bSZidan Wang regmap_update_bits(gpr, reg, BIT(shift), val << shift); 1871d078cd1bSZidan Wang } 1872d078cd1bSZidan Wang 1873d078cd1bSZidan Wang out: 1874d078cd1bSZidan Wang if (!IS_ERR(gpr_np)) 1875d078cd1bSZidan Wang of_node_put(gpr_np); 1876d078cd1bSZidan Wang 1877d078cd1bSZidan Wang return ret; 1878d078cd1bSZidan Wang } 1879d078cd1bSZidan Wang 1880fe6cf289SArnd Bergmann static int sdma_get_firmware(struct sdma_engine *sdma, 18817b4b88e0SSascha Hauer const char *fw_name) 18827b4b88e0SSascha Hauer { 18837b4b88e0SSascha Hauer int ret; 18847b4b88e0SSascha Hauer 18857b4b88e0SSascha Hauer ret = request_firmware_nowait(THIS_MODULE, 18867b4b88e0SSascha Hauer FW_ACTION_HOTPLUG, fw_name, sdma->dev, 18877b4b88e0SSascha Hauer GFP_KERNEL, sdma, sdma_load_firmware); 18885b28aa31SSascha Hauer 18895b28aa31SSascha Hauer return ret; 18905b28aa31SSascha Hauer } 18915b28aa31SSascha Hauer 189219bfc772SJingoo Han static int sdma_init(struct sdma_engine *sdma) 18931ec1e82fSSascha Hauer { 18941ec1e82fSSascha Hauer int i, ret; 18951ec1e82fSSascha Hauer dma_addr_t ccb_phys; 18961ec1e82fSSascha Hauer 1897b93edcddSFabio Estevam ret = clk_enable(sdma->clk_ipg); 1898b93edcddSFabio Estevam if (ret) 1899b93edcddSFabio Estevam return ret; 1900b93edcddSFabio Estevam ret = clk_enable(sdma->clk_ahb); 1901b93edcddSFabio Estevam if (ret) 1902b93edcddSFabio Estevam goto disable_clk_ipg; 19031ec1e82fSSascha Hauer 1904941acd56SAngus Ainslie (Purism) if (sdma->drvdata->check_ratio && 1905941acd56SAngus Ainslie (Purism) (clk_get_rate(sdma->clk_ahb) == clk_get_rate(sdma->clk_ipg))) 190625aaa75dSAngus Ainslie (Purism) sdma->clk_ratio = 1; 190725aaa75dSAngus Ainslie (Purism) 19081ec1e82fSSascha Hauer /* Be sure SDMA has not started yet */ 1909c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_C0PTR); 19101ec1e82fSSascha Hauer 1911ceaf5226SAndy Duan sdma->channel_control = dma_alloc_coherent(sdma->dev, 19121ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) + 19131ec1e82fSSascha Hauer sizeof(struct sdma_context_data), 19141ec1e82fSSascha Hauer &ccb_phys, GFP_KERNEL); 19151ec1e82fSSascha Hauer 19161ec1e82fSSascha Hauer if (!sdma->channel_control) { 19171ec1e82fSSascha Hauer ret = -ENOMEM; 19181ec1e82fSSascha Hauer goto err_dma_alloc; 19191ec1e82fSSascha Hauer } 19201ec1e82fSSascha Hauer 19211ec1e82fSSascha Hauer sdma->context = (void *)sdma->channel_control + 19221ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 19231ec1e82fSSascha Hauer sdma->context_phys = ccb_phys + 19241ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 19251ec1e82fSSascha Hauer 19261ec1e82fSSascha Hauer /* disable all channels */ 192717bba72fSSascha Hauer for (i = 0; i < sdma->drvdata->num_events; i++) 1928c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i)); 19291ec1e82fSSascha Hauer 19301ec1e82fSSascha Hauer /* All channels have priority 0 */ 19311ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) 1932c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4); 19331ec1e82fSSascha Hauer 193457b772b8SRobin Gong ret = sdma_request_channel0(sdma); 19351ec1e82fSSascha Hauer if (ret) 19361ec1e82fSSascha Hauer goto err_dma_alloc; 19371ec1e82fSSascha Hauer 19381ec1e82fSSascha Hauer sdma_config_ownership(&sdma->channel[0], false, true, false); 19391ec1e82fSSascha Hauer 19401ec1e82fSSascha Hauer /* Set Command Channel (Channel Zero) */ 1941c4b56857SRichard Zhao writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR); 19421ec1e82fSSascha Hauer 19431ec1e82fSSascha Hauer /* Set bits of CONFIG register but with static context switching */ 194425aaa75dSAngus Ainslie (Purism) if (sdma->clk_ratio) 194525aaa75dSAngus Ainslie (Purism) writel_relaxed(SDMA_H_CONFIG_ACR, sdma->regs + SDMA_H_CONFIG); 194625aaa75dSAngus Ainslie (Purism) else 1947c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_CONFIG); 19481ec1e82fSSascha Hauer 1949c4b56857SRichard Zhao writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR); 19501ec1e82fSSascha Hauer 19511ec1e82fSSascha Hauer /* Initializes channel's priorities */ 19521ec1e82fSSascha Hauer sdma_set_channel_priority(&sdma->channel[0], 7); 19531ec1e82fSSascha Hauer 19547560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 19557560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 19561ec1e82fSSascha Hauer 19571ec1e82fSSascha Hauer return 0; 19581ec1e82fSSascha Hauer 19591ec1e82fSSascha Hauer err_dma_alloc: 19607560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 1961b93edcddSFabio Estevam disable_clk_ipg: 1962b93edcddSFabio Estevam clk_disable(sdma->clk_ipg); 19631ec1e82fSSascha Hauer dev_err(sdma->dev, "initialisation failed with %d\n", ret); 19641ec1e82fSSascha Hauer return ret; 19651ec1e82fSSascha Hauer } 19661ec1e82fSSascha Hauer 19679479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param) 19689479e17cSShawn Guo { 19690b351865SNicolin Chen struct sdma_channel *sdmac = to_sdma_chan(chan); 19709479e17cSShawn Guo struct imx_dma_data *data = fn_param; 19719479e17cSShawn Guo 19729479e17cSShawn Guo if (!imx_dma_is_general_purpose(chan)) 19739479e17cSShawn Guo return false; 19749479e17cSShawn Guo 19750b351865SNicolin Chen sdmac->data = *data; 19760b351865SNicolin Chen chan->private = &sdmac->data; 19779479e17cSShawn Guo 19789479e17cSShawn Guo return true; 19799479e17cSShawn Guo } 19809479e17cSShawn Guo 19819479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec, 19829479e17cSShawn Guo struct of_dma *ofdma) 19839479e17cSShawn Guo { 19849479e17cSShawn Guo struct sdma_engine *sdma = ofdma->of_dma_data; 19859479e17cSShawn Guo dma_cap_mask_t mask = sdma->dma_device.cap_mask; 19869479e17cSShawn Guo struct imx_dma_data data; 19879479e17cSShawn Guo 19889479e17cSShawn Guo if (dma_spec->args_count != 3) 19899479e17cSShawn Guo return NULL; 19909479e17cSShawn Guo 19919479e17cSShawn Guo data.dma_request = dma_spec->args[0]; 19929479e17cSShawn Guo data.peripheral_type = dma_spec->args[1]; 19939479e17cSShawn Guo data.priority = dma_spec->args[2]; 19948391ecf4SShengjiu Wang /* 19958391ecf4SShengjiu Wang * init dma_request2 to zero, which is not used by the dts. 19968391ecf4SShengjiu Wang * For P2P, dma_request2 is init from dma_request_channel(), 19978391ecf4SShengjiu Wang * chan->private will point to the imx_dma_data, and in 19988391ecf4SShengjiu Wang * device_alloc_chan_resources(), imx_dma_data.dma_request2 will 19998391ecf4SShengjiu Wang * be set to sdmac->event_id1. 20008391ecf4SShengjiu Wang */ 20018391ecf4SShengjiu Wang data.dma_request2 = 0; 20029479e17cSShawn Guo 2003990c0b53SBaolin Wang return __dma_request_channel(&mask, sdma_filter_fn, &data, 2004990c0b53SBaolin Wang ofdma->of_node); 20059479e17cSShawn Guo } 20069479e17cSShawn Guo 2007e34b731fSMark Brown static int sdma_probe(struct platform_device *pdev) 20081ec1e82fSSascha Hauer { 2009580975d7SShawn Guo struct device_node *np = pdev->dev.of_node; 20108391ecf4SShengjiu Wang struct device_node *spba_bus; 2011580975d7SShawn Guo const char *fw_name; 20121ec1e82fSSascha Hauer int ret; 20131ec1e82fSSascha Hauer int irq; 20141ec1e82fSSascha Hauer struct resource *iores; 20158391ecf4SShengjiu Wang struct resource spba_res; 20161ec1e82fSSascha Hauer int i; 20171ec1e82fSSascha Hauer struct sdma_engine *sdma; 201836e2f21aSSascha Hauer s32 *saddr_arr; 20191ec1e82fSSascha Hauer 202042536b9fSPhilippe Retornaz ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 202142536b9fSPhilippe Retornaz if (ret) 202242536b9fSPhilippe Retornaz return ret; 202342536b9fSPhilippe Retornaz 20247f24e0eeSFabio Estevam sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL); 20251ec1e82fSSascha Hauer if (!sdma) 20261ec1e82fSSascha Hauer return -ENOMEM; 20271ec1e82fSSascha Hauer 20282ccaef05SRichard Zhao spin_lock_init(&sdma->channel_0_lock); 202973eab978SSascha Hauer 20301ec1e82fSSascha Hauer sdma->dev = &pdev->dev; 203132996419SFabio Estevam sdma->drvdata = of_device_get_match_data(sdma->dev); 20321ec1e82fSSascha Hauer 20331ec1e82fSSascha Hauer irq = platform_get_irq(pdev, 0); 20347f24e0eeSFabio Estevam if (irq < 0) 203563c72e02SFabio Estevam return irq; 20361ec1e82fSSascha Hauer 20377f24e0eeSFabio Estevam iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); 20387f24e0eeSFabio Estevam sdma->regs = devm_ioremap_resource(&pdev->dev, iores); 20397f24e0eeSFabio Estevam if (IS_ERR(sdma->regs)) 20407f24e0eeSFabio Estevam return PTR_ERR(sdma->regs); 20411ec1e82fSSascha Hauer 20427560e3f3SSascha Hauer sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); 20437f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ipg)) 20447f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ipg); 20451ec1e82fSSascha Hauer 20467560e3f3SSascha Hauer sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb"); 20477f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ahb)) 20487f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ahb); 20497560e3f3SSascha Hauer 2050fb9caf37SArvind Yadav ret = clk_prepare(sdma->clk_ipg); 2051fb9caf37SArvind Yadav if (ret) 2052fb9caf37SArvind Yadav return ret; 2053fb9caf37SArvind Yadav 2054fb9caf37SArvind Yadav ret = clk_prepare(sdma->clk_ahb); 2055fb9caf37SArvind Yadav if (ret) 2056fb9caf37SArvind Yadav goto err_clk; 20577560e3f3SSascha Hauer 20587f24e0eeSFabio Estevam ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma", 20597f24e0eeSFabio Estevam sdma); 20601ec1e82fSSascha Hauer if (ret) 2061fb9caf37SArvind Yadav goto err_irq; 20621ec1e82fSSascha Hauer 20635bb9dbb5SVinod Koul sdma->irq = irq; 20645bb9dbb5SVinod Koul 20655b28aa31SSascha Hauer sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL); 2066fb9caf37SArvind Yadav if (!sdma->script_addrs) { 2067fb9caf37SArvind Yadav ret = -ENOMEM; 2068fb9caf37SArvind Yadav goto err_irq; 2069fb9caf37SArvind Yadav } 20701ec1e82fSSascha Hauer 207136e2f21aSSascha Hauer /* initially no scripts available */ 207236e2f21aSSascha Hauer saddr_arr = (s32 *)sdma->script_addrs; 2073be4cf718SSascha Hauer for (i = 0; i < sizeof(*sdma->script_addrs) / sizeof(s32); i++) 207436e2f21aSSascha Hauer saddr_arr[i] = -EINVAL; 207536e2f21aSSascha Hauer 20767214a8b1SSascha Hauer dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask); 20777214a8b1SSascha Hauer dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask); 20780f06c027SRobin Gong dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask); 20797214a8b1SSascha Hauer 20801ec1e82fSSascha Hauer INIT_LIST_HEAD(&sdma->dma_device.channels); 20811ec1e82fSSascha Hauer /* Initialize channel parameters */ 20821ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) { 20831ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[i]; 20841ec1e82fSSascha Hauer 20851ec1e82fSSascha Hauer sdmac->sdma = sdma; 20861ec1e82fSSascha Hauer 20871ec1e82fSSascha Hauer sdmac->channel = i; 208857b772b8SRobin Gong sdmac->vc.desc_free = sdma_desc_free; 2089b8603d2aSLucas Stach INIT_WORK(&sdmac->terminate_worker, 2090b8603d2aSLucas Stach sdma_channel_terminate_work); 209123889c63SSascha Hauer /* 209223889c63SSascha Hauer * Add the channel to the DMAC list. Do not add channel 0 though 209323889c63SSascha Hauer * because we need it internally in the SDMA driver. This also means 209423889c63SSascha Hauer * that channel 0 in dmaengine counting matches sdma channel 1. 209523889c63SSascha Hauer */ 209623889c63SSascha Hauer if (i) 209757b772b8SRobin Gong vchan_init(&sdmac->vc, &sdma->dma_device); 20981ec1e82fSSascha Hauer } 20991ec1e82fSSascha Hauer 21005b28aa31SSascha Hauer ret = sdma_init(sdma); 21011ec1e82fSSascha Hauer if (ret) 21021ec1e82fSSascha Hauer goto err_init; 21031ec1e82fSSascha Hauer 2104d078cd1bSZidan Wang ret = sdma_event_remap(sdma); 2105d078cd1bSZidan Wang if (ret) 2106d078cd1bSZidan Wang goto err_init; 2107d078cd1bSZidan Wang 2108dcfec3c0SSascha Hauer if (sdma->drvdata->script_addrs) 2109dcfec3c0SSascha Hauer sdma_add_scripts(sdma, sdma->drvdata->script_addrs); 21105b28aa31SSascha Hauer 21111ec1e82fSSascha Hauer sdma->dma_device.dev = &pdev->dev; 21121ec1e82fSSascha Hauer 21131ec1e82fSSascha Hauer sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources; 21141ec1e82fSSascha Hauer sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources; 21151ec1e82fSSascha Hauer sdma->dma_device.device_tx_status = sdma_tx_status; 21161ec1e82fSSascha Hauer sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg; 21171ec1e82fSSascha Hauer sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic; 21187b350ab0SMaxime Ripard sdma->dma_device.device_config = sdma_config; 2119a80f2787SSascha Hauer sdma->dma_device.device_terminate_all = sdma_terminate_all; 2120b8603d2aSLucas Stach sdma->dma_device.device_synchronize = sdma_channel_synchronize; 2121f9d4a398SNicolin Chen sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS; 2122f9d4a398SNicolin Chen sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS; 2123f9d4a398SNicolin Chen sdma->dma_device.directions = SDMA_DMA_DIRECTIONS; 21246f3125ceSLucas Stach sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT; 21250f06c027SRobin Gong sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy; 21261ec1e82fSSascha Hauer sdma->dma_device.device_issue_pending = sdma_issue_pending; 2127a3711d49SAngus Ainslie (Purism) sdma->dma_device.copy_align = 2; 21284a6b2e8aSRobin Gong dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT); 21291ec1e82fSSascha Hauer 213023e11811SVignesh Raman platform_set_drvdata(pdev, sdma); 213123e11811SVignesh Raman 21321ec1e82fSSascha Hauer ret = dma_async_device_register(&sdma->dma_device); 21331ec1e82fSSascha Hauer if (ret) { 21341ec1e82fSSascha Hauer dev_err(&pdev->dev, "unable to register\n"); 21351ec1e82fSSascha Hauer goto err_init; 21361ec1e82fSSascha Hauer } 21371ec1e82fSSascha Hauer 21389479e17cSShawn Guo if (np) { 21399479e17cSShawn Guo ret = of_dma_controller_register(np, sdma_xlate, sdma); 21409479e17cSShawn Guo if (ret) { 21419479e17cSShawn Guo dev_err(&pdev->dev, "failed to register controller\n"); 21429479e17cSShawn Guo goto err_register; 21439479e17cSShawn Guo } 21448391ecf4SShengjiu Wang 21458391ecf4SShengjiu Wang spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus"); 21468391ecf4SShengjiu Wang ret = of_address_to_resource(spba_bus, 0, &spba_res); 21478391ecf4SShengjiu Wang if (!ret) { 21488391ecf4SShengjiu Wang sdma->spba_start_addr = spba_res.start; 21498391ecf4SShengjiu Wang sdma->spba_end_addr = spba_res.end; 21508391ecf4SShengjiu Wang } 21518391ecf4SShengjiu Wang of_node_put(spba_bus); 21529479e17cSShawn Guo } 21539479e17cSShawn Guo 21542b8066c3SSven Van Asbroeck /* 21552b8066c3SSven Van Asbroeck * Because that device tree does not encode ROM script address, 21562b8066c3SSven Van Asbroeck * the RAM script in firmware is mandatory for device tree 21572b8066c3SSven Van Asbroeck * probe, otherwise it fails. 21582b8066c3SSven Van Asbroeck */ 21592b8066c3SSven Van Asbroeck ret = of_property_read_string(np, "fsl,sdma-ram-script-name", 21602b8066c3SSven Van Asbroeck &fw_name); 21612b8066c3SSven Van Asbroeck if (ret) { 21622b8066c3SSven Van Asbroeck dev_warn(&pdev->dev, "failed to get firmware name\n"); 21632b8066c3SSven Van Asbroeck } else { 21642b8066c3SSven Van Asbroeck ret = sdma_get_firmware(sdma, fw_name); 21652b8066c3SSven Van Asbroeck if (ret) 21662b8066c3SSven Van Asbroeck dev_warn(&pdev->dev, "failed to get firmware from device tree\n"); 21672b8066c3SSven Van Asbroeck } 21682b8066c3SSven Van Asbroeck 21691ec1e82fSSascha Hauer return 0; 21701ec1e82fSSascha Hauer 21719479e17cSShawn Guo err_register: 21729479e17cSShawn Guo dma_async_device_unregister(&sdma->dma_device); 21731ec1e82fSSascha Hauer err_init: 21741ec1e82fSSascha Hauer kfree(sdma->script_addrs); 2175fb9caf37SArvind Yadav err_irq: 2176fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ahb); 2177fb9caf37SArvind Yadav err_clk: 2178fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ipg); 2179939fd4f0SShawn Guo return ret; 21801ec1e82fSSascha Hauer } 21811ec1e82fSSascha Hauer 21821d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev) 21831ec1e82fSSascha Hauer { 218423e11811SVignesh Raman struct sdma_engine *sdma = platform_get_drvdata(pdev); 2185c12fe497SVignesh Raman int i; 218623e11811SVignesh Raman 21875bb9dbb5SVinod Koul devm_free_irq(&pdev->dev, sdma->irq, sdma); 218823e11811SVignesh Raman dma_async_device_unregister(&sdma->dma_device); 218923e11811SVignesh Raman kfree(sdma->script_addrs); 2190fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ahb); 2191fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ipg); 2192c12fe497SVignesh Raman /* Kill the tasklet */ 2193c12fe497SVignesh Raman for (i = 0; i < MAX_DMA_CHANNELS; i++) { 2194c12fe497SVignesh Raman struct sdma_channel *sdmac = &sdma->channel[i]; 2195c12fe497SVignesh Raman 219657b772b8SRobin Gong tasklet_kill(&sdmac->vc.task); 219757b772b8SRobin Gong sdma_free_chan_resources(&sdmac->vc.chan); 2198c12fe497SVignesh Raman } 219923e11811SVignesh Raman 220023e11811SVignesh Raman platform_set_drvdata(pdev, NULL); 220123e11811SVignesh Raman return 0; 22021ec1e82fSSascha Hauer } 22031ec1e82fSSascha Hauer 22041ec1e82fSSascha Hauer static struct platform_driver sdma_driver = { 22051ec1e82fSSascha Hauer .driver = { 22061ec1e82fSSascha Hauer .name = "imx-sdma", 2207580975d7SShawn Guo .of_match_table = sdma_dt_ids, 22081ec1e82fSSascha Hauer }, 22091d1bbd30SMaxin B. John .remove = sdma_remove, 221023e11811SVignesh Raman .probe = sdma_probe, 22111ec1e82fSSascha Hauer }; 22121ec1e82fSSascha Hauer 221323e11811SVignesh Raman module_platform_driver(sdma_driver); 22141ec1e82fSSascha Hauer 22151ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>"); 22161ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver"); 2217c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX6Q) 2218c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin"); 2219c0879342SNicolas Chauvet #endif 2220c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX7D) 2221c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin"); 2222c0879342SNicolas Chauvet #endif 22231ec1e82fSSascha Hauer MODULE_LICENSE("GPL"); 2224