11ec1e82fSSascha Hauer /* 21ec1e82fSSascha Hauer * drivers/dma/imx-sdma.c 31ec1e82fSSascha Hauer * 41ec1e82fSSascha Hauer * This file contains a driver for the Freescale Smart DMA engine 51ec1e82fSSascha Hauer * 61ec1e82fSSascha Hauer * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> 71ec1e82fSSascha Hauer * 81ec1e82fSSascha Hauer * Based on code from Freescale: 91ec1e82fSSascha Hauer * 101ec1e82fSSascha Hauer * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved. 111ec1e82fSSascha Hauer * 121ec1e82fSSascha Hauer * The code contained herein is licensed under the GNU General Public 131ec1e82fSSascha Hauer * License. You may obtain a copy of the GNU General Public License 141ec1e82fSSascha Hauer * Version 2 or later at the following locations: 151ec1e82fSSascha Hauer * 161ec1e82fSSascha Hauer * http://www.opensource.org/licenses/gpl-license.html 171ec1e82fSSascha Hauer * http://www.gnu.org/copyleft/gpl.html 181ec1e82fSSascha Hauer */ 191ec1e82fSSascha Hauer 201ec1e82fSSascha Hauer #include <linux/init.h> 21f8de8f4cSAxel Lin #include <linux/module.h> 221ec1e82fSSascha Hauer #include <linux/types.h> 230bbc1413SRichard Zhao #include <linux/bitops.h> 241ec1e82fSSascha Hauer #include <linux/mm.h> 251ec1e82fSSascha Hauer #include <linux/interrupt.h> 261ec1e82fSSascha Hauer #include <linux/clk.h> 272ccaef05SRichard Zhao #include <linux/delay.h> 281ec1e82fSSascha Hauer #include <linux/sched.h> 291ec1e82fSSascha Hauer #include <linux/semaphore.h> 301ec1e82fSSascha Hauer #include <linux/spinlock.h> 311ec1e82fSSascha Hauer #include <linux/device.h> 321ec1e82fSSascha Hauer #include <linux/dma-mapping.h> 331ec1e82fSSascha Hauer #include <linux/firmware.h> 341ec1e82fSSascha Hauer #include <linux/slab.h> 351ec1e82fSSascha Hauer #include <linux/platform_device.h> 361ec1e82fSSascha Hauer #include <linux/dmaengine.h> 37580975d7SShawn Guo #include <linux/of.h> 38*8391ecf4SShengjiu Wang #include <linux/of_address.h> 39580975d7SShawn Guo #include <linux/of_device.h> 409479e17cSShawn Guo #include <linux/of_dma.h> 411ec1e82fSSascha Hauer 421ec1e82fSSascha Hauer #include <asm/irq.h> 4382906b13SArnd Bergmann #include <linux/platform_data/dma-imx-sdma.h> 4482906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h> 451ec1e82fSSascha Hauer 46d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 47d2ebfb33SRussell King - ARM Linux 481ec1e82fSSascha Hauer /* SDMA registers */ 491ec1e82fSSascha Hauer #define SDMA_H_C0PTR 0x000 501ec1e82fSSascha Hauer #define SDMA_H_INTR 0x004 511ec1e82fSSascha Hauer #define SDMA_H_STATSTOP 0x008 521ec1e82fSSascha Hauer #define SDMA_H_START 0x00c 531ec1e82fSSascha Hauer #define SDMA_H_EVTOVR 0x010 541ec1e82fSSascha Hauer #define SDMA_H_DSPOVR 0x014 551ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR 0x018 561ec1e82fSSascha Hauer #define SDMA_H_EVTPEND 0x01c 571ec1e82fSSascha Hauer #define SDMA_H_DSPENBL 0x020 581ec1e82fSSascha Hauer #define SDMA_H_RESET 0x024 591ec1e82fSSascha Hauer #define SDMA_H_EVTERR 0x028 601ec1e82fSSascha Hauer #define SDMA_H_INTRMSK 0x02c 611ec1e82fSSascha Hauer #define SDMA_H_PSW 0x030 621ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG 0x034 631ec1e82fSSascha Hauer #define SDMA_H_CONFIG 0x038 641ec1e82fSSascha Hauer #define SDMA_ONCE_ENB 0x040 651ec1e82fSSascha Hauer #define SDMA_ONCE_DATA 0x044 661ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR 0x048 671ec1e82fSSascha Hauer #define SDMA_ONCE_STAT 0x04c 681ec1e82fSSascha Hauer #define SDMA_ONCE_CMD 0x050 691ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR 0x054 701ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR 0x058 711ec1e82fSSascha Hauer #define SDMA_CHN0ADDR 0x05c 721ec1e82fSSascha Hauer #define SDMA_ONCE_RTB 0x060 731ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1 0x070 741ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2 0x074 7562550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35 0x200 7662550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31 0x080 771ec1e82fSSascha Hauer #define SDMA_CHNPRI_0 0x100 781ec1e82fSSascha Hauer 791ec1e82fSSascha Hauer /* 801ec1e82fSSascha Hauer * Buffer descriptor status values. 811ec1e82fSSascha Hauer */ 821ec1e82fSSascha Hauer #define BD_DONE 0x01 831ec1e82fSSascha Hauer #define BD_WRAP 0x02 841ec1e82fSSascha Hauer #define BD_CONT 0x04 851ec1e82fSSascha Hauer #define BD_INTR 0x08 861ec1e82fSSascha Hauer #define BD_RROR 0x10 871ec1e82fSSascha Hauer #define BD_LAST 0x20 881ec1e82fSSascha Hauer #define BD_EXTD 0x80 891ec1e82fSSascha Hauer 901ec1e82fSSascha Hauer /* 911ec1e82fSSascha Hauer * Data Node descriptor status values. 921ec1e82fSSascha Hauer */ 931ec1e82fSSascha Hauer #define DND_END_OF_FRAME 0x80 941ec1e82fSSascha Hauer #define DND_END_OF_XFER 0x40 951ec1e82fSSascha Hauer #define DND_DONE 0x20 961ec1e82fSSascha Hauer #define DND_UNUSED 0x01 971ec1e82fSSascha Hauer 981ec1e82fSSascha Hauer /* 991ec1e82fSSascha Hauer * IPCV2 descriptor status values. 1001ec1e82fSSascha Hauer */ 1011ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME 0x40 1021ec1e82fSSascha Hauer 1031ec1e82fSSascha Hauer #define IPCV2_MAX_NODES 50 1041ec1e82fSSascha Hauer /* 1051ec1e82fSSascha Hauer * Error bit set in the CCB status field by the SDMA, 1061ec1e82fSSascha Hauer * in setbd routine, in case of a transfer error 1071ec1e82fSSascha Hauer */ 1081ec1e82fSSascha Hauer #define DATA_ERROR 0x10000000 1091ec1e82fSSascha Hauer 1101ec1e82fSSascha Hauer /* 1111ec1e82fSSascha Hauer * Buffer descriptor commands. 1121ec1e82fSSascha Hauer */ 1131ec1e82fSSascha Hauer #define C0_ADDR 0x01 1141ec1e82fSSascha Hauer #define C0_LOAD 0x02 1151ec1e82fSSascha Hauer #define C0_DUMP 0x03 1161ec1e82fSSascha Hauer #define C0_SETCTX 0x07 1171ec1e82fSSascha Hauer #define C0_GETCTX 0x03 1181ec1e82fSSascha Hauer #define C0_SETDM 0x01 1191ec1e82fSSascha Hauer #define C0_SETPM 0x04 1201ec1e82fSSascha Hauer #define C0_GETDM 0x02 1211ec1e82fSSascha Hauer #define C0_GETPM 0x08 1221ec1e82fSSascha Hauer /* 1231ec1e82fSSascha Hauer * Change endianness indicator in the BD command field 1241ec1e82fSSascha Hauer */ 1251ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS 0x80 1261ec1e82fSSascha Hauer 1271ec1e82fSSascha Hauer /* 128*8391ecf4SShengjiu Wang * p_2_p watermark_level description 129*8391ecf4SShengjiu Wang * Bits Name Description 130*8391ecf4SShengjiu Wang * 0-7 Lower WML Lower watermark level 131*8391ecf4SShengjiu Wang * 8 PS 1: Pad Swallowing 132*8391ecf4SShengjiu Wang * 0: No Pad Swallowing 133*8391ecf4SShengjiu Wang * 9 PA 1: Pad Adding 134*8391ecf4SShengjiu Wang * 0: No Pad Adding 135*8391ecf4SShengjiu Wang * 10 SPDIF If this bit is set both source 136*8391ecf4SShengjiu Wang * and destination are on SPBA 137*8391ecf4SShengjiu Wang * 11 Source Bit(SP) 1: Source on SPBA 138*8391ecf4SShengjiu Wang * 0: Source on AIPS 139*8391ecf4SShengjiu Wang * 12 Destination Bit(DP) 1: Destination on SPBA 140*8391ecf4SShengjiu Wang * 0: Destination on AIPS 141*8391ecf4SShengjiu Wang * 13-15 --------- MUST BE 0 142*8391ecf4SShengjiu Wang * 16-23 Higher WML HWML 143*8391ecf4SShengjiu Wang * 24-27 N Total number of samples after 144*8391ecf4SShengjiu Wang * which Pad adding/Swallowing 145*8391ecf4SShengjiu Wang * must be done. It must be odd. 146*8391ecf4SShengjiu Wang * 28 Lower WML Event(LWE) SDMA events reg to check for 147*8391ecf4SShengjiu Wang * LWML event mask 148*8391ecf4SShengjiu Wang * 0: LWE in EVENTS register 149*8391ecf4SShengjiu Wang * 1: LWE in EVENTS2 register 150*8391ecf4SShengjiu Wang * 29 Higher WML Event(HWE) SDMA events reg to check for 151*8391ecf4SShengjiu Wang * HWML event mask 152*8391ecf4SShengjiu Wang * 0: HWE in EVENTS register 153*8391ecf4SShengjiu Wang * 1: HWE in EVENTS2 register 154*8391ecf4SShengjiu Wang * 30 --------- MUST BE 0 155*8391ecf4SShengjiu Wang * 31 CONT 1: Amount of samples to be 156*8391ecf4SShengjiu Wang * transferred is unknown and 157*8391ecf4SShengjiu Wang * script will keep on 158*8391ecf4SShengjiu Wang * transferring samples as long as 159*8391ecf4SShengjiu Wang * both events are detected and 160*8391ecf4SShengjiu Wang * script must be manually stopped 161*8391ecf4SShengjiu Wang * by the application 162*8391ecf4SShengjiu Wang * 0: The amount of samples to be 163*8391ecf4SShengjiu Wang * transferred is equal to the 164*8391ecf4SShengjiu Wang * count field of mode word 165*8391ecf4SShengjiu Wang */ 166*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWML 0xFF 167*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PS BIT(8) 168*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PA BIT(9) 169*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SPDIF BIT(10) 170*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SP BIT(11) 171*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_DP BIT(12) 172*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16) 173*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWE BIT(28) 174*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWE BIT(29) 175*8391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_CONT BIT(31) 176*8391ecf4SShengjiu Wang 177*8391ecf4SShengjiu Wang /* 1781ec1e82fSSascha Hauer * Mode/Count of data node descriptors - IPCv2 1791ec1e82fSSascha Hauer */ 1801ec1e82fSSascha Hauer struct sdma_mode_count { 1811ec1e82fSSascha Hauer u32 count : 16; /* size of the buffer pointed by this BD */ 1821ec1e82fSSascha Hauer u32 status : 8; /* E,R,I,C,W,D status bits stored here */ 1831ec1e82fSSascha Hauer u32 command : 8; /* command mostlky used for channel 0 */ 1841ec1e82fSSascha Hauer }; 1851ec1e82fSSascha Hauer 1861ec1e82fSSascha Hauer /* 1871ec1e82fSSascha Hauer * Buffer descriptor 1881ec1e82fSSascha Hauer */ 1891ec1e82fSSascha Hauer struct sdma_buffer_descriptor { 1901ec1e82fSSascha Hauer struct sdma_mode_count mode; 1911ec1e82fSSascha Hauer u32 buffer_addr; /* address of the buffer described */ 1921ec1e82fSSascha Hauer u32 ext_buffer_addr; /* extended buffer address */ 1931ec1e82fSSascha Hauer } __attribute__ ((packed)); 1941ec1e82fSSascha Hauer 1951ec1e82fSSascha Hauer /** 1961ec1e82fSSascha Hauer * struct sdma_channel_control - Channel control Block 1971ec1e82fSSascha Hauer * 1981ec1e82fSSascha Hauer * @current_bd_ptr current buffer descriptor processed 1991ec1e82fSSascha Hauer * @base_bd_ptr first element of buffer descriptor array 2001ec1e82fSSascha Hauer * @unused padding. The SDMA engine expects an array of 128 byte 2011ec1e82fSSascha Hauer * control blocks 2021ec1e82fSSascha Hauer */ 2031ec1e82fSSascha Hauer struct sdma_channel_control { 2041ec1e82fSSascha Hauer u32 current_bd_ptr; 2051ec1e82fSSascha Hauer u32 base_bd_ptr; 2061ec1e82fSSascha Hauer u32 unused[2]; 2071ec1e82fSSascha Hauer } __attribute__ ((packed)); 2081ec1e82fSSascha Hauer 2091ec1e82fSSascha Hauer /** 2101ec1e82fSSascha Hauer * struct sdma_state_registers - SDMA context for a channel 2111ec1e82fSSascha Hauer * 2121ec1e82fSSascha Hauer * @pc: program counter 2131ec1e82fSSascha Hauer * @t: test bit: status of arithmetic & test instruction 2141ec1e82fSSascha Hauer * @rpc: return program counter 2151ec1e82fSSascha Hauer * @sf: source fault while loading data 2161ec1e82fSSascha Hauer * @spc: loop start program counter 2171ec1e82fSSascha Hauer * @df: destination fault while storing data 2181ec1e82fSSascha Hauer * @epc: loop end program counter 2191ec1e82fSSascha Hauer * @lm: loop mode 2201ec1e82fSSascha Hauer */ 2211ec1e82fSSascha Hauer struct sdma_state_registers { 2221ec1e82fSSascha Hauer u32 pc :14; 2231ec1e82fSSascha Hauer u32 unused1: 1; 2241ec1e82fSSascha Hauer u32 t : 1; 2251ec1e82fSSascha Hauer u32 rpc :14; 2261ec1e82fSSascha Hauer u32 unused0: 1; 2271ec1e82fSSascha Hauer u32 sf : 1; 2281ec1e82fSSascha Hauer u32 spc :14; 2291ec1e82fSSascha Hauer u32 unused2: 1; 2301ec1e82fSSascha Hauer u32 df : 1; 2311ec1e82fSSascha Hauer u32 epc :14; 2321ec1e82fSSascha Hauer u32 lm : 2; 2331ec1e82fSSascha Hauer } __attribute__ ((packed)); 2341ec1e82fSSascha Hauer 2351ec1e82fSSascha Hauer /** 2361ec1e82fSSascha Hauer * struct sdma_context_data - sdma context specific to a channel 2371ec1e82fSSascha Hauer * 2381ec1e82fSSascha Hauer * @channel_state: channel state bits 2391ec1e82fSSascha Hauer * @gReg: general registers 2401ec1e82fSSascha Hauer * @mda: burst dma destination address register 2411ec1e82fSSascha Hauer * @msa: burst dma source address register 2421ec1e82fSSascha Hauer * @ms: burst dma status register 2431ec1e82fSSascha Hauer * @md: burst dma data register 2441ec1e82fSSascha Hauer * @pda: peripheral dma destination address register 2451ec1e82fSSascha Hauer * @psa: peripheral dma source address register 2461ec1e82fSSascha Hauer * @ps: peripheral dma status register 2471ec1e82fSSascha Hauer * @pd: peripheral dma data register 2481ec1e82fSSascha Hauer * @ca: CRC polynomial register 2491ec1e82fSSascha Hauer * @cs: CRC accumulator register 2501ec1e82fSSascha Hauer * @dda: dedicated core destination address register 2511ec1e82fSSascha Hauer * @dsa: dedicated core source address register 2521ec1e82fSSascha Hauer * @ds: dedicated core status register 2531ec1e82fSSascha Hauer * @dd: dedicated core data register 2541ec1e82fSSascha Hauer */ 2551ec1e82fSSascha Hauer struct sdma_context_data { 2561ec1e82fSSascha Hauer struct sdma_state_registers channel_state; 2571ec1e82fSSascha Hauer u32 gReg[8]; 2581ec1e82fSSascha Hauer u32 mda; 2591ec1e82fSSascha Hauer u32 msa; 2601ec1e82fSSascha Hauer u32 ms; 2611ec1e82fSSascha Hauer u32 md; 2621ec1e82fSSascha Hauer u32 pda; 2631ec1e82fSSascha Hauer u32 psa; 2641ec1e82fSSascha Hauer u32 ps; 2651ec1e82fSSascha Hauer u32 pd; 2661ec1e82fSSascha Hauer u32 ca; 2671ec1e82fSSascha Hauer u32 cs; 2681ec1e82fSSascha Hauer u32 dda; 2691ec1e82fSSascha Hauer u32 dsa; 2701ec1e82fSSascha Hauer u32 ds; 2711ec1e82fSSascha Hauer u32 dd; 2721ec1e82fSSascha Hauer u32 scratch0; 2731ec1e82fSSascha Hauer u32 scratch1; 2741ec1e82fSSascha Hauer u32 scratch2; 2751ec1e82fSSascha Hauer u32 scratch3; 2761ec1e82fSSascha Hauer u32 scratch4; 2771ec1e82fSSascha Hauer u32 scratch5; 2781ec1e82fSSascha Hauer u32 scratch6; 2791ec1e82fSSascha Hauer u32 scratch7; 2801ec1e82fSSascha Hauer } __attribute__ ((packed)); 2811ec1e82fSSascha Hauer 2821ec1e82fSSascha Hauer #define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor)) 2831ec1e82fSSascha Hauer 2841ec1e82fSSascha Hauer struct sdma_engine; 2851ec1e82fSSascha Hauer 2861ec1e82fSSascha Hauer /** 2871ec1e82fSSascha Hauer * struct sdma_channel - housekeeping for a SDMA channel 2881ec1e82fSSascha Hauer * 2891ec1e82fSSascha Hauer * @sdma pointer to the SDMA engine for this channel 29023889c63SSascha Hauer * @channel the channel number, matches dmaengine chan_id + 1 2911ec1e82fSSascha Hauer * @direction transfer type. Needed for setting SDMA script 2921ec1e82fSSascha Hauer * @peripheral_type Peripheral type. Needed for setting SDMA script 2931ec1e82fSSascha Hauer * @event_id0 aka dma request line 2941ec1e82fSSascha Hauer * @event_id1 for channels that use 2 events 2951ec1e82fSSascha Hauer * @word_size peripheral access size 2961ec1e82fSSascha Hauer * @buf_tail ID of the buffer that was processed 2971ec1e82fSSascha Hauer * @num_bd max NUM_BD. number of descriptors currently handling 2981ec1e82fSSascha Hauer */ 2991ec1e82fSSascha Hauer struct sdma_channel { 3001ec1e82fSSascha Hauer struct sdma_engine *sdma; 3011ec1e82fSSascha Hauer unsigned int channel; 302db8196dfSVinod Koul enum dma_transfer_direction direction; 3031ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type; 3041ec1e82fSSascha Hauer unsigned int event_id0; 3051ec1e82fSSascha Hauer unsigned int event_id1; 3061ec1e82fSSascha Hauer enum dma_slave_buswidth word_size; 3071ec1e82fSSascha Hauer unsigned int buf_tail; 3081ec1e82fSSascha Hauer unsigned int num_bd; 309d1a792f3SRussell King - ARM Linux unsigned int period_len; 3101ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 3111ec1e82fSSascha Hauer dma_addr_t bd_phys; 3121ec1e82fSSascha Hauer unsigned int pc_from_device, pc_to_device; 313*8391ecf4SShengjiu Wang unsigned int device_to_device; 3141ec1e82fSSascha Hauer unsigned long flags; 315*8391ecf4SShengjiu Wang dma_addr_t per_address, per_address2; 3160bbc1413SRichard Zhao unsigned long event_mask[2]; 3170bbc1413SRichard Zhao unsigned long watermark_level; 3181ec1e82fSSascha Hauer u32 shp_addr, per_addr; 3191ec1e82fSSascha Hauer struct dma_chan chan; 3201ec1e82fSSascha Hauer spinlock_t lock; 3211ec1e82fSSascha Hauer struct dma_async_tx_descriptor desc; 3221ec1e82fSSascha Hauer enum dma_status status; 323ab59a510SHuang Shijie unsigned int chn_count; 324ab59a510SHuang Shijie unsigned int chn_real_count; 325abd9ccc8SHuang Shijie struct tasklet_struct tasklet; 3260b351865SNicolin Chen struct imx_dma_data data; 3271ec1e82fSSascha Hauer }; 3281ec1e82fSSascha Hauer 3290bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP BIT(0) 3301ec1e82fSSascha Hauer 3311ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32 3321ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1 3331ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1 3341ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7 3351ec1e82fSSascha Hauer 3361ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453 3371ec1e82fSSascha Hauer 3381ec1e82fSSascha Hauer /** 3391ec1e82fSSascha Hauer * struct sdma_firmware_header - Layout of the firmware image 3401ec1e82fSSascha Hauer * 3411ec1e82fSSascha Hauer * @magic "SDMA" 3421ec1e82fSSascha Hauer * @version_major increased whenever layout of struct sdma_script_start_addrs 3431ec1e82fSSascha Hauer * changes. 3441ec1e82fSSascha Hauer * @version_minor firmware minor version (for binary compatible changes) 3451ec1e82fSSascha Hauer * @script_addrs_start offset of struct sdma_script_start_addrs in this image 3461ec1e82fSSascha Hauer * @num_script_addrs Number of script addresses in this image 3471ec1e82fSSascha Hauer * @ram_code_start offset of SDMA ram image in this firmware image 3481ec1e82fSSascha Hauer * @ram_code_size size of SDMA ram image 3491ec1e82fSSascha Hauer * @script_addrs Stores the start address of the SDMA scripts 3501ec1e82fSSascha Hauer * (in SDMA memory space) 3511ec1e82fSSascha Hauer */ 3521ec1e82fSSascha Hauer struct sdma_firmware_header { 3531ec1e82fSSascha Hauer u32 magic; 3541ec1e82fSSascha Hauer u32 version_major; 3551ec1e82fSSascha Hauer u32 version_minor; 3561ec1e82fSSascha Hauer u32 script_addrs_start; 3571ec1e82fSSascha Hauer u32 num_script_addrs; 3581ec1e82fSSascha Hauer u32 ram_code_start; 3591ec1e82fSSascha Hauer u32 ram_code_size; 3601ec1e82fSSascha Hauer }; 3611ec1e82fSSascha Hauer 36217bba72fSSascha Hauer struct sdma_driver_data { 36317bba72fSSascha Hauer int chnenbl0; 36417bba72fSSascha Hauer int num_events; 365dcfec3c0SSascha Hauer struct sdma_script_start_addrs *script_addrs; 36662550cd7SShawn Guo }; 36762550cd7SShawn Guo 3681ec1e82fSSascha Hauer struct sdma_engine { 3691ec1e82fSSascha Hauer struct device *dev; 370b9b3f82fSSascha Hauer struct device_dma_parameters dma_parms; 3711ec1e82fSSascha Hauer struct sdma_channel channel[MAX_DMA_CHANNELS]; 3721ec1e82fSSascha Hauer struct sdma_channel_control *channel_control; 3731ec1e82fSSascha Hauer void __iomem *regs; 3741ec1e82fSSascha Hauer struct sdma_context_data *context; 3751ec1e82fSSascha Hauer dma_addr_t context_phys; 3761ec1e82fSSascha Hauer struct dma_device dma_device; 3777560e3f3SSascha Hauer struct clk *clk_ipg; 3787560e3f3SSascha Hauer struct clk *clk_ahb; 3792ccaef05SRichard Zhao spinlock_t channel_0_lock; 380cd72b846SNicolin Chen u32 script_number; 3811ec1e82fSSascha Hauer struct sdma_script_start_addrs *script_addrs; 38217bba72fSSascha Hauer const struct sdma_driver_data *drvdata; 383*8391ecf4SShengjiu Wang u32 spba_start_addr; 384*8391ecf4SShengjiu Wang u32 spba_end_addr; 38517bba72fSSascha Hauer }; 38617bba72fSSascha Hauer 387e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx31 = { 38817bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX31, 38917bba72fSSascha Hauer .num_events = 32, 39017bba72fSSascha Hauer }; 39117bba72fSSascha Hauer 392dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = { 393dcfec3c0SSascha Hauer .ap_2_ap_addr = 729, 394dcfec3c0SSascha Hauer .uart_2_mcu_addr = 904, 395dcfec3c0SSascha Hauer .per_2_app_addr = 1255, 396dcfec3c0SSascha Hauer .mcu_2_app_addr = 834, 397dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1120, 398dcfec3c0SSascha Hauer .per_2_shp_addr = 1329, 399dcfec3c0SSascha Hauer .mcu_2_shp_addr = 1048, 400dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1560, 401dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1479, 402dcfec3c0SSascha Hauer .app_2_per_addr = 1189, 403dcfec3c0SSascha Hauer .app_2_mcu_addr = 770, 404dcfec3c0SSascha Hauer .shp_2_per_addr = 1407, 405dcfec3c0SSascha Hauer .shp_2_mcu_addr = 979, 406dcfec3c0SSascha Hauer }; 407dcfec3c0SSascha Hauer 408e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx25 = { 409dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 410dcfec3c0SSascha Hauer .num_events = 48, 411dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx25, 412dcfec3c0SSascha Hauer }; 413dcfec3c0SSascha Hauer 414e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx35 = { 41517bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 41617bba72fSSascha Hauer .num_events = 48, 4171ec1e82fSSascha Hauer }; 4181ec1e82fSSascha Hauer 419dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = { 420dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 421dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 422dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 423dcfec3c0SSascha Hauer .mcu_2_shp_addr = 961, 424dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1473, 425dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1392, 426dcfec3c0SSascha Hauer .app_2_per_addr = 1033, 427dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 428dcfec3c0SSascha Hauer .shp_2_per_addr = 1251, 429dcfec3c0SSascha Hauer .shp_2_mcu_addr = 892, 430dcfec3c0SSascha Hauer }; 431dcfec3c0SSascha Hauer 432e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx51 = { 433dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 434dcfec3c0SSascha Hauer .num_events = 48, 435dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx51, 436dcfec3c0SSascha Hauer }; 437dcfec3c0SSascha Hauer 438dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = { 439dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 440dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 441dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 442dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 443dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 444dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 445dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 446dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 447dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 448dcfec3c0SSascha Hauer .firi_2_mcu_addr = 1193, 449dcfec3c0SSascha Hauer .mcu_2_firi_addr = 1290, 450dcfec3c0SSascha Hauer }; 451dcfec3c0SSascha Hauer 452e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx53 = { 453dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 454dcfec3c0SSascha Hauer .num_events = 48, 455dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx53, 456dcfec3c0SSascha Hauer }; 457dcfec3c0SSascha Hauer 458dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = { 459dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 460dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 461dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 462dcfec3c0SSascha Hauer .per_2_per_addr = 6331, 463dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 464dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 465dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 466dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 467dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 468dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 469dcfec3c0SSascha Hauer }; 470dcfec3c0SSascha Hauer 471e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx6q = { 472dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 473dcfec3c0SSascha Hauer .num_events = 48, 474dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx6q, 475dcfec3c0SSascha Hauer }; 476dcfec3c0SSascha Hauer 477afe7cdedSKrzysztof Kozlowski static const struct platform_device_id sdma_devtypes[] = { 47862550cd7SShawn Guo { 479dcfec3c0SSascha Hauer .name = "imx25-sdma", 480dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx25, 481dcfec3c0SSascha Hauer }, { 48262550cd7SShawn Guo .name = "imx31-sdma", 48317bba72fSSascha Hauer .driver_data = (unsigned long)&sdma_imx31, 48462550cd7SShawn Guo }, { 48562550cd7SShawn Guo .name = "imx35-sdma", 48617bba72fSSascha Hauer .driver_data = (unsigned long)&sdma_imx35, 48762550cd7SShawn Guo }, { 488dcfec3c0SSascha Hauer .name = "imx51-sdma", 489dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx51, 490dcfec3c0SSascha Hauer }, { 491dcfec3c0SSascha Hauer .name = "imx53-sdma", 492dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx53, 493dcfec3c0SSascha Hauer }, { 494dcfec3c0SSascha Hauer .name = "imx6q-sdma", 495dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx6q, 496dcfec3c0SSascha Hauer }, { 49762550cd7SShawn Guo /* sentinel */ 49862550cd7SShawn Guo } 49962550cd7SShawn Guo }; 50062550cd7SShawn Guo MODULE_DEVICE_TABLE(platform, sdma_devtypes); 50162550cd7SShawn Guo 502580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = { 503dcfec3c0SSascha Hauer { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, }, 504dcfec3c0SSascha Hauer { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, }, 505dcfec3c0SSascha Hauer { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, }, 50617bba72fSSascha Hauer { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, }, 507dcfec3c0SSascha Hauer { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, }, 50863edea16SMarkus Pargmann { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, }, 509580975d7SShawn Guo { /* sentinel */ } 510580975d7SShawn Guo }; 511580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids); 512580975d7SShawn Guo 5130bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */ 5140bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */ 5150bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */ 5161ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/ 5171ec1e82fSSascha Hauer 5181ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event) 5191ec1e82fSSascha Hauer { 52017bba72fSSascha Hauer u32 chnenbl0 = sdma->drvdata->chnenbl0; 5211ec1e82fSSascha Hauer return chnenbl0 + event * 4; 5221ec1e82fSSascha Hauer } 5231ec1e82fSSascha Hauer 5241ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac, 5251ec1e82fSSascha Hauer bool event_override, bool mcu_override, bool dsp_override) 5261ec1e82fSSascha Hauer { 5271ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 5281ec1e82fSSascha Hauer int channel = sdmac->channel; 5290bbc1413SRichard Zhao unsigned long evt, mcu, dsp; 5301ec1e82fSSascha Hauer 5311ec1e82fSSascha Hauer if (event_override && mcu_override && dsp_override) 5321ec1e82fSSascha Hauer return -EINVAL; 5331ec1e82fSSascha Hauer 534c4b56857SRichard Zhao evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR); 535c4b56857SRichard Zhao mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR); 536c4b56857SRichard Zhao dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR); 5371ec1e82fSSascha Hauer 5381ec1e82fSSascha Hauer if (dsp_override) 5390bbc1413SRichard Zhao __clear_bit(channel, &dsp); 5401ec1e82fSSascha Hauer else 5410bbc1413SRichard Zhao __set_bit(channel, &dsp); 5421ec1e82fSSascha Hauer 5431ec1e82fSSascha Hauer if (event_override) 5440bbc1413SRichard Zhao __clear_bit(channel, &evt); 5451ec1e82fSSascha Hauer else 5460bbc1413SRichard Zhao __set_bit(channel, &evt); 5471ec1e82fSSascha Hauer 5481ec1e82fSSascha Hauer if (mcu_override) 5490bbc1413SRichard Zhao __clear_bit(channel, &mcu); 5501ec1e82fSSascha Hauer else 5510bbc1413SRichard Zhao __set_bit(channel, &mcu); 5521ec1e82fSSascha Hauer 553c4b56857SRichard Zhao writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR); 554c4b56857SRichard Zhao writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR); 555c4b56857SRichard Zhao writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR); 5561ec1e82fSSascha Hauer 5571ec1e82fSSascha Hauer return 0; 5581ec1e82fSSascha Hauer } 5591ec1e82fSSascha Hauer 560b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel) 561b9a59166SRichard Zhao { 5620bbc1413SRichard Zhao writel(BIT(channel), sdma->regs + SDMA_H_START); 563b9a59166SRichard Zhao } 564b9a59166SRichard Zhao 5651ec1e82fSSascha Hauer /* 5662ccaef05SRichard Zhao * sdma_run_channel0 - run a channel and wait till it's done 5671ec1e82fSSascha Hauer */ 5682ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma) 5691ec1e82fSSascha Hauer { 5701ec1e82fSSascha Hauer int ret; 5712ccaef05SRichard Zhao unsigned long timeout = 500; 5721ec1e82fSSascha Hauer 5732ccaef05SRichard Zhao sdma_enable_channel(sdma, 0); 5741ec1e82fSSascha Hauer 5752ccaef05SRichard Zhao while (!(ret = readl_relaxed(sdma->regs + SDMA_H_INTR) & 1)) { 5762ccaef05SRichard Zhao if (timeout-- <= 0) 5772ccaef05SRichard Zhao break; 5782ccaef05SRichard Zhao udelay(1); 5792ccaef05SRichard Zhao } 5801ec1e82fSSascha Hauer 5812ccaef05SRichard Zhao if (ret) { 5822ccaef05SRichard Zhao /* Clear the interrupt status */ 5832ccaef05SRichard Zhao writel_relaxed(ret, sdma->regs + SDMA_H_INTR); 5842ccaef05SRichard Zhao } else { 5852ccaef05SRichard Zhao dev_err(sdma->dev, "Timeout waiting for CH0 ready\n"); 5862ccaef05SRichard Zhao } 5871ec1e82fSSascha Hauer 588855832e4SRobin Gong /* Set bits of CONFIG register with dynamic context switching */ 589855832e4SRobin Gong if (readl(sdma->regs + SDMA_H_CONFIG) == 0) 590855832e4SRobin Gong writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG); 591855832e4SRobin Gong 5921ec1e82fSSascha Hauer return ret ? 0 : -ETIMEDOUT; 5931ec1e82fSSascha Hauer } 5941ec1e82fSSascha Hauer 5951ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size, 5961ec1e82fSSascha Hauer u32 address) 5971ec1e82fSSascha Hauer { 5981ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd; 5991ec1e82fSSascha Hauer void *buf_virt; 6001ec1e82fSSascha Hauer dma_addr_t buf_phys; 6011ec1e82fSSascha Hauer int ret; 6022ccaef05SRichard Zhao unsigned long flags; 60373eab978SSascha Hauer 6041ec1e82fSSascha Hauer buf_virt = dma_alloc_coherent(NULL, 6051ec1e82fSSascha Hauer size, 6061ec1e82fSSascha Hauer &buf_phys, GFP_KERNEL); 60773eab978SSascha Hauer if (!buf_virt) { 6082ccaef05SRichard Zhao return -ENOMEM; 60973eab978SSascha Hauer } 6101ec1e82fSSascha Hauer 6112ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 6122ccaef05SRichard Zhao 6131ec1e82fSSascha Hauer bd0->mode.command = C0_SETPM; 6141ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 6151ec1e82fSSascha Hauer bd0->mode.count = size / 2; 6161ec1e82fSSascha Hauer bd0->buffer_addr = buf_phys; 6171ec1e82fSSascha Hauer bd0->ext_buffer_addr = address; 6181ec1e82fSSascha Hauer 6191ec1e82fSSascha Hauer memcpy(buf_virt, buf, size); 6201ec1e82fSSascha Hauer 6212ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 6222ccaef05SRichard Zhao 6232ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 6241ec1e82fSSascha Hauer 6251ec1e82fSSascha Hauer dma_free_coherent(NULL, size, buf_virt, buf_phys); 6261ec1e82fSSascha Hauer 6271ec1e82fSSascha Hauer return ret; 6281ec1e82fSSascha Hauer } 6291ec1e82fSSascha Hauer 6301ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event) 6311ec1e82fSSascha Hauer { 6321ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6331ec1e82fSSascha Hauer int channel = sdmac->channel; 6340bbc1413SRichard Zhao unsigned long val; 6351ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 6361ec1e82fSSascha Hauer 637c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 6380bbc1413SRichard Zhao __set_bit(channel, &val); 639c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 6401ec1e82fSSascha Hauer } 6411ec1e82fSSascha Hauer 6421ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event) 6431ec1e82fSSascha Hauer { 6441ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6451ec1e82fSSascha Hauer int channel = sdmac->channel; 6461ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 6470bbc1413SRichard Zhao unsigned long val; 6481ec1e82fSSascha Hauer 649c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 6500bbc1413SRichard Zhao __clear_bit(channel, &val); 651c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 6521ec1e82fSSascha Hauer } 6531ec1e82fSSascha Hauer 6541ec1e82fSSascha Hauer static void sdma_handle_channel_loop(struct sdma_channel *sdmac) 6551ec1e82fSSascha Hauer { 656d1a792f3SRussell King - ARM Linux if (sdmac->desc.callback) 657d1a792f3SRussell King - ARM Linux sdmac->desc.callback(sdmac->desc.callback_param); 658d1a792f3SRussell King - ARM Linux } 659d1a792f3SRussell King - ARM Linux 660d1a792f3SRussell King - ARM Linux static void sdma_update_channel_loop(struct sdma_channel *sdmac) 661d1a792f3SRussell King - ARM Linux { 6621ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 6631ec1e82fSSascha Hauer 6641ec1e82fSSascha Hauer /* 6651ec1e82fSSascha Hauer * loop mode. Iterate over descriptors, re-setup them and 6661ec1e82fSSascha Hauer * call callback function. 6671ec1e82fSSascha Hauer */ 6681ec1e82fSSascha Hauer while (1) { 6691ec1e82fSSascha Hauer bd = &sdmac->bd[sdmac->buf_tail]; 6701ec1e82fSSascha Hauer 6711ec1e82fSSascha Hauer if (bd->mode.status & BD_DONE) 6721ec1e82fSSascha Hauer break; 6731ec1e82fSSascha Hauer 6741ec1e82fSSascha Hauer if (bd->mode.status & BD_RROR) 6751ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 6761ec1e82fSSascha Hauer 6771ec1e82fSSascha Hauer bd->mode.status |= BD_DONE; 6781ec1e82fSSascha Hauer sdmac->buf_tail++; 6791ec1e82fSSascha Hauer sdmac->buf_tail %= sdmac->num_bd; 6801ec1e82fSSascha Hauer } 6811ec1e82fSSascha Hauer } 6821ec1e82fSSascha Hauer 6831ec1e82fSSascha Hauer static void mxc_sdma_handle_channel_normal(struct sdma_channel *sdmac) 6841ec1e82fSSascha Hauer { 6851ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 6861ec1e82fSSascha Hauer int i, error = 0; 6871ec1e82fSSascha Hauer 688ab59a510SHuang Shijie sdmac->chn_real_count = 0; 6891ec1e82fSSascha Hauer /* 6901ec1e82fSSascha Hauer * non loop mode. Iterate over all descriptors, collect 6911ec1e82fSSascha Hauer * errors and call callback function 6921ec1e82fSSascha Hauer */ 6931ec1e82fSSascha Hauer for (i = 0; i < sdmac->num_bd; i++) { 6941ec1e82fSSascha Hauer bd = &sdmac->bd[i]; 6951ec1e82fSSascha Hauer 6961ec1e82fSSascha Hauer if (bd->mode.status & (BD_DONE | BD_RROR)) 6971ec1e82fSSascha Hauer error = -EIO; 698ab59a510SHuang Shijie sdmac->chn_real_count += bd->mode.count; 6991ec1e82fSSascha Hauer } 7001ec1e82fSSascha Hauer 7011ec1e82fSSascha Hauer if (error) 7021ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 7031ec1e82fSSascha Hauer else 704409bff6aSVinod Koul sdmac->status = DMA_COMPLETE; 7051ec1e82fSSascha Hauer 706f7fbce07SRussell King - ARM Linux dma_cookie_complete(&sdmac->desc); 7071ec1e82fSSascha Hauer if (sdmac->desc.callback) 7081ec1e82fSSascha Hauer sdmac->desc.callback(sdmac->desc.callback_param); 7091ec1e82fSSascha Hauer } 7101ec1e82fSSascha Hauer 711abd9ccc8SHuang Shijie static void sdma_tasklet(unsigned long data) 7121ec1e82fSSascha Hauer { 713abd9ccc8SHuang Shijie struct sdma_channel *sdmac = (struct sdma_channel *) data; 714abd9ccc8SHuang Shijie 7151ec1e82fSSascha Hauer if (sdmac->flags & IMX_DMA_SG_LOOP) 7161ec1e82fSSascha Hauer sdma_handle_channel_loop(sdmac); 7171ec1e82fSSascha Hauer else 7181ec1e82fSSascha Hauer mxc_sdma_handle_channel_normal(sdmac); 7191ec1e82fSSascha Hauer } 7201ec1e82fSSascha Hauer 7211ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id) 7221ec1e82fSSascha Hauer { 7231ec1e82fSSascha Hauer struct sdma_engine *sdma = dev_id; 7240bbc1413SRichard Zhao unsigned long stat; 7251ec1e82fSSascha Hauer 726c4b56857SRichard Zhao stat = readl_relaxed(sdma->regs + SDMA_H_INTR); 7272ccaef05SRichard Zhao /* not interested in channel 0 interrupts */ 7282ccaef05SRichard Zhao stat &= ~1; 729c4b56857SRichard Zhao writel_relaxed(stat, sdma->regs + SDMA_H_INTR); 7301ec1e82fSSascha Hauer 7311ec1e82fSSascha Hauer while (stat) { 7321ec1e82fSSascha Hauer int channel = fls(stat) - 1; 7331ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[channel]; 7341ec1e82fSSascha Hauer 735d1a792f3SRussell King - ARM Linux if (sdmac->flags & IMX_DMA_SG_LOOP) 736d1a792f3SRussell King - ARM Linux sdma_update_channel_loop(sdmac); 737d1a792f3SRussell King - ARM Linux 738abd9ccc8SHuang Shijie tasklet_schedule(&sdmac->tasklet); 7391ec1e82fSSascha Hauer 7400bbc1413SRichard Zhao __clear_bit(channel, &stat); 7411ec1e82fSSascha Hauer } 7421ec1e82fSSascha Hauer 7431ec1e82fSSascha Hauer return IRQ_HANDLED; 7441ec1e82fSSascha Hauer } 7451ec1e82fSSascha Hauer 7461ec1e82fSSascha Hauer /* 7471ec1e82fSSascha Hauer * sets the pc of SDMA script according to the peripheral type 7481ec1e82fSSascha Hauer */ 7491ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac, 7501ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type) 7511ec1e82fSSascha Hauer { 7521ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 7531ec1e82fSSascha Hauer int per_2_emi = 0, emi_2_per = 0; 7541ec1e82fSSascha Hauer /* 7551ec1e82fSSascha Hauer * These are needed once we start to support transfers between 7561ec1e82fSSascha Hauer * two peripherals or memory-to-memory transfers 7571ec1e82fSSascha Hauer */ 7581ec1e82fSSascha Hauer int per_2_per = 0, emi_2_emi = 0; 7591ec1e82fSSascha Hauer 7601ec1e82fSSascha Hauer sdmac->pc_from_device = 0; 7611ec1e82fSSascha Hauer sdmac->pc_to_device = 0; 762*8391ecf4SShengjiu Wang sdmac->device_to_device = 0; 7631ec1e82fSSascha Hauer 7641ec1e82fSSascha Hauer switch (peripheral_type) { 7651ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 7661ec1e82fSSascha Hauer emi_2_emi = sdma->script_addrs->ap_2_ap_addr; 7671ec1e82fSSascha Hauer break; 7681ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 7691ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->bp_2_ap_addr; 7701ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ap_2_bp_addr; 7711ec1e82fSSascha Hauer break; 7721ec1e82fSSascha Hauer case IMX_DMATYPE_FIRI: 7731ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->firi_2_mcu_addr; 7741ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_firi_addr; 7751ec1e82fSSascha Hauer break; 7761ec1e82fSSascha Hauer case IMX_DMATYPE_UART: 7771ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uart_2_mcu_addr; 7781ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 7791ec1e82fSSascha Hauer break; 7801ec1e82fSSascha Hauer case IMX_DMATYPE_UART_SP: 7811ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr; 7821ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 7831ec1e82fSSascha Hauer break; 7841ec1e82fSSascha Hauer case IMX_DMATYPE_ATA: 7851ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ata_2_mcu_addr; 7861ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_ata_addr; 7871ec1e82fSSascha Hauer break; 7881ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI: 7891ec1e82fSSascha Hauer case IMX_DMATYPE_EXT: 7901ec1e82fSSascha Hauer case IMX_DMATYPE_SSI: 79129aebfdeSNicolin Chen case IMX_DMATYPE_SAI: 7921ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->app_2_mcu_addr; 7931ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 7941ec1e82fSSascha Hauer break; 7951a895578SNicolin Chen case IMX_DMATYPE_SSI_DUAL: 7961a895578SNicolin Chen per_2_emi = sdma->script_addrs->ssish_2_mcu_addr; 7971a895578SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_ssish_addr; 7981a895578SNicolin Chen break; 7991ec1e82fSSascha Hauer case IMX_DMATYPE_SSI_SP: 8001ec1e82fSSascha Hauer case IMX_DMATYPE_MMC: 8011ec1e82fSSascha Hauer case IMX_DMATYPE_SDHC: 8021ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI_SP: 8031ec1e82fSSascha Hauer case IMX_DMATYPE_ESAI: 8041ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC_SP: 8051ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 8061ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 8071ec1e82fSSascha Hauer break; 8081ec1e82fSSascha Hauer case IMX_DMATYPE_ASRC: 8091ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->asrc_2_mcu_addr; 8101ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->asrc_2_mcu_addr; 8111ec1e82fSSascha Hauer per_2_per = sdma->script_addrs->per_2_per_addr; 8121ec1e82fSSascha Hauer break; 813f892afb0SNicolin Chen case IMX_DMATYPE_ASRC_SP: 814f892afb0SNicolin Chen per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 815f892afb0SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 816f892afb0SNicolin Chen per_2_per = sdma->script_addrs->per_2_per_addr; 817f892afb0SNicolin Chen break; 8181ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC: 8191ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->mshc_2_mcu_addr; 8201ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_mshc_addr; 8211ec1e82fSSascha Hauer break; 8221ec1e82fSSascha Hauer case IMX_DMATYPE_CCM: 8231ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->dptc_dvfs_addr; 8241ec1e82fSSascha Hauer break; 8251ec1e82fSSascha Hauer case IMX_DMATYPE_SPDIF: 8261ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->spdif_2_mcu_addr; 8271ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_spdif_addr; 8281ec1e82fSSascha Hauer break; 8291ec1e82fSSascha Hauer case IMX_DMATYPE_IPU_MEMORY: 8301ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr; 8311ec1e82fSSascha Hauer break; 8321ec1e82fSSascha Hauer default: 8331ec1e82fSSascha Hauer break; 8341ec1e82fSSascha Hauer } 8351ec1e82fSSascha Hauer 8361ec1e82fSSascha Hauer sdmac->pc_from_device = per_2_emi; 8371ec1e82fSSascha Hauer sdmac->pc_to_device = emi_2_per; 838*8391ecf4SShengjiu Wang sdmac->device_to_device = per_2_per; 8391ec1e82fSSascha Hauer } 8401ec1e82fSSascha Hauer 8411ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac) 8421ec1e82fSSascha Hauer { 8431ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 8441ec1e82fSSascha Hauer int channel = sdmac->channel; 8451ec1e82fSSascha Hauer int load_address; 8461ec1e82fSSascha Hauer struct sdma_context_data *context = sdma->context; 8471ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd; 8481ec1e82fSSascha Hauer int ret; 8492ccaef05SRichard Zhao unsigned long flags; 8501ec1e82fSSascha Hauer 851*8391ecf4SShengjiu Wang if (sdmac->direction == DMA_DEV_TO_MEM) 8521ec1e82fSSascha Hauer load_address = sdmac->pc_from_device; 853*8391ecf4SShengjiu Wang else if (sdmac->direction == DMA_DEV_TO_DEV) 854*8391ecf4SShengjiu Wang load_address = sdmac->device_to_device; 855*8391ecf4SShengjiu Wang else 8561ec1e82fSSascha Hauer load_address = sdmac->pc_to_device; 8571ec1e82fSSascha Hauer 8581ec1e82fSSascha Hauer if (load_address < 0) 8591ec1e82fSSascha Hauer return load_address; 8601ec1e82fSSascha Hauer 8611ec1e82fSSascha Hauer dev_dbg(sdma->dev, "load_address = %d\n", load_address); 8620bbc1413SRichard Zhao dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level); 8631ec1e82fSSascha Hauer dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr); 8641ec1e82fSSascha Hauer dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr); 8650bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]); 8660bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]); 8671ec1e82fSSascha Hauer 8682ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 86973eab978SSascha Hauer 8701ec1e82fSSascha Hauer memset(context, 0, sizeof(*context)); 8711ec1e82fSSascha Hauer context->channel_state.pc = load_address; 8721ec1e82fSSascha Hauer 8731ec1e82fSSascha Hauer /* Send by context the event mask,base address for peripheral 8741ec1e82fSSascha Hauer * and watermark level 8751ec1e82fSSascha Hauer */ 8760bbc1413SRichard Zhao context->gReg[0] = sdmac->event_mask[1]; 8770bbc1413SRichard Zhao context->gReg[1] = sdmac->event_mask[0]; 8781ec1e82fSSascha Hauer context->gReg[2] = sdmac->per_addr; 8791ec1e82fSSascha Hauer context->gReg[6] = sdmac->shp_addr; 8801ec1e82fSSascha Hauer context->gReg[7] = sdmac->watermark_level; 8811ec1e82fSSascha Hauer 8821ec1e82fSSascha Hauer bd0->mode.command = C0_SETDM; 8831ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 8841ec1e82fSSascha Hauer bd0->mode.count = sizeof(*context) / 4; 8851ec1e82fSSascha Hauer bd0->buffer_addr = sdma->context_phys; 8861ec1e82fSSascha Hauer bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel; 8872ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 8881ec1e82fSSascha Hauer 8892ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 89073eab978SSascha Hauer 8911ec1e82fSSascha Hauer return ret; 8921ec1e82fSSascha Hauer } 8931ec1e82fSSascha Hauer 8947b350ab0SMaxime Ripard static struct sdma_channel *to_sdma_chan(struct dma_chan *chan) 8951ec1e82fSSascha Hauer { 8967b350ab0SMaxime Ripard return container_of(chan, struct sdma_channel, chan); 8977b350ab0SMaxime Ripard } 8987b350ab0SMaxime Ripard 8997b350ab0SMaxime Ripard static int sdma_disable_channel(struct dma_chan *chan) 9007b350ab0SMaxime Ripard { 9017b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 9021ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 9031ec1e82fSSascha Hauer int channel = sdmac->channel; 9041ec1e82fSSascha Hauer 9050bbc1413SRichard Zhao writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP); 9061ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 9077b350ab0SMaxime Ripard 9087b350ab0SMaxime Ripard return 0; 9091ec1e82fSSascha Hauer } 9101ec1e82fSSascha Hauer 911*8391ecf4SShengjiu Wang static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac) 912*8391ecf4SShengjiu Wang { 913*8391ecf4SShengjiu Wang struct sdma_engine *sdma = sdmac->sdma; 914*8391ecf4SShengjiu Wang 915*8391ecf4SShengjiu Wang int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML; 916*8391ecf4SShengjiu Wang int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16; 917*8391ecf4SShengjiu Wang 918*8391ecf4SShengjiu Wang set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]); 919*8391ecf4SShengjiu Wang set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]); 920*8391ecf4SShengjiu Wang 921*8391ecf4SShengjiu Wang if (sdmac->event_id0 > 31) 922*8391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE; 923*8391ecf4SShengjiu Wang 924*8391ecf4SShengjiu Wang if (sdmac->event_id1 > 31) 925*8391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE; 926*8391ecf4SShengjiu Wang 927*8391ecf4SShengjiu Wang /* 928*8391ecf4SShengjiu Wang * If LWML(src_maxburst) > HWML(dst_maxburst), we need 929*8391ecf4SShengjiu Wang * swap LWML and HWML of INFO(A.3.2.5.1), also need swap 930*8391ecf4SShengjiu Wang * r0(event_mask[1]) and r1(event_mask[0]). 931*8391ecf4SShengjiu Wang */ 932*8391ecf4SShengjiu Wang if (lwml > hwml) { 933*8391ecf4SShengjiu Wang sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML | 934*8391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML); 935*8391ecf4SShengjiu Wang sdmac->watermark_level |= hwml; 936*8391ecf4SShengjiu Wang sdmac->watermark_level |= lwml << 16; 937*8391ecf4SShengjiu Wang swap(sdmac->event_mask[0], sdmac->event_mask[1]); 938*8391ecf4SShengjiu Wang } 939*8391ecf4SShengjiu Wang 940*8391ecf4SShengjiu Wang if (sdmac->per_address2 >= sdma->spba_start_addr && 941*8391ecf4SShengjiu Wang sdmac->per_address2 <= sdma->spba_end_addr) 942*8391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP; 943*8391ecf4SShengjiu Wang 944*8391ecf4SShengjiu Wang if (sdmac->per_address >= sdma->spba_start_addr && 945*8391ecf4SShengjiu Wang sdmac->per_address <= sdma->spba_end_addr) 946*8391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP; 947*8391ecf4SShengjiu Wang 948*8391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT; 949*8391ecf4SShengjiu Wang } 950*8391ecf4SShengjiu Wang 9517b350ab0SMaxime Ripard static int sdma_config_channel(struct dma_chan *chan) 9521ec1e82fSSascha Hauer { 9537b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 9541ec1e82fSSascha Hauer int ret; 9551ec1e82fSSascha Hauer 9567b350ab0SMaxime Ripard sdma_disable_channel(chan); 9571ec1e82fSSascha Hauer 9580bbc1413SRichard Zhao sdmac->event_mask[0] = 0; 9590bbc1413SRichard Zhao sdmac->event_mask[1] = 0; 9601ec1e82fSSascha Hauer sdmac->shp_addr = 0; 9611ec1e82fSSascha Hauer sdmac->per_addr = 0; 9621ec1e82fSSascha Hauer 9631ec1e82fSSascha Hauer if (sdmac->event_id0) { 96417bba72fSSascha Hauer if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events) 9651ec1e82fSSascha Hauer return -EINVAL; 9661ec1e82fSSascha Hauer sdma_event_enable(sdmac, sdmac->event_id0); 9671ec1e82fSSascha Hauer } 9681ec1e82fSSascha Hauer 969*8391ecf4SShengjiu Wang if (sdmac->event_id1) { 970*8391ecf4SShengjiu Wang if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events) 971*8391ecf4SShengjiu Wang return -EINVAL; 972*8391ecf4SShengjiu Wang sdma_event_enable(sdmac, sdmac->event_id1); 973*8391ecf4SShengjiu Wang } 974*8391ecf4SShengjiu Wang 9751ec1e82fSSascha Hauer switch (sdmac->peripheral_type) { 9761ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 9771ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, true); 9781ec1e82fSSascha Hauer break; 9791ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 9801ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, false); 9811ec1e82fSSascha Hauer break; 9821ec1e82fSSascha Hauer default: 9831ec1e82fSSascha Hauer sdma_config_ownership(sdmac, true, true, false); 9841ec1e82fSSascha Hauer break; 9851ec1e82fSSascha Hauer } 9861ec1e82fSSascha Hauer 9871ec1e82fSSascha Hauer sdma_get_pc(sdmac, sdmac->peripheral_type); 9881ec1e82fSSascha Hauer 9891ec1e82fSSascha Hauer if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) && 9901ec1e82fSSascha Hauer (sdmac->peripheral_type != IMX_DMATYPE_DSP)) { 9911ec1e82fSSascha Hauer /* Handle multiple event channels differently */ 9921ec1e82fSSascha Hauer if (sdmac->event_id1) { 993*8391ecf4SShengjiu Wang if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP || 994*8391ecf4SShengjiu Wang sdmac->peripheral_type == IMX_DMATYPE_ASRC) 995*8391ecf4SShengjiu Wang sdma_set_watermarklevel_for_p2p(sdmac); 996*8391ecf4SShengjiu Wang } else 9970bbc1413SRichard Zhao __set_bit(sdmac->event_id0, sdmac->event_mask); 998*8391ecf4SShengjiu Wang 9991ec1e82fSSascha Hauer /* Watermark Level */ 10001ec1e82fSSascha Hauer sdmac->watermark_level |= sdmac->watermark_level; 10011ec1e82fSSascha Hauer /* Address */ 10021ec1e82fSSascha Hauer sdmac->shp_addr = sdmac->per_address; 1003*8391ecf4SShengjiu Wang sdmac->per_addr = sdmac->per_address2; 10041ec1e82fSSascha Hauer } else { 10051ec1e82fSSascha Hauer sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */ 10061ec1e82fSSascha Hauer } 10071ec1e82fSSascha Hauer 10081ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 10091ec1e82fSSascha Hauer 10101ec1e82fSSascha Hauer return ret; 10111ec1e82fSSascha Hauer } 10121ec1e82fSSascha Hauer 10131ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac, 10141ec1e82fSSascha Hauer unsigned int priority) 10151ec1e82fSSascha Hauer { 10161ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10171ec1e82fSSascha Hauer int channel = sdmac->channel; 10181ec1e82fSSascha Hauer 10191ec1e82fSSascha Hauer if (priority < MXC_SDMA_MIN_PRIORITY 10201ec1e82fSSascha Hauer || priority > MXC_SDMA_MAX_PRIORITY) { 10211ec1e82fSSascha Hauer return -EINVAL; 10221ec1e82fSSascha Hauer } 10231ec1e82fSSascha Hauer 1024c4b56857SRichard Zhao writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel); 10251ec1e82fSSascha Hauer 10261ec1e82fSSascha Hauer return 0; 10271ec1e82fSSascha Hauer } 10281ec1e82fSSascha Hauer 10291ec1e82fSSascha Hauer static int sdma_request_channel(struct sdma_channel *sdmac) 10301ec1e82fSSascha Hauer { 10311ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10321ec1e82fSSascha Hauer int channel = sdmac->channel; 10331ec1e82fSSascha Hauer int ret = -EBUSY; 10341ec1e82fSSascha Hauer 10359f92d223SJoe Perches sdmac->bd = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys, 10369f92d223SJoe Perches GFP_KERNEL); 10371ec1e82fSSascha Hauer if (!sdmac->bd) { 10381ec1e82fSSascha Hauer ret = -ENOMEM; 10391ec1e82fSSascha Hauer goto out; 10401ec1e82fSSascha Hauer } 10411ec1e82fSSascha Hauer 10421ec1e82fSSascha Hauer sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys; 10431ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 10441ec1e82fSSascha Hauer 10451ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY); 10461ec1e82fSSascha Hauer return 0; 10471ec1e82fSSascha Hauer out: 10481ec1e82fSSascha Hauer 10491ec1e82fSSascha Hauer return ret; 10501ec1e82fSSascha Hauer } 10511ec1e82fSSascha Hauer 10521ec1e82fSSascha Hauer static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx) 10531ec1e82fSSascha Hauer { 1054f69f2e26SHaitao Zhang unsigned long flags; 10551ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(tx->chan); 10561ec1e82fSSascha Hauer dma_cookie_t cookie; 10571ec1e82fSSascha Hauer 1058f69f2e26SHaitao Zhang spin_lock_irqsave(&sdmac->lock, flags); 10591ec1e82fSSascha Hauer 1060884485e1SRussell King - ARM Linux cookie = dma_cookie_assign(tx); 10611ec1e82fSSascha Hauer 1062f69f2e26SHaitao Zhang spin_unlock_irqrestore(&sdmac->lock, flags); 10631ec1e82fSSascha Hauer 10641ec1e82fSSascha Hauer return cookie; 10651ec1e82fSSascha Hauer } 10661ec1e82fSSascha Hauer 10671ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan) 10681ec1e82fSSascha Hauer { 10691ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 10701ec1e82fSSascha Hauer struct imx_dma_data *data = chan->private; 10711ec1e82fSSascha Hauer int prio, ret; 10721ec1e82fSSascha Hauer 10731ec1e82fSSascha Hauer if (!data) 10741ec1e82fSSascha Hauer return -EINVAL; 10751ec1e82fSSascha Hauer 10761ec1e82fSSascha Hauer switch (data->priority) { 10771ec1e82fSSascha Hauer case DMA_PRIO_HIGH: 10781ec1e82fSSascha Hauer prio = 3; 10791ec1e82fSSascha Hauer break; 10801ec1e82fSSascha Hauer case DMA_PRIO_MEDIUM: 10811ec1e82fSSascha Hauer prio = 2; 10821ec1e82fSSascha Hauer break; 10831ec1e82fSSascha Hauer case DMA_PRIO_LOW: 10841ec1e82fSSascha Hauer default: 10851ec1e82fSSascha Hauer prio = 1; 10861ec1e82fSSascha Hauer break; 10871ec1e82fSSascha Hauer } 10881ec1e82fSSascha Hauer 10891ec1e82fSSascha Hauer sdmac->peripheral_type = data->peripheral_type; 10901ec1e82fSSascha Hauer sdmac->event_id0 = data->dma_request; 1091*8391ecf4SShengjiu Wang sdmac->event_id1 = data->dma_request2; 1092c2c744d3SRichard Zhao 10937560e3f3SSascha Hauer clk_enable(sdmac->sdma->clk_ipg); 10947560e3f3SSascha Hauer clk_enable(sdmac->sdma->clk_ahb); 1095c2c744d3SRichard Zhao 10963bb5e7caSRichard Zhao ret = sdma_request_channel(sdmac); 10971ec1e82fSSascha Hauer if (ret) 10981ec1e82fSSascha Hauer return ret; 10991ec1e82fSSascha Hauer 11003bb5e7caSRichard Zhao ret = sdma_set_channel_priority(sdmac, prio); 11011ec1e82fSSascha Hauer if (ret) 11021ec1e82fSSascha Hauer return ret; 11031ec1e82fSSascha Hauer 11041ec1e82fSSascha Hauer dma_async_tx_descriptor_init(&sdmac->desc, chan); 11051ec1e82fSSascha Hauer sdmac->desc.tx_submit = sdma_tx_submit; 11061ec1e82fSSascha Hauer /* txd.flags will be overwritten in prep funcs */ 11071ec1e82fSSascha Hauer sdmac->desc.flags = DMA_CTRL_ACK; 11081ec1e82fSSascha Hauer 11091ec1e82fSSascha Hauer return 0; 11101ec1e82fSSascha Hauer } 11111ec1e82fSSascha Hauer 11121ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan) 11131ec1e82fSSascha Hauer { 11141ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 11151ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 11161ec1e82fSSascha Hauer 11177b350ab0SMaxime Ripard sdma_disable_channel(chan); 11181ec1e82fSSascha Hauer 11191ec1e82fSSascha Hauer if (sdmac->event_id0) 11201ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id0); 11211ec1e82fSSascha Hauer if (sdmac->event_id1) 11221ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id1); 11231ec1e82fSSascha Hauer 11241ec1e82fSSascha Hauer sdmac->event_id0 = 0; 11251ec1e82fSSascha Hauer sdmac->event_id1 = 0; 11261ec1e82fSSascha Hauer 11271ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, 0); 11281ec1e82fSSascha Hauer 11291ec1e82fSSascha Hauer dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys); 11301ec1e82fSSascha Hauer 11317560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 11327560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 11331ec1e82fSSascha Hauer } 11341ec1e82fSSascha Hauer 11351ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg( 11361ec1e82fSSascha Hauer struct dma_chan *chan, struct scatterlist *sgl, 1137db8196dfSVinod Koul unsigned int sg_len, enum dma_transfer_direction direction, 1138185ecb5fSAlexandre Bounine unsigned long flags, void *context) 11391ec1e82fSSascha Hauer { 11401ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 11411ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 11421ec1e82fSSascha Hauer int ret, i, count; 114323889c63SSascha Hauer int channel = sdmac->channel; 11441ec1e82fSSascha Hauer struct scatterlist *sg; 11451ec1e82fSSascha Hauer 11461ec1e82fSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 11471ec1e82fSSascha Hauer return NULL; 11481ec1e82fSSascha Hauer sdmac->status = DMA_IN_PROGRESS; 11491ec1e82fSSascha Hauer 11501ec1e82fSSascha Hauer sdmac->flags = 0; 11511ec1e82fSSascha Hauer 11528e2e27c7SRichard Zhao sdmac->buf_tail = 0; 11538e2e27c7SRichard Zhao 11541ec1e82fSSascha Hauer dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n", 11551ec1e82fSSascha Hauer sg_len, channel); 11561ec1e82fSSascha Hauer 11571ec1e82fSSascha Hauer sdmac->direction = direction; 11581ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 11591ec1e82fSSascha Hauer if (ret) 11601ec1e82fSSascha Hauer goto err_out; 11611ec1e82fSSascha Hauer 11621ec1e82fSSascha Hauer if (sg_len > NUM_BD) { 11631ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n", 11641ec1e82fSSascha Hauer channel, sg_len, NUM_BD); 11651ec1e82fSSascha Hauer ret = -EINVAL; 11661ec1e82fSSascha Hauer goto err_out; 11671ec1e82fSSascha Hauer } 11681ec1e82fSSascha Hauer 1169ab59a510SHuang Shijie sdmac->chn_count = 0; 11701ec1e82fSSascha Hauer for_each_sg(sgl, sg, sg_len, i) { 11711ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd = &sdmac->bd[i]; 11721ec1e82fSSascha Hauer int param; 11731ec1e82fSSascha Hauer 1174d2f5c276SAnatolij Gustschin bd->buffer_addr = sg->dma_address; 11751ec1e82fSSascha Hauer 1176fdaf9c4bSLars-Peter Clausen count = sg_dma_len(sg); 11771ec1e82fSSascha Hauer 11781ec1e82fSSascha Hauer if (count > 0xffff) { 11791ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n", 11801ec1e82fSSascha Hauer channel, count, 0xffff); 11811ec1e82fSSascha Hauer ret = -EINVAL; 11821ec1e82fSSascha Hauer goto err_out; 11831ec1e82fSSascha Hauer } 11841ec1e82fSSascha Hauer 11851ec1e82fSSascha Hauer bd->mode.count = count; 1186ab59a510SHuang Shijie sdmac->chn_count += count; 11871ec1e82fSSascha Hauer 11881ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) { 11891ec1e82fSSascha Hauer ret = -EINVAL; 11901ec1e82fSSascha Hauer goto err_out; 11911ec1e82fSSascha Hauer } 11921fa81c27SSascha Hauer 11931fa81c27SSascha Hauer switch (sdmac->word_size) { 11941fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_4_BYTES: 11951ec1e82fSSascha Hauer bd->mode.command = 0; 11961fa81c27SSascha Hauer if (count & 3 || sg->dma_address & 3) 11971fa81c27SSascha Hauer return NULL; 11981fa81c27SSascha Hauer break; 11991fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_2_BYTES: 12001fa81c27SSascha Hauer bd->mode.command = 2; 12011fa81c27SSascha Hauer if (count & 1 || sg->dma_address & 1) 12021fa81c27SSascha Hauer return NULL; 12031fa81c27SSascha Hauer break; 12041fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_1_BYTE: 12051fa81c27SSascha Hauer bd->mode.command = 1; 12061fa81c27SSascha Hauer break; 12071fa81c27SSascha Hauer default: 12081fa81c27SSascha Hauer return NULL; 12091fa81c27SSascha Hauer } 12101ec1e82fSSascha Hauer 12111ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT; 12121ec1e82fSSascha Hauer 1213341b9419SShawn Guo if (i + 1 == sg_len) { 12141ec1e82fSSascha Hauer param |= BD_INTR; 1215341b9419SShawn Guo param |= BD_LAST; 1216341b9419SShawn Guo param &= ~BD_CONT; 12171ec1e82fSSascha Hauer } 12181ec1e82fSSascha Hauer 1219c3cc74b2SOlof Johansson dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n", 1220c3cc74b2SOlof Johansson i, count, (u64)sg->dma_address, 12211ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 12221ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 12231ec1e82fSSascha Hauer 12241ec1e82fSSascha Hauer bd->mode.status = param; 12251ec1e82fSSascha Hauer } 12261ec1e82fSSascha Hauer 12271ec1e82fSSascha Hauer sdmac->num_bd = sg_len; 12281ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 12291ec1e82fSSascha Hauer 12301ec1e82fSSascha Hauer return &sdmac->desc; 12311ec1e82fSSascha Hauer err_out: 12324b2ce9ddSShawn Guo sdmac->status = DMA_ERROR; 12331ec1e82fSSascha Hauer return NULL; 12341ec1e82fSSascha Hauer } 12351ec1e82fSSascha Hauer 12361ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic( 12371ec1e82fSSascha Hauer struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len, 1238185ecb5fSAlexandre Bounine size_t period_len, enum dma_transfer_direction direction, 123931c1e5a1SLaurent Pinchart unsigned long flags) 12401ec1e82fSSascha Hauer { 12411ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 12421ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 12431ec1e82fSSascha Hauer int num_periods = buf_len / period_len; 124423889c63SSascha Hauer int channel = sdmac->channel; 12451ec1e82fSSascha Hauer int ret, i = 0, buf = 0; 12461ec1e82fSSascha Hauer 12471ec1e82fSSascha Hauer dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel); 12481ec1e82fSSascha Hauer 12491ec1e82fSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 12501ec1e82fSSascha Hauer return NULL; 12511ec1e82fSSascha Hauer 12521ec1e82fSSascha Hauer sdmac->status = DMA_IN_PROGRESS; 12531ec1e82fSSascha Hauer 12548e2e27c7SRichard Zhao sdmac->buf_tail = 0; 1255d1a792f3SRussell King - ARM Linux sdmac->period_len = period_len; 12568e2e27c7SRichard Zhao 12571ec1e82fSSascha Hauer sdmac->flags |= IMX_DMA_SG_LOOP; 12581ec1e82fSSascha Hauer sdmac->direction = direction; 12591ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 12601ec1e82fSSascha Hauer if (ret) 12611ec1e82fSSascha Hauer goto err_out; 12621ec1e82fSSascha Hauer 12631ec1e82fSSascha Hauer if (num_periods > NUM_BD) { 12641ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n", 12651ec1e82fSSascha Hauer channel, num_periods, NUM_BD); 12661ec1e82fSSascha Hauer goto err_out; 12671ec1e82fSSascha Hauer } 12681ec1e82fSSascha Hauer 12691ec1e82fSSascha Hauer if (period_len > 0xffff) { 12701ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n", 12711ec1e82fSSascha Hauer channel, period_len, 0xffff); 12721ec1e82fSSascha Hauer goto err_out; 12731ec1e82fSSascha Hauer } 12741ec1e82fSSascha Hauer 12751ec1e82fSSascha Hauer while (buf < buf_len) { 12761ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd = &sdmac->bd[i]; 12771ec1e82fSSascha Hauer int param; 12781ec1e82fSSascha Hauer 12791ec1e82fSSascha Hauer bd->buffer_addr = dma_addr; 12801ec1e82fSSascha Hauer 12811ec1e82fSSascha Hauer bd->mode.count = period_len; 12821ec1e82fSSascha Hauer 12831ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) 12841ec1e82fSSascha Hauer goto err_out; 12851ec1e82fSSascha Hauer if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES) 12861ec1e82fSSascha Hauer bd->mode.command = 0; 12871ec1e82fSSascha Hauer else 12881ec1e82fSSascha Hauer bd->mode.command = sdmac->word_size; 12891ec1e82fSSascha Hauer 12901ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR; 12911ec1e82fSSascha Hauer if (i + 1 == num_periods) 12921ec1e82fSSascha Hauer param |= BD_WRAP; 12931ec1e82fSSascha Hauer 1294c3cc74b2SOlof Johansson dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n", 1295c3cc74b2SOlof Johansson i, period_len, (u64)dma_addr, 12961ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 12971ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 12981ec1e82fSSascha Hauer 12991ec1e82fSSascha Hauer bd->mode.status = param; 13001ec1e82fSSascha Hauer 13011ec1e82fSSascha Hauer dma_addr += period_len; 13021ec1e82fSSascha Hauer buf += period_len; 13031ec1e82fSSascha Hauer 13041ec1e82fSSascha Hauer i++; 13051ec1e82fSSascha Hauer } 13061ec1e82fSSascha Hauer 13071ec1e82fSSascha Hauer sdmac->num_bd = num_periods; 13081ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 13091ec1e82fSSascha Hauer 13101ec1e82fSSascha Hauer return &sdmac->desc; 13111ec1e82fSSascha Hauer err_out: 13121ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 13131ec1e82fSSascha Hauer return NULL; 13141ec1e82fSSascha Hauer } 13151ec1e82fSSascha Hauer 13167b350ab0SMaxime Ripard static int sdma_config(struct dma_chan *chan, 13177b350ab0SMaxime Ripard struct dma_slave_config *dmaengine_cfg) 13181ec1e82fSSascha Hauer { 13191ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 13201ec1e82fSSascha Hauer 1321db8196dfSVinod Koul if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) { 13221ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->src_addr; 132394ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->src_maxburst * 132494ac27a5SPhilippe Rétornaz dmaengine_cfg->src_addr_width; 13251ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->src_addr_width; 1326*8391ecf4SShengjiu Wang } else if (dmaengine_cfg->direction == DMA_DEV_TO_DEV) { 1327*8391ecf4SShengjiu Wang sdmac->per_address2 = dmaengine_cfg->src_addr; 1328*8391ecf4SShengjiu Wang sdmac->per_address = dmaengine_cfg->dst_addr; 1329*8391ecf4SShengjiu Wang sdmac->watermark_level = dmaengine_cfg->src_maxburst & 1330*8391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_LWML; 1331*8391ecf4SShengjiu Wang sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) & 1332*8391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML; 1333*8391ecf4SShengjiu Wang sdmac->word_size = dmaengine_cfg->dst_addr_width; 13341ec1e82fSSascha Hauer } else { 13351ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->dst_addr; 133694ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->dst_maxburst * 133794ac27a5SPhilippe Rétornaz dmaengine_cfg->dst_addr_width; 13381ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->dst_addr_width; 13391ec1e82fSSascha Hauer } 1340e6966433SHuang Shijie sdmac->direction = dmaengine_cfg->direction; 13417b350ab0SMaxime Ripard return sdma_config_channel(chan); 13421ec1e82fSSascha Hauer } 13431ec1e82fSSascha Hauer 13441ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan, 13451ec1e82fSSascha Hauer dma_cookie_t cookie, 13461ec1e82fSSascha Hauer struct dma_tx_state *txstate) 13471ec1e82fSSascha Hauer { 13481ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 1349d1a792f3SRussell King - ARM Linux u32 residue; 1350d1a792f3SRussell King - ARM Linux 1351d1a792f3SRussell King - ARM Linux if (sdmac->flags & IMX_DMA_SG_LOOP) 1352d1a792f3SRussell King - ARM Linux residue = (sdmac->num_bd - sdmac->buf_tail) * sdmac->period_len; 1353d1a792f3SRussell King - ARM Linux else 1354d1a792f3SRussell King - ARM Linux residue = sdmac->chn_count - sdmac->chn_real_count; 13551ec1e82fSSascha Hauer 1356e8e3a790SAndy Shevchenko dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie, 1357d1a792f3SRussell King - ARM Linux residue); 13581ec1e82fSSascha Hauer 13598a965911SShawn Guo return sdmac->status; 13601ec1e82fSSascha Hauer } 13611ec1e82fSSascha Hauer 13621ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan) 13631ec1e82fSSascha Hauer { 13642b4f130eSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 13652b4f130eSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 13662b4f130eSSascha Hauer 13672b4f130eSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 13682b4f130eSSascha Hauer sdma_enable_channel(sdma, sdmac->channel); 13691ec1e82fSSascha Hauer } 13701ec1e82fSSascha Hauer 13715b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34 1372cd72b846SNicolin Chen #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38 1373a572460bSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41 13745b28aa31SSascha Hauer 13755b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma, 13765b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr) 13775b28aa31SSascha Hauer { 13785b28aa31SSascha Hauer s32 *addr_arr = (u32 *)addr; 13795b28aa31SSascha Hauer s32 *saddr_arr = (u32 *)sdma->script_addrs; 13805b28aa31SSascha Hauer int i; 13815b28aa31SSascha Hauer 138270dabaedSNicolin Chen /* use the default firmware in ROM if missing external firmware */ 138370dabaedSNicolin Chen if (!sdma->script_number) 138470dabaedSNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 138570dabaedSNicolin Chen 1386cd72b846SNicolin Chen for (i = 0; i < sdma->script_number; i++) 13875b28aa31SSascha Hauer if (addr_arr[i] > 0) 13885b28aa31SSascha Hauer saddr_arr[i] = addr_arr[i]; 13895b28aa31SSascha Hauer } 13905b28aa31SSascha Hauer 13917b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context) 13925b28aa31SSascha Hauer { 13937b4b88e0SSascha Hauer struct sdma_engine *sdma = context; 13945b28aa31SSascha Hauer const struct sdma_firmware_header *header; 13955b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr; 13965b28aa31SSascha Hauer unsigned short *ram_code; 13975b28aa31SSascha Hauer 13987b4b88e0SSascha Hauer if (!fw) { 13990f927a11SSascha Hauer dev_info(sdma->dev, "external firmware not found, using ROM firmware\n"); 14000f927a11SSascha Hauer /* In this case we just use the ROM firmware. */ 14017b4b88e0SSascha Hauer return; 14027b4b88e0SSascha Hauer } 14035b28aa31SSascha Hauer 14045b28aa31SSascha Hauer if (fw->size < sizeof(*header)) 14055b28aa31SSascha Hauer goto err_firmware; 14065b28aa31SSascha Hauer 14075b28aa31SSascha Hauer header = (struct sdma_firmware_header *)fw->data; 14085b28aa31SSascha Hauer 14095b28aa31SSascha Hauer if (header->magic != SDMA_FIRMWARE_MAGIC) 14105b28aa31SSascha Hauer goto err_firmware; 14115b28aa31SSascha Hauer if (header->ram_code_start + header->ram_code_size > fw->size) 14125b28aa31SSascha Hauer goto err_firmware; 1413cd72b846SNicolin Chen switch (header->version_major) { 1414cd72b846SNicolin Chen case 1: 1415cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 1416cd72b846SNicolin Chen break; 1417cd72b846SNicolin Chen case 2: 1418cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2; 1419cd72b846SNicolin Chen break; 1420a572460bSFabio Estevam case 3: 1421a572460bSFabio Estevam sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3; 1422a572460bSFabio Estevam break; 1423cd72b846SNicolin Chen default: 1424cd72b846SNicolin Chen dev_err(sdma->dev, "unknown firmware version\n"); 1425cd72b846SNicolin Chen goto err_firmware; 1426cd72b846SNicolin Chen } 14275b28aa31SSascha Hauer 14285b28aa31SSascha Hauer addr = (void *)header + header->script_addrs_start; 14295b28aa31SSascha Hauer ram_code = (void *)header + header->ram_code_start; 14305b28aa31SSascha Hauer 14317560e3f3SSascha Hauer clk_enable(sdma->clk_ipg); 14327560e3f3SSascha Hauer clk_enable(sdma->clk_ahb); 14335b28aa31SSascha Hauer /* download the RAM image for SDMA */ 14345b28aa31SSascha Hauer sdma_load_script(sdma, ram_code, 14355b28aa31SSascha Hauer header->ram_code_size, 14366866fd3bSSascha Hauer addr->ram_code_start_addr); 14377560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 14387560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 14395b28aa31SSascha Hauer 14405b28aa31SSascha Hauer sdma_add_scripts(sdma, addr); 14415b28aa31SSascha Hauer 14425b28aa31SSascha Hauer dev_info(sdma->dev, "loaded firmware %d.%d\n", 14435b28aa31SSascha Hauer header->version_major, 14445b28aa31SSascha Hauer header->version_minor); 14455b28aa31SSascha Hauer 14465b28aa31SSascha Hauer err_firmware: 14475b28aa31SSascha Hauer release_firmware(fw); 14487b4b88e0SSascha Hauer } 14497b4b88e0SSascha Hauer 1450fe6cf289SArnd Bergmann static int sdma_get_firmware(struct sdma_engine *sdma, 14517b4b88e0SSascha Hauer const char *fw_name) 14527b4b88e0SSascha Hauer { 14537b4b88e0SSascha Hauer int ret; 14547b4b88e0SSascha Hauer 14557b4b88e0SSascha Hauer ret = request_firmware_nowait(THIS_MODULE, 14567b4b88e0SSascha Hauer FW_ACTION_HOTPLUG, fw_name, sdma->dev, 14577b4b88e0SSascha Hauer GFP_KERNEL, sdma, sdma_load_firmware); 14585b28aa31SSascha Hauer 14595b28aa31SSascha Hauer return ret; 14605b28aa31SSascha Hauer } 14615b28aa31SSascha Hauer 146219bfc772SJingoo Han static int sdma_init(struct sdma_engine *sdma) 14631ec1e82fSSascha Hauer { 14641ec1e82fSSascha Hauer int i, ret; 14651ec1e82fSSascha Hauer dma_addr_t ccb_phys; 14661ec1e82fSSascha Hauer 14677560e3f3SSascha Hauer clk_enable(sdma->clk_ipg); 14687560e3f3SSascha Hauer clk_enable(sdma->clk_ahb); 14691ec1e82fSSascha Hauer 14701ec1e82fSSascha Hauer /* Be sure SDMA has not started yet */ 1471c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_C0PTR); 14721ec1e82fSSascha Hauer 14731ec1e82fSSascha Hauer sdma->channel_control = dma_alloc_coherent(NULL, 14741ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) + 14751ec1e82fSSascha Hauer sizeof(struct sdma_context_data), 14761ec1e82fSSascha Hauer &ccb_phys, GFP_KERNEL); 14771ec1e82fSSascha Hauer 14781ec1e82fSSascha Hauer if (!sdma->channel_control) { 14791ec1e82fSSascha Hauer ret = -ENOMEM; 14801ec1e82fSSascha Hauer goto err_dma_alloc; 14811ec1e82fSSascha Hauer } 14821ec1e82fSSascha Hauer 14831ec1e82fSSascha Hauer sdma->context = (void *)sdma->channel_control + 14841ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 14851ec1e82fSSascha Hauer sdma->context_phys = ccb_phys + 14861ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 14871ec1e82fSSascha Hauer 14881ec1e82fSSascha Hauer /* Zero-out the CCB structures array just allocated */ 14891ec1e82fSSascha Hauer memset(sdma->channel_control, 0, 14901ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control)); 14911ec1e82fSSascha Hauer 14921ec1e82fSSascha Hauer /* disable all channels */ 149317bba72fSSascha Hauer for (i = 0; i < sdma->drvdata->num_events; i++) 1494c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i)); 14951ec1e82fSSascha Hauer 14961ec1e82fSSascha Hauer /* All channels have priority 0 */ 14971ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) 1498c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4); 14991ec1e82fSSascha Hauer 15001ec1e82fSSascha Hauer ret = sdma_request_channel(&sdma->channel[0]); 15011ec1e82fSSascha Hauer if (ret) 15021ec1e82fSSascha Hauer goto err_dma_alloc; 15031ec1e82fSSascha Hauer 15041ec1e82fSSascha Hauer sdma_config_ownership(&sdma->channel[0], false, true, false); 15051ec1e82fSSascha Hauer 15061ec1e82fSSascha Hauer /* Set Command Channel (Channel Zero) */ 1507c4b56857SRichard Zhao writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR); 15081ec1e82fSSascha Hauer 15091ec1e82fSSascha Hauer /* Set bits of CONFIG register but with static context switching */ 15101ec1e82fSSascha Hauer /* FIXME: Check whether to set ACR bit depending on clock ratios */ 1511c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_CONFIG); 15121ec1e82fSSascha Hauer 1513c4b56857SRichard Zhao writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR); 15141ec1e82fSSascha Hauer 15151ec1e82fSSascha Hauer /* Initializes channel's priorities */ 15161ec1e82fSSascha Hauer sdma_set_channel_priority(&sdma->channel[0], 7); 15171ec1e82fSSascha Hauer 15187560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 15197560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 15201ec1e82fSSascha Hauer 15211ec1e82fSSascha Hauer return 0; 15221ec1e82fSSascha Hauer 15231ec1e82fSSascha Hauer err_dma_alloc: 15247560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 15257560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 15261ec1e82fSSascha Hauer dev_err(sdma->dev, "initialisation failed with %d\n", ret); 15271ec1e82fSSascha Hauer return ret; 15281ec1e82fSSascha Hauer } 15291ec1e82fSSascha Hauer 15309479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param) 15319479e17cSShawn Guo { 15320b351865SNicolin Chen struct sdma_channel *sdmac = to_sdma_chan(chan); 15339479e17cSShawn Guo struct imx_dma_data *data = fn_param; 15349479e17cSShawn Guo 15359479e17cSShawn Guo if (!imx_dma_is_general_purpose(chan)) 15369479e17cSShawn Guo return false; 15379479e17cSShawn Guo 15380b351865SNicolin Chen sdmac->data = *data; 15390b351865SNicolin Chen chan->private = &sdmac->data; 15409479e17cSShawn Guo 15419479e17cSShawn Guo return true; 15429479e17cSShawn Guo } 15439479e17cSShawn Guo 15449479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec, 15459479e17cSShawn Guo struct of_dma *ofdma) 15469479e17cSShawn Guo { 15479479e17cSShawn Guo struct sdma_engine *sdma = ofdma->of_dma_data; 15489479e17cSShawn Guo dma_cap_mask_t mask = sdma->dma_device.cap_mask; 15499479e17cSShawn Guo struct imx_dma_data data; 15509479e17cSShawn Guo 15519479e17cSShawn Guo if (dma_spec->args_count != 3) 15529479e17cSShawn Guo return NULL; 15539479e17cSShawn Guo 15549479e17cSShawn Guo data.dma_request = dma_spec->args[0]; 15559479e17cSShawn Guo data.peripheral_type = dma_spec->args[1]; 15569479e17cSShawn Guo data.priority = dma_spec->args[2]; 1557*8391ecf4SShengjiu Wang /* 1558*8391ecf4SShengjiu Wang * init dma_request2 to zero, which is not used by the dts. 1559*8391ecf4SShengjiu Wang * For P2P, dma_request2 is init from dma_request_channel(), 1560*8391ecf4SShengjiu Wang * chan->private will point to the imx_dma_data, and in 1561*8391ecf4SShengjiu Wang * device_alloc_chan_resources(), imx_dma_data.dma_request2 will 1562*8391ecf4SShengjiu Wang * be set to sdmac->event_id1. 1563*8391ecf4SShengjiu Wang */ 1564*8391ecf4SShengjiu Wang data.dma_request2 = 0; 15659479e17cSShawn Guo 15669479e17cSShawn Guo return dma_request_channel(mask, sdma_filter_fn, &data); 15679479e17cSShawn Guo } 15689479e17cSShawn Guo 1569e34b731fSMark Brown static int sdma_probe(struct platform_device *pdev) 15701ec1e82fSSascha Hauer { 1571580975d7SShawn Guo const struct of_device_id *of_id = 1572580975d7SShawn Guo of_match_device(sdma_dt_ids, &pdev->dev); 1573580975d7SShawn Guo struct device_node *np = pdev->dev.of_node; 1574*8391ecf4SShengjiu Wang struct device_node *spba_bus; 1575580975d7SShawn Guo const char *fw_name; 15761ec1e82fSSascha Hauer int ret; 15771ec1e82fSSascha Hauer int irq; 15781ec1e82fSSascha Hauer struct resource *iores; 1579*8391ecf4SShengjiu Wang struct resource spba_res; 1580d4adcc01SJingoo Han struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev); 15811ec1e82fSSascha Hauer int i; 15821ec1e82fSSascha Hauer struct sdma_engine *sdma; 158336e2f21aSSascha Hauer s32 *saddr_arr; 158417bba72fSSascha Hauer const struct sdma_driver_data *drvdata = NULL; 158517bba72fSSascha Hauer 158617bba72fSSascha Hauer if (of_id) 158717bba72fSSascha Hauer drvdata = of_id->data; 158817bba72fSSascha Hauer else if (pdev->id_entry) 158917bba72fSSascha Hauer drvdata = (void *)pdev->id_entry->driver_data; 159017bba72fSSascha Hauer 159117bba72fSSascha Hauer if (!drvdata) { 159217bba72fSSascha Hauer dev_err(&pdev->dev, "unable to find driver data\n"); 159317bba72fSSascha Hauer return -EINVAL; 159417bba72fSSascha Hauer } 15951ec1e82fSSascha Hauer 159642536b9fSPhilippe Retornaz ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 159742536b9fSPhilippe Retornaz if (ret) 159842536b9fSPhilippe Retornaz return ret; 159942536b9fSPhilippe Retornaz 16007f24e0eeSFabio Estevam sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL); 16011ec1e82fSSascha Hauer if (!sdma) 16021ec1e82fSSascha Hauer return -ENOMEM; 16031ec1e82fSSascha Hauer 16042ccaef05SRichard Zhao spin_lock_init(&sdma->channel_0_lock); 160573eab978SSascha Hauer 16061ec1e82fSSascha Hauer sdma->dev = &pdev->dev; 160717bba72fSSascha Hauer sdma->drvdata = drvdata; 16081ec1e82fSSascha Hauer 16091ec1e82fSSascha Hauer irq = platform_get_irq(pdev, 0); 16107f24e0eeSFabio Estevam if (irq < 0) 161163c72e02SFabio Estevam return irq; 16121ec1e82fSSascha Hauer 16137f24e0eeSFabio Estevam iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); 16147f24e0eeSFabio Estevam sdma->regs = devm_ioremap_resource(&pdev->dev, iores); 16157f24e0eeSFabio Estevam if (IS_ERR(sdma->regs)) 16167f24e0eeSFabio Estevam return PTR_ERR(sdma->regs); 16171ec1e82fSSascha Hauer 16187560e3f3SSascha Hauer sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); 16197f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ipg)) 16207f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ipg); 16211ec1e82fSSascha Hauer 16227560e3f3SSascha Hauer sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb"); 16237f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ahb)) 16247f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ahb); 16257560e3f3SSascha Hauer 16267560e3f3SSascha Hauer clk_prepare(sdma->clk_ipg); 16277560e3f3SSascha Hauer clk_prepare(sdma->clk_ahb); 16287560e3f3SSascha Hauer 16297f24e0eeSFabio Estevam ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma", 16307f24e0eeSFabio Estevam sdma); 16311ec1e82fSSascha Hauer if (ret) 16327f24e0eeSFabio Estevam return ret; 16331ec1e82fSSascha Hauer 16345b28aa31SSascha Hauer sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL); 16357f24e0eeSFabio Estevam if (!sdma->script_addrs) 16367f24e0eeSFabio Estevam return -ENOMEM; 16371ec1e82fSSascha Hauer 163836e2f21aSSascha Hauer /* initially no scripts available */ 163936e2f21aSSascha Hauer saddr_arr = (s32 *)sdma->script_addrs; 164036e2f21aSSascha Hauer for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++) 164136e2f21aSSascha Hauer saddr_arr[i] = -EINVAL; 164236e2f21aSSascha Hauer 16437214a8b1SSascha Hauer dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask); 16447214a8b1SSascha Hauer dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask); 16457214a8b1SSascha Hauer 16461ec1e82fSSascha Hauer INIT_LIST_HEAD(&sdma->dma_device.channels); 16471ec1e82fSSascha Hauer /* Initialize channel parameters */ 16481ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) { 16491ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[i]; 16501ec1e82fSSascha Hauer 16511ec1e82fSSascha Hauer sdmac->sdma = sdma; 16521ec1e82fSSascha Hauer spin_lock_init(&sdmac->lock); 16531ec1e82fSSascha Hauer 16541ec1e82fSSascha Hauer sdmac->chan.device = &sdma->dma_device; 16558ac69546SRussell King - ARM Linux dma_cookie_init(&sdmac->chan); 16561ec1e82fSSascha Hauer sdmac->channel = i; 16571ec1e82fSSascha Hauer 1658abd9ccc8SHuang Shijie tasklet_init(&sdmac->tasklet, sdma_tasklet, 1659abd9ccc8SHuang Shijie (unsigned long) sdmac); 166023889c63SSascha Hauer /* 166123889c63SSascha Hauer * Add the channel to the DMAC list. Do not add channel 0 though 166223889c63SSascha Hauer * because we need it internally in the SDMA driver. This also means 166323889c63SSascha Hauer * that channel 0 in dmaengine counting matches sdma channel 1. 166423889c63SSascha Hauer */ 166523889c63SSascha Hauer if (i) 166623889c63SSascha Hauer list_add_tail(&sdmac->chan.device_node, 166723889c63SSascha Hauer &sdma->dma_device.channels); 16681ec1e82fSSascha Hauer } 16691ec1e82fSSascha Hauer 16705b28aa31SSascha Hauer ret = sdma_init(sdma); 16711ec1e82fSSascha Hauer if (ret) 16721ec1e82fSSascha Hauer goto err_init; 16731ec1e82fSSascha Hauer 1674dcfec3c0SSascha Hauer if (sdma->drvdata->script_addrs) 1675dcfec3c0SSascha Hauer sdma_add_scripts(sdma, sdma->drvdata->script_addrs); 1676580975d7SShawn Guo if (pdata && pdata->script_addrs) 16775b28aa31SSascha Hauer sdma_add_scripts(sdma, pdata->script_addrs); 16785b28aa31SSascha Hauer 1679580975d7SShawn Guo if (pdata) { 16806d0d7e2dSFabio Estevam ret = sdma_get_firmware(sdma, pdata->fw_name); 16816d0d7e2dSFabio Estevam if (ret) 1682ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware from platform data\n"); 1683580975d7SShawn Guo } else { 1684580975d7SShawn Guo /* 1685580975d7SShawn Guo * Because that device tree does not encode ROM script address, 1686580975d7SShawn Guo * the RAM script in firmware is mandatory for device tree 1687580975d7SShawn Guo * probe, otherwise it fails. 1688580975d7SShawn Guo */ 1689580975d7SShawn Guo ret = of_property_read_string(np, "fsl,sdma-ram-script-name", 1690580975d7SShawn Guo &fw_name); 16916602b0ddSFabio Estevam if (ret) 1692ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware name\n"); 16936602b0ddSFabio Estevam else { 1694580975d7SShawn Guo ret = sdma_get_firmware(sdma, fw_name); 16956602b0ddSFabio Estevam if (ret) 1696ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware from device tree\n"); 1697580975d7SShawn Guo } 1698580975d7SShawn Guo } 16995b28aa31SSascha Hauer 17001ec1e82fSSascha Hauer sdma->dma_device.dev = &pdev->dev; 17011ec1e82fSSascha Hauer 17021ec1e82fSSascha Hauer sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources; 17031ec1e82fSSascha Hauer sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources; 17041ec1e82fSSascha Hauer sdma->dma_device.device_tx_status = sdma_tx_status; 17051ec1e82fSSascha Hauer sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg; 17061ec1e82fSSascha Hauer sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic; 17077b350ab0SMaxime Ripard sdma->dma_device.device_config = sdma_config; 17087b350ab0SMaxime Ripard sdma->dma_device.device_terminate_all = sdma_disable_channel; 17091e4a4f50SFabio Estevam sdma->dma_device.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES); 17101e4a4f50SFabio Estevam sdma->dma_device.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES); 17111e4a4f50SFabio Estevam sdma->dma_device.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV); 17121e4a4f50SFabio Estevam sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST; 17131ec1e82fSSascha Hauer sdma->dma_device.device_issue_pending = sdma_issue_pending; 1714b9b3f82fSSascha Hauer sdma->dma_device.dev->dma_parms = &sdma->dma_parms; 1715b9b3f82fSSascha Hauer dma_set_max_seg_size(sdma->dma_device.dev, 65535); 17161ec1e82fSSascha Hauer 171723e11811SVignesh Raman platform_set_drvdata(pdev, sdma); 171823e11811SVignesh Raman 17191ec1e82fSSascha Hauer ret = dma_async_device_register(&sdma->dma_device); 17201ec1e82fSSascha Hauer if (ret) { 17211ec1e82fSSascha Hauer dev_err(&pdev->dev, "unable to register\n"); 17221ec1e82fSSascha Hauer goto err_init; 17231ec1e82fSSascha Hauer } 17241ec1e82fSSascha Hauer 17259479e17cSShawn Guo if (np) { 17269479e17cSShawn Guo ret = of_dma_controller_register(np, sdma_xlate, sdma); 17279479e17cSShawn Guo if (ret) { 17289479e17cSShawn Guo dev_err(&pdev->dev, "failed to register controller\n"); 17299479e17cSShawn Guo goto err_register; 17309479e17cSShawn Guo } 1731*8391ecf4SShengjiu Wang 1732*8391ecf4SShengjiu Wang spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus"); 1733*8391ecf4SShengjiu Wang ret = of_address_to_resource(spba_bus, 0, &spba_res); 1734*8391ecf4SShengjiu Wang if (!ret) { 1735*8391ecf4SShengjiu Wang sdma->spba_start_addr = spba_res.start; 1736*8391ecf4SShengjiu Wang sdma->spba_end_addr = spba_res.end; 1737*8391ecf4SShengjiu Wang } 1738*8391ecf4SShengjiu Wang of_node_put(spba_bus); 17399479e17cSShawn Guo } 17409479e17cSShawn Guo 17415b28aa31SSascha Hauer dev_info(sdma->dev, "initialized\n"); 17421ec1e82fSSascha Hauer 17431ec1e82fSSascha Hauer return 0; 17441ec1e82fSSascha Hauer 17459479e17cSShawn Guo err_register: 17469479e17cSShawn Guo dma_async_device_unregister(&sdma->dma_device); 17471ec1e82fSSascha Hauer err_init: 17481ec1e82fSSascha Hauer kfree(sdma->script_addrs); 1749939fd4f0SShawn Guo return ret; 17501ec1e82fSSascha Hauer } 17511ec1e82fSSascha Hauer 17521d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev) 17531ec1e82fSSascha Hauer { 175423e11811SVignesh Raman struct sdma_engine *sdma = platform_get_drvdata(pdev); 1755c12fe497SVignesh Raman int i; 175623e11811SVignesh Raman 175723e11811SVignesh Raman dma_async_device_unregister(&sdma->dma_device); 175823e11811SVignesh Raman kfree(sdma->script_addrs); 1759c12fe497SVignesh Raman /* Kill the tasklet */ 1760c12fe497SVignesh Raman for (i = 0; i < MAX_DMA_CHANNELS; i++) { 1761c12fe497SVignesh Raman struct sdma_channel *sdmac = &sdma->channel[i]; 1762c12fe497SVignesh Raman 1763c12fe497SVignesh Raman tasklet_kill(&sdmac->tasklet); 1764c12fe497SVignesh Raman } 176523e11811SVignesh Raman 176623e11811SVignesh Raman platform_set_drvdata(pdev, NULL); 176723e11811SVignesh Raman dev_info(&pdev->dev, "Removed...\n"); 176823e11811SVignesh Raman return 0; 17691ec1e82fSSascha Hauer } 17701ec1e82fSSascha Hauer 17711ec1e82fSSascha Hauer static struct platform_driver sdma_driver = { 17721ec1e82fSSascha Hauer .driver = { 17731ec1e82fSSascha Hauer .name = "imx-sdma", 1774580975d7SShawn Guo .of_match_table = sdma_dt_ids, 17751ec1e82fSSascha Hauer }, 177662550cd7SShawn Guo .id_table = sdma_devtypes, 17771d1bbd30SMaxin B. John .remove = sdma_remove, 177823e11811SVignesh Raman .probe = sdma_probe, 17791ec1e82fSSascha Hauer }; 17801ec1e82fSSascha Hauer 178123e11811SVignesh Raman module_platform_driver(sdma_driver); 17821ec1e82fSSascha Hauer 17831ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>"); 17841ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver"); 17851ec1e82fSSascha Hauer MODULE_LICENSE("GPL"); 1786