1c01faacaSFabio Estevam // SPDX-License-Identifier: GPL-2.0+ 2c01faacaSFabio Estevam // 3c01faacaSFabio Estevam // drivers/dma/imx-sdma.c 4c01faacaSFabio Estevam // 5c01faacaSFabio Estevam // This file contains a driver for the Freescale Smart DMA engine 6c01faacaSFabio Estevam // 7c01faacaSFabio Estevam // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> 8c01faacaSFabio Estevam // 9c01faacaSFabio Estevam // Based on code from Freescale: 10c01faacaSFabio Estevam // 11c01faacaSFabio Estevam // Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved. 121ec1e82fSSascha Hauer 131ec1e82fSSascha Hauer #include <linux/init.h> 141d069bfaSMichael Olbrich #include <linux/iopoll.h> 15f8de8f4cSAxel Lin #include <linux/module.h> 161ec1e82fSSascha Hauer #include <linux/types.h> 170bbc1413SRichard Zhao #include <linux/bitops.h> 181ec1e82fSSascha Hauer #include <linux/mm.h> 191ec1e82fSSascha Hauer #include <linux/interrupt.h> 201ec1e82fSSascha Hauer #include <linux/clk.h> 212ccaef05SRichard Zhao #include <linux/delay.h> 221ec1e82fSSascha Hauer #include <linux/sched.h> 231ec1e82fSSascha Hauer #include <linux/semaphore.h> 241ec1e82fSSascha Hauer #include <linux/spinlock.h> 251ec1e82fSSascha Hauer #include <linux/device.h> 261ec1e82fSSascha Hauer #include <linux/dma-mapping.h> 271ec1e82fSSascha Hauer #include <linux/firmware.h> 281ec1e82fSSascha Hauer #include <linux/slab.h> 291ec1e82fSSascha Hauer #include <linux/platform_device.h> 301ec1e82fSSascha Hauer #include <linux/dmaengine.h> 31580975d7SShawn Guo #include <linux/of.h> 328391ecf4SShengjiu Wang #include <linux/of_address.h> 33580975d7SShawn Guo #include <linux/of_device.h> 349479e17cSShawn Guo #include <linux/of_dma.h> 35b8603d2aSLucas Stach #include <linux/workqueue.h> 361ec1e82fSSascha Hauer 371ec1e82fSSascha Hauer #include <asm/irq.h> 3882906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h> 39d078cd1bSZidan Wang #include <linux/regmap.h> 40d078cd1bSZidan Wang #include <linux/mfd/syscon.h> 41d078cd1bSZidan Wang #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h> 421ec1e82fSSascha Hauer 43d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 4457b772b8SRobin Gong #include "virt-dma.h" 45d2ebfb33SRussell King - ARM Linux 461ec1e82fSSascha Hauer /* SDMA registers */ 471ec1e82fSSascha Hauer #define SDMA_H_C0PTR 0x000 481ec1e82fSSascha Hauer #define SDMA_H_INTR 0x004 491ec1e82fSSascha Hauer #define SDMA_H_STATSTOP 0x008 501ec1e82fSSascha Hauer #define SDMA_H_START 0x00c 511ec1e82fSSascha Hauer #define SDMA_H_EVTOVR 0x010 521ec1e82fSSascha Hauer #define SDMA_H_DSPOVR 0x014 531ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR 0x018 541ec1e82fSSascha Hauer #define SDMA_H_EVTPEND 0x01c 551ec1e82fSSascha Hauer #define SDMA_H_DSPENBL 0x020 561ec1e82fSSascha Hauer #define SDMA_H_RESET 0x024 571ec1e82fSSascha Hauer #define SDMA_H_EVTERR 0x028 581ec1e82fSSascha Hauer #define SDMA_H_INTRMSK 0x02c 591ec1e82fSSascha Hauer #define SDMA_H_PSW 0x030 601ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG 0x034 611ec1e82fSSascha Hauer #define SDMA_H_CONFIG 0x038 621ec1e82fSSascha Hauer #define SDMA_ONCE_ENB 0x040 631ec1e82fSSascha Hauer #define SDMA_ONCE_DATA 0x044 641ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR 0x048 651ec1e82fSSascha Hauer #define SDMA_ONCE_STAT 0x04c 661ec1e82fSSascha Hauer #define SDMA_ONCE_CMD 0x050 671ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR 0x054 681ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR 0x058 691ec1e82fSSascha Hauer #define SDMA_CHN0ADDR 0x05c 701ec1e82fSSascha Hauer #define SDMA_ONCE_RTB 0x060 711ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1 0x070 721ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2 0x074 7362550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35 0x200 7462550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31 0x080 751ec1e82fSSascha Hauer #define SDMA_CHNPRI_0 0x100 761ec1e82fSSascha Hauer 771ec1e82fSSascha Hauer /* 781ec1e82fSSascha Hauer * Buffer descriptor status values. 791ec1e82fSSascha Hauer */ 801ec1e82fSSascha Hauer #define BD_DONE 0x01 811ec1e82fSSascha Hauer #define BD_WRAP 0x02 821ec1e82fSSascha Hauer #define BD_CONT 0x04 831ec1e82fSSascha Hauer #define BD_INTR 0x08 841ec1e82fSSascha Hauer #define BD_RROR 0x10 851ec1e82fSSascha Hauer #define BD_LAST 0x20 861ec1e82fSSascha Hauer #define BD_EXTD 0x80 871ec1e82fSSascha Hauer 881ec1e82fSSascha Hauer /* 891ec1e82fSSascha Hauer * Data Node descriptor status values. 901ec1e82fSSascha Hauer */ 911ec1e82fSSascha Hauer #define DND_END_OF_FRAME 0x80 921ec1e82fSSascha Hauer #define DND_END_OF_XFER 0x40 931ec1e82fSSascha Hauer #define DND_DONE 0x20 941ec1e82fSSascha Hauer #define DND_UNUSED 0x01 951ec1e82fSSascha Hauer 961ec1e82fSSascha Hauer /* 971ec1e82fSSascha Hauer * IPCV2 descriptor status values. 981ec1e82fSSascha Hauer */ 991ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME 0x40 1001ec1e82fSSascha Hauer 1011ec1e82fSSascha Hauer #define IPCV2_MAX_NODES 50 1021ec1e82fSSascha Hauer /* 1031ec1e82fSSascha Hauer * Error bit set in the CCB status field by the SDMA, 1041ec1e82fSSascha Hauer * in setbd routine, in case of a transfer error 1051ec1e82fSSascha Hauer */ 1061ec1e82fSSascha Hauer #define DATA_ERROR 0x10000000 1071ec1e82fSSascha Hauer 1081ec1e82fSSascha Hauer /* 1091ec1e82fSSascha Hauer * Buffer descriptor commands. 1101ec1e82fSSascha Hauer */ 1111ec1e82fSSascha Hauer #define C0_ADDR 0x01 1121ec1e82fSSascha Hauer #define C0_LOAD 0x02 1131ec1e82fSSascha Hauer #define C0_DUMP 0x03 1141ec1e82fSSascha Hauer #define C0_SETCTX 0x07 1151ec1e82fSSascha Hauer #define C0_GETCTX 0x03 1161ec1e82fSSascha Hauer #define C0_SETDM 0x01 1171ec1e82fSSascha Hauer #define C0_SETPM 0x04 1181ec1e82fSSascha Hauer #define C0_GETDM 0x02 1191ec1e82fSSascha Hauer #define C0_GETPM 0x08 1201ec1e82fSSascha Hauer /* 1211ec1e82fSSascha Hauer * Change endianness indicator in the BD command field 1221ec1e82fSSascha Hauer */ 1231ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS 0x80 1241ec1e82fSSascha Hauer 1251ec1e82fSSascha Hauer /* 1268391ecf4SShengjiu Wang * p_2_p watermark_level description 1278391ecf4SShengjiu Wang * Bits Name Description 1288391ecf4SShengjiu Wang * 0-7 Lower WML Lower watermark level 1298391ecf4SShengjiu Wang * 8 PS 1: Pad Swallowing 1308391ecf4SShengjiu Wang * 0: No Pad Swallowing 1318391ecf4SShengjiu Wang * 9 PA 1: Pad Adding 1328391ecf4SShengjiu Wang * 0: No Pad Adding 1338391ecf4SShengjiu Wang * 10 SPDIF If this bit is set both source 1348391ecf4SShengjiu Wang * and destination are on SPBA 1358391ecf4SShengjiu Wang * 11 Source Bit(SP) 1: Source on SPBA 1368391ecf4SShengjiu Wang * 0: Source on AIPS 1378391ecf4SShengjiu Wang * 12 Destination Bit(DP) 1: Destination on SPBA 1388391ecf4SShengjiu Wang * 0: Destination on AIPS 1398391ecf4SShengjiu Wang * 13-15 --------- MUST BE 0 1408391ecf4SShengjiu Wang * 16-23 Higher WML HWML 1418391ecf4SShengjiu Wang * 24-27 N Total number of samples after 1428391ecf4SShengjiu Wang * which Pad adding/Swallowing 1438391ecf4SShengjiu Wang * must be done. It must be odd. 1448391ecf4SShengjiu Wang * 28 Lower WML Event(LWE) SDMA events reg to check for 1458391ecf4SShengjiu Wang * LWML event mask 1468391ecf4SShengjiu Wang * 0: LWE in EVENTS register 1478391ecf4SShengjiu Wang * 1: LWE in EVENTS2 register 1488391ecf4SShengjiu Wang * 29 Higher WML Event(HWE) SDMA events reg to check for 1498391ecf4SShengjiu Wang * HWML event mask 1508391ecf4SShengjiu Wang * 0: HWE in EVENTS register 1518391ecf4SShengjiu Wang * 1: HWE in EVENTS2 register 1528391ecf4SShengjiu Wang * 30 --------- MUST BE 0 1538391ecf4SShengjiu Wang * 31 CONT 1: Amount of samples to be 1548391ecf4SShengjiu Wang * transferred is unknown and 1558391ecf4SShengjiu Wang * script will keep on 1568391ecf4SShengjiu Wang * transferring samples as long as 1578391ecf4SShengjiu Wang * both events are detected and 1588391ecf4SShengjiu Wang * script must be manually stopped 1598391ecf4SShengjiu Wang * by the application 1608391ecf4SShengjiu Wang * 0: The amount of samples to be 1618391ecf4SShengjiu Wang * transferred is equal to the 1628391ecf4SShengjiu Wang * count field of mode word 1638391ecf4SShengjiu Wang */ 1648391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWML 0xFF 1658391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PS BIT(8) 1668391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PA BIT(9) 1678391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SPDIF BIT(10) 1688391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SP BIT(11) 1698391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_DP BIT(12) 1708391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16) 1718391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWE BIT(28) 1728391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWE BIT(29) 1738391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_CONT BIT(31) 1748391ecf4SShengjiu Wang 175f9d4a398SNicolin Chen #define SDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \ 176f9d4a398SNicolin Chen BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \ 177f9d4a398SNicolin Chen BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)) 178f9d4a398SNicolin Chen 179f9d4a398SNicolin Chen #define SDMA_DMA_DIRECTIONS (BIT(DMA_DEV_TO_MEM) | \ 180f9d4a398SNicolin Chen BIT(DMA_MEM_TO_DEV) | \ 181f9d4a398SNicolin Chen BIT(DMA_DEV_TO_DEV)) 182f9d4a398SNicolin Chen 1838d11cfb0SVladimir Zapolskiy /** 1848d11cfb0SVladimir Zapolskiy * struct sdma_script_start_addrs - SDMA script start pointers 1858d11cfb0SVladimir Zapolskiy * 1868d11cfb0SVladimir Zapolskiy * start addresses of the different functions in the physical 1878d11cfb0SVladimir Zapolskiy * address space of the SDMA engine. 1888d11cfb0SVladimir Zapolskiy */ 1898d11cfb0SVladimir Zapolskiy struct sdma_script_start_addrs { 1908d11cfb0SVladimir Zapolskiy s32 ap_2_ap_addr; 1918d11cfb0SVladimir Zapolskiy s32 ap_2_bp_addr; 1928d11cfb0SVladimir Zapolskiy s32 ap_2_ap_fixed_addr; 1938d11cfb0SVladimir Zapolskiy s32 bp_2_ap_addr; 1948d11cfb0SVladimir Zapolskiy s32 loopback_on_dsp_side_addr; 1958d11cfb0SVladimir Zapolskiy s32 mcu_interrupt_only_addr; 1968d11cfb0SVladimir Zapolskiy s32 firi_2_per_addr; 1978d11cfb0SVladimir Zapolskiy s32 firi_2_mcu_addr; 1988d11cfb0SVladimir Zapolskiy s32 per_2_firi_addr; 1998d11cfb0SVladimir Zapolskiy s32 mcu_2_firi_addr; 2008d11cfb0SVladimir Zapolskiy s32 uart_2_per_addr; 2018d11cfb0SVladimir Zapolskiy s32 uart_2_mcu_addr; 2028d11cfb0SVladimir Zapolskiy s32 per_2_app_addr; 2038d11cfb0SVladimir Zapolskiy s32 mcu_2_app_addr; 2048d11cfb0SVladimir Zapolskiy s32 per_2_per_addr; 2058d11cfb0SVladimir Zapolskiy s32 uartsh_2_per_addr; 2068d11cfb0SVladimir Zapolskiy s32 uartsh_2_mcu_addr; 2078d11cfb0SVladimir Zapolskiy s32 per_2_shp_addr; 2088d11cfb0SVladimir Zapolskiy s32 mcu_2_shp_addr; 2098d11cfb0SVladimir Zapolskiy s32 ata_2_mcu_addr; 2108d11cfb0SVladimir Zapolskiy s32 mcu_2_ata_addr; 2118d11cfb0SVladimir Zapolskiy s32 app_2_per_addr; 2128d11cfb0SVladimir Zapolskiy s32 app_2_mcu_addr; 2138d11cfb0SVladimir Zapolskiy s32 shp_2_per_addr; 2148d11cfb0SVladimir Zapolskiy s32 shp_2_mcu_addr; 2158d11cfb0SVladimir Zapolskiy s32 mshc_2_mcu_addr; 2168d11cfb0SVladimir Zapolskiy s32 mcu_2_mshc_addr; 2178d11cfb0SVladimir Zapolskiy s32 spdif_2_mcu_addr; 2188d11cfb0SVladimir Zapolskiy s32 mcu_2_spdif_addr; 2198d11cfb0SVladimir Zapolskiy s32 asrc_2_mcu_addr; 2208d11cfb0SVladimir Zapolskiy s32 ext_mem_2_ipu_addr; 2218d11cfb0SVladimir Zapolskiy s32 descrambler_addr; 2228d11cfb0SVladimir Zapolskiy s32 dptc_dvfs_addr; 2238d11cfb0SVladimir Zapolskiy s32 utra_addr; 2248d11cfb0SVladimir Zapolskiy s32 ram_code_start_addr; 2258d11cfb0SVladimir Zapolskiy /* End of v1 array */ 2268d11cfb0SVladimir Zapolskiy s32 mcu_2_ssish_addr; 2278d11cfb0SVladimir Zapolskiy s32 ssish_2_mcu_addr; 2288d11cfb0SVladimir Zapolskiy s32 hdmi_dma_addr; 2298d11cfb0SVladimir Zapolskiy /* End of v2 array */ 2308d11cfb0SVladimir Zapolskiy s32 zcanfd_2_mcu_addr; 2318d11cfb0SVladimir Zapolskiy s32 zqspi_2_mcu_addr; 2328d11cfb0SVladimir Zapolskiy s32 mcu_2_ecspi_addr; 2338d11cfb0SVladimir Zapolskiy /* End of v3 array */ 2348d11cfb0SVladimir Zapolskiy s32 mcu_2_zqspi_addr; 2358d11cfb0SVladimir Zapolskiy /* End of v4 array */ 2368d11cfb0SVladimir Zapolskiy }; 2378d11cfb0SVladimir Zapolskiy 2388391ecf4SShengjiu Wang /* 2391ec1e82fSSascha Hauer * Mode/Count of data node descriptors - IPCv2 2401ec1e82fSSascha Hauer */ 2411ec1e82fSSascha Hauer struct sdma_mode_count { 2424a6b2e8aSRobin Gong #define SDMA_BD_MAX_CNT 0xffff 2431ec1e82fSSascha Hauer u32 count : 16; /* size of the buffer pointed by this BD */ 2441ec1e82fSSascha Hauer u32 status : 8; /* E,R,I,C,W,D status bits stored here */ 245e4b75760SMartin Kaiser u32 command : 8; /* command mostly used for channel 0 */ 2461ec1e82fSSascha Hauer }; 2471ec1e82fSSascha Hauer 2481ec1e82fSSascha Hauer /* 2491ec1e82fSSascha Hauer * Buffer descriptor 2501ec1e82fSSascha Hauer */ 2511ec1e82fSSascha Hauer struct sdma_buffer_descriptor { 2521ec1e82fSSascha Hauer struct sdma_mode_count mode; 2531ec1e82fSSascha Hauer u32 buffer_addr; /* address of the buffer described */ 2541ec1e82fSSascha Hauer u32 ext_buffer_addr; /* extended buffer address */ 2551ec1e82fSSascha Hauer } __attribute__ ((packed)); 2561ec1e82fSSascha Hauer 2571ec1e82fSSascha Hauer /** 2581ec1e82fSSascha Hauer * struct sdma_channel_control - Channel control Block 2591ec1e82fSSascha Hauer * 26024ca312dSRobin Gong * @current_bd_ptr: current buffer descriptor processed 26124ca312dSRobin Gong * @base_bd_ptr: first element of buffer descriptor array 26224ca312dSRobin Gong * @unused: padding. The SDMA engine expects an array of 128 byte 2631ec1e82fSSascha Hauer * control blocks 2641ec1e82fSSascha Hauer */ 2651ec1e82fSSascha Hauer struct sdma_channel_control { 2661ec1e82fSSascha Hauer u32 current_bd_ptr; 2671ec1e82fSSascha Hauer u32 base_bd_ptr; 2681ec1e82fSSascha Hauer u32 unused[2]; 2691ec1e82fSSascha Hauer } __attribute__ ((packed)); 2701ec1e82fSSascha Hauer 2711ec1e82fSSascha Hauer /** 2721ec1e82fSSascha Hauer * struct sdma_state_registers - SDMA context for a channel 2731ec1e82fSSascha Hauer * 2741ec1e82fSSascha Hauer * @pc: program counter 27524ca312dSRobin Gong * @unused1: unused 2761ec1e82fSSascha Hauer * @t: test bit: status of arithmetic & test instruction 2771ec1e82fSSascha Hauer * @rpc: return program counter 27824ca312dSRobin Gong * @unused0: unused 2791ec1e82fSSascha Hauer * @sf: source fault while loading data 2801ec1e82fSSascha Hauer * @spc: loop start program counter 28124ca312dSRobin Gong * @unused2: unused 2821ec1e82fSSascha Hauer * @df: destination fault while storing data 2831ec1e82fSSascha Hauer * @epc: loop end program counter 2841ec1e82fSSascha Hauer * @lm: loop mode 2851ec1e82fSSascha Hauer */ 2861ec1e82fSSascha Hauer struct sdma_state_registers { 2871ec1e82fSSascha Hauer u32 pc :14; 2881ec1e82fSSascha Hauer u32 unused1: 1; 2891ec1e82fSSascha Hauer u32 t : 1; 2901ec1e82fSSascha Hauer u32 rpc :14; 2911ec1e82fSSascha Hauer u32 unused0: 1; 2921ec1e82fSSascha Hauer u32 sf : 1; 2931ec1e82fSSascha Hauer u32 spc :14; 2941ec1e82fSSascha Hauer u32 unused2: 1; 2951ec1e82fSSascha Hauer u32 df : 1; 2961ec1e82fSSascha Hauer u32 epc :14; 2971ec1e82fSSascha Hauer u32 lm : 2; 2981ec1e82fSSascha Hauer } __attribute__ ((packed)); 2991ec1e82fSSascha Hauer 3001ec1e82fSSascha Hauer /** 3011ec1e82fSSascha Hauer * struct sdma_context_data - sdma context specific to a channel 3021ec1e82fSSascha Hauer * 3031ec1e82fSSascha Hauer * @channel_state: channel state bits 3041ec1e82fSSascha Hauer * @gReg: general registers 3051ec1e82fSSascha Hauer * @mda: burst dma destination address register 3061ec1e82fSSascha Hauer * @msa: burst dma source address register 3071ec1e82fSSascha Hauer * @ms: burst dma status register 3081ec1e82fSSascha Hauer * @md: burst dma data register 3091ec1e82fSSascha Hauer * @pda: peripheral dma destination address register 3101ec1e82fSSascha Hauer * @psa: peripheral dma source address register 3111ec1e82fSSascha Hauer * @ps: peripheral dma status register 3121ec1e82fSSascha Hauer * @pd: peripheral dma data register 3131ec1e82fSSascha Hauer * @ca: CRC polynomial register 3141ec1e82fSSascha Hauer * @cs: CRC accumulator register 3151ec1e82fSSascha Hauer * @dda: dedicated core destination address register 3161ec1e82fSSascha Hauer * @dsa: dedicated core source address register 3171ec1e82fSSascha Hauer * @ds: dedicated core status register 3181ec1e82fSSascha Hauer * @dd: dedicated core data register 31924ca312dSRobin Gong * @scratch0: 1st word of dedicated ram for context switch 32024ca312dSRobin Gong * @scratch1: 2nd word of dedicated ram for context switch 32124ca312dSRobin Gong * @scratch2: 3rd word of dedicated ram for context switch 32224ca312dSRobin Gong * @scratch3: 4th word of dedicated ram for context switch 32324ca312dSRobin Gong * @scratch4: 5th word of dedicated ram for context switch 32424ca312dSRobin Gong * @scratch5: 6th word of dedicated ram for context switch 32524ca312dSRobin Gong * @scratch6: 7th word of dedicated ram for context switch 32624ca312dSRobin Gong * @scratch7: 8th word of dedicated ram for context switch 3271ec1e82fSSascha Hauer */ 3281ec1e82fSSascha Hauer struct sdma_context_data { 3291ec1e82fSSascha Hauer struct sdma_state_registers channel_state; 3301ec1e82fSSascha Hauer u32 gReg[8]; 3311ec1e82fSSascha Hauer u32 mda; 3321ec1e82fSSascha Hauer u32 msa; 3331ec1e82fSSascha Hauer u32 ms; 3341ec1e82fSSascha Hauer u32 md; 3351ec1e82fSSascha Hauer u32 pda; 3361ec1e82fSSascha Hauer u32 psa; 3371ec1e82fSSascha Hauer u32 ps; 3381ec1e82fSSascha Hauer u32 pd; 3391ec1e82fSSascha Hauer u32 ca; 3401ec1e82fSSascha Hauer u32 cs; 3411ec1e82fSSascha Hauer u32 dda; 3421ec1e82fSSascha Hauer u32 dsa; 3431ec1e82fSSascha Hauer u32 ds; 3441ec1e82fSSascha Hauer u32 dd; 3451ec1e82fSSascha Hauer u32 scratch0; 3461ec1e82fSSascha Hauer u32 scratch1; 3471ec1e82fSSascha Hauer u32 scratch2; 3481ec1e82fSSascha Hauer u32 scratch3; 3491ec1e82fSSascha Hauer u32 scratch4; 3501ec1e82fSSascha Hauer u32 scratch5; 3511ec1e82fSSascha Hauer u32 scratch6; 3521ec1e82fSSascha Hauer u32 scratch7; 3531ec1e82fSSascha Hauer } __attribute__ ((packed)); 3541ec1e82fSSascha Hauer 3551ec1e82fSSascha Hauer 3561ec1e82fSSascha Hauer struct sdma_engine; 3571ec1e82fSSascha Hauer 3581ec1e82fSSascha Hauer /** 35976c33d27SSascha Hauer * struct sdma_desc - descriptor structor for one transfer 36024ca312dSRobin Gong * @vd: descriptor for virt dma 36124ca312dSRobin Gong * @num_bd: number of descriptors currently handling 36224ca312dSRobin Gong * @bd_phys: physical address of bd 36324ca312dSRobin Gong * @buf_tail: ID of the buffer that was processed 36424ca312dSRobin Gong * @buf_ptail: ID of the previous buffer that was processed 36524ca312dSRobin Gong * @period_len: period length, used in cyclic. 36624ca312dSRobin Gong * @chn_real_count: the real count updated from bd->mode.count 36724ca312dSRobin Gong * @chn_count: the transfer count set 36824ca312dSRobin Gong * @sdmac: sdma_channel pointer 36924ca312dSRobin Gong * @bd: pointer of allocate bd 37076c33d27SSascha Hauer */ 37176c33d27SSascha Hauer struct sdma_desc { 37257b772b8SRobin Gong struct virt_dma_desc vd; 37376c33d27SSascha Hauer unsigned int num_bd; 37476c33d27SSascha Hauer dma_addr_t bd_phys; 37576c33d27SSascha Hauer unsigned int buf_tail; 37676c33d27SSascha Hauer unsigned int buf_ptail; 37776c33d27SSascha Hauer unsigned int period_len; 37876c33d27SSascha Hauer unsigned int chn_real_count; 37976c33d27SSascha Hauer unsigned int chn_count; 38076c33d27SSascha Hauer struct sdma_channel *sdmac; 38176c33d27SSascha Hauer struct sdma_buffer_descriptor *bd; 38276c33d27SSascha Hauer }; 38376c33d27SSascha Hauer 38476c33d27SSascha Hauer /** 3851ec1e82fSSascha Hauer * struct sdma_channel - housekeeping for a SDMA channel 3861ec1e82fSSascha Hauer * 38724ca312dSRobin Gong * @vc: virt_dma base structure 38824ca312dSRobin Gong * @desc: sdma description including vd and other special member 38924ca312dSRobin Gong * @sdma: pointer to the SDMA engine for this channel 39024ca312dSRobin Gong * @channel: the channel number, matches dmaengine chan_id + 1 39124ca312dSRobin Gong * @direction: transfer type. Needed for setting SDMA script 392d0c4a149SLee Jones * @slave_config: Slave configuration 39324ca312dSRobin Gong * @peripheral_type: Peripheral type. Needed for setting SDMA script 39424ca312dSRobin Gong * @event_id0: aka dma request line 39524ca312dSRobin Gong * @event_id1: for channels that use 2 events 39624ca312dSRobin Gong * @word_size: peripheral access size 39724ca312dSRobin Gong * @pc_from_device: script address for those device_2_memory 39824ca312dSRobin Gong * @pc_to_device: script address for those memory_2_device 39924ca312dSRobin Gong * @device_to_device: script address for those device_2_device 4000f06c027SRobin Gong * @pc_to_pc: script address for those memory_2_memory 40124ca312dSRobin Gong * @flags: loop mode or not 40224ca312dSRobin Gong * @per_address: peripheral source or destination address in common case 40324ca312dSRobin Gong * destination address in p_2_p case 40424ca312dSRobin Gong * @per_address2: peripheral source address in p_2_p case 40524ca312dSRobin Gong * @event_mask: event mask used in p_2_p script 40624ca312dSRobin Gong * @watermark_level: value for gReg[7], some script will extend it from 40724ca312dSRobin Gong * basic watermark such as p_2_p 40824ca312dSRobin Gong * @shp_addr: value for gReg[6] 40924ca312dSRobin Gong * @per_addr: value for gReg[2] 41024ca312dSRobin Gong * @status: status of dma channel 411d0c4a149SLee Jones * @context_loaded: ensure context is only loaded once 41224ca312dSRobin Gong * @data: specific sdma interface structure 41324ca312dSRobin Gong * @bd_pool: dma_pool for bd 414d0c4a149SLee Jones * @terminate_worker: used to call back into terminate work function 4151ec1e82fSSascha Hauer */ 4161ec1e82fSSascha Hauer struct sdma_channel { 41757b772b8SRobin Gong struct virt_dma_chan vc; 41876c33d27SSascha Hauer struct sdma_desc *desc; 4191ec1e82fSSascha Hauer struct sdma_engine *sdma; 4201ec1e82fSSascha Hauer unsigned int channel; 421db8196dfSVinod Koul enum dma_transfer_direction direction; 422107d0644SVinod Koul struct dma_slave_config slave_config; 4231ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type; 4241ec1e82fSSascha Hauer unsigned int event_id0; 4251ec1e82fSSascha Hauer unsigned int event_id1; 4261ec1e82fSSascha Hauer enum dma_slave_buswidth word_size; 4271ec1e82fSSascha Hauer unsigned int pc_from_device, pc_to_device; 4288391ecf4SShengjiu Wang unsigned int device_to_device; 4290f06c027SRobin Gong unsigned int pc_to_pc; 4301ec1e82fSSascha Hauer unsigned long flags; 4318391ecf4SShengjiu Wang dma_addr_t per_address, per_address2; 4320bbc1413SRichard Zhao unsigned long event_mask[2]; 4330bbc1413SRichard Zhao unsigned long watermark_level; 4341ec1e82fSSascha Hauer u32 shp_addr, per_addr; 4351ec1e82fSSascha Hauer enum dma_status status; 4360b351865SNicolin Chen struct imx_dma_data data; 437b8603d2aSLucas Stach struct work_struct terminate_worker; 438e8fafa50SRobin Gong bool is_ram_script; 4391ec1e82fSSascha Hauer }; 4401ec1e82fSSascha Hauer 4410bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP BIT(0) 4421ec1e82fSSascha Hauer 4431ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32 4441ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1 4451ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1 4461ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7 4471ec1e82fSSascha Hauer 4481ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453 4491ec1e82fSSascha Hauer 4501ec1e82fSSascha Hauer /** 4511ec1e82fSSascha Hauer * struct sdma_firmware_header - Layout of the firmware image 4521ec1e82fSSascha Hauer * 45324ca312dSRobin Gong * @magic: "SDMA" 45424ca312dSRobin Gong * @version_major: increased whenever layout of struct 45524ca312dSRobin Gong * sdma_script_start_addrs changes. 45624ca312dSRobin Gong * @version_minor: firmware minor version (for binary compatible changes) 45724ca312dSRobin Gong * @script_addrs_start: offset of struct sdma_script_start_addrs in this image 45824ca312dSRobin Gong * @num_script_addrs: Number of script addresses in this image 45924ca312dSRobin Gong * @ram_code_start: offset of SDMA ram image in this firmware image 46024ca312dSRobin Gong * @ram_code_size: size of SDMA ram image 46124ca312dSRobin Gong * @script_addrs: Stores the start address of the SDMA scripts 4621ec1e82fSSascha Hauer * (in SDMA memory space) 4631ec1e82fSSascha Hauer */ 4641ec1e82fSSascha Hauer struct sdma_firmware_header { 4651ec1e82fSSascha Hauer u32 magic; 4661ec1e82fSSascha Hauer u32 version_major; 4671ec1e82fSSascha Hauer u32 version_minor; 4681ec1e82fSSascha Hauer u32 script_addrs_start; 4691ec1e82fSSascha Hauer u32 num_script_addrs; 4701ec1e82fSSascha Hauer u32 ram_code_start; 4711ec1e82fSSascha Hauer u32 ram_code_size; 4721ec1e82fSSascha Hauer }; 4731ec1e82fSSascha Hauer 47417bba72fSSascha Hauer struct sdma_driver_data { 47517bba72fSSascha Hauer int chnenbl0; 47617bba72fSSascha Hauer int num_events; 477dcfec3c0SSascha Hauer struct sdma_script_start_addrs *script_addrs; 478941acd56SAngus Ainslie (Purism) bool check_ratio; 479*4852e9a2SRobin Gong /* 480*4852e9a2SRobin Gong * ecspi ERR009165 fixed should be done in sdma script 481*4852e9a2SRobin Gong * and it has been fixed in soc from i.mx6ul. 482*4852e9a2SRobin Gong * please get more information from the below link: 483*4852e9a2SRobin Gong * https://www.nxp.com/docs/en/errata/IMX6DQCE.pdf 484*4852e9a2SRobin Gong */ 485*4852e9a2SRobin Gong bool ecspi_fixed; 48662550cd7SShawn Guo }; 48762550cd7SShawn Guo 4881ec1e82fSSascha Hauer struct sdma_engine { 4891ec1e82fSSascha Hauer struct device *dev; 4901ec1e82fSSascha Hauer struct sdma_channel channel[MAX_DMA_CHANNELS]; 4911ec1e82fSSascha Hauer struct sdma_channel_control *channel_control; 4921ec1e82fSSascha Hauer void __iomem *regs; 4931ec1e82fSSascha Hauer struct sdma_context_data *context; 4941ec1e82fSSascha Hauer dma_addr_t context_phys; 4951ec1e82fSSascha Hauer struct dma_device dma_device; 4967560e3f3SSascha Hauer struct clk *clk_ipg; 4977560e3f3SSascha Hauer struct clk *clk_ahb; 4982ccaef05SRichard Zhao spinlock_t channel_0_lock; 499cd72b846SNicolin Chen u32 script_number; 5001ec1e82fSSascha Hauer struct sdma_script_start_addrs *script_addrs; 50117bba72fSSascha Hauer const struct sdma_driver_data *drvdata; 5028391ecf4SShengjiu Wang u32 spba_start_addr; 5038391ecf4SShengjiu Wang u32 spba_end_addr; 5045bb9dbb5SVinod Koul unsigned int irq; 50576c33d27SSascha Hauer dma_addr_t bd0_phys; 50676c33d27SSascha Hauer struct sdma_buffer_descriptor *bd0; 50725aaa75dSAngus Ainslie (Purism) /* clock ratio for AHB:SDMA core. 1:1 is 1, 2:1 is 0*/ 50825aaa75dSAngus Ainslie (Purism) bool clk_ratio; 509e8fafa50SRobin Gong bool fw_loaded; 51017bba72fSSascha Hauer }; 51117bba72fSSascha Hauer 512107d0644SVinod Koul static int sdma_config_write(struct dma_chan *chan, 513107d0644SVinod Koul struct dma_slave_config *dmaengine_cfg, 514107d0644SVinod Koul enum dma_transfer_direction direction); 515107d0644SVinod Koul 516e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx31 = { 51717bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX31, 51817bba72fSSascha Hauer .num_events = 32, 51917bba72fSSascha Hauer }; 52017bba72fSSascha Hauer 521dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = { 522dcfec3c0SSascha Hauer .ap_2_ap_addr = 729, 523dcfec3c0SSascha Hauer .uart_2_mcu_addr = 904, 524dcfec3c0SSascha Hauer .per_2_app_addr = 1255, 525dcfec3c0SSascha Hauer .mcu_2_app_addr = 834, 526dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1120, 527dcfec3c0SSascha Hauer .per_2_shp_addr = 1329, 528dcfec3c0SSascha Hauer .mcu_2_shp_addr = 1048, 529dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1560, 530dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1479, 531dcfec3c0SSascha Hauer .app_2_per_addr = 1189, 532dcfec3c0SSascha Hauer .app_2_mcu_addr = 770, 533dcfec3c0SSascha Hauer .shp_2_per_addr = 1407, 534dcfec3c0SSascha Hauer .shp_2_mcu_addr = 979, 535dcfec3c0SSascha Hauer }; 536dcfec3c0SSascha Hauer 537e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx25 = { 538dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 539dcfec3c0SSascha Hauer .num_events = 48, 540dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx25, 541dcfec3c0SSascha Hauer }; 542dcfec3c0SSascha Hauer 543e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx35 = { 54417bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 54517bba72fSSascha Hauer .num_events = 48, 5461ec1e82fSSascha Hauer }; 5471ec1e82fSSascha Hauer 548dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = { 549dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 550dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 551dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 552dcfec3c0SSascha Hauer .mcu_2_shp_addr = 961, 553dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1473, 554dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1392, 555dcfec3c0SSascha Hauer .app_2_per_addr = 1033, 556dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 557dcfec3c0SSascha Hauer .shp_2_per_addr = 1251, 558dcfec3c0SSascha Hauer .shp_2_mcu_addr = 892, 559dcfec3c0SSascha Hauer }; 560dcfec3c0SSascha Hauer 561e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx51 = { 562dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 563dcfec3c0SSascha Hauer .num_events = 48, 564dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx51, 565dcfec3c0SSascha Hauer }; 566dcfec3c0SSascha Hauer 567dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = { 568dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 569dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 570dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 571dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 572dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 573dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 574dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 575dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 576dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 577dcfec3c0SSascha Hauer .firi_2_mcu_addr = 1193, 578dcfec3c0SSascha Hauer .mcu_2_firi_addr = 1290, 579dcfec3c0SSascha Hauer }; 580dcfec3c0SSascha Hauer 581e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx53 = { 582dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 583dcfec3c0SSascha Hauer .num_events = 48, 584dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx53, 585dcfec3c0SSascha Hauer }; 586dcfec3c0SSascha Hauer 587dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = { 588dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 589dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 590dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 591dcfec3c0SSascha Hauer .per_2_per_addr = 6331, 592dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 593dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 594dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 595dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 596dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 597dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 598dcfec3c0SSascha Hauer }; 599dcfec3c0SSascha Hauer 600e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx6q = { 601dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 602dcfec3c0SSascha Hauer .num_events = 48, 603dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx6q, 604dcfec3c0SSascha Hauer }; 605dcfec3c0SSascha Hauer 606*4852e9a2SRobin Gong static struct sdma_driver_data sdma_imx6ul = { 607*4852e9a2SRobin Gong .chnenbl0 = SDMA_CHNENBL0_IMX35, 608*4852e9a2SRobin Gong .num_events = 48, 609*4852e9a2SRobin Gong .script_addrs = &sdma_script_imx6q, 610*4852e9a2SRobin Gong .ecspi_fixed = true, 611*4852e9a2SRobin Gong }; 612*4852e9a2SRobin Gong 613b7d2648aSFabio Estevam static struct sdma_script_start_addrs sdma_script_imx7d = { 614b7d2648aSFabio Estevam .ap_2_ap_addr = 644, 615b7d2648aSFabio Estevam .uart_2_mcu_addr = 819, 616b7d2648aSFabio Estevam .mcu_2_app_addr = 749, 617b7d2648aSFabio Estevam .uartsh_2_mcu_addr = 1034, 618b7d2648aSFabio Estevam .mcu_2_shp_addr = 962, 619b7d2648aSFabio Estevam .app_2_mcu_addr = 685, 620b7d2648aSFabio Estevam .shp_2_mcu_addr = 893, 621b7d2648aSFabio Estevam .spdif_2_mcu_addr = 1102, 622b7d2648aSFabio Estevam .mcu_2_spdif_addr = 1136, 623b7d2648aSFabio Estevam }; 624b7d2648aSFabio Estevam 625b7d2648aSFabio Estevam static struct sdma_driver_data sdma_imx7d = { 626b7d2648aSFabio Estevam .chnenbl0 = SDMA_CHNENBL0_IMX35, 627b7d2648aSFabio Estevam .num_events = 48, 628b7d2648aSFabio Estevam .script_addrs = &sdma_script_imx7d, 629b7d2648aSFabio Estevam }; 630b7d2648aSFabio Estevam 631941acd56SAngus Ainslie (Purism) static struct sdma_driver_data sdma_imx8mq = { 632941acd56SAngus Ainslie (Purism) .chnenbl0 = SDMA_CHNENBL0_IMX35, 633941acd56SAngus Ainslie (Purism) .num_events = 48, 634941acd56SAngus Ainslie (Purism) .script_addrs = &sdma_script_imx7d, 635941acd56SAngus Ainslie (Purism) .check_ratio = 1, 636941acd56SAngus Ainslie (Purism) }; 637941acd56SAngus Ainslie (Purism) 638580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = { 639dcfec3c0SSascha Hauer { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, }, 640dcfec3c0SSascha Hauer { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, }, 641dcfec3c0SSascha Hauer { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, }, 64217bba72fSSascha Hauer { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, }, 643dcfec3c0SSascha Hauer { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, }, 64463edea16SMarkus Pargmann { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, }, 645b7d2648aSFabio Estevam { .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, }, 646*4852e9a2SRobin Gong { .compatible = "fsl,imx6ul-sdma", .data = &sdma_imx6ul, }, 647941acd56SAngus Ainslie (Purism) { .compatible = "fsl,imx8mq-sdma", .data = &sdma_imx8mq, }, 648580975d7SShawn Guo { /* sentinel */ } 649580975d7SShawn Guo }; 650580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids); 651580975d7SShawn Guo 6520bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */ 6530bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */ 6540bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */ 6551ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/ 6561ec1e82fSSascha Hauer 6571ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event) 6581ec1e82fSSascha Hauer { 65917bba72fSSascha Hauer u32 chnenbl0 = sdma->drvdata->chnenbl0; 6601ec1e82fSSascha Hauer return chnenbl0 + event * 4; 6611ec1e82fSSascha Hauer } 6621ec1e82fSSascha Hauer 6631ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac, 6641ec1e82fSSascha Hauer bool event_override, bool mcu_override, bool dsp_override) 6651ec1e82fSSascha Hauer { 6661ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6671ec1e82fSSascha Hauer int channel = sdmac->channel; 6680bbc1413SRichard Zhao unsigned long evt, mcu, dsp; 6691ec1e82fSSascha Hauer 6701ec1e82fSSascha Hauer if (event_override && mcu_override && dsp_override) 6711ec1e82fSSascha Hauer return -EINVAL; 6721ec1e82fSSascha Hauer 673c4b56857SRichard Zhao evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR); 674c4b56857SRichard Zhao mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR); 675c4b56857SRichard Zhao dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR); 6761ec1e82fSSascha Hauer 6771ec1e82fSSascha Hauer if (dsp_override) 6780bbc1413SRichard Zhao __clear_bit(channel, &dsp); 6791ec1e82fSSascha Hauer else 6800bbc1413SRichard Zhao __set_bit(channel, &dsp); 6811ec1e82fSSascha Hauer 6821ec1e82fSSascha Hauer if (event_override) 6830bbc1413SRichard Zhao __clear_bit(channel, &evt); 6841ec1e82fSSascha Hauer else 6850bbc1413SRichard Zhao __set_bit(channel, &evt); 6861ec1e82fSSascha Hauer 6871ec1e82fSSascha Hauer if (mcu_override) 6880bbc1413SRichard Zhao __clear_bit(channel, &mcu); 6891ec1e82fSSascha Hauer else 6900bbc1413SRichard Zhao __set_bit(channel, &mcu); 6911ec1e82fSSascha Hauer 692c4b56857SRichard Zhao writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR); 693c4b56857SRichard Zhao writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR); 694c4b56857SRichard Zhao writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR); 6951ec1e82fSSascha Hauer 6961ec1e82fSSascha Hauer return 0; 6971ec1e82fSSascha Hauer } 6981ec1e82fSSascha Hauer 699b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel) 700b9a59166SRichard Zhao { 7010bbc1413SRichard Zhao writel(BIT(channel), sdma->regs + SDMA_H_START); 702b9a59166SRichard Zhao } 703b9a59166SRichard Zhao 7041ec1e82fSSascha Hauer /* 7052ccaef05SRichard Zhao * sdma_run_channel0 - run a channel and wait till it's done 7061ec1e82fSSascha Hauer */ 7072ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma) 7081ec1e82fSSascha Hauer { 7091ec1e82fSSascha Hauer int ret; 7101d069bfaSMichael Olbrich u32 reg; 7111ec1e82fSSascha Hauer 7122ccaef05SRichard Zhao sdma_enable_channel(sdma, 0); 7131ec1e82fSSascha Hauer 7141d069bfaSMichael Olbrich ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP, 7151d069bfaSMichael Olbrich reg, !(reg & 1), 1, 500); 7161d069bfaSMichael Olbrich if (ret) 7172ccaef05SRichard Zhao dev_err(sdma->dev, "Timeout waiting for CH0 ready\n"); 7181ec1e82fSSascha Hauer 719855832e4SRobin Gong /* Set bits of CONFIG register with dynamic context switching */ 72025aaa75dSAngus Ainslie (Purism) reg = readl(sdma->regs + SDMA_H_CONFIG); 72125aaa75dSAngus Ainslie (Purism) if ((reg & SDMA_H_CONFIG_CSM) == 0) { 72225aaa75dSAngus Ainslie (Purism) reg |= SDMA_H_CONFIG_CSM; 72325aaa75dSAngus Ainslie (Purism) writel_relaxed(reg, sdma->regs + SDMA_H_CONFIG); 72425aaa75dSAngus Ainslie (Purism) } 725855832e4SRobin Gong 7261d069bfaSMichael Olbrich return ret; 7271ec1e82fSSascha Hauer } 7281ec1e82fSSascha Hauer 7291ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size, 7301ec1e82fSSascha Hauer u32 address) 7311ec1e82fSSascha Hauer { 73276c33d27SSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->bd0; 7331ec1e82fSSascha Hauer void *buf_virt; 7341ec1e82fSSascha Hauer dma_addr_t buf_phys; 7351ec1e82fSSascha Hauer int ret; 7362ccaef05SRichard Zhao unsigned long flags; 73773eab978SSascha Hauer 738ceaf5226SAndy Duan buf_virt = dma_alloc_coherent(sdma->dev, size, &buf_phys, GFP_KERNEL); 73973eab978SSascha Hauer if (!buf_virt) { 7402ccaef05SRichard Zhao return -ENOMEM; 74173eab978SSascha Hauer } 7421ec1e82fSSascha Hauer 7432ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 7442ccaef05SRichard Zhao 7451ec1e82fSSascha Hauer bd0->mode.command = C0_SETPM; 7463f93a4f2SRobin Gong bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD; 7471ec1e82fSSascha Hauer bd0->mode.count = size / 2; 7481ec1e82fSSascha Hauer bd0->buffer_addr = buf_phys; 7491ec1e82fSSascha Hauer bd0->ext_buffer_addr = address; 7501ec1e82fSSascha Hauer 7511ec1e82fSSascha Hauer memcpy(buf_virt, buf, size); 7521ec1e82fSSascha Hauer 7532ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 7542ccaef05SRichard Zhao 7552ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 7561ec1e82fSSascha Hauer 757ceaf5226SAndy Duan dma_free_coherent(sdma->dev, size, buf_virt, buf_phys); 7581ec1e82fSSascha Hauer 7591ec1e82fSSascha Hauer return ret; 7601ec1e82fSSascha Hauer } 7611ec1e82fSSascha Hauer 7621ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event) 7631ec1e82fSSascha Hauer { 7641ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 7651ec1e82fSSascha Hauer int channel = sdmac->channel; 7660bbc1413SRichard Zhao unsigned long val; 7671ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 7681ec1e82fSSascha Hauer 769c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 7700bbc1413SRichard Zhao __set_bit(channel, &val); 771c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 7721ec1e82fSSascha Hauer } 7731ec1e82fSSascha Hauer 7741ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event) 7751ec1e82fSSascha Hauer { 7761ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 7771ec1e82fSSascha Hauer int channel = sdmac->channel; 7781ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 7790bbc1413SRichard Zhao unsigned long val; 7801ec1e82fSSascha Hauer 781c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 7820bbc1413SRichard Zhao __clear_bit(channel, &val); 783c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 7841ec1e82fSSascha Hauer } 7851ec1e82fSSascha Hauer 78657b772b8SRobin Gong static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t) 78757b772b8SRobin Gong { 78857b772b8SRobin Gong return container_of(t, struct sdma_desc, vd.tx); 78957b772b8SRobin Gong } 79057b772b8SRobin Gong 79157b772b8SRobin Gong static void sdma_start_desc(struct sdma_channel *sdmac) 79257b772b8SRobin Gong { 79357b772b8SRobin Gong struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc); 79457b772b8SRobin Gong struct sdma_desc *desc; 79557b772b8SRobin Gong struct sdma_engine *sdma = sdmac->sdma; 79657b772b8SRobin Gong int channel = sdmac->channel; 79757b772b8SRobin Gong 79857b772b8SRobin Gong if (!vd) { 79957b772b8SRobin Gong sdmac->desc = NULL; 80057b772b8SRobin Gong return; 80157b772b8SRobin Gong } 80257b772b8SRobin Gong sdmac->desc = desc = to_sdma_desc(&vd->tx); 80302939cd1SSascha Hauer 80457b772b8SRobin Gong list_del(&vd->node); 80557b772b8SRobin Gong 80657b772b8SRobin Gong sdma->channel_control[channel].base_bd_ptr = desc->bd_phys; 80757b772b8SRobin Gong sdma->channel_control[channel].current_bd_ptr = desc->bd_phys; 80857b772b8SRobin Gong sdma_enable_channel(sdma, sdmac->channel); 80957b772b8SRobin Gong } 81057b772b8SRobin Gong 811d1a792f3SRussell King - ARM Linux static void sdma_update_channel_loop(struct sdma_channel *sdmac) 812d1a792f3SRussell King - ARM Linux { 8131ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 8145881826dSNandor Han int error = 0; 8155881826dSNandor Han enum dma_status old_status = sdmac->status; 8161ec1e82fSSascha Hauer 8171ec1e82fSSascha Hauer /* 8181ec1e82fSSascha Hauer * loop mode. Iterate over descriptors, re-setup them and 8191ec1e82fSSascha Hauer * call callback function. 8201ec1e82fSSascha Hauer */ 82157b772b8SRobin Gong while (sdmac->desc) { 82276c33d27SSascha Hauer struct sdma_desc *desc = sdmac->desc; 82376c33d27SSascha Hauer 82476c33d27SSascha Hauer bd = &desc->bd[desc->buf_tail]; 8251ec1e82fSSascha Hauer 8261ec1e82fSSascha Hauer if (bd->mode.status & BD_DONE) 8271ec1e82fSSascha Hauer break; 8281ec1e82fSSascha Hauer 8295881826dSNandor Han if (bd->mode.status & BD_RROR) { 8305881826dSNandor Han bd->mode.status &= ~BD_RROR; 8311ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 8325881826dSNandor Han error = -EIO; 8335881826dSNandor Han } 8341ec1e82fSSascha Hauer 8355881826dSNandor Han /* 8365881826dSNandor Han * We use bd->mode.count to calculate the residue, since contains 8375881826dSNandor Han * the number of bytes present in the current buffer descriptor. 8385881826dSNandor Han */ 8395881826dSNandor Han 84076c33d27SSascha Hauer desc->chn_real_count = bd->mode.count; 8411ec1e82fSSascha Hauer bd->mode.status |= BD_DONE; 84276c33d27SSascha Hauer bd->mode.count = desc->period_len; 84376c33d27SSascha Hauer desc->buf_ptail = desc->buf_tail; 84476c33d27SSascha Hauer desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd; 84515f30f51SNandor Han 84615f30f51SNandor Han /* 84715f30f51SNandor Han * The callback is called from the interrupt context in order 84815f30f51SNandor Han * to reduce latency and to avoid the risk of altering the 84915f30f51SNandor Han * SDMA transaction status by the time the client tasklet is 85015f30f51SNandor Han * executed. 85115f30f51SNandor Han */ 85257b772b8SRobin Gong spin_unlock(&sdmac->vc.lock); 85357b772b8SRobin Gong dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL); 85457b772b8SRobin Gong spin_lock(&sdmac->vc.lock); 85515f30f51SNandor Han 8565881826dSNandor Han if (error) 8575881826dSNandor Han sdmac->status = old_status; 8581ec1e82fSSascha Hauer } 8591ec1e82fSSascha Hauer } 8601ec1e82fSSascha Hauer 86157b772b8SRobin Gong static void mxc_sdma_handle_channel_normal(struct sdma_channel *data) 8621ec1e82fSSascha Hauer { 86315f30f51SNandor Han struct sdma_channel *sdmac = (struct sdma_channel *) data; 8641ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 8651ec1e82fSSascha Hauer int i, error = 0; 8661ec1e82fSSascha Hauer 86776c33d27SSascha Hauer sdmac->desc->chn_real_count = 0; 8681ec1e82fSSascha Hauer /* 8691ec1e82fSSascha Hauer * non loop mode. Iterate over all descriptors, collect 8701ec1e82fSSascha Hauer * errors and call callback function 8711ec1e82fSSascha Hauer */ 87276c33d27SSascha Hauer for (i = 0; i < sdmac->desc->num_bd; i++) { 87376c33d27SSascha Hauer bd = &sdmac->desc->bd[i]; 8741ec1e82fSSascha Hauer 8751ec1e82fSSascha Hauer if (bd->mode.status & (BD_DONE | BD_RROR)) 8761ec1e82fSSascha Hauer error = -EIO; 87776c33d27SSascha Hauer sdmac->desc->chn_real_count += bd->mode.count; 8781ec1e82fSSascha Hauer } 8791ec1e82fSSascha Hauer 8801ec1e82fSSascha Hauer if (error) 8811ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 8821ec1e82fSSascha Hauer else 883409bff6aSVinod Koul sdmac->status = DMA_COMPLETE; 8841ec1e82fSSascha Hauer } 8851ec1e82fSSascha Hauer 8861ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id) 8871ec1e82fSSascha Hauer { 8881ec1e82fSSascha Hauer struct sdma_engine *sdma = dev_id; 8890bbc1413SRichard Zhao unsigned long stat; 8901ec1e82fSSascha Hauer 891c4b56857SRichard Zhao stat = readl_relaxed(sdma->regs + SDMA_H_INTR); 892c4b56857SRichard Zhao writel_relaxed(stat, sdma->regs + SDMA_H_INTR); 8931d069bfaSMichael Olbrich /* channel 0 is special and not handled here, see run_channel0() */ 8941d069bfaSMichael Olbrich stat &= ~1; 8951ec1e82fSSascha Hauer 8961ec1e82fSSascha Hauer while (stat) { 8971ec1e82fSSascha Hauer int channel = fls(stat) - 1; 8981ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[channel]; 89957b772b8SRobin Gong struct sdma_desc *desc; 9001ec1e82fSSascha Hauer 90157b772b8SRobin Gong spin_lock(&sdmac->vc.lock); 90257b772b8SRobin Gong desc = sdmac->desc; 90357b772b8SRobin Gong if (desc) { 90457b772b8SRobin Gong if (sdmac->flags & IMX_DMA_SG_LOOP) { 905d1a792f3SRussell King - ARM Linux sdma_update_channel_loop(sdmac); 90657b772b8SRobin Gong } else { 90757b772b8SRobin Gong mxc_sdma_handle_channel_normal(sdmac); 90857b772b8SRobin Gong vchan_cookie_complete(&desc->vd); 90957b772b8SRobin Gong sdma_start_desc(sdmac); 91057b772b8SRobin Gong } 91157b772b8SRobin Gong } 9121ec1e82fSSascha Hauer 91357b772b8SRobin Gong spin_unlock(&sdmac->vc.lock); 9140bbc1413SRichard Zhao __clear_bit(channel, &stat); 9151ec1e82fSSascha Hauer } 9161ec1e82fSSascha Hauer 9171ec1e82fSSascha Hauer return IRQ_HANDLED; 9181ec1e82fSSascha Hauer } 9191ec1e82fSSascha Hauer 9201ec1e82fSSascha Hauer /* 9211ec1e82fSSascha Hauer * sets the pc of SDMA script according to the peripheral type 9221ec1e82fSSascha Hauer */ 9231ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac, 9241ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type) 9251ec1e82fSSascha Hauer { 9261ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 9271ec1e82fSSascha Hauer int per_2_emi = 0, emi_2_per = 0; 9281ec1e82fSSascha Hauer /* 9291ec1e82fSSascha Hauer * These are needed once we start to support transfers between 9301ec1e82fSSascha Hauer * two peripherals or memory-to-memory transfers 9311ec1e82fSSascha Hauer */ 9320f06c027SRobin Gong int per_2_per = 0, emi_2_emi = 0; 9331ec1e82fSSascha Hauer 9341ec1e82fSSascha Hauer sdmac->pc_from_device = 0; 9351ec1e82fSSascha Hauer sdmac->pc_to_device = 0; 9368391ecf4SShengjiu Wang sdmac->device_to_device = 0; 9370f06c027SRobin Gong sdmac->pc_to_pc = 0; 938e8fafa50SRobin Gong sdmac->is_ram_script = false; 9391ec1e82fSSascha Hauer 9401ec1e82fSSascha Hauer switch (peripheral_type) { 9411ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 9420f06c027SRobin Gong emi_2_emi = sdma->script_addrs->ap_2_ap_addr; 9431ec1e82fSSascha Hauer break; 9441ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 9451ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->bp_2_ap_addr; 9461ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ap_2_bp_addr; 9471ec1e82fSSascha Hauer break; 9481ec1e82fSSascha Hauer case IMX_DMATYPE_FIRI: 9491ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->firi_2_mcu_addr; 9501ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_firi_addr; 9511ec1e82fSSascha Hauer break; 9521ec1e82fSSascha Hauer case IMX_DMATYPE_UART: 9531ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uart_2_mcu_addr; 9541ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 9551ec1e82fSSascha Hauer break; 9561ec1e82fSSascha Hauer case IMX_DMATYPE_UART_SP: 9571ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr; 9581ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 9591ec1e82fSSascha Hauer break; 9601ec1e82fSSascha Hauer case IMX_DMATYPE_ATA: 9611ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ata_2_mcu_addr; 9621ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_ata_addr; 9631ec1e82fSSascha Hauer break; 9641ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI: 965a4965888SRobin Gong per_2_emi = sdma->script_addrs->app_2_mcu_addr; 966*4852e9a2SRobin Gong 967*4852e9a2SRobin Gong /* Use rom script mcu_2_app if ERR009165 fixed */ 968*4852e9a2SRobin Gong if (sdmac->sdma->drvdata->ecspi_fixed) { 969*4852e9a2SRobin Gong emi_2_per = sdma->script_addrs->mcu_2_app_addr; 970*4852e9a2SRobin Gong } else { 971a4965888SRobin Gong emi_2_per = sdma->script_addrs->mcu_2_ecspi_addr; 972a4965888SRobin Gong sdmac->is_ram_script = true; 973*4852e9a2SRobin Gong } 974*4852e9a2SRobin Gong 975a4965888SRobin Gong break; 9761ec1e82fSSascha Hauer case IMX_DMATYPE_EXT: 9771ec1e82fSSascha Hauer case IMX_DMATYPE_SSI: 97829aebfdeSNicolin Chen case IMX_DMATYPE_SAI: 9791ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->app_2_mcu_addr; 9801ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 9811ec1e82fSSascha Hauer break; 9821a895578SNicolin Chen case IMX_DMATYPE_SSI_DUAL: 9831a895578SNicolin Chen per_2_emi = sdma->script_addrs->ssish_2_mcu_addr; 9841a895578SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_ssish_addr; 985e8fafa50SRobin Gong sdmac->is_ram_script = true; 9861a895578SNicolin Chen break; 9871ec1e82fSSascha Hauer case IMX_DMATYPE_SSI_SP: 9881ec1e82fSSascha Hauer case IMX_DMATYPE_MMC: 9891ec1e82fSSascha Hauer case IMX_DMATYPE_SDHC: 9901ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI_SP: 9911ec1e82fSSascha Hauer case IMX_DMATYPE_ESAI: 9921ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC_SP: 9931ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 9941ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 9951ec1e82fSSascha Hauer break; 9961ec1e82fSSascha Hauer case IMX_DMATYPE_ASRC: 9971ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->asrc_2_mcu_addr; 9981ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->asrc_2_mcu_addr; 9991ec1e82fSSascha Hauer per_2_per = sdma->script_addrs->per_2_per_addr; 1000e8fafa50SRobin Gong sdmac->is_ram_script = true; 10011ec1e82fSSascha Hauer break; 1002f892afb0SNicolin Chen case IMX_DMATYPE_ASRC_SP: 1003f892afb0SNicolin Chen per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 1004f892afb0SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 1005f892afb0SNicolin Chen per_2_per = sdma->script_addrs->per_2_per_addr; 1006f892afb0SNicolin Chen break; 10071ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC: 10081ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->mshc_2_mcu_addr; 10091ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_mshc_addr; 10101ec1e82fSSascha Hauer break; 10111ec1e82fSSascha Hauer case IMX_DMATYPE_CCM: 10121ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->dptc_dvfs_addr; 10131ec1e82fSSascha Hauer break; 10141ec1e82fSSascha Hauer case IMX_DMATYPE_SPDIF: 10151ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->spdif_2_mcu_addr; 10161ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_spdif_addr; 10171ec1e82fSSascha Hauer break; 10181ec1e82fSSascha Hauer case IMX_DMATYPE_IPU_MEMORY: 10191ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr; 10201ec1e82fSSascha Hauer break; 10211ec1e82fSSascha Hauer default: 10221ec1e82fSSascha Hauer break; 10231ec1e82fSSascha Hauer } 10241ec1e82fSSascha Hauer 10251ec1e82fSSascha Hauer sdmac->pc_from_device = per_2_emi; 10261ec1e82fSSascha Hauer sdmac->pc_to_device = emi_2_per; 10278391ecf4SShengjiu Wang sdmac->device_to_device = per_2_per; 10280f06c027SRobin Gong sdmac->pc_to_pc = emi_2_emi; 10291ec1e82fSSascha Hauer } 10301ec1e82fSSascha Hauer 10311ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac) 10321ec1e82fSSascha Hauer { 10331ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10341ec1e82fSSascha Hauer int channel = sdmac->channel; 10351ec1e82fSSascha Hauer int load_address; 10361ec1e82fSSascha Hauer struct sdma_context_data *context = sdma->context; 103776c33d27SSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->bd0; 10381ec1e82fSSascha Hauer int ret; 10392ccaef05SRichard Zhao unsigned long flags; 10401ec1e82fSSascha Hauer 10418391ecf4SShengjiu Wang if (sdmac->direction == DMA_DEV_TO_MEM) 10421ec1e82fSSascha Hauer load_address = sdmac->pc_from_device; 10438391ecf4SShengjiu Wang else if (sdmac->direction == DMA_DEV_TO_DEV) 10448391ecf4SShengjiu Wang load_address = sdmac->device_to_device; 10450f06c027SRobin Gong else if (sdmac->direction == DMA_MEM_TO_MEM) 10460f06c027SRobin Gong load_address = sdmac->pc_to_pc; 10478391ecf4SShengjiu Wang else 10481ec1e82fSSascha Hauer load_address = sdmac->pc_to_device; 10491ec1e82fSSascha Hauer 10501ec1e82fSSascha Hauer if (load_address < 0) 10511ec1e82fSSascha Hauer return load_address; 10521ec1e82fSSascha Hauer 10531ec1e82fSSascha Hauer dev_dbg(sdma->dev, "load_address = %d\n", load_address); 10540bbc1413SRichard Zhao dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level); 10551ec1e82fSSascha Hauer dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr); 10561ec1e82fSSascha Hauer dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr); 10570bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]); 10580bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]); 10591ec1e82fSSascha Hauer 10602ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 106173eab978SSascha Hauer 10621ec1e82fSSascha Hauer memset(context, 0, sizeof(*context)); 10631ec1e82fSSascha Hauer context->channel_state.pc = load_address; 10641ec1e82fSSascha Hauer 10651ec1e82fSSascha Hauer /* Send by context the event mask,base address for peripheral 10661ec1e82fSSascha Hauer * and watermark level 10671ec1e82fSSascha Hauer */ 10680bbc1413SRichard Zhao context->gReg[0] = sdmac->event_mask[1]; 10690bbc1413SRichard Zhao context->gReg[1] = sdmac->event_mask[0]; 10701ec1e82fSSascha Hauer context->gReg[2] = sdmac->per_addr; 10711ec1e82fSSascha Hauer context->gReg[6] = sdmac->shp_addr; 10721ec1e82fSSascha Hauer context->gReg[7] = sdmac->watermark_level; 10731ec1e82fSSascha Hauer 10741ec1e82fSSascha Hauer bd0->mode.command = C0_SETDM; 10753f93a4f2SRobin Gong bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD; 10761ec1e82fSSascha Hauer bd0->mode.count = sizeof(*context) / 4; 10771ec1e82fSSascha Hauer bd0->buffer_addr = sdma->context_phys; 10781ec1e82fSSascha Hauer bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel; 10792ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 10801ec1e82fSSascha Hauer 10812ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 108273eab978SSascha Hauer 10831ec1e82fSSascha Hauer return ret; 10841ec1e82fSSascha Hauer } 10851ec1e82fSSascha Hauer 10867b350ab0SMaxime Ripard static struct sdma_channel *to_sdma_chan(struct dma_chan *chan) 10871ec1e82fSSascha Hauer { 108857b772b8SRobin Gong return container_of(chan, struct sdma_channel, vc.chan); 10897b350ab0SMaxime Ripard } 10907b350ab0SMaxime Ripard 10917b350ab0SMaxime Ripard static int sdma_disable_channel(struct dma_chan *chan) 10927b350ab0SMaxime Ripard { 10937b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 10941ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10951ec1e82fSSascha Hauer int channel = sdmac->channel; 10961ec1e82fSSascha Hauer 10970bbc1413SRichard Zhao writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP); 10981ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 10997b350ab0SMaxime Ripard 11007b350ab0SMaxime Ripard return 0; 11011ec1e82fSSascha Hauer } 1102b8603d2aSLucas Stach static void sdma_channel_terminate_work(struct work_struct *work) 11037f3ff14bSJiada Wang { 1104b8603d2aSLucas Stach struct sdma_channel *sdmac = container_of(work, struct sdma_channel, 1105b8603d2aSLucas Stach terminate_worker); 110657b772b8SRobin Gong unsigned long flags; 110757b772b8SRobin Gong LIST_HEAD(head); 110857b772b8SRobin Gong 11097f3ff14bSJiada Wang /* 11107f3ff14bSJiada Wang * According to NXP R&D team a delay of one BD SDMA cost time 11117f3ff14bSJiada Wang * (maximum is 1ms) should be added after disable of the channel 11127f3ff14bSJiada Wang * bit, to ensure SDMA core has really been stopped after SDMA 11137f3ff14bSJiada Wang * clients call .device_terminate_all. 11147f3ff14bSJiada Wang */ 1115b8603d2aSLucas Stach usleep_range(1000, 2000); 1116b8603d2aSLucas Stach 1117b8603d2aSLucas Stach spin_lock_irqsave(&sdmac->vc.lock, flags); 1118b8603d2aSLucas Stach vchan_get_all_descriptors(&sdmac->vc, &head); 1119b8603d2aSLucas Stach spin_unlock_irqrestore(&sdmac->vc.lock, flags); 1120b8603d2aSLucas Stach vchan_dma_desc_free_list(&sdmac->vc, &head); 1121b8603d2aSLucas Stach } 1122b8603d2aSLucas Stach 1123a80f2787SSascha Hauer static int sdma_terminate_all(struct dma_chan *chan) 1124b8603d2aSLucas Stach { 1125b8603d2aSLucas Stach struct sdma_channel *sdmac = to_sdma_chan(chan); 112602939cd1SSascha Hauer unsigned long flags; 112702939cd1SSascha Hauer 112802939cd1SSascha Hauer spin_lock_irqsave(&sdmac->vc.lock, flags); 1129b8603d2aSLucas Stach 1130b8603d2aSLucas Stach sdma_disable_channel(chan); 1131b8603d2aSLucas Stach 113202939cd1SSascha Hauer if (sdmac->desc) { 113302939cd1SSascha Hauer vchan_terminate_vdesc(&sdmac->desc->vd); 113402939cd1SSascha Hauer sdmac->desc = NULL; 1135b8603d2aSLucas Stach schedule_work(&sdmac->terminate_worker); 113602939cd1SSascha Hauer } 113702939cd1SSascha Hauer 113802939cd1SSascha Hauer spin_unlock_irqrestore(&sdmac->vc.lock, flags); 11397f3ff14bSJiada Wang 11407f3ff14bSJiada Wang return 0; 11417f3ff14bSJiada Wang } 11427f3ff14bSJiada Wang 1143b8603d2aSLucas Stach static void sdma_channel_synchronize(struct dma_chan *chan) 1144b8603d2aSLucas Stach { 1145b8603d2aSLucas Stach struct sdma_channel *sdmac = to_sdma_chan(chan); 1146b8603d2aSLucas Stach 1147b8603d2aSLucas Stach vchan_synchronize(&sdmac->vc); 1148b8603d2aSLucas Stach 1149b8603d2aSLucas Stach flush_work(&sdmac->terminate_worker); 1150b8603d2aSLucas Stach } 1151b8603d2aSLucas Stach 11528391ecf4SShengjiu Wang static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac) 11538391ecf4SShengjiu Wang { 11548391ecf4SShengjiu Wang struct sdma_engine *sdma = sdmac->sdma; 11558391ecf4SShengjiu Wang 11568391ecf4SShengjiu Wang int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML; 11578391ecf4SShengjiu Wang int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16; 11588391ecf4SShengjiu Wang 11598391ecf4SShengjiu Wang set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]); 11608391ecf4SShengjiu Wang set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]); 11618391ecf4SShengjiu Wang 11628391ecf4SShengjiu Wang if (sdmac->event_id0 > 31) 11638391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE; 11648391ecf4SShengjiu Wang 11658391ecf4SShengjiu Wang if (sdmac->event_id1 > 31) 11668391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE; 11678391ecf4SShengjiu Wang 11688391ecf4SShengjiu Wang /* 11698391ecf4SShengjiu Wang * If LWML(src_maxburst) > HWML(dst_maxburst), we need 11708391ecf4SShengjiu Wang * swap LWML and HWML of INFO(A.3.2.5.1), also need swap 11718391ecf4SShengjiu Wang * r0(event_mask[1]) and r1(event_mask[0]). 11728391ecf4SShengjiu Wang */ 11738391ecf4SShengjiu Wang if (lwml > hwml) { 11748391ecf4SShengjiu Wang sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML | 11758391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML); 11768391ecf4SShengjiu Wang sdmac->watermark_level |= hwml; 11778391ecf4SShengjiu Wang sdmac->watermark_level |= lwml << 16; 11788391ecf4SShengjiu Wang swap(sdmac->event_mask[0], sdmac->event_mask[1]); 11798391ecf4SShengjiu Wang } 11808391ecf4SShengjiu Wang 11818391ecf4SShengjiu Wang if (sdmac->per_address2 >= sdma->spba_start_addr && 11828391ecf4SShengjiu Wang sdmac->per_address2 <= sdma->spba_end_addr) 11838391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP; 11848391ecf4SShengjiu Wang 11858391ecf4SShengjiu Wang if (sdmac->per_address >= sdma->spba_start_addr && 11868391ecf4SShengjiu Wang sdmac->per_address <= sdma->spba_end_addr) 11878391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP; 11888391ecf4SShengjiu Wang 11898391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT; 11908391ecf4SShengjiu Wang } 11918391ecf4SShengjiu Wang 11927b350ab0SMaxime Ripard static int sdma_config_channel(struct dma_chan *chan) 11931ec1e82fSSascha Hauer { 11947b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 11951ec1e82fSSascha Hauer 11967b350ab0SMaxime Ripard sdma_disable_channel(chan); 11971ec1e82fSSascha Hauer 11980bbc1413SRichard Zhao sdmac->event_mask[0] = 0; 11990bbc1413SRichard Zhao sdmac->event_mask[1] = 0; 12001ec1e82fSSascha Hauer sdmac->shp_addr = 0; 12011ec1e82fSSascha Hauer sdmac->per_addr = 0; 12021ec1e82fSSascha Hauer 12031ec1e82fSSascha Hauer switch (sdmac->peripheral_type) { 12041ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 12051ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, true); 12061ec1e82fSSascha Hauer break; 12071ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 12081ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, false); 12091ec1e82fSSascha Hauer break; 12101ec1e82fSSascha Hauer default: 12111ec1e82fSSascha Hauer sdma_config_ownership(sdmac, true, true, false); 12121ec1e82fSSascha Hauer break; 12131ec1e82fSSascha Hauer } 12141ec1e82fSSascha Hauer 12151ec1e82fSSascha Hauer sdma_get_pc(sdmac, sdmac->peripheral_type); 12161ec1e82fSSascha Hauer 12171ec1e82fSSascha Hauer if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) && 12181ec1e82fSSascha Hauer (sdmac->peripheral_type != IMX_DMATYPE_DSP)) { 12191ec1e82fSSascha Hauer /* Handle multiple event channels differently */ 12201ec1e82fSSascha Hauer if (sdmac->event_id1) { 12218391ecf4SShengjiu Wang if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP || 12228391ecf4SShengjiu Wang sdmac->peripheral_type == IMX_DMATYPE_ASRC) 12238391ecf4SShengjiu Wang sdma_set_watermarklevel_for_p2p(sdmac); 12248391ecf4SShengjiu Wang } else 12250bbc1413SRichard Zhao __set_bit(sdmac->event_id0, sdmac->event_mask); 12268391ecf4SShengjiu Wang 12271ec1e82fSSascha Hauer /* Address */ 12281ec1e82fSSascha Hauer sdmac->shp_addr = sdmac->per_address; 12298391ecf4SShengjiu Wang sdmac->per_addr = sdmac->per_address2; 12301ec1e82fSSascha Hauer } else { 12311ec1e82fSSascha Hauer sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */ 12321ec1e82fSSascha Hauer } 12331ec1e82fSSascha Hauer 1234e555a03bSRobin Gong return 0; 12351ec1e82fSSascha Hauer } 12361ec1e82fSSascha Hauer 12371ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac, 12381ec1e82fSSascha Hauer unsigned int priority) 12391ec1e82fSSascha Hauer { 12401ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 12411ec1e82fSSascha Hauer int channel = sdmac->channel; 12421ec1e82fSSascha Hauer 12431ec1e82fSSascha Hauer if (priority < MXC_SDMA_MIN_PRIORITY 12441ec1e82fSSascha Hauer || priority > MXC_SDMA_MAX_PRIORITY) { 12451ec1e82fSSascha Hauer return -EINVAL; 12461ec1e82fSSascha Hauer } 12471ec1e82fSSascha Hauer 1248c4b56857SRichard Zhao writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel); 12491ec1e82fSSascha Hauer 12501ec1e82fSSascha Hauer return 0; 12511ec1e82fSSascha Hauer } 12521ec1e82fSSascha Hauer 125357b772b8SRobin Gong static int sdma_request_channel0(struct sdma_engine *sdma) 12541ec1e82fSSascha Hauer { 12551ec1e82fSSascha Hauer int ret = -EBUSY; 12561ec1e82fSSascha Hauer 125731ef489aSLinus Torvalds sdma->bd0 = dma_alloc_coherent(sdma->dev, PAGE_SIZE, &sdma->bd0_phys, 125857b772b8SRobin Gong GFP_NOWAIT); 125957b772b8SRobin Gong if (!sdma->bd0) { 12601ec1e82fSSascha Hauer ret = -ENOMEM; 12611ec1e82fSSascha Hauer goto out; 12621ec1e82fSSascha Hauer } 12631ec1e82fSSascha Hauer 126457b772b8SRobin Gong sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys; 126557b772b8SRobin Gong sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys; 12661ec1e82fSSascha Hauer 126757b772b8SRobin Gong sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY); 12681ec1e82fSSascha Hauer return 0; 12691ec1e82fSSascha Hauer out: 12701ec1e82fSSascha Hauer 12711ec1e82fSSascha Hauer return ret; 12721ec1e82fSSascha Hauer } 12731ec1e82fSSascha Hauer 127457b772b8SRobin Gong 127557b772b8SRobin Gong static int sdma_alloc_bd(struct sdma_desc *desc) 12761ec1e82fSSascha Hauer { 1277ebb853b1SLucas Stach u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor); 127857b772b8SRobin Gong int ret = 0; 12791ec1e82fSSascha Hauer 128031ef489aSLinus Torvalds desc->bd = dma_alloc_coherent(desc->sdmac->sdma->dev, bd_size, 1281ceaf5226SAndy Duan &desc->bd_phys, GFP_NOWAIT); 128257b772b8SRobin Gong if (!desc->bd) { 128357b772b8SRobin Gong ret = -ENOMEM; 128457b772b8SRobin Gong goto out; 128557b772b8SRobin Gong } 128657b772b8SRobin Gong out: 128757b772b8SRobin Gong return ret; 128857b772b8SRobin Gong } 12891ec1e82fSSascha Hauer 129057b772b8SRobin Gong static void sdma_free_bd(struct sdma_desc *desc) 129157b772b8SRobin Gong { 1292ebb853b1SLucas Stach u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor); 1293ebb853b1SLucas Stach 1294ceaf5226SAndy Duan dma_free_coherent(desc->sdmac->sdma->dev, bd_size, desc->bd, 1295ceaf5226SAndy Duan desc->bd_phys); 129657b772b8SRobin Gong } 12971ec1e82fSSascha Hauer 129857b772b8SRobin Gong static void sdma_desc_free(struct virt_dma_desc *vd) 129957b772b8SRobin Gong { 130057b772b8SRobin Gong struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd); 130157b772b8SRobin Gong 130257b772b8SRobin Gong sdma_free_bd(desc); 130357b772b8SRobin Gong kfree(desc); 13041ec1e82fSSascha Hauer } 13051ec1e82fSSascha Hauer 13061ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan) 13071ec1e82fSSascha Hauer { 13081ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 13091ec1e82fSSascha Hauer struct imx_dma_data *data = chan->private; 13100f06c027SRobin Gong struct imx_dma_data mem_data; 13111ec1e82fSSascha Hauer int prio, ret; 13121ec1e82fSSascha Hauer 13130f06c027SRobin Gong /* 13140f06c027SRobin Gong * MEMCPY may never setup chan->private by filter function such as 13150f06c027SRobin Gong * dmatest, thus create 'struct imx_dma_data mem_data' for this case. 13160f06c027SRobin Gong * Please note in any other slave case, you have to setup chan->private 13170f06c027SRobin Gong * with 'struct imx_dma_data' in your own filter function if you want to 13180f06c027SRobin Gong * request dma channel by dma_request_channel() rather than 13190f06c027SRobin Gong * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear 13200f06c027SRobin Gong * to warn you to correct your filter function. 13210f06c027SRobin Gong */ 13220f06c027SRobin Gong if (!data) { 13230f06c027SRobin Gong dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n"); 13240f06c027SRobin Gong mem_data.priority = 2; 13250f06c027SRobin Gong mem_data.peripheral_type = IMX_DMATYPE_MEMORY; 13260f06c027SRobin Gong mem_data.dma_request = 0; 13270f06c027SRobin Gong mem_data.dma_request2 = 0; 13280f06c027SRobin Gong data = &mem_data; 13290f06c027SRobin Gong 13300f06c027SRobin Gong sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY); 13310f06c027SRobin Gong } 13321ec1e82fSSascha Hauer 13331ec1e82fSSascha Hauer switch (data->priority) { 13341ec1e82fSSascha Hauer case DMA_PRIO_HIGH: 13351ec1e82fSSascha Hauer prio = 3; 13361ec1e82fSSascha Hauer break; 13371ec1e82fSSascha Hauer case DMA_PRIO_MEDIUM: 13381ec1e82fSSascha Hauer prio = 2; 13391ec1e82fSSascha Hauer break; 13401ec1e82fSSascha Hauer case DMA_PRIO_LOW: 13411ec1e82fSSascha Hauer default: 13421ec1e82fSSascha Hauer prio = 1; 13431ec1e82fSSascha Hauer break; 13441ec1e82fSSascha Hauer } 13451ec1e82fSSascha Hauer 13461ec1e82fSSascha Hauer sdmac->peripheral_type = data->peripheral_type; 13471ec1e82fSSascha Hauer sdmac->event_id0 = data->dma_request; 13488391ecf4SShengjiu Wang sdmac->event_id1 = data->dma_request2; 1349c2c744d3SRichard Zhao 1350b93edcddSFabio Estevam ret = clk_enable(sdmac->sdma->clk_ipg); 1351b93edcddSFabio Estevam if (ret) 1352b93edcddSFabio Estevam return ret; 1353b93edcddSFabio Estevam ret = clk_enable(sdmac->sdma->clk_ahb); 1354b93edcddSFabio Estevam if (ret) 1355b93edcddSFabio Estevam goto disable_clk_ipg; 1356c2c744d3SRichard Zhao 13573bb5e7caSRichard Zhao ret = sdma_set_channel_priority(sdmac, prio); 13581ec1e82fSSascha Hauer if (ret) 1359b93edcddSFabio Estevam goto disable_clk_ahb; 13601ec1e82fSSascha Hauer 13611ec1e82fSSascha Hauer return 0; 1362b93edcddSFabio Estevam 1363b93edcddSFabio Estevam disable_clk_ahb: 1364b93edcddSFabio Estevam clk_disable(sdmac->sdma->clk_ahb); 1365b93edcddSFabio Estevam disable_clk_ipg: 1366b93edcddSFabio Estevam clk_disable(sdmac->sdma->clk_ipg); 1367b93edcddSFabio Estevam return ret; 13681ec1e82fSSascha Hauer } 13691ec1e82fSSascha Hauer 13701ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan) 13711ec1e82fSSascha Hauer { 13721ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 13731ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 13741ec1e82fSSascha Hauer 1375a80f2787SSascha Hauer sdma_terminate_all(chan); 1376b8603d2aSLucas Stach 1377b8603d2aSLucas Stach sdma_channel_synchronize(chan); 13781ec1e82fSSascha Hauer 13791ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id0); 13801ec1e82fSSascha Hauer if (sdmac->event_id1) 13811ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id1); 13821ec1e82fSSascha Hauer 13831ec1e82fSSascha Hauer sdmac->event_id0 = 0; 13841ec1e82fSSascha Hauer sdmac->event_id1 = 0; 13851ec1e82fSSascha Hauer 13861ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, 0); 13871ec1e82fSSascha Hauer 13887560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 13897560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 13901ec1e82fSSascha Hauer } 13911ec1e82fSSascha Hauer 139221420841SRobin Gong static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac, 139321420841SRobin Gong enum dma_transfer_direction direction, u32 bds) 139421420841SRobin Gong { 139521420841SRobin Gong struct sdma_desc *desc; 139621420841SRobin Gong 1397e8fafa50SRobin Gong if (!sdmac->sdma->fw_loaded && sdmac->is_ram_script) { 1398e8fafa50SRobin Gong dev_warn_once(sdmac->sdma->dev, "sdma firmware not ready!\n"); 1399e8fafa50SRobin Gong goto err_out; 1400e8fafa50SRobin Gong } 1401e8fafa50SRobin Gong 140221420841SRobin Gong desc = kzalloc((sizeof(*desc)), GFP_NOWAIT); 140321420841SRobin Gong if (!desc) 140421420841SRobin Gong goto err_out; 140521420841SRobin Gong 140621420841SRobin Gong sdmac->status = DMA_IN_PROGRESS; 140721420841SRobin Gong sdmac->direction = direction; 140821420841SRobin Gong sdmac->flags = 0; 140921420841SRobin Gong 141021420841SRobin Gong desc->chn_count = 0; 141121420841SRobin Gong desc->chn_real_count = 0; 141221420841SRobin Gong desc->buf_tail = 0; 141321420841SRobin Gong desc->buf_ptail = 0; 141421420841SRobin Gong desc->sdmac = sdmac; 141521420841SRobin Gong desc->num_bd = bds; 141621420841SRobin Gong 141721420841SRobin Gong if (sdma_alloc_bd(desc)) 141821420841SRobin Gong goto err_desc_out; 141921420841SRobin Gong 14200f06c027SRobin Gong /* No slave_config called in MEMCPY case, so do here */ 14210f06c027SRobin Gong if (direction == DMA_MEM_TO_MEM) 14220f06c027SRobin Gong sdma_config_ownership(sdmac, false, true, false); 14230f06c027SRobin Gong 142421420841SRobin Gong if (sdma_load_context(sdmac)) 142521420841SRobin Gong goto err_desc_out; 142621420841SRobin Gong 142721420841SRobin Gong return desc; 142821420841SRobin Gong 142921420841SRobin Gong err_desc_out: 143021420841SRobin Gong kfree(desc); 143121420841SRobin Gong err_out: 143221420841SRobin Gong return NULL; 143321420841SRobin Gong } 143421420841SRobin Gong 14350f06c027SRobin Gong static struct dma_async_tx_descriptor *sdma_prep_memcpy( 14360f06c027SRobin Gong struct dma_chan *chan, dma_addr_t dma_dst, 14370f06c027SRobin Gong dma_addr_t dma_src, size_t len, unsigned long flags) 14380f06c027SRobin Gong { 14390f06c027SRobin Gong struct sdma_channel *sdmac = to_sdma_chan(chan); 14400f06c027SRobin Gong struct sdma_engine *sdma = sdmac->sdma; 14410f06c027SRobin Gong int channel = sdmac->channel; 14420f06c027SRobin Gong size_t count; 14430f06c027SRobin Gong int i = 0, param; 14440f06c027SRobin Gong struct sdma_buffer_descriptor *bd; 14450f06c027SRobin Gong struct sdma_desc *desc; 14460f06c027SRobin Gong 14470f06c027SRobin Gong if (!chan || !len) 14480f06c027SRobin Gong return NULL; 14490f06c027SRobin Gong 14500f06c027SRobin Gong dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n", 14510f06c027SRobin Gong &dma_src, &dma_dst, len, channel); 14520f06c027SRobin Gong 14530f06c027SRobin Gong desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM, 14540f06c027SRobin Gong len / SDMA_BD_MAX_CNT + 1); 14550f06c027SRobin Gong if (!desc) 14560f06c027SRobin Gong return NULL; 14570f06c027SRobin Gong 14580f06c027SRobin Gong do { 14590f06c027SRobin Gong count = min_t(size_t, len, SDMA_BD_MAX_CNT); 14600f06c027SRobin Gong bd = &desc->bd[i]; 14610f06c027SRobin Gong bd->buffer_addr = dma_src; 14620f06c027SRobin Gong bd->ext_buffer_addr = dma_dst; 14630f06c027SRobin Gong bd->mode.count = count; 14640f06c027SRobin Gong desc->chn_count += count; 14650f06c027SRobin Gong bd->mode.command = 0; 14660f06c027SRobin Gong 14670f06c027SRobin Gong dma_src += count; 14680f06c027SRobin Gong dma_dst += count; 14690f06c027SRobin Gong len -= count; 14700f06c027SRobin Gong i++; 14710f06c027SRobin Gong 14720f06c027SRobin Gong param = BD_DONE | BD_EXTD | BD_CONT; 14730f06c027SRobin Gong /* last bd */ 14740f06c027SRobin Gong if (!len) { 14750f06c027SRobin Gong param |= BD_INTR; 14760f06c027SRobin Gong param |= BD_LAST; 14770f06c027SRobin Gong param &= ~BD_CONT; 14780f06c027SRobin Gong } 14790f06c027SRobin Gong 14800f06c027SRobin Gong dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n", 14810f06c027SRobin Gong i, count, bd->buffer_addr, 14820f06c027SRobin Gong param & BD_WRAP ? "wrap" : "", 14830f06c027SRobin Gong param & BD_INTR ? " intr" : ""); 14840f06c027SRobin Gong 14850f06c027SRobin Gong bd->mode.status = param; 14860f06c027SRobin Gong } while (len); 14870f06c027SRobin Gong 14880f06c027SRobin Gong return vchan_tx_prep(&sdmac->vc, &desc->vd, flags); 14890f06c027SRobin Gong } 14900f06c027SRobin Gong 14911ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg( 14921ec1e82fSSascha Hauer struct dma_chan *chan, struct scatterlist *sgl, 1493db8196dfSVinod Koul unsigned int sg_len, enum dma_transfer_direction direction, 1494185ecb5fSAlexandre Bounine unsigned long flags, void *context) 14951ec1e82fSSascha Hauer { 14961ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 14971ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 1498ad78b000SVinod Koul int i, count; 149923889c63SSascha Hauer int channel = sdmac->channel; 15001ec1e82fSSascha Hauer struct scatterlist *sg; 150157b772b8SRobin Gong struct sdma_desc *desc; 15021ec1e82fSSascha Hauer 1503107d0644SVinod Koul sdma_config_write(chan, &sdmac->slave_config, direction); 1504107d0644SVinod Koul 150521420841SRobin Gong desc = sdma_transfer_init(sdmac, direction, sg_len); 150657b772b8SRobin Gong if (!desc) 150757b772b8SRobin Gong goto err_out; 150857b772b8SRobin Gong 15091ec1e82fSSascha Hauer dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n", 15101ec1e82fSSascha Hauer sg_len, channel); 15111ec1e82fSSascha Hauer 15121ec1e82fSSascha Hauer for_each_sg(sgl, sg, sg_len, i) { 151376c33d27SSascha Hauer struct sdma_buffer_descriptor *bd = &desc->bd[i]; 15141ec1e82fSSascha Hauer int param; 15151ec1e82fSSascha Hauer 1516d2f5c276SAnatolij Gustschin bd->buffer_addr = sg->dma_address; 15171ec1e82fSSascha Hauer 1518fdaf9c4bSLars-Peter Clausen count = sg_dma_len(sg); 15191ec1e82fSSascha Hauer 15204a6b2e8aSRobin Gong if (count > SDMA_BD_MAX_CNT) { 15211ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n", 15224a6b2e8aSRobin Gong channel, count, SDMA_BD_MAX_CNT); 152357b772b8SRobin Gong goto err_bd_out; 15241ec1e82fSSascha Hauer } 15251ec1e82fSSascha Hauer 15261ec1e82fSSascha Hauer bd->mode.count = count; 152776c33d27SSascha Hauer desc->chn_count += count; 15281ec1e82fSSascha Hauer 1529ad78b000SVinod Koul if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) 153057b772b8SRobin Gong goto err_bd_out; 15311fa81c27SSascha Hauer 15321fa81c27SSascha Hauer switch (sdmac->word_size) { 15331fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_4_BYTES: 15341ec1e82fSSascha Hauer bd->mode.command = 0; 15351fa81c27SSascha Hauer if (count & 3 || sg->dma_address & 3) 153657b772b8SRobin Gong goto err_bd_out; 15371fa81c27SSascha Hauer break; 15381fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_2_BYTES: 15391fa81c27SSascha Hauer bd->mode.command = 2; 15401fa81c27SSascha Hauer if (count & 1 || sg->dma_address & 1) 154157b772b8SRobin Gong goto err_bd_out; 15421fa81c27SSascha Hauer break; 15431fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_1_BYTE: 15441fa81c27SSascha Hauer bd->mode.command = 1; 15451fa81c27SSascha Hauer break; 15461fa81c27SSascha Hauer default: 154757b772b8SRobin Gong goto err_bd_out; 15481fa81c27SSascha Hauer } 15491ec1e82fSSascha Hauer 15501ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT; 15511ec1e82fSSascha Hauer 1552341b9419SShawn Guo if (i + 1 == sg_len) { 15531ec1e82fSSascha Hauer param |= BD_INTR; 1554341b9419SShawn Guo param |= BD_LAST; 1555341b9419SShawn Guo param &= ~BD_CONT; 15561ec1e82fSSascha Hauer } 15571ec1e82fSSascha Hauer 1558c3cc74b2SOlof Johansson dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n", 1559c3cc74b2SOlof Johansson i, count, (u64)sg->dma_address, 15601ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 15611ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 15621ec1e82fSSascha Hauer 15631ec1e82fSSascha Hauer bd->mode.status = param; 15641ec1e82fSSascha Hauer } 15651ec1e82fSSascha Hauer 156657b772b8SRobin Gong return vchan_tx_prep(&sdmac->vc, &desc->vd, flags); 156757b772b8SRobin Gong err_bd_out: 156857b772b8SRobin Gong sdma_free_bd(desc); 156957b772b8SRobin Gong kfree(desc); 15701ec1e82fSSascha Hauer err_out: 15714b2ce9ddSShawn Guo sdmac->status = DMA_ERROR; 15721ec1e82fSSascha Hauer return NULL; 15731ec1e82fSSascha Hauer } 15741ec1e82fSSascha Hauer 15751ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic( 15761ec1e82fSSascha Hauer struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len, 1577185ecb5fSAlexandre Bounine size_t period_len, enum dma_transfer_direction direction, 157831c1e5a1SLaurent Pinchart unsigned long flags) 15791ec1e82fSSascha Hauer { 15801ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 15811ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 15821ec1e82fSSascha Hauer int num_periods = buf_len / period_len; 158323889c63SSascha Hauer int channel = sdmac->channel; 158421420841SRobin Gong int i = 0, buf = 0; 158557b772b8SRobin Gong struct sdma_desc *desc; 15861ec1e82fSSascha Hauer 15871ec1e82fSSascha Hauer dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel); 15881ec1e82fSSascha Hauer 1589107d0644SVinod Koul sdma_config_write(chan, &sdmac->slave_config, direction); 1590107d0644SVinod Koul 159121420841SRobin Gong desc = sdma_transfer_init(sdmac, direction, num_periods); 159257b772b8SRobin Gong if (!desc) 159357b772b8SRobin Gong goto err_out; 159457b772b8SRobin Gong 159576c33d27SSascha Hauer desc->period_len = period_len; 15968e2e27c7SRichard Zhao 15971ec1e82fSSascha Hauer sdmac->flags |= IMX_DMA_SG_LOOP; 15981ec1e82fSSascha Hauer 15994a6b2e8aSRobin Gong if (period_len > SDMA_BD_MAX_CNT) { 1600ba6ab3b3SArvind Yadav dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n", 16014a6b2e8aSRobin Gong channel, period_len, SDMA_BD_MAX_CNT); 160257b772b8SRobin Gong goto err_bd_out; 16031ec1e82fSSascha Hauer } 16041ec1e82fSSascha Hauer 16051ec1e82fSSascha Hauer while (buf < buf_len) { 160676c33d27SSascha Hauer struct sdma_buffer_descriptor *bd = &desc->bd[i]; 16071ec1e82fSSascha Hauer int param; 16081ec1e82fSSascha Hauer 16091ec1e82fSSascha Hauer bd->buffer_addr = dma_addr; 16101ec1e82fSSascha Hauer 16111ec1e82fSSascha Hauer bd->mode.count = period_len; 16121ec1e82fSSascha Hauer 16131ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) 161457b772b8SRobin Gong goto err_bd_out; 16151ec1e82fSSascha Hauer if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES) 16161ec1e82fSSascha Hauer bd->mode.command = 0; 16171ec1e82fSSascha Hauer else 16181ec1e82fSSascha Hauer bd->mode.command = sdmac->word_size; 16191ec1e82fSSascha Hauer 16201ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR; 16211ec1e82fSSascha Hauer if (i + 1 == num_periods) 16221ec1e82fSSascha Hauer param |= BD_WRAP; 16231ec1e82fSSascha Hauer 1624ba6ab3b3SArvind Yadav dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n", 1625c3cc74b2SOlof Johansson i, period_len, (u64)dma_addr, 16261ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 16271ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 16281ec1e82fSSascha Hauer 16291ec1e82fSSascha Hauer bd->mode.status = param; 16301ec1e82fSSascha Hauer 16311ec1e82fSSascha Hauer dma_addr += period_len; 16321ec1e82fSSascha Hauer buf += period_len; 16331ec1e82fSSascha Hauer 16341ec1e82fSSascha Hauer i++; 16351ec1e82fSSascha Hauer } 16361ec1e82fSSascha Hauer 163757b772b8SRobin Gong return vchan_tx_prep(&sdmac->vc, &desc->vd, flags); 163857b772b8SRobin Gong err_bd_out: 163957b772b8SRobin Gong sdma_free_bd(desc); 164057b772b8SRobin Gong kfree(desc); 16411ec1e82fSSascha Hauer err_out: 16421ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 16431ec1e82fSSascha Hauer return NULL; 16441ec1e82fSSascha Hauer } 16451ec1e82fSSascha Hauer 1646107d0644SVinod Koul static int sdma_config_write(struct dma_chan *chan, 1647107d0644SVinod Koul struct dma_slave_config *dmaengine_cfg, 1648107d0644SVinod Koul enum dma_transfer_direction direction) 16491ec1e82fSSascha Hauer { 16501ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 16511ec1e82fSSascha Hauer 1652107d0644SVinod Koul if (direction == DMA_DEV_TO_MEM) { 16531ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->src_addr; 165494ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->src_maxburst * 165594ac27a5SPhilippe Rétornaz dmaengine_cfg->src_addr_width; 16561ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->src_addr_width; 1657107d0644SVinod Koul } else if (direction == DMA_DEV_TO_DEV) { 16588391ecf4SShengjiu Wang sdmac->per_address2 = dmaengine_cfg->src_addr; 16598391ecf4SShengjiu Wang sdmac->per_address = dmaengine_cfg->dst_addr; 16608391ecf4SShengjiu Wang sdmac->watermark_level = dmaengine_cfg->src_maxburst & 16618391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_LWML; 16628391ecf4SShengjiu Wang sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) & 16638391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML; 16648391ecf4SShengjiu Wang sdmac->word_size = dmaengine_cfg->dst_addr_width; 16651ec1e82fSSascha Hauer } else { 16661ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->dst_addr; 166794ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->dst_maxburst * 166894ac27a5SPhilippe Rétornaz dmaengine_cfg->dst_addr_width; 16691ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->dst_addr_width; 16701ec1e82fSSascha Hauer } 1671107d0644SVinod Koul sdmac->direction = direction; 16727b350ab0SMaxime Ripard return sdma_config_channel(chan); 16731ec1e82fSSascha Hauer } 16741ec1e82fSSascha Hauer 1675107d0644SVinod Koul static int sdma_config(struct dma_chan *chan, 1676107d0644SVinod Koul struct dma_slave_config *dmaengine_cfg) 1677107d0644SVinod Koul { 1678107d0644SVinod Koul struct sdma_channel *sdmac = to_sdma_chan(chan); 1679107d0644SVinod Koul 1680107d0644SVinod Koul memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg)); 1681107d0644SVinod Koul 1682107d0644SVinod Koul /* Set ENBLn earlier to make sure dma request triggered after that */ 1683107d0644SVinod Koul if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events) 1684107d0644SVinod Koul return -EINVAL; 1685107d0644SVinod Koul sdma_event_enable(sdmac, sdmac->event_id0); 1686107d0644SVinod Koul 1687107d0644SVinod Koul if (sdmac->event_id1) { 1688107d0644SVinod Koul if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events) 1689107d0644SVinod Koul return -EINVAL; 1690107d0644SVinod Koul sdma_event_enable(sdmac, sdmac->event_id1); 1691107d0644SVinod Koul } 1692107d0644SVinod Koul 1693107d0644SVinod Koul return 0; 1694107d0644SVinod Koul } 1695107d0644SVinod Koul 16961ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan, 16971ec1e82fSSascha Hauer dma_cookie_t cookie, 16981ec1e82fSSascha Hauer struct dma_tx_state *txstate) 16991ec1e82fSSascha Hauer { 17001ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 1701a1ff6a07SSascha Hauer struct sdma_desc *desc = NULL; 1702d1a792f3SRussell King - ARM Linux u32 residue; 170357b772b8SRobin Gong struct virt_dma_desc *vd; 170457b772b8SRobin Gong enum dma_status ret; 170557b772b8SRobin Gong unsigned long flags; 1706d1a792f3SRussell King - ARM Linux 170757b772b8SRobin Gong ret = dma_cookie_status(chan, cookie, txstate); 170857b772b8SRobin Gong if (ret == DMA_COMPLETE || !txstate) 170957b772b8SRobin Gong return ret; 171057b772b8SRobin Gong 171157b772b8SRobin Gong spin_lock_irqsave(&sdmac->vc.lock, flags); 1712a1ff6a07SSascha Hauer 171357b772b8SRobin Gong vd = vchan_find_desc(&sdmac->vc, cookie); 1714a1ff6a07SSascha Hauer if (vd) 171557b772b8SRobin Gong desc = to_sdma_desc(&vd->tx); 1716a1ff6a07SSascha Hauer else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie) 1717a1ff6a07SSascha Hauer desc = sdmac->desc; 1718a1ff6a07SSascha Hauer 1719a1ff6a07SSascha Hauer if (desc) { 1720d1a792f3SRussell King - ARM Linux if (sdmac->flags & IMX_DMA_SG_LOOP) 172176c33d27SSascha Hauer residue = (desc->num_bd - desc->buf_ptail) * 172276c33d27SSascha Hauer desc->period_len - desc->chn_real_count; 1723d1a792f3SRussell King - ARM Linux else 172476c33d27SSascha Hauer residue = desc->chn_count - desc->chn_real_count; 172557b772b8SRobin Gong } else { 172657b772b8SRobin Gong residue = 0; 172757b772b8SRobin Gong } 1728a1ff6a07SSascha Hauer 172957b772b8SRobin Gong spin_unlock_irqrestore(&sdmac->vc.lock, flags); 17301ec1e82fSSascha Hauer 1731e8e3a790SAndy Shevchenko dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie, 1732d1a792f3SRussell King - ARM Linux residue); 17331ec1e82fSSascha Hauer 17348a965911SShawn Guo return sdmac->status; 17351ec1e82fSSascha Hauer } 17361ec1e82fSSascha Hauer 17371ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan) 17381ec1e82fSSascha Hauer { 17392b4f130eSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 174057b772b8SRobin Gong unsigned long flags; 17412b4f130eSSascha Hauer 174257b772b8SRobin Gong spin_lock_irqsave(&sdmac->vc.lock, flags); 174357b772b8SRobin Gong if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc) 174457b772b8SRobin Gong sdma_start_desc(sdmac); 174557b772b8SRobin Gong spin_unlock_irqrestore(&sdmac->vc.lock, flags); 17461ec1e82fSSascha Hauer } 17471ec1e82fSSascha Hauer 17485b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34 1749cd72b846SNicolin Chen #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38 1750a572460bSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41 1751b7d2648aSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4 42 17525b28aa31SSascha Hauer 17535b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma, 17545b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr) 17555b28aa31SSascha Hauer { 17565b28aa31SSascha Hauer s32 *addr_arr = (u32 *)addr; 17575b28aa31SSascha Hauer s32 *saddr_arr = (u32 *)sdma->script_addrs; 17585b28aa31SSascha Hauer int i; 17595b28aa31SSascha Hauer 176070dabaedSNicolin Chen /* use the default firmware in ROM if missing external firmware */ 176170dabaedSNicolin Chen if (!sdma->script_number) 176270dabaedSNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 176370dabaedSNicolin Chen 1764bd73dfabSRobin Gong if (sdma->script_number > sizeof(struct sdma_script_start_addrs) 1765bd73dfabSRobin Gong / sizeof(s32)) { 1766bd73dfabSRobin Gong dev_err(sdma->dev, 1767bd73dfabSRobin Gong "SDMA script number %d not match with firmware.\n", 1768bd73dfabSRobin Gong sdma->script_number); 1769bd73dfabSRobin Gong return; 1770bd73dfabSRobin Gong } 1771bd73dfabSRobin Gong 1772cd72b846SNicolin Chen for (i = 0; i < sdma->script_number; i++) 17735b28aa31SSascha Hauer if (addr_arr[i] > 0) 17745b28aa31SSascha Hauer saddr_arr[i] = addr_arr[i]; 17755b28aa31SSascha Hauer } 17765b28aa31SSascha Hauer 17777b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context) 17785b28aa31SSascha Hauer { 17797b4b88e0SSascha Hauer struct sdma_engine *sdma = context; 17805b28aa31SSascha Hauer const struct sdma_firmware_header *header; 17815b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr; 17825b28aa31SSascha Hauer unsigned short *ram_code; 17835b28aa31SSascha Hauer 17847b4b88e0SSascha Hauer if (!fw) { 17850f927a11SSascha Hauer dev_info(sdma->dev, "external firmware not found, using ROM firmware\n"); 17860f927a11SSascha Hauer /* In this case we just use the ROM firmware. */ 17877b4b88e0SSascha Hauer return; 17887b4b88e0SSascha Hauer } 17895b28aa31SSascha Hauer 17905b28aa31SSascha Hauer if (fw->size < sizeof(*header)) 17915b28aa31SSascha Hauer goto err_firmware; 17925b28aa31SSascha Hauer 17935b28aa31SSascha Hauer header = (struct sdma_firmware_header *)fw->data; 17945b28aa31SSascha Hauer 17955b28aa31SSascha Hauer if (header->magic != SDMA_FIRMWARE_MAGIC) 17965b28aa31SSascha Hauer goto err_firmware; 17975b28aa31SSascha Hauer if (header->ram_code_start + header->ram_code_size > fw->size) 17985b28aa31SSascha Hauer goto err_firmware; 1799cd72b846SNicolin Chen switch (header->version_major) { 1800cd72b846SNicolin Chen case 1: 1801cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 1802cd72b846SNicolin Chen break; 1803cd72b846SNicolin Chen case 2: 1804cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2; 1805cd72b846SNicolin Chen break; 1806a572460bSFabio Estevam case 3: 1807a572460bSFabio Estevam sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3; 1808a572460bSFabio Estevam break; 1809b7d2648aSFabio Estevam case 4: 1810b7d2648aSFabio Estevam sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4; 1811b7d2648aSFabio Estevam break; 1812cd72b846SNicolin Chen default: 1813cd72b846SNicolin Chen dev_err(sdma->dev, "unknown firmware version\n"); 1814cd72b846SNicolin Chen goto err_firmware; 1815cd72b846SNicolin Chen } 18165b28aa31SSascha Hauer 18175b28aa31SSascha Hauer addr = (void *)header + header->script_addrs_start; 18185b28aa31SSascha Hauer ram_code = (void *)header + header->ram_code_start; 18195b28aa31SSascha Hauer 18207560e3f3SSascha Hauer clk_enable(sdma->clk_ipg); 18217560e3f3SSascha Hauer clk_enable(sdma->clk_ahb); 18225b28aa31SSascha Hauer /* download the RAM image for SDMA */ 18235b28aa31SSascha Hauer sdma_load_script(sdma, ram_code, 18245b28aa31SSascha Hauer header->ram_code_size, 18256866fd3bSSascha Hauer addr->ram_code_start_addr); 18267560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 18277560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 18285b28aa31SSascha Hauer 18295b28aa31SSascha Hauer sdma_add_scripts(sdma, addr); 18305b28aa31SSascha Hauer 1831e8fafa50SRobin Gong sdma->fw_loaded = true; 1832e8fafa50SRobin Gong 18335b28aa31SSascha Hauer dev_info(sdma->dev, "loaded firmware %d.%d\n", 18345b28aa31SSascha Hauer header->version_major, 18355b28aa31SSascha Hauer header->version_minor); 18365b28aa31SSascha Hauer 18375b28aa31SSascha Hauer err_firmware: 18385b28aa31SSascha Hauer release_firmware(fw); 18397b4b88e0SSascha Hauer } 18407b4b88e0SSascha Hauer 1841d078cd1bSZidan Wang #define EVENT_REMAP_CELLS 3 1842d078cd1bSZidan Wang 184329f493daSJason Liu static int sdma_event_remap(struct sdma_engine *sdma) 1844d078cd1bSZidan Wang { 1845d078cd1bSZidan Wang struct device_node *np = sdma->dev->of_node; 1846d078cd1bSZidan Wang struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0); 1847d078cd1bSZidan Wang struct property *event_remap; 1848d078cd1bSZidan Wang struct regmap *gpr; 1849d078cd1bSZidan Wang char propname[] = "fsl,sdma-event-remap"; 1850d078cd1bSZidan Wang u32 reg, val, shift, num_map, i; 1851d078cd1bSZidan Wang int ret = 0; 1852d078cd1bSZidan Wang 1853d078cd1bSZidan Wang if (IS_ERR(np) || IS_ERR(gpr_np)) 1854d078cd1bSZidan Wang goto out; 1855d078cd1bSZidan Wang 1856d078cd1bSZidan Wang event_remap = of_find_property(np, propname, NULL); 1857d078cd1bSZidan Wang num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0; 1858d078cd1bSZidan Wang if (!num_map) { 1859ce078af7SFabio Estevam dev_dbg(sdma->dev, "no event needs to be remapped\n"); 1860d078cd1bSZidan Wang goto out; 1861d078cd1bSZidan Wang } else if (num_map % EVENT_REMAP_CELLS) { 1862d078cd1bSZidan Wang dev_err(sdma->dev, "the property %s must modulo %d\n", 1863d078cd1bSZidan Wang propname, EVENT_REMAP_CELLS); 1864d078cd1bSZidan Wang ret = -EINVAL; 1865d078cd1bSZidan Wang goto out; 1866d078cd1bSZidan Wang } 1867d078cd1bSZidan Wang 1868d078cd1bSZidan Wang gpr = syscon_node_to_regmap(gpr_np); 1869d078cd1bSZidan Wang if (IS_ERR(gpr)) { 1870d078cd1bSZidan Wang dev_err(sdma->dev, "failed to get gpr regmap\n"); 1871d078cd1bSZidan Wang ret = PTR_ERR(gpr); 1872d078cd1bSZidan Wang goto out; 1873d078cd1bSZidan Wang } 1874d078cd1bSZidan Wang 1875d078cd1bSZidan Wang for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) { 1876d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i, ®); 1877d078cd1bSZidan Wang if (ret) { 1878d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1879d078cd1bSZidan Wang propname, i); 1880d078cd1bSZidan Wang goto out; 1881d078cd1bSZidan Wang } 1882d078cd1bSZidan Wang 1883d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i + 1, &shift); 1884d078cd1bSZidan Wang if (ret) { 1885d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1886d078cd1bSZidan Wang propname, i + 1); 1887d078cd1bSZidan Wang goto out; 1888d078cd1bSZidan Wang } 1889d078cd1bSZidan Wang 1890d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i + 2, &val); 1891d078cd1bSZidan Wang if (ret) { 1892d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1893d078cd1bSZidan Wang propname, i + 2); 1894d078cd1bSZidan Wang goto out; 1895d078cd1bSZidan Wang } 1896d078cd1bSZidan Wang 1897d078cd1bSZidan Wang regmap_update_bits(gpr, reg, BIT(shift), val << shift); 1898d078cd1bSZidan Wang } 1899d078cd1bSZidan Wang 1900d078cd1bSZidan Wang out: 1901d078cd1bSZidan Wang if (!IS_ERR(gpr_np)) 1902d078cd1bSZidan Wang of_node_put(gpr_np); 1903d078cd1bSZidan Wang 1904d078cd1bSZidan Wang return ret; 1905d078cd1bSZidan Wang } 1906d078cd1bSZidan Wang 1907fe6cf289SArnd Bergmann static int sdma_get_firmware(struct sdma_engine *sdma, 19087b4b88e0SSascha Hauer const char *fw_name) 19097b4b88e0SSascha Hauer { 19107b4b88e0SSascha Hauer int ret; 19117b4b88e0SSascha Hauer 19127b4b88e0SSascha Hauer ret = request_firmware_nowait(THIS_MODULE, 19130733d839SShawn Guo FW_ACTION_UEVENT, fw_name, sdma->dev, 19147b4b88e0SSascha Hauer GFP_KERNEL, sdma, sdma_load_firmware); 19155b28aa31SSascha Hauer 19165b28aa31SSascha Hauer return ret; 19175b28aa31SSascha Hauer } 19185b28aa31SSascha Hauer 191919bfc772SJingoo Han static int sdma_init(struct sdma_engine *sdma) 19201ec1e82fSSascha Hauer { 19211ec1e82fSSascha Hauer int i, ret; 19221ec1e82fSSascha Hauer dma_addr_t ccb_phys; 19231ec1e82fSSascha Hauer 1924b93edcddSFabio Estevam ret = clk_enable(sdma->clk_ipg); 1925b93edcddSFabio Estevam if (ret) 1926b93edcddSFabio Estevam return ret; 1927b93edcddSFabio Estevam ret = clk_enable(sdma->clk_ahb); 1928b93edcddSFabio Estevam if (ret) 1929b93edcddSFabio Estevam goto disable_clk_ipg; 19301ec1e82fSSascha Hauer 1931941acd56SAngus Ainslie (Purism) if (sdma->drvdata->check_ratio && 1932941acd56SAngus Ainslie (Purism) (clk_get_rate(sdma->clk_ahb) == clk_get_rate(sdma->clk_ipg))) 193325aaa75dSAngus Ainslie (Purism) sdma->clk_ratio = 1; 193425aaa75dSAngus Ainslie (Purism) 19351ec1e82fSSascha Hauer /* Be sure SDMA has not started yet */ 1936c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_C0PTR); 19371ec1e82fSSascha Hauer 1938ceaf5226SAndy Duan sdma->channel_control = dma_alloc_coherent(sdma->dev, 19391ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) + 19401ec1e82fSSascha Hauer sizeof(struct sdma_context_data), 19411ec1e82fSSascha Hauer &ccb_phys, GFP_KERNEL); 19421ec1e82fSSascha Hauer 19431ec1e82fSSascha Hauer if (!sdma->channel_control) { 19441ec1e82fSSascha Hauer ret = -ENOMEM; 19451ec1e82fSSascha Hauer goto err_dma_alloc; 19461ec1e82fSSascha Hauer } 19471ec1e82fSSascha Hauer 19481ec1e82fSSascha Hauer sdma->context = (void *)sdma->channel_control + 19491ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 19501ec1e82fSSascha Hauer sdma->context_phys = ccb_phys + 19511ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 19521ec1e82fSSascha Hauer 19531ec1e82fSSascha Hauer /* disable all channels */ 195417bba72fSSascha Hauer for (i = 0; i < sdma->drvdata->num_events; i++) 1955c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i)); 19561ec1e82fSSascha Hauer 19571ec1e82fSSascha Hauer /* All channels have priority 0 */ 19581ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) 1959c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4); 19601ec1e82fSSascha Hauer 196157b772b8SRobin Gong ret = sdma_request_channel0(sdma); 19621ec1e82fSSascha Hauer if (ret) 19631ec1e82fSSascha Hauer goto err_dma_alloc; 19641ec1e82fSSascha Hauer 19651ec1e82fSSascha Hauer sdma_config_ownership(&sdma->channel[0], false, true, false); 19661ec1e82fSSascha Hauer 19671ec1e82fSSascha Hauer /* Set Command Channel (Channel Zero) */ 1968c4b56857SRichard Zhao writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR); 19691ec1e82fSSascha Hauer 19701ec1e82fSSascha Hauer /* Set bits of CONFIG register but with static context switching */ 197125aaa75dSAngus Ainslie (Purism) if (sdma->clk_ratio) 197225aaa75dSAngus Ainslie (Purism) writel_relaxed(SDMA_H_CONFIG_ACR, sdma->regs + SDMA_H_CONFIG); 197325aaa75dSAngus Ainslie (Purism) else 1974c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_CONFIG); 19751ec1e82fSSascha Hauer 1976c4b56857SRichard Zhao writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR); 19771ec1e82fSSascha Hauer 19781ec1e82fSSascha Hauer /* Initializes channel's priorities */ 19791ec1e82fSSascha Hauer sdma_set_channel_priority(&sdma->channel[0], 7); 19801ec1e82fSSascha Hauer 19817560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 19827560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 19831ec1e82fSSascha Hauer 19841ec1e82fSSascha Hauer return 0; 19851ec1e82fSSascha Hauer 19861ec1e82fSSascha Hauer err_dma_alloc: 19877560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 1988b93edcddSFabio Estevam disable_clk_ipg: 1989b93edcddSFabio Estevam clk_disable(sdma->clk_ipg); 19901ec1e82fSSascha Hauer dev_err(sdma->dev, "initialisation failed with %d\n", ret); 19911ec1e82fSSascha Hauer return ret; 19921ec1e82fSSascha Hauer } 19931ec1e82fSSascha Hauer 19949479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param) 19959479e17cSShawn Guo { 19960b351865SNicolin Chen struct sdma_channel *sdmac = to_sdma_chan(chan); 19979479e17cSShawn Guo struct imx_dma_data *data = fn_param; 19989479e17cSShawn Guo 19999479e17cSShawn Guo if (!imx_dma_is_general_purpose(chan)) 20009479e17cSShawn Guo return false; 20019479e17cSShawn Guo 20020b351865SNicolin Chen sdmac->data = *data; 20030b351865SNicolin Chen chan->private = &sdmac->data; 20049479e17cSShawn Guo 20059479e17cSShawn Guo return true; 20069479e17cSShawn Guo } 20079479e17cSShawn Guo 20089479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec, 20099479e17cSShawn Guo struct of_dma *ofdma) 20109479e17cSShawn Guo { 20119479e17cSShawn Guo struct sdma_engine *sdma = ofdma->of_dma_data; 20129479e17cSShawn Guo dma_cap_mask_t mask = sdma->dma_device.cap_mask; 20139479e17cSShawn Guo struct imx_dma_data data; 20149479e17cSShawn Guo 20159479e17cSShawn Guo if (dma_spec->args_count != 3) 20169479e17cSShawn Guo return NULL; 20179479e17cSShawn Guo 20189479e17cSShawn Guo data.dma_request = dma_spec->args[0]; 20199479e17cSShawn Guo data.peripheral_type = dma_spec->args[1]; 20209479e17cSShawn Guo data.priority = dma_spec->args[2]; 20218391ecf4SShengjiu Wang /* 20228391ecf4SShengjiu Wang * init dma_request2 to zero, which is not used by the dts. 20238391ecf4SShengjiu Wang * For P2P, dma_request2 is init from dma_request_channel(), 20248391ecf4SShengjiu Wang * chan->private will point to the imx_dma_data, and in 20258391ecf4SShengjiu Wang * device_alloc_chan_resources(), imx_dma_data.dma_request2 will 20268391ecf4SShengjiu Wang * be set to sdmac->event_id1. 20278391ecf4SShengjiu Wang */ 20288391ecf4SShengjiu Wang data.dma_request2 = 0; 20299479e17cSShawn Guo 2030990c0b53SBaolin Wang return __dma_request_channel(&mask, sdma_filter_fn, &data, 2031990c0b53SBaolin Wang ofdma->of_node); 20329479e17cSShawn Guo } 20339479e17cSShawn Guo 2034e34b731fSMark Brown static int sdma_probe(struct platform_device *pdev) 20351ec1e82fSSascha Hauer { 2036580975d7SShawn Guo struct device_node *np = pdev->dev.of_node; 20378391ecf4SShengjiu Wang struct device_node *spba_bus; 2038580975d7SShawn Guo const char *fw_name; 20391ec1e82fSSascha Hauer int ret; 20401ec1e82fSSascha Hauer int irq; 20411ec1e82fSSascha Hauer struct resource *iores; 20428391ecf4SShengjiu Wang struct resource spba_res; 20431ec1e82fSSascha Hauer int i; 20441ec1e82fSSascha Hauer struct sdma_engine *sdma; 204536e2f21aSSascha Hauer s32 *saddr_arr; 20461ec1e82fSSascha Hauer 204742536b9fSPhilippe Retornaz ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 204842536b9fSPhilippe Retornaz if (ret) 204942536b9fSPhilippe Retornaz return ret; 205042536b9fSPhilippe Retornaz 20517f24e0eeSFabio Estevam sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL); 20521ec1e82fSSascha Hauer if (!sdma) 20531ec1e82fSSascha Hauer return -ENOMEM; 20541ec1e82fSSascha Hauer 20552ccaef05SRichard Zhao spin_lock_init(&sdma->channel_0_lock); 205673eab978SSascha Hauer 20571ec1e82fSSascha Hauer sdma->dev = &pdev->dev; 205832996419SFabio Estevam sdma->drvdata = of_device_get_match_data(sdma->dev); 20591ec1e82fSSascha Hauer 20601ec1e82fSSascha Hauer irq = platform_get_irq(pdev, 0); 20617f24e0eeSFabio Estevam if (irq < 0) 206263c72e02SFabio Estevam return irq; 20631ec1e82fSSascha Hauer 20647f24e0eeSFabio Estevam iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); 20657f24e0eeSFabio Estevam sdma->regs = devm_ioremap_resource(&pdev->dev, iores); 20667f24e0eeSFabio Estevam if (IS_ERR(sdma->regs)) 20677f24e0eeSFabio Estevam return PTR_ERR(sdma->regs); 20681ec1e82fSSascha Hauer 20697560e3f3SSascha Hauer sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); 20707f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ipg)) 20717f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ipg); 20721ec1e82fSSascha Hauer 20737560e3f3SSascha Hauer sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb"); 20747f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ahb)) 20757f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ahb); 20767560e3f3SSascha Hauer 2077fb9caf37SArvind Yadav ret = clk_prepare(sdma->clk_ipg); 2078fb9caf37SArvind Yadav if (ret) 2079fb9caf37SArvind Yadav return ret; 2080fb9caf37SArvind Yadav 2081fb9caf37SArvind Yadav ret = clk_prepare(sdma->clk_ahb); 2082fb9caf37SArvind Yadav if (ret) 2083fb9caf37SArvind Yadav goto err_clk; 20847560e3f3SSascha Hauer 20857f24e0eeSFabio Estevam ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma", 20867f24e0eeSFabio Estevam sdma); 20871ec1e82fSSascha Hauer if (ret) 2088fb9caf37SArvind Yadav goto err_irq; 20891ec1e82fSSascha Hauer 20905bb9dbb5SVinod Koul sdma->irq = irq; 20915bb9dbb5SVinod Koul 20925b28aa31SSascha Hauer sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL); 2093fb9caf37SArvind Yadav if (!sdma->script_addrs) { 2094fb9caf37SArvind Yadav ret = -ENOMEM; 2095fb9caf37SArvind Yadav goto err_irq; 2096fb9caf37SArvind Yadav } 20971ec1e82fSSascha Hauer 209836e2f21aSSascha Hauer /* initially no scripts available */ 209936e2f21aSSascha Hauer saddr_arr = (s32 *)sdma->script_addrs; 2100be4cf718SSascha Hauer for (i = 0; i < sizeof(*sdma->script_addrs) / sizeof(s32); i++) 210136e2f21aSSascha Hauer saddr_arr[i] = -EINVAL; 210236e2f21aSSascha Hauer 21037214a8b1SSascha Hauer dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask); 21047214a8b1SSascha Hauer dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask); 21050f06c027SRobin Gong dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask); 21067214a8b1SSascha Hauer 21071ec1e82fSSascha Hauer INIT_LIST_HEAD(&sdma->dma_device.channels); 21081ec1e82fSSascha Hauer /* Initialize channel parameters */ 21091ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) { 21101ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[i]; 21111ec1e82fSSascha Hauer 21121ec1e82fSSascha Hauer sdmac->sdma = sdma; 21131ec1e82fSSascha Hauer 21141ec1e82fSSascha Hauer sdmac->channel = i; 211557b772b8SRobin Gong sdmac->vc.desc_free = sdma_desc_free; 2116b8603d2aSLucas Stach INIT_WORK(&sdmac->terminate_worker, 2117b8603d2aSLucas Stach sdma_channel_terminate_work); 211823889c63SSascha Hauer /* 211923889c63SSascha Hauer * Add the channel to the DMAC list. Do not add channel 0 though 212023889c63SSascha Hauer * because we need it internally in the SDMA driver. This also means 212123889c63SSascha Hauer * that channel 0 in dmaengine counting matches sdma channel 1. 212223889c63SSascha Hauer */ 212323889c63SSascha Hauer if (i) 212457b772b8SRobin Gong vchan_init(&sdmac->vc, &sdma->dma_device); 21251ec1e82fSSascha Hauer } 21261ec1e82fSSascha Hauer 21275b28aa31SSascha Hauer ret = sdma_init(sdma); 21281ec1e82fSSascha Hauer if (ret) 21291ec1e82fSSascha Hauer goto err_init; 21301ec1e82fSSascha Hauer 2131d078cd1bSZidan Wang ret = sdma_event_remap(sdma); 2132d078cd1bSZidan Wang if (ret) 2133d078cd1bSZidan Wang goto err_init; 2134d078cd1bSZidan Wang 2135dcfec3c0SSascha Hauer if (sdma->drvdata->script_addrs) 2136dcfec3c0SSascha Hauer sdma_add_scripts(sdma, sdma->drvdata->script_addrs); 21375b28aa31SSascha Hauer 21381ec1e82fSSascha Hauer sdma->dma_device.dev = &pdev->dev; 21391ec1e82fSSascha Hauer 21401ec1e82fSSascha Hauer sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources; 21411ec1e82fSSascha Hauer sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources; 21421ec1e82fSSascha Hauer sdma->dma_device.device_tx_status = sdma_tx_status; 21431ec1e82fSSascha Hauer sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg; 21441ec1e82fSSascha Hauer sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic; 21457b350ab0SMaxime Ripard sdma->dma_device.device_config = sdma_config; 2146a80f2787SSascha Hauer sdma->dma_device.device_terminate_all = sdma_terminate_all; 2147b8603d2aSLucas Stach sdma->dma_device.device_synchronize = sdma_channel_synchronize; 2148f9d4a398SNicolin Chen sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS; 2149f9d4a398SNicolin Chen sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS; 2150f9d4a398SNicolin Chen sdma->dma_device.directions = SDMA_DMA_DIRECTIONS; 21516f3125ceSLucas Stach sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT; 21520f06c027SRobin Gong sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy; 21531ec1e82fSSascha Hauer sdma->dma_device.device_issue_pending = sdma_issue_pending; 2154a3711d49SAngus Ainslie (Purism) sdma->dma_device.copy_align = 2; 21554a6b2e8aSRobin Gong dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT); 21561ec1e82fSSascha Hauer 215723e11811SVignesh Raman platform_set_drvdata(pdev, sdma); 215823e11811SVignesh Raman 21591ec1e82fSSascha Hauer ret = dma_async_device_register(&sdma->dma_device); 21601ec1e82fSSascha Hauer if (ret) { 21611ec1e82fSSascha Hauer dev_err(&pdev->dev, "unable to register\n"); 21621ec1e82fSSascha Hauer goto err_init; 21631ec1e82fSSascha Hauer } 21641ec1e82fSSascha Hauer 21659479e17cSShawn Guo if (np) { 21669479e17cSShawn Guo ret = of_dma_controller_register(np, sdma_xlate, sdma); 21679479e17cSShawn Guo if (ret) { 21689479e17cSShawn Guo dev_err(&pdev->dev, "failed to register controller\n"); 21699479e17cSShawn Guo goto err_register; 21709479e17cSShawn Guo } 21718391ecf4SShengjiu Wang 21728391ecf4SShengjiu Wang spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus"); 21738391ecf4SShengjiu Wang ret = of_address_to_resource(spba_bus, 0, &spba_res); 21748391ecf4SShengjiu Wang if (!ret) { 21758391ecf4SShengjiu Wang sdma->spba_start_addr = spba_res.start; 21768391ecf4SShengjiu Wang sdma->spba_end_addr = spba_res.end; 21778391ecf4SShengjiu Wang } 21788391ecf4SShengjiu Wang of_node_put(spba_bus); 21799479e17cSShawn Guo } 21809479e17cSShawn Guo 21812b8066c3SSven Van Asbroeck /* 21822b8066c3SSven Van Asbroeck * Because that device tree does not encode ROM script address, 21832b8066c3SSven Van Asbroeck * the RAM script in firmware is mandatory for device tree 21842b8066c3SSven Van Asbroeck * probe, otherwise it fails. 21852b8066c3SSven Van Asbroeck */ 21862b8066c3SSven Van Asbroeck ret = of_property_read_string(np, "fsl,sdma-ram-script-name", 21872b8066c3SSven Van Asbroeck &fw_name); 21882b8066c3SSven Van Asbroeck if (ret) { 21892b8066c3SSven Van Asbroeck dev_warn(&pdev->dev, "failed to get firmware name\n"); 21902b8066c3SSven Van Asbroeck } else { 21912b8066c3SSven Van Asbroeck ret = sdma_get_firmware(sdma, fw_name); 21922b8066c3SSven Van Asbroeck if (ret) 21932b8066c3SSven Van Asbroeck dev_warn(&pdev->dev, "failed to get firmware from device tree\n"); 21942b8066c3SSven Van Asbroeck } 21952b8066c3SSven Van Asbroeck 21961ec1e82fSSascha Hauer return 0; 21971ec1e82fSSascha Hauer 21989479e17cSShawn Guo err_register: 21999479e17cSShawn Guo dma_async_device_unregister(&sdma->dma_device); 22001ec1e82fSSascha Hauer err_init: 22011ec1e82fSSascha Hauer kfree(sdma->script_addrs); 2202fb9caf37SArvind Yadav err_irq: 2203fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ahb); 2204fb9caf37SArvind Yadav err_clk: 2205fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ipg); 2206939fd4f0SShawn Guo return ret; 22071ec1e82fSSascha Hauer } 22081ec1e82fSSascha Hauer 22091d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev) 22101ec1e82fSSascha Hauer { 221123e11811SVignesh Raman struct sdma_engine *sdma = platform_get_drvdata(pdev); 2212c12fe497SVignesh Raman int i; 221323e11811SVignesh Raman 22145bb9dbb5SVinod Koul devm_free_irq(&pdev->dev, sdma->irq, sdma); 221523e11811SVignesh Raman dma_async_device_unregister(&sdma->dma_device); 221623e11811SVignesh Raman kfree(sdma->script_addrs); 2217fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ahb); 2218fb9caf37SArvind Yadav clk_unprepare(sdma->clk_ipg); 2219c12fe497SVignesh Raman /* Kill the tasklet */ 2220c12fe497SVignesh Raman for (i = 0; i < MAX_DMA_CHANNELS; i++) { 2221c12fe497SVignesh Raman struct sdma_channel *sdmac = &sdma->channel[i]; 2222c12fe497SVignesh Raman 222357b772b8SRobin Gong tasklet_kill(&sdmac->vc.task); 222457b772b8SRobin Gong sdma_free_chan_resources(&sdmac->vc.chan); 2225c12fe497SVignesh Raman } 222623e11811SVignesh Raman 222723e11811SVignesh Raman platform_set_drvdata(pdev, NULL); 222823e11811SVignesh Raman return 0; 22291ec1e82fSSascha Hauer } 22301ec1e82fSSascha Hauer 22311ec1e82fSSascha Hauer static struct platform_driver sdma_driver = { 22321ec1e82fSSascha Hauer .driver = { 22331ec1e82fSSascha Hauer .name = "imx-sdma", 2234580975d7SShawn Guo .of_match_table = sdma_dt_ids, 22351ec1e82fSSascha Hauer }, 22361d1bbd30SMaxin B. John .remove = sdma_remove, 223723e11811SVignesh Raman .probe = sdma_probe, 22381ec1e82fSSascha Hauer }; 22391ec1e82fSSascha Hauer 224023e11811SVignesh Raman module_platform_driver(sdma_driver); 22411ec1e82fSSascha Hauer 22421ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>"); 22431ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver"); 2244c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX6Q) 2245c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin"); 2246c0879342SNicolas Chauvet #endif 2247c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX7D) 2248c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin"); 2249c0879342SNicolas Chauvet #endif 22501ec1e82fSSascha Hauer MODULE_LICENSE("GPL"); 2251