11ec1e82fSSascha Hauer /* 21ec1e82fSSascha Hauer * drivers/dma/imx-sdma.c 31ec1e82fSSascha Hauer * 41ec1e82fSSascha Hauer * This file contains a driver for the Freescale Smart DMA engine 51ec1e82fSSascha Hauer * 61ec1e82fSSascha Hauer * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de> 71ec1e82fSSascha Hauer * 81ec1e82fSSascha Hauer * Based on code from Freescale: 91ec1e82fSSascha Hauer * 101ec1e82fSSascha Hauer * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved. 111ec1e82fSSascha Hauer * 121ec1e82fSSascha Hauer * The code contained herein is licensed under the GNU General Public 131ec1e82fSSascha Hauer * License. You may obtain a copy of the GNU General Public License 141ec1e82fSSascha Hauer * Version 2 or later at the following locations: 151ec1e82fSSascha Hauer * 161ec1e82fSSascha Hauer * http://www.opensource.org/licenses/gpl-license.html 171ec1e82fSSascha Hauer * http://www.gnu.org/copyleft/gpl.html 181ec1e82fSSascha Hauer */ 191ec1e82fSSascha Hauer 201ec1e82fSSascha Hauer #include <linux/init.h> 21f8de8f4cSAxel Lin #include <linux/module.h> 221ec1e82fSSascha Hauer #include <linux/types.h> 230bbc1413SRichard Zhao #include <linux/bitops.h> 241ec1e82fSSascha Hauer #include <linux/mm.h> 251ec1e82fSSascha Hauer #include <linux/interrupt.h> 261ec1e82fSSascha Hauer #include <linux/clk.h> 272ccaef05SRichard Zhao #include <linux/delay.h> 281ec1e82fSSascha Hauer #include <linux/sched.h> 291ec1e82fSSascha Hauer #include <linux/semaphore.h> 301ec1e82fSSascha Hauer #include <linux/spinlock.h> 311ec1e82fSSascha Hauer #include <linux/device.h> 321ec1e82fSSascha Hauer #include <linux/dma-mapping.h> 331ec1e82fSSascha Hauer #include <linux/firmware.h> 341ec1e82fSSascha Hauer #include <linux/slab.h> 351ec1e82fSSascha Hauer #include <linux/platform_device.h> 361ec1e82fSSascha Hauer #include <linux/dmaengine.h> 37580975d7SShawn Guo #include <linux/of.h> 388391ecf4SShengjiu Wang #include <linux/of_address.h> 39580975d7SShawn Guo #include <linux/of_device.h> 409479e17cSShawn Guo #include <linux/of_dma.h> 411ec1e82fSSascha Hauer 421ec1e82fSSascha Hauer #include <asm/irq.h> 4382906b13SArnd Bergmann #include <linux/platform_data/dma-imx-sdma.h> 4482906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h> 45d078cd1bSZidan Wang #include <linux/regmap.h> 46d078cd1bSZidan Wang #include <linux/mfd/syscon.h> 47d078cd1bSZidan Wang #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h> 481ec1e82fSSascha Hauer 49d2ebfb33SRussell King - ARM Linux #include "dmaengine.h" 50d2ebfb33SRussell King - ARM Linux 511ec1e82fSSascha Hauer /* SDMA registers */ 521ec1e82fSSascha Hauer #define SDMA_H_C0PTR 0x000 531ec1e82fSSascha Hauer #define SDMA_H_INTR 0x004 541ec1e82fSSascha Hauer #define SDMA_H_STATSTOP 0x008 551ec1e82fSSascha Hauer #define SDMA_H_START 0x00c 561ec1e82fSSascha Hauer #define SDMA_H_EVTOVR 0x010 571ec1e82fSSascha Hauer #define SDMA_H_DSPOVR 0x014 581ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR 0x018 591ec1e82fSSascha Hauer #define SDMA_H_EVTPEND 0x01c 601ec1e82fSSascha Hauer #define SDMA_H_DSPENBL 0x020 611ec1e82fSSascha Hauer #define SDMA_H_RESET 0x024 621ec1e82fSSascha Hauer #define SDMA_H_EVTERR 0x028 631ec1e82fSSascha Hauer #define SDMA_H_INTRMSK 0x02c 641ec1e82fSSascha Hauer #define SDMA_H_PSW 0x030 651ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG 0x034 661ec1e82fSSascha Hauer #define SDMA_H_CONFIG 0x038 671ec1e82fSSascha Hauer #define SDMA_ONCE_ENB 0x040 681ec1e82fSSascha Hauer #define SDMA_ONCE_DATA 0x044 691ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR 0x048 701ec1e82fSSascha Hauer #define SDMA_ONCE_STAT 0x04c 711ec1e82fSSascha Hauer #define SDMA_ONCE_CMD 0x050 721ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR 0x054 731ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR 0x058 741ec1e82fSSascha Hauer #define SDMA_CHN0ADDR 0x05c 751ec1e82fSSascha Hauer #define SDMA_ONCE_RTB 0x060 761ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1 0x070 771ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2 0x074 7862550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35 0x200 7962550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31 0x080 801ec1e82fSSascha Hauer #define SDMA_CHNPRI_0 0x100 811ec1e82fSSascha Hauer 821ec1e82fSSascha Hauer /* 831ec1e82fSSascha Hauer * Buffer descriptor status values. 841ec1e82fSSascha Hauer */ 851ec1e82fSSascha Hauer #define BD_DONE 0x01 861ec1e82fSSascha Hauer #define BD_WRAP 0x02 871ec1e82fSSascha Hauer #define BD_CONT 0x04 881ec1e82fSSascha Hauer #define BD_INTR 0x08 891ec1e82fSSascha Hauer #define BD_RROR 0x10 901ec1e82fSSascha Hauer #define BD_LAST 0x20 911ec1e82fSSascha Hauer #define BD_EXTD 0x80 921ec1e82fSSascha Hauer 931ec1e82fSSascha Hauer /* 941ec1e82fSSascha Hauer * Data Node descriptor status values. 951ec1e82fSSascha Hauer */ 961ec1e82fSSascha Hauer #define DND_END_OF_FRAME 0x80 971ec1e82fSSascha Hauer #define DND_END_OF_XFER 0x40 981ec1e82fSSascha Hauer #define DND_DONE 0x20 991ec1e82fSSascha Hauer #define DND_UNUSED 0x01 1001ec1e82fSSascha Hauer 1011ec1e82fSSascha Hauer /* 1021ec1e82fSSascha Hauer * IPCV2 descriptor status values. 1031ec1e82fSSascha Hauer */ 1041ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME 0x40 1051ec1e82fSSascha Hauer 1061ec1e82fSSascha Hauer #define IPCV2_MAX_NODES 50 1071ec1e82fSSascha Hauer /* 1081ec1e82fSSascha Hauer * Error bit set in the CCB status field by the SDMA, 1091ec1e82fSSascha Hauer * in setbd routine, in case of a transfer error 1101ec1e82fSSascha Hauer */ 1111ec1e82fSSascha Hauer #define DATA_ERROR 0x10000000 1121ec1e82fSSascha Hauer 1131ec1e82fSSascha Hauer /* 1141ec1e82fSSascha Hauer * Buffer descriptor commands. 1151ec1e82fSSascha Hauer */ 1161ec1e82fSSascha Hauer #define C0_ADDR 0x01 1171ec1e82fSSascha Hauer #define C0_LOAD 0x02 1181ec1e82fSSascha Hauer #define C0_DUMP 0x03 1191ec1e82fSSascha Hauer #define C0_SETCTX 0x07 1201ec1e82fSSascha Hauer #define C0_GETCTX 0x03 1211ec1e82fSSascha Hauer #define C0_SETDM 0x01 1221ec1e82fSSascha Hauer #define C0_SETPM 0x04 1231ec1e82fSSascha Hauer #define C0_GETDM 0x02 1241ec1e82fSSascha Hauer #define C0_GETPM 0x08 1251ec1e82fSSascha Hauer /* 1261ec1e82fSSascha Hauer * Change endianness indicator in the BD command field 1271ec1e82fSSascha Hauer */ 1281ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS 0x80 1291ec1e82fSSascha Hauer 1301ec1e82fSSascha Hauer /* 1318391ecf4SShengjiu Wang * p_2_p watermark_level description 1328391ecf4SShengjiu Wang * Bits Name Description 1338391ecf4SShengjiu Wang * 0-7 Lower WML Lower watermark level 1348391ecf4SShengjiu Wang * 8 PS 1: Pad Swallowing 1358391ecf4SShengjiu Wang * 0: No Pad Swallowing 1368391ecf4SShengjiu Wang * 9 PA 1: Pad Adding 1378391ecf4SShengjiu Wang * 0: No Pad Adding 1388391ecf4SShengjiu Wang * 10 SPDIF If this bit is set both source 1398391ecf4SShengjiu Wang * and destination are on SPBA 1408391ecf4SShengjiu Wang * 11 Source Bit(SP) 1: Source on SPBA 1418391ecf4SShengjiu Wang * 0: Source on AIPS 1428391ecf4SShengjiu Wang * 12 Destination Bit(DP) 1: Destination on SPBA 1438391ecf4SShengjiu Wang * 0: Destination on AIPS 1448391ecf4SShengjiu Wang * 13-15 --------- MUST BE 0 1458391ecf4SShengjiu Wang * 16-23 Higher WML HWML 1468391ecf4SShengjiu Wang * 24-27 N Total number of samples after 1478391ecf4SShengjiu Wang * which Pad adding/Swallowing 1488391ecf4SShengjiu Wang * must be done. It must be odd. 1498391ecf4SShengjiu Wang * 28 Lower WML Event(LWE) SDMA events reg to check for 1508391ecf4SShengjiu Wang * LWML event mask 1518391ecf4SShengjiu Wang * 0: LWE in EVENTS register 1528391ecf4SShengjiu Wang * 1: LWE in EVENTS2 register 1538391ecf4SShengjiu Wang * 29 Higher WML Event(HWE) SDMA events reg to check for 1548391ecf4SShengjiu Wang * HWML event mask 1558391ecf4SShengjiu Wang * 0: HWE in EVENTS register 1568391ecf4SShengjiu Wang * 1: HWE in EVENTS2 register 1578391ecf4SShengjiu Wang * 30 --------- MUST BE 0 1588391ecf4SShengjiu Wang * 31 CONT 1: Amount of samples to be 1598391ecf4SShengjiu Wang * transferred is unknown and 1608391ecf4SShengjiu Wang * script will keep on 1618391ecf4SShengjiu Wang * transferring samples as long as 1628391ecf4SShengjiu Wang * both events are detected and 1638391ecf4SShengjiu Wang * script must be manually stopped 1648391ecf4SShengjiu Wang * by the application 1658391ecf4SShengjiu Wang * 0: The amount of samples to be 1668391ecf4SShengjiu Wang * transferred is equal to the 1678391ecf4SShengjiu Wang * count field of mode word 1688391ecf4SShengjiu Wang */ 1698391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWML 0xFF 1708391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PS BIT(8) 1718391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PA BIT(9) 1728391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SPDIF BIT(10) 1738391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SP BIT(11) 1748391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_DP BIT(12) 1758391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16) 1768391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWE BIT(28) 1778391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWE BIT(29) 1788391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_CONT BIT(31) 1798391ecf4SShengjiu Wang 1808391ecf4SShengjiu Wang /* 1811ec1e82fSSascha Hauer * Mode/Count of data node descriptors - IPCv2 1821ec1e82fSSascha Hauer */ 1831ec1e82fSSascha Hauer struct sdma_mode_count { 1841ec1e82fSSascha Hauer u32 count : 16; /* size of the buffer pointed by this BD */ 1851ec1e82fSSascha Hauer u32 status : 8; /* E,R,I,C,W,D status bits stored here */ 1861ec1e82fSSascha Hauer u32 command : 8; /* command mostlky used for channel 0 */ 1871ec1e82fSSascha Hauer }; 1881ec1e82fSSascha Hauer 1891ec1e82fSSascha Hauer /* 1901ec1e82fSSascha Hauer * Buffer descriptor 1911ec1e82fSSascha Hauer */ 1921ec1e82fSSascha Hauer struct sdma_buffer_descriptor { 1931ec1e82fSSascha Hauer struct sdma_mode_count mode; 1941ec1e82fSSascha Hauer u32 buffer_addr; /* address of the buffer described */ 1951ec1e82fSSascha Hauer u32 ext_buffer_addr; /* extended buffer address */ 1961ec1e82fSSascha Hauer } __attribute__ ((packed)); 1971ec1e82fSSascha Hauer 1981ec1e82fSSascha Hauer /** 1991ec1e82fSSascha Hauer * struct sdma_channel_control - Channel control Block 2001ec1e82fSSascha Hauer * 2011ec1e82fSSascha Hauer * @current_bd_ptr current buffer descriptor processed 2021ec1e82fSSascha Hauer * @base_bd_ptr first element of buffer descriptor array 2031ec1e82fSSascha Hauer * @unused padding. The SDMA engine expects an array of 128 byte 2041ec1e82fSSascha Hauer * control blocks 2051ec1e82fSSascha Hauer */ 2061ec1e82fSSascha Hauer struct sdma_channel_control { 2071ec1e82fSSascha Hauer u32 current_bd_ptr; 2081ec1e82fSSascha Hauer u32 base_bd_ptr; 2091ec1e82fSSascha Hauer u32 unused[2]; 2101ec1e82fSSascha Hauer } __attribute__ ((packed)); 2111ec1e82fSSascha Hauer 2121ec1e82fSSascha Hauer /** 2131ec1e82fSSascha Hauer * struct sdma_state_registers - SDMA context for a channel 2141ec1e82fSSascha Hauer * 2151ec1e82fSSascha Hauer * @pc: program counter 2161ec1e82fSSascha Hauer * @t: test bit: status of arithmetic & test instruction 2171ec1e82fSSascha Hauer * @rpc: return program counter 2181ec1e82fSSascha Hauer * @sf: source fault while loading data 2191ec1e82fSSascha Hauer * @spc: loop start program counter 2201ec1e82fSSascha Hauer * @df: destination fault while storing data 2211ec1e82fSSascha Hauer * @epc: loop end program counter 2221ec1e82fSSascha Hauer * @lm: loop mode 2231ec1e82fSSascha Hauer */ 2241ec1e82fSSascha Hauer struct sdma_state_registers { 2251ec1e82fSSascha Hauer u32 pc :14; 2261ec1e82fSSascha Hauer u32 unused1: 1; 2271ec1e82fSSascha Hauer u32 t : 1; 2281ec1e82fSSascha Hauer u32 rpc :14; 2291ec1e82fSSascha Hauer u32 unused0: 1; 2301ec1e82fSSascha Hauer u32 sf : 1; 2311ec1e82fSSascha Hauer u32 spc :14; 2321ec1e82fSSascha Hauer u32 unused2: 1; 2331ec1e82fSSascha Hauer u32 df : 1; 2341ec1e82fSSascha Hauer u32 epc :14; 2351ec1e82fSSascha Hauer u32 lm : 2; 2361ec1e82fSSascha Hauer } __attribute__ ((packed)); 2371ec1e82fSSascha Hauer 2381ec1e82fSSascha Hauer /** 2391ec1e82fSSascha Hauer * struct sdma_context_data - sdma context specific to a channel 2401ec1e82fSSascha Hauer * 2411ec1e82fSSascha Hauer * @channel_state: channel state bits 2421ec1e82fSSascha Hauer * @gReg: general registers 2431ec1e82fSSascha Hauer * @mda: burst dma destination address register 2441ec1e82fSSascha Hauer * @msa: burst dma source address register 2451ec1e82fSSascha Hauer * @ms: burst dma status register 2461ec1e82fSSascha Hauer * @md: burst dma data register 2471ec1e82fSSascha Hauer * @pda: peripheral dma destination address register 2481ec1e82fSSascha Hauer * @psa: peripheral dma source address register 2491ec1e82fSSascha Hauer * @ps: peripheral dma status register 2501ec1e82fSSascha Hauer * @pd: peripheral dma data register 2511ec1e82fSSascha Hauer * @ca: CRC polynomial register 2521ec1e82fSSascha Hauer * @cs: CRC accumulator register 2531ec1e82fSSascha Hauer * @dda: dedicated core destination address register 2541ec1e82fSSascha Hauer * @dsa: dedicated core source address register 2551ec1e82fSSascha Hauer * @ds: dedicated core status register 2561ec1e82fSSascha Hauer * @dd: dedicated core data register 2571ec1e82fSSascha Hauer */ 2581ec1e82fSSascha Hauer struct sdma_context_data { 2591ec1e82fSSascha Hauer struct sdma_state_registers channel_state; 2601ec1e82fSSascha Hauer u32 gReg[8]; 2611ec1e82fSSascha Hauer u32 mda; 2621ec1e82fSSascha Hauer u32 msa; 2631ec1e82fSSascha Hauer u32 ms; 2641ec1e82fSSascha Hauer u32 md; 2651ec1e82fSSascha Hauer u32 pda; 2661ec1e82fSSascha Hauer u32 psa; 2671ec1e82fSSascha Hauer u32 ps; 2681ec1e82fSSascha Hauer u32 pd; 2691ec1e82fSSascha Hauer u32 ca; 2701ec1e82fSSascha Hauer u32 cs; 2711ec1e82fSSascha Hauer u32 dda; 2721ec1e82fSSascha Hauer u32 dsa; 2731ec1e82fSSascha Hauer u32 ds; 2741ec1e82fSSascha Hauer u32 dd; 2751ec1e82fSSascha Hauer u32 scratch0; 2761ec1e82fSSascha Hauer u32 scratch1; 2771ec1e82fSSascha Hauer u32 scratch2; 2781ec1e82fSSascha Hauer u32 scratch3; 2791ec1e82fSSascha Hauer u32 scratch4; 2801ec1e82fSSascha Hauer u32 scratch5; 2811ec1e82fSSascha Hauer u32 scratch6; 2821ec1e82fSSascha Hauer u32 scratch7; 2831ec1e82fSSascha Hauer } __attribute__ ((packed)); 2841ec1e82fSSascha Hauer 2851ec1e82fSSascha Hauer #define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor)) 2861ec1e82fSSascha Hauer 2871ec1e82fSSascha Hauer struct sdma_engine; 2881ec1e82fSSascha Hauer 2891ec1e82fSSascha Hauer /** 2901ec1e82fSSascha Hauer * struct sdma_channel - housekeeping for a SDMA channel 2911ec1e82fSSascha Hauer * 2921ec1e82fSSascha Hauer * @sdma pointer to the SDMA engine for this channel 29323889c63SSascha Hauer * @channel the channel number, matches dmaengine chan_id + 1 2941ec1e82fSSascha Hauer * @direction transfer type. Needed for setting SDMA script 2951ec1e82fSSascha Hauer * @peripheral_type Peripheral type. Needed for setting SDMA script 2961ec1e82fSSascha Hauer * @event_id0 aka dma request line 2971ec1e82fSSascha Hauer * @event_id1 for channels that use 2 events 2981ec1e82fSSascha Hauer * @word_size peripheral access size 2991ec1e82fSSascha Hauer * @buf_tail ID of the buffer that was processed 3001ec1e82fSSascha Hauer * @num_bd max NUM_BD. number of descriptors currently handling 3011ec1e82fSSascha Hauer */ 3021ec1e82fSSascha Hauer struct sdma_channel { 3031ec1e82fSSascha Hauer struct sdma_engine *sdma; 3041ec1e82fSSascha Hauer unsigned int channel; 305db8196dfSVinod Koul enum dma_transfer_direction direction; 3061ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type; 3071ec1e82fSSascha Hauer unsigned int event_id0; 3081ec1e82fSSascha Hauer unsigned int event_id1; 3091ec1e82fSSascha Hauer enum dma_slave_buswidth word_size; 3101ec1e82fSSascha Hauer unsigned int buf_tail; 3111ec1e82fSSascha Hauer unsigned int num_bd; 312d1a792f3SRussell King - ARM Linux unsigned int period_len; 3131ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 3141ec1e82fSSascha Hauer dma_addr_t bd_phys; 3151ec1e82fSSascha Hauer unsigned int pc_from_device, pc_to_device; 3168391ecf4SShengjiu Wang unsigned int device_to_device; 3171ec1e82fSSascha Hauer unsigned long flags; 3188391ecf4SShengjiu Wang dma_addr_t per_address, per_address2; 3190bbc1413SRichard Zhao unsigned long event_mask[2]; 3200bbc1413SRichard Zhao unsigned long watermark_level; 3211ec1e82fSSascha Hauer u32 shp_addr, per_addr; 3221ec1e82fSSascha Hauer struct dma_chan chan; 3231ec1e82fSSascha Hauer spinlock_t lock; 3241ec1e82fSSascha Hauer struct dma_async_tx_descriptor desc; 3251ec1e82fSSascha Hauer enum dma_status status; 326ab59a510SHuang Shijie unsigned int chn_count; 327ab59a510SHuang Shijie unsigned int chn_real_count; 328abd9ccc8SHuang Shijie struct tasklet_struct tasklet; 3290b351865SNicolin Chen struct imx_dma_data data; 3301ec1e82fSSascha Hauer }; 3311ec1e82fSSascha Hauer 3320bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP BIT(0) 3331ec1e82fSSascha Hauer 3341ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32 3351ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1 3361ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1 3371ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7 3381ec1e82fSSascha Hauer 3391ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453 3401ec1e82fSSascha Hauer 3411ec1e82fSSascha Hauer /** 3421ec1e82fSSascha Hauer * struct sdma_firmware_header - Layout of the firmware image 3431ec1e82fSSascha Hauer * 3441ec1e82fSSascha Hauer * @magic "SDMA" 3451ec1e82fSSascha Hauer * @version_major increased whenever layout of struct sdma_script_start_addrs 3461ec1e82fSSascha Hauer * changes. 3471ec1e82fSSascha Hauer * @version_minor firmware minor version (for binary compatible changes) 3481ec1e82fSSascha Hauer * @script_addrs_start offset of struct sdma_script_start_addrs in this image 3491ec1e82fSSascha Hauer * @num_script_addrs Number of script addresses in this image 3501ec1e82fSSascha Hauer * @ram_code_start offset of SDMA ram image in this firmware image 3511ec1e82fSSascha Hauer * @ram_code_size size of SDMA ram image 3521ec1e82fSSascha Hauer * @script_addrs Stores the start address of the SDMA scripts 3531ec1e82fSSascha Hauer * (in SDMA memory space) 3541ec1e82fSSascha Hauer */ 3551ec1e82fSSascha Hauer struct sdma_firmware_header { 3561ec1e82fSSascha Hauer u32 magic; 3571ec1e82fSSascha Hauer u32 version_major; 3581ec1e82fSSascha Hauer u32 version_minor; 3591ec1e82fSSascha Hauer u32 script_addrs_start; 3601ec1e82fSSascha Hauer u32 num_script_addrs; 3611ec1e82fSSascha Hauer u32 ram_code_start; 3621ec1e82fSSascha Hauer u32 ram_code_size; 3631ec1e82fSSascha Hauer }; 3641ec1e82fSSascha Hauer 36517bba72fSSascha Hauer struct sdma_driver_data { 36617bba72fSSascha Hauer int chnenbl0; 36717bba72fSSascha Hauer int num_events; 368dcfec3c0SSascha Hauer struct sdma_script_start_addrs *script_addrs; 36962550cd7SShawn Guo }; 37062550cd7SShawn Guo 3711ec1e82fSSascha Hauer struct sdma_engine { 3721ec1e82fSSascha Hauer struct device *dev; 373b9b3f82fSSascha Hauer struct device_dma_parameters dma_parms; 3741ec1e82fSSascha Hauer struct sdma_channel channel[MAX_DMA_CHANNELS]; 3751ec1e82fSSascha Hauer struct sdma_channel_control *channel_control; 3761ec1e82fSSascha Hauer void __iomem *regs; 3771ec1e82fSSascha Hauer struct sdma_context_data *context; 3781ec1e82fSSascha Hauer dma_addr_t context_phys; 3791ec1e82fSSascha Hauer struct dma_device dma_device; 3807560e3f3SSascha Hauer struct clk *clk_ipg; 3817560e3f3SSascha Hauer struct clk *clk_ahb; 3822ccaef05SRichard Zhao spinlock_t channel_0_lock; 383cd72b846SNicolin Chen u32 script_number; 3841ec1e82fSSascha Hauer struct sdma_script_start_addrs *script_addrs; 38517bba72fSSascha Hauer const struct sdma_driver_data *drvdata; 3868391ecf4SShengjiu Wang u32 spba_start_addr; 3878391ecf4SShengjiu Wang u32 spba_end_addr; 38817bba72fSSascha Hauer }; 38917bba72fSSascha Hauer 390e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx31 = { 39117bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX31, 39217bba72fSSascha Hauer .num_events = 32, 39317bba72fSSascha Hauer }; 39417bba72fSSascha Hauer 395dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = { 396dcfec3c0SSascha Hauer .ap_2_ap_addr = 729, 397dcfec3c0SSascha Hauer .uart_2_mcu_addr = 904, 398dcfec3c0SSascha Hauer .per_2_app_addr = 1255, 399dcfec3c0SSascha Hauer .mcu_2_app_addr = 834, 400dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1120, 401dcfec3c0SSascha Hauer .per_2_shp_addr = 1329, 402dcfec3c0SSascha Hauer .mcu_2_shp_addr = 1048, 403dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1560, 404dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1479, 405dcfec3c0SSascha Hauer .app_2_per_addr = 1189, 406dcfec3c0SSascha Hauer .app_2_mcu_addr = 770, 407dcfec3c0SSascha Hauer .shp_2_per_addr = 1407, 408dcfec3c0SSascha Hauer .shp_2_mcu_addr = 979, 409dcfec3c0SSascha Hauer }; 410dcfec3c0SSascha Hauer 411e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx25 = { 412dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 413dcfec3c0SSascha Hauer .num_events = 48, 414dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx25, 415dcfec3c0SSascha Hauer }; 416dcfec3c0SSascha Hauer 417e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx35 = { 41817bba72fSSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 41917bba72fSSascha Hauer .num_events = 48, 4201ec1e82fSSascha Hauer }; 4211ec1e82fSSascha Hauer 422dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = { 423dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 424dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 425dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 426dcfec3c0SSascha Hauer .mcu_2_shp_addr = 961, 427dcfec3c0SSascha Hauer .ata_2_mcu_addr = 1473, 428dcfec3c0SSascha Hauer .mcu_2_ata_addr = 1392, 429dcfec3c0SSascha Hauer .app_2_per_addr = 1033, 430dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 431dcfec3c0SSascha Hauer .shp_2_per_addr = 1251, 432dcfec3c0SSascha Hauer .shp_2_mcu_addr = 892, 433dcfec3c0SSascha Hauer }; 434dcfec3c0SSascha Hauer 435e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx51 = { 436dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 437dcfec3c0SSascha Hauer .num_events = 48, 438dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx51, 439dcfec3c0SSascha Hauer }; 440dcfec3c0SSascha Hauer 441dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = { 442dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 443dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 444dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 445dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 446dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 447dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 448dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 449dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 450dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 451dcfec3c0SSascha Hauer .firi_2_mcu_addr = 1193, 452dcfec3c0SSascha Hauer .mcu_2_firi_addr = 1290, 453dcfec3c0SSascha Hauer }; 454dcfec3c0SSascha Hauer 455e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx53 = { 456dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 457dcfec3c0SSascha Hauer .num_events = 48, 458dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx53, 459dcfec3c0SSascha Hauer }; 460dcfec3c0SSascha Hauer 461dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = { 462dcfec3c0SSascha Hauer .ap_2_ap_addr = 642, 463dcfec3c0SSascha Hauer .uart_2_mcu_addr = 817, 464dcfec3c0SSascha Hauer .mcu_2_app_addr = 747, 465dcfec3c0SSascha Hauer .per_2_per_addr = 6331, 466dcfec3c0SSascha Hauer .uartsh_2_mcu_addr = 1032, 467dcfec3c0SSascha Hauer .mcu_2_shp_addr = 960, 468dcfec3c0SSascha Hauer .app_2_mcu_addr = 683, 469dcfec3c0SSascha Hauer .shp_2_mcu_addr = 891, 470dcfec3c0SSascha Hauer .spdif_2_mcu_addr = 1100, 471dcfec3c0SSascha Hauer .mcu_2_spdif_addr = 1134, 472dcfec3c0SSascha Hauer }; 473dcfec3c0SSascha Hauer 474e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx6q = { 475dcfec3c0SSascha Hauer .chnenbl0 = SDMA_CHNENBL0_IMX35, 476dcfec3c0SSascha Hauer .num_events = 48, 477dcfec3c0SSascha Hauer .script_addrs = &sdma_script_imx6q, 478dcfec3c0SSascha Hauer }; 479dcfec3c0SSascha Hauer 480afe7cdedSKrzysztof Kozlowski static const struct platform_device_id sdma_devtypes[] = { 48162550cd7SShawn Guo { 482dcfec3c0SSascha Hauer .name = "imx25-sdma", 483dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx25, 484dcfec3c0SSascha Hauer }, { 48562550cd7SShawn Guo .name = "imx31-sdma", 48617bba72fSSascha Hauer .driver_data = (unsigned long)&sdma_imx31, 48762550cd7SShawn Guo }, { 48862550cd7SShawn Guo .name = "imx35-sdma", 48917bba72fSSascha Hauer .driver_data = (unsigned long)&sdma_imx35, 49062550cd7SShawn Guo }, { 491dcfec3c0SSascha Hauer .name = "imx51-sdma", 492dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx51, 493dcfec3c0SSascha Hauer }, { 494dcfec3c0SSascha Hauer .name = "imx53-sdma", 495dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx53, 496dcfec3c0SSascha Hauer }, { 497dcfec3c0SSascha Hauer .name = "imx6q-sdma", 498dcfec3c0SSascha Hauer .driver_data = (unsigned long)&sdma_imx6q, 499dcfec3c0SSascha Hauer }, { 50062550cd7SShawn Guo /* sentinel */ 50162550cd7SShawn Guo } 50262550cd7SShawn Guo }; 50362550cd7SShawn Guo MODULE_DEVICE_TABLE(platform, sdma_devtypes); 50462550cd7SShawn Guo 505580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = { 506dcfec3c0SSascha Hauer { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, }, 507dcfec3c0SSascha Hauer { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, }, 508dcfec3c0SSascha Hauer { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, }, 50917bba72fSSascha Hauer { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, }, 510dcfec3c0SSascha Hauer { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, }, 51163edea16SMarkus Pargmann { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, }, 512580975d7SShawn Guo { /* sentinel */ } 513580975d7SShawn Guo }; 514580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids); 515580975d7SShawn Guo 5160bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */ 5170bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */ 5180bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */ 5191ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/ 5201ec1e82fSSascha Hauer 5211ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event) 5221ec1e82fSSascha Hauer { 52317bba72fSSascha Hauer u32 chnenbl0 = sdma->drvdata->chnenbl0; 5241ec1e82fSSascha Hauer return chnenbl0 + event * 4; 5251ec1e82fSSascha Hauer } 5261ec1e82fSSascha Hauer 5271ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac, 5281ec1e82fSSascha Hauer bool event_override, bool mcu_override, bool dsp_override) 5291ec1e82fSSascha Hauer { 5301ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 5311ec1e82fSSascha Hauer int channel = sdmac->channel; 5320bbc1413SRichard Zhao unsigned long evt, mcu, dsp; 5331ec1e82fSSascha Hauer 5341ec1e82fSSascha Hauer if (event_override && mcu_override && dsp_override) 5351ec1e82fSSascha Hauer return -EINVAL; 5361ec1e82fSSascha Hauer 537c4b56857SRichard Zhao evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR); 538c4b56857SRichard Zhao mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR); 539c4b56857SRichard Zhao dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR); 5401ec1e82fSSascha Hauer 5411ec1e82fSSascha Hauer if (dsp_override) 5420bbc1413SRichard Zhao __clear_bit(channel, &dsp); 5431ec1e82fSSascha Hauer else 5440bbc1413SRichard Zhao __set_bit(channel, &dsp); 5451ec1e82fSSascha Hauer 5461ec1e82fSSascha Hauer if (event_override) 5470bbc1413SRichard Zhao __clear_bit(channel, &evt); 5481ec1e82fSSascha Hauer else 5490bbc1413SRichard Zhao __set_bit(channel, &evt); 5501ec1e82fSSascha Hauer 5511ec1e82fSSascha Hauer if (mcu_override) 5520bbc1413SRichard Zhao __clear_bit(channel, &mcu); 5531ec1e82fSSascha Hauer else 5540bbc1413SRichard Zhao __set_bit(channel, &mcu); 5551ec1e82fSSascha Hauer 556c4b56857SRichard Zhao writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR); 557c4b56857SRichard Zhao writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR); 558c4b56857SRichard Zhao writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR); 5591ec1e82fSSascha Hauer 5601ec1e82fSSascha Hauer return 0; 5611ec1e82fSSascha Hauer } 5621ec1e82fSSascha Hauer 563b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel) 564b9a59166SRichard Zhao { 5650bbc1413SRichard Zhao writel(BIT(channel), sdma->regs + SDMA_H_START); 566b9a59166SRichard Zhao } 567b9a59166SRichard Zhao 5681ec1e82fSSascha Hauer /* 5692ccaef05SRichard Zhao * sdma_run_channel0 - run a channel and wait till it's done 5701ec1e82fSSascha Hauer */ 5712ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma) 5721ec1e82fSSascha Hauer { 5731ec1e82fSSascha Hauer int ret; 5742ccaef05SRichard Zhao unsigned long timeout = 500; 5751ec1e82fSSascha Hauer 5762ccaef05SRichard Zhao sdma_enable_channel(sdma, 0); 5771ec1e82fSSascha Hauer 5782ccaef05SRichard Zhao while (!(ret = readl_relaxed(sdma->regs + SDMA_H_INTR) & 1)) { 5792ccaef05SRichard Zhao if (timeout-- <= 0) 5802ccaef05SRichard Zhao break; 5812ccaef05SRichard Zhao udelay(1); 5822ccaef05SRichard Zhao } 5831ec1e82fSSascha Hauer 5842ccaef05SRichard Zhao if (ret) { 5852ccaef05SRichard Zhao /* Clear the interrupt status */ 5862ccaef05SRichard Zhao writel_relaxed(ret, sdma->regs + SDMA_H_INTR); 5872ccaef05SRichard Zhao } else { 5882ccaef05SRichard Zhao dev_err(sdma->dev, "Timeout waiting for CH0 ready\n"); 5892ccaef05SRichard Zhao } 5901ec1e82fSSascha Hauer 591855832e4SRobin Gong /* Set bits of CONFIG register with dynamic context switching */ 592855832e4SRobin Gong if (readl(sdma->regs + SDMA_H_CONFIG) == 0) 593855832e4SRobin Gong writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG); 594855832e4SRobin Gong 5951ec1e82fSSascha Hauer return ret ? 0 : -ETIMEDOUT; 5961ec1e82fSSascha Hauer } 5971ec1e82fSSascha Hauer 5981ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size, 5991ec1e82fSSascha Hauer u32 address) 6001ec1e82fSSascha Hauer { 6011ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd; 6021ec1e82fSSascha Hauer void *buf_virt; 6031ec1e82fSSascha Hauer dma_addr_t buf_phys; 6041ec1e82fSSascha Hauer int ret; 6052ccaef05SRichard Zhao unsigned long flags; 60673eab978SSascha Hauer 6071ec1e82fSSascha Hauer buf_virt = dma_alloc_coherent(NULL, 6081ec1e82fSSascha Hauer size, 6091ec1e82fSSascha Hauer &buf_phys, GFP_KERNEL); 61073eab978SSascha Hauer if (!buf_virt) { 6112ccaef05SRichard Zhao return -ENOMEM; 61273eab978SSascha Hauer } 6131ec1e82fSSascha Hauer 6142ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 6152ccaef05SRichard Zhao 6161ec1e82fSSascha Hauer bd0->mode.command = C0_SETPM; 6171ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 6181ec1e82fSSascha Hauer bd0->mode.count = size / 2; 6191ec1e82fSSascha Hauer bd0->buffer_addr = buf_phys; 6201ec1e82fSSascha Hauer bd0->ext_buffer_addr = address; 6211ec1e82fSSascha Hauer 6221ec1e82fSSascha Hauer memcpy(buf_virt, buf, size); 6231ec1e82fSSascha Hauer 6242ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 6252ccaef05SRichard Zhao 6262ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 6271ec1e82fSSascha Hauer 6281ec1e82fSSascha Hauer dma_free_coherent(NULL, size, buf_virt, buf_phys); 6291ec1e82fSSascha Hauer 6301ec1e82fSSascha Hauer return ret; 6311ec1e82fSSascha Hauer } 6321ec1e82fSSascha Hauer 6331ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event) 6341ec1e82fSSascha Hauer { 6351ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6361ec1e82fSSascha Hauer int channel = sdmac->channel; 6370bbc1413SRichard Zhao unsigned long val; 6381ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 6391ec1e82fSSascha Hauer 640c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 6410bbc1413SRichard Zhao __set_bit(channel, &val); 642c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 6431ec1e82fSSascha Hauer } 6441ec1e82fSSascha Hauer 6451ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event) 6461ec1e82fSSascha Hauer { 6471ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 6481ec1e82fSSascha Hauer int channel = sdmac->channel; 6491ec1e82fSSascha Hauer u32 chnenbl = chnenbl_ofs(sdma, event); 6500bbc1413SRichard Zhao unsigned long val; 6511ec1e82fSSascha Hauer 652c4b56857SRichard Zhao val = readl_relaxed(sdma->regs + chnenbl); 6530bbc1413SRichard Zhao __clear_bit(channel, &val); 654c4b56857SRichard Zhao writel_relaxed(val, sdma->regs + chnenbl); 6551ec1e82fSSascha Hauer } 6561ec1e82fSSascha Hauer 6571ec1e82fSSascha Hauer static void sdma_handle_channel_loop(struct sdma_channel *sdmac) 6581ec1e82fSSascha Hauer { 659d1a792f3SRussell King - ARM Linux if (sdmac->desc.callback) 660d1a792f3SRussell King - ARM Linux sdmac->desc.callback(sdmac->desc.callback_param); 661d1a792f3SRussell King - ARM Linux } 662d1a792f3SRussell King - ARM Linux 663d1a792f3SRussell King - ARM Linux static void sdma_update_channel_loop(struct sdma_channel *sdmac) 664d1a792f3SRussell King - ARM Linux { 6651ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 6661ec1e82fSSascha Hauer 6671ec1e82fSSascha Hauer /* 6681ec1e82fSSascha Hauer * loop mode. Iterate over descriptors, re-setup them and 6691ec1e82fSSascha Hauer * call callback function. 6701ec1e82fSSascha Hauer */ 6711ec1e82fSSascha Hauer while (1) { 6721ec1e82fSSascha Hauer bd = &sdmac->bd[sdmac->buf_tail]; 6731ec1e82fSSascha Hauer 6741ec1e82fSSascha Hauer if (bd->mode.status & BD_DONE) 6751ec1e82fSSascha Hauer break; 6761ec1e82fSSascha Hauer 6771ec1e82fSSascha Hauer if (bd->mode.status & BD_RROR) 6781ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 6791ec1e82fSSascha Hauer 6801ec1e82fSSascha Hauer bd->mode.status |= BD_DONE; 6811ec1e82fSSascha Hauer sdmac->buf_tail++; 6821ec1e82fSSascha Hauer sdmac->buf_tail %= sdmac->num_bd; 6831ec1e82fSSascha Hauer } 6841ec1e82fSSascha Hauer } 6851ec1e82fSSascha Hauer 6861ec1e82fSSascha Hauer static void mxc_sdma_handle_channel_normal(struct sdma_channel *sdmac) 6871ec1e82fSSascha Hauer { 6881ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd; 6891ec1e82fSSascha Hauer int i, error = 0; 6901ec1e82fSSascha Hauer 691ab59a510SHuang Shijie sdmac->chn_real_count = 0; 6921ec1e82fSSascha Hauer /* 6931ec1e82fSSascha Hauer * non loop mode. Iterate over all descriptors, collect 6941ec1e82fSSascha Hauer * errors and call callback function 6951ec1e82fSSascha Hauer */ 6961ec1e82fSSascha Hauer for (i = 0; i < sdmac->num_bd; i++) { 6971ec1e82fSSascha Hauer bd = &sdmac->bd[i]; 6981ec1e82fSSascha Hauer 6991ec1e82fSSascha Hauer if (bd->mode.status & (BD_DONE | BD_RROR)) 7001ec1e82fSSascha Hauer error = -EIO; 701ab59a510SHuang Shijie sdmac->chn_real_count += bd->mode.count; 7021ec1e82fSSascha Hauer } 7031ec1e82fSSascha Hauer 7041ec1e82fSSascha Hauer if (error) 7051ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 7061ec1e82fSSascha Hauer else 707409bff6aSVinod Koul sdmac->status = DMA_COMPLETE; 7081ec1e82fSSascha Hauer 709f7fbce07SRussell King - ARM Linux dma_cookie_complete(&sdmac->desc); 7101ec1e82fSSascha Hauer if (sdmac->desc.callback) 7111ec1e82fSSascha Hauer sdmac->desc.callback(sdmac->desc.callback_param); 7121ec1e82fSSascha Hauer } 7131ec1e82fSSascha Hauer 714abd9ccc8SHuang Shijie static void sdma_tasklet(unsigned long data) 7151ec1e82fSSascha Hauer { 716abd9ccc8SHuang Shijie struct sdma_channel *sdmac = (struct sdma_channel *) data; 717abd9ccc8SHuang Shijie 7181ec1e82fSSascha Hauer if (sdmac->flags & IMX_DMA_SG_LOOP) 7191ec1e82fSSascha Hauer sdma_handle_channel_loop(sdmac); 7201ec1e82fSSascha Hauer else 7211ec1e82fSSascha Hauer mxc_sdma_handle_channel_normal(sdmac); 7221ec1e82fSSascha Hauer } 7231ec1e82fSSascha Hauer 7241ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id) 7251ec1e82fSSascha Hauer { 7261ec1e82fSSascha Hauer struct sdma_engine *sdma = dev_id; 7270bbc1413SRichard Zhao unsigned long stat; 7281ec1e82fSSascha Hauer 729c4b56857SRichard Zhao stat = readl_relaxed(sdma->regs + SDMA_H_INTR); 7302ccaef05SRichard Zhao /* not interested in channel 0 interrupts */ 7312ccaef05SRichard Zhao stat &= ~1; 732c4b56857SRichard Zhao writel_relaxed(stat, sdma->regs + SDMA_H_INTR); 7331ec1e82fSSascha Hauer 7341ec1e82fSSascha Hauer while (stat) { 7351ec1e82fSSascha Hauer int channel = fls(stat) - 1; 7361ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[channel]; 7371ec1e82fSSascha Hauer 738d1a792f3SRussell King - ARM Linux if (sdmac->flags & IMX_DMA_SG_LOOP) 739d1a792f3SRussell King - ARM Linux sdma_update_channel_loop(sdmac); 740d1a792f3SRussell King - ARM Linux 741abd9ccc8SHuang Shijie tasklet_schedule(&sdmac->tasklet); 7421ec1e82fSSascha Hauer 7430bbc1413SRichard Zhao __clear_bit(channel, &stat); 7441ec1e82fSSascha Hauer } 7451ec1e82fSSascha Hauer 7461ec1e82fSSascha Hauer return IRQ_HANDLED; 7471ec1e82fSSascha Hauer } 7481ec1e82fSSascha Hauer 7491ec1e82fSSascha Hauer /* 7501ec1e82fSSascha Hauer * sets the pc of SDMA script according to the peripheral type 7511ec1e82fSSascha Hauer */ 7521ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac, 7531ec1e82fSSascha Hauer enum sdma_peripheral_type peripheral_type) 7541ec1e82fSSascha Hauer { 7551ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 7561ec1e82fSSascha Hauer int per_2_emi = 0, emi_2_per = 0; 7571ec1e82fSSascha Hauer /* 7581ec1e82fSSascha Hauer * These are needed once we start to support transfers between 7591ec1e82fSSascha Hauer * two peripherals or memory-to-memory transfers 7601ec1e82fSSascha Hauer */ 7611ec1e82fSSascha Hauer int per_2_per = 0, emi_2_emi = 0; 7621ec1e82fSSascha Hauer 7631ec1e82fSSascha Hauer sdmac->pc_from_device = 0; 7641ec1e82fSSascha Hauer sdmac->pc_to_device = 0; 7658391ecf4SShengjiu Wang sdmac->device_to_device = 0; 7661ec1e82fSSascha Hauer 7671ec1e82fSSascha Hauer switch (peripheral_type) { 7681ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 7691ec1e82fSSascha Hauer emi_2_emi = sdma->script_addrs->ap_2_ap_addr; 7701ec1e82fSSascha Hauer break; 7711ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 7721ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->bp_2_ap_addr; 7731ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ap_2_bp_addr; 7741ec1e82fSSascha Hauer break; 7751ec1e82fSSascha Hauer case IMX_DMATYPE_FIRI: 7761ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->firi_2_mcu_addr; 7771ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_firi_addr; 7781ec1e82fSSascha Hauer break; 7791ec1e82fSSascha Hauer case IMX_DMATYPE_UART: 7801ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uart_2_mcu_addr; 7811ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 7821ec1e82fSSascha Hauer break; 7831ec1e82fSSascha Hauer case IMX_DMATYPE_UART_SP: 7841ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr; 7851ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 7861ec1e82fSSascha Hauer break; 7871ec1e82fSSascha Hauer case IMX_DMATYPE_ATA: 7881ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->ata_2_mcu_addr; 7891ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_ata_addr; 7901ec1e82fSSascha Hauer break; 7911ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI: 7921ec1e82fSSascha Hauer case IMX_DMATYPE_EXT: 7931ec1e82fSSascha Hauer case IMX_DMATYPE_SSI: 79429aebfdeSNicolin Chen case IMX_DMATYPE_SAI: 7951ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->app_2_mcu_addr; 7961ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_app_addr; 7971ec1e82fSSascha Hauer break; 7981a895578SNicolin Chen case IMX_DMATYPE_SSI_DUAL: 7991a895578SNicolin Chen per_2_emi = sdma->script_addrs->ssish_2_mcu_addr; 8001a895578SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_ssish_addr; 8011a895578SNicolin Chen break; 8021ec1e82fSSascha Hauer case IMX_DMATYPE_SSI_SP: 8031ec1e82fSSascha Hauer case IMX_DMATYPE_MMC: 8041ec1e82fSSascha Hauer case IMX_DMATYPE_SDHC: 8051ec1e82fSSascha Hauer case IMX_DMATYPE_CSPI_SP: 8061ec1e82fSSascha Hauer case IMX_DMATYPE_ESAI: 8071ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC_SP: 8081ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 8091ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 8101ec1e82fSSascha Hauer break; 8111ec1e82fSSascha Hauer case IMX_DMATYPE_ASRC: 8121ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->asrc_2_mcu_addr; 8131ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->asrc_2_mcu_addr; 8141ec1e82fSSascha Hauer per_2_per = sdma->script_addrs->per_2_per_addr; 8151ec1e82fSSascha Hauer break; 816f892afb0SNicolin Chen case IMX_DMATYPE_ASRC_SP: 817f892afb0SNicolin Chen per_2_emi = sdma->script_addrs->shp_2_mcu_addr; 818f892afb0SNicolin Chen emi_2_per = sdma->script_addrs->mcu_2_shp_addr; 819f892afb0SNicolin Chen per_2_per = sdma->script_addrs->per_2_per_addr; 820f892afb0SNicolin Chen break; 8211ec1e82fSSascha Hauer case IMX_DMATYPE_MSHC: 8221ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->mshc_2_mcu_addr; 8231ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_mshc_addr; 8241ec1e82fSSascha Hauer break; 8251ec1e82fSSascha Hauer case IMX_DMATYPE_CCM: 8261ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->dptc_dvfs_addr; 8271ec1e82fSSascha Hauer break; 8281ec1e82fSSascha Hauer case IMX_DMATYPE_SPDIF: 8291ec1e82fSSascha Hauer per_2_emi = sdma->script_addrs->spdif_2_mcu_addr; 8301ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->mcu_2_spdif_addr; 8311ec1e82fSSascha Hauer break; 8321ec1e82fSSascha Hauer case IMX_DMATYPE_IPU_MEMORY: 8331ec1e82fSSascha Hauer emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr; 8341ec1e82fSSascha Hauer break; 8351ec1e82fSSascha Hauer default: 8361ec1e82fSSascha Hauer break; 8371ec1e82fSSascha Hauer } 8381ec1e82fSSascha Hauer 8391ec1e82fSSascha Hauer sdmac->pc_from_device = per_2_emi; 8401ec1e82fSSascha Hauer sdmac->pc_to_device = emi_2_per; 8418391ecf4SShengjiu Wang sdmac->device_to_device = per_2_per; 8421ec1e82fSSascha Hauer } 8431ec1e82fSSascha Hauer 8441ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac) 8451ec1e82fSSascha Hauer { 8461ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 8471ec1e82fSSascha Hauer int channel = sdmac->channel; 8481ec1e82fSSascha Hauer int load_address; 8491ec1e82fSSascha Hauer struct sdma_context_data *context = sdma->context; 8501ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd; 8511ec1e82fSSascha Hauer int ret; 8522ccaef05SRichard Zhao unsigned long flags; 8531ec1e82fSSascha Hauer 8548391ecf4SShengjiu Wang if (sdmac->direction == DMA_DEV_TO_MEM) 8551ec1e82fSSascha Hauer load_address = sdmac->pc_from_device; 8568391ecf4SShengjiu Wang else if (sdmac->direction == DMA_DEV_TO_DEV) 8578391ecf4SShengjiu Wang load_address = sdmac->device_to_device; 8588391ecf4SShengjiu Wang else 8591ec1e82fSSascha Hauer load_address = sdmac->pc_to_device; 8601ec1e82fSSascha Hauer 8611ec1e82fSSascha Hauer if (load_address < 0) 8621ec1e82fSSascha Hauer return load_address; 8631ec1e82fSSascha Hauer 8641ec1e82fSSascha Hauer dev_dbg(sdma->dev, "load_address = %d\n", load_address); 8650bbc1413SRichard Zhao dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level); 8661ec1e82fSSascha Hauer dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr); 8671ec1e82fSSascha Hauer dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr); 8680bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]); 8690bbc1413SRichard Zhao dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]); 8701ec1e82fSSascha Hauer 8712ccaef05SRichard Zhao spin_lock_irqsave(&sdma->channel_0_lock, flags); 87273eab978SSascha Hauer 8731ec1e82fSSascha Hauer memset(context, 0, sizeof(*context)); 8741ec1e82fSSascha Hauer context->channel_state.pc = load_address; 8751ec1e82fSSascha Hauer 8761ec1e82fSSascha Hauer /* Send by context the event mask,base address for peripheral 8771ec1e82fSSascha Hauer * and watermark level 8781ec1e82fSSascha Hauer */ 8790bbc1413SRichard Zhao context->gReg[0] = sdmac->event_mask[1]; 8800bbc1413SRichard Zhao context->gReg[1] = sdmac->event_mask[0]; 8811ec1e82fSSascha Hauer context->gReg[2] = sdmac->per_addr; 8821ec1e82fSSascha Hauer context->gReg[6] = sdmac->shp_addr; 8831ec1e82fSSascha Hauer context->gReg[7] = sdmac->watermark_level; 8841ec1e82fSSascha Hauer 8851ec1e82fSSascha Hauer bd0->mode.command = C0_SETDM; 8861ec1e82fSSascha Hauer bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD; 8871ec1e82fSSascha Hauer bd0->mode.count = sizeof(*context) / 4; 8881ec1e82fSSascha Hauer bd0->buffer_addr = sdma->context_phys; 8891ec1e82fSSascha Hauer bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel; 8902ccaef05SRichard Zhao ret = sdma_run_channel0(sdma); 8911ec1e82fSSascha Hauer 8922ccaef05SRichard Zhao spin_unlock_irqrestore(&sdma->channel_0_lock, flags); 89373eab978SSascha Hauer 8941ec1e82fSSascha Hauer return ret; 8951ec1e82fSSascha Hauer } 8961ec1e82fSSascha Hauer 8977b350ab0SMaxime Ripard static struct sdma_channel *to_sdma_chan(struct dma_chan *chan) 8981ec1e82fSSascha Hauer { 8997b350ab0SMaxime Ripard return container_of(chan, struct sdma_channel, chan); 9007b350ab0SMaxime Ripard } 9017b350ab0SMaxime Ripard 9027b350ab0SMaxime Ripard static int sdma_disable_channel(struct dma_chan *chan) 9037b350ab0SMaxime Ripard { 9047b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 9051ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 9061ec1e82fSSascha Hauer int channel = sdmac->channel; 9071ec1e82fSSascha Hauer 9080bbc1413SRichard Zhao writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP); 9091ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 9107b350ab0SMaxime Ripard 9117b350ab0SMaxime Ripard return 0; 9121ec1e82fSSascha Hauer } 9131ec1e82fSSascha Hauer 9148391ecf4SShengjiu Wang static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac) 9158391ecf4SShengjiu Wang { 9168391ecf4SShengjiu Wang struct sdma_engine *sdma = sdmac->sdma; 9178391ecf4SShengjiu Wang 9188391ecf4SShengjiu Wang int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML; 9198391ecf4SShengjiu Wang int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16; 9208391ecf4SShengjiu Wang 9218391ecf4SShengjiu Wang set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]); 9228391ecf4SShengjiu Wang set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]); 9238391ecf4SShengjiu Wang 9248391ecf4SShengjiu Wang if (sdmac->event_id0 > 31) 9258391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE; 9268391ecf4SShengjiu Wang 9278391ecf4SShengjiu Wang if (sdmac->event_id1 > 31) 9288391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE; 9298391ecf4SShengjiu Wang 9308391ecf4SShengjiu Wang /* 9318391ecf4SShengjiu Wang * If LWML(src_maxburst) > HWML(dst_maxburst), we need 9328391ecf4SShengjiu Wang * swap LWML and HWML of INFO(A.3.2.5.1), also need swap 9338391ecf4SShengjiu Wang * r0(event_mask[1]) and r1(event_mask[0]). 9348391ecf4SShengjiu Wang */ 9358391ecf4SShengjiu Wang if (lwml > hwml) { 9368391ecf4SShengjiu Wang sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML | 9378391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML); 9388391ecf4SShengjiu Wang sdmac->watermark_level |= hwml; 9398391ecf4SShengjiu Wang sdmac->watermark_level |= lwml << 16; 9408391ecf4SShengjiu Wang swap(sdmac->event_mask[0], sdmac->event_mask[1]); 9418391ecf4SShengjiu Wang } 9428391ecf4SShengjiu Wang 9438391ecf4SShengjiu Wang if (sdmac->per_address2 >= sdma->spba_start_addr && 9448391ecf4SShengjiu Wang sdmac->per_address2 <= sdma->spba_end_addr) 9458391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP; 9468391ecf4SShengjiu Wang 9478391ecf4SShengjiu Wang if (sdmac->per_address >= sdma->spba_start_addr && 9488391ecf4SShengjiu Wang sdmac->per_address <= sdma->spba_end_addr) 9498391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP; 9508391ecf4SShengjiu Wang 9518391ecf4SShengjiu Wang sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT; 9528391ecf4SShengjiu Wang } 9538391ecf4SShengjiu Wang 9547b350ab0SMaxime Ripard static int sdma_config_channel(struct dma_chan *chan) 9551ec1e82fSSascha Hauer { 9567b350ab0SMaxime Ripard struct sdma_channel *sdmac = to_sdma_chan(chan); 9571ec1e82fSSascha Hauer int ret; 9581ec1e82fSSascha Hauer 9597b350ab0SMaxime Ripard sdma_disable_channel(chan); 9601ec1e82fSSascha Hauer 9610bbc1413SRichard Zhao sdmac->event_mask[0] = 0; 9620bbc1413SRichard Zhao sdmac->event_mask[1] = 0; 9631ec1e82fSSascha Hauer sdmac->shp_addr = 0; 9641ec1e82fSSascha Hauer sdmac->per_addr = 0; 9651ec1e82fSSascha Hauer 9661ec1e82fSSascha Hauer if (sdmac->event_id0) { 96717bba72fSSascha Hauer if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events) 9681ec1e82fSSascha Hauer return -EINVAL; 9691ec1e82fSSascha Hauer sdma_event_enable(sdmac, sdmac->event_id0); 9701ec1e82fSSascha Hauer } 9711ec1e82fSSascha Hauer 9728391ecf4SShengjiu Wang if (sdmac->event_id1) { 9738391ecf4SShengjiu Wang if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events) 9748391ecf4SShengjiu Wang return -EINVAL; 9758391ecf4SShengjiu Wang sdma_event_enable(sdmac, sdmac->event_id1); 9768391ecf4SShengjiu Wang } 9778391ecf4SShengjiu Wang 9781ec1e82fSSascha Hauer switch (sdmac->peripheral_type) { 9791ec1e82fSSascha Hauer case IMX_DMATYPE_DSP: 9801ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, true); 9811ec1e82fSSascha Hauer break; 9821ec1e82fSSascha Hauer case IMX_DMATYPE_MEMORY: 9831ec1e82fSSascha Hauer sdma_config_ownership(sdmac, false, true, false); 9841ec1e82fSSascha Hauer break; 9851ec1e82fSSascha Hauer default: 9861ec1e82fSSascha Hauer sdma_config_ownership(sdmac, true, true, false); 9871ec1e82fSSascha Hauer break; 9881ec1e82fSSascha Hauer } 9891ec1e82fSSascha Hauer 9901ec1e82fSSascha Hauer sdma_get_pc(sdmac, sdmac->peripheral_type); 9911ec1e82fSSascha Hauer 9921ec1e82fSSascha Hauer if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) && 9931ec1e82fSSascha Hauer (sdmac->peripheral_type != IMX_DMATYPE_DSP)) { 9941ec1e82fSSascha Hauer /* Handle multiple event channels differently */ 9951ec1e82fSSascha Hauer if (sdmac->event_id1) { 9968391ecf4SShengjiu Wang if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP || 9978391ecf4SShengjiu Wang sdmac->peripheral_type == IMX_DMATYPE_ASRC) 9988391ecf4SShengjiu Wang sdma_set_watermarklevel_for_p2p(sdmac); 9998391ecf4SShengjiu Wang } else 10000bbc1413SRichard Zhao __set_bit(sdmac->event_id0, sdmac->event_mask); 10018391ecf4SShengjiu Wang 10021ec1e82fSSascha Hauer /* Watermark Level */ 10031ec1e82fSSascha Hauer sdmac->watermark_level |= sdmac->watermark_level; 10041ec1e82fSSascha Hauer /* Address */ 10051ec1e82fSSascha Hauer sdmac->shp_addr = sdmac->per_address; 10068391ecf4SShengjiu Wang sdmac->per_addr = sdmac->per_address2; 10071ec1e82fSSascha Hauer } else { 10081ec1e82fSSascha Hauer sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */ 10091ec1e82fSSascha Hauer } 10101ec1e82fSSascha Hauer 10111ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 10121ec1e82fSSascha Hauer 10131ec1e82fSSascha Hauer return ret; 10141ec1e82fSSascha Hauer } 10151ec1e82fSSascha Hauer 10161ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac, 10171ec1e82fSSascha Hauer unsigned int priority) 10181ec1e82fSSascha Hauer { 10191ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10201ec1e82fSSascha Hauer int channel = sdmac->channel; 10211ec1e82fSSascha Hauer 10221ec1e82fSSascha Hauer if (priority < MXC_SDMA_MIN_PRIORITY 10231ec1e82fSSascha Hauer || priority > MXC_SDMA_MAX_PRIORITY) { 10241ec1e82fSSascha Hauer return -EINVAL; 10251ec1e82fSSascha Hauer } 10261ec1e82fSSascha Hauer 1027c4b56857SRichard Zhao writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel); 10281ec1e82fSSascha Hauer 10291ec1e82fSSascha Hauer return 0; 10301ec1e82fSSascha Hauer } 10311ec1e82fSSascha Hauer 10321ec1e82fSSascha Hauer static int sdma_request_channel(struct sdma_channel *sdmac) 10331ec1e82fSSascha Hauer { 10341ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 10351ec1e82fSSascha Hauer int channel = sdmac->channel; 10361ec1e82fSSascha Hauer int ret = -EBUSY; 10371ec1e82fSSascha Hauer 10389f92d223SJoe Perches sdmac->bd = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys, 10399f92d223SJoe Perches GFP_KERNEL); 10401ec1e82fSSascha Hauer if (!sdmac->bd) { 10411ec1e82fSSascha Hauer ret = -ENOMEM; 10421ec1e82fSSascha Hauer goto out; 10431ec1e82fSSascha Hauer } 10441ec1e82fSSascha Hauer 10451ec1e82fSSascha Hauer sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys; 10461ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 10471ec1e82fSSascha Hauer 10481ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY); 10491ec1e82fSSascha Hauer return 0; 10501ec1e82fSSascha Hauer out: 10511ec1e82fSSascha Hauer 10521ec1e82fSSascha Hauer return ret; 10531ec1e82fSSascha Hauer } 10541ec1e82fSSascha Hauer 10551ec1e82fSSascha Hauer static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx) 10561ec1e82fSSascha Hauer { 1057f69f2e26SHaitao Zhang unsigned long flags; 10581ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(tx->chan); 10591ec1e82fSSascha Hauer dma_cookie_t cookie; 10601ec1e82fSSascha Hauer 1061f69f2e26SHaitao Zhang spin_lock_irqsave(&sdmac->lock, flags); 10621ec1e82fSSascha Hauer 1063884485e1SRussell King - ARM Linux cookie = dma_cookie_assign(tx); 10641ec1e82fSSascha Hauer 1065f69f2e26SHaitao Zhang spin_unlock_irqrestore(&sdmac->lock, flags); 10661ec1e82fSSascha Hauer 10671ec1e82fSSascha Hauer return cookie; 10681ec1e82fSSascha Hauer } 10691ec1e82fSSascha Hauer 10701ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan) 10711ec1e82fSSascha Hauer { 10721ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 10731ec1e82fSSascha Hauer struct imx_dma_data *data = chan->private; 10741ec1e82fSSascha Hauer int prio, ret; 10751ec1e82fSSascha Hauer 10761ec1e82fSSascha Hauer if (!data) 10771ec1e82fSSascha Hauer return -EINVAL; 10781ec1e82fSSascha Hauer 10791ec1e82fSSascha Hauer switch (data->priority) { 10801ec1e82fSSascha Hauer case DMA_PRIO_HIGH: 10811ec1e82fSSascha Hauer prio = 3; 10821ec1e82fSSascha Hauer break; 10831ec1e82fSSascha Hauer case DMA_PRIO_MEDIUM: 10841ec1e82fSSascha Hauer prio = 2; 10851ec1e82fSSascha Hauer break; 10861ec1e82fSSascha Hauer case DMA_PRIO_LOW: 10871ec1e82fSSascha Hauer default: 10881ec1e82fSSascha Hauer prio = 1; 10891ec1e82fSSascha Hauer break; 10901ec1e82fSSascha Hauer } 10911ec1e82fSSascha Hauer 10921ec1e82fSSascha Hauer sdmac->peripheral_type = data->peripheral_type; 10931ec1e82fSSascha Hauer sdmac->event_id0 = data->dma_request; 10948391ecf4SShengjiu Wang sdmac->event_id1 = data->dma_request2; 1095c2c744d3SRichard Zhao 1096b93edcddSFabio Estevam ret = clk_enable(sdmac->sdma->clk_ipg); 1097b93edcddSFabio Estevam if (ret) 1098b93edcddSFabio Estevam return ret; 1099b93edcddSFabio Estevam ret = clk_enable(sdmac->sdma->clk_ahb); 1100b93edcddSFabio Estevam if (ret) 1101b93edcddSFabio Estevam goto disable_clk_ipg; 1102c2c744d3SRichard Zhao 11033bb5e7caSRichard Zhao ret = sdma_request_channel(sdmac); 11041ec1e82fSSascha Hauer if (ret) 1105b93edcddSFabio Estevam goto disable_clk_ahb; 11061ec1e82fSSascha Hauer 11073bb5e7caSRichard Zhao ret = sdma_set_channel_priority(sdmac, prio); 11081ec1e82fSSascha Hauer if (ret) 1109b93edcddSFabio Estevam goto disable_clk_ahb; 11101ec1e82fSSascha Hauer 11111ec1e82fSSascha Hauer dma_async_tx_descriptor_init(&sdmac->desc, chan); 11121ec1e82fSSascha Hauer sdmac->desc.tx_submit = sdma_tx_submit; 11131ec1e82fSSascha Hauer /* txd.flags will be overwritten in prep funcs */ 11141ec1e82fSSascha Hauer sdmac->desc.flags = DMA_CTRL_ACK; 11151ec1e82fSSascha Hauer 11161ec1e82fSSascha Hauer return 0; 1117b93edcddSFabio Estevam 1118b93edcddSFabio Estevam disable_clk_ahb: 1119b93edcddSFabio Estevam clk_disable(sdmac->sdma->clk_ahb); 1120b93edcddSFabio Estevam disable_clk_ipg: 1121b93edcddSFabio Estevam clk_disable(sdmac->sdma->clk_ipg); 1122b93edcddSFabio Estevam return ret; 11231ec1e82fSSascha Hauer } 11241ec1e82fSSascha Hauer 11251ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan) 11261ec1e82fSSascha Hauer { 11271ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 11281ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 11291ec1e82fSSascha Hauer 11307b350ab0SMaxime Ripard sdma_disable_channel(chan); 11311ec1e82fSSascha Hauer 11321ec1e82fSSascha Hauer if (sdmac->event_id0) 11331ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id0); 11341ec1e82fSSascha Hauer if (sdmac->event_id1) 11351ec1e82fSSascha Hauer sdma_event_disable(sdmac, sdmac->event_id1); 11361ec1e82fSSascha Hauer 11371ec1e82fSSascha Hauer sdmac->event_id0 = 0; 11381ec1e82fSSascha Hauer sdmac->event_id1 = 0; 11391ec1e82fSSascha Hauer 11401ec1e82fSSascha Hauer sdma_set_channel_priority(sdmac, 0); 11411ec1e82fSSascha Hauer 11421ec1e82fSSascha Hauer dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys); 11431ec1e82fSSascha Hauer 11447560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 11457560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 11461ec1e82fSSascha Hauer } 11471ec1e82fSSascha Hauer 11481ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg( 11491ec1e82fSSascha Hauer struct dma_chan *chan, struct scatterlist *sgl, 1150db8196dfSVinod Koul unsigned int sg_len, enum dma_transfer_direction direction, 1151185ecb5fSAlexandre Bounine unsigned long flags, void *context) 11521ec1e82fSSascha Hauer { 11531ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 11541ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 11551ec1e82fSSascha Hauer int ret, i, count; 115623889c63SSascha Hauer int channel = sdmac->channel; 11571ec1e82fSSascha Hauer struct scatterlist *sg; 11581ec1e82fSSascha Hauer 11591ec1e82fSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 11601ec1e82fSSascha Hauer return NULL; 11611ec1e82fSSascha Hauer sdmac->status = DMA_IN_PROGRESS; 11621ec1e82fSSascha Hauer 11631ec1e82fSSascha Hauer sdmac->flags = 0; 11641ec1e82fSSascha Hauer 11658e2e27c7SRichard Zhao sdmac->buf_tail = 0; 11668e2e27c7SRichard Zhao 11671ec1e82fSSascha Hauer dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n", 11681ec1e82fSSascha Hauer sg_len, channel); 11691ec1e82fSSascha Hauer 11701ec1e82fSSascha Hauer sdmac->direction = direction; 11711ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 11721ec1e82fSSascha Hauer if (ret) 11731ec1e82fSSascha Hauer goto err_out; 11741ec1e82fSSascha Hauer 11751ec1e82fSSascha Hauer if (sg_len > NUM_BD) { 11761ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n", 11771ec1e82fSSascha Hauer channel, sg_len, NUM_BD); 11781ec1e82fSSascha Hauer ret = -EINVAL; 11791ec1e82fSSascha Hauer goto err_out; 11801ec1e82fSSascha Hauer } 11811ec1e82fSSascha Hauer 1182ab59a510SHuang Shijie sdmac->chn_count = 0; 11831ec1e82fSSascha Hauer for_each_sg(sgl, sg, sg_len, i) { 11841ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd = &sdmac->bd[i]; 11851ec1e82fSSascha Hauer int param; 11861ec1e82fSSascha Hauer 1187d2f5c276SAnatolij Gustschin bd->buffer_addr = sg->dma_address; 11881ec1e82fSSascha Hauer 1189fdaf9c4bSLars-Peter Clausen count = sg_dma_len(sg); 11901ec1e82fSSascha Hauer 11911ec1e82fSSascha Hauer if (count > 0xffff) { 11921ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n", 11931ec1e82fSSascha Hauer channel, count, 0xffff); 11941ec1e82fSSascha Hauer ret = -EINVAL; 11951ec1e82fSSascha Hauer goto err_out; 11961ec1e82fSSascha Hauer } 11971ec1e82fSSascha Hauer 11981ec1e82fSSascha Hauer bd->mode.count = count; 1199ab59a510SHuang Shijie sdmac->chn_count += count; 12001ec1e82fSSascha Hauer 12011ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) { 12021ec1e82fSSascha Hauer ret = -EINVAL; 12031ec1e82fSSascha Hauer goto err_out; 12041ec1e82fSSascha Hauer } 12051fa81c27SSascha Hauer 12061fa81c27SSascha Hauer switch (sdmac->word_size) { 12071fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_4_BYTES: 12081ec1e82fSSascha Hauer bd->mode.command = 0; 12091fa81c27SSascha Hauer if (count & 3 || sg->dma_address & 3) 12101fa81c27SSascha Hauer return NULL; 12111fa81c27SSascha Hauer break; 12121fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_2_BYTES: 12131fa81c27SSascha Hauer bd->mode.command = 2; 12141fa81c27SSascha Hauer if (count & 1 || sg->dma_address & 1) 12151fa81c27SSascha Hauer return NULL; 12161fa81c27SSascha Hauer break; 12171fa81c27SSascha Hauer case DMA_SLAVE_BUSWIDTH_1_BYTE: 12181fa81c27SSascha Hauer bd->mode.command = 1; 12191fa81c27SSascha Hauer break; 12201fa81c27SSascha Hauer default: 12211fa81c27SSascha Hauer return NULL; 12221fa81c27SSascha Hauer } 12231ec1e82fSSascha Hauer 12241ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT; 12251ec1e82fSSascha Hauer 1226341b9419SShawn Guo if (i + 1 == sg_len) { 12271ec1e82fSSascha Hauer param |= BD_INTR; 1228341b9419SShawn Guo param |= BD_LAST; 1229341b9419SShawn Guo param &= ~BD_CONT; 12301ec1e82fSSascha Hauer } 12311ec1e82fSSascha Hauer 1232c3cc74b2SOlof Johansson dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n", 1233c3cc74b2SOlof Johansson i, count, (u64)sg->dma_address, 12341ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 12351ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 12361ec1e82fSSascha Hauer 12371ec1e82fSSascha Hauer bd->mode.status = param; 12381ec1e82fSSascha Hauer } 12391ec1e82fSSascha Hauer 12401ec1e82fSSascha Hauer sdmac->num_bd = sg_len; 12411ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 12421ec1e82fSSascha Hauer 12431ec1e82fSSascha Hauer return &sdmac->desc; 12441ec1e82fSSascha Hauer err_out: 12454b2ce9ddSShawn Guo sdmac->status = DMA_ERROR; 12461ec1e82fSSascha Hauer return NULL; 12471ec1e82fSSascha Hauer } 12481ec1e82fSSascha Hauer 12491ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic( 12501ec1e82fSSascha Hauer struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len, 1251185ecb5fSAlexandre Bounine size_t period_len, enum dma_transfer_direction direction, 125231c1e5a1SLaurent Pinchart unsigned long flags) 12531ec1e82fSSascha Hauer { 12541ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 12551ec1e82fSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 12561ec1e82fSSascha Hauer int num_periods = buf_len / period_len; 125723889c63SSascha Hauer int channel = sdmac->channel; 12581ec1e82fSSascha Hauer int ret, i = 0, buf = 0; 12591ec1e82fSSascha Hauer 12601ec1e82fSSascha Hauer dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel); 12611ec1e82fSSascha Hauer 12621ec1e82fSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 12631ec1e82fSSascha Hauer return NULL; 12641ec1e82fSSascha Hauer 12651ec1e82fSSascha Hauer sdmac->status = DMA_IN_PROGRESS; 12661ec1e82fSSascha Hauer 12678e2e27c7SRichard Zhao sdmac->buf_tail = 0; 1268d1a792f3SRussell King - ARM Linux sdmac->period_len = period_len; 12698e2e27c7SRichard Zhao 12701ec1e82fSSascha Hauer sdmac->flags |= IMX_DMA_SG_LOOP; 12711ec1e82fSSascha Hauer sdmac->direction = direction; 12721ec1e82fSSascha Hauer ret = sdma_load_context(sdmac); 12731ec1e82fSSascha Hauer if (ret) 12741ec1e82fSSascha Hauer goto err_out; 12751ec1e82fSSascha Hauer 12761ec1e82fSSascha Hauer if (num_periods > NUM_BD) { 12771ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n", 12781ec1e82fSSascha Hauer channel, num_periods, NUM_BD); 12791ec1e82fSSascha Hauer goto err_out; 12801ec1e82fSSascha Hauer } 12811ec1e82fSSascha Hauer 12821ec1e82fSSascha Hauer if (period_len > 0xffff) { 12831ec1e82fSSascha Hauer dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n", 12841ec1e82fSSascha Hauer channel, period_len, 0xffff); 12851ec1e82fSSascha Hauer goto err_out; 12861ec1e82fSSascha Hauer } 12871ec1e82fSSascha Hauer 12881ec1e82fSSascha Hauer while (buf < buf_len) { 12891ec1e82fSSascha Hauer struct sdma_buffer_descriptor *bd = &sdmac->bd[i]; 12901ec1e82fSSascha Hauer int param; 12911ec1e82fSSascha Hauer 12921ec1e82fSSascha Hauer bd->buffer_addr = dma_addr; 12931ec1e82fSSascha Hauer 12941ec1e82fSSascha Hauer bd->mode.count = period_len; 12951ec1e82fSSascha Hauer 12961ec1e82fSSascha Hauer if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) 12971ec1e82fSSascha Hauer goto err_out; 12981ec1e82fSSascha Hauer if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES) 12991ec1e82fSSascha Hauer bd->mode.command = 0; 13001ec1e82fSSascha Hauer else 13011ec1e82fSSascha Hauer bd->mode.command = sdmac->word_size; 13021ec1e82fSSascha Hauer 13031ec1e82fSSascha Hauer param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR; 13041ec1e82fSSascha Hauer if (i + 1 == num_periods) 13051ec1e82fSSascha Hauer param |= BD_WRAP; 13061ec1e82fSSascha Hauer 1307c3cc74b2SOlof Johansson dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n", 1308c3cc74b2SOlof Johansson i, period_len, (u64)dma_addr, 13091ec1e82fSSascha Hauer param & BD_WRAP ? "wrap" : "", 13101ec1e82fSSascha Hauer param & BD_INTR ? " intr" : ""); 13111ec1e82fSSascha Hauer 13121ec1e82fSSascha Hauer bd->mode.status = param; 13131ec1e82fSSascha Hauer 13141ec1e82fSSascha Hauer dma_addr += period_len; 13151ec1e82fSSascha Hauer buf += period_len; 13161ec1e82fSSascha Hauer 13171ec1e82fSSascha Hauer i++; 13181ec1e82fSSascha Hauer } 13191ec1e82fSSascha Hauer 13201ec1e82fSSascha Hauer sdmac->num_bd = num_periods; 13211ec1e82fSSascha Hauer sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys; 13221ec1e82fSSascha Hauer 13231ec1e82fSSascha Hauer return &sdmac->desc; 13241ec1e82fSSascha Hauer err_out: 13251ec1e82fSSascha Hauer sdmac->status = DMA_ERROR; 13261ec1e82fSSascha Hauer return NULL; 13271ec1e82fSSascha Hauer } 13281ec1e82fSSascha Hauer 13297b350ab0SMaxime Ripard static int sdma_config(struct dma_chan *chan, 13307b350ab0SMaxime Ripard struct dma_slave_config *dmaengine_cfg) 13311ec1e82fSSascha Hauer { 13321ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 13331ec1e82fSSascha Hauer 1334db8196dfSVinod Koul if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) { 13351ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->src_addr; 133694ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->src_maxburst * 133794ac27a5SPhilippe Rétornaz dmaengine_cfg->src_addr_width; 13381ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->src_addr_width; 13398391ecf4SShengjiu Wang } else if (dmaengine_cfg->direction == DMA_DEV_TO_DEV) { 13408391ecf4SShengjiu Wang sdmac->per_address2 = dmaengine_cfg->src_addr; 13418391ecf4SShengjiu Wang sdmac->per_address = dmaengine_cfg->dst_addr; 13428391ecf4SShengjiu Wang sdmac->watermark_level = dmaengine_cfg->src_maxburst & 13438391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_LWML; 13448391ecf4SShengjiu Wang sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) & 13458391ecf4SShengjiu Wang SDMA_WATERMARK_LEVEL_HWML; 13468391ecf4SShengjiu Wang sdmac->word_size = dmaengine_cfg->dst_addr_width; 13471ec1e82fSSascha Hauer } else { 13481ec1e82fSSascha Hauer sdmac->per_address = dmaengine_cfg->dst_addr; 134994ac27a5SPhilippe Rétornaz sdmac->watermark_level = dmaengine_cfg->dst_maxburst * 135094ac27a5SPhilippe Rétornaz dmaengine_cfg->dst_addr_width; 13511ec1e82fSSascha Hauer sdmac->word_size = dmaengine_cfg->dst_addr_width; 13521ec1e82fSSascha Hauer } 1353e6966433SHuang Shijie sdmac->direction = dmaengine_cfg->direction; 13547b350ab0SMaxime Ripard return sdma_config_channel(chan); 13551ec1e82fSSascha Hauer } 13561ec1e82fSSascha Hauer 13571ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan, 13581ec1e82fSSascha Hauer dma_cookie_t cookie, 13591ec1e82fSSascha Hauer struct dma_tx_state *txstate) 13601ec1e82fSSascha Hauer { 13611ec1e82fSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 1362d1a792f3SRussell King - ARM Linux u32 residue; 1363d1a792f3SRussell King - ARM Linux 1364d1a792f3SRussell King - ARM Linux if (sdmac->flags & IMX_DMA_SG_LOOP) 1365d1a792f3SRussell King - ARM Linux residue = (sdmac->num_bd - sdmac->buf_tail) * sdmac->period_len; 1366d1a792f3SRussell King - ARM Linux else 1367d1a792f3SRussell King - ARM Linux residue = sdmac->chn_count - sdmac->chn_real_count; 13681ec1e82fSSascha Hauer 1369e8e3a790SAndy Shevchenko dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie, 1370d1a792f3SRussell King - ARM Linux residue); 13711ec1e82fSSascha Hauer 13728a965911SShawn Guo return sdmac->status; 13731ec1e82fSSascha Hauer } 13741ec1e82fSSascha Hauer 13751ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan) 13761ec1e82fSSascha Hauer { 13772b4f130eSSascha Hauer struct sdma_channel *sdmac = to_sdma_chan(chan); 13782b4f130eSSascha Hauer struct sdma_engine *sdma = sdmac->sdma; 13792b4f130eSSascha Hauer 13802b4f130eSSascha Hauer if (sdmac->status == DMA_IN_PROGRESS) 13812b4f130eSSascha Hauer sdma_enable_channel(sdma, sdmac->channel); 13821ec1e82fSSascha Hauer } 13831ec1e82fSSascha Hauer 13845b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34 1385cd72b846SNicolin Chen #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38 1386a572460bSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41 13875b28aa31SSascha Hauer 13885b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma, 13895b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr) 13905b28aa31SSascha Hauer { 13915b28aa31SSascha Hauer s32 *addr_arr = (u32 *)addr; 13925b28aa31SSascha Hauer s32 *saddr_arr = (u32 *)sdma->script_addrs; 13935b28aa31SSascha Hauer int i; 13945b28aa31SSascha Hauer 139570dabaedSNicolin Chen /* use the default firmware in ROM if missing external firmware */ 139670dabaedSNicolin Chen if (!sdma->script_number) 139770dabaedSNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 139870dabaedSNicolin Chen 1399cd72b846SNicolin Chen for (i = 0; i < sdma->script_number; i++) 14005b28aa31SSascha Hauer if (addr_arr[i] > 0) 14015b28aa31SSascha Hauer saddr_arr[i] = addr_arr[i]; 14025b28aa31SSascha Hauer } 14035b28aa31SSascha Hauer 14047b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context) 14055b28aa31SSascha Hauer { 14067b4b88e0SSascha Hauer struct sdma_engine *sdma = context; 14075b28aa31SSascha Hauer const struct sdma_firmware_header *header; 14085b28aa31SSascha Hauer const struct sdma_script_start_addrs *addr; 14095b28aa31SSascha Hauer unsigned short *ram_code; 14105b28aa31SSascha Hauer 14117b4b88e0SSascha Hauer if (!fw) { 14120f927a11SSascha Hauer dev_info(sdma->dev, "external firmware not found, using ROM firmware\n"); 14130f927a11SSascha Hauer /* In this case we just use the ROM firmware. */ 14147b4b88e0SSascha Hauer return; 14157b4b88e0SSascha Hauer } 14165b28aa31SSascha Hauer 14175b28aa31SSascha Hauer if (fw->size < sizeof(*header)) 14185b28aa31SSascha Hauer goto err_firmware; 14195b28aa31SSascha Hauer 14205b28aa31SSascha Hauer header = (struct sdma_firmware_header *)fw->data; 14215b28aa31SSascha Hauer 14225b28aa31SSascha Hauer if (header->magic != SDMA_FIRMWARE_MAGIC) 14235b28aa31SSascha Hauer goto err_firmware; 14245b28aa31SSascha Hauer if (header->ram_code_start + header->ram_code_size > fw->size) 14255b28aa31SSascha Hauer goto err_firmware; 1426cd72b846SNicolin Chen switch (header->version_major) { 1427cd72b846SNicolin Chen case 1: 1428cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; 1429cd72b846SNicolin Chen break; 1430cd72b846SNicolin Chen case 2: 1431cd72b846SNicolin Chen sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2; 1432cd72b846SNicolin Chen break; 1433a572460bSFabio Estevam case 3: 1434a572460bSFabio Estevam sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3; 1435a572460bSFabio Estevam break; 1436cd72b846SNicolin Chen default: 1437cd72b846SNicolin Chen dev_err(sdma->dev, "unknown firmware version\n"); 1438cd72b846SNicolin Chen goto err_firmware; 1439cd72b846SNicolin Chen } 14405b28aa31SSascha Hauer 14415b28aa31SSascha Hauer addr = (void *)header + header->script_addrs_start; 14425b28aa31SSascha Hauer ram_code = (void *)header + header->ram_code_start; 14435b28aa31SSascha Hauer 14447560e3f3SSascha Hauer clk_enable(sdma->clk_ipg); 14457560e3f3SSascha Hauer clk_enable(sdma->clk_ahb); 14465b28aa31SSascha Hauer /* download the RAM image for SDMA */ 14475b28aa31SSascha Hauer sdma_load_script(sdma, ram_code, 14485b28aa31SSascha Hauer header->ram_code_size, 14496866fd3bSSascha Hauer addr->ram_code_start_addr); 14507560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 14517560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 14525b28aa31SSascha Hauer 14535b28aa31SSascha Hauer sdma_add_scripts(sdma, addr); 14545b28aa31SSascha Hauer 14555b28aa31SSascha Hauer dev_info(sdma->dev, "loaded firmware %d.%d\n", 14565b28aa31SSascha Hauer header->version_major, 14575b28aa31SSascha Hauer header->version_minor); 14585b28aa31SSascha Hauer 14595b28aa31SSascha Hauer err_firmware: 14605b28aa31SSascha Hauer release_firmware(fw); 14617b4b88e0SSascha Hauer } 14627b4b88e0SSascha Hauer 1463d078cd1bSZidan Wang #define EVENT_REMAP_CELLS 3 1464d078cd1bSZidan Wang 1465*29f493daSJason Liu static int sdma_event_remap(struct sdma_engine *sdma) 1466d078cd1bSZidan Wang { 1467d078cd1bSZidan Wang struct device_node *np = sdma->dev->of_node; 1468d078cd1bSZidan Wang struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0); 1469d078cd1bSZidan Wang struct property *event_remap; 1470d078cd1bSZidan Wang struct regmap *gpr; 1471d078cd1bSZidan Wang char propname[] = "fsl,sdma-event-remap"; 1472d078cd1bSZidan Wang u32 reg, val, shift, num_map, i; 1473d078cd1bSZidan Wang int ret = 0; 1474d078cd1bSZidan Wang 1475d078cd1bSZidan Wang if (IS_ERR(np) || IS_ERR(gpr_np)) 1476d078cd1bSZidan Wang goto out; 1477d078cd1bSZidan Wang 1478d078cd1bSZidan Wang event_remap = of_find_property(np, propname, NULL); 1479d078cd1bSZidan Wang num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0; 1480d078cd1bSZidan Wang if (!num_map) { 1481ce078af7SFabio Estevam dev_dbg(sdma->dev, "no event needs to be remapped\n"); 1482d078cd1bSZidan Wang goto out; 1483d078cd1bSZidan Wang } else if (num_map % EVENT_REMAP_CELLS) { 1484d078cd1bSZidan Wang dev_err(sdma->dev, "the property %s must modulo %d\n", 1485d078cd1bSZidan Wang propname, EVENT_REMAP_CELLS); 1486d078cd1bSZidan Wang ret = -EINVAL; 1487d078cd1bSZidan Wang goto out; 1488d078cd1bSZidan Wang } 1489d078cd1bSZidan Wang 1490d078cd1bSZidan Wang gpr = syscon_node_to_regmap(gpr_np); 1491d078cd1bSZidan Wang if (IS_ERR(gpr)) { 1492d078cd1bSZidan Wang dev_err(sdma->dev, "failed to get gpr regmap\n"); 1493d078cd1bSZidan Wang ret = PTR_ERR(gpr); 1494d078cd1bSZidan Wang goto out; 1495d078cd1bSZidan Wang } 1496d078cd1bSZidan Wang 1497d078cd1bSZidan Wang for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) { 1498d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i, ®); 1499d078cd1bSZidan Wang if (ret) { 1500d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1501d078cd1bSZidan Wang propname, i); 1502d078cd1bSZidan Wang goto out; 1503d078cd1bSZidan Wang } 1504d078cd1bSZidan Wang 1505d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i + 1, &shift); 1506d078cd1bSZidan Wang if (ret) { 1507d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1508d078cd1bSZidan Wang propname, i + 1); 1509d078cd1bSZidan Wang goto out; 1510d078cd1bSZidan Wang } 1511d078cd1bSZidan Wang 1512d078cd1bSZidan Wang ret = of_property_read_u32_index(np, propname, i + 2, &val); 1513d078cd1bSZidan Wang if (ret) { 1514d078cd1bSZidan Wang dev_err(sdma->dev, "failed to read property %s index %d\n", 1515d078cd1bSZidan Wang propname, i + 2); 1516d078cd1bSZidan Wang goto out; 1517d078cd1bSZidan Wang } 1518d078cd1bSZidan Wang 1519d078cd1bSZidan Wang regmap_update_bits(gpr, reg, BIT(shift), val << shift); 1520d078cd1bSZidan Wang } 1521d078cd1bSZidan Wang 1522d078cd1bSZidan Wang out: 1523d078cd1bSZidan Wang if (!IS_ERR(gpr_np)) 1524d078cd1bSZidan Wang of_node_put(gpr_np); 1525d078cd1bSZidan Wang 1526d078cd1bSZidan Wang return ret; 1527d078cd1bSZidan Wang } 1528d078cd1bSZidan Wang 1529fe6cf289SArnd Bergmann static int sdma_get_firmware(struct sdma_engine *sdma, 15307b4b88e0SSascha Hauer const char *fw_name) 15317b4b88e0SSascha Hauer { 15327b4b88e0SSascha Hauer int ret; 15337b4b88e0SSascha Hauer 15347b4b88e0SSascha Hauer ret = request_firmware_nowait(THIS_MODULE, 15357b4b88e0SSascha Hauer FW_ACTION_HOTPLUG, fw_name, sdma->dev, 15367b4b88e0SSascha Hauer GFP_KERNEL, sdma, sdma_load_firmware); 15375b28aa31SSascha Hauer 15385b28aa31SSascha Hauer return ret; 15395b28aa31SSascha Hauer } 15405b28aa31SSascha Hauer 154119bfc772SJingoo Han static int sdma_init(struct sdma_engine *sdma) 15421ec1e82fSSascha Hauer { 15431ec1e82fSSascha Hauer int i, ret; 15441ec1e82fSSascha Hauer dma_addr_t ccb_phys; 15451ec1e82fSSascha Hauer 1546b93edcddSFabio Estevam ret = clk_enable(sdma->clk_ipg); 1547b93edcddSFabio Estevam if (ret) 1548b93edcddSFabio Estevam return ret; 1549b93edcddSFabio Estevam ret = clk_enable(sdma->clk_ahb); 1550b93edcddSFabio Estevam if (ret) 1551b93edcddSFabio Estevam goto disable_clk_ipg; 15521ec1e82fSSascha Hauer 15531ec1e82fSSascha Hauer /* Be sure SDMA has not started yet */ 1554c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_C0PTR); 15551ec1e82fSSascha Hauer 15561ec1e82fSSascha Hauer sdma->channel_control = dma_alloc_coherent(NULL, 15571ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) + 15581ec1e82fSSascha Hauer sizeof(struct sdma_context_data), 15591ec1e82fSSascha Hauer &ccb_phys, GFP_KERNEL); 15601ec1e82fSSascha Hauer 15611ec1e82fSSascha Hauer if (!sdma->channel_control) { 15621ec1e82fSSascha Hauer ret = -ENOMEM; 15631ec1e82fSSascha Hauer goto err_dma_alloc; 15641ec1e82fSSascha Hauer } 15651ec1e82fSSascha Hauer 15661ec1e82fSSascha Hauer sdma->context = (void *)sdma->channel_control + 15671ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 15681ec1e82fSSascha Hauer sdma->context_phys = ccb_phys + 15691ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control); 15701ec1e82fSSascha Hauer 15711ec1e82fSSascha Hauer /* Zero-out the CCB structures array just allocated */ 15721ec1e82fSSascha Hauer memset(sdma->channel_control, 0, 15731ec1e82fSSascha Hauer MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control)); 15741ec1e82fSSascha Hauer 15751ec1e82fSSascha Hauer /* disable all channels */ 157617bba72fSSascha Hauer for (i = 0; i < sdma->drvdata->num_events; i++) 1577c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i)); 15781ec1e82fSSascha Hauer 15791ec1e82fSSascha Hauer /* All channels have priority 0 */ 15801ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) 1581c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4); 15821ec1e82fSSascha Hauer 15831ec1e82fSSascha Hauer ret = sdma_request_channel(&sdma->channel[0]); 15841ec1e82fSSascha Hauer if (ret) 15851ec1e82fSSascha Hauer goto err_dma_alloc; 15861ec1e82fSSascha Hauer 15871ec1e82fSSascha Hauer sdma_config_ownership(&sdma->channel[0], false, true, false); 15881ec1e82fSSascha Hauer 15891ec1e82fSSascha Hauer /* Set Command Channel (Channel Zero) */ 1590c4b56857SRichard Zhao writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR); 15911ec1e82fSSascha Hauer 15921ec1e82fSSascha Hauer /* Set bits of CONFIG register but with static context switching */ 15931ec1e82fSSascha Hauer /* FIXME: Check whether to set ACR bit depending on clock ratios */ 1594c4b56857SRichard Zhao writel_relaxed(0, sdma->regs + SDMA_H_CONFIG); 15951ec1e82fSSascha Hauer 1596c4b56857SRichard Zhao writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR); 15971ec1e82fSSascha Hauer 15981ec1e82fSSascha Hauer /* Initializes channel's priorities */ 15991ec1e82fSSascha Hauer sdma_set_channel_priority(&sdma->channel[0], 7); 16001ec1e82fSSascha Hauer 16017560e3f3SSascha Hauer clk_disable(sdma->clk_ipg); 16027560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 16031ec1e82fSSascha Hauer 16041ec1e82fSSascha Hauer return 0; 16051ec1e82fSSascha Hauer 16061ec1e82fSSascha Hauer err_dma_alloc: 16077560e3f3SSascha Hauer clk_disable(sdma->clk_ahb); 1608b93edcddSFabio Estevam disable_clk_ipg: 1609b93edcddSFabio Estevam clk_disable(sdma->clk_ipg); 16101ec1e82fSSascha Hauer dev_err(sdma->dev, "initialisation failed with %d\n", ret); 16111ec1e82fSSascha Hauer return ret; 16121ec1e82fSSascha Hauer } 16131ec1e82fSSascha Hauer 16149479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param) 16159479e17cSShawn Guo { 16160b351865SNicolin Chen struct sdma_channel *sdmac = to_sdma_chan(chan); 16179479e17cSShawn Guo struct imx_dma_data *data = fn_param; 16189479e17cSShawn Guo 16199479e17cSShawn Guo if (!imx_dma_is_general_purpose(chan)) 16209479e17cSShawn Guo return false; 16219479e17cSShawn Guo 16220b351865SNicolin Chen sdmac->data = *data; 16230b351865SNicolin Chen chan->private = &sdmac->data; 16249479e17cSShawn Guo 16259479e17cSShawn Guo return true; 16269479e17cSShawn Guo } 16279479e17cSShawn Guo 16289479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec, 16299479e17cSShawn Guo struct of_dma *ofdma) 16309479e17cSShawn Guo { 16319479e17cSShawn Guo struct sdma_engine *sdma = ofdma->of_dma_data; 16329479e17cSShawn Guo dma_cap_mask_t mask = sdma->dma_device.cap_mask; 16339479e17cSShawn Guo struct imx_dma_data data; 16349479e17cSShawn Guo 16359479e17cSShawn Guo if (dma_spec->args_count != 3) 16369479e17cSShawn Guo return NULL; 16379479e17cSShawn Guo 16389479e17cSShawn Guo data.dma_request = dma_spec->args[0]; 16399479e17cSShawn Guo data.peripheral_type = dma_spec->args[1]; 16409479e17cSShawn Guo data.priority = dma_spec->args[2]; 16418391ecf4SShengjiu Wang /* 16428391ecf4SShengjiu Wang * init dma_request2 to zero, which is not used by the dts. 16438391ecf4SShengjiu Wang * For P2P, dma_request2 is init from dma_request_channel(), 16448391ecf4SShengjiu Wang * chan->private will point to the imx_dma_data, and in 16458391ecf4SShengjiu Wang * device_alloc_chan_resources(), imx_dma_data.dma_request2 will 16468391ecf4SShengjiu Wang * be set to sdmac->event_id1. 16478391ecf4SShengjiu Wang */ 16488391ecf4SShengjiu Wang data.dma_request2 = 0; 16499479e17cSShawn Guo 16509479e17cSShawn Guo return dma_request_channel(mask, sdma_filter_fn, &data); 16519479e17cSShawn Guo } 16529479e17cSShawn Guo 1653e34b731fSMark Brown static int sdma_probe(struct platform_device *pdev) 16541ec1e82fSSascha Hauer { 1655580975d7SShawn Guo const struct of_device_id *of_id = 1656580975d7SShawn Guo of_match_device(sdma_dt_ids, &pdev->dev); 1657580975d7SShawn Guo struct device_node *np = pdev->dev.of_node; 16588391ecf4SShengjiu Wang struct device_node *spba_bus; 1659580975d7SShawn Guo const char *fw_name; 16601ec1e82fSSascha Hauer int ret; 16611ec1e82fSSascha Hauer int irq; 16621ec1e82fSSascha Hauer struct resource *iores; 16638391ecf4SShengjiu Wang struct resource spba_res; 1664d4adcc01SJingoo Han struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev); 16651ec1e82fSSascha Hauer int i; 16661ec1e82fSSascha Hauer struct sdma_engine *sdma; 166736e2f21aSSascha Hauer s32 *saddr_arr; 166817bba72fSSascha Hauer const struct sdma_driver_data *drvdata = NULL; 166917bba72fSSascha Hauer 167017bba72fSSascha Hauer if (of_id) 167117bba72fSSascha Hauer drvdata = of_id->data; 167217bba72fSSascha Hauer else if (pdev->id_entry) 167317bba72fSSascha Hauer drvdata = (void *)pdev->id_entry->driver_data; 167417bba72fSSascha Hauer 167517bba72fSSascha Hauer if (!drvdata) { 167617bba72fSSascha Hauer dev_err(&pdev->dev, "unable to find driver data\n"); 167717bba72fSSascha Hauer return -EINVAL; 167817bba72fSSascha Hauer } 16791ec1e82fSSascha Hauer 168042536b9fSPhilippe Retornaz ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 168142536b9fSPhilippe Retornaz if (ret) 168242536b9fSPhilippe Retornaz return ret; 168342536b9fSPhilippe Retornaz 16847f24e0eeSFabio Estevam sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL); 16851ec1e82fSSascha Hauer if (!sdma) 16861ec1e82fSSascha Hauer return -ENOMEM; 16871ec1e82fSSascha Hauer 16882ccaef05SRichard Zhao spin_lock_init(&sdma->channel_0_lock); 168973eab978SSascha Hauer 16901ec1e82fSSascha Hauer sdma->dev = &pdev->dev; 169117bba72fSSascha Hauer sdma->drvdata = drvdata; 16921ec1e82fSSascha Hauer 16931ec1e82fSSascha Hauer irq = platform_get_irq(pdev, 0); 16947f24e0eeSFabio Estevam if (irq < 0) 169563c72e02SFabio Estevam return irq; 16961ec1e82fSSascha Hauer 16977f24e0eeSFabio Estevam iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); 16987f24e0eeSFabio Estevam sdma->regs = devm_ioremap_resource(&pdev->dev, iores); 16997f24e0eeSFabio Estevam if (IS_ERR(sdma->regs)) 17007f24e0eeSFabio Estevam return PTR_ERR(sdma->regs); 17011ec1e82fSSascha Hauer 17027560e3f3SSascha Hauer sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); 17037f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ipg)) 17047f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ipg); 17051ec1e82fSSascha Hauer 17067560e3f3SSascha Hauer sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb"); 17077f24e0eeSFabio Estevam if (IS_ERR(sdma->clk_ahb)) 17087f24e0eeSFabio Estevam return PTR_ERR(sdma->clk_ahb); 17097560e3f3SSascha Hauer 17107560e3f3SSascha Hauer clk_prepare(sdma->clk_ipg); 17117560e3f3SSascha Hauer clk_prepare(sdma->clk_ahb); 17127560e3f3SSascha Hauer 17137f24e0eeSFabio Estevam ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma", 17147f24e0eeSFabio Estevam sdma); 17151ec1e82fSSascha Hauer if (ret) 17167f24e0eeSFabio Estevam return ret; 17171ec1e82fSSascha Hauer 17185b28aa31SSascha Hauer sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL); 17197f24e0eeSFabio Estevam if (!sdma->script_addrs) 17207f24e0eeSFabio Estevam return -ENOMEM; 17211ec1e82fSSascha Hauer 172236e2f21aSSascha Hauer /* initially no scripts available */ 172336e2f21aSSascha Hauer saddr_arr = (s32 *)sdma->script_addrs; 172436e2f21aSSascha Hauer for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++) 172536e2f21aSSascha Hauer saddr_arr[i] = -EINVAL; 172636e2f21aSSascha Hauer 17277214a8b1SSascha Hauer dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask); 17287214a8b1SSascha Hauer dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask); 17297214a8b1SSascha Hauer 17301ec1e82fSSascha Hauer INIT_LIST_HEAD(&sdma->dma_device.channels); 17311ec1e82fSSascha Hauer /* Initialize channel parameters */ 17321ec1e82fSSascha Hauer for (i = 0; i < MAX_DMA_CHANNELS; i++) { 17331ec1e82fSSascha Hauer struct sdma_channel *sdmac = &sdma->channel[i]; 17341ec1e82fSSascha Hauer 17351ec1e82fSSascha Hauer sdmac->sdma = sdma; 17361ec1e82fSSascha Hauer spin_lock_init(&sdmac->lock); 17371ec1e82fSSascha Hauer 17381ec1e82fSSascha Hauer sdmac->chan.device = &sdma->dma_device; 17398ac69546SRussell King - ARM Linux dma_cookie_init(&sdmac->chan); 17401ec1e82fSSascha Hauer sdmac->channel = i; 17411ec1e82fSSascha Hauer 1742abd9ccc8SHuang Shijie tasklet_init(&sdmac->tasklet, sdma_tasklet, 1743abd9ccc8SHuang Shijie (unsigned long) sdmac); 174423889c63SSascha Hauer /* 174523889c63SSascha Hauer * Add the channel to the DMAC list. Do not add channel 0 though 174623889c63SSascha Hauer * because we need it internally in the SDMA driver. This also means 174723889c63SSascha Hauer * that channel 0 in dmaengine counting matches sdma channel 1. 174823889c63SSascha Hauer */ 174923889c63SSascha Hauer if (i) 175023889c63SSascha Hauer list_add_tail(&sdmac->chan.device_node, 175123889c63SSascha Hauer &sdma->dma_device.channels); 17521ec1e82fSSascha Hauer } 17531ec1e82fSSascha Hauer 17545b28aa31SSascha Hauer ret = sdma_init(sdma); 17551ec1e82fSSascha Hauer if (ret) 17561ec1e82fSSascha Hauer goto err_init; 17571ec1e82fSSascha Hauer 1758d078cd1bSZidan Wang ret = sdma_event_remap(sdma); 1759d078cd1bSZidan Wang if (ret) 1760d078cd1bSZidan Wang goto err_init; 1761d078cd1bSZidan Wang 1762dcfec3c0SSascha Hauer if (sdma->drvdata->script_addrs) 1763dcfec3c0SSascha Hauer sdma_add_scripts(sdma, sdma->drvdata->script_addrs); 1764580975d7SShawn Guo if (pdata && pdata->script_addrs) 17655b28aa31SSascha Hauer sdma_add_scripts(sdma, pdata->script_addrs); 17665b28aa31SSascha Hauer 1767580975d7SShawn Guo if (pdata) { 17686d0d7e2dSFabio Estevam ret = sdma_get_firmware(sdma, pdata->fw_name); 17696d0d7e2dSFabio Estevam if (ret) 1770ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware from platform data\n"); 1771580975d7SShawn Guo } else { 1772580975d7SShawn Guo /* 1773580975d7SShawn Guo * Because that device tree does not encode ROM script address, 1774580975d7SShawn Guo * the RAM script in firmware is mandatory for device tree 1775580975d7SShawn Guo * probe, otherwise it fails. 1776580975d7SShawn Guo */ 1777580975d7SShawn Guo ret = of_property_read_string(np, "fsl,sdma-ram-script-name", 1778580975d7SShawn Guo &fw_name); 17796602b0ddSFabio Estevam if (ret) 1780ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware name\n"); 17816602b0ddSFabio Estevam else { 1782580975d7SShawn Guo ret = sdma_get_firmware(sdma, fw_name); 17836602b0ddSFabio Estevam if (ret) 1784ad1122e5SFabio Estevam dev_warn(&pdev->dev, "failed to get firmware from device tree\n"); 1785580975d7SShawn Guo } 1786580975d7SShawn Guo } 17875b28aa31SSascha Hauer 17881ec1e82fSSascha Hauer sdma->dma_device.dev = &pdev->dev; 17891ec1e82fSSascha Hauer 17901ec1e82fSSascha Hauer sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources; 17911ec1e82fSSascha Hauer sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources; 17921ec1e82fSSascha Hauer sdma->dma_device.device_tx_status = sdma_tx_status; 17931ec1e82fSSascha Hauer sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg; 17941ec1e82fSSascha Hauer sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic; 17957b350ab0SMaxime Ripard sdma->dma_device.device_config = sdma_config; 17967b350ab0SMaxime Ripard sdma->dma_device.device_terminate_all = sdma_disable_channel; 17971e4a4f50SFabio Estevam sdma->dma_device.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES); 17981e4a4f50SFabio Estevam sdma->dma_device.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES); 17991e4a4f50SFabio Estevam sdma->dma_device.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV); 18001e4a4f50SFabio Estevam sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST; 18011ec1e82fSSascha Hauer sdma->dma_device.device_issue_pending = sdma_issue_pending; 1802b9b3f82fSSascha Hauer sdma->dma_device.dev->dma_parms = &sdma->dma_parms; 1803b9b3f82fSSascha Hauer dma_set_max_seg_size(sdma->dma_device.dev, 65535); 18041ec1e82fSSascha Hauer 180523e11811SVignesh Raman platform_set_drvdata(pdev, sdma); 180623e11811SVignesh Raman 18071ec1e82fSSascha Hauer ret = dma_async_device_register(&sdma->dma_device); 18081ec1e82fSSascha Hauer if (ret) { 18091ec1e82fSSascha Hauer dev_err(&pdev->dev, "unable to register\n"); 18101ec1e82fSSascha Hauer goto err_init; 18111ec1e82fSSascha Hauer } 18121ec1e82fSSascha Hauer 18139479e17cSShawn Guo if (np) { 18149479e17cSShawn Guo ret = of_dma_controller_register(np, sdma_xlate, sdma); 18159479e17cSShawn Guo if (ret) { 18169479e17cSShawn Guo dev_err(&pdev->dev, "failed to register controller\n"); 18179479e17cSShawn Guo goto err_register; 18189479e17cSShawn Guo } 18198391ecf4SShengjiu Wang 18208391ecf4SShengjiu Wang spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus"); 18218391ecf4SShengjiu Wang ret = of_address_to_resource(spba_bus, 0, &spba_res); 18228391ecf4SShengjiu Wang if (!ret) { 18238391ecf4SShengjiu Wang sdma->spba_start_addr = spba_res.start; 18248391ecf4SShengjiu Wang sdma->spba_end_addr = spba_res.end; 18258391ecf4SShengjiu Wang } 18268391ecf4SShengjiu Wang of_node_put(spba_bus); 18279479e17cSShawn Guo } 18289479e17cSShawn Guo 18291ec1e82fSSascha Hauer return 0; 18301ec1e82fSSascha Hauer 18319479e17cSShawn Guo err_register: 18329479e17cSShawn Guo dma_async_device_unregister(&sdma->dma_device); 18331ec1e82fSSascha Hauer err_init: 18341ec1e82fSSascha Hauer kfree(sdma->script_addrs); 1835939fd4f0SShawn Guo return ret; 18361ec1e82fSSascha Hauer } 18371ec1e82fSSascha Hauer 18381d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev) 18391ec1e82fSSascha Hauer { 184023e11811SVignesh Raman struct sdma_engine *sdma = platform_get_drvdata(pdev); 1841c12fe497SVignesh Raman int i; 184223e11811SVignesh Raman 184323e11811SVignesh Raman dma_async_device_unregister(&sdma->dma_device); 184423e11811SVignesh Raman kfree(sdma->script_addrs); 1845c12fe497SVignesh Raman /* Kill the tasklet */ 1846c12fe497SVignesh Raman for (i = 0; i < MAX_DMA_CHANNELS; i++) { 1847c12fe497SVignesh Raman struct sdma_channel *sdmac = &sdma->channel[i]; 1848c12fe497SVignesh Raman 1849c12fe497SVignesh Raman tasklet_kill(&sdmac->tasklet); 1850c12fe497SVignesh Raman } 185123e11811SVignesh Raman 185223e11811SVignesh Raman platform_set_drvdata(pdev, NULL); 185323e11811SVignesh Raman return 0; 18541ec1e82fSSascha Hauer } 18551ec1e82fSSascha Hauer 18561ec1e82fSSascha Hauer static struct platform_driver sdma_driver = { 18571ec1e82fSSascha Hauer .driver = { 18581ec1e82fSSascha Hauer .name = "imx-sdma", 1859580975d7SShawn Guo .of_match_table = sdma_dt_ids, 18601ec1e82fSSascha Hauer }, 186162550cd7SShawn Guo .id_table = sdma_devtypes, 18621d1bbd30SMaxin B. John .remove = sdma_remove, 186323e11811SVignesh Raman .probe = sdma_probe, 18641ec1e82fSSascha Hauer }; 18651ec1e82fSSascha Hauer 186623e11811SVignesh Raman module_platform_driver(sdma_driver); 18671ec1e82fSSascha Hauer 18681ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>"); 18691ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver"); 18701ec1e82fSSascha Hauer MODULE_LICENSE("GPL"); 1871