xref: /openbmc/linux/drivers/dma/imx-sdma.c (revision 24ca312dd66329b126230b6f5826f45a61ebb5a8)
1c01faacaSFabio Estevam // SPDX-License-Identifier: GPL-2.0+
2c01faacaSFabio Estevam //
3c01faacaSFabio Estevam // drivers/dma/imx-sdma.c
4c01faacaSFabio Estevam //
5c01faacaSFabio Estevam // This file contains a driver for the Freescale Smart DMA engine
6c01faacaSFabio Estevam //
7c01faacaSFabio Estevam // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8c01faacaSFabio Estevam //
9c01faacaSFabio Estevam // Based on code from Freescale:
10c01faacaSFabio Estevam //
11c01faacaSFabio Estevam // Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
121ec1e82fSSascha Hauer 
131ec1e82fSSascha Hauer #include <linux/init.h>
141d069bfaSMichael Olbrich #include <linux/iopoll.h>
15f8de8f4cSAxel Lin #include <linux/module.h>
161ec1e82fSSascha Hauer #include <linux/types.h>
170bbc1413SRichard Zhao #include <linux/bitops.h>
181ec1e82fSSascha Hauer #include <linux/mm.h>
191ec1e82fSSascha Hauer #include <linux/interrupt.h>
201ec1e82fSSascha Hauer #include <linux/clk.h>
212ccaef05SRichard Zhao #include <linux/delay.h>
221ec1e82fSSascha Hauer #include <linux/sched.h>
231ec1e82fSSascha Hauer #include <linux/semaphore.h>
241ec1e82fSSascha Hauer #include <linux/spinlock.h>
251ec1e82fSSascha Hauer #include <linux/device.h>
261ec1e82fSSascha Hauer #include <linux/dma-mapping.h>
27fe5b85c6SRobin Gong #include <linux/dmapool.h>
281ec1e82fSSascha Hauer #include <linux/firmware.h>
291ec1e82fSSascha Hauer #include <linux/slab.h>
301ec1e82fSSascha Hauer #include <linux/platform_device.h>
311ec1e82fSSascha Hauer #include <linux/dmaengine.h>
32580975d7SShawn Guo #include <linux/of.h>
338391ecf4SShengjiu Wang #include <linux/of_address.h>
34580975d7SShawn Guo #include <linux/of_device.h>
359479e17cSShawn Guo #include <linux/of_dma.h>
361ec1e82fSSascha Hauer 
371ec1e82fSSascha Hauer #include <asm/irq.h>
3882906b13SArnd Bergmann #include <linux/platform_data/dma-imx-sdma.h>
3982906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h>
40d078cd1bSZidan Wang #include <linux/regmap.h>
41d078cd1bSZidan Wang #include <linux/mfd/syscon.h>
42d078cd1bSZidan Wang #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
431ec1e82fSSascha Hauer 
44d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
4557b772b8SRobin Gong #include "virt-dma.h"
46d2ebfb33SRussell King - ARM Linux 
471ec1e82fSSascha Hauer /* SDMA registers */
481ec1e82fSSascha Hauer #define SDMA_H_C0PTR		0x000
491ec1e82fSSascha Hauer #define SDMA_H_INTR		0x004
501ec1e82fSSascha Hauer #define SDMA_H_STATSTOP		0x008
511ec1e82fSSascha Hauer #define SDMA_H_START		0x00c
521ec1e82fSSascha Hauer #define SDMA_H_EVTOVR		0x010
531ec1e82fSSascha Hauer #define SDMA_H_DSPOVR		0x014
541ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR		0x018
551ec1e82fSSascha Hauer #define SDMA_H_EVTPEND		0x01c
561ec1e82fSSascha Hauer #define SDMA_H_DSPENBL		0x020
571ec1e82fSSascha Hauer #define SDMA_H_RESET		0x024
581ec1e82fSSascha Hauer #define SDMA_H_EVTERR		0x028
591ec1e82fSSascha Hauer #define SDMA_H_INTRMSK		0x02c
601ec1e82fSSascha Hauer #define SDMA_H_PSW		0x030
611ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG	0x034
621ec1e82fSSascha Hauer #define SDMA_H_CONFIG		0x038
631ec1e82fSSascha Hauer #define SDMA_ONCE_ENB		0x040
641ec1e82fSSascha Hauer #define SDMA_ONCE_DATA		0x044
651ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR		0x048
661ec1e82fSSascha Hauer #define SDMA_ONCE_STAT		0x04c
671ec1e82fSSascha Hauer #define SDMA_ONCE_CMD		0x050
681ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR		0x054
691ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR	0x058
701ec1e82fSSascha Hauer #define SDMA_CHN0ADDR		0x05c
711ec1e82fSSascha Hauer #define SDMA_ONCE_RTB		0x060
721ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1	0x070
731ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2	0x074
7462550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35	0x200
7562550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31	0x080
761ec1e82fSSascha Hauer #define SDMA_CHNPRI_0		0x100
771ec1e82fSSascha Hauer 
781ec1e82fSSascha Hauer /*
791ec1e82fSSascha Hauer  * Buffer descriptor status values.
801ec1e82fSSascha Hauer  */
811ec1e82fSSascha Hauer #define BD_DONE  0x01
821ec1e82fSSascha Hauer #define BD_WRAP  0x02
831ec1e82fSSascha Hauer #define BD_CONT  0x04
841ec1e82fSSascha Hauer #define BD_INTR  0x08
851ec1e82fSSascha Hauer #define BD_RROR  0x10
861ec1e82fSSascha Hauer #define BD_LAST  0x20
871ec1e82fSSascha Hauer #define BD_EXTD  0x80
881ec1e82fSSascha Hauer 
891ec1e82fSSascha Hauer /*
901ec1e82fSSascha Hauer  * Data Node descriptor status values.
911ec1e82fSSascha Hauer  */
921ec1e82fSSascha Hauer #define DND_END_OF_FRAME  0x80
931ec1e82fSSascha Hauer #define DND_END_OF_XFER   0x40
941ec1e82fSSascha Hauer #define DND_DONE          0x20
951ec1e82fSSascha Hauer #define DND_UNUSED        0x01
961ec1e82fSSascha Hauer 
971ec1e82fSSascha Hauer /*
981ec1e82fSSascha Hauer  * IPCV2 descriptor status values.
991ec1e82fSSascha Hauer  */
1001ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME  0x40
1011ec1e82fSSascha Hauer 
1021ec1e82fSSascha Hauer #define IPCV2_MAX_NODES        50
1031ec1e82fSSascha Hauer /*
1041ec1e82fSSascha Hauer  * Error bit set in the CCB status field by the SDMA,
1051ec1e82fSSascha Hauer  * in setbd routine, in case of a transfer error
1061ec1e82fSSascha Hauer  */
1071ec1e82fSSascha Hauer #define DATA_ERROR  0x10000000
1081ec1e82fSSascha Hauer 
1091ec1e82fSSascha Hauer /*
1101ec1e82fSSascha Hauer  * Buffer descriptor commands.
1111ec1e82fSSascha Hauer  */
1121ec1e82fSSascha Hauer #define C0_ADDR             0x01
1131ec1e82fSSascha Hauer #define C0_LOAD             0x02
1141ec1e82fSSascha Hauer #define C0_DUMP             0x03
1151ec1e82fSSascha Hauer #define C0_SETCTX           0x07
1161ec1e82fSSascha Hauer #define C0_GETCTX           0x03
1171ec1e82fSSascha Hauer #define C0_SETDM            0x01
1181ec1e82fSSascha Hauer #define C0_SETPM            0x04
1191ec1e82fSSascha Hauer #define C0_GETDM            0x02
1201ec1e82fSSascha Hauer #define C0_GETPM            0x08
1211ec1e82fSSascha Hauer /*
1221ec1e82fSSascha Hauer  * Change endianness indicator in the BD command field
1231ec1e82fSSascha Hauer  */
1241ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS   0x80
1251ec1e82fSSascha Hauer 
1261ec1e82fSSascha Hauer /*
1278391ecf4SShengjiu Wang  *  p_2_p watermark_level description
1288391ecf4SShengjiu Wang  *	Bits		Name			Description
1298391ecf4SShengjiu Wang  *	0-7		Lower WML		Lower watermark level
1308391ecf4SShengjiu Wang  *	8		PS			1: Pad Swallowing
1318391ecf4SShengjiu Wang  *						0: No Pad Swallowing
1328391ecf4SShengjiu Wang  *	9		PA			1: Pad Adding
1338391ecf4SShengjiu Wang  *						0: No Pad Adding
1348391ecf4SShengjiu Wang  *	10		SPDIF			If this bit is set both source
1358391ecf4SShengjiu Wang  *						and destination are on SPBA
1368391ecf4SShengjiu Wang  *	11		Source Bit(SP)		1: Source on SPBA
1378391ecf4SShengjiu Wang  *						0: Source on AIPS
1388391ecf4SShengjiu Wang  *	12		Destination Bit(DP)	1: Destination on SPBA
1398391ecf4SShengjiu Wang  *						0: Destination on AIPS
1408391ecf4SShengjiu Wang  *	13-15		---------		MUST BE 0
1418391ecf4SShengjiu Wang  *	16-23		Higher WML		HWML
1428391ecf4SShengjiu Wang  *	24-27		N			Total number of samples after
1438391ecf4SShengjiu Wang  *						which Pad adding/Swallowing
1448391ecf4SShengjiu Wang  *						must be done. It must be odd.
1458391ecf4SShengjiu Wang  *	28		Lower WML Event(LWE)	SDMA events reg to check for
1468391ecf4SShengjiu Wang  *						LWML event mask
1478391ecf4SShengjiu Wang  *						0: LWE in EVENTS register
1488391ecf4SShengjiu Wang  *						1: LWE in EVENTS2 register
1498391ecf4SShengjiu Wang  *	29		Higher WML Event(HWE)	SDMA events reg to check for
1508391ecf4SShengjiu Wang  *						HWML event mask
1518391ecf4SShengjiu Wang  *						0: HWE in EVENTS register
1528391ecf4SShengjiu Wang  *						1: HWE in EVENTS2 register
1538391ecf4SShengjiu Wang  *	30		---------		MUST BE 0
1548391ecf4SShengjiu Wang  *	31		CONT			1: Amount of samples to be
1558391ecf4SShengjiu Wang  *						transferred is unknown and
1568391ecf4SShengjiu Wang  *						script will keep on
1578391ecf4SShengjiu Wang  *						transferring samples as long as
1588391ecf4SShengjiu Wang  *						both events are detected and
1598391ecf4SShengjiu Wang  *						script must be manually stopped
1608391ecf4SShengjiu Wang  *						by the application
1618391ecf4SShengjiu Wang  *						0: The amount of samples to be
1628391ecf4SShengjiu Wang  *						transferred is equal to the
1638391ecf4SShengjiu Wang  *						count field of mode word
1648391ecf4SShengjiu Wang  */
1658391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWML	0xFF
1668391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PS		BIT(8)
1678391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PA		BIT(9)
1688391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SPDIF	BIT(10)
1698391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SP		BIT(11)
1708391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_DP		BIT(12)
1718391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWML	(0xFF << 16)
1728391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWE	BIT(28)
1738391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWE	BIT(29)
1748391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_CONT	BIT(31)
1758391ecf4SShengjiu Wang 
176f9d4a398SNicolin Chen #define SDMA_DMA_BUSWIDTHS	(BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
177f9d4a398SNicolin Chen 				 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
178f9d4a398SNicolin Chen 				 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
179f9d4a398SNicolin Chen 
180f9d4a398SNicolin Chen #define SDMA_DMA_DIRECTIONS	(BIT(DMA_DEV_TO_MEM) | \
181f9d4a398SNicolin Chen 				 BIT(DMA_MEM_TO_DEV) | \
182f9d4a398SNicolin Chen 				 BIT(DMA_DEV_TO_DEV))
183f9d4a398SNicolin Chen 
1848391ecf4SShengjiu Wang /*
1851ec1e82fSSascha Hauer  * Mode/Count of data node descriptors - IPCv2
1861ec1e82fSSascha Hauer  */
1871ec1e82fSSascha Hauer struct sdma_mode_count {
1881ec1e82fSSascha Hauer 	u32 count   : 16; /* size of the buffer pointed by this BD */
1891ec1e82fSSascha Hauer 	u32 status  :  8; /* E,R,I,C,W,D status bits stored here */
190e4b75760SMartin Kaiser 	u32 command :  8; /* command mostly used for channel 0 */
1911ec1e82fSSascha Hauer };
1921ec1e82fSSascha Hauer 
1931ec1e82fSSascha Hauer /*
1941ec1e82fSSascha Hauer  * Buffer descriptor
1951ec1e82fSSascha Hauer  */
1961ec1e82fSSascha Hauer struct sdma_buffer_descriptor {
1971ec1e82fSSascha Hauer 	struct sdma_mode_count  mode;
1981ec1e82fSSascha Hauer 	u32 buffer_addr;	/* address of the buffer described */
1991ec1e82fSSascha Hauer 	u32 ext_buffer_addr;	/* extended buffer address */
2001ec1e82fSSascha Hauer } __attribute__ ((packed));
2011ec1e82fSSascha Hauer 
2021ec1e82fSSascha Hauer /**
2031ec1e82fSSascha Hauer  * struct sdma_channel_control - Channel control Block
2041ec1e82fSSascha Hauer  *
205*24ca312dSRobin Gong  * @current_bd_ptr:	current buffer descriptor processed
206*24ca312dSRobin Gong  * @base_bd_ptr:	first element of buffer descriptor array
207*24ca312dSRobin Gong  * @unused:		padding. The SDMA engine expects an array of 128 byte
2081ec1e82fSSascha Hauer  *			control blocks
2091ec1e82fSSascha Hauer  */
2101ec1e82fSSascha Hauer struct sdma_channel_control {
2111ec1e82fSSascha Hauer 	u32 current_bd_ptr;
2121ec1e82fSSascha Hauer 	u32 base_bd_ptr;
2131ec1e82fSSascha Hauer 	u32 unused[2];
2141ec1e82fSSascha Hauer } __attribute__ ((packed));
2151ec1e82fSSascha Hauer 
2161ec1e82fSSascha Hauer /**
2171ec1e82fSSascha Hauer  * struct sdma_state_registers - SDMA context for a channel
2181ec1e82fSSascha Hauer  *
2191ec1e82fSSascha Hauer  * @pc:		program counter
220*24ca312dSRobin Gong  * @unused1:	unused
2211ec1e82fSSascha Hauer  * @t:		test bit: status of arithmetic & test instruction
2221ec1e82fSSascha Hauer  * @rpc:	return program counter
223*24ca312dSRobin Gong  * @unused0:	unused
2241ec1e82fSSascha Hauer  * @sf:		source fault while loading data
2251ec1e82fSSascha Hauer  * @spc:	loop start program counter
226*24ca312dSRobin Gong  * @unused2:	unused
2271ec1e82fSSascha Hauer  * @df:		destination fault while storing data
2281ec1e82fSSascha Hauer  * @epc:	loop end program counter
2291ec1e82fSSascha Hauer  * @lm:		loop mode
2301ec1e82fSSascha Hauer  */
2311ec1e82fSSascha Hauer struct sdma_state_registers {
2321ec1e82fSSascha Hauer 	u32 pc     :14;
2331ec1e82fSSascha Hauer 	u32 unused1: 1;
2341ec1e82fSSascha Hauer 	u32 t      : 1;
2351ec1e82fSSascha Hauer 	u32 rpc    :14;
2361ec1e82fSSascha Hauer 	u32 unused0: 1;
2371ec1e82fSSascha Hauer 	u32 sf     : 1;
2381ec1e82fSSascha Hauer 	u32 spc    :14;
2391ec1e82fSSascha Hauer 	u32 unused2: 1;
2401ec1e82fSSascha Hauer 	u32 df     : 1;
2411ec1e82fSSascha Hauer 	u32 epc    :14;
2421ec1e82fSSascha Hauer 	u32 lm     : 2;
2431ec1e82fSSascha Hauer } __attribute__ ((packed));
2441ec1e82fSSascha Hauer 
2451ec1e82fSSascha Hauer /**
2461ec1e82fSSascha Hauer  * struct sdma_context_data - sdma context specific to a channel
2471ec1e82fSSascha Hauer  *
2481ec1e82fSSascha Hauer  * @channel_state:	channel state bits
2491ec1e82fSSascha Hauer  * @gReg:		general registers
2501ec1e82fSSascha Hauer  * @mda:		burst dma destination address register
2511ec1e82fSSascha Hauer  * @msa:		burst dma source address register
2521ec1e82fSSascha Hauer  * @ms:			burst dma status register
2531ec1e82fSSascha Hauer  * @md:			burst dma data register
2541ec1e82fSSascha Hauer  * @pda:		peripheral dma destination address register
2551ec1e82fSSascha Hauer  * @psa:		peripheral dma source address register
2561ec1e82fSSascha Hauer  * @ps:			peripheral dma status register
2571ec1e82fSSascha Hauer  * @pd:			peripheral dma data register
2581ec1e82fSSascha Hauer  * @ca:			CRC polynomial register
2591ec1e82fSSascha Hauer  * @cs:			CRC accumulator register
2601ec1e82fSSascha Hauer  * @dda:		dedicated core destination address register
2611ec1e82fSSascha Hauer  * @dsa:		dedicated core source address register
2621ec1e82fSSascha Hauer  * @ds:			dedicated core status register
2631ec1e82fSSascha Hauer  * @dd:			dedicated core data register
264*24ca312dSRobin Gong  * @scratch0:		1st word of dedicated ram for context switch
265*24ca312dSRobin Gong  * @scratch1:		2nd word of dedicated ram for context switch
266*24ca312dSRobin Gong  * @scratch2:		3rd word of dedicated ram for context switch
267*24ca312dSRobin Gong  * @scratch3:		4th word of dedicated ram for context switch
268*24ca312dSRobin Gong  * @scratch4:		5th word of dedicated ram for context switch
269*24ca312dSRobin Gong  * @scratch5:		6th word of dedicated ram for context switch
270*24ca312dSRobin Gong  * @scratch6:		7th word of dedicated ram for context switch
271*24ca312dSRobin Gong  * @scratch7:		8th word of dedicated ram for context switch
2721ec1e82fSSascha Hauer  */
2731ec1e82fSSascha Hauer struct sdma_context_data {
2741ec1e82fSSascha Hauer 	struct sdma_state_registers  channel_state;
2751ec1e82fSSascha Hauer 	u32  gReg[8];
2761ec1e82fSSascha Hauer 	u32  mda;
2771ec1e82fSSascha Hauer 	u32  msa;
2781ec1e82fSSascha Hauer 	u32  ms;
2791ec1e82fSSascha Hauer 	u32  md;
2801ec1e82fSSascha Hauer 	u32  pda;
2811ec1e82fSSascha Hauer 	u32  psa;
2821ec1e82fSSascha Hauer 	u32  ps;
2831ec1e82fSSascha Hauer 	u32  pd;
2841ec1e82fSSascha Hauer 	u32  ca;
2851ec1e82fSSascha Hauer 	u32  cs;
2861ec1e82fSSascha Hauer 	u32  dda;
2871ec1e82fSSascha Hauer 	u32  dsa;
2881ec1e82fSSascha Hauer 	u32  ds;
2891ec1e82fSSascha Hauer 	u32  dd;
2901ec1e82fSSascha Hauer 	u32  scratch0;
2911ec1e82fSSascha Hauer 	u32  scratch1;
2921ec1e82fSSascha Hauer 	u32  scratch2;
2931ec1e82fSSascha Hauer 	u32  scratch3;
2941ec1e82fSSascha Hauer 	u32  scratch4;
2951ec1e82fSSascha Hauer 	u32  scratch5;
2961ec1e82fSSascha Hauer 	u32  scratch6;
2971ec1e82fSSascha Hauer 	u32  scratch7;
2981ec1e82fSSascha Hauer } __attribute__ ((packed));
2991ec1e82fSSascha Hauer 
3001ec1e82fSSascha Hauer 
3011ec1e82fSSascha Hauer struct sdma_engine;
3021ec1e82fSSascha Hauer 
3031ec1e82fSSascha Hauer /**
30476c33d27SSascha Hauer  * struct sdma_desc - descriptor structor for one transfer
305*24ca312dSRobin Gong  * @vd:			descriptor for virt dma
306*24ca312dSRobin Gong  * @num_bd:		number of descriptors currently handling
307*24ca312dSRobin Gong  * @bd_phys:		physical address of bd
308*24ca312dSRobin Gong  * @buf_tail:		ID of the buffer that was processed
309*24ca312dSRobin Gong  * @buf_ptail:		ID of the previous buffer that was processed
310*24ca312dSRobin Gong  * @period_len:		period length, used in cyclic.
311*24ca312dSRobin Gong  * @chn_real_count:	the real count updated from bd->mode.count
312*24ca312dSRobin Gong  * @chn_count:		the transfer count set
313*24ca312dSRobin Gong  * @sdmac:		sdma_channel pointer
314*24ca312dSRobin Gong  * @bd:			pointer of allocate bd
31576c33d27SSascha Hauer  */
31676c33d27SSascha Hauer struct sdma_desc {
31757b772b8SRobin Gong 	struct virt_dma_desc	vd;
31876c33d27SSascha Hauer 	unsigned int		num_bd;
31976c33d27SSascha Hauer 	dma_addr_t		bd_phys;
32076c33d27SSascha Hauer 	unsigned int		buf_tail;
32176c33d27SSascha Hauer 	unsigned int		buf_ptail;
32276c33d27SSascha Hauer 	unsigned int		period_len;
32376c33d27SSascha Hauer 	unsigned int		chn_real_count;
32476c33d27SSascha Hauer 	unsigned int		chn_count;
32576c33d27SSascha Hauer 	struct sdma_channel	*sdmac;
32676c33d27SSascha Hauer 	struct sdma_buffer_descriptor *bd;
32776c33d27SSascha Hauer };
32876c33d27SSascha Hauer 
32976c33d27SSascha Hauer /**
3301ec1e82fSSascha Hauer  * struct sdma_channel - housekeeping for a SDMA channel
3311ec1e82fSSascha Hauer  *
332*24ca312dSRobin Gong  * @vc:			virt_dma base structure
333*24ca312dSRobin Gong  * @desc:		sdma description including vd and other special member
334*24ca312dSRobin Gong  * @sdma:		pointer to the SDMA engine for this channel
335*24ca312dSRobin Gong  * @channel:		the channel number, matches dmaengine chan_id + 1
336*24ca312dSRobin Gong  * @direction:		transfer type. Needed for setting SDMA script
337*24ca312dSRobin Gong  * @peripheral_type:	Peripheral type. Needed for setting SDMA script
338*24ca312dSRobin Gong  * @event_id0:		aka dma request line
339*24ca312dSRobin Gong  * @event_id1:		for channels that use 2 events
340*24ca312dSRobin Gong  * @word_size:		peripheral access size
341*24ca312dSRobin Gong  * @pc_from_device:	script address for those device_2_memory
342*24ca312dSRobin Gong  * @pc_to_device:	script address for those memory_2_device
343*24ca312dSRobin Gong  * @device_to_device:	script address for those device_2_device
344*24ca312dSRobin Gong  * @flags:		loop mode or not
345*24ca312dSRobin Gong  * @per_address:	peripheral source or destination address in common case
346*24ca312dSRobin Gong  *                      destination address in p_2_p case
347*24ca312dSRobin Gong  * @per_address2:	peripheral source address in p_2_p case
348*24ca312dSRobin Gong  * @event_mask:		event mask used in p_2_p script
349*24ca312dSRobin Gong  * @watermark_level:	value for gReg[7], some script will extend it from
350*24ca312dSRobin Gong  *			basic watermark such as p_2_p
351*24ca312dSRobin Gong  * @shp_addr:		value for gReg[6]
352*24ca312dSRobin Gong  * @per_addr:		value for gReg[2]
353*24ca312dSRobin Gong  * @status:		status of dma channel
354*24ca312dSRobin Gong  * @data:		specific sdma interface structure
355*24ca312dSRobin Gong  * @bd_pool:		dma_pool for bd
3561ec1e82fSSascha Hauer  */
3571ec1e82fSSascha Hauer struct sdma_channel {
35857b772b8SRobin Gong 	struct virt_dma_chan		vc;
35976c33d27SSascha Hauer 	struct sdma_desc		*desc;
3601ec1e82fSSascha Hauer 	struct sdma_engine		*sdma;
3611ec1e82fSSascha Hauer 	unsigned int			channel;
362db8196dfSVinod Koul 	enum dma_transfer_direction		direction;
3631ec1e82fSSascha Hauer 	enum sdma_peripheral_type	peripheral_type;
3641ec1e82fSSascha Hauer 	unsigned int			event_id0;
3651ec1e82fSSascha Hauer 	unsigned int			event_id1;
3661ec1e82fSSascha Hauer 	enum dma_slave_buswidth		word_size;
3671ec1e82fSSascha Hauer 	unsigned int			pc_from_device, pc_to_device;
3688391ecf4SShengjiu Wang 	unsigned int			device_to_device;
3691ec1e82fSSascha Hauer 	unsigned long			flags;
3708391ecf4SShengjiu Wang 	dma_addr_t			per_address, per_address2;
3710bbc1413SRichard Zhao 	unsigned long			event_mask[2];
3720bbc1413SRichard Zhao 	unsigned long			watermark_level;
3731ec1e82fSSascha Hauer 	u32				shp_addr, per_addr;
3741ec1e82fSSascha Hauer 	enum dma_status			status;
3750b351865SNicolin Chen 	struct imx_dma_data		data;
376fe5b85c6SRobin Gong 	struct dma_pool			*bd_pool;
3771ec1e82fSSascha Hauer };
3781ec1e82fSSascha Hauer 
3790bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP		BIT(0)
3801ec1e82fSSascha Hauer 
3811ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32
3821ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1
3831ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1
3841ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7
3851ec1e82fSSascha Hauer 
3861ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453
3871ec1e82fSSascha Hauer 
3881ec1e82fSSascha Hauer /**
3891ec1e82fSSascha Hauer  * struct sdma_firmware_header - Layout of the firmware image
3901ec1e82fSSascha Hauer  *
391*24ca312dSRobin Gong  * @magic:		"SDMA"
392*24ca312dSRobin Gong  * @version_major:	increased whenever layout of struct
393*24ca312dSRobin Gong  *			sdma_script_start_addrs changes.
394*24ca312dSRobin Gong  * @version_minor:	firmware minor version (for binary compatible changes)
395*24ca312dSRobin Gong  * @script_addrs_start:	offset of struct sdma_script_start_addrs in this image
396*24ca312dSRobin Gong  * @num_script_addrs:	Number of script addresses in this image
397*24ca312dSRobin Gong  * @ram_code_start:	offset of SDMA ram image in this firmware image
398*24ca312dSRobin Gong  * @ram_code_size:	size of SDMA ram image
399*24ca312dSRobin Gong  * @script_addrs:	Stores the start address of the SDMA scripts
4001ec1e82fSSascha Hauer  *			(in SDMA memory space)
4011ec1e82fSSascha Hauer  */
4021ec1e82fSSascha Hauer struct sdma_firmware_header {
4031ec1e82fSSascha Hauer 	u32	magic;
4041ec1e82fSSascha Hauer 	u32	version_major;
4051ec1e82fSSascha Hauer 	u32	version_minor;
4061ec1e82fSSascha Hauer 	u32	script_addrs_start;
4071ec1e82fSSascha Hauer 	u32	num_script_addrs;
4081ec1e82fSSascha Hauer 	u32	ram_code_start;
4091ec1e82fSSascha Hauer 	u32	ram_code_size;
4101ec1e82fSSascha Hauer };
4111ec1e82fSSascha Hauer 
41217bba72fSSascha Hauer struct sdma_driver_data {
41317bba72fSSascha Hauer 	int chnenbl0;
41417bba72fSSascha Hauer 	int num_events;
415dcfec3c0SSascha Hauer 	struct sdma_script_start_addrs	*script_addrs;
41662550cd7SShawn Guo };
41762550cd7SShawn Guo 
4181ec1e82fSSascha Hauer struct sdma_engine {
4191ec1e82fSSascha Hauer 	struct device			*dev;
420b9b3f82fSSascha Hauer 	struct device_dma_parameters	dma_parms;
4211ec1e82fSSascha Hauer 	struct sdma_channel		channel[MAX_DMA_CHANNELS];
4221ec1e82fSSascha Hauer 	struct sdma_channel_control	*channel_control;
4231ec1e82fSSascha Hauer 	void __iomem			*regs;
4241ec1e82fSSascha Hauer 	struct sdma_context_data	*context;
4251ec1e82fSSascha Hauer 	dma_addr_t			context_phys;
4261ec1e82fSSascha Hauer 	struct dma_device		dma_device;
4277560e3f3SSascha Hauer 	struct clk			*clk_ipg;
4287560e3f3SSascha Hauer 	struct clk			*clk_ahb;
4292ccaef05SRichard Zhao 	spinlock_t			channel_0_lock;
430cd72b846SNicolin Chen 	u32				script_number;
4311ec1e82fSSascha Hauer 	struct sdma_script_start_addrs	*script_addrs;
43217bba72fSSascha Hauer 	const struct sdma_driver_data	*drvdata;
4338391ecf4SShengjiu Wang 	u32				spba_start_addr;
4348391ecf4SShengjiu Wang 	u32				spba_end_addr;
4355bb9dbb5SVinod Koul 	unsigned int			irq;
43676c33d27SSascha Hauer 	dma_addr_t			bd0_phys;
43776c33d27SSascha Hauer 	struct sdma_buffer_descriptor	*bd0;
43817bba72fSSascha Hauer };
43917bba72fSSascha Hauer 
440e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx31 = {
44117bba72fSSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX31,
44217bba72fSSascha Hauer 	.num_events = 32,
44317bba72fSSascha Hauer };
44417bba72fSSascha Hauer 
445dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = {
446dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 729,
447dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 904,
448dcfec3c0SSascha Hauer 	.per_2_app_addr = 1255,
449dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 834,
450dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1120,
451dcfec3c0SSascha Hauer 	.per_2_shp_addr = 1329,
452dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 1048,
453dcfec3c0SSascha Hauer 	.ata_2_mcu_addr = 1560,
454dcfec3c0SSascha Hauer 	.mcu_2_ata_addr = 1479,
455dcfec3c0SSascha Hauer 	.app_2_per_addr = 1189,
456dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 770,
457dcfec3c0SSascha Hauer 	.shp_2_per_addr = 1407,
458dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 979,
459dcfec3c0SSascha Hauer };
460dcfec3c0SSascha Hauer 
461e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx25 = {
462dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
463dcfec3c0SSascha Hauer 	.num_events = 48,
464dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx25,
465dcfec3c0SSascha Hauer };
466dcfec3c0SSascha Hauer 
467e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx35 = {
46817bba72fSSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
46917bba72fSSascha Hauer 	.num_events = 48,
4701ec1e82fSSascha Hauer };
4711ec1e82fSSascha Hauer 
472dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = {
473dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
474dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
475dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
476dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 961,
477dcfec3c0SSascha Hauer 	.ata_2_mcu_addr = 1473,
478dcfec3c0SSascha Hauer 	.mcu_2_ata_addr = 1392,
479dcfec3c0SSascha Hauer 	.app_2_per_addr = 1033,
480dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
481dcfec3c0SSascha Hauer 	.shp_2_per_addr = 1251,
482dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 892,
483dcfec3c0SSascha Hauer };
484dcfec3c0SSascha Hauer 
485e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx51 = {
486dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
487dcfec3c0SSascha Hauer 	.num_events = 48,
488dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx51,
489dcfec3c0SSascha Hauer };
490dcfec3c0SSascha Hauer 
491dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = {
492dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
493dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
494dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
495dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
496dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 891,
497dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 960,
498dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1032,
499dcfec3c0SSascha Hauer 	.spdif_2_mcu_addr = 1100,
500dcfec3c0SSascha Hauer 	.mcu_2_spdif_addr = 1134,
501dcfec3c0SSascha Hauer 	.firi_2_mcu_addr = 1193,
502dcfec3c0SSascha Hauer 	.mcu_2_firi_addr = 1290,
503dcfec3c0SSascha Hauer };
504dcfec3c0SSascha Hauer 
505e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx53 = {
506dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
507dcfec3c0SSascha Hauer 	.num_events = 48,
508dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx53,
509dcfec3c0SSascha Hauer };
510dcfec3c0SSascha Hauer 
511dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = {
512dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
513dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
514dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
515dcfec3c0SSascha Hauer 	.per_2_per_addr = 6331,
516dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1032,
517dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 960,
518dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
519dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 891,
520dcfec3c0SSascha Hauer 	.spdif_2_mcu_addr = 1100,
521dcfec3c0SSascha Hauer 	.mcu_2_spdif_addr = 1134,
522dcfec3c0SSascha Hauer };
523dcfec3c0SSascha Hauer 
524e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx6q = {
525dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
526dcfec3c0SSascha Hauer 	.num_events = 48,
527dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx6q,
528dcfec3c0SSascha Hauer };
529dcfec3c0SSascha Hauer 
530b7d2648aSFabio Estevam static struct sdma_script_start_addrs sdma_script_imx7d = {
531b7d2648aSFabio Estevam 	.ap_2_ap_addr = 644,
532b7d2648aSFabio Estevam 	.uart_2_mcu_addr = 819,
533b7d2648aSFabio Estevam 	.mcu_2_app_addr = 749,
534b7d2648aSFabio Estevam 	.uartsh_2_mcu_addr = 1034,
535b7d2648aSFabio Estevam 	.mcu_2_shp_addr = 962,
536b7d2648aSFabio Estevam 	.app_2_mcu_addr = 685,
537b7d2648aSFabio Estevam 	.shp_2_mcu_addr = 893,
538b7d2648aSFabio Estevam 	.spdif_2_mcu_addr = 1102,
539b7d2648aSFabio Estevam 	.mcu_2_spdif_addr = 1136,
540b7d2648aSFabio Estevam };
541b7d2648aSFabio Estevam 
542b7d2648aSFabio Estevam static struct sdma_driver_data sdma_imx7d = {
543b7d2648aSFabio Estevam 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
544b7d2648aSFabio Estevam 	.num_events = 48,
545b7d2648aSFabio Estevam 	.script_addrs = &sdma_script_imx7d,
546b7d2648aSFabio Estevam };
547b7d2648aSFabio Estevam 
548afe7cdedSKrzysztof Kozlowski static const struct platform_device_id sdma_devtypes[] = {
54962550cd7SShawn Guo 	{
550dcfec3c0SSascha Hauer 		.name = "imx25-sdma",
551dcfec3c0SSascha Hauer 		.driver_data = (unsigned long)&sdma_imx25,
552dcfec3c0SSascha Hauer 	}, {
55362550cd7SShawn Guo 		.name = "imx31-sdma",
55417bba72fSSascha Hauer 		.driver_data = (unsigned long)&sdma_imx31,
55562550cd7SShawn Guo 	}, {
55662550cd7SShawn Guo 		.name = "imx35-sdma",
55717bba72fSSascha Hauer 		.driver_data = (unsigned long)&sdma_imx35,
55862550cd7SShawn Guo 	}, {
559dcfec3c0SSascha Hauer 		.name = "imx51-sdma",
560dcfec3c0SSascha Hauer 		.driver_data = (unsigned long)&sdma_imx51,
561dcfec3c0SSascha Hauer 	}, {
562dcfec3c0SSascha Hauer 		.name = "imx53-sdma",
563dcfec3c0SSascha Hauer 		.driver_data = (unsigned long)&sdma_imx53,
564dcfec3c0SSascha Hauer 	}, {
565dcfec3c0SSascha Hauer 		.name = "imx6q-sdma",
566dcfec3c0SSascha Hauer 		.driver_data = (unsigned long)&sdma_imx6q,
567dcfec3c0SSascha Hauer 	}, {
568b7d2648aSFabio Estevam 		.name = "imx7d-sdma",
569b7d2648aSFabio Estevam 		.driver_data = (unsigned long)&sdma_imx7d,
570b7d2648aSFabio Estevam 	}, {
57162550cd7SShawn Guo 		/* sentinel */
57262550cd7SShawn Guo 	}
57362550cd7SShawn Guo };
57462550cd7SShawn Guo MODULE_DEVICE_TABLE(platform, sdma_devtypes);
57562550cd7SShawn Guo 
576580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = {
577dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
578dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
579dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
58017bba72fSSascha Hauer 	{ .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
581dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
58263edea16SMarkus Pargmann 	{ .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
583b7d2648aSFabio Estevam 	{ .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
584580975d7SShawn Guo 	{ /* sentinel */ }
585580975d7SShawn Guo };
586580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids);
587580975d7SShawn Guo 
5880bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA	BIT(12) /* indicates if the DSPDMA is used */
5890bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS	BIT(11) /* indicates if Real-Time Debug pins are enabled */
5900bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR	BIT(4)  /* indicates if AHB freq /core freq = 2 or 1 */
5911ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM	(3)       /* indicates which context switch mode is selected*/
5921ec1e82fSSascha Hauer 
5931ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
5941ec1e82fSSascha Hauer {
59517bba72fSSascha Hauer 	u32 chnenbl0 = sdma->drvdata->chnenbl0;
5961ec1e82fSSascha Hauer 	return chnenbl0 + event * 4;
5971ec1e82fSSascha Hauer }
5981ec1e82fSSascha Hauer 
5991ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac,
6001ec1e82fSSascha Hauer 		bool event_override, bool mcu_override, bool dsp_override)
6011ec1e82fSSascha Hauer {
6021ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
6031ec1e82fSSascha Hauer 	int channel = sdmac->channel;
6040bbc1413SRichard Zhao 	unsigned long evt, mcu, dsp;
6051ec1e82fSSascha Hauer 
6061ec1e82fSSascha Hauer 	if (event_override && mcu_override && dsp_override)
6071ec1e82fSSascha Hauer 		return -EINVAL;
6081ec1e82fSSascha Hauer 
609c4b56857SRichard Zhao 	evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
610c4b56857SRichard Zhao 	mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
611c4b56857SRichard Zhao 	dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
6121ec1e82fSSascha Hauer 
6131ec1e82fSSascha Hauer 	if (dsp_override)
6140bbc1413SRichard Zhao 		__clear_bit(channel, &dsp);
6151ec1e82fSSascha Hauer 	else
6160bbc1413SRichard Zhao 		__set_bit(channel, &dsp);
6171ec1e82fSSascha Hauer 
6181ec1e82fSSascha Hauer 	if (event_override)
6190bbc1413SRichard Zhao 		__clear_bit(channel, &evt);
6201ec1e82fSSascha Hauer 	else
6210bbc1413SRichard Zhao 		__set_bit(channel, &evt);
6221ec1e82fSSascha Hauer 
6231ec1e82fSSascha Hauer 	if (mcu_override)
6240bbc1413SRichard Zhao 		__clear_bit(channel, &mcu);
6251ec1e82fSSascha Hauer 	else
6260bbc1413SRichard Zhao 		__set_bit(channel, &mcu);
6271ec1e82fSSascha Hauer 
628c4b56857SRichard Zhao 	writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
629c4b56857SRichard Zhao 	writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
630c4b56857SRichard Zhao 	writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
6311ec1e82fSSascha Hauer 
6321ec1e82fSSascha Hauer 	return 0;
6331ec1e82fSSascha Hauer }
6341ec1e82fSSascha Hauer 
635b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
636b9a59166SRichard Zhao {
6370bbc1413SRichard Zhao 	writel(BIT(channel), sdma->regs + SDMA_H_START);
638b9a59166SRichard Zhao }
639b9a59166SRichard Zhao 
6401ec1e82fSSascha Hauer /*
6412ccaef05SRichard Zhao  * sdma_run_channel0 - run a channel and wait till it's done
6421ec1e82fSSascha Hauer  */
6432ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma)
6441ec1e82fSSascha Hauer {
6451ec1e82fSSascha Hauer 	int ret;
6461d069bfaSMichael Olbrich 	u32 reg;
6471ec1e82fSSascha Hauer 
6482ccaef05SRichard Zhao 	sdma_enable_channel(sdma, 0);
6491ec1e82fSSascha Hauer 
6501d069bfaSMichael Olbrich 	ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
6511d069bfaSMichael Olbrich 						reg, !(reg & 1), 1, 500);
6521d069bfaSMichael Olbrich 	if (ret)
6532ccaef05SRichard Zhao 		dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
6541ec1e82fSSascha Hauer 
655855832e4SRobin Gong 	/* Set bits of CONFIG register with dynamic context switching */
656855832e4SRobin Gong 	if (readl(sdma->regs + SDMA_H_CONFIG) == 0)
657855832e4SRobin Gong 		writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
658855832e4SRobin Gong 
6591d069bfaSMichael Olbrich 	return ret;
6601ec1e82fSSascha Hauer }
6611ec1e82fSSascha Hauer 
6621ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
6631ec1e82fSSascha Hauer 		u32 address)
6641ec1e82fSSascha Hauer {
66576c33d27SSascha Hauer 	struct sdma_buffer_descriptor *bd0 = sdma->bd0;
6661ec1e82fSSascha Hauer 	void *buf_virt;
6671ec1e82fSSascha Hauer 	dma_addr_t buf_phys;
6681ec1e82fSSascha Hauer 	int ret;
6692ccaef05SRichard Zhao 	unsigned long flags;
67073eab978SSascha Hauer 
6711ec1e82fSSascha Hauer 	buf_virt = dma_alloc_coherent(NULL,
6721ec1e82fSSascha Hauer 			size,
6731ec1e82fSSascha Hauer 			&buf_phys, GFP_KERNEL);
67473eab978SSascha Hauer 	if (!buf_virt) {
6752ccaef05SRichard Zhao 		return -ENOMEM;
67673eab978SSascha Hauer 	}
6771ec1e82fSSascha Hauer 
6782ccaef05SRichard Zhao 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
6792ccaef05SRichard Zhao 
6801ec1e82fSSascha Hauer 	bd0->mode.command = C0_SETPM;
6811ec1e82fSSascha Hauer 	bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
6821ec1e82fSSascha Hauer 	bd0->mode.count = size / 2;
6831ec1e82fSSascha Hauer 	bd0->buffer_addr = buf_phys;
6841ec1e82fSSascha Hauer 	bd0->ext_buffer_addr = address;
6851ec1e82fSSascha Hauer 
6861ec1e82fSSascha Hauer 	memcpy(buf_virt, buf, size);
6871ec1e82fSSascha Hauer 
6882ccaef05SRichard Zhao 	ret = sdma_run_channel0(sdma);
6892ccaef05SRichard Zhao 
6902ccaef05SRichard Zhao 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
6911ec1e82fSSascha Hauer 
6921ec1e82fSSascha Hauer 	dma_free_coherent(NULL, size, buf_virt, buf_phys);
6931ec1e82fSSascha Hauer 
6941ec1e82fSSascha Hauer 	return ret;
6951ec1e82fSSascha Hauer }
6961ec1e82fSSascha Hauer 
6971ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
6981ec1e82fSSascha Hauer {
6991ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
7001ec1e82fSSascha Hauer 	int channel = sdmac->channel;
7010bbc1413SRichard Zhao 	unsigned long val;
7021ec1e82fSSascha Hauer 	u32 chnenbl = chnenbl_ofs(sdma, event);
7031ec1e82fSSascha Hauer 
704c4b56857SRichard Zhao 	val = readl_relaxed(sdma->regs + chnenbl);
7050bbc1413SRichard Zhao 	__set_bit(channel, &val);
706c4b56857SRichard Zhao 	writel_relaxed(val, sdma->regs + chnenbl);
7071ec1e82fSSascha Hauer }
7081ec1e82fSSascha Hauer 
7091ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
7101ec1e82fSSascha Hauer {
7111ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
7121ec1e82fSSascha Hauer 	int channel = sdmac->channel;
7131ec1e82fSSascha Hauer 	u32 chnenbl = chnenbl_ofs(sdma, event);
7140bbc1413SRichard Zhao 	unsigned long val;
7151ec1e82fSSascha Hauer 
716c4b56857SRichard Zhao 	val = readl_relaxed(sdma->regs + chnenbl);
7170bbc1413SRichard Zhao 	__clear_bit(channel, &val);
718c4b56857SRichard Zhao 	writel_relaxed(val, sdma->regs + chnenbl);
7191ec1e82fSSascha Hauer }
7201ec1e82fSSascha Hauer 
72157b772b8SRobin Gong static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
72257b772b8SRobin Gong {
72357b772b8SRobin Gong 	return container_of(t, struct sdma_desc, vd.tx);
72457b772b8SRobin Gong }
72557b772b8SRobin Gong 
72657b772b8SRobin Gong static void sdma_start_desc(struct sdma_channel *sdmac)
72757b772b8SRobin Gong {
72857b772b8SRobin Gong 	struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
72957b772b8SRobin Gong 	struct sdma_desc *desc;
73057b772b8SRobin Gong 	struct sdma_engine *sdma = sdmac->sdma;
73157b772b8SRobin Gong 	int channel = sdmac->channel;
73257b772b8SRobin Gong 
73357b772b8SRobin Gong 	if (!vd) {
73457b772b8SRobin Gong 		sdmac->desc = NULL;
73557b772b8SRobin Gong 		return;
73657b772b8SRobin Gong 	}
73757b772b8SRobin Gong 	sdmac->desc = desc = to_sdma_desc(&vd->tx);
73857b772b8SRobin Gong 	/*
73957b772b8SRobin Gong 	 * Do not delete the node in desc_issued list in cyclic mode, otherwise
740680302c4SVinod Koul 	 * the desc allocated will never be freed in vchan_dma_desc_free_list
74157b772b8SRobin Gong 	 */
74257b772b8SRobin Gong 	if (!(sdmac->flags & IMX_DMA_SG_LOOP))
74357b772b8SRobin Gong 		list_del(&vd->node);
74457b772b8SRobin Gong 
74557b772b8SRobin Gong 	sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
74657b772b8SRobin Gong 	sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
74757b772b8SRobin Gong 	sdma_enable_channel(sdma, sdmac->channel);
74857b772b8SRobin Gong }
74957b772b8SRobin Gong 
750d1a792f3SRussell King - ARM Linux static void sdma_update_channel_loop(struct sdma_channel *sdmac)
751d1a792f3SRussell King - ARM Linux {
7521ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd;
7535881826dSNandor Han 	int error = 0;
7545881826dSNandor Han 	enum dma_status	old_status = sdmac->status;
7551ec1e82fSSascha Hauer 
7561ec1e82fSSascha Hauer 	/*
7571ec1e82fSSascha Hauer 	 * loop mode. Iterate over descriptors, re-setup them and
7581ec1e82fSSascha Hauer 	 * call callback function.
7591ec1e82fSSascha Hauer 	 */
76057b772b8SRobin Gong 	while (sdmac->desc) {
76176c33d27SSascha Hauer 		struct sdma_desc *desc = sdmac->desc;
76276c33d27SSascha Hauer 
76376c33d27SSascha Hauer 		bd = &desc->bd[desc->buf_tail];
7641ec1e82fSSascha Hauer 
7651ec1e82fSSascha Hauer 		if (bd->mode.status & BD_DONE)
7661ec1e82fSSascha Hauer 			break;
7671ec1e82fSSascha Hauer 
7685881826dSNandor Han 		if (bd->mode.status & BD_RROR) {
7695881826dSNandor Han 			bd->mode.status &= ~BD_RROR;
7701ec1e82fSSascha Hauer 			sdmac->status = DMA_ERROR;
7715881826dSNandor Han 			error = -EIO;
7725881826dSNandor Han 		}
7731ec1e82fSSascha Hauer 
7745881826dSNandor Han 	       /*
7755881826dSNandor Han 		* We use bd->mode.count to calculate the residue, since contains
7765881826dSNandor Han 		* the number of bytes present in the current buffer descriptor.
7775881826dSNandor Han 		*/
7785881826dSNandor Han 
77976c33d27SSascha Hauer 		desc->chn_real_count = bd->mode.count;
7801ec1e82fSSascha Hauer 		bd->mode.status |= BD_DONE;
78176c33d27SSascha Hauer 		bd->mode.count = desc->period_len;
78276c33d27SSascha Hauer 		desc->buf_ptail = desc->buf_tail;
78376c33d27SSascha Hauer 		desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
78415f30f51SNandor Han 
78515f30f51SNandor Han 		/*
78615f30f51SNandor Han 		 * The callback is called from the interrupt context in order
78715f30f51SNandor Han 		 * to reduce latency and to avoid the risk of altering the
78815f30f51SNandor Han 		 * SDMA transaction status by the time the client tasklet is
78915f30f51SNandor Han 		 * executed.
79015f30f51SNandor Han 		 */
79157b772b8SRobin Gong 		spin_unlock(&sdmac->vc.lock);
79257b772b8SRobin Gong 		dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
79357b772b8SRobin Gong 		spin_lock(&sdmac->vc.lock);
79415f30f51SNandor Han 
7955881826dSNandor Han 		if (error)
7965881826dSNandor Han 			sdmac->status = old_status;
7971ec1e82fSSascha Hauer 	}
7981ec1e82fSSascha Hauer }
7991ec1e82fSSascha Hauer 
80057b772b8SRobin Gong static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
8011ec1e82fSSascha Hauer {
80215f30f51SNandor Han 	struct sdma_channel *sdmac = (struct sdma_channel *) data;
8031ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd;
8041ec1e82fSSascha Hauer 	int i, error = 0;
8051ec1e82fSSascha Hauer 
80676c33d27SSascha Hauer 	sdmac->desc->chn_real_count = 0;
8071ec1e82fSSascha Hauer 	/*
8081ec1e82fSSascha Hauer 	 * non loop mode. Iterate over all descriptors, collect
8091ec1e82fSSascha Hauer 	 * errors and call callback function
8101ec1e82fSSascha Hauer 	 */
81176c33d27SSascha Hauer 	for (i = 0; i < sdmac->desc->num_bd; i++) {
81276c33d27SSascha Hauer 		bd = &sdmac->desc->bd[i];
8131ec1e82fSSascha Hauer 
8141ec1e82fSSascha Hauer 		 if (bd->mode.status & (BD_DONE | BD_RROR))
8151ec1e82fSSascha Hauer 			error = -EIO;
81676c33d27SSascha Hauer 		 sdmac->desc->chn_real_count += bd->mode.count;
8171ec1e82fSSascha Hauer 	}
8181ec1e82fSSascha Hauer 
8191ec1e82fSSascha Hauer 	if (error)
8201ec1e82fSSascha Hauer 		sdmac->status = DMA_ERROR;
8211ec1e82fSSascha Hauer 	else
822409bff6aSVinod Koul 		sdmac->status = DMA_COMPLETE;
8231ec1e82fSSascha Hauer }
8241ec1e82fSSascha Hauer 
8251ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id)
8261ec1e82fSSascha Hauer {
8271ec1e82fSSascha Hauer 	struct sdma_engine *sdma = dev_id;
8280bbc1413SRichard Zhao 	unsigned long stat;
8291ec1e82fSSascha Hauer 
830c4b56857SRichard Zhao 	stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
831c4b56857SRichard Zhao 	writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
8321d069bfaSMichael Olbrich 	/* channel 0 is special and not handled here, see run_channel0() */
8331d069bfaSMichael Olbrich 	stat &= ~1;
8341ec1e82fSSascha Hauer 
8351ec1e82fSSascha Hauer 	while (stat) {
8361ec1e82fSSascha Hauer 		int channel = fls(stat) - 1;
8371ec1e82fSSascha Hauer 		struct sdma_channel *sdmac = &sdma->channel[channel];
83857b772b8SRobin Gong 		struct sdma_desc *desc;
8391ec1e82fSSascha Hauer 
84057b772b8SRobin Gong 		spin_lock(&sdmac->vc.lock);
84157b772b8SRobin Gong 		desc = sdmac->desc;
84257b772b8SRobin Gong 		if (desc) {
84357b772b8SRobin Gong 			if (sdmac->flags & IMX_DMA_SG_LOOP) {
844d1a792f3SRussell King - ARM Linux 				sdma_update_channel_loop(sdmac);
84557b772b8SRobin Gong 			} else {
84657b772b8SRobin Gong 				mxc_sdma_handle_channel_normal(sdmac);
84757b772b8SRobin Gong 				vchan_cookie_complete(&desc->vd);
84857b772b8SRobin Gong 				sdma_start_desc(sdmac);
84957b772b8SRobin Gong 			}
85057b772b8SRobin Gong 		}
8511ec1e82fSSascha Hauer 
85257b772b8SRobin Gong 		spin_unlock(&sdmac->vc.lock);
8530bbc1413SRichard Zhao 		__clear_bit(channel, &stat);
8541ec1e82fSSascha Hauer 	}
8551ec1e82fSSascha Hauer 
8561ec1e82fSSascha Hauer 	return IRQ_HANDLED;
8571ec1e82fSSascha Hauer }
8581ec1e82fSSascha Hauer 
8591ec1e82fSSascha Hauer /*
8601ec1e82fSSascha Hauer  * sets the pc of SDMA script according to the peripheral type
8611ec1e82fSSascha Hauer  */
8621ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac,
8631ec1e82fSSascha Hauer 		enum sdma_peripheral_type peripheral_type)
8641ec1e82fSSascha Hauer {
8651ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
8661ec1e82fSSascha Hauer 	int per_2_emi = 0, emi_2_per = 0;
8671ec1e82fSSascha Hauer 	/*
8681ec1e82fSSascha Hauer 	 * These are needed once we start to support transfers between
8691ec1e82fSSascha Hauer 	 * two peripherals or memory-to-memory transfers
8701ec1e82fSSascha Hauer 	 */
8710d605ba0SVinod Koul 	int per_2_per = 0;
8721ec1e82fSSascha Hauer 
8731ec1e82fSSascha Hauer 	sdmac->pc_from_device = 0;
8741ec1e82fSSascha Hauer 	sdmac->pc_to_device = 0;
8758391ecf4SShengjiu Wang 	sdmac->device_to_device = 0;
8761ec1e82fSSascha Hauer 
8771ec1e82fSSascha Hauer 	switch (peripheral_type) {
8781ec1e82fSSascha Hauer 	case IMX_DMATYPE_MEMORY:
8791ec1e82fSSascha Hauer 		break;
8801ec1e82fSSascha Hauer 	case IMX_DMATYPE_DSP:
8811ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->bp_2_ap_addr;
8821ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->ap_2_bp_addr;
8831ec1e82fSSascha Hauer 		break;
8841ec1e82fSSascha Hauer 	case IMX_DMATYPE_FIRI:
8851ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
8861ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
8871ec1e82fSSascha Hauer 		break;
8881ec1e82fSSascha Hauer 	case IMX_DMATYPE_UART:
8891ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
8901ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
8911ec1e82fSSascha Hauer 		break;
8921ec1e82fSSascha Hauer 	case IMX_DMATYPE_UART_SP:
8931ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
8941ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
8951ec1e82fSSascha Hauer 		break;
8961ec1e82fSSascha Hauer 	case IMX_DMATYPE_ATA:
8971ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
8981ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
8991ec1e82fSSascha Hauer 		break;
9001ec1e82fSSascha Hauer 	case IMX_DMATYPE_CSPI:
9011ec1e82fSSascha Hauer 	case IMX_DMATYPE_EXT:
9021ec1e82fSSascha Hauer 	case IMX_DMATYPE_SSI:
90329aebfdeSNicolin Chen 	case IMX_DMATYPE_SAI:
9041ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->app_2_mcu_addr;
9051ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
9061ec1e82fSSascha Hauer 		break;
9071a895578SNicolin Chen 	case IMX_DMATYPE_SSI_DUAL:
9081a895578SNicolin Chen 		per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
9091a895578SNicolin Chen 		emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
9101a895578SNicolin Chen 		break;
9111ec1e82fSSascha Hauer 	case IMX_DMATYPE_SSI_SP:
9121ec1e82fSSascha Hauer 	case IMX_DMATYPE_MMC:
9131ec1e82fSSascha Hauer 	case IMX_DMATYPE_SDHC:
9141ec1e82fSSascha Hauer 	case IMX_DMATYPE_CSPI_SP:
9151ec1e82fSSascha Hauer 	case IMX_DMATYPE_ESAI:
9161ec1e82fSSascha Hauer 	case IMX_DMATYPE_MSHC_SP:
9171ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
9181ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
9191ec1e82fSSascha Hauer 		break;
9201ec1e82fSSascha Hauer 	case IMX_DMATYPE_ASRC:
9211ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
9221ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
9231ec1e82fSSascha Hauer 		per_2_per = sdma->script_addrs->per_2_per_addr;
9241ec1e82fSSascha Hauer 		break;
925f892afb0SNicolin Chen 	case IMX_DMATYPE_ASRC_SP:
926f892afb0SNicolin Chen 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
927f892afb0SNicolin Chen 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
928f892afb0SNicolin Chen 		per_2_per = sdma->script_addrs->per_2_per_addr;
929f892afb0SNicolin Chen 		break;
9301ec1e82fSSascha Hauer 	case IMX_DMATYPE_MSHC:
9311ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
9321ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
9331ec1e82fSSascha Hauer 		break;
9341ec1e82fSSascha Hauer 	case IMX_DMATYPE_CCM:
9351ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
9361ec1e82fSSascha Hauer 		break;
9371ec1e82fSSascha Hauer 	case IMX_DMATYPE_SPDIF:
9381ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
9391ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
9401ec1e82fSSascha Hauer 		break;
9411ec1e82fSSascha Hauer 	case IMX_DMATYPE_IPU_MEMORY:
9421ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
9431ec1e82fSSascha Hauer 		break;
9441ec1e82fSSascha Hauer 	default:
9451ec1e82fSSascha Hauer 		break;
9461ec1e82fSSascha Hauer 	}
9471ec1e82fSSascha Hauer 
9481ec1e82fSSascha Hauer 	sdmac->pc_from_device = per_2_emi;
9491ec1e82fSSascha Hauer 	sdmac->pc_to_device = emi_2_per;
9508391ecf4SShengjiu Wang 	sdmac->device_to_device = per_2_per;
9511ec1e82fSSascha Hauer }
9521ec1e82fSSascha Hauer 
9531ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac)
9541ec1e82fSSascha Hauer {
9551ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
9561ec1e82fSSascha Hauer 	int channel = sdmac->channel;
9571ec1e82fSSascha Hauer 	int load_address;
9581ec1e82fSSascha Hauer 	struct sdma_context_data *context = sdma->context;
95976c33d27SSascha Hauer 	struct sdma_buffer_descriptor *bd0 = sdma->bd0;
9601ec1e82fSSascha Hauer 	int ret;
9612ccaef05SRichard Zhao 	unsigned long flags;
9621ec1e82fSSascha Hauer 
9638391ecf4SShengjiu Wang 	if (sdmac->direction == DMA_DEV_TO_MEM)
9641ec1e82fSSascha Hauer 		load_address = sdmac->pc_from_device;
9658391ecf4SShengjiu Wang 	else if (sdmac->direction == DMA_DEV_TO_DEV)
9668391ecf4SShengjiu Wang 		load_address = sdmac->device_to_device;
9678391ecf4SShengjiu Wang 	else
9681ec1e82fSSascha Hauer 		load_address = sdmac->pc_to_device;
9691ec1e82fSSascha Hauer 
9701ec1e82fSSascha Hauer 	if (load_address < 0)
9711ec1e82fSSascha Hauer 		return load_address;
9721ec1e82fSSascha Hauer 
9731ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "load_address = %d\n", load_address);
9740bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
9751ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
9761ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
9770bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
9780bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
9791ec1e82fSSascha Hauer 
9802ccaef05SRichard Zhao 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
98173eab978SSascha Hauer 
9821ec1e82fSSascha Hauer 	memset(context, 0, sizeof(*context));
9831ec1e82fSSascha Hauer 	context->channel_state.pc = load_address;
9841ec1e82fSSascha Hauer 
9851ec1e82fSSascha Hauer 	/* Send by context the event mask,base address for peripheral
9861ec1e82fSSascha Hauer 	 * and watermark level
9871ec1e82fSSascha Hauer 	 */
9880bbc1413SRichard Zhao 	context->gReg[0] = sdmac->event_mask[1];
9890bbc1413SRichard Zhao 	context->gReg[1] = sdmac->event_mask[0];
9901ec1e82fSSascha Hauer 	context->gReg[2] = sdmac->per_addr;
9911ec1e82fSSascha Hauer 	context->gReg[6] = sdmac->shp_addr;
9921ec1e82fSSascha Hauer 	context->gReg[7] = sdmac->watermark_level;
9931ec1e82fSSascha Hauer 
9941ec1e82fSSascha Hauer 	bd0->mode.command = C0_SETDM;
9951ec1e82fSSascha Hauer 	bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
9961ec1e82fSSascha Hauer 	bd0->mode.count = sizeof(*context) / 4;
9971ec1e82fSSascha Hauer 	bd0->buffer_addr = sdma->context_phys;
9981ec1e82fSSascha Hauer 	bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
9992ccaef05SRichard Zhao 	ret = sdma_run_channel0(sdma);
10001ec1e82fSSascha Hauer 
10012ccaef05SRichard Zhao 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
100273eab978SSascha Hauer 
10031ec1e82fSSascha Hauer 	return ret;
10041ec1e82fSSascha Hauer }
10051ec1e82fSSascha Hauer 
10067b350ab0SMaxime Ripard static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
10071ec1e82fSSascha Hauer {
100857b772b8SRobin Gong 	return container_of(chan, struct sdma_channel, vc.chan);
10097b350ab0SMaxime Ripard }
10107b350ab0SMaxime Ripard 
10117b350ab0SMaxime Ripard static int sdma_disable_channel(struct dma_chan *chan)
10127b350ab0SMaxime Ripard {
10137b350ab0SMaxime Ripard 	struct sdma_channel *sdmac = to_sdma_chan(chan);
10141ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
10151ec1e82fSSascha Hauer 	int channel = sdmac->channel;
10161ec1e82fSSascha Hauer 
10170bbc1413SRichard Zhao 	writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
10181ec1e82fSSascha Hauer 	sdmac->status = DMA_ERROR;
10197b350ab0SMaxime Ripard 
10207b350ab0SMaxime Ripard 	return 0;
10211ec1e82fSSascha Hauer }
10221ec1e82fSSascha Hauer 
10237f3ff14bSJiada Wang static int sdma_disable_channel_with_delay(struct dma_chan *chan)
10247f3ff14bSJiada Wang {
102557b772b8SRobin Gong 	struct sdma_channel *sdmac = to_sdma_chan(chan);
102657b772b8SRobin Gong 	unsigned long flags;
102757b772b8SRobin Gong 	LIST_HEAD(head);
102857b772b8SRobin Gong 
10297f3ff14bSJiada Wang 	sdma_disable_channel(chan);
103057b772b8SRobin Gong 	spin_lock_irqsave(&sdmac->vc.lock, flags);
103157b772b8SRobin Gong 	vchan_get_all_descriptors(&sdmac->vc, &head);
103257b772b8SRobin Gong 	sdmac->desc = NULL;
103357b772b8SRobin Gong 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
103457b772b8SRobin Gong 	vchan_dma_desc_free_list(&sdmac->vc, &head);
10357f3ff14bSJiada Wang 
10367f3ff14bSJiada Wang 	/*
10377f3ff14bSJiada Wang 	 * According to NXP R&D team a delay of one BD SDMA cost time
10387f3ff14bSJiada Wang 	 * (maximum is 1ms) should be added after disable of the channel
10397f3ff14bSJiada Wang 	 * bit, to ensure SDMA core has really been stopped after SDMA
10407f3ff14bSJiada Wang 	 * clients call .device_terminate_all.
10417f3ff14bSJiada Wang 	 */
10427f3ff14bSJiada Wang 	mdelay(1);
10437f3ff14bSJiada Wang 
10447f3ff14bSJiada Wang 	return 0;
10457f3ff14bSJiada Wang }
10467f3ff14bSJiada Wang 
10478391ecf4SShengjiu Wang static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
10488391ecf4SShengjiu Wang {
10498391ecf4SShengjiu Wang 	struct sdma_engine *sdma = sdmac->sdma;
10508391ecf4SShengjiu Wang 
10518391ecf4SShengjiu Wang 	int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
10528391ecf4SShengjiu Wang 	int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
10538391ecf4SShengjiu Wang 
10548391ecf4SShengjiu Wang 	set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
10558391ecf4SShengjiu Wang 	set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
10568391ecf4SShengjiu Wang 
10578391ecf4SShengjiu Wang 	if (sdmac->event_id0 > 31)
10588391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
10598391ecf4SShengjiu Wang 
10608391ecf4SShengjiu Wang 	if (sdmac->event_id1 > 31)
10618391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
10628391ecf4SShengjiu Wang 
10638391ecf4SShengjiu Wang 	/*
10648391ecf4SShengjiu Wang 	 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
10658391ecf4SShengjiu Wang 	 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
10668391ecf4SShengjiu Wang 	 * r0(event_mask[1]) and r1(event_mask[0]).
10678391ecf4SShengjiu Wang 	 */
10688391ecf4SShengjiu Wang 	if (lwml > hwml) {
10698391ecf4SShengjiu Wang 		sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
10708391ecf4SShengjiu Wang 						SDMA_WATERMARK_LEVEL_HWML);
10718391ecf4SShengjiu Wang 		sdmac->watermark_level |= hwml;
10728391ecf4SShengjiu Wang 		sdmac->watermark_level |= lwml << 16;
10738391ecf4SShengjiu Wang 		swap(sdmac->event_mask[0], sdmac->event_mask[1]);
10748391ecf4SShengjiu Wang 	}
10758391ecf4SShengjiu Wang 
10768391ecf4SShengjiu Wang 	if (sdmac->per_address2 >= sdma->spba_start_addr &&
10778391ecf4SShengjiu Wang 			sdmac->per_address2 <= sdma->spba_end_addr)
10788391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
10798391ecf4SShengjiu Wang 
10808391ecf4SShengjiu Wang 	if (sdmac->per_address >= sdma->spba_start_addr &&
10818391ecf4SShengjiu Wang 			sdmac->per_address <= sdma->spba_end_addr)
10828391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
10838391ecf4SShengjiu Wang 
10848391ecf4SShengjiu Wang 	sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
10858391ecf4SShengjiu Wang }
10868391ecf4SShengjiu Wang 
10877b350ab0SMaxime Ripard static int sdma_config_channel(struct dma_chan *chan)
10881ec1e82fSSascha Hauer {
10897b350ab0SMaxime Ripard 	struct sdma_channel *sdmac = to_sdma_chan(chan);
10901ec1e82fSSascha Hauer 	int ret;
10911ec1e82fSSascha Hauer 
10927b350ab0SMaxime Ripard 	sdma_disable_channel(chan);
10931ec1e82fSSascha Hauer 
10940bbc1413SRichard Zhao 	sdmac->event_mask[0] = 0;
10950bbc1413SRichard Zhao 	sdmac->event_mask[1] = 0;
10961ec1e82fSSascha Hauer 	sdmac->shp_addr = 0;
10971ec1e82fSSascha Hauer 	sdmac->per_addr = 0;
10981ec1e82fSSascha Hauer 
10991ec1e82fSSascha Hauer 	if (sdmac->event_id0) {
110017bba72fSSascha Hauer 		if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
11011ec1e82fSSascha Hauer 			return -EINVAL;
11021ec1e82fSSascha Hauer 		sdma_event_enable(sdmac, sdmac->event_id0);
11031ec1e82fSSascha Hauer 	}
11041ec1e82fSSascha Hauer 
11058391ecf4SShengjiu Wang 	if (sdmac->event_id1) {
11068391ecf4SShengjiu Wang 		if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
11078391ecf4SShengjiu Wang 			return -EINVAL;
11088391ecf4SShengjiu Wang 		sdma_event_enable(sdmac, sdmac->event_id1);
11098391ecf4SShengjiu Wang 	}
11108391ecf4SShengjiu Wang 
11111ec1e82fSSascha Hauer 	switch (sdmac->peripheral_type) {
11121ec1e82fSSascha Hauer 	case IMX_DMATYPE_DSP:
11131ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, false, true, true);
11141ec1e82fSSascha Hauer 		break;
11151ec1e82fSSascha Hauer 	case IMX_DMATYPE_MEMORY:
11161ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, false, true, false);
11171ec1e82fSSascha Hauer 		break;
11181ec1e82fSSascha Hauer 	default:
11191ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, true, true, false);
11201ec1e82fSSascha Hauer 		break;
11211ec1e82fSSascha Hauer 	}
11221ec1e82fSSascha Hauer 
11231ec1e82fSSascha Hauer 	sdma_get_pc(sdmac, sdmac->peripheral_type);
11241ec1e82fSSascha Hauer 
11251ec1e82fSSascha Hauer 	if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
11261ec1e82fSSascha Hauer 			(sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
11271ec1e82fSSascha Hauer 		/* Handle multiple event channels differently */
11281ec1e82fSSascha Hauer 		if (sdmac->event_id1) {
11298391ecf4SShengjiu Wang 			if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
11308391ecf4SShengjiu Wang 			    sdmac->peripheral_type == IMX_DMATYPE_ASRC)
11318391ecf4SShengjiu Wang 				sdma_set_watermarklevel_for_p2p(sdmac);
11328391ecf4SShengjiu Wang 		} else
11330bbc1413SRichard Zhao 			__set_bit(sdmac->event_id0, sdmac->event_mask);
11348391ecf4SShengjiu Wang 
11351ec1e82fSSascha Hauer 		/* Address */
11361ec1e82fSSascha Hauer 		sdmac->shp_addr = sdmac->per_address;
11378391ecf4SShengjiu Wang 		sdmac->per_addr = sdmac->per_address2;
11381ec1e82fSSascha Hauer 	} else {
11391ec1e82fSSascha Hauer 		sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
11401ec1e82fSSascha Hauer 	}
11411ec1e82fSSascha Hauer 
11421ec1e82fSSascha Hauer 	ret = sdma_load_context(sdmac);
11431ec1e82fSSascha Hauer 
11441ec1e82fSSascha Hauer 	return ret;
11451ec1e82fSSascha Hauer }
11461ec1e82fSSascha Hauer 
11471ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac,
11481ec1e82fSSascha Hauer 		unsigned int priority)
11491ec1e82fSSascha Hauer {
11501ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
11511ec1e82fSSascha Hauer 	int channel = sdmac->channel;
11521ec1e82fSSascha Hauer 
11531ec1e82fSSascha Hauer 	if (priority < MXC_SDMA_MIN_PRIORITY
11541ec1e82fSSascha Hauer 	    || priority > MXC_SDMA_MAX_PRIORITY) {
11551ec1e82fSSascha Hauer 		return -EINVAL;
11561ec1e82fSSascha Hauer 	}
11571ec1e82fSSascha Hauer 
1158c4b56857SRichard Zhao 	writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
11591ec1e82fSSascha Hauer 
11601ec1e82fSSascha Hauer 	return 0;
11611ec1e82fSSascha Hauer }
11621ec1e82fSSascha Hauer 
116357b772b8SRobin Gong static int sdma_request_channel0(struct sdma_engine *sdma)
11641ec1e82fSSascha Hauer {
11651ec1e82fSSascha Hauer 	int ret = -EBUSY;
11661ec1e82fSSascha Hauer 
116757b772b8SRobin Gong 	sdma->bd0 = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdma->bd0_phys,
116857b772b8SRobin Gong 					GFP_NOWAIT);
116957b772b8SRobin Gong 	if (!sdma->bd0) {
11701ec1e82fSSascha Hauer 		ret = -ENOMEM;
11711ec1e82fSSascha Hauer 		goto out;
11721ec1e82fSSascha Hauer 	}
11731ec1e82fSSascha Hauer 
117457b772b8SRobin Gong 	sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
117557b772b8SRobin Gong 	sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
11761ec1e82fSSascha Hauer 
117757b772b8SRobin Gong 	sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
11781ec1e82fSSascha Hauer 	return 0;
11791ec1e82fSSascha Hauer out:
11801ec1e82fSSascha Hauer 
11811ec1e82fSSascha Hauer 	return ret;
11821ec1e82fSSascha Hauer }
11831ec1e82fSSascha Hauer 
118457b772b8SRobin Gong 
118557b772b8SRobin Gong static int sdma_alloc_bd(struct sdma_desc *desc)
11861ec1e82fSSascha Hauer {
118757b772b8SRobin Gong 	int ret = 0;
11881ec1e82fSSascha Hauer 
1189c1199875SVinod Koul 	desc->bd = dma_pool_alloc(desc->sdmac->bd_pool, GFP_NOWAIT,
1190fe5b85c6SRobin Gong 				  &desc->bd_phys);
119157b772b8SRobin Gong 	if (!desc->bd) {
119257b772b8SRobin Gong 		ret = -ENOMEM;
119357b772b8SRobin Gong 		goto out;
119457b772b8SRobin Gong 	}
119557b772b8SRobin Gong out:
119657b772b8SRobin Gong 	return ret;
119757b772b8SRobin Gong }
11981ec1e82fSSascha Hauer 
119957b772b8SRobin Gong static void sdma_free_bd(struct sdma_desc *desc)
120057b772b8SRobin Gong {
1201fe5b85c6SRobin Gong 	dma_pool_free(desc->sdmac->bd_pool, desc->bd, desc->bd_phys);
120257b772b8SRobin Gong }
12031ec1e82fSSascha Hauer 
120457b772b8SRobin Gong static void sdma_desc_free(struct virt_dma_desc *vd)
120557b772b8SRobin Gong {
120657b772b8SRobin Gong 	struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
120757b772b8SRobin Gong 
120857b772b8SRobin Gong 	sdma_free_bd(desc);
120957b772b8SRobin Gong 	kfree(desc);
12101ec1e82fSSascha Hauer }
12111ec1e82fSSascha Hauer 
12121ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan)
12131ec1e82fSSascha Hauer {
12141ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
12151ec1e82fSSascha Hauer 	struct imx_dma_data *data = chan->private;
12161ec1e82fSSascha Hauer 	int prio, ret;
12171ec1e82fSSascha Hauer 
12181ec1e82fSSascha Hauer 	if (!data)
12191ec1e82fSSascha Hauer 		return -EINVAL;
12201ec1e82fSSascha Hauer 
12211ec1e82fSSascha Hauer 	switch (data->priority) {
12221ec1e82fSSascha Hauer 	case DMA_PRIO_HIGH:
12231ec1e82fSSascha Hauer 		prio = 3;
12241ec1e82fSSascha Hauer 		break;
12251ec1e82fSSascha Hauer 	case DMA_PRIO_MEDIUM:
12261ec1e82fSSascha Hauer 		prio = 2;
12271ec1e82fSSascha Hauer 		break;
12281ec1e82fSSascha Hauer 	case DMA_PRIO_LOW:
12291ec1e82fSSascha Hauer 	default:
12301ec1e82fSSascha Hauer 		prio = 1;
12311ec1e82fSSascha Hauer 		break;
12321ec1e82fSSascha Hauer 	}
12331ec1e82fSSascha Hauer 
12341ec1e82fSSascha Hauer 	sdmac->peripheral_type = data->peripheral_type;
12351ec1e82fSSascha Hauer 	sdmac->event_id0 = data->dma_request;
12368391ecf4SShengjiu Wang 	sdmac->event_id1 = data->dma_request2;
1237c2c744d3SRichard Zhao 
1238b93edcddSFabio Estevam 	ret = clk_enable(sdmac->sdma->clk_ipg);
1239b93edcddSFabio Estevam 	if (ret)
1240b93edcddSFabio Estevam 		return ret;
1241b93edcddSFabio Estevam 	ret = clk_enable(sdmac->sdma->clk_ahb);
1242b93edcddSFabio Estevam 	if (ret)
1243b93edcddSFabio Estevam 		goto disable_clk_ipg;
1244c2c744d3SRichard Zhao 
12453bb5e7caSRichard Zhao 	ret = sdma_set_channel_priority(sdmac, prio);
12461ec1e82fSSascha Hauer 	if (ret)
1247b93edcddSFabio Estevam 		goto disable_clk_ahb;
12481ec1e82fSSascha Hauer 
1249fe5b85c6SRobin Gong 	sdmac->bd_pool = dma_pool_create("bd_pool", chan->device->dev,
1250fe5b85c6SRobin Gong 				sizeof(struct sdma_buffer_descriptor),
1251fe5b85c6SRobin Gong 				32, 0);
1252fe5b85c6SRobin Gong 
12531ec1e82fSSascha Hauer 	return 0;
1254b93edcddSFabio Estevam 
1255b93edcddSFabio Estevam disable_clk_ahb:
1256b93edcddSFabio Estevam 	clk_disable(sdmac->sdma->clk_ahb);
1257b93edcddSFabio Estevam disable_clk_ipg:
1258b93edcddSFabio Estevam 	clk_disable(sdmac->sdma->clk_ipg);
1259b93edcddSFabio Estevam 	return ret;
12601ec1e82fSSascha Hauer }
12611ec1e82fSSascha Hauer 
12621ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan)
12631ec1e82fSSascha Hauer {
12641ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
12651ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
12661ec1e82fSSascha Hauer 
126757b772b8SRobin Gong 	sdma_disable_channel_with_delay(chan);
12681ec1e82fSSascha Hauer 
12691ec1e82fSSascha Hauer 	if (sdmac->event_id0)
12701ec1e82fSSascha Hauer 		sdma_event_disable(sdmac, sdmac->event_id0);
12711ec1e82fSSascha Hauer 	if (sdmac->event_id1)
12721ec1e82fSSascha Hauer 		sdma_event_disable(sdmac, sdmac->event_id1);
12731ec1e82fSSascha Hauer 
12741ec1e82fSSascha Hauer 	sdmac->event_id0 = 0;
12751ec1e82fSSascha Hauer 	sdmac->event_id1 = 0;
12761ec1e82fSSascha Hauer 
12771ec1e82fSSascha Hauer 	sdma_set_channel_priority(sdmac, 0);
12781ec1e82fSSascha Hauer 
12797560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
12807560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
1281fe5b85c6SRobin Gong 
1282fe5b85c6SRobin Gong 	dma_pool_destroy(sdmac->bd_pool);
1283fe5b85c6SRobin Gong 	sdmac->bd_pool = NULL;
12841ec1e82fSSascha Hauer }
12851ec1e82fSSascha Hauer 
128621420841SRobin Gong static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
128721420841SRobin Gong 				enum dma_transfer_direction direction, u32 bds)
128821420841SRobin Gong {
128921420841SRobin Gong 	struct sdma_desc *desc;
129021420841SRobin Gong 
129121420841SRobin Gong 	desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
129221420841SRobin Gong 	if (!desc)
129321420841SRobin Gong 		goto err_out;
129421420841SRobin Gong 
129521420841SRobin Gong 	sdmac->status = DMA_IN_PROGRESS;
129621420841SRobin Gong 	sdmac->direction = direction;
129721420841SRobin Gong 	sdmac->flags = 0;
129821420841SRobin Gong 
129921420841SRobin Gong 	desc->chn_count = 0;
130021420841SRobin Gong 	desc->chn_real_count = 0;
130121420841SRobin Gong 	desc->buf_tail = 0;
130221420841SRobin Gong 	desc->buf_ptail = 0;
130321420841SRobin Gong 	desc->sdmac = sdmac;
130421420841SRobin Gong 	desc->num_bd = bds;
130521420841SRobin Gong 
130621420841SRobin Gong 	if (sdma_alloc_bd(desc))
130721420841SRobin Gong 		goto err_desc_out;
130821420841SRobin Gong 
130921420841SRobin Gong 	if (sdma_load_context(sdmac))
131021420841SRobin Gong 		goto err_desc_out;
131121420841SRobin Gong 
131221420841SRobin Gong 	return desc;
131321420841SRobin Gong 
131421420841SRobin Gong err_desc_out:
131521420841SRobin Gong 	kfree(desc);
131621420841SRobin Gong err_out:
131721420841SRobin Gong 	return NULL;
131821420841SRobin Gong }
131921420841SRobin Gong 
13201ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
13211ec1e82fSSascha Hauer 		struct dma_chan *chan, struct scatterlist *sgl,
1322db8196dfSVinod Koul 		unsigned int sg_len, enum dma_transfer_direction direction,
1323185ecb5fSAlexandre Bounine 		unsigned long flags, void *context)
13241ec1e82fSSascha Hauer {
13251ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
13261ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
1327ad78b000SVinod Koul 	int i, count;
132823889c63SSascha Hauer 	int channel = sdmac->channel;
13291ec1e82fSSascha Hauer 	struct scatterlist *sg;
133057b772b8SRobin Gong 	struct sdma_desc *desc;
13311ec1e82fSSascha Hauer 
133221420841SRobin Gong 	desc = sdma_transfer_init(sdmac, direction, sg_len);
133357b772b8SRobin Gong 	if (!desc)
133457b772b8SRobin Gong 		goto err_out;
133557b772b8SRobin Gong 
13361ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
13371ec1e82fSSascha Hauer 			sg_len, channel);
13381ec1e82fSSascha Hauer 
13391ec1e82fSSascha Hauer 	for_each_sg(sgl, sg, sg_len, i) {
134076c33d27SSascha Hauer 		struct sdma_buffer_descriptor *bd = &desc->bd[i];
13411ec1e82fSSascha Hauer 		int param;
13421ec1e82fSSascha Hauer 
1343d2f5c276SAnatolij Gustschin 		bd->buffer_addr = sg->dma_address;
13441ec1e82fSSascha Hauer 
1345fdaf9c4bSLars-Peter Clausen 		count = sg_dma_len(sg);
13461ec1e82fSSascha Hauer 
13471ec1e82fSSascha Hauer 		if (count > 0xffff) {
13481ec1e82fSSascha Hauer 			dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
13491ec1e82fSSascha Hauer 					channel, count, 0xffff);
135057b772b8SRobin Gong 			goto err_bd_out;
13511ec1e82fSSascha Hauer 		}
13521ec1e82fSSascha Hauer 
13531ec1e82fSSascha Hauer 		bd->mode.count = count;
135476c33d27SSascha Hauer 		desc->chn_count += count;
13551ec1e82fSSascha Hauer 
1356ad78b000SVinod Koul 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
135757b772b8SRobin Gong 			goto err_bd_out;
13581fa81c27SSascha Hauer 
13591fa81c27SSascha Hauer 		switch (sdmac->word_size) {
13601fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_4_BYTES:
13611ec1e82fSSascha Hauer 			bd->mode.command = 0;
13621fa81c27SSascha Hauer 			if (count & 3 || sg->dma_address & 3)
136357b772b8SRobin Gong 				goto err_bd_out;
13641fa81c27SSascha Hauer 			break;
13651fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_2_BYTES:
13661fa81c27SSascha Hauer 			bd->mode.command = 2;
13671fa81c27SSascha Hauer 			if (count & 1 || sg->dma_address & 1)
136857b772b8SRobin Gong 				goto err_bd_out;
13691fa81c27SSascha Hauer 			break;
13701fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_1_BYTE:
13711fa81c27SSascha Hauer 			bd->mode.command = 1;
13721fa81c27SSascha Hauer 			break;
13731fa81c27SSascha Hauer 		default:
137457b772b8SRobin Gong 			goto err_bd_out;
13751fa81c27SSascha Hauer 		}
13761ec1e82fSSascha Hauer 
13771ec1e82fSSascha Hauer 		param = BD_DONE | BD_EXTD | BD_CONT;
13781ec1e82fSSascha Hauer 
1379341b9419SShawn Guo 		if (i + 1 == sg_len) {
13801ec1e82fSSascha Hauer 			param |= BD_INTR;
1381341b9419SShawn Guo 			param |= BD_LAST;
1382341b9419SShawn Guo 			param &= ~BD_CONT;
13831ec1e82fSSascha Hauer 		}
13841ec1e82fSSascha Hauer 
1385c3cc74b2SOlof Johansson 		dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1386c3cc74b2SOlof Johansson 				i, count, (u64)sg->dma_address,
13871ec1e82fSSascha Hauer 				param & BD_WRAP ? "wrap" : "",
13881ec1e82fSSascha Hauer 				param & BD_INTR ? " intr" : "");
13891ec1e82fSSascha Hauer 
13901ec1e82fSSascha Hauer 		bd->mode.status = param;
13911ec1e82fSSascha Hauer 	}
13921ec1e82fSSascha Hauer 
139357b772b8SRobin Gong 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
139457b772b8SRobin Gong err_bd_out:
139557b772b8SRobin Gong 	sdma_free_bd(desc);
139657b772b8SRobin Gong 	kfree(desc);
13971ec1e82fSSascha Hauer err_out:
13984b2ce9ddSShawn Guo 	sdmac->status = DMA_ERROR;
13991ec1e82fSSascha Hauer 	return NULL;
14001ec1e82fSSascha Hauer }
14011ec1e82fSSascha Hauer 
14021ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
14031ec1e82fSSascha Hauer 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
1404185ecb5fSAlexandre Bounine 		size_t period_len, enum dma_transfer_direction direction,
140531c1e5a1SLaurent Pinchart 		unsigned long flags)
14061ec1e82fSSascha Hauer {
14071ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
14081ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
14091ec1e82fSSascha Hauer 	int num_periods = buf_len / period_len;
141023889c63SSascha Hauer 	int channel = sdmac->channel;
141121420841SRobin Gong 	int i = 0, buf = 0;
141257b772b8SRobin Gong 	struct sdma_desc *desc;
14131ec1e82fSSascha Hauer 
14141ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
14151ec1e82fSSascha Hauer 
141621420841SRobin Gong 	desc = sdma_transfer_init(sdmac, direction, num_periods);
141757b772b8SRobin Gong 	if (!desc)
141857b772b8SRobin Gong 		goto err_out;
141957b772b8SRobin Gong 
142076c33d27SSascha Hauer 	desc->period_len = period_len;
14218e2e27c7SRichard Zhao 
14221ec1e82fSSascha Hauer 	sdmac->flags |= IMX_DMA_SG_LOOP;
14231ec1e82fSSascha Hauer 
14241ec1e82fSSascha Hauer 	if (period_len > 0xffff) {
1425ba6ab3b3SArvind Yadav 		dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
14261ec1e82fSSascha Hauer 				channel, period_len, 0xffff);
142757b772b8SRobin Gong 		goto err_bd_out;
14281ec1e82fSSascha Hauer 	}
14291ec1e82fSSascha Hauer 
14301ec1e82fSSascha Hauer 	while (buf < buf_len) {
143176c33d27SSascha Hauer 		struct sdma_buffer_descriptor *bd = &desc->bd[i];
14321ec1e82fSSascha Hauer 		int param;
14331ec1e82fSSascha Hauer 
14341ec1e82fSSascha Hauer 		bd->buffer_addr = dma_addr;
14351ec1e82fSSascha Hauer 
14361ec1e82fSSascha Hauer 		bd->mode.count = period_len;
14371ec1e82fSSascha Hauer 
14381ec1e82fSSascha Hauer 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
143957b772b8SRobin Gong 			goto err_bd_out;
14401ec1e82fSSascha Hauer 		if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
14411ec1e82fSSascha Hauer 			bd->mode.command = 0;
14421ec1e82fSSascha Hauer 		else
14431ec1e82fSSascha Hauer 			bd->mode.command = sdmac->word_size;
14441ec1e82fSSascha Hauer 
14451ec1e82fSSascha Hauer 		param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
14461ec1e82fSSascha Hauer 		if (i + 1 == num_periods)
14471ec1e82fSSascha Hauer 			param |= BD_WRAP;
14481ec1e82fSSascha Hauer 
1449ba6ab3b3SArvind Yadav 		dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
1450c3cc74b2SOlof Johansson 				i, period_len, (u64)dma_addr,
14511ec1e82fSSascha Hauer 				param & BD_WRAP ? "wrap" : "",
14521ec1e82fSSascha Hauer 				param & BD_INTR ? " intr" : "");
14531ec1e82fSSascha Hauer 
14541ec1e82fSSascha Hauer 		bd->mode.status = param;
14551ec1e82fSSascha Hauer 
14561ec1e82fSSascha Hauer 		dma_addr += period_len;
14571ec1e82fSSascha Hauer 		buf += period_len;
14581ec1e82fSSascha Hauer 
14591ec1e82fSSascha Hauer 		i++;
14601ec1e82fSSascha Hauer 	}
14611ec1e82fSSascha Hauer 
146257b772b8SRobin Gong 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
146357b772b8SRobin Gong err_bd_out:
146457b772b8SRobin Gong 	sdma_free_bd(desc);
146557b772b8SRobin Gong 	kfree(desc);
14661ec1e82fSSascha Hauer err_out:
14671ec1e82fSSascha Hauer 	sdmac->status = DMA_ERROR;
14681ec1e82fSSascha Hauer 	return NULL;
14691ec1e82fSSascha Hauer }
14701ec1e82fSSascha Hauer 
14717b350ab0SMaxime Ripard static int sdma_config(struct dma_chan *chan,
14727b350ab0SMaxime Ripard 		       struct dma_slave_config *dmaengine_cfg)
14731ec1e82fSSascha Hauer {
14741ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
14751ec1e82fSSascha Hauer 
1476db8196dfSVinod Koul 	if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
14771ec1e82fSSascha Hauer 		sdmac->per_address = dmaengine_cfg->src_addr;
147894ac27a5SPhilippe Rétornaz 		sdmac->watermark_level = dmaengine_cfg->src_maxburst *
147994ac27a5SPhilippe Rétornaz 			dmaengine_cfg->src_addr_width;
14801ec1e82fSSascha Hauer 		sdmac->word_size = dmaengine_cfg->src_addr_width;
14818391ecf4SShengjiu Wang 	} else if (dmaengine_cfg->direction == DMA_DEV_TO_DEV) {
14828391ecf4SShengjiu Wang 		sdmac->per_address2 = dmaengine_cfg->src_addr;
14838391ecf4SShengjiu Wang 		sdmac->per_address = dmaengine_cfg->dst_addr;
14848391ecf4SShengjiu Wang 		sdmac->watermark_level = dmaengine_cfg->src_maxburst &
14858391ecf4SShengjiu Wang 			SDMA_WATERMARK_LEVEL_LWML;
14868391ecf4SShengjiu Wang 		sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
14878391ecf4SShengjiu Wang 			SDMA_WATERMARK_LEVEL_HWML;
14888391ecf4SShengjiu Wang 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
14891ec1e82fSSascha Hauer 	} else {
14901ec1e82fSSascha Hauer 		sdmac->per_address = dmaengine_cfg->dst_addr;
149194ac27a5SPhilippe Rétornaz 		sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
149294ac27a5SPhilippe Rétornaz 			dmaengine_cfg->dst_addr_width;
14931ec1e82fSSascha Hauer 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
14941ec1e82fSSascha Hauer 	}
1495e6966433SHuang Shijie 	sdmac->direction = dmaengine_cfg->direction;
14967b350ab0SMaxime Ripard 	return sdma_config_channel(chan);
14971ec1e82fSSascha Hauer }
14981ec1e82fSSascha Hauer 
14991ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan,
15001ec1e82fSSascha Hauer 				      dma_cookie_t cookie,
15011ec1e82fSSascha Hauer 				      struct dma_tx_state *txstate)
15021ec1e82fSSascha Hauer {
15031ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
150457b772b8SRobin Gong 	struct sdma_desc *desc;
1505d1a792f3SRussell King - ARM Linux 	u32 residue;
150657b772b8SRobin Gong 	struct virt_dma_desc *vd;
150757b772b8SRobin Gong 	enum dma_status ret;
150857b772b8SRobin Gong 	unsigned long flags;
1509d1a792f3SRussell King - ARM Linux 
151057b772b8SRobin Gong 	ret = dma_cookie_status(chan, cookie, txstate);
151157b772b8SRobin Gong 	if (ret == DMA_COMPLETE || !txstate)
151257b772b8SRobin Gong 		return ret;
151357b772b8SRobin Gong 
151457b772b8SRobin Gong 	spin_lock_irqsave(&sdmac->vc.lock, flags);
151557b772b8SRobin Gong 	vd = vchan_find_desc(&sdmac->vc, cookie);
151657b772b8SRobin Gong 	if (vd) {
151757b772b8SRobin Gong 		desc = to_sdma_desc(&vd->tx);
1518d1a792f3SRussell King - ARM Linux 		if (sdmac->flags & IMX_DMA_SG_LOOP)
151976c33d27SSascha Hauer 			residue = (desc->num_bd - desc->buf_ptail) *
152076c33d27SSascha Hauer 				desc->period_len - desc->chn_real_count;
1521d1a792f3SRussell King - ARM Linux 		else
152276c33d27SSascha Hauer 			residue = desc->chn_count - desc->chn_real_count;
152357b772b8SRobin Gong 	} else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie) {
152457b772b8SRobin Gong 		residue = sdmac->desc->chn_count - sdmac->desc->chn_real_count;
152557b772b8SRobin Gong 	} else {
152657b772b8SRobin Gong 		residue = 0;
152757b772b8SRobin Gong 	}
152857b772b8SRobin Gong 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
15291ec1e82fSSascha Hauer 
1530e8e3a790SAndy Shevchenko 	dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
1531d1a792f3SRussell King - ARM Linux 			 residue);
15321ec1e82fSSascha Hauer 
15338a965911SShawn Guo 	return sdmac->status;
15341ec1e82fSSascha Hauer }
15351ec1e82fSSascha Hauer 
15361ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan)
15371ec1e82fSSascha Hauer {
15382b4f130eSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
153957b772b8SRobin Gong 	unsigned long flags;
15402b4f130eSSascha Hauer 
154157b772b8SRobin Gong 	spin_lock_irqsave(&sdmac->vc.lock, flags);
154257b772b8SRobin Gong 	if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
154357b772b8SRobin Gong 		sdma_start_desc(sdmac);
154457b772b8SRobin Gong 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
15451ec1e82fSSascha Hauer }
15461ec1e82fSSascha Hauer 
15475b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1	34
1548cd72b846SNicolin Chen #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2	38
1549a572460bSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3	41
1550b7d2648aSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4	42
15515b28aa31SSascha Hauer 
15525b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma,
15535b28aa31SSascha Hauer 		const struct sdma_script_start_addrs *addr)
15545b28aa31SSascha Hauer {
15555b28aa31SSascha Hauer 	s32 *addr_arr = (u32 *)addr;
15565b28aa31SSascha Hauer 	s32 *saddr_arr = (u32 *)sdma->script_addrs;
15575b28aa31SSascha Hauer 	int i;
15585b28aa31SSascha Hauer 
155970dabaedSNicolin Chen 	/* use the default firmware in ROM if missing external firmware */
156070dabaedSNicolin Chen 	if (!sdma->script_number)
156170dabaedSNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
156270dabaedSNicolin Chen 
1563cd72b846SNicolin Chen 	for (i = 0; i < sdma->script_number; i++)
15645b28aa31SSascha Hauer 		if (addr_arr[i] > 0)
15655b28aa31SSascha Hauer 			saddr_arr[i] = addr_arr[i];
15665b28aa31SSascha Hauer }
15675b28aa31SSascha Hauer 
15687b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context)
15695b28aa31SSascha Hauer {
15707b4b88e0SSascha Hauer 	struct sdma_engine *sdma = context;
15715b28aa31SSascha Hauer 	const struct sdma_firmware_header *header;
15725b28aa31SSascha Hauer 	const struct sdma_script_start_addrs *addr;
15735b28aa31SSascha Hauer 	unsigned short *ram_code;
15745b28aa31SSascha Hauer 
15757b4b88e0SSascha Hauer 	if (!fw) {
15760f927a11SSascha Hauer 		dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
15770f927a11SSascha Hauer 		/* In this case we just use the ROM firmware. */
15787b4b88e0SSascha Hauer 		return;
15797b4b88e0SSascha Hauer 	}
15805b28aa31SSascha Hauer 
15815b28aa31SSascha Hauer 	if (fw->size < sizeof(*header))
15825b28aa31SSascha Hauer 		goto err_firmware;
15835b28aa31SSascha Hauer 
15845b28aa31SSascha Hauer 	header = (struct sdma_firmware_header *)fw->data;
15855b28aa31SSascha Hauer 
15865b28aa31SSascha Hauer 	if (header->magic != SDMA_FIRMWARE_MAGIC)
15875b28aa31SSascha Hauer 		goto err_firmware;
15885b28aa31SSascha Hauer 	if (header->ram_code_start + header->ram_code_size > fw->size)
15895b28aa31SSascha Hauer 		goto err_firmware;
1590cd72b846SNicolin Chen 	switch (header->version_major) {
1591cd72b846SNicolin Chen 	case 1:
1592cd72b846SNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1593cd72b846SNicolin Chen 		break;
1594cd72b846SNicolin Chen 	case 2:
1595cd72b846SNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1596cd72b846SNicolin Chen 		break;
1597a572460bSFabio Estevam 	case 3:
1598a572460bSFabio Estevam 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1599a572460bSFabio Estevam 		break;
1600b7d2648aSFabio Estevam 	case 4:
1601b7d2648aSFabio Estevam 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1602b7d2648aSFabio Estevam 		break;
1603cd72b846SNicolin Chen 	default:
1604cd72b846SNicolin Chen 		dev_err(sdma->dev, "unknown firmware version\n");
1605cd72b846SNicolin Chen 		goto err_firmware;
1606cd72b846SNicolin Chen 	}
16075b28aa31SSascha Hauer 
16085b28aa31SSascha Hauer 	addr = (void *)header + header->script_addrs_start;
16095b28aa31SSascha Hauer 	ram_code = (void *)header + header->ram_code_start;
16105b28aa31SSascha Hauer 
16117560e3f3SSascha Hauer 	clk_enable(sdma->clk_ipg);
16127560e3f3SSascha Hauer 	clk_enable(sdma->clk_ahb);
16135b28aa31SSascha Hauer 	/* download the RAM image for SDMA */
16145b28aa31SSascha Hauer 	sdma_load_script(sdma, ram_code,
16155b28aa31SSascha Hauer 			header->ram_code_size,
16166866fd3bSSascha Hauer 			addr->ram_code_start_addr);
16177560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
16187560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
16195b28aa31SSascha Hauer 
16205b28aa31SSascha Hauer 	sdma_add_scripts(sdma, addr);
16215b28aa31SSascha Hauer 
16225b28aa31SSascha Hauer 	dev_info(sdma->dev, "loaded firmware %d.%d\n",
16235b28aa31SSascha Hauer 			header->version_major,
16245b28aa31SSascha Hauer 			header->version_minor);
16255b28aa31SSascha Hauer 
16265b28aa31SSascha Hauer err_firmware:
16275b28aa31SSascha Hauer 	release_firmware(fw);
16287b4b88e0SSascha Hauer }
16297b4b88e0SSascha Hauer 
1630d078cd1bSZidan Wang #define EVENT_REMAP_CELLS 3
1631d078cd1bSZidan Wang 
163229f493daSJason Liu static int sdma_event_remap(struct sdma_engine *sdma)
1633d078cd1bSZidan Wang {
1634d078cd1bSZidan Wang 	struct device_node *np = sdma->dev->of_node;
1635d078cd1bSZidan Wang 	struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1636d078cd1bSZidan Wang 	struct property *event_remap;
1637d078cd1bSZidan Wang 	struct regmap *gpr;
1638d078cd1bSZidan Wang 	char propname[] = "fsl,sdma-event-remap";
1639d078cd1bSZidan Wang 	u32 reg, val, shift, num_map, i;
1640d078cd1bSZidan Wang 	int ret = 0;
1641d078cd1bSZidan Wang 
1642d078cd1bSZidan Wang 	if (IS_ERR(np) || IS_ERR(gpr_np))
1643d078cd1bSZidan Wang 		goto out;
1644d078cd1bSZidan Wang 
1645d078cd1bSZidan Wang 	event_remap = of_find_property(np, propname, NULL);
1646d078cd1bSZidan Wang 	num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1647d078cd1bSZidan Wang 	if (!num_map) {
1648ce078af7SFabio Estevam 		dev_dbg(sdma->dev, "no event needs to be remapped\n");
1649d078cd1bSZidan Wang 		goto out;
1650d078cd1bSZidan Wang 	} else if (num_map % EVENT_REMAP_CELLS) {
1651d078cd1bSZidan Wang 		dev_err(sdma->dev, "the property %s must modulo %d\n",
1652d078cd1bSZidan Wang 				propname, EVENT_REMAP_CELLS);
1653d078cd1bSZidan Wang 		ret = -EINVAL;
1654d078cd1bSZidan Wang 		goto out;
1655d078cd1bSZidan Wang 	}
1656d078cd1bSZidan Wang 
1657d078cd1bSZidan Wang 	gpr = syscon_node_to_regmap(gpr_np);
1658d078cd1bSZidan Wang 	if (IS_ERR(gpr)) {
1659d078cd1bSZidan Wang 		dev_err(sdma->dev, "failed to get gpr regmap\n");
1660d078cd1bSZidan Wang 		ret = PTR_ERR(gpr);
1661d078cd1bSZidan Wang 		goto out;
1662d078cd1bSZidan Wang 	}
1663d078cd1bSZidan Wang 
1664d078cd1bSZidan Wang 	for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1665d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i, &reg);
1666d078cd1bSZidan Wang 		if (ret) {
1667d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1668d078cd1bSZidan Wang 					propname, i);
1669d078cd1bSZidan Wang 			goto out;
1670d078cd1bSZidan Wang 		}
1671d078cd1bSZidan Wang 
1672d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1673d078cd1bSZidan Wang 		if (ret) {
1674d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1675d078cd1bSZidan Wang 					propname, i + 1);
1676d078cd1bSZidan Wang 			goto out;
1677d078cd1bSZidan Wang 		}
1678d078cd1bSZidan Wang 
1679d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i + 2, &val);
1680d078cd1bSZidan Wang 		if (ret) {
1681d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1682d078cd1bSZidan Wang 					propname, i + 2);
1683d078cd1bSZidan Wang 			goto out;
1684d078cd1bSZidan Wang 		}
1685d078cd1bSZidan Wang 
1686d078cd1bSZidan Wang 		regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1687d078cd1bSZidan Wang 	}
1688d078cd1bSZidan Wang 
1689d078cd1bSZidan Wang out:
1690d078cd1bSZidan Wang 	if (!IS_ERR(gpr_np))
1691d078cd1bSZidan Wang 		of_node_put(gpr_np);
1692d078cd1bSZidan Wang 
1693d078cd1bSZidan Wang 	return ret;
1694d078cd1bSZidan Wang }
1695d078cd1bSZidan Wang 
1696fe6cf289SArnd Bergmann static int sdma_get_firmware(struct sdma_engine *sdma,
16977b4b88e0SSascha Hauer 		const char *fw_name)
16987b4b88e0SSascha Hauer {
16997b4b88e0SSascha Hauer 	int ret;
17007b4b88e0SSascha Hauer 
17017b4b88e0SSascha Hauer 	ret = request_firmware_nowait(THIS_MODULE,
17027b4b88e0SSascha Hauer 			FW_ACTION_HOTPLUG, fw_name, sdma->dev,
17037b4b88e0SSascha Hauer 			GFP_KERNEL, sdma, sdma_load_firmware);
17045b28aa31SSascha Hauer 
17055b28aa31SSascha Hauer 	return ret;
17065b28aa31SSascha Hauer }
17075b28aa31SSascha Hauer 
170819bfc772SJingoo Han static int sdma_init(struct sdma_engine *sdma)
17091ec1e82fSSascha Hauer {
17101ec1e82fSSascha Hauer 	int i, ret;
17111ec1e82fSSascha Hauer 	dma_addr_t ccb_phys;
17121ec1e82fSSascha Hauer 
1713b93edcddSFabio Estevam 	ret = clk_enable(sdma->clk_ipg);
1714b93edcddSFabio Estevam 	if (ret)
1715b93edcddSFabio Estevam 		return ret;
1716b93edcddSFabio Estevam 	ret = clk_enable(sdma->clk_ahb);
1717b93edcddSFabio Estevam 	if (ret)
1718b93edcddSFabio Estevam 		goto disable_clk_ipg;
17191ec1e82fSSascha Hauer 
17201ec1e82fSSascha Hauer 	/* Be sure SDMA has not started yet */
1721c4b56857SRichard Zhao 	writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
17221ec1e82fSSascha Hauer 
17231ec1e82fSSascha Hauer 	sdma->channel_control = dma_alloc_coherent(NULL,
17241ec1e82fSSascha Hauer 			MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
17251ec1e82fSSascha Hauer 			sizeof(struct sdma_context_data),
17261ec1e82fSSascha Hauer 			&ccb_phys, GFP_KERNEL);
17271ec1e82fSSascha Hauer 
17281ec1e82fSSascha Hauer 	if (!sdma->channel_control) {
17291ec1e82fSSascha Hauer 		ret = -ENOMEM;
17301ec1e82fSSascha Hauer 		goto err_dma_alloc;
17311ec1e82fSSascha Hauer 	}
17321ec1e82fSSascha Hauer 
17331ec1e82fSSascha Hauer 	sdma->context = (void *)sdma->channel_control +
17341ec1e82fSSascha Hauer 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
17351ec1e82fSSascha Hauer 	sdma->context_phys = ccb_phys +
17361ec1e82fSSascha Hauer 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
17371ec1e82fSSascha Hauer 
17381ec1e82fSSascha Hauer 	/* Zero-out the CCB structures array just allocated */
17391ec1e82fSSascha Hauer 	memset(sdma->channel_control, 0,
17401ec1e82fSSascha Hauer 			MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
17411ec1e82fSSascha Hauer 
17421ec1e82fSSascha Hauer 	/* disable all channels */
174317bba72fSSascha Hauer 	for (i = 0; i < sdma->drvdata->num_events; i++)
1744c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
17451ec1e82fSSascha Hauer 
17461ec1e82fSSascha Hauer 	/* All channels have priority 0 */
17471ec1e82fSSascha Hauer 	for (i = 0; i < MAX_DMA_CHANNELS; i++)
1748c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
17491ec1e82fSSascha Hauer 
175057b772b8SRobin Gong 	ret = sdma_request_channel0(sdma);
17511ec1e82fSSascha Hauer 	if (ret)
17521ec1e82fSSascha Hauer 		goto err_dma_alloc;
17531ec1e82fSSascha Hauer 
17541ec1e82fSSascha Hauer 	sdma_config_ownership(&sdma->channel[0], false, true, false);
17551ec1e82fSSascha Hauer 
17561ec1e82fSSascha Hauer 	/* Set Command Channel (Channel Zero) */
1757c4b56857SRichard Zhao 	writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
17581ec1e82fSSascha Hauer 
17591ec1e82fSSascha Hauer 	/* Set bits of CONFIG register but with static context switching */
17601ec1e82fSSascha Hauer 	/* FIXME: Check whether to set ACR bit depending on clock ratios */
1761c4b56857SRichard Zhao 	writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
17621ec1e82fSSascha Hauer 
1763c4b56857SRichard Zhao 	writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
17641ec1e82fSSascha Hauer 
17651ec1e82fSSascha Hauer 	/* Initializes channel's priorities */
17661ec1e82fSSascha Hauer 	sdma_set_channel_priority(&sdma->channel[0], 7);
17671ec1e82fSSascha Hauer 
17687560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
17697560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
17701ec1e82fSSascha Hauer 
17711ec1e82fSSascha Hauer 	return 0;
17721ec1e82fSSascha Hauer 
17731ec1e82fSSascha Hauer err_dma_alloc:
17747560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
1775b93edcddSFabio Estevam disable_clk_ipg:
1776b93edcddSFabio Estevam 	clk_disable(sdma->clk_ipg);
17771ec1e82fSSascha Hauer 	dev_err(sdma->dev, "initialisation failed with %d\n", ret);
17781ec1e82fSSascha Hauer 	return ret;
17791ec1e82fSSascha Hauer }
17801ec1e82fSSascha Hauer 
17819479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
17829479e17cSShawn Guo {
17830b351865SNicolin Chen 	struct sdma_channel *sdmac = to_sdma_chan(chan);
17849479e17cSShawn Guo 	struct imx_dma_data *data = fn_param;
17859479e17cSShawn Guo 
17869479e17cSShawn Guo 	if (!imx_dma_is_general_purpose(chan))
17879479e17cSShawn Guo 		return false;
17889479e17cSShawn Guo 
17890b351865SNicolin Chen 	sdmac->data = *data;
17900b351865SNicolin Chen 	chan->private = &sdmac->data;
17919479e17cSShawn Guo 
17929479e17cSShawn Guo 	return true;
17939479e17cSShawn Guo }
17949479e17cSShawn Guo 
17959479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
17969479e17cSShawn Guo 				   struct of_dma *ofdma)
17979479e17cSShawn Guo {
17989479e17cSShawn Guo 	struct sdma_engine *sdma = ofdma->of_dma_data;
17999479e17cSShawn Guo 	dma_cap_mask_t mask = sdma->dma_device.cap_mask;
18009479e17cSShawn Guo 	struct imx_dma_data data;
18019479e17cSShawn Guo 
18029479e17cSShawn Guo 	if (dma_spec->args_count != 3)
18039479e17cSShawn Guo 		return NULL;
18049479e17cSShawn Guo 
18059479e17cSShawn Guo 	data.dma_request = dma_spec->args[0];
18069479e17cSShawn Guo 	data.peripheral_type = dma_spec->args[1];
18079479e17cSShawn Guo 	data.priority = dma_spec->args[2];
18088391ecf4SShengjiu Wang 	/*
18098391ecf4SShengjiu Wang 	 * init dma_request2 to zero, which is not used by the dts.
18108391ecf4SShengjiu Wang 	 * For P2P, dma_request2 is init from dma_request_channel(),
18118391ecf4SShengjiu Wang 	 * chan->private will point to the imx_dma_data, and in
18128391ecf4SShengjiu Wang 	 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
18138391ecf4SShengjiu Wang 	 * be set to sdmac->event_id1.
18148391ecf4SShengjiu Wang 	 */
18158391ecf4SShengjiu Wang 	data.dma_request2 = 0;
18169479e17cSShawn Guo 
18179479e17cSShawn Guo 	return dma_request_channel(mask, sdma_filter_fn, &data);
18189479e17cSShawn Guo }
18199479e17cSShawn Guo 
1820e34b731fSMark Brown static int sdma_probe(struct platform_device *pdev)
18211ec1e82fSSascha Hauer {
1822580975d7SShawn Guo 	const struct of_device_id *of_id =
1823580975d7SShawn Guo 			of_match_device(sdma_dt_ids, &pdev->dev);
1824580975d7SShawn Guo 	struct device_node *np = pdev->dev.of_node;
18258391ecf4SShengjiu Wang 	struct device_node *spba_bus;
1826580975d7SShawn Guo 	const char *fw_name;
18271ec1e82fSSascha Hauer 	int ret;
18281ec1e82fSSascha Hauer 	int irq;
18291ec1e82fSSascha Hauer 	struct resource *iores;
18308391ecf4SShengjiu Wang 	struct resource spba_res;
1831d4adcc01SJingoo Han 	struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
18321ec1e82fSSascha Hauer 	int i;
18331ec1e82fSSascha Hauer 	struct sdma_engine *sdma;
183436e2f21aSSascha Hauer 	s32 *saddr_arr;
183517bba72fSSascha Hauer 	const struct sdma_driver_data *drvdata = NULL;
183617bba72fSSascha Hauer 
183717bba72fSSascha Hauer 	if (of_id)
183817bba72fSSascha Hauer 		drvdata = of_id->data;
183917bba72fSSascha Hauer 	else if (pdev->id_entry)
184017bba72fSSascha Hauer 		drvdata = (void *)pdev->id_entry->driver_data;
184117bba72fSSascha Hauer 
184217bba72fSSascha Hauer 	if (!drvdata) {
184317bba72fSSascha Hauer 		dev_err(&pdev->dev, "unable to find driver data\n");
184417bba72fSSascha Hauer 		return -EINVAL;
184517bba72fSSascha Hauer 	}
18461ec1e82fSSascha Hauer 
184742536b9fSPhilippe Retornaz 	ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
184842536b9fSPhilippe Retornaz 	if (ret)
184942536b9fSPhilippe Retornaz 		return ret;
185042536b9fSPhilippe Retornaz 
18517f24e0eeSFabio Estevam 	sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
18521ec1e82fSSascha Hauer 	if (!sdma)
18531ec1e82fSSascha Hauer 		return -ENOMEM;
18541ec1e82fSSascha Hauer 
18552ccaef05SRichard Zhao 	spin_lock_init(&sdma->channel_0_lock);
185673eab978SSascha Hauer 
18571ec1e82fSSascha Hauer 	sdma->dev = &pdev->dev;
185817bba72fSSascha Hauer 	sdma->drvdata = drvdata;
18591ec1e82fSSascha Hauer 
18601ec1e82fSSascha Hauer 	irq = platform_get_irq(pdev, 0);
18617f24e0eeSFabio Estevam 	if (irq < 0)
186263c72e02SFabio Estevam 		return irq;
18631ec1e82fSSascha Hauer 
18647f24e0eeSFabio Estevam 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
18657f24e0eeSFabio Estevam 	sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
18667f24e0eeSFabio Estevam 	if (IS_ERR(sdma->regs))
18677f24e0eeSFabio Estevam 		return PTR_ERR(sdma->regs);
18681ec1e82fSSascha Hauer 
18697560e3f3SSascha Hauer 	sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
18707f24e0eeSFabio Estevam 	if (IS_ERR(sdma->clk_ipg))
18717f24e0eeSFabio Estevam 		return PTR_ERR(sdma->clk_ipg);
18721ec1e82fSSascha Hauer 
18737560e3f3SSascha Hauer 	sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
18747f24e0eeSFabio Estevam 	if (IS_ERR(sdma->clk_ahb))
18757f24e0eeSFabio Estevam 		return PTR_ERR(sdma->clk_ahb);
18767560e3f3SSascha Hauer 
1877fb9caf37SArvind Yadav 	ret = clk_prepare(sdma->clk_ipg);
1878fb9caf37SArvind Yadav 	if (ret)
1879fb9caf37SArvind Yadav 		return ret;
1880fb9caf37SArvind Yadav 
1881fb9caf37SArvind Yadav 	ret = clk_prepare(sdma->clk_ahb);
1882fb9caf37SArvind Yadav 	if (ret)
1883fb9caf37SArvind Yadav 		goto err_clk;
18847560e3f3SSascha Hauer 
18857f24e0eeSFabio Estevam 	ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
18867f24e0eeSFabio Estevam 			       sdma);
18871ec1e82fSSascha Hauer 	if (ret)
1888fb9caf37SArvind Yadav 		goto err_irq;
18891ec1e82fSSascha Hauer 
18905bb9dbb5SVinod Koul 	sdma->irq = irq;
18915bb9dbb5SVinod Koul 
18925b28aa31SSascha Hauer 	sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
1893fb9caf37SArvind Yadav 	if (!sdma->script_addrs) {
1894fb9caf37SArvind Yadav 		ret = -ENOMEM;
1895fb9caf37SArvind Yadav 		goto err_irq;
1896fb9caf37SArvind Yadav 	}
18971ec1e82fSSascha Hauer 
189836e2f21aSSascha Hauer 	/* initially no scripts available */
189936e2f21aSSascha Hauer 	saddr_arr = (s32 *)sdma->script_addrs;
190036e2f21aSSascha Hauer 	for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
190136e2f21aSSascha Hauer 		saddr_arr[i] = -EINVAL;
190236e2f21aSSascha Hauer 
19037214a8b1SSascha Hauer 	dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
19047214a8b1SSascha Hauer 	dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
19057214a8b1SSascha Hauer 
19061ec1e82fSSascha Hauer 	INIT_LIST_HEAD(&sdma->dma_device.channels);
19071ec1e82fSSascha Hauer 	/* Initialize channel parameters */
19081ec1e82fSSascha Hauer 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
19091ec1e82fSSascha Hauer 		struct sdma_channel *sdmac = &sdma->channel[i];
19101ec1e82fSSascha Hauer 
19111ec1e82fSSascha Hauer 		sdmac->sdma = sdma;
19121ec1e82fSSascha Hauer 
19131ec1e82fSSascha Hauer 		sdmac->channel = i;
191457b772b8SRobin Gong 		sdmac->vc.desc_free = sdma_desc_free;
191523889c63SSascha Hauer 		/*
191623889c63SSascha Hauer 		 * Add the channel to the DMAC list. Do not add channel 0 though
191723889c63SSascha Hauer 		 * because we need it internally in the SDMA driver. This also means
191823889c63SSascha Hauer 		 * that channel 0 in dmaengine counting matches sdma channel 1.
191923889c63SSascha Hauer 		 */
192023889c63SSascha Hauer 		if (i)
192157b772b8SRobin Gong 			vchan_init(&sdmac->vc, &sdma->dma_device);
19221ec1e82fSSascha Hauer 	}
19231ec1e82fSSascha Hauer 
19245b28aa31SSascha Hauer 	ret = sdma_init(sdma);
19251ec1e82fSSascha Hauer 	if (ret)
19261ec1e82fSSascha Hauer 		goto err_init;
19271ec1e82fSSascha Hauer 
1928d078cd1bSZidan Wang 	ret = sdma_event_remap(sdma);
1929d078cd1bSZidan Wang 	if (ret)
1930d078cd1bSZidan Wang 		goto err_init;
1931d078cd1bSZidan Wang 
1932dcfec3c0SSascha Hauer 	if (sdma->drvdata->script_addrs)
1933dcfec3c0SSascha Hauer 		sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
1934580975d7SShawn Guo 	if (pdata && pdata->script_addrs)
19355b28aa31SSascha Hauer 		sdma_add_scripts(sdma, pdata->script_addrs);
19365b28aa31SSascha Hauer 
1937580975d7SShawn Guo 	if (pdata) {
19386d0d7e2dSFabio Estevam 		ret = sdma_get_firmware(sdma, pdata->fw_name);
19396d0d7e2dSFabio Estevam 		if (ret)
1940ad1122e5SFabio Estevam 			dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
1941580975d7SShawn Guo 	} else {
1942580975d7SShawn Guo 		/*
1943580975d7SShawn Guo 		 * Because that device tree does not encode ROM script address,
1944580975d7SShawn Guo 		 * the RAM script in firmware is mandatory for device tree
1945580975d7SShawn Guo 		 * probe, otherwise it fails.
1946580975d7SShawn Guo 		 */
1947580975d7SShawn Guo 		ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
1948580975d7SShawn Guo 					      &fw_name);
19496602b0ddSFabio Estevam 		if (ret)
1950ad1122e5SFabio Estevam 			dev_warn(&pdev->dev, "failed to get firmware name\n");
19516602b0ddSFabio Estevam 		else {
1952580975d7SShawn Guo 			ret = sdma_get_firmware(sdma, fw_name);
19536602b0ddSFabio Estevam 			if (ret)
1954ad1122e5SFabio Estevam 				dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
1955580975d7SShawn Guo 		}
1956580975d7SShawn Guo 	}
19575b28aa31SSascha Hauer 
19581ec1e82fSSascha Hauer 	sdma->dma_device.dev = &pdev->dev;
19591ec1e82fSSascha Hauer 
19601ec1e82fSSascha Hauer 	sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
19611ec1e82fSSascha Hauer 	sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
19621ec1e82fSSascha Hauer 	sdma->dma_device.device_tx_status = sdma_tx_status;
19631ec1e82fSSascha Hauer 	sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
19641ec1e82fSSascha Hauer 	sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
19657b350ab0SMaxime Ripard 	sdma->dma_device.device_config = sdma_config;
19667f3ff14bSJiada Wang 	sdma->dma_device.device_terminate_all = sdma_disable_channel_with_delay;
1967f9d4a398SNicolin Chen 	sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
1968f9d4a398SNicolin Chen 	sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
1969f9d4a398SNicolin Chen 	sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
19706f3125ceSLucas Stach 	sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
19711ec1e82fSSascha Hauer 	sdma->dma_device.device_issue_pending = sdma_issue_pending;
1972b9b3f82fSSascha Hauer 	sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
1973b9b3f82fSSascha Hauer 	dma_set_max_seg_size(sdma->dma_device.dev, 65535);
19741ec1e82fSSascha Hauer 
197523e11811SVignesh Raman 	platform_set_drvdata(pdev, sdma);
197623e11811SVignesh Raman 
19771ec1e82fSSascha Hauer 	ret = dma_async_device_register(&sdma->dma_device);
19781ec1e82fSSascha Hauer 	if (ret) {
19791ec1e82fSSascha Hauer 		dev_err(&pdev->dev, "unable to register\n");
19801ec1e82fSSascha Hauer 		goto err_init;
19811ec1e82fSSascha Hauer 	}
19821ec1e82fSSascha Hauer 
19839479e17cSShawn Guo 	if (np) {
19849479e17cSShawn Guo 		ret = of_dma_controller_register(np, sdma_xlate, sdma);
19859479e17cSShawn Guo 		if (ret) {
19869479e17cSShawn Guo 			dev_err(&pdev->dev, "failed to register controller\n");
19879479e17cSShawn Guo 			goto err_register;
19889479e17cSShawn Guo 		}
19898391ecf4SShengjiu Wang 
19908391ecf4SShengjiu Wang 		spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
19918391ecf4SShengjiu Wang 		ret = of_address_to_resource(spba_bus, 0, &spba_res);
19928391ecf4SShengjiu Wang 		if (!ret) {
19938391ecf4SShengjiu Wang 			sdma->spba_start_addr = spba_res.start;
19948391ecf4SShengjiu Wang 			sdma->spba_end_addr = spba_res.end;
19958391ecf4SShengjiu Wang 		}
19968391ecf4SShengjiu Wang 		of_node_put(spba_bus);
19979479e17cSShawn Guo 	}
19989479e17cSShawn Guo 
19991ec1e82fSSascha Hauer 	return 0;
20001ec1e82fSSascha Hauer 
20019479e17cSShawn Guo err_register:
20029479e17cSShawn Guo 	dma_async_device_unregister(&sdma->dma_device);
20031ec1e82fSSascha Hauer err_init:
20041ec1e82fSSascha Hauer 	kfree(sdma->script_addrs);
2005fb9caf37SArvind Yadav err_irq:
2006fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ahb);
2007fb9caf37SArvind Yadav err_clk:
2008fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ipg);
2009939fd4f0SShawn Guo 	return ret;
20101ec1e82fSSascha Hauer }
20111ec1e82fSSascha Hauer 
20121d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev)
20131ec1e82fSSascha Hauer {
201423e11811SVignesh Raman 	struct sdma_engine *sdma = platform_get_drvdata(pdev);
2015c12fe497SVignesh Raman 	int i;
201623e11811SVignesh Raman 
20175bb9dbb5SVinod Koul 	devm_free_irq(&pdev->dev, sdma->irq, sdma);
201823e11811SVignesh Raman 	dma_async_device_unregister(&sdma->dma_device);
201923e11811SVignesh Raman 	kfree(sdma->script_addrs);
2020fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ahb);
2021fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ipg);
2022c12fe497SVignesh Raman 	/* Kill the tasklet */
2023c12fe497SVignesh Raman 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2024c12fe497SVignesh Raman 		struct sdma_channel *sdmac = &sdma->channel[i];
2025c12fe497SVignesh Raman 
202657b772b8SRobin Gong 		tasklet_kill(&sdmac->vc.task);
202757b772b8SRobin Gong 		sdma_free_chan_resources(&sdmac->vc.chan);
2028c12fe497SVignesh Raman 	}
202923e11811SVignesh Raman 
203023e11811SVignesh Raman 	platform_set_drvdata(pdev, NULL);
203123e11811SVignesh Raman 	return 0;
20321ec1e82fSSascha Hauer }
20331ec1e82fSSascha Hauer 
20341ec1e82fSSascha Hauer static struct platform_driver sdma_driver = {
20351ec1e82fSSascha Hauer 	.driver		= {
20361ec1e82fSSascha Hauer 		.name	= "imx-sdma",
2037580975d7SShawn Guo 		.of_match_table = sdma_dt_ids,
20381ec1e82fSSascha Hauer 	},
203962550cd7SShawn Guo 	.id_table	= sdma_devtypes,
20401d1bbd30SMaxin B. John 	.remove		= sdma_remove,
204123e11811SVignesh Raman 	.probe		= sdma_probe,
20421ec1e82fSSascha Hauer };
20431ec1e82fSSascha Hauer 
204423e11811SVignesh Raman module_platform_driver(sdma_driver);
20451ec1e82fSSascha Hauer 
20461ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
20471ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver");
2048c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX6Q)
2049c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2050c0879342SNicolas Chauvet #endif
2051c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX7D)
2052c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2053c0879342SNicolas Chauvet #endif
20541ec1e82fSSascha Hauer MODULE_LICENSE("GPL");
2055