xref: /openbmc/linux/drivers/dma/imx-sdma.c (revision 0733d83905326baef3c25d8bd9a96fdc9eb71b86)
1c01faacaSFabio Estevam // SPDX-License-Identifier: GPL-2.0+
2c01faacaSFabio Estevam //
3c01faacaSFabio Estevam // drivers/dma/imx-sdma.c
4c01faacaSFabio Estevam //
5c01faacaSFabio Estevam // This file contains a driver for the Freescale Smart DMA engine
6c01faacaSFabio Estevam //
7c01faacaSFabio Estevam // Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8c01faacaSFabio Estevam //
9c01faacaSFabio Estevam // Based on code from Freescale:
10c01faacaSFabio Estevam //
11c01faacaSFabio Estevam // Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
121ec1e82fSSascha Hauer 
131ec1e82fSSascha Hauer #include <linux/init.h>
141d069bfaSMichael Olbrich #include <linux/iopoll.h>
15f8de8f4cSAxel Lin #include <linux/module.h>
161ec1e82fSSascha Hauer #include <linux/types.h>
170bbc1413SRichard Zhao #include <linux/bitops.h>
181ec1e82fSSascha Hauer #include <linux/mm.h>
191ec1e82fSSascha Hauer #include <linux/interrupt.h>
201ec1e82fSSascha Hauer #include <linux/clk.h>
212ccaef05SRichard Zhao #include <linux/delay.h>
221ec1e82fSSascha Hauer #include <linux/sched.h>
231ec1e82fSSascha Hauer #include <linux/semaphore.h>
241ec1e82fSSascha Hauer #include <linux/spinlock.h>
251ec1e82fSSascha Hauer #include <linux/device.h>
261ec1e82fSSascha Hauer #include <linux/dma-mapping.h>
271ec1e82fSSascha Hauer #include <linux/firmware.h>
281ec1e82fSSascha Hauer #include <linux/slab.h>
291ec1e82fSSascha Hauer #include <linux/platform_device.h>
301ec1e82fSSascha Hauer #include <linux/dmaengine.h>
31580975d7SShawn Guo #include <linux/of.h>
328391ecf4SShengjiu Wang #include <linux/of_address.h>
33580975d7SShawn Guo #include <linux/of_device.h>
349479e17cSShawn Guo #include <linux/of_dma.h>
35b8603d2aSLucas Stach #include <linux/workqueue.h>
361ec1e82fSSascha Hauer 
371ec1e82fSSascha Hauer #include <asm/irq.h>
3882906b13SArnd Bergmann #include <linux/platform_data/dma-imx-sdma.h>
3982906b13SArnd Bergmann #include <linux/platform_data/dma-imx.h>
40d078cd1bSZidan Wang #include <linux/regmap.h>
41d078cd1bSZidan Wang #include <linux/mfd/syscon.h>
42d078cd1bSZidan Wang #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
431ec1e82fSSascha Hauer 
44d2ebfb33SRussell King - ARM Linux #include "dmaengine.h"
4557b772b8SRobin Gong #include "virt-dma.h"
46d2ebfb33SRussell King - ARM Linux 
471ec1e82fSSascha Hauer /* SDMA registers */
481ec1e82fSSascha Hauer #define SDMA_H_C0PTR		0x000
491ec1e82fSSascha Hauer #define SDMA_H_INTR		0x004
501ec1e82fSSascha Hauer #define SDMA_H_STATSTOP		0x008
511ec1e82fSSascha Hauer #define SDMA_H_START		0x00c
521ec1e82fSSascha Hauer #define SDMA_H_EVTOVR		0x010
531ec1e82fSSascha Hauer #define SDMA_H_DSPOVR		0x014
541ec1e82fSSascha Hauer #define SDMA_H_HOSTOVR		0x018
551ec1e82fSSascha Hauer #define SDMA_H_EVTPEND		0x01c
561ec1e82fSSascha Hauer #define SDMA_H_DSPENBL		0x020
571ec1e82fSSascha Hauer #define SDMA_H_RESET		0x024
581ec1e82fSSascha Hauer #define SDMA_H_EVTERR		0x028
591ec1e82fSSascha Hauer #define SDMA_H_INTRMSK		0x02c
601ec1e82fSSascha Hauer #define SDMA_H_PSW		0x030
611ec1e82fSSascha Hauer #define SDMA_H_EVTERRDBG	0x034
621ec1e82fSSascha Hauer #define SDMA_H_CONFIG		0x038
631ec1e82fSSascha Hauer #define SDMA_ONCE_ENB		0x040
641ec1e82fSSascha Hauer #define SDMA_ONCE_DATA		0x044
651ec1e82fSSascha Hauer #define SDMA_ONCE_INSTR		0x048
661ec1e82fSSascha Hauer #define SDMA_ONCE_STAT		0x04c
671ec1e82fSSascha Hauer #define SDMA_ONCE_CMD		0x050
681ec1e82fSSascha Hauer #define SDMA_EVT_MIRROR		0x054
691ec1e82fSSascha Hauer #define SDMA_ILLINSTADDR	0x058
701ec1e82fSSascha Hauer #define SDMA_CHN0ADDR		0x05c
711ec1e82fSSascha Hauer #define SDMA_ONCE_RTB		0x060
721ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF1	0x070
731ec1e82fSSascha Hauer #define SDMA_XTRIG_CONF2	0x074
7462550cd7SShawn Guo #define SDMA_CHNENBL0_IMX35	0x200
7562550cd7SShawn Guo #define SDMA_CHNENBL0_IMX31	0x080
761ec1e82fSSascha Hauer #define SDMA_CHNPRI_0		0x100
771ec1e82fSSascha Hauer 
781ec1e82fSSascha Hauer /*
791ec1e82fSSascha Hauer  * Buffer descriptor status values.
801ec1e82fSSascha Hauer  */
811ec1e82fSSascha Hauer #define BD_DONE  0x01
821ec1e82fSSascha Hauer #define BD_WRAP  0x02
831ec1e82fSSascha Hauer #define BD_CONT  0x04
841ec1e82fSSascha Hauer #define BD_INTR  0x08
851ec1e82fSSascha Hauer #define BD_RROR  0x10
861ec1e82fSSascha Hauer #define BD_LAST  0x20
871ec1e82fSSascha Hauer #define BD_EXTD  0x80
881ec1e82fSSascha Hauer 
891ec1e82fSSascha Hauer /*
901ec1e82fSSascha Hauer  * Data Node descriptor status values.
911ec1e82fSSascha Hauer  */
921ec1e82fSSascha Hauer #define DND_END_OF_FRAME  0x80
931ec1e82fSSascha Hauer #define DND_END_OF_XFER   0x40
941ec1e82fSSascha Hauer #define DND_DONE          0x20
951ec1e82fSSascha Hauer #define DND_UNUSED        0x01
961ec1e82fSSascha Hauer 
971ec1e82fSSascha Hauer /*
981ec1e82fSSascha Hauer  * IPCV2 descriptor status values.
991ec1e82fSSascha Hauer  */
1001ec1e82fSSascha Hauer #define BD_IPCV2_END_OF_FRAME  0x40
1011ec1e82fSSascha Hauer 
1021ec1e82fSSascha Hauer #define IPCV2_MAX_NODES        50
1031ec1e82fSSascha Hauer /*
1041ec1e82fSSascha Hauer  * Error bit set in the CCB status field by the SDMA,
1051ec1e82fSSascha Hauer  * in setbd routine, in case of a transfer error
1061ec1e82fSSascha Hauer  */
1071ec1e82fSSascha Hauer #define DATA_ERROR  0x10000000
1081ec1e82fSSascha Hauer 
1091ec1e82fSSascha Hauer /*
1101ec1e82fSSascha Hauer  * Buffer descriptor commands.
1111ec1e82fSSascha Hauer  */
1121ec1e82fSSascha Hauer #define C0_ADDR             0x01
1131ec1e82fSSascha Hauer #define C0_LOAD             0x02
1141ec1e82fSSascha Hauer #define C0_DUMP             0x03
1151ec1e82fSSascha Hauer #define C0_SETCTX           0x07
1161ec1e82fSSascha Hauer #define C0_GETCTX           0x03
1171ec1e82fSSascha Hauer #define C0_SETDM            0x01
1181ec1e82fSSascha Hauer #define C0_SETPM            0x04
1191ec1e82fSSascha Hauer #define C0_GETDM            0x02
1201ec1e82fSSascha Hauer #define C0_GETPM            0x08
1211ec1e82fSSascha Hauer /*
1221ec1e82fSSascha Hauer  * Change endianness indicator in the BD command field
1231ec1e82fSSascha Hauer  */
1241ec1e82fSSascha Hauer #define CHANGE_ENDIANNESS   0x80
1251ec1e82fSSascha Hauer 
1261ec1e82fSSascha Hauer /*
1278391ecf4SShengjiu Wang  *  p_2_p watermark_level description
1288391ecf4SShengjiu Wang  *	Bits		Name			Description
1298391ecf4SShengjiu Wang  *	0-7		Lower WML		Lower watermark level
1308391ecf4SShengjiu Wang  *	8		PS			1: Pad Swallowing
1318391ecf4SShengjiu Wang  *						0: No Pad Swallowing
1328391ecf4SShengjiu Wang  *	9		PA			1: Pad Adding
1338391ecf4SShengjiu Wang  *						0: No Pad Adding
1348391ecf4SShengjiu Wang  *	10		SPDIF			If this bit is set both source
1358391ecf4SShengjiu Wang  *						and destination are on SPBA
1368391ecf4SShengjiu Wang  *	11		Source Bit(SP)		1: Source on SPBA
1378391ecf4SShengjiu Wang  *						0: Source on AIPS
1388391ecf4SShengjiu Wang  *	12		Destination Bit(DP)	1: Destination on SPBA
1398391ecf4SShengjiu Wang  *						0: Destination on AIPS
1408391ecf4SShengjiu Wang  *	13-15		---------		MUST BE 0
1418391ecf4SShengjiu Wang  *	16-23		Higher WML		HWML
1428391ecf4SShengjiu Wang  *	24-27		N			Total number of samples after
1438391ecf4SShengjiu Wang  *						which Pad adding/Swallowing
1448391ecf4SShengjiu Wang  *						must be done. It must be odd.
1458391ecf4SShengjiu Wang  *	28		Lower WML Event(LWE)	SDMA events reg to check for
1468391ecf4SShengjiu Wang  *						LWML event mask
1478391ecf4SShengjiu Wang  *						0: LWE in EVENTS register
1488391ecf4SShengjiu Wang  *						1: LWE in EVENTS2 register
1498391ecf4SShengjiu Wang  *	29		Higher WML Event(HWE)	SDMA events reg to check for
1508391ecf4SShengjiu Wang  *						HWML event mask
1518391ecf4SShengjiu Wang  *						0: HWE in EVENTS register
1528391ecf4SShengjiu Wang  *						1: HWE in EVENTS2 register
1538391ecf4SShengjiu Wang  *	30		---------		MUST BE 0
1548391ecf4SShengjiu Wang  *	31		CONT			1: Amount of samples to be
1558391ecf4SShengjiu Wang  *						transferred is unknown and
1568391ecf4SShengjiu Wang  *						script will keep on
1578391ecf4SShengjiu Wang  *						transferring samples as long as
1588391ecf4SShengjiu Wang  *						both events are detected and
1598391ecf4SShengjiu Wang  *						script must be manually stopped
1608391ecf4SShengjiu Wang  *						by the application
1618391ecf4SShengjiu Wang  *						0: The amount of samples to be
1628391ecf4SShengjiu Wang  *						transferred is equal to the
1638391ecf4SShengjiu Wang  *						count field of mode word
1648391ecf4SShengjiu Wang  */
1658391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWML	0xFF
1668391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PS		BIT(8)
1678391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_PA		BIT(9)
1688391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SPDIF	BIT(10)
1698391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_SP		BIT(11)
1708391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_DP		BIT(12)
1718391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWML	(0xFF << 16)
1728391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_LWE	BIT(28)
1738391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_HWE	BIT(29)
1748391ecf4SShengjiu Wang #define SDMA_WATERMARK_LEVEL_CONT	BIT(31)
1758391ecf4SShengjiu Wang 
176f9d4a398SNicolin Chen #define SDMA_DMA_BUSWIDTHS	(BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
177f9d4a398SNicolin Chen 				 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
178f9d4a398SNicolin Chen 				 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
179f9d4a398SNicolin Chen 
180f9d4a398SNicolin Chen #define SDMA_DMA_DIRECTIONS	(BIT(DMA_DEV_TO_MEM) | \
181f9d4a398SNicolin Chen 				 BIT(DMA_MEM_TO_DEV) | \
182f9d4a398SNicolin Chen 				 BIT(DMA_DEV_TO_DEV))
183f9d4a398SNicolin Chen 
1848391ecf4SShengjiu Wang /*
1851ec1e82fSSascha Hauer  * Mode/Count of data node descriptors - IPCv2
1861ec1e82fSSascha Hauer  */
1871ec1e82fSSascha Hauer struct sdma_mode_count {
1884a6b2e8aSRobin Gong #define SDMA_BD_MAX_CNT	0xffff
1891ec1e82fSSascha Hauer 	u32 count   : 16; /* size of the buffer pointed by this BD */
1901ec1e82fSSascha Hauer 	u32 status  :  8; /* E,R,I,C,W,D status bits stored here */
191e4b75760SMartin Kaiser 	u32 command :  8; /* command mostly used for channel 0 */
1921ec1e82fSSascha Hauer };
1931ec1e82fSSascha Hauer 
1941ec1e82fSSascha Hauer /*
1951ec1e82fSSascha Hauer  * Buffer descriptor
1961ec1e82fSSascha Hauer  */
1971ec1e82fSSascha Hauer struct sdma_buffer_descriptor {
1981ec1e82fSSascha Hauer 	struct sdma_mode_count  mode;
1991ec1e82fSSascha Hauer 	u32 buffer_addr;	/* address of the buffer described */
2001ec1e82fSSascha Hauer 	u32 ext_buffer_addr;	/* extended buffer address */
2011ec1e82fSSascha Hauer } __attribute__ ((packed));
2021ec1e82fSSascha Hauer 
2031ec1e82fSSascha Hauer /**
2041ec1e82fSSascha Hauer  * struct sdma_channel_control - Channel control Block
2051ec1e82fSSascha Hauer  *
20624ca312dSRobin Gong  * @current_bd_ptr:	current buffer descriptor processed
20724ca312dSRobin Gong  * @base_bd_ptr:	first element of buffer descriptor array
20824ca312dSRobin Gong  * @unused:		padding. The SDMA engine expects an array of 128 byte
2091ec1e82fSSascha Hauer  *			control blocks
2101ec1e82fSSascha Hauer  */
2111ec1e82fSSascha Hauer struct sdma_channel_control {
2121ec1e82fSSascha Hauer 	u32 current_bd_ptr;
2131ec1e82fSSascha Hauer 	u32 base_bd_ptr;
2141ec1e82fSSascha Hauer 	u32 unused[2];
2151ec1e82fSSascha Hauer } __attribute__ ((packed));
2161ec1e82fSSascha Hauer 
2171ec1e82fSSascha Hauer /**
2181ec1e82fSSascha Hauer  * struct sdma_state_registers - SDMA context for a channel
2191ec1e82fSSascha Hauer  *
2201ec1e82fSSascha Hauer  * @pc:		program counter
22124ca312dSRobin Gong  * @unused1:	unused
2221ec1e82fSSascha Hauer  * @t:		test bit: status of arithmetic & test instruction
2231ec1e82fSSascha Hauer  * @rpc:	return program counter
22424ca312dSRobin Gong  * @unused0:	unused
2251ec1e82fSSascha Hauer  * @sf:		source fault while loading data
2261ec1e82fSSascha Hauer  * @spc:	loop start program counter
22724ca312dSRobin Gong  * @unused2:	unused
2281ec1e82fSSascha Hauer  * @df:		destination fault while storing data
2291ec1e82fSSascha Hauer  * @epc:	loop end program counter
2301ec1e82fSSascha Hauer  * @lm:		loop mode
2311ec1e82fSSascha Hauer  */
2321ec1e82fSSascha Hauer struct sdma_state_registers {
2331ec1e82fSSascha Hauer 	u32 pc     :14;
2341ec1e82fSSascha Hauer 	u32 unused1: 1;
2351ec1e82fSSascha Hauer 	u32 t      : 1;
2361ec1e82fSSascha Hauer 	u32 rpc    :14;
2371ec1e82fSSascha Hauer 	u32 unused0: 1;
2381ec1e82fSSascha Hauer 	u32 sf     : 1;
2391ec1e82fSSascha Hauer 	u32 spc    :14;
2401ec1e82fSSascha Hauer 	u32 unused2: 1;
2411ec1e82fSSascha Hauer 	u32 df     : 1;
2421ec1e82fSSascha Hauer 	u32 epc    :14;
2431ec1e82fSSascha Hauer 	u32 lm     : 2;
2441ec1e82fSSascha Hauer } __attribute__ ((packed));
2451ec1e82fSSascha Hauer 
2461ec1e82fSSascha Hauer /**
2471ec1e82fSSascha Hauer  * struct sdma_context_data - sdma context specific to a channel
2481ec1e82fSSascha Hauer  *
2491ec1e82fSSascha Hauer  * @channel_state:	channel state bits
2501ec1e82fSSascha Hauer  * @gReg:		general registers
2511ec1e82fSSascha Hauer  * @mda:		burst dma destination address register
2521ec1e82fSSascha Hauer  * @msa:		burst dma source address register
2531ec1e82fSSascha Hauer  * @ms:			burst dma status register
2541ec1e82fSSascha Hauer  * @md:			burst dma data register
2551ec1e82fSSascha Hauer  * @pda:		peripheral dma destination address register
2561ec1e82fSSascha Hauer  * @psa:		peripheral dma source address register
2571ec1e82fSSascha Hauer  * @ps:			peripheral dma status register
2581ec1e82fSSascha Hauer  * @pd:			peripheral dma data register
2591ec1e82fSSascha Hauer  * @ca:			CRC polynomial register
2601ec1e82fSSascha Hauer  * @cs:			CRC accumulator register
2611ec1e82fSSascha Hauer  * @dda:		dedicated core destination address register
2621ec1e82fSSascha Hauer  * @dsa:		dedicated core source address register
2631ec1e82fSSascha Hauer  * @ds:			dedicated core status register
2641ec1e82fSSascha Hauer  * @dd:			dedicated core data register
26524ca312dSRobin Gong  * @scratch0:		1st word of dedicated ram for context switch
26624ca312dSRobin Gong  * @scratch1:		2nd word of dedicated ram for context switch
26724ca312dSRobin Gong  * @scratch2:		3rd word of dedicated ram for context switch
26824ca312dSRobin Gong  * @scratch3:		4th word of dedicated ram for context switch
26924ca312dSRobin Gong  * @scratch4:		5th word of dedicated ram for context switch
27024ca312dSRobin Gong  * @scratch5:		6th word of dedicated ram for context switch
27124ca312dSRobin Gong  * @scratch6:		7th word of dedicated ram for context switch
27224ca312dSRobin Gong  * @scratch7:		8th word of dedicated ram for context switch
2731ec1e82fSSascha Hauer  */
2741ec1e82fSSascha Hauer struct sdma_context_data {
2751ec1e82fSSascha Hauer 	struct sdma_state_registers  channel_state;
2761ec1e82fSSascha Hauer 	u32  gReg[8];
2771ec1e82fSSascha Hauer 	u32  mda;
2781ec1e82fSSascha Hauer 	u32  msa;
2791ec1e82fSSascha Hauer 	u32  ms;
2801ec1e82fSSascha Hauer 	u32  md;
2811ec1e82fSSascha Hauer 	u32  pda;
2821ec1e82fSSascha Hauer 	u32  psa;
2831ec1e82fSSascha Hauer 	u32  ps;
2841ec1e82fSSascha Hauer 	u32  pd;
2851ec1e82fSSascha Hauer 	u32  ca;
2861ec1e82fSSascha Hauer 	u32  cs;
2871ec1e82fSSascha Hauer 	u32  dda;
2881ec1e82fSSascha Hauer 	u32  dsa;
2891ec1e82fSSascha Hauer 	u32  ds;
2901ec1e82fSSascha Hauer 	u32  dd;
2911ec1e82fSSascha Hauer 	u32  scratch0;
2921ec1e82fSSascha Hauer 	u32  scratch1;
2931ec1e82fSSascha Hauer 	u32  scratch2;
2941ec1e82fSSascha Hauer 	u32  scratch3;
2951ec1e82fSSascha Hauer 	u32  scratch4;
2961ec1e82fSSascha Hauer 	u32  scratch5;
2971ec1e82fSSascha Hauer 	u32  scratch6;
2981ec1e82fSSascha Hauer 	u32  scratch7;
2991ec1e82fSSascha Hauer } __attribute__ ((packed));
3001ec1e82fSSascha Hauer 
3011ec1e82fSSascha Hauer 
3021ec1e82fSSascha Hauer struct sdma_engine;
3031ec1e82fSSascha Hauer 
3041ec1e82fSSascha Hauer /**
30576c33d27SSascha Hauer  * struct sdma_desc - descriptor structor for one transfer
30624ca312dSRobin Gong  * @vd:			descriptor for virt dma
30724ca312dSRobin Gong  * @num_bd:		number of descriptors currently handling
30824ca312dSRobin Gong  * @bd_phys:		physical address of bd
30924ca312dSRobin Gong  * @buf_tail:		ID of the buffer that was processed
31024ca312dSRobin Gong  * @buf_ptail:		ID of the previous buffer that was processed
31124ca312dSRobin Gong  * @period_len:		period length, used in cyclic.
31224ca312dSRobin Gong  * @chn_real_count:	the real count updated from bd->mode.count
31324ca312dSRobin Gong  * @chn_count:		the transfer count set
31424ca312dSRobin Gong  * @sdmac:		sdma_channel pointer
31524ca312dSRobin Gong  * @bd:			pointer of allocate bd
31676c33d27SSascha Hauer  */
31776c33d27SSascha Hauer struct sdma_desc {
31857b772b8SRobin Gong 	struct virt_dma_desc	vd;
31976c33d27SSascha Hauer 	unsigned int		num_bd;
32076c33d27SSascha Hauer 	dma_addr_t		bd_phys;
32176c33d27SSascha Hauer 	unsigned int		buf_tail;
32276c33d27SSascha Hauer 	unsigned int		buf_ptail;
32376c33d27SSascha Hauer 	unsigned int		period_len;
32476c33d27SSascha Hauer 	unsigned int		chn_real_count;
32576c33d27SSascha Hauer 	unsigned int		chn_count;
32676c33d27SSascha Hauer 	struct sdma_channel	*sdmac;
32776c33d27SSascha Hauer 	struct sdma_buffer_descriptor *bd;
32876c33d27SSascha Hauer };
32976c33d27SSascha Hauer 
33076c33d27SSascha Hauer /**
3311ec1e82fSSascha Hauer  * struct sdma_channel - housekeeping for a SDMA channel
3321ec1e82fSSascha Hauer  *
33324ca312dSRobin Gong  * @vc:			virt_dma base structure
33424ca312dSRobin Gong  * @desc:		sdma description including vd and other special member
33524ca312dSRobin Gong  * @sdma:		pointer to the SDMA engine for this channel
33624ca312dSRobin Gong  * @channel:		the channel number, matches dmaengine chan_id + 1
33724ca312dSRobin Gong  * @direction:		transfer type. Needed for setting SDMA script
338d0c4a149SLee Jones  * @slave_config:	Slave configuration
33924ca312dSRobin Gong  * @peripheral_type:	Peripheral type. Needed for setting SDMA script
34024ca312dSRobin Gong  * @event_id0:		aka dma request line
34124ca312dSRobin Gong  * @event_id1:		for channels that use 2 events
34224ca312dSRobin Gong  * @word_size:		peripheral access size
34324ca312dSRobin Gong  * @pc_from_device:	script address for those device_2_memory
34424ca312dSRobin Gong  * @pc_to_device:	script address for those memory_2_device
34524ca312dSRobin Gong  * @device_to_device:	script address for those device_2_device
3460f06c027SRobin Gong  * @pc_to_pc:		script address for those memory_2_memory
34724ca312dSRobin Gong  * @flags:		loop mode or not
34824ca312dSRobin Gong  * @per_address:	peripheral source or destination address in common case
34924ca312dSRobin Gong  *                      destination address in p_2_p case
35024ca312dSRobin Gong  * @per_address2:	peripheral source address in p_2_p case
35124ca312dSRobin Gong  * @event_mask:		event mask used in p_2_p script
35224ca312dSRobin Gong  * @watermark_level:	value for gReg[7], some script will extend it from
35324ca312dSRobin Gong  *			basic watermark such as p_2_p
35424ca312dSRobin Gong  * @shp_addr:		value for gReg[6]
35524ca312dSRobin Gong  * @per_addr:		value for gReg[2]
35624ca312dSRobin Gong  * @status:		status of dma channel
357d0c4a149SLee Jones  * @context_loaded:	ensure context is only loaded once
35824ca312dSRobin Gong  * @data:		specific sdma interface structure
35924ca312dSRobin Gong  * @bd_pool:		dma_pool for bd
360d0c4a149SLee Jones  * @terminate_worker:	used to call back into terminate work function
3611ec1e82fSSascha Hauer  */
3621ec1e82fSSascha Hauer struct sdma_channel {
36357b772b8SRobin Gong 	struct virt_dma_chan		vc;
36476c33d27SSascha Hauer 	struct sdma_desc		*desc;
3651ec1e82fSSascha Hauer 	struct sdma_engine		*sdma;
3661ec1e82fSSascha Hauer 	unsigned int			channel;
367db8196dfSVinod Koul 	enum dma_transfer_direction		direction;
368107d0644SVinod Koul 	struct dma_slave_config		slave_config;
3691ec1e82fSSascha Hauer 	enum sdma_peripheral_type	peripheral_type;
3701ec1e82fSSascha Hauer 	unsigned int			event_id0;
3711ec1e82fSSascha Hauer 	unsigned int			event_id1;
3721ec1e82fSSascha Hauer 	enum dma_slave_buswidth		word_size;
3731ec1e82fSSascha Hauer 	unsigned int			pc_from_device, pc_to_device;
3748391ecf4SShengjiu Wang 	unsigned int			device_to_device;
3750f06c027SRobin Gong 	unsigned int                    pc_to_pc;
3761ec1e82fSSascha Hauer 	unsigned long			flags;
3778391ecf4SShengjiu Wang 	dma_addr_t			per_address, per_address2;
3780bbc1413SRichard Zhao 	unsigned long			event_mask[2];
3790bbc1413SRichard Zhao 	unsigned long			watermark_level;
3801ec1e82fSSascha Hauer 	u32				shp_addr, per_addr;
3811ec1e82fSSascha Hauer 	enum dma_status			status;
382ad0d92d7SRobin Gong 	bool				context_loaded;
3830b351865SNicolin Chen 	struct imx_dma_data		data;
384b8603d2aSLucas Stach 	struct work_struct		terminate_worker;
3851ec1e82fSSascha Hauer };
3861ec1e82fSSascha Hauer 
3870bbc1413SRichard Zhao #define IMX_DMA_SG_LOOP		BIT(0)
3881ec1e82fSSascha Hauer 
3891ec1e82fSSascha Hauer #define MAX_DMA_CHANNELS 32
3901ec1e82fSSascha Hauer #define MXC_SDMA_DEFAULT_PRIORITY 1
3911ec1e82fSSascha Hauer #define MXC_SDMA_MIN_PRIORITY 1
3921ec1e82fSSascha Hauer #define MXC_SDMA_MAX_PRIORITY 7
3931ec1e82fSSascha Hauer 
3941ec1e82fSSascha Hauer #define SDMA_FIRMWARE_MAGIC 0x414d4453
3951ec1e82fSSascha Hauer 
3961ec1e82fSSascha Hauer /**
3971ec1e82fSSascha Hauer  * struct sdma_firmware_header - Layout of the firmware image
3981ec1e82fSSascha Hauer  *
39924ca312dSRobin Gong  * @magic:		"SDMA"
40024ca312dSRobin Gong  * @version_major:	increased whenever layout of struct
40124ca312dSRobin Gong  *			sdma_script_start_addrs changes.
40224ca312dSRobin Gong  * @version_minor:	firmware minor version (for binary compatible changes)
40324ca312dSRobin Gong  * @script_addrs_start:	offset of struct sdma_script_start_addrs in this image
40424ca312dSRobin Gong  * @num_script_addrs:	Number of script addresses in this image
40524ca312dSRobin Gong  * @ram_code_start:	offset of SDMA ram image in this firmware image
40624ca312dSRobin Gong  * @ram_code_size:	size of SDMA ram image
40724ca312dSRobin Gong  * @script_addrs:	Stores the start address of the SDMA scripts
4081ec1e82fSSascha Hauer  *			(in SDMA memory space)
4091ec1e82fSSascha Hauer  */
4101ec1e82fSSascha Hauer struct sdma_firmware_header {
4111ec1e82fSSascha Hauer 	u32	magic;
4121ec1e82fSSascha Hauer 	u32	version_major;
4131ec1e82fSSascha Hauer 	u32	version_minor;
4141ec1e82fSSascha Hauer 	u32	script_addrs_start;
4151ec1e82fSSascha Hauer 	u32	num_script_addrs;
4161ec1e82fSSascha Hauer 	u32	ram_code_start;
4171ec1e82fSSascha Hauer 	u32	ram_code_size;
4181ec1e82fSSascha Hauer };
4191ec1e82fSSascha Hauer 
42017bba72fSSascha Hauer struct sdma_driver_data {
42117bba72fSSascha Hauer 	int chnenbl0;
42217bba72fSSascha Hauer 	int num_events;
423dcfec3c0SSascha Hauer 	struct sdma_script_start_addrs	*script_addrs;
424941acd56SAngus Ainslie (Purism) 	bool check_ratio;
42562550cd7SShawn Guo };
42662550cd7SShawn Guo 
4271ec1e82fSSascha Hauer struct sdma_engine {
4281ec1e82fSSascha Hauer 	struct device			*dev;
4291ec1e82fSSascha Hauer 	struct sdma_channel		channel[MAX_DMA_CHANNELS];
4301ec1e82fSSascha Hauer 	struct sdma_channel_control	*channel_control;
4311ec1e82fSSascha Hauer 	void __iomem			*regs;
4321ec1e82fSSascha Hauer 	struct sdma_context_data	*context;
4331ec1e82fSSascha Hauer 	dma_addr_t			context_phys;
4341ec1e82fSSascha Hauer 	struct dma_device		dma_device;
4357560e3f3SSascha Hauer 	struct clk			*clk_ipg;
4367560e3f3SSascha Hauer 	struct clk			*clk_ahb;
4372ccaef05SRichard Zhao 	spinlock_t			channel_0_lock;
438cd72b846SNicolin Chen 	u32				script_number;
4391ec1e82fSSascha Hauer 	struct sdma_script_start_addrs	*script_addrs;
44017bba72fSSascha Hauer 	const struct sdma_driver_data	*drvdata;
4418391ecf4SShengjiu Wang 	u32				spba_start_addr;
4428391ecf4SShengjiu Wang 	u32				spba_end_addr;
4435bb9dbb5SVinod Koul 	unsigned int			irq;
44476c33d27SSascha Hauer 	dma_addr_t			bd0_phys;
44576c33d27SSascha Hauer 	struct sdma_buffer_descriptor	*bd0;
44625aaa75dSAngus Ainslie (Purism) 	/* clock ratio for AHB:SDMA core. 1:1 is 1, 2:1 is 0*/
44725aaa75dSAngus Ainslie (Purism) 	bool				clk_ratio;
44817bba72fSSascha Hauer };
44917bba72fSSascha Hauer 
450107d0644SVinod Koul static int sdma_config_write(struct dma_chan *chan,
451107d0644SVinod Koul 		       struct dma_slave_config *dmaengine_cfg,
452107d0644SVinod Koul 		       enum dma_transfer_direction direction);
453107d0644SVinod Koul 
454e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx31 = {
45517bba72fSSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX31,
45617bba72fSSascha Hauer 	.num_events = 32,
45717bba72fSSascha Hauer };
45817bba72fSSascha Hauer 
459dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx25 = {
460dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 729,
461dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 904,
462dcfec3c0SSascha Hauer 	.per_2_app_addr = 1255,
463dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 834,
464dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1120,
465dcfec3c0SSascha Hauer 	.per_2_shp_addr = 1329,
466dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 1048,
467dcfec3c0SSascha Hauer 	.ata_2_mcu_addr = 1560,
468dcfec3c0SSascha Hauer 	.mcu_2_ata_addr = 1479,
469dcfec3c0SSascha Hauer 	.app_2_per_addr = 1189,
470dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 770,
471dcfec3c0SSascha Hauer 	.shp_2_per_addr = 1407,
472dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 979,
473dcfec3c0SSascha Hauer };
474dcfec3c0SSascha Hauer 
475e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx25 = {
476dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
477dcfec3c0SSascha Hauer 	.num_events = 48,
478dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx25,
479dcfec3c0SSascha Hauer };
480dcfec3c0SSascha Hauer 
481e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx35 = {
48217bba72fSSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
48317bba72fSSascha Hauer 	.num_events = 48,
4841ec1e82fSSascha Hauer };
4851ec1e82fSSascha Hauer 
486dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx51 = {
487dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
488dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
489dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
490dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 961,
491dcfec3c0SSascha Hauer 	.ata_2_mcu_addr = 1473,
492dcfec3c0SSascha Hauer 	.mcu_2_ata_addr = 1392,
493dcfec3c0SSascha Hauer 	.app_2_per_addr = 1033,
494dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
495dcfec3c0SSascha Hauer 	.shp_2_per_addr = 1251,
496dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 892,
497dcfec3c0SSascha Hauer };
498dcfec3c0SSascha Hauer 
499e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx51 = {
500dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
501dcfec3c0SSascha Hauer 	.num_events = 48,
502dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx51,
503dcfec3c0SSascha Hauer };
504dcfec3c0SSascha Hauer 
505dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx53 = {
506dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
507dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
508dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
509dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
510dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 891,
511dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 960,
512dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1032,
513dcfec3c0SSascha Hauer 	.spdif_2_mcu_addr = 1100,
514dcfec3c0SSascha Hauer 	.mcu_2_spdif_addr = 1134,
515dcfec3c0SSascha Hauer 	.firi_2_mcu_addr = 1193,
516dcfec3c0SSascha Hauer 	.mcu_2_firi_addr = 1290,
517dcfec3c0SSascha Hauer };
518dcfec3c0SSascha Hauer 
519e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx53 = {
520dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
521dcfec3c0SSascha Hauer 	.num_events = 48,
522dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx53,
523dcfec3c0SSascha Hauer };
524dcfec3c0SSascha Hauer 
525dcfec3c0SSascha Hauer static struct sdma_script_start_addrs sdma_script_imx6q = {
526dcfec3c0SSascha Hauer 	.ap_2_ap_addr = 642,
527dcfec3c0SSascha Hauer 	.uart_2_mcu_addr = 817,
528dcfec3c0SSascha Hauer 	.mcu_2_app_addr = 747,
529dcfec3c0SSascha Hauer 	.per_2_per_addr = 6331,
530dcfec3c0SSascha Hauer 	.uartsh_2_mcu_addr = 1032,
531dcfec3c0SSascha Hauer 	.mcu_2_shp_addr = 960,
532dcfec3c0SSascha Hauer 	.app_2_mcu_addr = 683,
533dcfec3c0SSascha Hauer 	.shp_2_mcu_addr = 891,
534dcfec3c0SSascha Hauer 	.spdif_2_mcu_addr = 1100,
535dcfec3c0SSascha Hauer 	.mcu_2_spdif_addr = 1134,
536dcfec3c0SSascha Hauer };
537dcfec3c0SSascha Hauer 
538e9fd58deSFabio Estevam static struct sdma_driver_data sdma_imx6q = {
539dcfec3c0SSascha Hauer 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
540dcfec3c0SSascha Hauer 	.num_events = 48,
541dcfec3c0SSascha Hauer 	.script_addrs = &sdma_script_imx6q,
542dcfec3c0SSascha Hauer };
543dcfec3c0SSascha Hauer 
544b7d2648aSFabio Estevam static struct sdma_script_start_addrs sdma_script_imx7d = {
545b7d2648aSFabio Estevam 	.ap_2_ap_addr = 644,
546b7d2648aSFabio Estevam 	.uart_2_mcu_addr = 819,
547b7d2648aSFabio Estevam 	.mcu_2_app_addr = 749,
548b7d2648aSFabio Estevam 	.uartsh_2_mcu_addr = 1034,
549b7d2648aSFabio Estevam 	.mcu_2_shp_addr = 962,
550b7d2648aSFabio Estevam 	.app_2_mcu_addr = 685,
551b7d2648aSFabio Estevam 	.shp_2_mcu_addr = 893,
552b7d2648aSFabio Estevam 	.spdif_2_mcu_addr = 1102,
553b7d2648aSFabio Estevam 	.mcu_2_spdif_addr = 1136,
554b7d2648aSFabio Estevam };
555b7d2648aSFabio Estevam 
556b7d2648aSFabio Estevam static struct sdma_driver_data sdma_imx7d = {
557b7d2648aSFabio Estevam 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
558b7d2648aSFabio Estevam 	.num_events = 48,
559b7d2648aSFabio Estevam 	.script_addrs = &sdma_script_imx7d,
560b7d2648aSFabio Estevam };
561b7d2648aSFabio Estevam 
562941acd56SAngus Ainslie (Purism) static struct sdma_driver_data sdma_imx8mq = {
563941acd56SAngus Ainslie (Purism) 	.chnenbl0 = SDMA_CHNENBL0_IMX35,
564941acd56SAngus Ainslie (Purism) 	.num_events = 48,
565941acd56SAngus Ainslie (Purism) 	.script_addrs = &sdma_script_imx7d,
566941acd56SAngus Ainslie (Purism) 	.check_ratio = 1,
567941acd56SAngus Ainslie (Purism) };
568941acd56SAngus Ainslie (Purism) 
569580975d7SShawn Guo static const struct of_device_id sdma_dt_ids[] = {
570dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
571dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
572dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
57317bba72fSSascha Hauer 	{ .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
574dcfec3c0SSascha Hauer 	{ .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
57563edea16SMarkus Pargmann 	{ .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
576b7d2648aSFabio Estevam 	{ .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
577941acd56SAngus Ainslie (Purism) 	{ .compatible = "fsl,imx8mq-sdma", .data = &sdma_imx8mq, },
578580975d7SShawn Guo 	{ /* sentinel */ }
579580975d7SShawn Guo };
580580975d7SShawn Guo MODULE_DEVICE_TABLE(of, sdma_dt_ids);
581580975d7SShawn Guo 
5820bbc1413SRichard Zhao #define SDMA_H_CONFIG_DSPDMA	BIT(12) /* indicates if the DSPDMA is used */
5830bbc1413SRichard Zhao #define SDMA_H_CONFIG_RTD_PINS	BIT(11) /* indicates if Real-Time Debug pins are enabled */
5840bbc1413SRichard Zhao #define SDMA_H_CONFIG_ACR	BIT(4)  /* indicates if AHB freq /core freq = 2 or 1 */
5851ec1e82fSSascha Hauer #define SDMA_H_CONFIG_CSM	(3)       /* indicates which context switch mode is selected*/
5861ec1e82fSSascha Hauer 
5871ec1e82fSSascha Hauer static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
5881ec1e82fSSascha Hauer {
58917bba72fSSascha Hauer 	u32 chnenbl0 = sdma->drvdata->chnenbl0;
5901ec1e82fSSascha Hauer 	return chnenbl0 + event * 4;
5911ec1e82fSSascha Hauer }
5921ec1e82fSSascha Hauer 
5931ec1e82fSSascha Hauer static int sdma_config_ownership(struct sdma_channel *sdmac,
5941ec1e82fSSascha Hauer 		bool event_override, bool mcu_override, bool dsp_override)
5951ec1e82fSSascha Hauer {
5961ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
5971ec1e82fSSascha Hauer 	int channel = sdmac->channel;
5980bbc1413SRichard Zhao 	unsigned long evt, mcu, dsp;
5991ec1e82fSSascha Hauer 
6001ec1e82fSSascha Hauer 	if (event_override && mcu_override && dsp_override)
6011ec1e82fSSascha Hauer 		return -EINVAL;
6021ec1e82fSSascha Hauer 
603c4b56857SRichard Zhao 	evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
604c4b56857SRichard Zhao 	mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
605c4b56857SRichard Zhao 	dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
6061ec1e82fSSascha Hauer 
6071ec1e82fSSascha Hauer 	if (dsp_override)
6080bbc1413SRichard Zhao 		__clear_bit(channel, &dsp);
6091ec1e82fSSascha Hauer 	else
6100bbc1413SRichard Zhao 		__set_bit(channel, &dsp);
6111ec1e82fSSascha Hauer 
6121ec1e82fSSascha Hauer 	if (event_override)
6130bbc1413SRichard Zhao 		__clear_bit(channel, &evt);
6141ec1e82fSSascha Hauer 	else
6150bbc1413SRichard Zhao 		__set_bit(channel, &evt);
6161ec1e82fSSascha Hauer 
6171ec1e82fSSascha Hauer 	if (mcu_override)
6180bbc1413SRichard Zhao 		__clear_bit(channel, &mcu);
6191ec1e82fSSascha Hauer 	else
6200bbc1413SRichard Zhao 		__set_bit(channel, &mcu);
6211ec1e82fSSascha Hauer 
622c4b56857SRichard Zhao 	writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
623c4b56857SRichard Zhao 	writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
624c4b56857SRichard Zhao 	writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
6251ec1e82fSSascha Hauer 
6261ec1e82fSSascha Hauer 	return 0;
6271ec1e82fSSascha Hauer }
6281ec1e82fSSascha Hauer 
629b9a59166SRichard Zhao static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
630b9a59166SRichard Zhao {
6310bbc1413SRichard Zhao 	writel(BIT(channel), sdma->regs + SDMA_H_START);
632b9a59166SRichard Zhao }
633b9a59166SRichard Zhao 
6341ec1e82fSSascha Hauer /*
6352ccaef05SRichard Zhao  * sdma_run_channel0 - run a channel and wait till it's done
6361ec1e82fSSascha Hauer  */
6372ccaef05SRichard Zhao static int sdma_run_channel0(struct sdma_engine *sdma)
6381ec1e82fSSascha Hauer {
6391ec1e82fSSascha Hauer 	int ret;
6401d069bfaSMichael Olbrich 	u32 reg;
6411ec1e82fSSascha Hauer 
6422ccaef05SRichard Zhao 	sdma_enable_channel(sdma, 0);
6431ec1e82fSSascha Hauer 
6441d069bfaSMichael Olbrich 	ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
6451d069bfaSMichael Olbrich 						reg, !(reg & 1), 1, 500);
6461d069bfaSMichael Olbrich 	if (ret)
6472ccaef05SRichard Zhao 		dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
6481ec1e82fSSascha Hauer 
649855832e4SRobin Gong 	/* Set bits of CONFIG register with dynamic context switching */
65025aaa75dSAngus Ainslie (Purism) 	reg = readl(sdma->regs + SDMA_H_CONFIG);
65125aaa75dSAngus Ainslie (Purism) 	if ((reg & SDMA_H_CONFIG_CSM) == 0) {
65225aaa75dSAngus Ainslie (Purism) 		reg |= SDMA_H_CONFIG_CSM;
65325aaa75dSAngus Ainslie (Purism) 		writel_relaxed(reg, sdma->regs + SDMA_H_CONFIG);
65425aaa75dSAngus Ainslie (Purism) 	}
655855832e4SRobin Gong 
6561d069bfaSMichael Olbrich 	return ret;
6571ec1e82fSSascha Hauer }
6581ec1e82fSSascha Hauer 
6591ec1e82fSSascha Hauer static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
6601ec1e82fSSascha Hauer 		u32 address)
6611ec1e82fSSascha Hauer {
66276c33d27SSascha Hauer 	struct sdma_buffer_descriptor *bd0 = sdma->bd0;
6631ec1e82fSSascha Hauer 	void *buf_virt;
6641ec1e82fSSascha Hauer 	dma_addr_t buf_phys;
6651ec1e82fSSascha Hauer 	int ret;
6662ccaef05SRichard Zhao 	unsigned long flags;
66773eab978SSascha Hauer 
668ceaf5226SAndy Duan 	buf_virt = dma_alloc_coherent(sdma->dev, size, &buf_phys, GFP_KERNEL);
66973eab978SSascha Hauer 	if (!buf_virt) {
6702ccaef05SRichard Zhao 		return -ENOMEM;
67173eab978SSascha Hauer 	}
6721ec1e82fSSascha Hauer 
6732ccaef05SRichard Zhao 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
6742ccaef05SRichard Zhao 
6751ec1e82fSSascha Hauer 	bd0->mode.command = C0_SETPM;
6763f93a4f2SRobin Gong 	bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
6771ec1e82fSSascha Hauer 	bd0->mode.count = size / 2;
6781ec1e82fSSascha Hauer 	bd0->buffer_addr = buf_phys;
6791ec1e82fSSascha Hauer 	bd0->ext_buffer_addr = address;
6801ec1e82fSSascha Hauer 
6811ec1e82fSSascha Hauer 	memcpy(buf_virt, buf, size);
6821ec1e82fSSascha Hauer 
6832ccaef05SRichard Zhao 	ret = sdma_run_channel0(sdma);
6842ccaef05SRichard Zhao 
6852ccaef05SRichard Zhao 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
6861ec1e82fSSascha Hauer 
687ceaf5226SAndy Duan 	dma_free_coherent(sdma->dev, size, buf_virt, buf_phys);
6881ec1e82fSSascha Hauer 
6891ec1e82fSSascha Hauer 	return ret;
6901ec1e82fSSascha Hauer }
6911ec1e82fSSascha Hauer 
6921ec1e82fSSascha Hauer static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
6931ec1e82fSSascha Hauer {
6941ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
6951ec1e82fSSascha Hauer 	int channel = sdmac->channel;
6960bbc1413SRichard Zhao 	unsigned long val;
6971ec1e82fSSascha Hauer 	u32 chnenbl = chnenbl_ofs(sdma, event);
6981ec1e82fSSascha Hauer 
699c4b56857SRichard Zhao 	val = readl_relaxed(sdma->regs + chnenbl);
7000bbc1413SRichard Zhao 	__set_bit(channel, &val);
701c4b56857SRichard Zhao 	writel_relaxed(val, sdma->regs + chnenbl);
7021ec1e82fSSascha Hauer }
7031ec1e82fSSascha Hauer 
7041ec1e82fSSascha Hauer static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
7051ec1e82fSSascha Hauer {
7061ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
7071ec1e82fSSascha Hauer 	int channel = sdmac->channel;
7081ec1e82fSSascha Hauer 	u32 chnenbl = chnenbl_ofs(sdma, event);
7090bbc1413SRichard Zhao 	unsigned long val;
7101ec1e82fSSascha Hauer 
711c4b56857SRichard Zhao 	val = readl_relaxed(sdma->regs + chnenbl);
7120bbc1413SRichard Zhao 	__clear_bit(channel, &val);
713c4b56857SRichard Zhao 	writel_relaxed(val, sdma->regs + chnenbl);
7141ec1e82fSSascha Hauer }
7151ec1e82fSSascha Hauer 
71657b772b8SRobin Gong static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
71757b772b8SRobin Gong {
71857b772b8SRobin Gong 	return container_of(t, struct sdma_desc, vd.tx);
71957b772b8SRobin Gong }
72057b772b8SRobin Gong 
72157b772b8SRobin Gong static void sdma_start_desc(struct sdma_channel *sdmac)
72257b772b8SRobin Gong {
72357b772b8SRobin Gong 	struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
72457b772b8SRobin Gong 	struct sdma_desc *desc;
72557b772b8SRobin Gong 	struct sdma_engine *sdma = sdmac->sdma;
72657b772b8SRobin Gong 	int channel = sdmac->channel;
72757b772b8SRobin Gong 
72857b772b8SRobin Gong 	if (!vd) {
72957b772b8SRobin Gong 		sdmac->desc = NULL;
73057b772b8SRobin Gong 		return;
73157b772b8SRobin Gong 	}
73257b772b8SRobin Gong 	sdmac->desc = desc = to_sdma_desc(&vd->tx);
73302939cd1SSascha Hauer 
73457b772b8SRobin Gong 	list_del(&vd->node);
73557b772b8SRobin Gong 
73657b772b8SRobin Gong 	sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
73757b772b8SRobin Gong 	sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
73857b772b8SRobin Gong 	sdma_enable_channel(sdma, sdmac->channel);
73957b772b8SRobin Gong }
74057b772b8SRobin Gong 
741d1a792f3SRussell King - ARM Linux static void sdma_update_channel_loop(struct sdma_channel *sdmac)
742d1a792f3SRussell King - ARM Linux {
7431ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd;
7445881826dSNandor Han 	int error = 0;
7455881826dSNandor Han 	enum dma_status	old_status = sdmac->status;
7461ec1e82fSSascha Hauer 
7471ec1e82fSSascha Hauer 	/*
7481ec1e82fSSascha Hauer 	 * loop mode. Iterate over descriptors, re-setup them and
7491ec1e82fSSascha Hauer 	 * call callback function.
7501ec1e82fSSascha Hauer 	 */
75157b772b8SRobin Gong 	while (sdmac->desc) {
75276c33d27SSascha Hauer 		struct sdma_desc *desc = sdmac->desc;
75376c33d27SSascha Hauer 
75476c33d27SSascha Hauer 		bd = &desc->bd[desc->buf_tail];
7551ec1e82fSSascha Hauer 
7561ec1e82fSSascha Hauer 		if (bd->mode.status & BD_DONE)
7571ec1e82fSSascha Hauer 			break;
7581ec1e82fSSascha Hauer 
7595881826dSNandor Han 		if (bd->mode.status & BD_RROR) {
7605881826dSNandor Han 			bd->mode.status &= ~BD_RROR;
7611ec1e82fSSascha Hauer 			sdmac->status = DMA_ERROR;
7625881826dSNandor Han 			error = -EIO;
7635881826dSNandor Han 		}
7641ec1e82fSSascha Hauer 
7655881826dSNandor Han 	       /*
7665881826dSNandor Han 		* We use bd->mode.count to calculate the residue, since contains
7675881826dSNandor Han 		* the number of bytes present in the current buffer descriptor.
7685881826dSNandor Han 		*/
7695881826dSNandor Han 
77076c33d27SSascha Hauer 		desc->chn_real_count = bd->mode.count;
7711ec1e82fSSascha Hauer 		bd->mode.status |= BD_DONE;
77276c33d27SSascha Hauer 		bd->mode.count = desc->period_len;
77376c33d27SSascha Hauer 		desc->buf_ptail = desc->buf_tail;
77476c33d27SSascha Hauer 		desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
77515f30f51SNandor Han 
77615f30f51SNandor Han 		/*
77715f30f51SNandor Han 		 * The callback is called from the interrupt context in order
77815f30f51SNandor Han 		 * to reduce latency and to avoid the risk of altering the
77915f30f51SNandor Han 		 * SDMA transaction status by the time the client tasklet is
78015f30f51SNandor Han 		 * executed.
78115f30f51SNandor Han 		 */
78257b772b8SRobin Gong 		spin_unlock(&sdmac->vc.lock);
78357b772b8SRobin Gong 		dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
78457b772b8SRobin Gong 		spin_lock(&sdmac->vc.lock);
78515f30f51SNandor Han 
7865881826dSNandor Han 		if (error)
7875881826dSNandor Han 			sdmac->status = old_status;
7881ec1e82fSSascha Hauer 	}
7891ec1e82fSSascha Hauer }
7901ec1e82fSSascha Hauer 
79157b772b8SRobin Gong static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
7921ec1e82fSSascha Hauer {
79315f30f51SNandor Han 	struct sdma_channel *sdmac = (struct sdma_channel *) data;
7941ec1e82fSSascha Hauer 	struct sdma_buffer_descriptor *bd;
7951ec1e82fSSascha Hauer 	int i, error = 0;
7961ec1e82fSSascha Hauer 
79776c33d27SSascha Hauer 	sdmac->desc->chn_real_count = 0;
7981ec1e82fSSascha Hauer 	/*
7991ec1e82fSSascha Hauer 	 * non loop mode. Iterate over all descriptors, collect
8001ec1e82fSSascha Hauer 	 * errors and call callback function
8011ec1e82fSSascha Hauer 	 */
80276c33d27SSascha Hauer 	for (i = 0; i < sdmac->desc->num_bd; i++) {
80376c33d27SSascha Hauer 		bd = &sdmac->desc->bd[i];
8041ec1e82fSSascha Hauer 
8051ec1e82fSSascha Hauer 		 if (bd->mode.status & (BD_DONE | BD_RROR))
8061ec1e82fSSascha Hauer 			error = -EIO;
80776c33d27SSascha Hauer 		 sdmac->desc->chn_real_count += bd->mode.count;
8081ec1e82fSSascha Hauer 	}
8091ec1e82fSSascha Hauer 
8101ec1e82fSSascha Hauer 	if (error)
8111ec1e82fSSascha Hauer 		sdmac->status = DMA_ERROR;
8121ec1e82fSSascha Hauer 	else
813409bff6aSVinod Koul 		sdmac->status = DMA_COMPLETE;
8141ec1e82fSSascha Hauer }
8151ec1e82fSSascha Hauer 
8161ec1e82fSSascha Hauer static irqreturn_t sdma_int_handler(int irq, void *dev_id)
8171ec1e82fSSascha Hauer {
8181ec1e82fSSascha Hauer 	struct sdma_engine *sdma = dev_id;
8190bbc1413SRichard Zhao 	unsigned long stat;
8201ec1e82fSSascha Hauer 
821c4b56857SRichard Zhao 	stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
822c4b56857SRichard Zhao 	writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
8231d069bfaSMichael Olbrich 	/* channel 0 is special and not handled here, see run_channel0() */
8241d069bfaSMichael Olbrich 	stat &= ~1;
8251ec1e82fSSascha Hauer 
8261ec1e82fSSascha Hauer 	while (stat) {
8271ec1e82fSSascha Hauer 		int channel = fls(stat) - 1;
8281ec1e82fSSascha Hauer 		struct sdma_channel *sdmac = &sdma->channel[channel];
82957b772b8SRobin Gong 		struct sdma_desc *desc;
8301ec1e82fSSascha Hauer 
83157b772b8SRobin Gong 		spin_lock(&sdmac->vc.lock);
83257b772b8SRobin Gong 		desc = sdmac->desc;
83357b772b8SRobin Gong 		if (desc) {
83457b772b8SRobin Gong 			if (sdmac->flags & IMX_DMA_SG_LOOP) {
835d1a792f3SRussell King - ARM Linux 				sdma_update_channel_loop(sdmac);
83657b772b8SRobin Gong 			} else {
83757b772b8SRobin Gong 				mxc_sdma_handle_channel_normal(sdmac);
83857b772b8SRobin Gong 				vchan_cookie_complete(&desc->vd);
83957b772b8SRobin Gong 				sdma_start_desc(sdmac);
84057b772b8SRobin Gong 			}
84157b772b8SRobin Gong 		}
8421ec1e82fSSascha Hauer 
84357b772b8SRobin Gong 		spin_unlock(&sdmac->vc.lock);
8440bbc1413SRichard Zhao 		__clear_bit(channel, &stat);
8451ec1e82fSSascha Hauer 	}
8461ec1e82fSSascha Hauer 
8471ec1e82fSSascha Hauer 	return IRQ_HANDLED;
8481ec1e82fSSascha Hauer }
8491ec1e82fSSascha Hauer 
8501ec1e82fSSascha Hauer /*
8511ec1e82fSSascha Hauer  * sets the pc of SDMA script according to the peripheral type
8521ec1e82fSSascha Hauer  */
8531ec1e82fSSascha Hauer static void sdma_get_pc(struct sdma_channel *sdmac,
8541ec1e82fSSascha Hauer 		enum sdma_peripheral_type peripheral_type)
8551ec1e82fSSascha Hauer {
8561ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
8571ec1e82fSSascha Hauer 	int per_2_emi = 0, emi_2_per = 0;
8581ec1e82fSSascha Hauer 	/*
8591ec1e82fSSascha Hauer 	 * These are needed once we start to support transfers between
8601ec1e82fSSascha Hauer 	 * two peripherals or memory-to-memory transfers
8611ec1e82fSSascha Hauer 	 */
8620f06c027SRobin Gong 	int per_2_per = 0, emi_2_emi = 0;
8631ec1e82fSSascha Hauer 
8641ec1e82fSSascha Hauer 	sdmac->pc_from_device = 0;
8651ec1e82fSSascha Hauer 	sdmac->pc_to_device = 0;
8668391ecf4SShengjiu Wang 	sdmac->device_to_device = 0;
8670f06c027SRobin Gong 	sdmac->pc_to_pc = 0;
8681ec1e82fSSascha Hauer 
8691ec1e82fSSascha Hauer 	switch (peripheral_type) {
8701ec1e82fSSascha Hauer 	case IMX_DMATYPE_MEMORY:
8710f06c027SRobin Gong 		emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
8721ec1e82fSSascha Hauer 		break;
8731ec1e82fSSascha Hauer 	case IMX_DMATYPE_DSP:
8741ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->bp_2_ap_addr;
8751ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->ap_2_bp_addr;
8761ec1e82fSSascha Hauer 		break;
8771ec1e82fSSascha Hauer 	case IMX_DMATYPE_FIRI:
8781ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
8791ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
8801ec1e82fSSascha Hauer 		break;
8811ec1e82fSSascha Hauer 	case IMX_DMATYPE_UART:
8821ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
8831ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
8841ec1e82fSSascha Hauer 		break;
8851ec1e82fSSascha Hauer 	case IMX_DMATYPE_UART_SP:
8861ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
8871ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
8881ec1e82fSSascha Hauer 		break;
8891ec1e82fSSascha Hauer 	case IMX_DMATYPE_ATA:
8901ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
8911ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
8921ec1e82fSSascha Hauer 		break;
8931ec1e82fSSascha Hauer 	case IMX_DMATYPE_CSPI:
8941ec1e82fSSascha Hauer 	case IMX_DMATYPE_EXT:
8951ec1e82fSSascha Hauer 	case IMX_DMATYPE_SSI:
89629aebfdeSNicolin Chen 	case IMX_DMATYPE_SAI:
8971ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->app_2_mcu_addr;
8981ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_app_addr;
8991ec1e82fSSascha Hauer 		break;
9001a895578SNicolin Chen 	case IMX_DMATYPE_SSI_DUAL:
9011a895578SNicolin Chen 		per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
9021a895578SNicolin Chen 		emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
9031a895578SNicolin Chen 		break;
9041ec1e82fSSascha Hauer 	case IMX_DMATYPE_SSI_SP:
9051ec1e82fSSascha Hauer 	case IMX_DMATYPE_MMC:
9061ec1e82fSSascha Hauer 	case IMX_DMATYPE_SDHC:
9071ec1e82fSSascha Hauer 	case IMX_DMATYPE_CSPI_SP:
9081ec1e82fSSascha Hauer 	case IMX_DMATYPE_ESAI:
9091ec1e82fSSascha Hauer 	case IMX_DMATYPE_MSHC_SP:
9101ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
9111ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
9121ec1e82fSSascha Hauer 		break;
9131ec1e82fSSascha Hauer 	case IMX_DMATYPE_ASRC:
9141ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
9151ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
9161ec1e82fSSascha Hauer 		per_2_per = sdma->script_addrs->per_2_per_addr;
9171ec1e82fSSascha Hauer 		break;
918f892afb0SNicolin Chen 	case IMX_DMATYPE_ASRC_SP:
919f892afb0SNicolin Chen 		per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
920f892afb0SNicolin Chen 		emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
921f892afb0SNicolin Chen 		per_2_per = sdma->script_addrs->per_2_per_addr;
922f892afb0SNicolin Chen 		break;
9231ec1e82fSSascha Hauer 	case IMX_DMATYPE_MSHC:
9241ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
9251ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
9261ec1e82fSSascha Hauer 		break;
9271ec1e82fSSascha Hauer 	case IMX_DMATYPE_CCM:
9281ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
9291ec1e82fSSascha Hauer 		break;
9301ec1e82fSSascha Hauer 	case IMX_DMATYPE_SPDIF:
9311ec1e82fSSascha Hauer 		per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
9321ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
9331ec1e82fSSascha Hauer 		break;
9341ec1e82fSSascha Hauer 	case IMX_DMATYPE_IPU_MEMORY:
9351ec1e82fSSascha Hauer 		emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
9361ec1e82fSSascha Hauer 		break;
9371ec1e82fSSascha Hauer 	default:
9381ec1e82fSSascha Hauer 		break;
9391ec1e82fSSascha Hauer 	}
9401ec1e82fSSascha Hauer 
9411ec1e82fSSascha Hauer 	sdmac->pc_from_device = per_2_emi;
9421ec1e82fSSascha Hauer 	sdmac->pc_to_device = emi_2_per;
9438391ecf4SShengjiu Wang 	sdmac->device_to_device = per_2_per;
9440f06c027SRobin Gong 	sdmac->pc_to_pc = emi_2_emi;
9451ec1e82fSSascha Hauer }
9461ec1e82fSSascha Hauer 
9471ec1e82fSSascha Hauer static int sdma_load_context(struct sdma_channel *sdmac)
9481ec1e82fSSascha Hauer {
9491ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
9501ec1e82fSSascha Hauer 	int channel = sdmac->channel;
9511ec1e82fSSascha Hauer 	int load_address;
9521ec1e82fSSascha Hauer 	struct sdma_context_data *context = sdma->context;
95376c33d27SSascha Hauer 	struct sdma_buffer_descriptor *bd0 = sdma->bd0;
9541ec1e82fSSascha Hauer 	int ret;
9552ccaef05SRichard Zhao 	unsigned long flags;
9561ec1e82fSSascha Hauer 
957ad0d92d7SRobin Gong 	if (sdmac->context_loaded)
958ad0d92d7SRobin Gong 		return 0;
959ad0d92d7SRobin Gong 
9608391ecf4SShengjiu Wang 	if (sdmac->direction == DMA_DEV_TO_MEM)
9611ec1e82fSSascha Hauer 		load_address = sdmac->pc_from_device;
9628391ecf4SShengjiu Wang 	else if (sdmac->direction == DMA_DEV_TO_DEV)
9638391ecf4SShengjiu Wang 		load_address = sdmac->device_to_device;
9640f06c027SRobin Gong 	else if (sdmac->direction == DMA_MEM_TO_MEM)
9650f06c027SRobin Gong 		load_address = sdmac->pc_to_pc;
9668391ecf4SShengjiu Wang 	else
9671ec1e82fSSascha Hauer 		load_address = sdmac->pc_to_device;
9681ec1e82fSSascha Hauer 
9691ec1e82fSSascha Hauer 	if (load_address < 0)
9701ec1e82fSSascha Hauer 		return load_address;
9711ec1e82fSSascha Hauer 
9721ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "load_address = %d\n", load_address);
9730bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
9741ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
9751ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
9760bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
9770bbc1413SRichard Zhao 	dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
9781ec1e82fSSascha Hauer 
9792ccaef05SRichard Zhao 	spin_lock_irqsave(&sdma->channel_0_lock, flags);
98073eab978SSascha Hauer 
9811ec1e82fSSascha Hauer 	memset(context, 0, sizeof(*context));
9821ec1e82fSSascha Hauer 	context->channel_state.pc = load_address;
9831ec1e82fSSascha Hauer 
9841ec1e82fSSascha Hauer 	/* Send by context the event mask,base address for peripheral
9851ec1e82fSSascha Hauer 	 * and watermark level
9861ec1e82fSSascha Hauer 	 */
9870bbc1413SRichard Zhao 	context->gReg[0] = sdmac->event_mask[1];
9880bbc1413SRichard Zhao 	context->gReg[1] = sdmac->event_mask[0];
9891ec1e82fSSascha Hauer 	context->gReg[2] = sdmac->per_addr;
9901ec1e82fSSascha Hauer 	context->gReg[6] = sdmac->shp_addr;
9911ec1e82fSSascha Hauer 	context->gReg[7] = sdmac->watermark_level;
9921ec1e82fSSascha Hauer 
9931ec1e82fSSascha Hauer 	bd0->mode.command = C0_SETDM;
9943f93a4f2SRobin Gong 	bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
9951ec1e82fSSascha Hauer 	bd0->mode.count = sizeof(*context) / 4;
9961ec1e82fSSascha Hauer 	bd0->buffer_addr = sdma->context_phys;
9971ec1e82fSSascha Hauer 	bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
9982ccaef05SRichard Zhao 	ret = sdma_run_channel0(sdma);
9991ec1e82fSSascha Hauer 
10002ccaef05SRichard Zhao 	spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
100173eab978SSascha Hauer 
1002ad0d92d7SRobin Gong 	sdmac->context_loaded = true;
1003ad0d92d7SRobin Gong 
10041ec1e82fSSascha Hauer 	return ret;
10051ec1e82fSSascha Hauer }
10061ec1e82fSSascha Hauer 
10077b350ab0SMaxime Ripard static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
10081ec1e82fSSascha Hauer {
100957b772b8SRobin Gong 	return container_of(chan, struct sdma_channel, vc.chan);
10107b350ab0SMaxime Ripard }
10117b350ab0SMaxime Ripard 
10127b350ab0SMaxime Ripard static int sdma_disable_channel(struct dma_chan *chan)
10137b350ab0SMaxime Ripard {
10147b350ab0SMaxime Ripard 	struct sdma_channel *sdmac = to_sdma_chan(chan);
10151ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
10161ec1e82fSSascha Hauer 	int channel = sdmac->channel;
10171ec1e82fSSascha Hauer 
10180bbc1413SRichard Zhao 	writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
10191ec1e82fSSascha Hauer 	sdmac->status = DMA_ERROR;
10207b350ab0SMaxime Ripard 
10217b350ab0SMaxime Ripard 	return 0;
10221ec1e82fSSascha Hauer }
1023b8603d2aSLucas Stach static void sdma_channel_terminate_work(struct work_struct *work)
10247f3ff14bSJiada Wang {
1025b8603d2aSLucas Stach 	struct sdma_channel *sdmac = container_of(work, struct sdma_channel,
1026b8603d2aSLucas Stach 						  terminate_worker);
102757b772b8SRobin Gong 	unsigned long flags;
102857b772b8SRobin Gong 	LIST_HEAD(head);
102957b772b8SRobin Gong 
10307f3ff14bSJiada Wang 	/*
10317f3ff14bSJiada Wang 	 * According to NXP R&D team a delay of one BD SDMA cost time
10327f3ff14bSJiada Wang 	 * (maximum is 1ms) should be added after disable of the channel
10337f3ff14bSJiada Wang 	 * bit, to ensure SDMA core has really been stopped after SDMA
10347f3ff14bSJiada Wang 	 * clients call .device_terminate_all.
10357f3ff14bSJiada Wang 	 */
1036b8603d2aSLucas Stach 	usleep_range(1000, 2000);
1037b8603d2aSLucas Stach 
1038b8603d2aSLucas Stach 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1039b8603d2aSLucas Stach 	vchan_get_all_descriptors(&sdmac->vc, &head);
1040b8603d2aSLucas Stach 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1041b8603d2aSLucas Stach 	vchan_dma_desc_free_list(&sdmac->vc, &head);
1042ad0d92d7SRobin Gong 	sdmac->context_loaded = false;
1043b8603d2aSLucas Stach }
1044b8603d2aSLucas Stach 
1045a80f2787SSascha Hauer static int sdma_terminate_all(struct dma_chan *chan)
1046b8603d2aSLucas Stach {
1047b8603d2aSLucas Stach 	struct sdma_channel *sdmac = to_sdma_chan(chan);
104802939cd1SSascha Hauer 	unsigned long flags;
104902939cd1SSascha Hauer 
105002939cd1SSascha Hauer 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1051b8603d2aSLucas Stach 
1052b8603d2aSLucas Stach 	sdma_disable_channel(chan);
1053b8603d2aSLucas Stach 
105402939cd1SSascha Hauer 	if (sdmac->desc) {
105502939cd1SSascha Hauer 		vchan_terminate_vdesc(&sdmac->desc->vd);
105602939cd1SSascha Hauer 		sdmac->desc = NULL;
1057b8603d2aSLucas Stach 		schedule_work(&sdmac->terminate_worker);
105802939cd1SSascha Hauer 	}
105902939cd1SSascha Hauer 
106002939cd1SSascha Hauer 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
10617f3ff14bSJiada Wang 
10627f3ff14bSJiada Wang 	return 0;
10637f3ff14bSJiada Wang }
10647f3ff14bSJiada Wang 
1065b8603d2aSLucas Stach static void sdma_channel_synchronize(struct dma_chan *chan)
1066b8603d2aSLucas Stach {
1067b8603d2aSLucas Stach 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1068b8603d2aSLucas Stach 
1069b8603d2aSLucas Stach 	vchan_synchronize(&sdmac->vc);
1070b8603d2aSLucas Stach 
1071b8603d2aSLucas Stach 	flush_work(&sdmac->terminate_worker);
1072b8603d2aSLucas Stach }
1073b8603d2aSLucas Stach 
10748391ecf4SShengjiu Wang static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
10758391ecf4SShengjiu Wang {
10768391ecf4SShengjiu Wang 	struct sdma_engine *sdma = sdmac->sdma;
10778391ecf4SShengjiu Wang 
10788391ecf4SShengjiu Wang 	int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
10798391ecf4SShengjiu Wang 	int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
10808391ecf4SShengjiu Wang 
10818391ecf4SShengjiu Wang 	set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
10828391ecf4SShengjiu Wang 	set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
10838391ecf4SShengjiu Wang 
10848391ecf4SShengjiu Wang 	if (sdmac->event_id0 > 31)
10858391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
10868391ecf4SShengjiu Wang 
10878391ecf4SShengjiu Wang 	if (sdmac->event_id1 > 31)
10888391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
10898391ecf4SShengjiu Wang 
10908391ecf4SShengjiu Wang 	/*
10918391ecf4SShengjiu Wang 	 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
10928391ecf4SShengjiu Wang 	 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
10938391ecf4SShengjiu Wang 	 * r0(event_mask[1]) and r1(event_mask[0]).
10948391ecf4SShengjiu Wang 	 */
10958391ecf4SShengjiu Wang 	if (lwml > hwml) {
10968391ecf4SShengjiu Wang 		sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
10978391ecf4SShengjiu Wang 						SDMA_WATERMARK_LEVEL_HWML);
10988391ecf4SShengjiu Wang 		sdmac->watermark_level |= hwml;
10998391ecf4SShengjiu Wang 		sdmac->watermark_level |= lwml << 16;
11008391ecf4SShengjiu Wang 		swap(sdmac->event_mask[0], sdmac->event_mask[1]);
11018391ecf4SShengjiu Wang 	}
11028391ecf4SShengjiu Wang 
11038391ecf4SShengjiu Wang 	if (sdmac->per_address2 >= sdma->spba_start_addr &&
11048391ecf4SShengjiu Wang 			sdmac->per_address2 <= sdma->spba_end_addr)
11058391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
11068391ecf4SShengjiu Wang 
11078391ecf4SShengjiu Wang 	if (sdmac->per_address >= sdma->spba_start_addr &&
11088391ecf4SShengjiu Wang 			sdmac->per_address <= sdma->spba_end_addr)
11098391ecf4SShengjiu Wang 		sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
11108391ecf4SShengjiu Wang 
11118391ecf4SShengjiu Wang 	sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
11128391ecf4SShengjiu Wang }
11138391ecf4SShengjiu Wang 
11147b350ab0SMaxime Ripard static int sdma_config_channel(struct dma_chan *chan)
11151ec1e82fSSascha Hauer {
11167b350ab0SMaxime Ripard 	struct sdma_channel *sdmac = to_sdma_chan(chan);
11171ec1e82fSSascha Hauer 	int ret;
11181ec1e82fSSascha Hauer 
11197b350ab0SMaxime Ripard 	sdma_disable_channel(chan);
11201ec1e82fSSascha Hauer 
11210bbc1413SRichard Zhao 	sdmac->event_mask[0] = 0;
11220bbc1413SRichard Zhao 	sdmac->event_mask[1] = 0;
11231ec1e82fSSascha Hauer 	sdmac->shp_addr = 0;
11241ec1e82fSSascha Hauer 	sdmac->per_addr = 0;
11251ec1e82fSSascha Hauer 
11261ec1e82fSSascha Hauer 	switch (sdmac->peripheral_type) {
11271ec1e82fSSascha Hauer 	case IMX_DMATYPE_DSP:
11281ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, false, true, true);
11291ec1e82fSSascha Hauer 		break;
11301ec1e82fSSascha Hauer 	case IMX_DMATYPE_MEMORY:
11311ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, false, true, false);
11321ec1e82fSSascha Hauer 		break;
11331ec1e82fSSascha Hauer 	default:
11341ec1e82fSSascha Hauer 		sdma_config_ownership(sdmac, true, true, false);
11351ec1e82fSSascha Hauer 		break;
11361ec1e82fSSascha Hauer 	}
11371ec1e82fSSascha Hauer 
11381ec1e82fSSascha Hauer 	sdma_get_pc(sdmac, sdmac->peripheral_type);
11391ec1e82fSSascha Hauer 
11401ec1e82fSSascha Hauer 	if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
11411ec1e82fSSascha Hauer 			(sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
11421ec1e82fSSascha Hauer 		/* Handle multiple event channels differently */
11431ec1e82fSSascha Hauer 		if (sdmac->event_id1) {
11448391ecf4SShengjiu Wang 			if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
11458391ecf4SShengjiu Wang 			    sdmac->peripheral_type == IMX_DMATYPE_ASRC)
11468391ecf4SShengjiu Wang 				sdma_set_watermarklevel_for_p2p(sdmac);
11478391ecf4SShengjiu Wang 		} else
11480bbc1413SRichard Zhao 			__set_bit(sdmac->event_id0, sdmac->event_mask);
11498391ecf4SShengjiu Wang 
11501ec1e82fSSascha Hauer 		/* Address */
11511ec1e82fSSascha Hauer 		sdmac->shp_addr = sdmac->per_address;
11528391ecf4SShengjiu Wang 		sdmac->per_addr = sdmac->per_address2;
11531ec1e82fSSascha Hauer 	} else {
11541ec1e82fSSascha Hauer 		sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
11551ec1e82fSSascha Hauer 	}
11561ec1e82fSSascha Hauer 
11571ec1e82fSSascha Hauer 	ret = sdma_load_context(sdmac);
11581ec1e82fSSascha Hauer 
11591ec1e82fSSascha Hauer 	return ret;
11601ec1e82fSSascha Hauer }
11611ec1e82fSSascha Hauer 
11621ec1e82fSSascha Hauer static int sdma_set_channel_priority(struct sdma_channel *sdmac,
11631ec1e82fSSascha Hauer 		unsigned int priority)
11641ec1e82fSSascha Hauer {
11651ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
11661ec1e82fSSascha Hauer 	int channel = sdmac->channel;
11671ec1e82fSSascha Hauer 
11681ec1e82fSSascha Hauer 	if (priority < MXC_SDMA_MIN_PRIORITY
11691ec1e82fSSascha Hauer 	    || priority > MXC_SDMA_MAX_PRIORITY) {
11701ec1e82fSSascha Hauer 		return -EINVAL;
11711ec1e82fSSascha Hauer 	}
11721ec1e82fSSascha Hauer 
1173c4b56857SRichard Zhao 	writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
11741ec1e82fSSascha Hauer 
11751ec1e82fSSascha Hauer 	return 0;
11761ec1e82fSSascha Hauer }
11771ec1e82fSSascha Hauer 
117857b772b8SRobin Gong static int sdma_request_channel0(struct sdma_engine *sdma)
11791ec1e82fSSascha Hauer {
11801ec1e82fSSascha Hauer 	int ret = -EBUSY;
11811ec1e82fSSascha Hauer 
118231ef489aSLinus Torvalds 	sdma->bd0 = dma_alloc_coherent(sdma->dev, PAGE_SIZE, &sdma->bd0_phys,
118357b772b8SRobin Gong 					GFP_NOWAIT);
118457b772b8SRobin Gong 	if (!sdma->bd0) {
11851ec1e82fSSascha Hauer 		ret = -ENOMEM;
11861ec1e82fSSascha Hauer 		goto out;
11871ec1e82fSSascha Hauer 	}
11881ec1e82fSSascha Hauer 
118957b772b8SRobin Gong 	sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
119057b772b8SRobin Gong 	sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
11911ec1e82fSSascha Hauer 
119257b772b8SRobin Gong 	sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
11931ec1e82fSSascha Hauer 	return 0;
11941ec1e82fSSascha Hauer out:
11951ec1e82fSSascha Hauer 
11961ec1e82fSSascha Hauer 	return ret;
11971ec1e82fSSascha Hauer }
11981ec1e82fSSascha Hauer 
119957b772b8SRobin Gong 
120057b772b8SRobin Gong static int sdma_alloc_bd(struct sdma_desc *desc)
12011ec1e82fSSascha Hauer {
1202ebb853b1SLucas Stach 	u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
120357b772b8SRobin Gong 	int ret = 0;
12041ec1e82fSSascha Hauer 
120531ef489aSLinus Torvalds 	desc->bd = dma_alloc_coherent(desc->sdmac->sdma->dev, bd_size,
1206ceaf5226SAndy Duan 				       &desc->bd_phys, GFP_NOWAIT);
120757b772b8SRobin Gong 	if (!desc->bd) {
120857b772b8SRobin Gong 		ret = -ENOMEM;
120957b772b8SRobin Gong 		goto out;
121057b772b8SRobin Gong 	}
121157b772b8SRobin Gong out:
121257b772b8SRobin Gong 	return ret;
121357b772b8SRobin Gong }
12141ec1e82fSSascha Hauer 
121557b772b8SRobin Gong static void sdma_free_bd(struct sdma_desc *desc)
121657b772b8SRobin Gong {
1217ebb853b1SLucas Stach 	u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
1218ebb853b1SLucas Stach 
1219ceaf5226SAndy Duan 	dma_free_coherent(desc->sdmac->sdma->dev, bd_size, desc->bd,
1220ceaf5226SAndy Duan 			  desc->bd_phys);
122157b772b8SRobin Gong }
12221ec1e82fSSascha Hauer 
122357b772b8SRobin Gong static void sdma_desc_free(struct virt_dma_desc *vd)
122457b772b8SRobin Gong {
122557b772b8SRobin Gong 	struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
122657b772b8SRobin Gong 
122757b772b8SRobin Gong 	sdma_free_bd(desc);
122857b772b8SRobin Gong 	kfree(desc);
12291ec1e82fSSascha Hauer }
12301ec1e82fSSascha Hauer 
12311ec1e82fSSascha Hauer static int sdma_alloc_chan_resources(struct dma_chan *chan)
12321ec1e82fSSascha Hauer {
12331ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
12341ec1e82fSSascha Hauer 	struct imx_dma_data *data = chan->private;
12350f06c027SRobin Gong 	struct imx_dma_data mem_data;
12361ec1e82fSSascha Hauer 	int prio, ret;
12371ec1e82fSSascha Hauer 
12380f06c027SRobin Gong 	/*
12390f06c027SRobin Gong 	 * MEMCPY may never setup chan->private by filter function such as
12400f06c027SRobin Gong 	 * dmatest, thus create 'struct imx_dma_data mem_data' for this case.
12410f06c027SRobin Gong 	 * Please note in any other slave case, you have to setup chan->private
12420f06c027SRobin Gong 	 * with 'struct imx_dma_data' in your own filter function if you want to
12430f06c027SRobin Gong 	 * request dma channel by dma_request_channel() rather than
12440f06c027SRobin Gong 	 * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear
12450f06c027SRobin Gong 	 * to warn you to correct your filter function.
12460f06c027SRobin Gong 	 */
12470f06c027SRobin Gong 	if (!data) {
12480f06c027SRobin Gong 		dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n");
12490f06c027SRobin Gong 		mem_data.priority = 2;
12500f06c027SRobin Gong 		mem_data.peripheral_type = IMX_DMATYPE_MEMORY;
12510f06c027SRobin Gong 		mem_data.dma_request = 0;
12520f06c027SRobin Gong 		mem_data.dma_request2 = 0;
12530f06c027SRobin Gong 		data = &mem_data;
12540f06c027SRobin Gong 
12550f06c027SRobin Gong 		sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY);
12560f06c027SRobin Gong 	}
12571ec1e82fSSascha Hauer 
12581ec1e82fSSascha Hauer 	switch (data->priority) {
12591ec1e82fSSascha Hauer 	case DMA_PRIO_HIGH:
12601ec1e82fSSascha Hauer 		prio = 3;
12611ec1e82fSSascha Hauer 		break;
12621ec1e82fSSascha Hauer 	case DMA_PRIO_MEDIUM:
12631ec1e82fSSascha Hauer 		prio = 2;
12641ec1e82fSSascha Hauer 		break;
12651ec1e82fSSascha Hauer 	case DMA_PRIO_LOW:
12661ec1e82fSSascha Hauer 	default:
12671ec1e82fSSascha Hauer 		prio = 1;
12681ec1e82fSSascha Hauer 		break;
12691ec1e82fSSascha Hauer 	}
12701ec1e82fSSascha Hauer 
12711ec1e82fSSascha Hauer 	sdmac->peripheral_type = data->peripheral_type;
12721ec1e82fSSascha Hauer 	sdmac->event_id0 = data->dma_request;
12738391ecf4SShengjiu Wang 	sdmac->event_id1 = data->dma_request2;
1274c2c744d3SRichard Zhao 
1275b93edcddSFabio Estevam 	ret = clk_enable(sdmac->sdma->clk_ipg);
1276b93edcddSFabio Estevam 	if (ret)
1277b93edcddSFabio Estevam 		return ret;
1278b93edcddSFabio Estevam 	ret = clk_enable(sdmac->sdma->clk_ahb);
1279b93edcddSFabio Estevam 	if (ret)
1280b93edcddSFabio Estevam 		goto disable_clk_ipg;
1281c2c744d3SRichard Zhao 
12823bb5e7caSRichard Zhao 	ret = sdma_set_channel_priority(sdmac, prio);
12831ec1e82fSSascha Hauer 	if (ret)
1284b93edcddSFabio Estevam 		goto disable_clk_ahb;
12851ec1e82fSSascha Hauer 
12861ec1e82fSSascha Hauer 	return 0;
1287b93edcddSFabio Estevam 
1288b93edcddSFabio Estevam disable_clk_ahb:
1289b93edcddSFabio Estevam 	clk_disable(sdmac->sdma->clk_ahb);
1290b93edcddSFabio Estevam disable_clk_ipg:
1291b93edcddSFabio Estevam 	clk_disable(sdmac->sdma->clk_ipg);
1292b93edcddSFabio Estevam 	return ret;
12931ec1e82fSSascha Hauer }
12941ec1e82fSSascha Hauer 
12951ec1e82fSSascha Hauer static void sdma_free_chan_resources(struct dma_chan *chan)
12961ec1e82fSSascha Hauer {
12971ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
12981ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
12991ec1e82fSSascha Hauer 
1300a80f2787SSascha Hauer 	sdma_terminate_all(chan);
1301b8603d2aSLucas Stach 
1302b8603d2aSLucas Stach 	sdma_channel_synchronize(chan);
13031ec1e82fSSascha Hauer 
13041ec1e82fSSascha Hauer 	sdma_event_disable(sdmac, sdmac->event_id0);
13051ec1e82fSSascha Hauer 	if (sdmac->event_id1)
13061ec1e82fSSascha Hauer 		sdma_event_disable(sdmac, sdmac->event_id1);
13071ec1e82fSSascha Hauer 
13081ec1e82fSSascha Hauer 	sdmac->event_id0 = 0;
13091ec1e82fSSascha Hauer 	sdmac->event_id1 = 0;
1310d288bdddSMartin Fuzzey 	sdmac->context_loaded = false;
13111ec1e82fSSascha Hauer 
13121ec1e82fSSascha Hauer 	sdma_set_channel_priority(sdmac, 0);
13131ec1e82fSSascha Hauer 
13147560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
13157560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
13161ec1e82fSSascha Hauer }
13171ec1e82fSSascha Hauer 
131821420841SRobin Gong static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
131921420841SRobin Gong 				enum dma_transfer_direction direction, u32 bds)
132021420841SRobin Gong {
132121420841SRobin Gong 	struct sdma_desc *desc;
132221420841SRobin Gong 
132321420841SRobin Gong 	desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
132421420841SRobin Gong 	if (!desc)
132521420841SRobin Gong 		goto err_out;
132621420841SRobin Gong 
132721420841SRobin Gong 	sdmac->status = DMA_IN_PROGRESS;
132821420841SRobin Gong 	sdmac->direction = direction;
132921420841SRobin Gong 	sdmac->flags = 0;
133021420841SRobin Gong 
133121420841SRobin Gong 	desc->chn_count = 0;
133221420841SRobin Gong 	desc->chn_real_count = 0;
133321420841SRobin Gong 	desc->buf_tail = 0;
133421420841SRobin Gong 	desc->buf_ptail = 0;
133521420841SRobin Gong 	desc->sdmac = sdmac;
133621420841SRobin Gong 	desc->num_bd = bds;
133721420841SRobin Gong 
133821420841SRobin Gong 	if (sdma_alloc_bd(desc))
133921420841SRobin Gong 		goto err_desc_out;
134021420841SRobin Gong 
13410f06c027SRobin Gong 	/* No slave_config called in MEMCPY case, so do here */
13420f06c027SRobin Gong 	if (direction == DMA_MEM_TO_MEM)
13430f06c027SRobin Gong 		sdma_config_ownership(sdmac, false, true, false);
13440f06c027SRobin Gong 
134521420841SRobin Gong 	if (sdma_load_context(sdmac))
134621420841SRobin Gong 		goto err_desc_out;
134721420841SRobin Gong 
134821420841SRobin Gong 	return desc;
134921420841SRobin Gong 
135021420841SRobin Gong err_desc_out:
135121420841SRobin Gong 	kfree(desc);
135221420841SRobin Gong err_out:
135321420841SRobin Gong 	return NULL;
135421420841SRobin Gong }
135521420841SRobin Gong 
13560f06c027SRobin Gong static struct dma_async_tx_descriptor *sdma_prep_memcpy(
13570f06c027SRobin Gong 		struct dma_chan *chan, dma_addr_t dma_dst,
13580f06c027SRobin Gong 		dma_addr_t dma_src, size_t len, unsigned long flags)
13590f06c027SRobin Gong {
13600f06c027SRobin Gong 	struct sdma_channel *sdmac = to_sdma_chan(chan);
13610f06c027SRobin Gong 	struct sdma_engine *sdma = sdmac->sdma;
13620f06c027SRobin Gong 	int channel = sdmac->channel;
13630f06c027SRobin Gong 	size_t count;
13640f06c027SRobin Gong 	int i = 0, param;
13650f06c027SRobin Gong 	struct sdma_buffer_descriptor *bd;
13660f06c027SRobin Gong 	struct sdma_desc *desc;
13670f06c027SRobin Gong 
13680f06c027SRobin Gong 	if (!chan || !len)
13690f06c027SRobin Gong 		return NULL;
13700f06c027SRobin Gong 
13710f06c027SRobin Gong 	dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n",
13720f06c027SRobin Gong 		&dma_src, &dma_dst, len, channel);
13730f06c027SRobin Gong 
13740f06c027SRobin Gong 	desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM,
13750f06c027SRobin Gong 					len / SDMA_BD_MAX_CNT + 1);
13760f06c027SRobin Gong 	if (!desc)
13770f06c027SRobin Gong 		return NULL;
13780f06c027SRobin Gong 
13790f06c027SRobin Gong 	do {
13800f06c027SRobin Gong 		count = min_t(size_t, len, SDMA_BD_MAX_CNT);
13810f06c027SRobin Gong 		bd = &desc->bd[i];
13820f06c027SRobin Gong 		bd->buffer_addr = dma_src;
13830f06c027SRobin Gong 		bd->ext_buffer_addr = dma_dst;
13840f06c027SRobin Gong 		bd->mode.count = count;
13850f06c027SRobin Gong 		desc->chn_count += count;
13860f06c027SRobin Gong 		bd->mode.command = 0;
13870f06c027SRobin Gong 
13880f06c027SRobin Gong 		dma_src += count;
13890f06c027SRobin Gong 		dma_dst += count;
13900f06c027SRobin Gong 		len -= count;
13910f06c027SRobin Gong 		i++;
13920f06c027SRobin Gong 
13930f06c027SRobin Gong 		param = BD_DONE | BD_EXTD | BD_CONT;
13940f06c027SRobin Gong 		/* last bd */
13950f06c027SRobin Gong 		if (!len) {
13960f06c027SRobin Gong 			param |= BD_INTR;
13970f06c027SRobin Gong 			param |= BD_LAST;
13980f06c027SRobin Gong 			param &= ~BD_CONT;
13990f06c027SRobin Gong 		}
14000f06c027SRobin Gong 
14010f06c027SRobin Gong 		dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n",
14020f06c027SRobin Gong 				i, count, bd->buffer_addr,
14030f06c027SRobin Gong 				param & BD_WRAP ? "wrap" : "",
14040f06c027SRobin Gong 				param & BD_INTR ? " intr" : "");
14050f06c027SRobin Gong 
14060f06c027SRobin Gong 		bd->mode.status = param;
14070f06c027SRobin Gong 	} while (len);
14080f06c027SRobin Gong 
14090f06c027SRobin Gong 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
14100f06c027SRobin Gong }
14110f06c027SRobin Gong 
14121ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
14131ec1e82fSSascha Hauer 		struct dma_chan *chan, struct scatterlist *sgl,
1414db8196dfSVinod Koul 		unsigned int sg_len, enum dma_transfer_direction direction,
1415185ecb5fSAlexandre Bounine 		unsigned long flags, void *context)
14161ec1e82fSSascha Hauer {
14171ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
14181ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
1419ad78b000SVinod Koul 	int i, count;
142023889c63SSascha Hauer 	int channel = sdmac->channel;
14211ec1e82fSSascha Hauer 	struct scatterlist *sg;
142257b772b8SRobin Gong 	struct sdma_desc *desc;
14231ec1e82fSSascha Hauer 
1424107d0644SVinod Koul 	sdma_config_write(chan, &sdmac->slave_config, direction);
1425107d0644SVinod Koul 
142621420841SRobin Gong 	desc = sdma_transfer_init(sdmac, direction, sg_len);
142757b772b8SRobin Gong 	if (!desc)
142857b772b8SRobin Gong 		goto err_out;
142957b772b8SRobin Gong 
14301ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
14311ec1e82fSSascha Hauer 			sg_len, channel);
14321ec1e82fSSascha Hauer 
14331ec1e82fSSascha Hauer 	for_each_sg(sgl, sg, sg_len, i) {
143476c33d27SSascha Hauer 		struct sdma_buffer_descriptor *bd = &desc->bd[i];
14351ec1e82fSSascha Hauer 		int param;
14361ec1e82fSSascha Hauer 
1437d2f5c276SAnatolij Gustschin 		bd->buffer_addr = sg->dma_address;
14381ec1e82fSSascha Hauer 
1439fdaf9c4bSLars-Peter Clausen 		count = sg_dma_len(sg);
14401ec1e82fSSascha Hauer 
14414a6b2e8aSRobin Gong 		if (count > SDMA_BD_MAX_CNT) {
14421ec1e82fSSascha Hauer 			dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
14434a6b2e8aSRobin Gong 					channel, count, SDMA_BD_MAX_CNT);
144457b772b8SRobin Gong 			goto err_bd_out;
14451ec1e82fSSascha Hauer 		}
14461ec1e82fSSascha Hauer 
14471ec1e82fSSascha Hauer 		bd->mode.count = count;
144876c33d27SSascha Hauer 		desc->chn_count += count;
14491ec1e82fSSascha Hauer 
1450ad78b000SVinod Koul 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
145157b772b8SRobin Gong 			goto err_bd_out;
14521fa81c27SSascha Hauer 
14531fa81c27SSascha Hauer 		switch (sdmac->word_size) {
14541fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_4_BYTES:
14551ec1e82fSSascha Hauer 			bd->mode.command = 0;
14561fa81c27SSascha Hauer 			if (count & 3 || sg->dma_address & 3)
145757b772b8SRobin Gong 				goto err_bd_out;
14581fa81c27SSascha Hauer 			break;
14591fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_2_BYTES:
14601fa81c27SSascha Hauer 			bd->mode.command = 2;
14611fa81c27SSascha Hauer 			if (count & 1 || sg->dma_address & 1)
146257b772b8SRobin Gong 				goto err_bd_out;
14631fa81c27SSascha Hauer 			break;
14641fa81c27SSascha Hauer 		case DMA_SLAVE_BUSWIDTH_1_BYTE:
14651fa81c27SSascha Hauer 			bd->mode.command = 1;
14661fa81c27SSascha Hauer 			break;
14671fa81c27SSascha Hauer 		default:
146857b772b8SRobin Gong 			goto err_bd_out;
14691fa81c27SSascha Hauer 		}
14701ec1e82fSSascha Hauer 
14711ec1e82fSSascha Hauer 		param = BD_DONE | BD_EXTD | BD_CONT;
14721ec1e82fSSascha Hauer 
1473341b9419SShawn Guo 		if (i + 1 == sg_len) {
14741ec1e82fSSascha Hauer 			param |= BD_INTR;
1475341b9419SShawn Guo 			param |= BD_LAST;
1476341b9419SShawn Guo 			param &= ~BD_CONT;
14771ec1e82fSSascha Hauer 		}
14781ec1e82fSSascha Hauer 
1479c3cc74b2SOlof Johansson 		dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1480c3cc74b2SOlof Johansson 				i, count, (u64)sg->dma_address,
14811ec1e82fSSascha Hauer 				param & BD_WRAP ? "wrap" : "",
14821ec1e82fSSascha Hauer 				param & BD_INTR ? " intr" : "");
14831ec1e82fSSascha Hauer 
14841ec1e82fSSascha Hauer 		bd->mode.status = param;
14851ec1e82fSSascha Hauer 	}
14861ec1e82fSSascha Hauer 
148757b772b8SRobin Gong 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
148857b772b8SRobin Gong err_bd_out:
148957b772b8SRobin Gong 	sdma_free_bd(desc);
149057b772b8SRobin Gong 	kfree(desc);
14911ec1e82fSSascha Hauer err_out:
14924b2ce9ddSShawn Guo 	sdmac->status = DMA_ERROR;
14931ec1e82fSSascha Hauer 	return NULL;
14941ec1e82fSSascha Hauer }
14951ec1e82fSSascha Hauer 
14961ec1e82fSSascha Hauer static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
14971ec1e82fSSascha Hauer 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
1498185ecb5fSAlexandre Bounine 		size_t period_len, enum dma_transfer_direction direction,
149931c1e5a1SLaurent Pinchart 		unsigned long flags)
15001ec1e82fSSascha Hauer {
15011ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
15021ec1e82fSSascha Hauer 	struct sdma_engine *sdma = sdmac->sdma;
15031ec1e82fSSascha Hauer 	int num_periods = buf_len / period_len;
150423889c63SSascha Hauer 	int channel = sdmac->channel;
150521420841SRobin Gong 	int i = 0, buf = 0;
150657b772b8SRobin Gong 	struct sdma_desc *desc;
15071ec1e82fSSascha Hauer 
15081ec1e82fSSascha Hauer 	dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
15091ec1e82fSSascha Hauer 
1510107d0644SVinod Koul 	sdma_config_write(chan, &sdmac->slave_config, direction);
1511107d0644SVinod Koul 
151221420841SRobin Gong 	desc = sdma_transfer_init(sdmac, direction, num_periods);
151357b772b8SRobin Gong 	if (!desc)
151457b772b8SRobin Gong 		goto err_out;
151557b772b8SRobin Gong 
151676c33d27SSascha Hauer 	desc->period_len = period_len;
15178e2e27c7SRichard Zhao 
15181ec1e82fSSascha Hauer 	sdmac->flags |= IMX_DMA_SG_LOOP;
15191ec1e82fSSascha Hauer 
15204a6b2e8aSRobin Gong 	if (period_len > SDMA_BD_MAX_CNT) {
1521ba6ab3b3SArvind Yadav 		dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
15224a6b2e8aSRobin Gong 				channel, period_len, SDMA_BD_MAX_CNT);
152357b772b8SRobin Gong 		goto err_bd_out;
15241ec1e82fSSascha Hauer 	}
15251ec1e82fSSascha Hauer 
15261ec1e82fSSascha Hauer 	while (buf < buf_len) {
152776c33d27SSascha Hauer 		struct sdma_buffer_descriptor *bd = &desc->bd[i];
15281ec1e82fSSascha Hauer 		int param;
15291ec1e82fSSascha Hauer 
15301ec1e82fSSascha Hauer 		bd->buffer_addr = dma_addr;
15311ec1e82fSSascha Hauer 
15321ec1e82fSSascha Hauer 		bd->mode.count = period_len;
15331ec1e82fSSascha Hauer 
15341ec1e82fSSascha Hauer 		if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
153557b772b8SRobin Gong 			goto err_bd_out;
15361ec1e82fSSascha Hauer 		if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
15371ec1e82fSSascha Hauer 			bd->mode.command = 0;
15381ec1e82fSSascha Hauer 		else
15391ec1e82fSSascha Hauer 			bd->mode.command = sdmac->word_size;
15401ec1e82fSSascha Hauer 
15411ec1e82fSSascha Hauer 		param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
15421ec1e82fSSascha Hauer 		if (i + 1 == num_periods)
15431ec1e82fSSascha Hauer 			param |= BD_WRAP;
15441ec1e82fSSascha Hauer 
1545ba6ab3b3SArvind Yadav 		dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
1546c3cc74b2SOlof Johansson 				i, period_len, (u64)dma_addr,
15471ec1e82fSSascha Hauer 				param & BD_WRAP ? "wrap" : "",
15481ec1e82fSSascha Hauer 				param & BD_INTR ? " intr" : "");
15491ec1e82fSSascha Hauer 
15501ec1e82fSSascha Hauer 		bd->mode.status = param;
15511ec1e82fSSascha Hauer 
15521ec1e82fSSascha Hauer 		dma_addr += period_len;
15531ec1e82fSSascha Hauer 		buf += period_len;
15541ec1e82fSSascha Hauer 
15551ec1e82fSSascha Hauer 		i++;
15561ec1e82fSSascha Hauer 	}
15571ec1e82fSSascha Hauer 
155857b772b8SRobin Gong 	return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
155957b772b8SRobin Gong err_bd_out:
156057b772b8SRobin Gong 	sdma_free_bd(desc);
156157b772b8SRobin Gong 	kfree(desc);
15621ec1e82fSSascha Hauer err_out:
15631ec1e82fSSascha Hauer 	sdmac->status = DMA_ERROR;
15641ec1e82fSSascha Hauer 	return NULL;
15651ec1e82fSSascha Hauer }
15661ec1e82fSSascha Hauer 
1567107d0644SVinod Koul static int sdma_config_write(struct dma_chan *chan,
1568107d0644SVinod Koul 		       struct dma_slave_config *dmaengine_cfg,
1569107d0644SVinod Koul 		       enum dma_transfer_direction direction)
15701ec1e82fSSascha Hauer {
15711ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
15721ec1e82fSSascha Hauer 
1573107d0644SVinod Koul 	if (direction == DMA_DEV_TO_MEM) {
15741ec1e82fSSascha Hauer 		sdmac->per_address = dmaengine_cfg->src_addr;
157594ac27a5SPhilippe Rétornaz 		sdmac->watermark_level = dmaengine_cfg->src_maxburst *
157694ac27a5SPhilippe Rétornaz 			dmaengine_cfg->src_addr_width;
15771ec1e82fSSascha Hauer 		sdmac->word_size = dmaengine_cfg->src_addr_width;
1578107d0644SVinod Koul 	} else if (direction == DMA_DEV_TO_DEV) {
15798391ecf4SShengjiu Wang 		sdmac->per_address2 = dmaengine_cfg->src_addr;
15808391ecf4SShengjiu Wang 		sdmac->per_address = dmaengine_cfg->dst_addr;
15818391ecf4SShengjiu Wang 		sdmac->watermark_level = dmaengine_cfg->src_maxburst &
15828391ecf4SShengjiu Wang 			SDMA_WATERMARK_LEVEL_LWML;
15838391ecf4SShengjiu Wang 		sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
15848391ecf4SShengjiu Wang 			SDMA_WATERMARK_LEVEL_HWML;
15858391ecf4SShengjiu Wang 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
15861ec1e82fSSascha Hauer 	} else {
15871ec1e82fSSascha Hauer 		sdmac->per_address = dmaengine_cfg->dst_addr;
158894ac27a5SPhilippe Rétornaz 		sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
158994ac27a5SPhilippe Rétornaz 			dmaengine_cfg->dst_addr_width;
15901ec1e82fSSascha Hauer 		sdmac->word_size = dmaengine_cfg->dst_addr_width;
15911ec1e82fSSascha Hauer 	}
1592107d0644SVinod Koul 	sdmac->direction = direction;
15937b350ab0SMaxime Ripard 	return sdma_config_channel(chan);
15941ec1e82fSSascha Hauer }
15951ec1e82fSSascha Hauer 
1596107d0644SVinod Koul static int sdma_config(struct dma_chan *chan,
1597107d0644SVinod Koul 		       struct dma_slave_config *dmaengine_cfg)
1598107d0644SVinod Koul {
1599107d0644SVinod Koul 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1600107d0644SVinod Koul 
1601107d0644SVinod Koul 	memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg));
1602107d0644SVinod Koul 
1603107d0644SVinod Koul 	/* Set ENBLn earlier to make sure dma request triggered after that */
1604107d0644SVinod Koul 	if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
1605107d0644SVinod Koul 		return -EINVAL;
1606107d0644SVinod Koul 	sdma_event_enable(sdmac, sdmac->event_id0);
1607107d0644SVinod Koul 
1608107d0644SVinod Koul 	if (sdmac->event_id1) {
1609107d0644SVinod Koul 		if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
1610107d0644SVinod Koul 			return -EINVAL;
1611107d0644SVinod Koul 		sdma_event_enable(sdmac, sdmac->event_id1);
1612107d0644SVinod Koul 	}
1613107d0644SVinod Koul 
1614107d0644SVinod Koul 	return 0;
1615107d0644SVinod Koul }
1616107d0644SVinod Koul 
16171ec1e82fSSascha Hauer static enum dma_status sdma_tx_status(struct dma_chan *chan,
16181ec1e82fSSascha Hauer 				      dma_cookie_t cookie,
16191ec1e82fSSascha Hauer 				      struct dma_tx_state *txstate)
16201ec1e82fSSascha Hauer {
16211ec1e82fSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
1622a1ff6a07SSascha Hauer 	struct sdma_desc *desc = NULL;
1623d1a792f3SRussell King - ARM Linux 	u32 residue;
162457b772b8SRobin Gong 	struct virt_dma_desc *vd;
162557b772b8SRobin Gong 	enum dma_status ret;
162657b772b8SRobin Gong 	unsigned long flags;
1627d1a792f3SRussell King - ARM Linux 
162857b772b8SRobin Gong 	ret = dma_cookie_status(chan, cookie, txstate);
162957b772b8SRobin Gong 	if (ret == DMA_COMPLETE || !txstate)
163057b772b8SRobin Gong 		return ret;
163157b772b8SRobin Gong 
163257b772b8SRobin Gong 	spin_lock_irqsave(&sdmac->vc.lock, flags);
1633a1ff6a07SSascha Hauer 
163457b772b8SRobin Gong 	vd = vchan_find_desc(&sdmac->vc, cookie);
1635a1ff6a07SSascha Hauer 	if (vd)
163657b772b8SRobin Gong 		desc = to_sdma_desc(&vd->tx);
1637a1ff6a07SSascha Hauer 	else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie)
1638a1ff6a07SSascha Hauer 		desc = sdmac->desc;
1639a1ff6a07SSascha Hauer 
1640a1ff6a07SSascha Hauer 	if (desc) {
1641d1a792f3SRussell King - ARM Linux 		if (sdmac->flags & IMX_DMA_SG_LOOP)
164276c33d27SSascha Hauer 			residue = (desc->num_bd - desc->buf_ptail) *
164376c33d27SSascha Hauer 				desc->period_len - desc->chn_real_count;
1644d1a792f3SRussell King - ARM Linux 		else
164576c33d27SSascha Hauer 			residue = desc->chn_count - desc->chn_real_count;
164657b772b8SRobin Gong 	} else {
164757b772b8SRobin Gong 		residue = 0;
164857b772b8SRobin Gong 	}
1649a1ff6a07SSascha Hauer 
165057b772b8SRobin Gong 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
16511ec1e82fSSascha Hauer 
1652e8e3a790SAndy Shevchenko 	dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
1653d1a792f3SRussell King - ARM Linux 			 residue);
16541ec1e82fSSascha Hauer 
16558a965911SShawn Guo 	return sdmac->status;
16561ec1e82fSSascha Hauer }
16571ec1e82fSSascha Hauer 
16581ec1e82fSSascha Hauer static void sdma_issue_pending(struct dma_chan *chan)
16591ec1e82fSSascha Hauer {
16602b4f130eSSascha Hauer 	struct sdma_channel *sdmac = to_sdma_chan(chan);
166157b772b8SRobin Gong 	unsigned long flags;
16622b4f130eSSascha Hauer 
166357b772b8SRobin Gong 	spin_lock_irqsave(&sdmac->vc.lock, flags);
166457b772b8SRobin Gong 	if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
166557b772b8SRobin Gong 		sdma_start_desc(sdmac);
166657b772b8SRobin Gong 	spin_unlock_irqrestore(&sdmac->vc.lock, flags);
16671ec1e82fSSascha Hauer }
16681ec1e82fSSascha Hauer 
16695b28aa31SSascha Hauer #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1	34
1670cd72b846SNicolin Chen #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2	38
1671a572460bSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3	41
1672b7d2648aSFabio Estevam #define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4	42
16735b28aa31SSascha Hauer 
16745b28aa31SSascha Hauer static void sdma_add_scripts(struct sdma_engine *sdma,
16755b28aa31SSascha Hauer 		const struct sdma_script_start_addrs *addr)
16765b28aa31SSascha Hauer {
16775b28aa31SSascha Hauer 	s32 *addr_arr = (u32 *)addr;
16785b28aa31SSascha Hauer 	s32 *saddr_arr = (u32 *)sdma->script_addrs;
16795b28aa31SSascha Hauer 	int i;
16805b28aa31SSascha Hauer 
168170dabaedSNicolin Chen 	/* use the default firmware in ROM if missing external firmware */
168270dabaedSNicolin Chen 	if (!sdma->script_number)
168370dabaedSNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
168470dabaedSNicolin Chen 
1685bd73dfabSRobin Gong 	if (sdma->script_number > sizeof(struct sdma_script_start_addrs)
1686bd73dfabSRobin Gong 				  / sizeof(s32)) {
1687bd73dfabSRobin Gong 		dev_err(sdma->dev,
1688bd73dfabSRobin Gong 			"SDMA script number %d not match with firmware.\n",
1689bd73dfabSRobin Gong 			sdma->script_number);
1690bd73dfabSRobin Gong 		return;
1691bd73dfabSRobin Gong 	}
1692bd73dfabSRobin Gong 
1693cd72b846SNicolin Chen 	for (i = 0; i < sdma->script_number; i++)
16945b28aa31SSascha Hauer 		if (addr_arr[i] > 0)
16955b28aa31SSascha Hauer 			saddr_arr[i] = addr_arr[i];
16965b28aa31SSascha Hauer }
16975b28aa31SSascha Hauer 
16987b4b88e0SSascha Hauer static void sdma_load_firmware(const struct firmware *fw, void *context)
16995b28aa31SSascha Hauer {
17007b4b88e0SSascha Hauer 	struct sdma_engine *sdma = context;
17015b28aa31SSascha Hauer 	const struct sdma_firmware_header *header;
17025b28aa31SSascha Hauer 	const struct sdma_script_start_addrs *addr;
17035b28aa31SSascha Hauer 	unsigned short *ram_code;
17045b28aa31SSascha Hauer 
17057b4b88e0SSascha Hauer 	if (!fw) {
17060f927a11SSascha Hauer 		dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
17070f927a11SSascha Hauer 		/* In this case we just use the ROM firmware. */
17087b4b88e0SSascha Hauer 		return;
17097b4b88e0SSascha Hauer 	}
17105b28aa31SSascha Hauer 
17115b28aa31SSascha Hauer 	if (fw->size < sizeof(*header))
17125b28aa31SSascha Hauer 		goto err_firmware;
17135b28aa31SSascha Hauer 
17145b28aa31SSascha Hauer 	header = (struct sdma_firmware_header *)fw->data;
17155b28aa31SSascha Hauer 
17165b28aa31SSascha Hauer 	if (header->magic != SDMA_FIRMWARE_MAGIC)
17175b28aa31SSascha Hauer 		goto err_firmware;
17185b28aa31SSascha Hauer 	if (header->ram_code_start + header->ram_code_size > fw->size)
17195b28aa31SSascha Hauer 		goto err_firmware;
1720cd72b846SNicolin Chen 	switch (header->version_major) {
1721cd72b846SNicolin Chen 	case 1:
1722cd72b846SNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1723cd72b846SNicolin Chen 		break;
1724cd72b846SNicolin Chen 	case 2:
1725cd72b846SNicolin Chen 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1726cd72b846SNicolin Chen 		break;
1727a572460bSFabio Estevam 	case 3:
1728a572460bSFabio Estevam 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1729a572460bSFabio Estevam 		break;
1730b7d2648aSFabio Estevam 	case 4:
1731b7d2648aSFabio Estevam 		sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1732b7d2648aSFabio Estevam 		break;
1733cd72b846SNicolin Chen 	default:
1734cd72b846SNicolin Chen 		dev_err(sdma->dev, "unknown firmware version\n");
1735cd72b846SNicolin Chen 		goto err_firmware;
1736cd72b846SNicolin Chen 	}
17375b28aa31SSascha Hauer 
17385b28aa31SSascha Hauer 	addr = (void *)header + header->script_addrs_start;
17395b28aa31SSascha Hauer 	ram_code = (void *)header + header->ram_code_start;
17405b28aa31SSascha Hauer 
17417560e3f3SSascha Hauer 	clk_enable(sdma->clk_ipg);
17427560e3f3SSascha Hauer 	clk_enable(sdma->clk_ahb);
17435b28aa31SSascha Hauer 	/* download the RAM image for SDMA */
17445b28aa31SSascha Hauer 	sdma_load_script(sdma, ram_code,
17455b28aa31SSascha Hauer 			header->ram_code_size,
17466866fd3bSSascha Hauer 			addr->ram_code_start_addr);
17477560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
17487560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
17495b28aa31SSascha Hauer 
17505b28aa31SSascha Hauer 	sdma_add_scripts(sdma, addr);
17515b28aa31SSascha Hauer 
17525b28aa31SSascha Hauer 	dev_info(sdma->dev, "loaded firmware %d.%d\n",
17535b28aa31SSascha Hauer 			header->version_major,
17545b28aa31SSascha Hauer 			header->version_minor);
17555b28aa31SSascha Hauer 
17565b28aa31SSascha Hauer err_firmware:
17575b28aa31SSascha Hauer 	release_firmware(fw);
17587b4b88e0SSascha Hauer }
17597b4b88e0SSascha Hauer 
1760d078cd1bSZidan Wang #define EVENT_REMAP_CELLS 3
1761d078cd1bSZidan Wang 
176229f493daSJason Liu static int sdma_event_remap(struct sdma_engine *sdma)
1763d078cd1bSZidan Wang {
1764d078cd1bSZidan Wang 	struct device_node *np = sdma->dev->of_node;
1765d078cd1bSZidan Wang 	struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1766d078cd1bSZidan Wang 	struct property *event_remap;
1767d078cd1bSZidan Wang 	struct regmap *gpr;
1768d078cd1bSZidan Wang 	char propname[] = "fsl,sdma-event-remap";
1769d078cd1bSZidan Wang 	u32 reg, val, shift, num_map, i;
1770d078cd1bSZidan Wang 	int ret = 0;
1771d078cd1bSZidan Wang 
1772d078cd1bSZidan Wang 	if (IS_ERR(np) || IS_ERR(gpr_np))
1773d078cd1bSZidan Wang 		goto out;
1774d078cd1bSZidan Wang 
1775d078cd1bSZidan Wang 	event_remap = of_find_property(np, propname, NULL);
1776d078cd1bSZidan Wang 	num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1777d078cd1bSZidan Wang 	if (!num_map) {
1778ce078af7SFabio Estevam 		dev_dbg(sdma->dev, "no event needs to be remapped\n");
1779d078cd1bSZidan Wang 		goto out;
1780d078cd1bSZidan Wang 	} else if (num_map % EVENT_REMAP_CELLS) {
1781d078cd1bSZidan Wang 		dev_err(sdma->dev, "the property %s must modulo %d\n",
1782d078cd1bSZidan Wang 				propname, EVENT_REMAP_CELLS);
1783d078cd1bSZidan Wang 		ret = -EINVAL;
1784d078cd1bSZidan Wang 		goto out;
1785d078cd1bSZidan Wang 	}
1786d078cd1bSZidan Wang 
1787d078cd1bSZidan Wang 	gpr = syscon_node_to_regmap(gpr_np);
1788d078cd1bSZidan Wang 	if (IS_ERR(gpr)) {
1789d078cd1bSZidan Wang 		dev_err(sdma->dev, "failed to get gpr regmap\n");
1790d078cd1bSZidan Wang 		ret = PTR_ERR(gpr);
1791d078cd1bSZidan Wang 		goto out;
1792d078cd1bSZidan Wang 	}
1793d078cd1bSZidan Wang 
1794d078cd1bSZidan Wang 	for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1795d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i, &reg);
1796d078cd1bSZidan Wang 		if (ret) {
1797d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1798d078cd1bSZidan Wang 					propname, i);
1799d078cd1bSZidan Wang 			goto out;
1800d078cd1bSZidan Wang 		}
1801d078cd1bSZidan Wang 
1802d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1803d078cd1bSZidan Wang 		if (ret) {
1804d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1805d078cd1bSZidan Wang 					propname, i + 1);
1806d078cd1bSZidan Wang 			goto out;
1807d078cd1bSZidan Wang 		}
1808d078cd1bSZidan Wang 
1809d078cd1bSZidan Wang 		ret = of_property_read_u32_index(np, propname, i + 2, &val);
1810d078cd1bSZidan Wang 		if (ret) {
1811d078cd1bSZidan Wang 			dev_err(sdma->dev, "failed to read property %s index %d\n",
1812d078cd1bSZidan Wang 					propname, i + 2);
1813d078cd1bSZidan Wang 			goto out;
1814d078cd1bSZidan Wang 		}
1815d078cd1bSZidan Wang 
1816d078cd1bSZidan Wang 		regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1817d078cd1bSZidan Wang 	}
1818d078cd1bSZidan Wang 
1819d078cd1bSZidan Wang out:
1820d078cd1bSZidan Wang 	if (!IS_ERR(gpr_np))
1821d078cd1bSZidan Wang 		of_node_put(gpr_np);
1822d078cd1bSZidan Wang 
1823d078cd1bSZidan Wang 	return ret;
1824d078cd1bSZidan Wang }
1825d078cd1bSZidan Wang 
1826fe6cf289SArnd Bergmann static int sdma_get_firmware(struct sdma_engine *sdma,
18277b4b88e0SSascha Hauer 		const char *fw_name)
18287b4b88e0SSascha Hauer {
18297b4b88e0SSascha Hauer 	int ret;
18307b4b88e0SSascha Hauer 
18317b4b88e0SSascha Hauer 	ret = request_firmware_nowait(THIS_MODULE,
1832*0733d839SShawn Guo 			FW_ACTION_UEVENT, fw_name, sdma->dev,
18337b4b88e0SSascha Hauer 			GFP_KERNEL, sdma, sdma_load_firmware);
18345b28aa31SSascha Hauer 
18355b28aa31SSascha Hauer 	return ret;
18365b28aa31SSascha Hauer }
18375b28aa31SSascha Hauer 
183819bfc772SJingoo Han static int sdma_init(struct sdma_engine *sdma)
18391ec1e82fSSascha Hauer {
18401ec1e82fSSascha Hauer 	int i, ret;
18411ec1e82fSSascha Hauer 	dma_addr_t ccb_phys;
18421ec1e82fSSascha Hauer 
1843b93edcddSFabio Estevam 	ret = clk_enable(sdma->clk_ipg);
1844b93edcddSFabio Estevam 	if (ret)
1845b93edcddSFabio Estevam 		return ret;
1846b93edcddSFabio Estevam 	ret = clk_enable(sdma->clk_ahb);
1847b93edcddSFabio Estevam 	if (ret)
1848b93edcddSFabio Estevam 		goto disable_clk_ipg;
18491ec1e82fSSascha Hauer 
1850941acd56SAngus Ainslie (Purism) 	if (sdma->drvdata->check_ratio &&
1851941acd56SAngus Ainslie (Purism) 	    (clk_get_rate(sdma->clk_ahb) == clk_get_rate(sdma->clk_ipg)))
185225aaa75dSAngus Ainslie (Purism) 		sdma->clk_ratio = 1;
185325aaa75dSAngus Ainslie (Purism) 
18541ec1e82fSSascha Hauer 	/* Be sure SDMA has not started yet */
1855c4b56857SRichard Zhao 	writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
18561ec1e82fSSascha Hauer 
1857ceaf5226SAndy Duan 	sdma->channel_control = dma_alloc_coherent(sdma->dev,
18581ec1e82fSSascha Hauer 			MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
18591ec1e82fSSascha Hauer 			sizeof(struct sdma_context_data),
18601ec1e82fSSascha Hauer 			&ccb_phys, GFP_KERNEL);
18611ec1e82fSSascha Hauer 
18621ec1e82fSSascha Hauer 	if (!sdma->channel_control) {
18631ec1e82fSSascha Hauer 		ret = -ENOMEM;
18641ec1e82fSSascha Hauer 		goto err_dma_alloc;
18651ec1e82fSSascha Hauer 	}
18661ec1e82fSSascha Hauer 
18671ec1e82fSSascha Hauer 	sdma->context = (void *)sdma->channel_control +
18681ec1e82fSSascha Hauer 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
18691ec1e82fSSascha Hauer 	sdma->context_phys = ccb_phys +
18701ec1e82fSSascha Hauer 		MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
18711ec1e82fSSascha Hauer 
18721ec1e82fSSascha Hauer 	/* disable all channels */
187317bba72fSSascha Hauer 	for (i = 0; i < sdma->drvdata->num_events; i++)
1874c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
18751ec1e82fSSascha Hauer 
18761ec1e82fSSascha Hauer 	/* All channels have priority 0 */
18771ec1e82fSSascha Hauer 	for (i = 0; i < MAX_DMA_CHANNELS; i++)
1878c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
18791ec1e82fSSascha Hauer 
188057b772b8SRobin Gong 	ret = sdma_request_channel0(sdma);
18811ec1e82fSSascha Hauer 	if (ret)
18821ec1e82fSSascha Hauer 		goto err_dma_alloc;
18831ec1e82fSSascha Hauer 
18841ec1e82fSSascha Hauer 	sdma_config_ownership(&sdma->channel[0], false, true, false);
18851ec1e82fSSascha Hauer 
18861ec1e82fSSascha Hauer 	/* Set Command Channel (Channel Zero) */
1887c4b56857SRichard Zhao 	writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
18881ec1e82fSSascha Hauer 
18891ec1e82fSSascha Hauer 	/* Set bits of CONFIG register but with static context switching */
189025aaa75dSAngus Ainslie (Purism) 	if (sdma->clk_ratio)
189125aaa75dSAngus Ainslie (Purism) 		writel_relaxed(SDMA_H_CONFIG_ACR, sdma->regs + SDMA_H_CONFIG);
189225aaa75dSAngus Ainslie (Purism) 	else
1893c4b56857SRichard Zhao 		writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
18941ec1e82fSSascha Hauer 
1895c4b56857SRichard Zhao 	writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
18961ec1e82fSSascha Hauer 
18971ec1e82fSSascha Hauer 	/* Initializes channel's priorities */
18981ec1e82fSSascha Hauer 	sdma_set_channel_priority(&sdma->channel[0], 7);
18991ec1e82fSSascha Hauer 
19007560e3f3SSascha Hauer 	clk_disable(sdma->clk_ipg);
19017560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
19021ec1e82fSSascha Hauer 
19031ec1e82fSSascha Hauer 	return 0;
19041ec1e82fSSascha Hauer 
19051ec1e82fSSascha Hauer err_dma_alloc:
19067560e3f3SSascha Hauer 	clk_disable(sdma->clk_ahb);
1907b93edcddSFabio Estevam disable_clk_ipg:
1908b93edcddSFabio Estevam 	clk_disable(sdma->clk_ipg);
19091ec1e82fSSascha Hauer 	dev_err(sdma->dev, "initialisation failed with %d\n", ret);
19101ec1e82fSSascha Hauer 	return ret;
19111ec1e82fSSascha Hauer }
19121ec1e82fSSascha Hauer 
19139479e17cSShawn Guo static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
19149479e17cSShawn Guo {
19150b351865SNicolin Chen 	struct sdma_channel *sdmac = to_sdma_chan(chan);
19169479e17cSShawn Guo 	struct imx_dma_data *data = fn_param;
19179479e17cSShawn Guo 
19189479e17cSShawn Guo 	if (!imx_dma_is_general_purpose(chan))
19199479e17cSShawn Guo 		return false;
19209479e17cSShawn Guo 
19210b351865SNicolin Chen 	sdmac->data = *data;
19220b351865SNicolin Chen 	chan->private = &sdmac->data;
19239479e17cSShawn Guo 
19249479e17cSShawn Guo 	return true;
19259479e17cSShawn Guo }
19269479e17cSShawn Guo 
19279479e17cSShawn Guo static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
19289479e17cSShawn Guo 				   struct of_dma *ofdma)
19299479e17cSShawn Guo {
19309479e17cSShawn Guo 	struct sdma_engine *sdma = ofdma->of_dma_data;
19319479e17cSShawn Guo 	dma_cap_mask_t mask = sdma->dma_device.cap_mask;
19329479e17cSShawn Guo 	struct imx_dma_data data;
19339479e17cSShawn Guo 
19349479e17cSShawn Guo 	if (dma_spec->args_count != 3)
19359479e17cSShawn Guo 		return NULL;
19369479e17cSShawn Guo 
19379479e17cSShawn Guo 	data.dma_request = dma_spec->args[0];
19389479e17cSShawn Guo 	data.peripheral_type = dma_spec->args[1];
19399479e17cSShawn Guo 	data.priority = dma_spec->args[2];
19408391ecf4SShengjiu Wang 	/*
19418391ecf4SShengjiu Wang 	 * init dma_request2 to zero, which is not used by the dts.
19428391ecf4SShengjiu Wang 	 * For P2P, dma_request2 is init from dma_request_channel(),
19438391ecf4SShengjiu Wang 	 * chan->private will point to the imx_dma_data, and in
19448391ecf4SShengjiu Wang 	 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
19458391ecf4SShengjiu Wang 	 * be set to sdmac->event_id1.
19468391ecf4SShengjiu Wang 	 */
19478391ecf4SShengjiu Wang 	data.dma_request2 = 0;
19489479e17cSShawn Guo 
1949990c0b53SBaolin Wang 	return __dma_request_channel(&mask, sdma_filter_fn, &data,
1950990c0b53SBaolin Wang 				     ofdma->of_node);
19519479e17cSShawn Guo }
19529479e17cSShawn Guo 
1953e34b731fSMark Brown static int sdma_probe(struct platform_device *pdev)
19541ec1e82fSSascha Hauer {
1955580975d7SShawn Guo 	struct device_node *np = pdev->dev.of_node;
19568391ecf4SShengjiu Wang 	struct device_node *spba_bus;
1957580975d7SShawn Guo 	const char *fw_name;
19581ec1e82fSSascha Hauer 	int ret;
19591ec1e82fSSascha Hauer 	int irq;
19601ec1e82fSSascha Hauer 	struct resource *iores;
19618391ecf4SShengjiu Wang 	struct resource spba_res;
19621ec1e82fSSascha Hauer 	int i;
19631ec1e82fSSascha Hauer 	struct sdma_engine *sdma;
196436e2f21aSSascha Hauer 	s32 *saddr_arr;
19651ec1e82fSSascha Hauer 
196642536b9fSPhilippe Retornaz 	ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
196742536b9fSPhilippe Retornaz 	if (ret)
196842536b9fSPhilippe Retornaz 		return ret;
196942536b9fSPhilippe Retornaz 
19707f24e0eeSFabio Estevam 	sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
19711ec1e82fSSascha Hauer 	if (!sdma)
19721ec1e82fSSascha Hauer 		return -ENOMEM;
19731ec1e82fSSascha Hauer 
19742ccaef05SRichard Zhao 	spin_lock_init(&sdma->channel_0_lock);
197573eab978SSascha Hauer 
19761ec1e82fSSascha Hauer 	sdma->dev = &pdev->dev;
197732996419SFabio Estevam 	sdma->drvdata = of_device_get_match_data(sdma->dev);
19781ec1e82fSSascha Hauer 
19791ec1e82fSSascha Hauer 	irq = platform_get_irq(pdev, 0);
19807f24e0eeSFabio Estevam 	if (irq < 0)
198163c72e02SFabio Estevam 		return irq;
19821ec1e82fSSascha Hauer 
19837f24e0eeSFabio Estevam 	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
19847f24e0eeSFabio Estevam 	sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
19857f24e0eeSFabio Estevam 	if (IS_ERR(sdma->regs))
19867f24e0eeSFabio Estevam 		return PTR_ERR(sdma->regs);
19871ec1e82fSSascha Hauer 
19887560e3f3SSascha Hauer 	sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
19897f24e0eeSFabio Estevam 	if (IS_ERR(sdma->clk_ipg))
19907f24e0eeSFabio Estevam 		return PTR_ERR(sdma->clk_ipg);
19911ec1e82fSSascha Hauer 
19927560e3f3SSascha Hauer 	sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
19937f24e0eeSFabio Estevam 	if (IS_ERR(sdma->clk_ahb))
19947f24e0eeSFabio Estevam 		return PTR_ERR(sdma->clk_ahb);
19957560e3f3SSascha Hauer 
1996fb9caf37SArvind Yadav 	ret = clk_prepare(sdma->clk_ipg);
1997fb9caf37SArvind Yadav 	if (ret)
1998fb9caf37SArvind Yadav 		return ret;
1999fb9caf37SArvind Yadav 
2000fb9caf37SArvind Yadav 	ret = clk_prepare(sdma->clk_ahb);
2001fb9caf37SArvind Yadav 	if (ret)
2002fb9caf37SArvind Yadav 		goto err_clk;
20037560e3f3SSascha Hauer 
20047f24e0eeSFabio Estevam 	ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
20057f24e0eeSFabio Estevam 			       sdma);
20061ec1e82fSSascha Hauer 	if (ret)
2007fb9caf37SArvind Yadav 		goto err_irq;
20081ec1e82fSSascha Hauer 
20095bb9dbb5SVinod Koul 	sdma->irq = irq;
20105bb9dbb5SVinod Koul 
20115b28aa31SSascha Hauer 	sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
2012fb9caf37SArvind Yadav 	if (!sdma->script_addrs) {
2013fb9caf37SArvind Yadav 		ret = -ENOMEM;
2014fb9caf37SArvind Yadav 		goto err_irq;
2015fb9caf37SArvind Yadav 	}
20161ec1e82fSSascha Hauer 
201736e2f21aSSascha Hauer 	/* initially no scripts available */
201836e2f21aSSascha Hauer 	saddr_arr = (s32 *)sdma->script_addrs;
2019be4cf718SSascha Hauer 	for (i = 0; i < sizeof(*sdma->script_addrs) / sizeof(s32); i++)
202036e2f21aSSascha Hauer 		saddr_arr[i] = -EINVAL;
202136e2f21aSSascha Hauer 
20227214a8b1SSascha Hauer 	dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
20237214a8b1SSascha Hauer 	dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
20240f06c027SRobin Gong 	dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask);
20257214a8b1SSascha Hauer 
20261ec1e82fSSascha Hauer 	INIT_LIST_HEAD(&sdma->dma_device.channels);
20271ec1e82fSSascha Hauer 	/* Initialize channel parameters */
20281ec1e82fSSascha Hauer 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
20291ec1e82fSSascha Hauer 		struct sdma_channel *sdmac = &sdma->channel[i];
20301ec1e82fSSascha Hauer 
20311ec1e82fSSascha Hauer 		sdmac->sdma = sdma;
20321ec1e82fSSascha Hauer 
20331ec1e82fSSascha Hauer 		sdmac->channel = i;
203457b772b8SRobin Gong 		sdmac->vc.desc_free = sdma_desc_free;
2035b8603d2aSLucas Stach 		INIT_WORK(&sdmac->terminate_worker,
2036b8603d2aSLucas Stach 				sdma_channel_terminate_work);
203723889c63SSascha Hauer 		/*
203823889c63SSascha Hauer 		 * Add the channel to the DMAC list. Do not add channel 0 though
203923889c63SSascha Hauer 		 * because we need it internally in the SDMA driver. This also means
204023889c63SSascha Hauer 		 * that channel 0 in dmaengine counting matches sdma channel 1.
204123889c63SSascha Hauer 		 */
204223889c63SSascha Hauer 		if (i)
204357b772b8SRobin Gong 			vchan_init(&sdmac->vc, &sdma->dma_device);
20441ec1e82fSSascha Hauer 	}
20451ec1e82fSSascha Hauer 
20465b28aa31SSascha Hauer 	ret = sdma_init(sdma);
20471ec1e82fSSascha Hauer 	if (ret)
20481ec1e82fSSascha Hauer 		goto err_init;
20491ec1e82fSSascha Hauer 
2050d078cd1bSZidan Wang 	ret = sdma_event_remap(sdma);
2051d078cd1bSZidan Wang 	if (ret)
2052d078cd1bSZidan Wang 		goto err_init;
2053d078cd1bSZidan Wang 
2054dcfec3c0SSascha Hauer 	if (sdma->drvdata->script_addrs)
2055dcfec3c0SSascha Hauer 		sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
20565b28aa31SSascha Hauer 
20571ec1e82fSSascha Hauer 	sdma->dma_device.dev = &pdev->dev;
20581ec1e82fSSascha Hauer 
20591ec1e82fSSascha Hauer 	sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
20601ec1e82fSSascha Hauer 	sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
20611ec1e82fSSascha Hauer 	sdma->dma_device.device_tx_status = sdma_tx_status;
20621ec1e82fSSascha Hauer 	sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
20631ec1e82fSSascha Hauer 	sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
20647b350ab0SMaxime Ripard 	sdma->dma_device.device_config = sdma_config;
2065a80f2787SSascha Hauer 	sdma->dma_device.device_terminate_all = sdma_terminate_all;
2066b8603d2aSLucas Stach 	sdma->dma_device.device_synchronize = sdma_channel_synchronize;
2067f9d4a398SNicolin Chen 	sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
2068f9d4a398SNicolin Chen 	sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
2069f9d4a398SNicolin Chen 	sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
20706f3125ceSLucas Stach 	sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
20710f06c027SRobin Gong 	sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy;
20721ec1e82fSSascha Hauer 	sdma->dma_device.device_issue_pending = sdma_issue_pending;
2073a3711d49SAngus Ainslie (Purism) 	sdma->dma_device.copy_align = 2;
20744a6b2e8aSRobin Gong 	dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT);
20751ec1e82fSSascha Hauer 
207623e11811SVignesh Raman 	platform_set_drvdata(pdev, sdma);
207723e11811SVignesh Raman 
20781ec1e82fSSascha Hauer 	ret = dma_async_device_register(&sdma->dma_device);
20791ec1e82fSSascha Hauer 	if (ret) {
20801ec1e82fSSascha Hauer 		dev_err(&pdev->dev, "unable to register\n");
20811ec1e82fSSascha Hauer 		goto err_init;
20821ec1e82fSSascha Hauer 	}
20831ec1e82fSSascha Hauer 
20849479e17cSShawn Guo 	if (np) {
20859479e17cSShawn Guo 		ret = of_dma_controller_register(np, sdma_xlate, sdma);
20869479e17cSShawn Guo 		if (ret) {
20879479e17cSShawn Guo 			dev_err(&pdev->dev, "failed to register controller\n");
20889479e17cSShawn Guo 			goto err_register;
20899479e17cSShawn Guo 		}
20908391ecf4SShengjiu Wang 
20918391ecf4SShengjiu Wang 		spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
20928391ecf4SShengjiu Wang 		ret = of_address_to_resource(spba_bus, 0, &spba_res);
20938391ecf4SShengjiu Wang 		if (!ret) {
20948391ecf4SShengjiu Wang 			sdma->spba_start_addr = spba_res.start;
20958391ecf4SShengjiu Wang 			sdma->spba_end_addr = spba_res.end;
20968391ecf4SShengjiu Wang 		}
20978391ecf4SShengjiu Wang 		of_node_put(spba_bus);
20989479e17cSShawn Guo 	}
20999479e17cSShawn Guo 
21002b8066c3SSven Van Asbroeck 	/*
21012b8066c3SSven Van Asbroeck 	 * Because that device tree does not encode ROM script address,
21022b8066c3SSven Van Asbroeck 	 * the RAM script in firmware is mandatory for device tree
21032b8066c3SSven Van Asbroeck 	 * probe, otherwise it fails.
21042b8066c3SSven Van Asbroeck 	 */
21052b8066c3SSven Van Asbroeck 	ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
21062b8066c3SSven Van Asbroeck 				      &fw_name);
21072b8066c3SSven Van Asbroeck 	if (ret) {
21082b8066c3SSven Van Asbroeck 		dev_warn(&pdev->dev, "failed to get firmware name\n");
21092b8066c3SSven Van Asbroeck 	} else {
21102b8066c3SSven Van Asbroeck 		ret = sdma_get_firmware(sdma, fw_name);
21112b8066c3SSven Van Asbroeck 		if (ret)
21122b8066c3SSven Van Asbroeck 			dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
21132b8066c3SSven Van Asbroeck 	}
21142b8066c3SSven Van Asbroeck 
21151ec1e82fSSascha Hauer 	return 0;
21161ec1e82fSSascha Hauer 
21179479e17cSShawn Guo err_register:
21189479e17cSShawn Guo 	dma_async_device_unregister(&sdma->dma_device);
21191ec1e82fSSascha Hauer err_init:
21201ec1e82fSSascha Hauer 	kfree(sdma->script_addrs);
2121fb9caf37SArvind Yadav err_irq:
2122fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ahb);
2123fb9caf37SArvind Yadav err_clk:
2124fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ipg);
2125939fd4f0SShawn Guo 	return ret;
21261ec1e82fSSascha Hauer }
21271ec1e82fSSascha Hauer 
21281d1bbd30SMaxin B. John static int sdma_remove(struct platform_device *pdev)
21291ec1e82fSSascha Hauer {
213023e11811SVignesh Raman 	struct sdma_engine *sdma = platform_get_drvdata(pdev);
2131c12fe497SVignesh Raman 	int i;
213223e11811SVignesh Raman 
21335bb9dbb5SVinod Koul 	devm_free_irq(&pdev->dev, sdma->irq, sdma);
213423e11811SVignesh Raman 	dma_async_device_unregister(&sdma->dma_device);
213523e11811SVignesh Raman 	kfree(sdma->script_addrs);
2136fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ahb);
2137fb9caf37SArvind Yadav 	clk_unprepare(sdma->clk_ipg);
2138c12fe497SVignesh Raman 	/* Kill the tasklet */
2139c12fe497SVignesh Raman 	for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2140c12fe497SVignesh Raman 		struct sdma_channel *sdmac = &sdma->channel[i];
2141c12fe497SVignesh Raman 
214257b772b8SRobin Gong 		tasklet_kill(&sdmac->vc.task);
214357b772b8SRobin Gong 		sdma_free_chan_resources(&sdmac->vc.chan);
2144c12fe497SVignesh Raman 	}
214523e11811SVignesh Raman 
214623e11811SVignesh Raman 	platform_set_drvdata(pdev, NULL);
214723e11811SVignesh Raman 	return 0;
21481ec1e82fSSascha Hauer }
21491ec1e82fSSascha Hauer 
21501ec1e82fSSascha Hauer static struct platform_driver sdma_driver = {
21511ec1e82fSSascha Hauer 	.driver		= {
21521ec1e82fSSascha Hauer 		.name	= "imx-sdma",
2153580975d7SShawn Guo 		.of_match_table = sdma_dt_ids,
21541ec1e82fSSascha Hauer 	},
21551d1bbd30SMaxin B. John 	.remove		= sdma_remove,
215623e11811SVignesh Raman 	.probe		= sdma_probe,
21571ec1e82fSSascha Hauer };
21581ec1e82fSSascha Hauer 
215923e11811SVignesh Raman module_platform_driver(sdma_driver);
21601ec1e82fSSascha Hauer 
21611ec1e82fSSascha Hauer MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
21621ec1e82fSSascha Hauer MODULE_DESCRIPTION("i.MX SDMA driver");
2163c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX6Q)
2164c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2165c0879342SNicolas Chauvet #endif
2166c0879342SNicolas Chauvet #if IS_ENABLED(CONFIG_SOC_IMX7D)
2167c0879342SNicolas Chauvet MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2168c0879342SNicolas Chauvet #endif
21691ec1e82fSSascha Hauer MODULE_LICENSE("GPL");
2170