175a6faf6SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
25689ba7fSAndrew Bresticker /*
35689ba7fSAndrew Bresticker * IMG Multi-threaded DMA Controller (MDC)
45689ba7fSAndrew Bresticker *
55689ba7fSAndrew Bresticker * Copyright (C) 2009,2012,2013 Imagination Technologies Ltd.
65689ba7fSAndrew Bresticker * Copyright (C) 2014 Google, Inc.
75689ba7fSAndrew Bresticker */
85689ba7fSAndrew Bresticker
95689ba7fSAndrew Bresticker #include <linux/clk.h>
105689ba7fSAndrew Bresticker #include <linux/dma-mapping.h>
115689ba7fSAndrew Bresticker #include <linux/dmaengine.h>
125689ba7fSAndrew Bresticker #include <linux/dmapool.h>
135689ba7fSAndrew Bresticker #include <linux/interrupt.h>
145689ba7fSAndrew Bresticker #include <linux/io.h>
155689ba7fSAndrew Bresticker #include <linux/irq.h>
165689ba7fSAndrew Bresticker #include <linux/kernel.h>
175689ba7fSAndrew Bresticker #include <linux/mfd/syscon.h>
185689ba7fSAndrew Bresticker #include <linux/module.h>
195689ba7fSAndrew Bresticker #include <linux/of.h>
205689ba7fSAndrew Bresticker #include <linux/of_dma.h>
215689ba7fSAndrew Bresticker #include <linux/platform_device.h>
2256d355e6SEd Blake #include <linux/pm_runtime.h>
235689ba7fSAndrew Bresticker #include <linux/regmap.h>
245689ba7fSAndrew Bresticker #include <linux/slab.h>
255689ba7fSAndrew Bresticker #include <linux/spinlock.h>
265689ba7fSAndrew Bresticker
275689ba7fSAndrew Bresticker #include "dmaengine.h"
285689ba7fSAndrew Bresticker #include "virt-dma.h"
295689ba7fSAndrew Bresticker
305689ba7fSAndrew Bresticker #define MDC_MAX_DMA_CHANNELS 32
315689ba7fSAndrew Bresticker
325689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG 0x000
335689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_LIST_IEN BIT(31)
345689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_IEN BIT(29)
355689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_LEVEL_INT BIT(28)
365689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_INC_W BIT(12)
375689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_INC_R BIT(8)
385689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_PHYSICAL_W BIT(7)
395689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_WIDTH_W_SHIFT 4
405689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_WIDTH_W_MASK 0x7
415689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_PHYSICAL_R BIT(3)
425689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_WIDTH_R_SHIFT 0
435689ba7fSAndrew Bresticker #define MDC_GENERAL_CONFIG_WIDTH_R_MASK 0x7
445689ba7fSAndrew Bresticker
455689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG 0x004
465689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG_STHREAD_SHIFT 28
475689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG_STHREAD_MASK 0xf
485689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG_RTHREAD_SHIFT 24
495689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG_RTHREAD_MASK 0xf
505689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG_WTHREAD_SHIFT 16
515689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG_WTHREAD_MASK 0xf
525689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG_BURST_SIZE_SHIFT 4
535689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG_BURST_SIZE_MASK 0xff
545689ba7fSAndrew Bresticker #define MDC_READ_PORT_CONFIG_DREQ_ENABLE BIT(1)
555689ba7fSAndrew Bresticker
565689ba7fSAndrew Bresticker #define MDC_READ_ADDRESS 0x008
575689ba7fSAndrew Bresticker
585689ba7fSAndrew Bresticker #define MDC_WRITE_ADDRESS 0x00c
595689ba7fSAndrew Bresticker
605689ba7fSAndrew Bresticker #define MDC_TRANSFER_SIZE 0x010
615689ba7fSAndrew Bresticker #define MDC_TRANSFER_SIZE_MASK 0xffffff
625689ba7fSAndrew Bresticker
635689ba7fSAndrew Bresticker #define MDC_LIST_NODE_ADDRESS 0x014
645689ba7fSAndrew Bresticker
655689ba7fSAndrew Bresticker #define MDC_CMDS_PROCESSED 0x018
665689ba7fSAndrew Bresticker #define MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT 16
675689ba7fSAndrew Bresticker #define MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK 0x3f
685689ba7fSAndrew Bresticker #define MDC_CMDS_PROCESSED_INT_ACTIVE BIT(8)
695689ba7fSAndrew Bresticker #define MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT 0
705689ba7fSAndrew Bresticker #define MDC_CMDS_PROCESSED_CMDS_DONE_MASK 0x3f
715689ba7fSAndrew Bresticker
725689ba7fSAndrew Bresticker #define MDC_CONTROL_AND_STATUS 0x01c
735689ba7fSAndrew Bresticker #define MDC_CONTROL_AND_STATUS_CANCEL BIT(20)
745689ba7fSAndrew Bresticker #define MDC_CONTROL_AND_STATUS_LIST_EN BIT(4)
755689ba7fSAndrew Bresticker #define MDC_CONTROL_AND_STATUS_EN BIT(0)
765689ba7fSAndrew Bresticker
775689ba7fSAndrew Bresticker #define MDC_ACTIVE_TRANSFER_SIZE 0x030
785689ba7fSAndrew Bresticker
795689ba7fSAndrew Bresticker #define MDC_GLOBAL_CONFIG_A 0x900
805689ba7fSAndrew Bresticker #define MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_SHIFT 16
815689ba7fSAndrew Bresticker #define MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_MASK 0xff
825689ba7fSAndrew Bresticker #define MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_SHIFT 8
835689ba7fSAndrew Bresticker #define MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_MASK 0xff
845689ba7fSAndrew Bresticker #define MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_SHIFT 0
855689ba7fSAndrew Bresticker #define MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_MASK 0xff
865689ba7fSAndrew Bresticker
875689ba7fSAndrew Bresticker struct mdc_hw_list_desc {
885689ba7fSAndrew Bresticker u32 gen_conf;
895689ba7fSAndrew Bresticker u32 readport_conf;
905689ba7fSAndrew Bresticker u32 read_addr;
915689ba7fSAndrew Bresticker u32 write_addr;
925689ba7fSAndrew Bresticker u32 xfer_size;
935689ba7fSAndrew Bresticker u32 node_addr;
945689ba7fSAndrew Bresticker u32 cmds_done;
955689ba7fSAndrew Bresticker u32 ctrl_status;
965689ba7fSAndrew Bresticker /*
975689ba7fSAndrew Bresticker * Not part of the list descriptor, but instead used by the CPU to
985689ba7fSAndrew Bresticker * traverse the list.
995689ba7fSAndrew Bresticker */
1005689ba7fSAndrew Bresticker struct mdc_hw_list_desc *next_desc;
1015689ba7fSAndrew Bresticker };
1025689ba7fSAndrew Bresticker
1035689ba7fSAndrew Bresticker struct mdc_tx_desc {
1045689ba7fSAndrew Bresticker struct mdc_chan *chan;
1055689ba7fSAndrew Bresticker struct virt_dma_desc vd;
1065689ba7fSAndrew Bresticker dma_addr_t list_phys;
1075689ba7fSAndrew Bresticker struct mdc_hw_list_desc *list;
1085689ba7fSAndrew Bresticker bool cyclic;
1095689ba7fSAndrew Bresticker bool cmd_loaded;
1105689ba7fSAndrew Bresticker unsigned int list_len;
1115689ba7fSAndrew Bresticker unsigned int list_period_len;
1125689ba7fSAndrew Bresticker size_t list_xfer_size;
1135689ba7fSAndrew Bresticker unsigned int list_cmds_done;
1145689ba7fSAndrew Bresticker };
1155689ba7fSAndrew Bresticker
1165689ba7fSAndrew Bresticker struct mdc_chan {
1175689ba7fSAndrew Bresticker struct mdc_dma *mdma;
1185689ba7fSAndrew Bresticker struct virt_dma_chan vc;
1195689ba7fSAndrew Bresticker struct dma_slave_config config;
1205689ba7fSAndrew Bresticker struct mdc_tx_desc *desc;
1215689ba7fSAndrew Bresticker int irq;
1225689ba7fSAndrew Bresticker unsigned int periph;
1235689ba7fSAndrew Bresticker unsigned int thread;
1245689ba7fSAndrew Bresticker unsigned int chan_nr;
1255689ba7fSAndrew Bresticker };
1265689ba7fSAndrew Bresticker
1275689ba7fSAndrew Bresticker struct mdc_dma_soc_data {
1285689ba7fSAndrew Bresticker void (*enable_chan)(struct mdc_chan *mchan);
1295689ba7fSAndrew Bresticker void (*disable_chan)(struct mdc_chan *mchan);
1305689ba7fSAndrew Bresticker };
1315689ba7fSAndrew Bresticker
1325689ba7fSAndrew Bresticker struct mdc_dma {
1335689ba7fSAndrew Bresticker struct dma_device dma_dev;
1345689ba7fSAndrew Bresticker void __iomem *regs;
1355689ba7fSAndrew Bresticker struct clk *clk;
1365689ba7fSAndrew Bresticker struct dma_pool *desc_pool;
1375689ba7fSAndrew Bresticker struct regmap *periph_regs;
1385689ba7fSAndrew Bresticker spinlock_t lock;
1395689ba7fSAndrew Bresticker unsigned int nr_threads;
1405689ba7fSAndrew Bresticker unsigned int nr_channels;
1415689ba7fSAndrew Bresticker unsigned int bus_width;
1425689ba7fSAndrew Bresticker unsigned int max_burst_mult;
1435689ba7fSAndrew Bresticker unsigned int max_xfer_size;
1445689ba7fSAndrew Bresticker const struct mdc_dma_soc_data *soc;
1455689ba7fSAndrew Bresticker struct mdc_chan channels[MDC_MAX_DMA_CHANNELS];
1465689ba7fSAndrew Bresticker };
1475689ba7fSAndrew Bresticker
mdc_readl(struct mdc_dma * mdma,u32 reg)1485689ba7fSAndrew Bresticker static inline u32 mdc_readl(struct mdc_dma *mdma, u32 reg)
1495689ba7fSAndrew Bresticker {
1505689ba7fSAndrew Bresticker return readl(mdma->regs + reg);
1515689ba7fSAndrew Bresticker }
1525689ba7fSAndrew Bresticker
mdc_writel(struct mdc_dma * mdma,u32 val,u32 reg)1535689ba7fSAndrew Bresticker static inline void mdc_writel(struct mdc_dma *mdma, u32 val, u32 reg)
1545689ba7fSAndrew Bresticker {
1555689ba7fSAndrew Bresticker writel(val, mdma->regs + reg);
1565689ba7fSAndrew Bresticker }
1575689ba7fSAndrew Bresticker
mdc_chan_readl(struct mdc_chan * mchan,u32 reg)1585689ba7fSAndrew Bresticker static inline u32 mdc_chan_readl(struct mdc_chan *mchan, u32 reg)
1595689ba7fSAndrew Bresticker {
1605689ba7fSAndrew Bresticker return mdc_readl(mchan->mdma, mchan->chan_nr * 0x040 + reg);
1615689ba7fSAndrew Bresticker }
1625689ba7fSAndrew Bresticker
mdc_chan_writel(struct mdc_chan * mchan,u32 val,u32 reg)1635689ba7fSAndrew Bresticker static inline void mdc_chan_writel(struct mdc_chan *mchan, u32 val, u32 reg)
1645689ba7fSAndrew Bresticker {
1655689ba7fSAndrew Bresticker mdc_writel(mchan->mdma, val, mchan->chan_nr * 0x040 + reg);
1665689ba7fSAndrew Bresticker }
1675689ba7fSAndrew Bresticker
to_mdc_chan(struct dma_chan * c)1685689ba7fSAndrew Bresticker static inline struct mdc_chan *to_mdc_chan(struct dma_chan *c)
1695689ba7fSAndrew Bresticker {
1705689ba7fSAndrew Bresticker return container_of(to_virt_chan(c), struct mdc_chan, vc);
1715689ba7fSAndrew Bresticker }
1725689ba7fSAndrew Bresticker
to_mdc_desc(struct dma_async_tx_descriptor * t)1735689ba7fSAndrew Bresticker static inline struct mdc_tx_desc *to_mdc_desc(struct dma_async_tx_descriptor *t)
1745689ba7fSAndrew Bresticker {
1755689ba7fSAndrew Bresticker struct virt_dma_desc *vdesc = container_of(t, struct virt_dma_desc, tx);
1765689ba7fSAndrew Bresticker
1775689ba7fSAndrew Bresticker return container_of(vdesc, struct mdc_tx_desc, vd);
1785689ba7fSAndrew Bresticker }
1795689ba7fSAndrew Bresticker
mdma2dev(struct mdc_dma * mdma)1805689ba7fSAndrew Bresticker static inline struct device *mdma2dev(struct mdc_dma *mdma)
1815689ba7fSAndrew Bresticker {
1825689ba7fSAndrew Bresticker return mdma->dma_dev.dev;
1835689ba7fSAndrew Bresticker }
1845689ba7fSAndrew Bresticker
to_mdc_width(unsigned int bytes)1855689ba7fSAndrew Bresticker static inline unsigned int to_mdc_width(unsigned int bytes)
1865689ba7fSAndrew Bresticker {
1875689ba7fSAndrew Bresticker return ffs(bytes) - 1;
1885689ba7fSAndrew Bresticker }
1895689ba7fSAndrew Bresticker
mdc_set_read_width(struct mdc_hw_list_desc * ldesc,unsigned int bytes)1905689ba7fSAndrew Bresticker static inline void mdc_set_read_width(struct mdc_hw_list_desc *ldesc,
1915689ba7fSAndrew Bresticker unsigned int bytes)
1925689ba7fSAndrew Bresticker {
1935689ba7fSAndrew Bresticker ldesc->gen_conf |= to_mdc_width(bytes) <<
1945689ba7fSAndrew Bresticker MDC_GENERAL_CONFIG_WIDTH_R_SHIFT;
1955689ba7fSAndrew Bresticker }
1965689ba7fSAndrew Bresticker
mdc_set_write_width(struct mdc_hw_list_desc * ldesc,unsigned int bytes)1975689ba7fSAndrew Bresticker static inline void mdc_set_write_width(struct mdc_hw_list_desc *ldesc,
1985689ba7fSAndrew Bresticker unsigned int bytes)
1995689ba7fSAndrew Bresticker {
2005689ba7fSAndrew Bresticker ldesc->gen_conf |= to_mdc_width(bytes) <<
2015689ba7fSAndrew Bresticker MDC_GENERAL_CONFIG_WIDTH_W_SHIFT;
2025689ba7fSAndrew Bresticker }
2035689ba7fSAndrew Bresticker
mdc_list_desc_config(struct mdc_chan * mchan,struct mdc_hw_list_desc * ldesc,enum dma_transfer_direction dir,dma_addr_t src,dma_addr_t dst,size_t len)2045689ba7fSAndrew Bresticker static void mdc_list_desc_config(struct mdc_chan *mchan,
2055689ba7fSAndrew Bresticker struct mdc_hw_list_desc *ldesc,
2065689ba7fSAndrew Bresticker enum dma_transfer_direction dir,
2075689ba7fSAndrew Bresticker dma_addr_t src, dma_addr_t dst, size_t len)
2085689ba7fSAndrew Bresticker {
2095689ba7fSAndrew Bresticker struct mdc_dma *mdma = mchan->mdma;
2105689ba7fSAndrew Bresticker unsigned int max_burst, burst_size;
2115689ba7fSAndrew Bresticker
2125689ba7fSAndrew Bresticker ldesc->gen_conf = MDC_GENERAL_CONFIG_IEN | MDC_GENERAL_CONFIG_LIST_IEN |
2135689ba7fSAndrew Bresticker MDC_GENERAL_CONFIG_LEVEL_INT | MDC_GENERAL_CONFIG_PHYSICAL_W |
2145689ba7fSAndrew Bresticker MDC_GENERAL_CONFIG_PHYSICAL_R;
2155689ba7fSAndrew Bresticker ldesc->readport_conf =
2165689ba7fSAndrew Bresticker (mchan->thread << MDC_READ_PORT_CONFIG_STHREAD_SHIFT) |
2175689ba7fSAndrew Bresticker (mchan->thread << MDC_READ_PORT_CONFIG_RTHREAD_SHIFT) |
2185689ba7fSAndrew Bresticker (mchan->thread << MDC_READ_PORT_CONFIG_WTHREAD_SHIFT);
2195689ba7fSAndrew Bresticker ldesc->read_addr = src;
2205689ba7fSAndrew Bresticker ldesc->write_addr = dst;
2215689ba7fSAndrew Bresticker ldesc->xfer_size = len - 1;
2225689ba7fSAndrew Bresticker ldesc->node_addr = 0;
2235689ba7fSAndrew Bresticker ldesc->cmds_done = 0;
2245689ba7fSAndrew Bresticker ldesc->ctrl_status = MDC_CONTROL_AND_STATUS_LIST_EN |
2255689ba7fSAndrew Bresticker MDC_CONTROL_AND_STATUS_EN;
2265689ba7fSAndrew Bresticker ldesc->next_desc = NULL;
2275689ba7fSAndrew Bresticker
2285689ba7fSAndrew Bresticker if (IS_ALIGNED(dst, mdma->bus_width) &&
2295689ba7fSAndrew Bresticker IS_ALIGNED(src, mdma->bus_width))
2305689ba7fSAndrew Bresticker max_burst = mdma->bus_width * mdma->max_burst_mult;
2315689ba7fSAndrew Bresticker else
2325689ba7fSAndrew Bresticker max_burst = mdma->bus_width * (mdma->max_burst_mult - 1);
2335689ba7fSAndrew Bresticker
2345689ba7fSAndrew Bresticker if (dir == DMA_MEM_TO_DEV) {
2355689ba7fSAndrew Bresticker ldesc->gen_conf |= MDC_GENERAL_CONFIG_INC_R;
2365689ba7fSAndrew Bresticker ldesc->readport_conf |= MDC_READ_PORT_CONFIG_DREQ_ENABLE;
2375689ba7fSAndrew Bresticker mdc_set_read_width(ldesc, mdma->bus_width);
2385689ba7fSAndrew Bresticker mdc_set_write_width(ldesc, mchan->config.dst_addr_width);
2395689ba7fSAndrew Bresticker burst_size = min(max_burst, mchan->config.dst_maxburst *
2405689ba7fSAndrew Bresticker mchan->config.dst_addr_width);
2415689ba7fSAndrew Bresticker } else if (dir == DMA_DEV_TO_MEM) {
2425689ba7fSAndrew Bresticker ldesc->gen_conf |= MDC_GENERAL_CONFIG_INC_W;
2435689ba7fSAndrew Bresticker ldesc->readport_conf |= MDC_READ_PORT_CONFIG_DREQ_ENABLE;
2445689ba7fSAndrew Bresticker mdc_set_read_width(ldesc, mchan->config.src_addr_width);
2455689ba7fSAndrew Bresticker mdc_set_write_width(ldesc, mdma->bus_width);
2465689ba7fSAndrew Bresticker burst_size = min(max_burst, mchan->config.src_maxburst *
2475689ba7fSAndrew Bresticker mchan->config.src_addr_width);
2485689ba7fSAndrew Bresticker } else {
2495689ba7fSAndrew Bresticker ldesc->gen_conf |= MDC_GENERAL_CONFIG_INC_R |
2505689ba7fSAndrew Bresticker MDC_GENERAL_CONFIG_INC_W;
2515689ba7fSAndrew Bresticker mdc_set_read_width(ldesc, mdma->bus_width);
2525689ba7fSAndrew Bresticker mdc_set_write_width(ldesc, mdma->bus_width);
2535689ba7fSAndrew Bresticker burst_size = max_burst;
2545689ba7fSAndrew Bresticker }
2555689ba7fSAndrew Bresticker ldesc->readport_conf |= (burst_size - 1) <<
2565689ba7fSAndrew Bresticker MDC_READ_PORT_CONFIG_BURST_SIZE_SHIFT;
2575689ba7fSAndrew Bresticker }
2585689ba7fSAndrew Bresticker
mdc_list_desc_free(struct mdc_tx_desc * mdesc)2595689ba7fSAndrew Bresticker static void mdc_list_desc_free(struct mdc_tx_desc *mdesc)
2605689ba7fSAndrew Bresticker {
2615689ba7fSAndrew Bresticker struct mdc_dma *mdma = mdesc->chan->mdma;
2625689ba7fSAndrew Bresticker struct mdc_hw_list_desc *curr, *next;
2635689ba7fSAndrew Bresticker dma_addr_t curr_phys, next_phys;
2645689ba7fSAndrew Bresticker
2655689ba7fSAndrew Bresticker curr = mdesc->list;
2665689ba7fSAndrew Bresticker curr_phys = mdesc->list_phys;
2675689ba7fSAndrew Bresticker while (curr) {
2685689ba7fSAndrew Bresticker next = curr->next_desc;
2695689ba7fSAndrew Bresticker next_phys = curr->node_addr;
2705689ba7fSAndrew Bresticker dma_pool_free(mdma->desc_pool, curr, curr_phys);
2715689ba7fSAndrew Bresticker curr = next;
2725689ba7fSAndrew Bresticker curr_phys = next_phys;
2735689ba7fSAndrew Bresticker }
2745689ba7fSAndrew Bresticker }
2755689ba7fSAndrew Bresticker
mdc_desc_free(struct virt_dma_desc * vd)2765689ba7fSAndrew Bresticker static void mdc_desc_free(struct virt_dma_desc *vd)
2775689ba7fSAndrew Bresticker {
2785689ba7fSAndrew Bresticker struct mdc_tx_desc *mdesc = to_mdc_desc(&vd->tx);
2795689ba7fSAndrew Bresticker
2805689ba7fSAndrew Bresticker mdc_list_desc_free(mdesc);
2815689ba7fSAndrew Bresticker kfree(mdesc);
2825689ba7fSAndrew Bresticker }
2835689ba7fSAndrew Bresticker
mdc_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)2845689ba7fSAndrew Bresticker static struct dma_async_tx_descriptor *mdc_prep_dma_memcpy(
2855689ba7fSAndrew Bresticker struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, size_t len,
2865689ba7fSAndrew Bresticker unsigned long flags)
2875689ba7fSAndrew Bresticker {
2885689ba7fSAndrew Bresticker struct mdc_chan *mchan = to_mdc_chan(chan);
2895689ba7fSAndrew Bresticker struct mdc_dma *mdma = mchan->mdma;
2905689ba7fSAndrew Bresticker struct mdc_tx_desc *mdesc;
2915689ba7fSAndrew Bresticker struct mdc_hw_list_desc *curr, *prev = NULL;
292e5a6b3d5SVinod Koul dma_addr_t curr_phys;
2935689ba7fSAndrew Bresticker
2945689ba7fSAndrew Bresticker if (!len)
2955689ba7fSAndrew Bresticker return NULL;
2965689ba7fSAndrew Bresticker
2975689ba7fSAndrew Bresticker mdesc = kzalloc(sizeof(*mdesc), GFP_NOWAIT);
2985689ba7fSAndrew Bresticker if (!mdesc)
2995689ba7fSAndrew Bresticker return NULL;
3005689ba7fSAndrew Bresticker mdesc->chan = mchan;
3015689ba7fSAndrew Bresticker mdesc->list_xfer_size = len;
3025689ba7fSAndrew Bresticker
3035689ba7fSAndrew Bresticker while (len > 0) {
3045689ba7fSAndrew Bresticker size_t xfer_size;
3055689ba7fSAndrew Bresticker
3065689ba7fSAndrew Bresticker curr = dma_pool_alloc(mdma->desc_pool, GFP_NOWAIT, &curr_phys);
3075689ba7fSAndrew Bresticker if (!curr)
3085689ba7fSAndrew Bresticker goto free_desc;
3095689ba7fSAndrew Bresticker
3105689ba7fSAndrew Bresticker if (prev) {
3115689ba7fSAndrew Bresticker prev->node_addr = curr_phys;
3125689ba7fSAndrew Bresticker prev->next_desc = curr;
3135689ba7fSAndrew Bresticker } else {
3145689ba7fSAndrew Bresticker mdesc->list_phys = curr_phys;
3155689ba7fSAndrew Bresticker mdesc->list = curr;
3165689ba7fSAndrew Bresticker }
3175689ba7fSAndrew Bresticker
3185689ba7fSAndrew Bresticker xfer_size = min_t(size_t, mdma->max_xfer_size, len);
3195689ba7fSAndrew Bresticker
3205689ba7fSAndrew Bresticker mdc_list_desc_config(mchan, curr, DMA_MEM_TO_MEM, src, dest,
3215689ba7fSAndrew Bresticker xfer_size);
3225689ba7fSAndrew Bresticker
3235689ba7fSAndrew Bresticker prev = curr;
3245689ba7fSAndrew Bresticker
3255689ba7fSAndrew Bresticker mdesc->list_len++;
3265689ba7fSAndrew Bresticker src += xfer_size;
3275689ba7fSAndrew Bresticker dest += xfer_size;
3285689ba7fSAndrew Bresticker len -= xfer_size;
3295689ba7fSAndrew Bresticker }
3305689ba7fSAndrew Bresticker
3315689ba7fSAndrew Bresticker return vchan_tx_prep(&mchan->vc, &mdesc->vd, flags);
3325689ba7fSAndrew Bresticker
3335689ba7fSAndrew Bresticker free_desc:
3345689ba7fSAndrew Bresticker mdc_desc_free(&mdesc->vd);
3355689ba7fSAndrew Bresticker
3365689ba7fSAndrew Bresticker return NULL;
3375689ba7fSAndrew Bresticker }
3385689ba7fSAndrew Bresticker
mdc_check_slave_width(struct mdc_chan * mchan,enum dma_transfer_direction dir)3395689ba7fSAndrew Bresticker static int mdc_check_slave_width(struct mdc_chan *mchan,
3405689ba7fSAndrew Bresticker enum dma_transfer_direction dir)
3415689ba7fSAndrew Bresticker {
3425689ba7fSAndrew Bresticker enum dma_slave_buswidth width;
3435689ba7fSAndrew Bresticker
3445689ba7fSAndrew Bresticker if (dir == DMA_MEM_TO_DEV)
3455689ba7fSAndrew Bresticker width = mchan->config.dst_addr_width;
3465689ba7fSAndrew Bresticker else
3475689ba7fSAndrew Bresticker width = mchan->config.src_addr_width;
3485689ba7fSAndrew Bresticker
3495689ba7fSAndrew Bresticker switch (width) {
3505689ba7fSAndrew Bresticker case DMA_SLAVE_BUSWIDTH_1_BYTE:
3515689ba7fSAndrew Bresticker case DMA_SLAVE_BUSWIDTH_2_BYTES:
3525689ba7fSAndrew Bresticker case DMA_SLAVE_BUSWIDTH_4_BYTES:
3535689ba7fSAndrew Bresticker case DMA_SLAVE_BUSWIDTH_8_BYTES:
3545689ba7fSAndrew Bresticker break;
3555689ba7fSAndrew Bresticker default:
3565689ba7fSAndrew Bresticker return -EINVAL;
3575689ba7fSAndrew Bresticker }
3585689ba7fSAndrew Bresticker
3595689ba7fSAndrew Bresticker if (width > mchan->mdma->bus_width)
3605689ba7fSAndrew Bresticker return -EINVAL;
3615689ba7fSAndrew Bresticker
3625689ba7fSAndrew Bresticker return 0;
3635689ba7fSAndrew Bresticker }
3645689ba7fSAndrew Bresticker
mdc_prep_dma_cyclic(struct dma_chan * chan,dma_addr_t buf_addr,size_t buf_len,size_t period_len,enum dma_transfer_direction dir,unsigned long flags)3655689ba7fSAndrew Bresticker static struct dma_async_tx_descriptor *mdc_prep_dma_cyclic(
3665689ba7fSAndrew Bresticker struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
3675689ba7fSAndrew Bresticker size_t period_len, enum dma_transfer_direction dir,
3685689ba7fSAndrew Bresticker unsigned long flags)
3695689ba7fSAndrew Bresticker {
3705689ba7fSAndrew Bresticker struct mdc_chan *mchan = to_mdc_chan(chan);
3715689ba7fSAndrew Bresticker struct mdc_dma *mdma = mchan->mdma;
3725689ba7fSAndrew Bresticker struct mdc_tx_desc *mdesc;
3735689ba7fSAndrew Bresticker struct mdc_hw_list_desc *curr, *prev = NULL;
374e5a6b3d5SVinod Koul dma_addr_t curr_phys;
3755689ba7fSAndrew Bresticker
3765689ba7fSAndrew Bresticker if (!buf_len && !period_len)
3775689ba7fSAndrew Bresticker return NULL;
3785689ba7fSAndrew Bresticker
3795689ba7fSAndrew Bresticker if (!is_slave_direction(dir))
3805689ba7fSAndrew Bresticker return NULL;
3815689ba7fSAndrew Bresticker
3825689ba7fSAndrew Bresticker if (mdc_check_slave_width(mchan, dir) < 0)
3835689ba7fSAndrew Bresticker return NULL;
3845689ba7fSAndrew Bresticker
3855689ba7fSAndrew Bresticker mdesc = kzalloc(sizeof(*mdesc), GFP_NOWAIT);
3865689ba7fSAndrew Bresticker if (!mdesc)
3875689ba7fSAndrew Bresticker return NULL;
3885689ba7fSAndrew Bresticker mdesc->chan = mchan;
3895689ba7fSAndrew Bresticker mdesc->cyclic = true;
3905689ba7fSAndrew Bresticker mdesc->list_xfer_size = buf_len;
3915689ba7fSAndrew Bresticker mdesc->list_period_len = DIV_ROUND_UP(period_len,
3925689ba7fSAndrew Bresticker mdma->max_xfer_size);
3935689ba7fSAndrew Bresticker
3945689ba7fSAndrew Bresticker while (buf_len > 0) {
3955689ba7fSAndrew Bresticker size_t remainder = min(period_len, buf_len);
3965689ba7fSAndrew Bresticker
3975689ba7fSAndrew Bresticker while (remainder > 0) {
3985689ba7fSAndrew Bresticker size_t xfer_size;
3995689ba7fSAndrew Bresticker
4005689ba7fSAndrew Bresticker curr = dma_pool_alloc(mdma->desc_pool, GFP_NOWAIT,
4015689ba7fSAndrew Bresticker &curr_phys);
4025689ba7fSAndrew Bresticker if (!curr)
4035689ba7fSAndrew Bresticker goto free_desc;
4045689ba7fSAndrew Bresticker
4055689ba7fSAndrew Bresticker if (!prev) {
4065689ba7fSAndrew Bresticker mdesc->list_phys = curr_phys;
4075689ba7fSAndrew Bresticker mdesc->list = curr;
4085689ba7fSAndrew Bresticker } else {
4095689ba7fSAndrew Bresticker prev->node_addr = curr_phys;
4105689ba7fSAndrew Bresticker prev->next_desc = curr;
4115689ba7fSAndrew Bresticker }
4125689ba7fSAndrew Bresticker
4135689ba7fSAndrew Bresticker xfer_size = min_t(size_t, mdma->max_xfer_size,
4145689ba7fSAndrew Bresticker remainder);
4155689ba7fSAndrew Bresticker
4165689ba7fSAndrew Bresticker if (dir == DMA_MEM_TO_DEV) {
4175689ba7fSAndrew Bresticker mdc_list_desc_config(mchan, curr, dir,
4185689ba7fSAndrew Bresticker buf_addr,
4195689ba7fSAndrew Bresticker mchan->config.dst_addr,
4205689ba7fSAndrew Bresticker xfer_size);
4215689ba7fSAndrew Bresticker } else {
4225689ba7fSAndrew Bresticker mdc_list_desc_config(mchan, curr, dir,
4235689ba7fSAndrew Bresticker mchan->config.src_addr,
4245689ba7fSAndrew Bresticker buf_addr,
4255689ba7fSAndrew Bresticker xfer_size);
4265689ba7fSAndrew Bresticker }
4275689ba7fSAndrew Bresticker
4285689ba7fSAndrew Bresticker prev = curr;
4295689ba7fSAndrew Bresticker
4305689ba7fSAndrew Bresticker mdesc->list_len++;
4315689ba7fSAndrew Bresticker buf_addr += xfer_size;
4325689ba7fSAndrew Bresticker buf_len -= xfer_size;
4335689ba7fSAndrew Bresticker remainder -= xfer_size;
4345689ba7fSAndrew Bresticker }
4355689ba7fSAndrew Bresticker }
4365689ba7fSAndrew Bresticker prev->node_addr = mdesc->list_phys;
4375689ba7fSAndrew Bresticker
4385689ba7fSAndrew Bresticker return vchan_tx_prep(&mchan->vc, &mdesc->vd, flags);
4395689ba7fSAndrew Bresticker
4405689ba7fSAndrew Bresticker free_desc:
4415689ba7fSAndrew Bresticker mdc_desc_free(&mdesc->vd);
4425689ba7fSAndrew Bresticker
4435689ba7fSAndrew Bresticker return NULL;
4445689ba7fSAndrew Bresticker }
4455689ba7fSAndrew Bresticker
mdc_prep_slave_sg(struct dma_chan * chan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)4465689ba7fSAndrew Bresticker static struct dma_async_tx_descriptor *mdc_prep_slave_sg(
4475689ba7fSAndrew Bresticker struct dma_chan *chan, struct scatterlist *sgl,
4485689ba7fSAndrew Bresticker unsigned int sg_len, enum dma_transfer_direction dir,
4495689ba7fSAndrew Bresticker unsigned long flags, void *context)
4505689ba7fSAndrew Bresticker {
4515689ba7fSAndrew Bresticker struct mdc_chan *mchan = to_mdc_chan(chan);
4525689ba7fSAndrew Bresticker struct mdc_dma *mdma = mchan->mdma;
4535689ba7fSAndrew Bresticker struct mdc_tx_desc *mdesc;
4545689ba7fSAndrew Bresticker struct scatterlist *sg;
4555689ba7fSAndrew Bresticker struct mdc_hw_list_desc *curr, *prev = NULL;
456e5a6b3d5SVinod Koul dma_addr_t curr_phys;
4575689ba7fSAndrew Bresticker unsigned int i;
4585689ba7fSAndrew Bresticker
4595689ba7fSAndrew Bresticker if (!sgl)
4605689ba7fSAndrew Bresticker return NULL;
4615689ba7fSAndrew Bresticker
4625689ba7fSAndrew Bresticker if (!is_slave_direction(dir))
4635689ba7fSAndrew Bresticker return NULL;
4645689ba7fSAndrew Bresticker
4655689ba7fSAndrew Bresticker if (mdc_check_slave_width(mchan, dir) < 0)
4665689ba7fSAndrew Bresticker return NULL;
4675689ba7fSAndrew Bresticker
4685689ba7fSAndrew Bresticker mdesc = kzalloc(sizeof(*mdesc), GFP_NOWAIT);
4695689ba7fSAndrew Bresticker if (!mdesc)
4705689ba7fSAndrew Bresticker return NULL;
4715689ba7fSAndrew Bresticker mdesc->chan = mchan;
4725689ba7fSAndrew Bresticker
4735689ba7fSAndrew Bresticker for_each_sg(sgl, sg, sg_len, i) {
4745689ba7fSAndrew Bresticker dma_addr_t buf = sg_dma_address(sg);
4755689ba7fSAndrew Bresticker size_t buf_len = sg_dma_len(sg);
4765689ba7fSAndrew Bresticker
4775689ba7fSAndrew Bresticker while (buf_len > 0) {
4785689ba7fSAndrew Bresticker size_t xfer_size;
4795689ba7fSAndrew Bresticker
4805689ba7fSAndrew Bresticker curr = dma_pool_alloc(mdma->desc_pool, GFP_NOWAIT,
4815689ba7fSAndrew Bresticker &curr_phys);
4825689ba7fSAndrew Bresticker if (!curr)
4835689ba7fSAndrew Bresticker goto free_desc;
4845689ba7fSAndrew Bresticker
4855689ba7fSAndrew Bresticker if (!prev) {
4865689ba7fSAndrew Bresticker mdesc->list_phys = curr_phys;
4875689ba7fSAndrew Bresticker mdesc->list = curr;
4885689ba7fSAndrew Bresticker } else {
4895689ba7fSAndrew Bresticker prev->node_addr = curr_phys;
4905689ba7fSAndrew Bresticker prev->next_desc = curr;
4915689ba7fSAndrew Bresticker }
4925689ba7fSAndrew Bresticker
4935689ba7fSAndrew Bresticker xfer_size = min_t(size_t, mdma->max_xfer_size,
4945689ba7fSAndrew Bresticker buf_len);
4955689ba7fSAndrew Bresticker
4965689ba7fSAndrew Bresticker if (dir == DMA_MEM_TO_DEV) {
4975689ba7fSAndrew Bresticker mdc_list_desc_config(mchan, curr, dir, buf,
4985689ba7fSAndrew Bresticker mchan->config.dst_addr,
4995689ba7fSAndrew Bresticker xfer_size);
5005689ba7fSAndrew Bresticker } else {
5015689ba7fSAndrew Bresticker mdc_list_desc_config(mchan, curr, dir,
5025689ba7fSAndrew Bresticker mchan->config.src_addr,
5035689ba7fSAndrew Bresticker buf, xfer_size);
5045689ba7fSAndrew Bresticker }
5055689ba7fSAndrew Bresticker
5065689ba7fSAndrew Bresticker prev = curr;
5075689ba7fSAndrew Bresticker
5085689ba7fSAndrew Bresticker mdesc->list_len++;
5095689ba7fSAndrew Bresticker mdesc->list_xfer_size += xfer_size;
5105689ba7fSAndrew Bresticker buf += xfer_size;
5115689ba7fSAndrew Bresticker buf_len -= xfer_size;
5125689ba7fSAndrew Bresticker }
5135689ba7fSAndrew Bresticker }
5145689ba7fSAndrew Bresticker
5155689ba7fSAndrew Bresticker return vchan_tx_prep(&mchan->vc, &mdesc->vd, flags);
5165689ba7fSAndrew Bresticker
5175689ba7fSAndrew Bresticker free_desc:
5185689ba7fSAndrew Bresticker mdc_desc_free(&mdesc->vd);
5195689ba7fSAndrew Bresticker
5205689ba7fSAndrew Bresticker return NULL;
5215689ba7fSAndrew Bresticker }
5225689ba7fSAndrew Bresticker
mdc_issue_desc(struct mdc_chan * mchan)5235689ba7fSAndrew Bresticker static void mdc_issue_desc(struct mdc_chan *mchan)
5245689ba7fSAndrew Bresticker {
5255689ba7fSAndrew Bresticker struct mdc_dma *mdma = mchan->mdma;
5265689ba7fSAndrew Bresticker struct virt_dma_desc *vd;
5275689ba7fSAndrew Bresticker struct mdc_tx_desc *mdesc;
5285689ba7fSAndrew Bresticker u32 val;
5295689ba7fSAndrew Bresticker
5305689ba7fSAndrew Bresticker vd = vchan_next_desc(&mchan->vc);
5315689ba7fSAndrew Bresticker if (!vd)
5325689ba7fSAndrew Bresticker return;
5335689ba7fSAndrew Bresticker
5345689ba7fSAndrew Bresticker list_del(&vd->node);
5355689ba7fSAndrew Bresticker
5365689ba7fSAndrew Bresticker mdesc = to_mdc_desc(&vd->tx);
5375689ba7fSAndrew Bresticker mchan->desc = mdesc;
5385689ba7fSAndrew Bresticker
5395689ba7fSAndrew Bresticker dev_dbg(mdma2dev(mdma), "Issuing descriptor on channel %d\n",
5405689ba7fSAndrew Bresticker mchan->chan_nr);
5415689ba7fSAndrew Bresticker
5425689ba7fSAndrew Bresticker mdma->soc->enable_chan(mchan);
5435689ba7fSAndrew Bresticker
5445689ba7fSAndrew Bresticker val = mdc_chan_readl(mchan, MDC_GENERAL_CONFIG);
5455689ba7fSAndrew Bresticker val |= MDC_GENERAL_CONFIG_LIST_IEN | MDC_GENERAL_CONFIG_IEN |
5465689ba7fSAndrew Bresticker MDC_GENERAL_CONFIG_LEVEL_INT | MDC_GENERAL_CONFIG_PHYSICAL_W |
5475689ba7fSAndrew Bresticker MDC_GENERAL_CONFIG_PHYSICAL_R;
5485689ba7fSAndrew Bresticker mdc_chan_writel(mchan, val, MDC_GENERAL_CONFIG);
5495689ba7fSAndrew Bresticker val = (mchan->thread << MDC_READ_PORT_CONFIG_STHREAD_SHIFT) |
5505689ba7fSAndrew Bresticker (mchan->thread << MDC_READ_PORT_CONFIG_RTHREAD_SHIFT) |
5515689ba7fSAndrew Bresticker (mchan->thread << MDC_READ_PORT_CONFIG_WTHREAD_SHIFT);
5525689ba7fSAndrew Bresticker mdc_chan_writel(mchan, val, MDC_READ_PORT_CONFIG);
5535689ba7fSAndrew Bresticker mdc_chan_writel(mchan, mdesc->list_phys, MDC_LIST_NODE_ADDRESS);
5545689ba7fSAndrew Bresticker val = mdc_chan_readl(mchan, MDC_CONTROL_AND_STATUS);
5555689ba7fSAndrew Bresticker val |= MDC_CONTROL_AND_STATUS_LIST_EN;
5565689ba7fSAndrew Bresticker mdc_chan_writel(mchan, val, MDC_CONTROL_AND_STATUS);
5575689ba7fSAndrew Bresticker }
5585689ba7fSAndrew Bresticker
mdc_issue_pending(struct dma_chan * chan)5595689ba7fSAndrew Bresticker static void mdc_issue_pending(struct dma_chan *chan)
5605689ba7fSAndrew Bresticker {
5615689ba7fSAndrew Bresticker struct mdc_chan *mchan = to_mdc_chan(chan);
5625689ba7fSAndrew Bresticker unsigned long flags;
5635689ba7fSAndrew Bresticker
5645689ba7fSAndrew Bresticker spin_lock_irqsave(&mchan->vc.lock, flags);
5655689ba7fSAndrew Bresticker if (vchan_issue_pending(&mchan->vc) && !mchan->desc)
5665689ba7fSAndrew Bresticker mdc_issue_desc(mchan);
5675689ba7fSAndrew Bresticker spin_unlock_irqrestore(&mchan->vc.lock, flags);
5685689ba7fSAndrew Bresticker }
5695689ba7fSAndrew Bresticker
mdc_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)5705689ba7fSAndrew Bresticker static enum dma_status mdc_tx_status(struct dma_chan *chan,
5715689ba7fSAndrew Bresticker dma_cookie_t cookie, struct dma_tx_state *txstate)
5725689ba7fSAndrew Bresticker {
5735689ba7fSAndrew Bresticker struct mdc_chan *mchan = to_mdc_chan(chan);
5745689ba7fSAndrew Bresticker struct mdc_tx_desc *mdesc;
5755689ba7fSAndrew Bresticker struct virt_dma_desc *vd;
5765689ba7fSAndrew Bresticker unsigned long flags;
5775689ba7fSAndrew Bresticker size_t bytes = 0;
5785689ba7fSAndrew Bresticker int ret;
5795689ba7fSAndrew Bresticker
5805689ba7fSAndrew Bresticker ret = dma_cookie_status(chan, cookie, txstate);
5815689ba7fSAndrew Bresticker if (ret == DMA_COMPLETE)
5825689ba7fSAndrew Bresticker return ret;
5835689ba7fSAndrew Bresticker
5845689ba7fSAndrew Bresticker if (!txstate)
5855689ba7fSAndrew Bresticker return ret;
5865689ba7fSAndrew Bresticker
5875689ba7fSAndrew Bresticker spin_lock_irqsave(&mchan->vc.lock, flags);
5885689ba7fSAndrew Bresticker vd = vchan_find_desc(&mchan->vc, cookie);
5895689ba7fSAndrew Bresticker if (vd) {
5905689ba7fSAndrew Bresticker mdesc = to_mdc_desc(&vd->tx);
5915689ba7fSAndrew Bresticker bytes = mdesc->list_xfer_size;
5925689ba7fSAndrew Bresticker } else if (mchan->desc && mchan->desc->vd.tx.cookie == cookie) {
5935689ba7fSAndrew Bresticker struct mdc_hw_list_desc *ldesc;
5945689ba7fSAndrew Bresticker u32 val1, val2, done, processed, residue;
5955689ba7fSAndrew Bresticker int i, cmds;
5965689ba7fSAndrew Bresticker
5975689ba7fSAndrew Bresticker mdesc = mchan->desc;
5985689ba7fSAndrew Bresticker
5995689ba7fSAndrew Bresticker /*
6005689ba7fSAndrew Bresticker * Determine the number of commands that haven't been
6015689ba7fSAndrew Bresticker * processed (handled by the IRQ handler) yet.
6025689ba7fSAndrew Bresticker */
6035689ba7fSAndrew Bresticker do {
6045689ba7fSAndrew Bresticker val1 = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED) &
6055689ba7fSAndrew Bresticker ~MDC_CMDS_PROCESSED_INT_ACTIVE;
6065689ba7fSAndrew Bresticker residue = mdc_chan_readl(mchan,
6075689ba7fSAndrew Bresticker MDC_ACTIVE_TRANSFER_SIZE);
6085689ba7fSAndrew Bresticker val2 = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED) &
6095689ba7fSAndrew Bresticker ~MDC_CMDS_PROCESSED_INT_ACTIVE;
6105689ba7fSAndrew Bresticker } while (val1 != val2);
6115689ba7fSAndrew Bresticker
6125689ba7fSAndrew Bresticker done = (val1 >> MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT) &
6135689ba7fSAndrew Bresticker MDC_CMDS_PROCESSED_CMDS_DONE_MASK;
6145689ba7fSAndrew Bresticker processed = (val1 >> MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT) &
6155689ba7fSAndrew Bresticker MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK;
6165689ba7fSAndrew Bresticker cmds = (done - processed) %
6175689ba7fSAndrew Bresticker (MDC_CMDS_PROCESSED_CMDS_DONE_MASK + 1);
6185689ba7fSAndrew Bresticker
6195689ba7fSAndrew Bresticker /*
6205689ba7fSAndrew Bresticker * If the command loaded event hasn't been processed yet, then
6215689ba7fSAndrew Bresticker * the difference above includes an extra command.
6225689ba7fSAndrew Bresticker */
6235689ba7fSAndrew Bresticker if (!mdesc->cmd_loaded)
6245689ba7fSAndrew Bresticker cmds--;
6255689ba7fSAndrew Bresticker else
6265689ba7fSAndrew Bresticker cmds += mdesc->list_cmds_done;
6275689ba7fSAndrew Bresticker
6285689ba7fSAndrew Bresticker bytes = mdesc->list_xfer_size;
6295689ba7fSAndrew Bresticker ldesc = mdesc->list;
6305689ba7fSAndrew Bresticker for (i = 0; i < cmds; i++) {
6315689ba7fSAndrew Bresticker bytes -= ldesc->xfer_size + 1;
6325689ba7fSAndrew Bresticker ldesc = ldesc->next_desc;
6335689ba7fSAndrew Bresticker }
6345689ba7fSAndrew Bresticker if (ldesc) {
6355689ba7fSAndrew Bresticker if (residue != MDC_TRANSFER_SIZE_MASK)
6365689ba7fSAndrew Bresticker bytes -= ldesc->xfer_size - residue;
6375689ba7fSAndrew Bresticker else
6385689ba7fSAndrew Bresticker bytes -= ldesc->xfer_size + 1;
6395689ba7fSAndrew Bresticker }
6405689ba7fSAndrew Bresticker }
6415689ba7fSAndrew Bresticker spin_unlock_irqrestore(&mchan->vc.lock, flags);
6425689ba7fSAndrew Bresticker
6435689ba7fSAndrew Bresticker dma_set_residue(txstate, bytes);
6445689ba7fSAndrew Bresticker
6455689ba7fSAndrew Bresticker return ret;
6465689ba7fSAndrew Bresticker }
6475689ba7fSAndrew Bresticker
mdc_get_new_events(struct mdc_chan * mchan)6480c328de7SDamien.Horsley static unsigned int mdc_get_new_events(struct mdc_chan *mchan)
6490c328de7SDamien.Horsley {
6500c328de7SDamien.Horsley u32 val, processed, done1, done2;
6510c328de7SDamien.Horsley unsigned int ret;
6520c328de7SDamien.Horsley
6530c328de7SDamien.Horsley val = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED);
6540c328de7SDamien.Horsley processed = (val >> MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT) &
6550c328de7SDamien.Horsley MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK;
6560c328de7SDamien.Horsley /*
6570c328de7SDamien.Horsley * CMDS_DONE may have incremented between reading CMDS_PROCESSED
6580c328de7SDamien.Horsley * and clearing INT_ACTIVE. Re-read CMDS_PROCESSED to ensure we
6590c328de7SDamien.Horsley * didn't miss a command completion.
6600c328de7SDamien.Horsley */
6610c328de7SDamien.Horsley do {
6620c328de7SDamien.Horsley val = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED);
6630c328de7SDamien.Horsley
6640c328de7SDamien.Horsley done1 = (val >> MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT) &
6650c328de7SDamien.Horsley MDC_CMDS_PROCESSED_CMDS_DONE_MASK;
6660c328de7SDamien.Horsley
6670c328de7SDamien.Horsley val &= ~((MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK <<
6680c328de7SDamien.Horsley MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT) |
6690c328de7SDamien.Horsley MDC_CMDS_PROCESSED_INT_ACTIVE);
6700c328de7SDamien.Horsley
6710c328de7SDamien.Horsley val |= done1 << MDC_CMDS_PROCESSED_CMDS_PROCESSED_SHIFT;
6720c328de7SDamien.Horsley
6730c328de7SDamien.Horsley mdc_chan_writel(mchan, val, MDC_CMDS_PROCESSED);
6740c328de7SDamien.Horsley
6750c328de7SDamien.Horsley val = mdc_chan_readl(mchan, MDC_CMDS_PROCESSED);
6760c328de7SDamien.Horsley
6770c328de7SDamien.Horsley done2 = (val >> MDC_CMDS_PROCESSED_CMDS_DONE_SHIFT) &
6780c328de7SDamien.Horsley MDC_CMDS_PROCESSED_CMDS_DONE_MASK;
6790c328de7SDamien.Horsley } while (done1 != done2);
6800c328de7SDamien.Horsley
6810c328de7SDamien.Horsley if (done1 >= processed)
6820c328de7SDamien.Horsley ret = done1 - processed;
6830c328de7SDamien.Horsley else
6840c328de7SDamien.Horsley ret = ((MDC_CMDS_PROCESSED_CMDS_PROCESSED_MASK + 1) -
6850c328de7SDamien.Horsley processed) + done1;
6860c328de7SDamien.Horsley
6870c328de7SDamien.Horsley return ret;
6880c328de7SDamien.Horsley }
6890c328de7SDamien.Horsley
mdc_terminate_all(struct dma_chan * chan)6905689ba7fSAndrew Bresticker static int mdc_terminate_all(struct dma_chan *chan)
6915689ba7fSAndrew Bresticker {
6925689ba7fSAndrew Bresticker struct mdc_chan *mchan = to_mdc_chan(chan);
6935689ba7fSAndrew Bresticker unsigned long flags;
6945689ba7fSAndrew Bresticker LIST_HEAD(head);
6955689ba7fSAndrew Bresticker
6965689ba7fSAndrew Bresticker spin_lock_irqsave(&mchan->vc.lock, flags);
6975689ba7fSAndrew Bresticker
6985689ba7fSAndrew Bresticker mdc_chan_writel(mchan, MDC_CONTROL_AND_STATUS_CANCEL,
6995689ba7fSAndrew Bresticker MDC_CONTROL_AND_STATUS);
7005689ba7fSAndrew Bresticker
701397c59bcSPeter Ujfalusi if (mchan->desc) {
702397c59bcSPeter Ujfalusi vchan_terminate_vdesc(&mchan->desc->vd);
7035689ba7fSAndrew Bresticker mchan->desc = NULL;
704397c59bcSPeter Ujfalusi }
7055689ba7fSAndrew Bresticker vchan_get_all_descriptors(&mchan->vc, &head);
7065689ba7fSAndrew Bresticker
7070c328de7SDamien.Horsley mdc_get_new_events(mchan);
7080c328de7SDamien.Horsley
7095689ba7fSAndrew Bresticker spin_unlock_irqrestore(&mchan->vc.lock, flags);
7105689ba7fSAndrew Bresticker
7115689ba7fSAndrew Bresticker vchan_dma_desc_free_list(&mchan->vc, &head);
7125689ba7fSAndrew Bresticker
7135689ba7fSAndrew Bresticker return 0;
7145689ba7fSAndrew Bresticker }
7155689ba7fSAndrew Bresticker
mdc_synchronize(struct dma_chan * chan)716397c59bcSPeter Ujfalusi static void mdc_synchronize(struct dma_chan *chan)
717397c59bcSPeter Ujfalusi {
718397c59bcSPeter Ujfalusi struct mdc_chan *mchan = to_mdc_chan(chan);
719397c59bcSPeter Ujfalusi
720397c59bcSPeter Ujfalusi vchan_synchronize(&mchan->vc);
721397c59bcSPeter Ujfalusi }
722397c59bcSPeter Ujfalusi
mdc_slave_config(struct dma_chan * chan,struct dma_slave_config * config)7235689ba7fSAndrew Bresticker static int mdc_slave_config(struct dma_chan *chan,
7245689ba7fSAndrew Bresticker struct dma_slave_config *config)
7255689ba7fSAndrew Bresticker {
7265689ba7fSAndrew Bresticker struct mdc_chan *mchan = to_mdc_chan(chan);
7275689ba7fSAndrew Bresticker unsigned long flags;
7285689ba7fSAndrew Bresticker
7295689ba7fSAndrew Bresticker spin_lock_irqsave(&mchan->vc.lock, flags);
7305689ba7fSAndrew Bresticker mchan->config = *config;
7315689ba7fSAndrew Bresticker spin_unlock_irqrestore(&mchan->vc.lock, flags);
7325689ba7fSAndrew Bresticker
7335689ba7fSAndrew Bresticker return 0;
7345689ba7fSAndrew Bresticker }
7355689ba7fSAndrew Bresticker
mdc_alloc_chan_resources(struct dma_chan * chan)73656d355e6SEd Blake static int mdc_alloc_chan_resources(struct dma_chan *chan)
73756d355e6SEd Blake {
73856d355e6SEd Blake struct mdc_chan *mchan = to_mdc_chan(chan);
73956d355e6SEd Blake struct device *dev = mdma2dev(mchan->mdma);
74056d355e6SEd Blake
74156d355e6SEd Blake return pm_runtime_get_sync(dev);
74256d355e6SEd Blake }
74356d355e6SEd Blake
mdc_free_chan_resources(struct dma_chan * chan)7445689ba7fSAndrew Bresticker static void mdc_free_chan_resources(struct dma_chan *chan)
7455689ba7fSAndrew Bresticker {
7465689ba7fSAndrew Bresticker struct mdc_chan *mchan = to_mdc_chan(chan);
7475689ba7fSAndrew Bresticker struct mdc_dma *mdma = mchan->mdma;
74856d355e6SEd Blake struct device *dev = mdma2dev(mdma);
7495689ba7fSAndrew Bresticker
7505689ba7fSAndrew Bresticker mdc_terminate_all(chan);
7515689ba7fSAndrew Bresticker mdma->soc->disable_chan(mchan);
75256d355e6SEd Blake pm_runtime_put(dev);
7535689ba7fSAndrew Bresticker }
7545689ba7fSAndrew Bresticker
mdc_chan_irq(int irq,void * dev_id)7555689ba7fSAndrew Bresticker static irqreturn_t mdc_chan_irq(int irq, void *dev_id)
7565689ba7fSAndrew Bresticker {
7575689ba7fSAndrew Bresticker struct mdc_chan *mchan = (struct mdc_chan *)dev_id;
7585689ba7fSAndrew Bresticker struct mdc_tx_desc *mdesc;
7590c328de7SDamien.Horsley unsigned int i, new_events;
7605689ba7fSAndrew Bresticker
7615689ba7fSAndrew Bresticker spin_lock(&mchan->vc.lock);
7625689ba7fSAndrew Bresticker
7635689ba7fSAndrew Bresticker dev_dbg(mdma2dev(mchan->mdma), "IRQ on channel %d\n", mchan->chan_nr);
7645689ba7fSAndrew Bresticker
7650c328de7SDamien.Horsley new_events = mdc_get_new_events(mchan);
7660c328de7SDamien.Horsley
7670c328de7SDamien.Horsley if (!new_events)
7680c328de7SDamien.Horsley goto out;
7690c328de7SDamien.Horsley
7705689ba7fSAndrew Bresticker mdesc = mchan->desc;
7715689ba7fSAndrew Bresticker if (!mdesc) {
7725689ba7fSAndrew Bresticker dev_warn(mdma2dev(mchan->mdma),
7735689ba7fSAndrew Bresticker "IRQ with no active descriptor on channel %d\n",
7745689ba7fSAndrew Bresticker mchan->chan_nr);
7755689ba7fSAndrew Bresticker goto out;
7765689ba7fSAndrew Bresticker }
7775689ba7fSAndrew Bresticker
7780c328de7SDamien.Horsley for (i = 0; i < new_events; i++) {
7795689ba7fSAndrew Bresticker /*
7805689ba7fSAndrew Bresticker * The first interrupt in a transfer indicates that the
7815689ba7fSAndrew Bresticker * command list has been loaded, not that a command has
7825689ba7fSAndrew Bresticker * been completed.
7835689ba7fSAndrew Bresticker */
7845689ba7fSAndrew Bresticker if (!mdesc->cmd_loaded) {
7855689ba7fSAndrew Bresticker mdesc->cmd_loaded = true;
7865689ba7fSAndrew Bresticker continue;
7875689ba7fSAndrew Bresticker }
7885689ba7fSAndrew Bresticker
7895689ba7fSAndrew Bresticker mdesc->list_cmds_done++;
7905689ba7fSAndrew Bresticker if (mdesc->cyclic) {
7915689ba7fSAndrew Bresticker mdesc->list_cmds_done %= mdesc->list_len;
7925689ba7fSAndrew Bresticker if (mdesc->list_cmds_done % mdesc->list_period_len == 0)
7935689ba7fSAndrew Bresticker vchan_cyclic_callback(&mdesc->vd);
7945689ba7fSAndrew Bresticker } else if (mdesc->list_cmds_done == mdesc->list_len) {
7955689ba7fSAndrew Bresticker mchan->desc = NULL;
7965689ba7fSAndrew Bresticker vchan_cookie_complete(&mdesc->vd);
7975689ba7fSAndrew Bresticker mdc_issue_desc(mchan);
7985689ba7fSAndrew Bresticker break;
7995689ba7fSAndrew Bresticker }
8005689ba7fSAndrew Bresticker }
8015689ba7fSAndrew Bresticker out:
8025689ba7fSAndrew Bresticker spin_unlock(&mchan->vc.lock);
8035689ba7fSAndrew Bresticker
8045689ba7fSAndrew Bresticker return IRQ_HANDLED;
8055689ba7fSAndrew Bresticker }
8065689ba7fSAndrew Bresticker
mdc_of_xlate(struct of_phandle_args * dma_spec,struct of_dma * ofdma)8075689ba7fSAndrew Bresticker static struct dma_chan *mdc_of_xlate(struct of_phandle_args *dma_spec,
8085689ba7fSAndrew Bresticker struct of_dma *ofdma)
8095689ba7fSAndrew Bresticker {
8105689ba7fSAndrew Bresticker struct mdc_dma *mdma = ofdma->of_dma_data;
8115689ba7fSAndrew Bresticker struct dma_chan *chan;
8125689ba7fSAndrew Bresticker
8135689ba7fSAndrew Bresticker if (dma_spec->args_count != 3)
8145689ba7fSAndrew Bresticker return NULL;
8155689ba7fSAndrew Bresticker
8165689ba7fSAndrew Bresticker list_for_each_entry(chan, &mdma->dma_dev.channels, device_node) {
8175689ba7fSAndrew Bresticker struct mdc_chan *mchan = to_mdc_chan(chan);
8185689ba7fSAndrew Bresticker
8195689ba7fSAndrew Bresticker if (!(dma_spec->args[1] & BIT(mchan->chan_nr)))
8205689ba7fSAndrew Bresticker continue;
8215689ba7fSAndrew Bresticker if (dma_get_slave_channel(chan)) {
8225689ba7fSAndrew Bresticker mchan->periph = dma_spec->args[0];
8235689ba7fSAndrew Bresticker mchan->thread = dma_spec->args[2];
8245689ba7fSAndrew Bresticker return chan;
8255689ba7fSAndrew Bresticker }
8265689ba7fSAndrew Bresticker }
8275689ba7fSAndrew Bresticker
8285689ba7fSAndrew Bresticker return NULL;
8295689ba7fSAndrew Bresticker }
8305689ba7fSAndrew Bresticker
8315689ba7fSAndrew Bresticker #define PISTACHIO_CR_PERIPH_DMA_ROUTE(ch) (0x120 + 0x4 * ((ch) / 4))
8325689ba7fSAndrew Bresticker #define PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(ch) (8 * ((ch) % 4))
8335689ba7fSAndrew Bresticker #define PISTACHIO_CR_PERIPH_DMA_ROUTE_MASK 0x3f
8345689ba7fSAndrew Bresticker
pistachio_mdc_enable_chan(struct mdc_chan * mchan)8355689ba7fSAndrew Bresticker static void pistachio_mdc_enable_chan(struct mdc_chan *mchan)
8365689ba7fSAndrew Bresticker {
8375689ba7fSAndrew Bresticker struct mdc_dma *mdma = mchan->mdma;
8385689ba7fSAndrew Bresticker
8395689ba7fSAndrew Bresticker regmap_update_bits(mdma->periph_regs,
8405689ba7fSAndrew Bresticker PISTACHIO_CR_PERIPH_DMA_ROUTE(mchan->chan_nr),
8415689ba7fSAndrew Bresticker PISTACHIO_CR_PERIPH_DMA_ROUTE_MASK <<
8425689ba7fSAndrew Bresticker PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(mchan->chan_nr),
8435689ba7fSAndrew Bresticker mchan->periph <<
8445689ba7fSAndrew Bresticker PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(mchan->chan_nr));
8455689ba7fSAndrew Bresticker }
8465689ba7fSAndrew Bresticker
pistachio_mdc_disable_chan(struct mdc_chan * mchan)8475689ba7fSAndrew Bresticker static void pistachio_mdc_disable_chan(struct mdc_chan *mchan)
8485689ba7fSAndrew Bresticker {
8495689ba7fSAndrew Bresticker struct mdc_dma *mdma = mchan->mdma;
8505689ba7fSAndrew Bresticker
8515689ba7fSAndrew Bresticker regmap_update_bits(mdma->periph_regs,
8525689ba7fSAndrew Bresticker PISTACHIO_CR_PERIPH_DMA_ROUTE(mchan->chan_nr),
8535689ba7fSAndrew Bresticker PISTACHIO_CR_PERIPH_DMA_ROUTE_MASK <<
8545689ba7fSAndrew Bresticker PISTACHIO_CR_PERIPH_DMA_ROUTE_SHIFT(mchan->chan_nr),
8555689ba7fSAndrew Bresticker 0);
8565689ba7fSAndrew Bresticker }
8575689ba7fSAndrew Bresticker
8585689ba7fSAndrew Bresticker static const struct mdc_dma_soc_data pistachio_mdc_data = {
8595689ba7fSAndrew Bresticker .enable_chan = pistachio_mdc_enable_chan,
8605689ba7fSAndrew Bresticker .disable_chan = pistachio_mdc_disable_chan,
8615689ba7fSAndrew Bresticker };
8625689ba7fSAndrew Bresticker
8635689ba7fSAndrew Bresticker static const struct of_device_id mdc_dma_of_match[] = {
8645689ba7fSAndrew Bresticker { .compatible = "img,pistachio-mdc-dma", .data = &pistachio_mdc_data, },
8655689ba7fSAndrew Bresticker { },
8665689ba7fSAndrew Bresticker };
8675689ba7fSAndrew Bresticker MODULE_DEVICE_TABLE(of, mdc_dma_of_match);
8685689ba7fSAndrew Bresticker
img_mdc_runtime_suspend(struct device * dev)86956d355e6SEd Blake static int img_mdc_runtime_suspend(struct device *dev)
87056d355e6SEd Blake {
87156d355e6SEd Blake struct mdc_dma *mdma = dev_get_drvdata(dev);
87256d355e6SEd Blake
87356d355e6SEd Blake clk_disable_unprepare(mdma->clk);
87456d355e6SEd Blake
87556d355e6SEd Blake return 0;
87656d355e6SEd Blake }
87756d355e6SEd Blake
img_mdc_runtime_resume(struct device * dev)87856d355e6SEd Blake static int img_mdc_runtime_resume(struct device *dev)
87956d355e6SEd Blake {
88056d355e6SEd Blake struct mdc_dma *mdma = dev_get_drvdata(dev);
88156d355e6SEd Blake
88256d355e6SEd Blake return clk_prepare_enable(mdma->clk);
88356d355e6SEd Blake }
88456d355e6SEd Blake
mdc_dma_probe(struct platform_device * pdev)8855689ba7fSAndrew Bresticker static int mdc_dma_probe(struct platform_device *pdev)
8865689ba7fSAndrew Bresticker {
8875689ba7fSAndrew Bresticker struct mdc_dma *mdma;
8885689ba7fSAndrew Bresticker unsigned int i;
8895689ba7fSAndrew Bresticker u32 val;
8905689ba7fSAndrew Bresticker int ret;
8915689ba7fSAndrew Bresticker
8925689ba7fSAndrew Bresticker mdma = devm_kzalloc(&pdev->dev, sizeof(*mdma), GFP_KERNEL);
8935689ba7fSAndrew Bresticker if (!mdma)
8945689ba7fSAndrew Bresticker return -ENOMEM;
8955689ba7fSAndrew Bresticker platform_set_drvdata(pdev, mdma);
8965689ba7fSAndrew Bresticker
89732e80820SLABBE Corentin mdma->soc = of_device_get_match_data(&pdev->dev);
8985689ba7fSAndrew Bresticker
899*4b23603aSTudor Ambarus mdma->regs = devm_platform_ioremap_resource(pdev, 0);
9005689ba7fSAndrew Bresticker if (IS_ERR(mdma->regs))
9015689ba7fSAndrew Bresticker return PTR_ERR(mdma->regs);
9025689ba7fSAndrew Bresticker
9035689ba7fSAndrew Bresticker mdma->periph_regs = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
9045689ba7fSAndrew Bresticker "img,cr-periph");
9055689ba7fSAndrew Bresticker if (IS_ERR(mdma->periph_regs))
9065689ba7fSAndrew Bresticker return PTR_ERR(mdma->periph_regs);
9075689ba7fSAndrew Bresticker
9085689ba7fSAndrew Bresticker mdma->clk = devm_clk_get(&pdev->dev, "sys");
9095689ba7fSAndrew Bresticker if (IS_ERR(mdma->clk))
9105689ba7fSAndrew Bresticker return PTR_ERR(mdma->clk);
9115689ba7fSAndrew Bresticker
9125689ba7fSAndrew Bresticker dma_cap_zero(mdma->dma_dev.cap_mask);
9135689ba7fSAndrew Bresticker dma_cap_set(DMA_SLAVE, mdma->dma_dev.cap_mask);
9145689ba7fSAndrew Bresticker dma_cap_set(DMA_PRIVATE, mdma->dma_dev.cap_mask);
9155689ba7fSAndrew Bresticker dma_cap_set(DMA_CYCLIC, mdma->dma_dev.cap_mask);
9165689ba7fSAndrew Bresticker dma_cap_set(DMA_MEMCPY, mdma->dma_dev.cap_mask);
9175689ba7fSAndrew Bresticker
9185689ba7fSAndrew Bresticker val = mdc_readl(mdma, MDC_GLOBAL_CONFIG_A);
9195689ba7fSAndrew Bresticker mdma->nr_channels = (val >> MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_SHIFT) &
9205689ba7fSAndrew Bresticker MDC_GLOBAL_CONFIG_A_DMA_CONTEXTS_MASK;
9215689ba7fSAndrew Bresticker mdma->nr_threads =
9225689ba7fSAndrew Bresticker 1 << ((val >> MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_SHIFT) &
9235689ba7fSAndrew Bresticker MDC_GLOBAL_CONFIG_A_THREAD_ID_WIDTH_MASK);
9245689ba7fSAndrew Bresticker mdma->bus_width =
9255689ba7fSAndrew Bresticker (1 << ((val >> MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_SHIFT) &
9265689ba7fSAndrew Bresticker MDC_GLOBAL_CONFIG_A_SYS_DAT_WIDTH_MASK)) / 8;
9275689ba7fSAndrew Bresticker /*
9285689ba7fSAndrew Bresticker * Although transfer sizes of up to MDC_TRANSFER_SIZE_MASK + 1 bytes
9295689ba7fSAndrew Bresticker * are supported, this makes it possible for the value reported in
9305689ba7fSAndrew Bresticker * MDC_ACTIVE_TRANSFER_SIZE to be ambiguous - an active transfer size
9315689ba7fSAndrew Bresticker * of MDC_TRANSFER_SIZE_MASK may indicate either that 0 bytes or
9325689ba7fSAndrew Bresticker * MDC_TRANSFER_SIZE_MASK + 1 bytes are remaining. To eliminate this
9335689ba7fSAndrew Bresticker * ambiguity, restrict transfer sizes to one bus-width less than the
9345689ba7fSAndrew Bresticker * actual maximum.
9355689ba7fSAndrew Bresticker */
9365689ba7fSAndrew Bresticker mdma->max_xfer_size = MDC_TRANSFER_SIZE_MASK + 1 - mdma->bus_width;
9375689ba7fSAndrew Bresticker
9385689ba7fSAndrew Bresticker of_property_read_u32(pdev->dev.of_node, "dma-channels",
9395689ba7fSAndrew Bresticker &mdma->nr_channels);
9405689ba7fSAndrew Bresticker ret = of_property_read_u32(pdev->dev.of_node,
9415689ba7fSAndrew Bresticker "img,max-burst-multiplier",
9425689ba7fSAndrew Bresticker &mdma->max_burst_mult);
9435689ba7fSAndrew Bresticker if (ret)
94456d355e6SEd Blake return ret;
9455689ba7fSAndrew Bresticker
9465689ba7fSAndrew Bresticker mdma->dma_dev.dev = &pdev->dev;
9475689ba7fSAndrew Bresticker mdma->dma_dev.device_prep_slave_sg = mdc_prep_slave_sg;
9485689ba7fSAndrew Bresticker mdma->dma_dev.device_prep_dma_cyclic = mdc_prep_dma_cyclic;
9495689ba7fSAndrew Bresticker mdma->dma_dev.device_prep_dma_memcpy = mdc_prep_dma_memcpy;
95056d355e6SEd Blake mdma->dma_dev.device_alloc_chan_resources = mdc_alloc_chan_resources;
9515689ba7fSAndrew Bresticker mdma->dma_dev.device_free_chan_resources = mdc_free_chan_resources;
9525689ba7fSAndrew Bresticker mdma->dma_dev.device_tx_status = mdc_tx_status;
9535689ba7fSAndrew Bresticker mdma->dma_dev.device_issue_pending = mdc_issue_pending;
9545689ba7fSAndrew Bresticker mdma->dma_dev.device_terminate_all = mdc_terminate_all;
955397c59bcSPeter Ujfalusi mdma->dma_dev.device_synchronize = mdc_synchronize;
9565689ba7fSAndrew Bresticker mdma->dma_dev.device_config = mdc_slave_config;
9575689ba7fSAndrew Bresticker
9585689ba7fSAndrew Bresticker mdma->dma_dev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
9595689ba7fSAndrew Bresticker mdma->dma_dev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
9605689ba7fSAndrew Bresticker for (i = 1; i <= mdma->bus_width; i <<= 1) {
9615689ba7fSAndrew Bresticker mdma->dma_dev.src_addr_widths |= BIT(i);
9625689ba7fSAndrew Bresticker mdma->dma_dev.dst_addr_widths |= BIT(i);
9635689ba7fSAndrew Bresticker }
9645689ba7fSAndrew Bresticker
9655689ba7fSAndrew Bresticker INIT_LIST_HEAD(&mdma->dma_dev.channels);
9665689ba7fSAndrew Bresticker for (i = 0; i < mdma->nr_channels; i++) {
9675689ba7fSAndrew Bresticker struct mdc_chan *mchan = &mdma->channels[i];
9685689ba7fSAndrew Bresticker
9695689ba7fSAndrew Bresticker mchan->mdma = mdma;
9705689ba7fSAndrew Bresticker mchan->chan_nr = i;
9715689ba7fSAndrew Bresticker mchan->irq = platform_get_irq(pdev, i);
97256d355e6SEd Blake if (mchan->irq < 0)
97356d355e6SEd Blake return mchan->irq;
97456d355e6SEd Blake
9755689ba7fSAndrew Bresticker ret = devm_request_irq(&pdev->dev, mchan->irq, mdc_chan_irq,
9765689ba7fSAndrew Bresticker IRQ_TYPE_LEVEL_HIGH,
9775689ba7fSAndrew Bresticker dev_name(&pdev->dev), mchan);
9785689ba7fSAndrew Bresticker if (ret < 0)
97956d355e6SEd Blake return ret;
9805689ba7fSAndrew Bresticker
9815689ba7fSAndrew Bresticker mchan->vc.desc_free = mdc_desc_free;
9825689ba7fSAndrew Bresticker vchan_init(&mchan->vc, &mdma->dma_dev);
9835689ba7fSAndrew Bresticker }
9845689ba7fSAndrew Bresticker
9855689ba7fSAndrew Bresticker mdma->desc_pool = dmam_pool_create(dev_name(&pdev->dev), &pdev->dev,
9865689ba7fSAndrew Bresticker sizeof(struct mdc_hw_list_desc),
9875689ba7fSAndrew Bresticker 4, 0);
98856d355e6SEd Blake if (!mdma->desc_pool)
98956d355e6SEd Blake return -ENOMEM;
99056d355e6SEd Blake
99156d355e6SEd Blake pm_runtime_enable(&pdev->dev);
99256d355e6SEd Blake if (!pm_runtime_enabled(&pdev->dev)) {
99356d355e6SEd Blake ret = img_mdc_runtime_resume(&pdev->dev);
99456d355e6SEd Blake if (ret)
99556d355e6SEd Blake return ret;
9965689ba7fSAndrew Bresticker }
9975689ba7fSAndrew Bresticker
9985689ba7fSAndrew Bresticker ret = dma_async_device_register(&mdma->dma_dev);
9995689ba7fSAndrew Bresticker if (ret)
100056d355e6SEd Blake goto suspend;
10015689ba7fSAndrew Bresticker
10025689ba7fSAndrew Bresticker ret = of_dma_controller_register(pdev->dev.of_node, mdc_of_xlate, mdma);
10035689ba7fSAndrew Bresticker if (ret)
10045689ba7fSAndrew Bresticker goto unregister;
10055689ba7fSAndrew Bresticker
10065689ba7fSAndrew Bresticker dev_info(&pdev->dev, "MDC with %u channels and %u threads\n",
10075689ba7fSAndrew Bresticker mdma->nr_channels, mdma->nr_threads);
10085689ba7fSAndrew Bresticker
10095689ba7fSAndrew Bresticker return 0;
10105689ba7fSAndrew Bresticker
10115689ba7fSAndrew Bresticker unregister:
10125689ba7fSAndrew Bresticker dma_async_device_unregister(&mdma->dma_dev);
101356d355e6SEd Blake suspend:
101456d355e6SEd Blake if (!pm_runtime_enabled(&pdev->dev))
101556d355e6SEd Blake img_mdc_runtime_suspend(&pdev->dev);
101656d355e6SEd Blake pm_runtime_disable(&pdev->dev);
10175689ba7fSAndrew Bresticker return ret;
10185689ba7fSAndrew Bresticker }
10195689ba7fSAndrew Bresticker
mdc_dma_remove(struct platform_device * pdev)10205689ba7fSAndrew Bresticker static int mdc_dma_remove(struct platform_device *pdev)
10215689ba7fSAndrew Bresticker {
10225689ba7fSAndrew Bresticker struct mdc_dma *mdma = platform_get_drvdata(pdev);
10235689ba7fSAndrew Bresticker struct mdc_chan *mchan, *next;
10245689ba7fSAndrew Bresticker
10255689ba7fSAndrew Bresticker of_dma_controller_free(pdev->dev.of_node);
10265689ba7fSAndrew Bresticker dma_async_device_unregister(&mdma->dma_dev);
10275689ba7fSAndrew Bresticker
10285689ba7fSAndrew Bresticker list_for_each_entry_safe(mchan, next, &mdma->dma_dev.channels,
10295689ba7fSAndrew Bresticker vc.chan.device_node) {
10305689ba7fSAndrew Bresticker list_del(&mchan->vc.chan.device_node);
10315689ba7fSAndrew Bresticker
10325689ba7fSAndrew Bresticker devm_free_irq(&pdev->dev, mchan->irq, mchan);
10335689ba7fSAndrew Bresticker
10345689ba7fSAndrew Bresticker tasklet_kill(&mchan->vc.task);
10355689ba7fSAndrew Bresticker }
10365689ba7fSAndrew Bresticker
103756d355e6SEd Blake pm_runtime_disable(&pdev->dev);
103856d355e6SEd Blake if (!pm_runtime_status_suspended(&pdev->dev))
103956d355e6SEd Blake img_mdc_runtime_suspend(&pdev->dev);
10405689ba7fSAndrew Bresticker
10415689ba7fSAndrew Bresticker return 0;
10425689ba7fSAndrew Bresticker }
10435689ba7fSAndrew Bresticker
1044fd9f22aeSEd Blake #ifdef CONFIG_PM_SLEEP
img_mdc_suspend_late(struct device * dev)1045fd9f22aeSEd Blake static int img_mdc_suspend_late(struct device *dev)
1046fd9f22aeSEd Blake {
1047fd9f22aeSEd Blake struct mdc_dma *mdma = dev_get_drvdata(dev);
1048fd9f22aeSEd Blake int i;
1049fd9f22aeSEd Blake
1050fd9f22aeSEd Blake /* Check that all channels are idle */
1051fd9f22aeSEd Blake for (i = 0; i < mdma->nr_channels; i++) {
1052fd9f22aeSEd Blake struct mdc_chan *mchan = &mdma->channels[i];
1053fd9f22aeSEd Blake
1054fd9f22aeSEd Blake if (unlikely(mchan->desc))
1055fd9f22aeSEd Blake return -EBUSY;
1056fd9f22aeSEd Blake }
1057fd9f22aeSEd Blake
105856d355e6SEd Blake return pm_runtime_force_suspend(dev);
1059fd9f22aeSEd Blake }
1060fd9f22aeSEd Blake
img_mdc_resume_early(struct device * dev)1061fd9f22aeSEd Blake static int img_mdc_resume_early(struct device *dev)
1062fd9f22aeSEd Blake {
106356d355e6SEd Blake return pm_runtime_force_resume(dev);
1064fd9f22aeSEd Blake }
1065fd9f22aeSEd Blake #endif /* CONFIG_PM_SLEEP */
1066fd9f22aeSEd Blake
1067fd9f22aeSEd Blake static const struct dev_pm_ops img_mdc_pm_ops = {
106856d355e6SEd Blake SET_RUNTIME_PM_OPS(img_mdc_runtime_suspend,
106956d355e6SEd Blake img_mdc_runtime_resume, NULL)
1070fd9f22aeSEd Blake SET_LATE_SYSTEM_SLEEP_PM_OPS(img_mdc_suspend_late,
1071fd9f22aeSEd Blake img_mdc_resume_early)
1072fd9f22aeSEd Blake };
1073fd9f22aeSEd Blake
10745689ba7fSAndrew Bresticker static struct platform_driver mdc_dma_driver = {
10755689ba7fSAndrew Bresticker .driver = {
10765689ba7fSAndrew Bresticker .name = "img-mdc-dma",
1077fd9f22aeSEd Blake .pm = &img_mdc_pm_ops,
10785689ba7fSAndrew Bresticker .of_match_table = of_match_ptr(mdc_dma_of_match),
10795689ba7fSAndrew Bresticker },
10805689ba7fSAndrew Bresticker .probe = mdc_dma_probe,
10815689ba7fSAndrew Bresticker .remove = mdc_dma_remove,
10825689ba7fSAndrew Bresticker };
10835689ba7fSAndrew Bresticker module_platform_driver(mdc_dma_driver);
10845689ba7fSAndrew Bresticker
10855689ba7fSAndrew Bresticker MODULE_DESCRIPTION("IMG Multi-threaded DMA Controller (MDC) driver");
10865689ba7fSAndrew Bresticker MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>");
10875689ba7fSAndrew Bresticker MODULE_LICENSE("GPL v2");
1088