1bfe1d560SDave Jiang // SPDX-License-Identifier: GPL-2.0
2bfe1d560SDave Jiang /* Copyright(c) 2019 Intel Corporation. All rights rsvd. */
3bfe1d560SDave Jiang #include <linux/init.h>
4bfe1d560SDave Jiang #include <linux/kernel.h>
5bfe1d560SDave Jiang #include <linux/module.h>
6bfe1d560SDave Jiang #include <linux/slab.h>
7bfe1d560SDave Jiang #include <linux/pci.h>
8bfe1d560SDave Jiang #include <linux/interrupt.h>
9bfe1d560SDave Jiang #include <linux/delay.h>
10bfe1d560SDave Jiang #include <linux/dma-mapping.h>
11bfe1d560SDave Jiang #include <linux/workqueue.h>
12bfe1d560SDave Jiang #include <linux/fs.h>
13bfe1d560SDave Jiang #include <linux/io-64-nonatomic-lo-hi.h>
14bfe1d560SDave Jiang #include <linux/device.h>
15bfe1d560SDave Jiang #include <linux/idr.h>
168e50d392SDave Jiang #include <linux/iommu.h>
17bfe1d560SDave Jiang #include <uapi/linux/idxd.h>
188f47d1a5SDave Jiang #include <linux/dmaengine.h>
198f47d1a5SDave Jiang #include "../dmaengine.h"
20bfe1d560SDave Jiang #include "registers.h"
21bfe1d560SDave Jiang #include "idxd.h"
220bde4444STom Zanussi #include "perfmon.h"
23bfe1d560SDave Jiang
24bfe1d560SDave Jiang MODULE_VERSION(IDXD_DRIVER_VERSION);
25bfe1d560SDave Jiang MODULE_LICENSE("GPL v2");
26bfe1d560SDave Jiang MODULE_AUTHOR("Intel Corporation");
27d9e5481fSDave Jiang MODULE_IMPORT_NS(IDXD);
28bfe1d560SDave Jiang
2903d939c7SDave Jiang static bool sva = true;
3003d939c7SDave Jiang module_param(sva, bool, 0644);
3103d939c7SDave Jiang MODULE_PARM_DESC(sva, "Toggle SVA support on/off");
3203d939c7SDave Jiang
33ade8a86bSDave Jiang bool tc_override;
34ade8a86bSDave Jiang module_param(tc_override, bool, 0644);
35ade8a86bSDave Jiang MODULE_PARM_DESC(tc_override, "Override traffic class defaults");
36ade8a86bSDave Jiang
37bfe1d560SDave Jiang #define DRV_NAME "idxd"
38bfe1d560SDave Jiang
398e50d392SDave Jiang bool support_enqcmd;
404b73e4ebSDave Jiang DEFINE_IDA(idxd_ida);
41bfe1d560SDave Jiang
42435b512dSDave Jiang static struct idxd_driver_data idxd_driver_data[] = {
43435b512dSDave Jiang [IDXD_TYPE_DSA] = {
44435b512dSDave Jiang .name_prefix = "dsa",
45435b512dSDave Jiang .type = IDXD_TYPE_DSA,
46435b512dSDave Jiang .compl_size = sizeof(struct dsa_completion_record),
47435b512dSDave Jiang .align = 32,
48435b512dSDave Jiang .dev_type = &dsa_device_type,
49c40bd7d9SDave Jiang .evl_cr_off = offsetof(struct dsa_evl_entry, cr),
50*8cacaaa4SArjan van de Ven .user_submission_safe = false, /* See INTEL-SA-01084 security advisory */
512442b747SDave Jiang .cr_status_off = offsetof(struct dsa_completion_record, status),
522442b747SDave Jiang .cr_result_off = offsetof(struct dsa_completion_record, result),
53435b512dSDave Jiang },
54435b512dSDave Jiang [IDXD_TYPE_IAX] = {
55435b512dSDave Jiang .name_prefix = "iax",
56435b512dSDave Jiang .type = IDXD_TYPE_IAX,
57435b512dSDave Jiang .compl_size = sizeof(struct iax_completion_record),
58435b512dSDave Jiang .align = 64,
59435b512dSDave Jiang .dev_type = &iax_device_type,
60c40bd7d9SDave Jiang .evl_cr_off = offsetof(struct iax_evl_entry, cr),
61*8cacaaa4SArjan van de Ven .user_submission_safe = false, /* See INTEL-SA-01084 security advisory */
622442b747SDave Jiang .cr_status_off = offsetof(struct iax_completion_record, status),
632442b747SDave Jiang .cr_result_off = offsetof(struct iax_completion_record, error_code),
64435b512dSDave Jiang },
65435b512dSDave Jiang };
66435b512dSDave Jiang
67bfe1d560SDave Jiang static struct pci_device_id idxd_pci_tbl[] = {
68bfe1d560SDave Jiang /* DSA ver 1.0 platforms */
69435b512dSDave Jiang { PCI_DEVICE_DATA(INTEL, DSA_SPR0, &idxd_driver_data[IDXD_TYPE_DSA]) },
70f25b4638SDave Jiang
71f25b4638SDave Jiang /* IAX ver 1.0 platforms */
72435b512dSDave Jiang { PCI_DEVICE_DATA(INTEL, IAX_SPR0, &idxd_driver_data[IDXD_TYPE_IAX]) },
73bfe1d560SDave Jiang { 0, }
74bfe1d560SDave Jiang };
75bfe1d560SDave Jiang MODULE_DEVICE_TABLE(pci, idxd_pci_tbl);
76bfe1d560SDave Jiang
idxd_setup_interrupts(struct idxd_device * idxd)77bfe1d560SDave Jiang static int idxd_setup_interrupts(struct idxd_device *idxd)
78bfe1d560SDave Jiang {
79bfe1d560SDave Jiang struct pci_dev *pdev = idxd->pdev;
80bfe1d560SDave Jiang struct device *dev = &pdev->dev;
81ec0d6423SDave Jiang struct idxd_irq_entry *ie;
82bfe1d560SDave Jiang int i, msixcnt;
83bfe1d560SDave Jiang int rc = 0;
84bfe1d560SDave Jiang
85bfe1d560SDave Jiang msixcnt = pci_msix_vec_count(pdev);
86bfe1d560SDave Jiang if (msixcnt < 0) {
87bfe1d560SDave Jiang dev_err(dev, "Not MSI-X interrupt capable.\n");
885fc8e85fSDave Jiang return -ENOSPC;
89bfe1d560SDave Jiang }
908b67426eSDave Jiang idxd->irq_cnt = msixcnt;
91bfe1d560SDave Jiang
925fc8e85fSDave Jiang rc = pci_alloc_irq_vectors(pdev, msixcnt, msixcnt, PCI_IRQ_MSIX);
935fc8e85fSDave Jiang if (rc != msixcnt) {
945fc8e85fSDave Jiang dev_err(dev, "Failed enabling %d MSIX entries: %d\n", msixcnt, rc);
955fc8e85fSDave Jiang return -ENOSPC;
96bfe1d560SDave Jiang }
97bfe1d560SDave Jiang dev_dbg(dev, "Enabled %d msix vectors\n", msixcnt);
98bfe1d560SDave Jiang
99d5c10e0fSDave Jiang
100ec0d6423SDave Jiang ie = idxd_get_ie(idxd, 0);
101ec0d6423SDave Jiang ie->vector = pci_irq_vector(pdev, 0);
102ec0d6423SDave Jiang rc = request_threaded_irq(ie->vector, NULL, idxd_misc_thread, 0, "idxd-misc", ie);
103bfe1d560SDave Jiang if (rc < 0) {
104bfe1d560SDave Jiang dev_err(dev, "Failed to allocate misc interrupt.\n");
1055fc8e85fSDave Jiang goto err_misc_irq;
106bfe1d560SDave Jiang }
107403a2e23SDave Jiang dev_dbg(dev, "Requested idxd-misc handler on msix vector %d\n", ie->vector);
108bfe1d560SDave Jiang
109ec0d6423SDave Jiang for (i = 0; i < idxd->max_wqs; i++) {
110ec0d6423SDave Jiang int msix_idx = i + 1;
111bfe1d560SDave Jiang
112ec0d6423SDave Jiang ie = idxd_get_ie(idxd, msix_idx);
113ec0d6423SDave Jiang ie->id = msix_idx;
114ec0d6423SDave Jiang ie->int_handle = INVALID_INT_HANDLE;
115fffaed1eSJacob Pan ie->pasid = IOMMU_PASID_INVALID;
116403a2e23SDave Jiang
117ec0d6423SDave Jiang spin_lock_init(&ie->list_lock);
118ec0d6423SDave Jiang init_llist_head(&ie->pending_llist);
119ec0d6423SDave Jiang INIT_LIST_HEAD(&ie->work_list);
120bfe1d560SDave Jiang }
121bfe1d560SDave Jiang
122bfe1d560SDave Jiang idxd_unmask_error_interrupts(idxd);
123bfe1d560SDave Jiang return 0;
124bfe1d560SDave Jiang
1255fc8e85fSDave Jiang err_misc_irq:
126bfe1d560SDave Jiang idxd_mask_error_interrupts(idxd);
1275fc8e85fSDave Jiang pci_free_irq_vectors(pdev);
128bfe1d560SDave Jiang dev_err(dev, "No usable interrupts\n");
129bfe1d560SDave Jiang return rc;
130bfe1d560SDave Jiang }
131bfe1d560SDave Jiang
idxd_cleanup_interrupts(struct idxd_device * idxd)132ddf742d4SDave Jiang static void idxd_cleanup_interrupts(struct idxd_device *idxd)
133ddf742d4SDave Jiang {
134ddf742d4SDave Jiang struct pci_dev *pdev = idxd->pdev;
135ec0d6423SDave Jiang struct idxd_irq_entry *ie;
136403a2e23SDave Jiang int msixcnt;
137ddf742d4SDave Jiang
138403a2e23SDave Jiang msixcnt = pci_msix_vec_count(pdev);
139403a2e23SDave Jiang if (msixcnt <= 0)
140403a2e23SDave Jiang return;
141ddf742d4SDave Jiang
142403a2e23SDave Jiang ie = idxd_get_ie(idxd, 0);
143ddf742d4SDave Jiang idxd_mask_error_interrupts(idxd);
144403a2e23SDave Jiang free_irq(ie->vector, ie);
145ddf742d4SDave Jiang pci_free_irq_vectors(pdev);
146ddf742d4SDave Jiang }
147ddf742d4SDave Jiang
idxd_setup_wqs(struct idxd_device * idxd)1487c5dd23eSDave Jiang static int idxd_setup_wqs(struct idxd_device *idxd)
1497c5dd23eSDave Jiang {
1507c5dd23eSDave Jiang struct device *dev = &idxd->pdev->dev;
1517c5dd23eSDave Jiang struct idxd_wq *wq;
152700af3a0SDave Jiang struct device *conf_dev;
1537c5dd23eSDave Jiang int i, rc;
1547c5dd23eSDave Jiang
1557c5dd23eSDave Jiang idxd->wqs = kcalloc_node(idxd->max_wqs, sizeof(struct idxd_wq *),
1567c5dd23eSDave Jiang GFP_KERNEL, dev_to_node(dev));
1577c5dd23eSDave Jiang if (!idxd->wqs)
1587c5dd23eSDave Jiang return -ENOMEM;
1597c5dd23eSDave Jiang
160de5819b9SJerry Snitselaar idxd->wq_enable_map = bitmap_zalloc_node(idxd->max_wqs, GFP_KERNEL, dev_to_node(dev));
161de5819b9SJerry Snitselaar if (!idxd->wq_enable_map) {
162de5819b9SJerry Snitselaar kfree(idxd->wqs);
163de5819b9SJerry Snitselaar return -ENOMEM;
164de5819b9SJerry Snitselaar }
165de5819b9SJerry Snitselaar
1667c5dd23eSDave Jiang for (i = 0; i < idxd->max_wqs; i++) {
1677c5dd23eSDave Jiang wq = kzalloc_node(sizeof(*wq), GFP_KERNEL, dev_to_node(dev));
1687c5dd23eSDave Jiang if (!wq) {
1697c5dd23eSDave Jiang rc = -ENOMEM;
1707c5dd23eSDave Jiang goto err;
1717c5dd23eSDave Jiang }
1727c5dd23eSDave Jiang
173700af3a0SDave Jiang idxd_dev_set_type(&wq->idxd_dev, IDXD_DEV_WQ);
174700af3a0SDave Jiang conf_dev = wq_confdev(wq);
1757c5dd23eSDave Jiang wq->id = i;
1767c5dd23eSDave Jiang wq->idxd = idxd;
177700af3a0SDave Jiang device_initialize(wq_confdev(wq));
178700af3a0SDave Jiang conf_dev->parent = idxd_confdev(idxd);
179700af3a0SDave Jiang conf_dev->bus = &dsa_bus_type;
180700af3a0SDave Jiang conf_dev->type = &idxd_wq_device_type;
181700af3a0SDave Jiang rc = dev_set_name(conf_dev, "wq%d.%d", idxd->id, wq->id);
1827c5dd23eSDave Jiang if (rc < 0) {
183700af3a0SDave Jiang put_device(conf_dev);
1847c5dd23eSDave Jiang goto err;
1857c5dd23eSDave Jiang }
1867c5dd23eSDave Jiang
1877c5dd23eSDave Jiang mutex_init(&wq->wq_lock);
18804922b74SDave Jiang init_waitqueue_head(&wq->err_queue);
18993a40a6dSDave Jiang init_completion(&wq->wq_dead);
19056fc39f5SDave Jiang init_completion(&wq->wq_resurrect);
19192452a72SDave Jiang wq->max_xfer_bytes = WQ_DEFAULT_MAX_XFER;
192e8dbd644SXiaochen Shen idxd_wq_set_max_batch_size(idxd->data->type, wq, WQ_DEFAULT_MAX_BATCH);
1937930d855SDave Jiang wq->enqcmds_retries = IDXD_ENQCMDS_RETRIES;
1947c5dd23eSDave Jiang wq->wqcfg = kzalloc_node(idxd->wqcfg_size, GFP_KERNEL, dev_to_node(dev));
1957c5dd23eSDave Jiang if (!wq->wqcfg) {
196700af3a0SDave Jiang put_device(conf_dev);
1977c5dd23eSDave Jiang rc = -ENOMEM;
1987c5dd23eSDave Jiang goto err;
1997c5dd23eSDave Jiang }
200b0325aefSDave Jiang
201b0325aefSDave Jiang if (idxd->hw.wq_cap.op_config) {
202b0325aefSDave Jiang wq->opcap_bmap = bitmap_zalloc(IDXD_MAX_OPCAP_BITS, GFP_KERNEL);
203b0325aefSDave Jiang if (!wq->opcap_bmap) {
204b0325aefSDave Jiang put_device(conf_dev);
205b0325aefSDave Jiang rc = -ENOMEM;
206b0325aefSDave Jiang goto err;
207b0325aefSDave Jiang }
208b0325aefSDave Jiang bitmap_copy(wq->opcap_bmap, idxd->opcap_bmap, IDXD_MAX_OPCAP_BITS);
209b0325aefSDave Jiang }
210b022f597SFenghua Yu mutex_init(&wq->uc_lock);
211b022f597SFenghua Yu xa_init(&wq->upasid_xa);
2127c5dd23eSDave Jiang idxd->wqs[i] = wq;
2137c5dd23eSDave Jiang }
2147c5dd23eSDave Jiang
2157c5dd23eSDave Jiang return 0;
2167c5dd23eSDave Jiang
2177c5dd23eSDave Jiang err:
218700af3a0SDave Jiang while (--i >= 0) {
219700af3a0SDave Jiang wq = idxd->wqs[i];
220700af3a0SDave Jiang conf_dev = wq_confdev(wq);
221700af3a0SDave Jiang put_device(conf_dev);
222700af3a0SDave Jiang }
2237c5dd23eSDave Jiang return rc;
2247c5dd23eSDave Jiang }
2257c5dd23eSDave Jiang
idxd_setup_engines(struct idxd_device * idxd)22675b91130SDave Jiang static int idxd_setup_engines(struct idxd_device *idxd)
22775b91130SDave Jiang {
22875b91130SDave Jiang struct idxd_engine *engine;
22975b91130SDave Jiang struct device *dev = &idxd->pdev->dev;
230700af3a0SDave Jiang struct device *conf_dev;
23175b91130SDave Jiang int i, rc;
23275b91130SDave Jiang
23375b91130SDave Jiang idxd->engines = kcalloc_node(idxd->max_engines, sizeof(struct idxd_engine *),
23475b91130SDave Jiang GFP_KERNEL, dev_to_node(dev));
23575b91130SDave Jiang if (!idxd->engines)
23675b91130SDave Jiang return -ENOMEM;
23775b91130SDave Jiang
23875b91130SDave Jiang for (i = 0; i < idxd->max_engines; i++) {
23975b91130SDave Jiang engine = kzalloc_node(sizeof(*engine), GFP_KERNEL, dev_to_node(dev));
24075b91130SDave Jiang if (!engine) {
24175b91130SDave Jiang rc = -ENOMEM;
24275b91130SDave Jiang goto err;
24375b91130SDave Jiang }
24475b91130SDave Jiang
245700af3a0SDave Jiang idxd_dev_set_type(&engine->idxd_dev, IDXD_DEV_ENGINE);
246700af3a0SDave Jiang conf_dev = engine_confdev(engine);
24775b91130SDave Jiang engine->id = i;
24875b91130SDave Jiang engine->idxd = idxd;
249700af3a0SDave Jiang device_initialize(conf_dev);
250700af3a0SDave Jiang conf_dev->parent = idxd_confdev(idxd);
251700af3a0SDave Jiang conf_dev->bus = &dsa_bus_type;
252700af3a0SDave Jiang conf_dev->type = &idxd_engine_device_type;
253700af3a0SDave Jiang rc = dev_set_name(conf_dev, "engine%d.%d", idxd->id, engine->id);
25475b91130SDave Jiang if (rc < 0) {
255700af3a0SDave Jiang put_device(conf_dev);
25675b91130SDave Jiang goto err;
25775b91130SDave Jiang }
25875b91130SDave Jiang
25975b91130SDave Jiang idxd->engines[i] = engine;
26075b91130SDave Jiang }
26175b91130SDave Jiang
26275b91130SDave Jiang return 0;
26375b91130SDave Jiang
26475b91130SDave Jiang err:
265700af3a0SDave Jiang while (--i >= 0) {
266700af3a0SDave Jiang engine = idxd->engines[i];
267700af3a0SDave Jiang conf_dev = engine_confdev(engine);
268700af3a0SDave Jiang put_device(conf_dev);
269700af3a0SDave Jiang }
27075b91130SDave Jiang return rc;
27175b91130SDave Jiang }
27275b91130SDave Jiang
idxd_setup_groups(struct idxd_device * idxd)273defe49f9SDave Jiang static int idxd_setup_groups(struct idxd_device *idxd)
274defe49f9SDave Jiang {
275defe49f9SDave Jiang struct device *dev = &idxd->pdev->dev;
276700af3a0SDave Jiang struct device *conf_dev;
277defe49f9SDave Jiang struct idxd_group *group;
278defe49f9SDave Jiang int i, rc;
279defe49f9SDave Jiang
280defe49f9SDave Jiang idxd->groups = kcalloc_node(idxd->max_groups, sizeof(struct idxd_group *),
281defe49f9SDave Jiang GFP_KERNEL, dev_to_node(dev));
282defe49f9SDave Jiang if (!idxd->groups)
283defe49f9SDave Jiang return -ENOMEM;
284defe49f9SDave Jiang
285defe49f9SDave Jiang for (i = 0; i < idxd->max_groups; i++) {
286defe49f9SDave Jiang group = kzalloc_node(sizeof(*group), GFP_KERNEL, dev_to_node(dev));
287defe49f9SDave Jiang if (!group) {
288defe49f9SDave Jiang rc = -ENOMEM;
289defe49f9SDave Jiang goto err;
290defe49f9SDave Jiang }
291defe49f9SDave Jiang
292700af3a0SDave Jiang idxd_dev_set_type(&group->idxd_dev, IDXD_DEV_GROUP);
293700af3a0SDave Jiang conf_dev = group_confdev(group);
294defe49f9SDave Jiang group->id = i;
295defe49f9SDave Jiang group->idxd = idxd;
296700af3a0SDave Jiang device_initialize(conf_dev);
297700af3a0SDave Jiang conf_dev->parent = idxd_confdev(idxd);
298700af3a0SDave Jiang conf_dev->bus = &dsa_bus_type;
299700af3a0SDave Jiang conf_dev->type = &idxd_group_device_type;
300700af3a0SDave Jiang rc = dev_set_name(conf_dev, "group%d.%d", idxd->id, group->id);
301defe49f9SDave Jiang if (rc < 0) {
302700af3a0SDave Jiang put_device(conf_dev);
303defe49f9SDave Jiang goto err;
304defe49f9SDave Jiang }
305defe49f9SDave Jiang
306defe49f9SDave Jiang idxd->groups[i] = group;
3079735bde3SFenghua Yu if (idxd->hw.version <= DEVICE_VERSION_2 && !tc_override) {
308ade8a86bSDave Jiang group->tc_a = 1;
309ade8a86bSDave Jiang group->tc_b = 1;
310ade8a86bSDave Jiang } else {
311defe49f9SDave Jiang group->tc_a = -1;
312defe49f9SDave Jiang group->tc_b = -1;
313defe49f9SDave Jiang }
314601bdadaSFenghua Yu /*
315601bdadaSFenghua Yu * The default value is the same as the value of
316601bdadaSFenghua Yu * total read buffers in GRPCAP.
317601bdadaSFenghua Yu */
318601bdadaSFenghua Yu group->rdbufs_allowed = idxd->max_rdbufs;
319ade8a86bSDave Jiang }
320defe49f9SDave Jiang
321defe49f9SDave Jiang return 0;
322defe49f9SDave Jiang
323defe49f9SDave Jiang err:
324700af3a0SDave Jiang while (--i >= 0) {
325700af3a0SDave Jiang group = idxd->groups[i];
326700af3a0SDave Jiang put_device(group_confdev(group));
327700af3a0SDave Jiang }
328defe49f9SDave Jiang return rc;
329defe49f9SDave Jiang }
330defe49f9SDave Jiang
idxd_cleanup_internals(struct idxd_device * idxd)331ddf742d4SDave Jiang static void idxd_cleanup_internals(struct idxd_device *idxd)
332ddf742d4SDave Jiang {
333ddf742d4SDave Jiang int i;
334ddf742d4SDave Jiang
335ddf742d4SDave Jiang for (i = 0; i < idxd->max_groups; i++)
336700af3a0SDave Jiang put_device(group_confdev(idxd->groups[i]));
337ddf742d4SDave Jiang for (i = 0; i < idxd->max_engines; i++)
338700af3a0SDave Jiang put_device(engine_confdev(idxd->engines[i]));
339ddf742d4SDave Jiang for (i = 0; i < idxd->max_wqs; i++)
340700af3a0SDave Jiang put_device(wq_confdev(idxd->wqs[i]));
341ddf742d4SDave Jiang destroy_workqueue(idxd->wq);
342ddf742d4SDave Jiang }
343ddf742d4SDave Jiang
idxd_init_evl(struct idxd_device * idxd)3441649091fSDave Jiang static int idxd_init_evl(struct idxd_device *idxd)
3451649091fSDave Jiang {
3461649091fSDave Jiang struct device *dev = &idxd->pdev->dev;
3475e3022eaSFenghua Yu unsigned int evl_cache_size;
3481649091fSDave Jiang struct idxd_evl *evl;
3495e3022eaSFenghua Yu const char *idxd_name;
3501649091fSDave Jiang
3511649091fSDave Jiang if (idxd->hw.gen_cap.evl_support == 0)
3521649091fSDave Jiang return 0;
3531649091fSDave Jiang
3541649091fSDave Jiang evl = kzalloc_node(sizeof(*evl), GFP_KERNEL, dev_to_node(dev));
3551649091fSDave Jiang if (!evl)
3561649091fSDave Jiang return -ENOMEM;
3571649091fSDave Jiang
358758071a3SRex Zhang mutex_init(&evl->lock);
3591649091fSDave Jiang evl->size = IDXD_EVL_SIZE_MIN;
360c2f156bfSDave Jiang
3615e3022eaSFenghua Yu idxd_name = dev_name(idxd_confdev(idxd));
3625e3022eaSFenghua Yu evl_cache_size = sizeof(struct idxd_evl_fault) + evl_ent_size(idxd);
3635e3022eaSFenghua Yu /*
3645e3022eaSFenghua Yu * Since completion record in evl_cache will be copied to user
3655e3022eaSFenghua Yu * when handling completion record page fault, need to create
3665e3022eaSFenghua Yu * the cache suitable for user copy.
3675e3022eaSFenghua Yu */
3685e3022eaSFenghua Yu idxd->evl_cache = kmem_cache_create_usercopy(idxd_name, evl_cache_size,
3695e3022eaSFenghua Yu 0, 0, 0, evl_cache_size,
3705e3022eaSFenghua Yu NULL);
371c2f156bfSDave Jiang if (!idxd->evl_cache) {
372c2f156bfSDave Jiang kfree(evl);
373c2f156bfSDave Jiang return -ENOMEM;
374c2f156bfSDave Jiang }
375c2f156bfSDave Jiang
3761649091fSDave Jiang idxd->evl = evl;
3771649091fSDave Jiang return 0;
3781649091fSDave Jiang }
3791649091fSDave Jiang
idxd_setup_internals(struct idxd_device * idxd)380bfe1d560SDave Jiang static int idxd_setup_internals(struct idxd_device *idxd)
381bfe1d560SDave Jiang {
382bfe1d560SDave Jiang struct device *dev = &idxd->pdev->dev;
383defe49f9SDave Jiang int rc, i;
384bfe1d560SDave Jiang
3850d5c10b4SDave Jiang init_waitqueue_head(&idxd->cmd_waitq);
3867c5dd23eSDave Jiang
3877c5dd23eSDave Jiang rc = idxd_setup_wqs(idxd);
3887c5dd23eSDave Jiang if (rc < 0)
389eb15e715SDave Jiang goto err_wqs;
3907c5dd23eSDave Jiang
39175b91130SDave Jiang rc = idxd_setup_engines(idxd);
39275b91130SDave Jiang if (rc < 0)
39375b91130SDave Jiang goto err_engine;
39475b91130SDave Jiang
395defe49f9SDave Jiang rc = idxd_setup_groups(idxd);
396defe49f9SDave Jiang if (rc < 0)
397defe49f9SDave Jiang goto err_group;
398bfe1d560SDave Jiang
3990d5c10b4SDave Jiang idxd->wq = create_workqueue(dev_name(dev));
4007c5dd23eSDave Jiang if (!idxd->wq) {
4017c5dd23eSDave Jiang rc = -ENOMEM;
402defe49f9SDave Jiang goto err_wkq_create;
4037c5dd23eSDave Jiang }
4040d5c10b4SDave Jiang
4051649091fSDave Jiang rc = idxd_init_evl(idxd);
4061649091fSDave Jiang if (rc < 0)
4071649091fSDave Jiang goto err_evl;
4081649091fSDave Jiang
409bfe1d560SDave Jiang return 0;
4107c5dd23eSDave Jiang
4111649091fSDave Jiang err_evl:
4121649091fSDave Jiang destroy_workqueue(idxd->wq);
413defe49f9SDave Jiang err_wkq_create:
414defe49f9SDave Jiang for (i = 0; i < idxd->max_groups; i++)
415700af3a0SDave Jiang put_device(group_confdev(idxd->groups[i]));
416defe49f9SDave Jiang err_group:
41775b91130SDave Jiang for (i = 0; i < idxd->max_engines; i++)
418700af3a0SDave Jiang put_device(engine_confdev(idxd->engines[i]));
41975b91130SDave Jiang err_engine:
4207c5dd23eSDave Jiang for (i = 0; i < idxd->max_wqs; i++)
421700af3a0SDave Jiang put_device(wq_confdev(idxd->wqs[i]));
422eb15e715SDave Jiang err_wqs:
4237c5dd23eSDave Jiang return rc;
424bfe1d560SDave Jiang }
425bfe1d560SDave Jiang
idxd_read_table_offsets(struct idxd_device * idxd)426bfe1d560SDave Jiang static void idxd_read_table_offsets(struct idxd_device *idxd)
427bfe1d560SDave Jiang {
428bfe1d560SDave Jiang union offsets_reg offsets;
429bfe1d560SDave Jiang struct device *dev = &idxd->pdev->dev;
430bfe1d560SDave Jiang
431bfe1d560SDave Jiang offsets.bits[0] = ioread64(idxd->reg_base + IDXD_TABLE_OFFSET);
4322f8417a9SDave Jiang offsets.bits[1] = ioread64(idxd->reg_base + IDXD_TABLE_OFFSET + sizeof(u64));
4332f8417a9SDave Jiang idxd->grpcfg_offset = offsets.grpcfg * IDXD_TABLE_MULT;
434bfe1d560SDave Jiang dev_dbg(dev, "IDXD Group Config Offset: %#x\n", idxd->grpcfg_offset);
4352f8417a9SDave Jiang idxd->wqcfg_offset = offsets.wqcfg * IDXD_TABLE_MULT;
4362f8417a9SDave Jiang dev_dbg(dev, "IDXD Work Queue Config Offset: %#x\n", idxd->wqcfg_offset);
4372f8417a9SDave Jiang idxd->msix_perm_offset = offsets.msix_perm * IDXD_TABLE_MULT;
4382f8417a9SDave Jiang dev_dbg(dev, "IDXD MSIX Permission Offset: %#x\n", idxd->msix_perm_offset);
4392f8417a9SDave Jiang idxd->perfmon_offset = offsets.perfmon * IDXD_TABLE_MULT;
440bfe1d560SDave Jiang dev_dbg(dev, "IDXD Perfmon Offset: %#x\n", idxd->perfmon_offset);
441bfe1d560SDave Jiang }
442bfe1d560SDave Jiang
multi_u64_to_bmap(unsigned long * bmap,u64 * val,int count)44334ca0066SDave Jiang void multi_u64_to_bmap(unsigned long *bmap, u64 *val, int count)
444a8563a33SDave Jiang {
445a8563a33SDave Jiang int i, j, nr;
446a8563a33SDave Jiang
447a8563a33SDave Jiang for (i = 0, nr = 0; i < count; i++) {
448a8563a33SDave Jiang for (j = 0; j < BITS_PER_LONG_LONG; j++) {
449a8563a33SDave Jiang if (val[i] & BIT(j))
450a8563a33SDave Jiang set_bit(nr, bmap);
451a8563a33SDave Jiang nr++;
452a8563a33SDave Jiang }
453a8563a33SDave Jiang }
454a8563a33SDave Jiang }
455a8563a33SDave Jiang
idxd_read_caps(struct idxd_device * idxd)456bfe1d560SDave Jiang static void idxd_read_caps(struct idxd_device *idxd)
457bfe1d560SDave Jiang {
458bfe1d560SDave Jiang struct device *dev = &idxd->pdev->dev;
459bfe1d560SDave Jiang int i;
460bfe1d560SDave Jiang
461bfe1d560SDave Jiang /* reading generic capabilities */
462bfe1d560SDave Jiang idxd->hw.gen_cap.bits = ioread64(idxd->reg_base + IDXD_GENCAP_OFFSET);
463bfe1d560SDave Jiang dev_dbg(dev, "gen_cap: %#llx\n", idxd->hw.gen_cap.bits);
464eb15e715SDave Jiang
465eb15e715SDave Jiang if (idxd->hw.gen_cap.cmd_cap) {
466eb15e715SDave Jiang idxd->hw.cmd_cap = ioread32(idxd->reg_base + IDXD_CMDCAP_OFFSET);
467eb15e715SDave Jiang dev_dbg(dev, "cmd_cap: %#x\n", idxd->hw.cmd_cap);
468eb15e715SDave Jiang }
469eb15e715SDave Jiang
4708b67426eSDave Jiang /* reading command capabilities */
4718b67426eSDave Jiang if (idxd->hw.cmd_cap & BIT(IDXD_CMD_REQUEST_INT_HANDLE))
4728b67426eSDave Jiang idxd->request_int_handles = true;
4738b67426eSDave Jiang
474bfe1d560SDave Jiang idxd->max_xfer_bytes = 1ULL << idxd->hw.gen_cap.max_xfer_shift;
475bfe1d560SDave Jiang dev_dbg(dev, "max xfer size: %llu bytes\n", idxd->max_xfer_bytes);
476e8dbd644SXiaochen Shen idxd_set_max_batch_size(idxd->data->type, idxd, 1U << idxd->hw.gen_cap.max_batch_shift);
477bfe1d560SDave Jiang dev_dbg(dev, "max batch size: %u\n", idxd->max_batch_size);
478bfe1d560SDave Jiang if (idxd->hw.gen_cap.config_en)
479bfe1d560SDave Jiang set_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags);
480bfe1d560SDave Jiang
481bfe1d560SDave Jiang /* reading group capabilities */
482bfe1d560SDave Jiang idxd->hw.group_cap.bits =
483bfe1d560SDave Jiang ioread64(idxd->reg_base + IDXD_GRPCAP_OFFSET);
484bfe1d560SDave Jiang dev_dbg(dev, "group_cap: %#llx\n", idxd->hw.group_cap.bits);
485bfe1d560SDave Jiang idxd->max_groups = idxd->hw.group_cap.num_groups;
486bfe1d560SDave Jiang dev_dbg(dev, "max groups: %u\n", idxd->max_groups);
4877ed6f1b8SDave Jiang idxd->max_rdbufs = idxd->hw.group_cap.total_rdbufs;
4887ed6f1b8SDave Jiang dev_dbg(dev, "max read buffers: %u\n", idxd->max_rdbufs);
4897ed6f1b8SDave Jiang idxd->nr_rdbufs = idxd->max_rdbufs;
490bfe1d560SDave Jiang
491bfe1d560SDave Jiang /* read engine capabilities */
492bfe1d560SDave Jiang idxd->hw.engine_cap.bits =
493bfe1d560SDave Jiang ioread64(idxd->reg_base + IDXD_ENGCAP_OFFSET);
494bfe1d560SDave Jiang dev_dbg(dev, "engine_cap: %#llx\n", idxd->hw.engine_cap.bits);
495bfe1d560SDave Jiang idxd->max_engines = idxd->hw.engine_cap.num_engines;
496bfe1d560SDave Jiang dev_dbg(dev, "max engines: %u\n", idxd->max_engines);
497bfe1d560SDave Jiang
498bfe1d560SDave Jiang /* read workqueue capabilities */
499bfe1d560SDave Jiang idxd->hw.wq_cap.bits = ioread64(idxd->reg_base + IDXD_WQCAP_OFFSET);
500bfe1d560SDave Jiang dev_dbg(dev, "wq_cap: %#llx\n", idxd->hw.wq_cap.bits);
501bfe1d560SDave Jiang idxd->max_wq_size = idxd->hw.wq_cap.total_wq_size;
502bfe1d560SDave Jiang dev_dbg(dev, "total workqueue size: %u\n", idxd->max_wq_size);
503bfe1d560SDave Jiang idxd->max_wqs = idxd->hw.wq_cap.num_wqs;
504bfe1d560SDave Jiang dev_dbg(dev, "max workqueues: %u\n", idxd->max_wqs);
505d98793b5SDave Jiang idxd->wqcfg_size = 1 << (idxd->hw.wq_cap.wqcfg_size + IDXD_WQCFG_MIN);
506d98793b5SDave Jiang dev_dbg(dev, "wqcfg size: %u\n", idxd->wqcfg_size);
507bfe1d560SDave Jiang
508bfe1d560SDave Jiang /* reading operation capabilities */
509bfe1d560SDave Jiang for (i = 0; i < 4; i++) {
510bfe1d560SDave Jiang idxd->hw.opcap.bits[i] = ioread64(idxd->reg_base +
511bfe1d560SDave Jiang IDXD_OPCAP_OFFSET + i * sizeof(u64));
512bfe1d560SDave Jiang dev_dbg(dev, "opcap[%d]: %#llx\n", i, idxd->hw.opcap.bits[i]);
513bfe1d560SDave Jiang }
514a8563a33SDave Jiang multi_u64_to_bmap(idxd->opcap_bmap, &idxd->hw.opcap.bits[0], 4);
5159f0d99b3SDave Jiang
5169f0d99b3SDave Jiang /* read iaa cap */
5179f0d99b3SDave Jiang if (idxd->data->type == IDXD_TYPE_IAX && idxd->hw.version >= DEVICE_VERSION_2)
5189f0d99b3SDave Jiang idxd->hw.iaa_cap.bits = ioread64(idxd->reg_base + IDXD_IAACAP_OFFSET);
519bfe1d560SDave Jiang }
520bfe1d560SDave Jiang
idxd_alloc(struct pci_dev * pdev,struct idxd_driver_data * data)521435b512dSDave Jiang static struct idxd_device *idxd_alloc(struct pci_dev *pdev, struct idxd_driver_data *data)
522bfe1d560SDave Jiang {
523bfe1d560SDave Jiang struct device *dev = &pdev->dev;
524700af3a0SDave Jiang struct device *conf_dev;
525bfe1d560SDave Jiang struct idxd_device *idxd;
52647c16ac2SDave Jiang int rc;
527bfe1d560SDave Jiang
52847c16ac2SDave Jiang idxd = kzalloc_node(sizeof(*idxd), GFP_KERNEL, dev_to_node(dev));
529bfe1d560SDave Jiang if (!idxd)
530bfe1d560SDave Jiang return NULL;
531bfe1d560SDave Jiang
532700af3a0SDave Jiang conf_dev = idxd_confdev(idxd);
533bfe1d560SDave Jiang idxd->pdev = pdev;
534435b512dSDave Jiang idxd->data = data;
535700af3a0SDave Jiang idxd_dev_set_type(&idxd->idxd_dev, idxd->data->type);
5364b73e4ebSDave Jiang idxd->id = ida_alloc(&idxd_ida, GFP_KERNEL);
53747c16ac2SDave Jiang if (idxd->id < 0)
53847c16ac2SDave Jiang return NULL;
53947c16ac2SDave Jiang
540a8563a33SDave Jiang idxd->opcap_bmap = bitmap_zalloc_node(IDXD_MAX_OPCAP_BITS, GFP_KERNEL, dev_to_node(dev));
541a8563a33SDave Jiang if (!idxd->opcap_bmap) {
542a8563a33SDave Jiang ida_free(&idxd_ida, idxd->id);
543a8563a33SDave Jiang return NULL;
544a8563a33SDave Jiang }
545a8563a33SDave Jiang
546700af3a0SDave Jiang device_initialize(conf_dev);
547700af3a0SDave Jiang conf_dev->parent = dev;
548700af3a0SDave Jiang conf_dev->bus = &dsa_bus_type;
549700af3a0SDave Jiang conf_dev->type = idxd->data->dev_type;
550700af3a0SDave Jiang rc = dev_set_name(conf_dev, "%s%d", idxd->data->name_prefix, idxd->id);
55147c16ac2SDave Jiang if (rc < 0) {
552700af3a0SDave Jiang put_device(conf_dev);
55347c16ac2SDave Jiang return NULL;
55447c16ac2SDave Jiang }
55547c16ac2SDave Jiang
556bfe1d560SDave Jiang spin_lock_init(&idxd->dev_lock);
55753b2ee7fSDave Jiang spin_lock_init(&idxd->cmd_lock);
558bfe1d560SDave Jiang
559bfe1d560SDave Jiang return idxd;
560bfe1d560SDave Jiang }
561bfe1d560SDave Jiang
idxd_enable_system_pasid(struct idxd_device * idxd)5628e50d392SDave Jiang static int idxd_enable_system_pasid(struct idxd_device *idxd)
5638e50d392SDave Jiang {
564f5ccf55eSJacob Pan struct pci_dev *pdev = idxd->pdev;
565f5ccf55eSJacob Pan struct device *dev = &pdev->dev;
566f5ccf55eSJacob Pan struct iommu_domain *domain;
567f5ccf55eSJacob Pan ioasid_t pasid;
568f5ccf55eSJacob Pan int ret;
569f5ccf55eSJacob Pan
570f5ccf55eSJacob Pan /*
571f5ccf55eSJacob Pan * Attach a global PASID to the DMA domain so that we can use ENQCMDS
572f5ccf55eSJacob Pan * to submit work on buffers mapped by DMA API.
573f5ccf55eSJacob Pan */
574f5ccf55eSJacob Pan domain = iommu_get_domain_for_dev(dev);
575f5ccf55eSJacob Pan if (!domain)
576f5ccf55eSJacob Pan return -EPERM;
577f5ccf55eSJacob Pan
578f5ccf55eSJacob Pan pasid = iommu_alloc_global_pasid(dev);
579f5ccf55eSJacob Pan if (pasid == IOMMU_PASID_INVALID)
580f5ccf55eSJacob Pan return -ENOSPC;
581f5ccf55eSJacob Pan
582f5ccf55eSJacob Pan /*
583f5ccf55eSJacob Pan * DMA domain is owned by the driver, it should support all valid
584f5ccf55eSJacob Pan * types such as DMA-FQ, identity, etc.
585f5ccf55eSJacob Pan */
586f5ccf55eSJacob Pan ret = iommu_attach_device_pasid(domain, dev, pasid);
587f5ccf55eSJacob Pan if (ret) {
588f5ccf55eSJacob Pan dev_err(dev, "failed to attach device pasid %d, domain type %d",
589f5ccf55eSJacob Pan pasid, domain->type);
590f5ccf55eSJacob Pan iommu_free_global_pasid(pasid);
591f5ccf55eSJacob Pan return ret;
592f5ccf55eSJacob Pan }
593f5ccf55eSJacob Pan
594f5ccf55eSJacob Pan /* Since we set user privilege for kernel DMA, enable completion IRQ */
595f5ccf55eSJacob Pan idxd_set_user_intr(idxd, 1);
596f5ccf55eSJacob Pan idxd->pasid = pasid;
597f5ccf55eSJacob Pan
598f5ccf55eSJacob Pan return ret;
5998e50d392SDave Jiang }
6008e50d392SDave Jiang
idxd_disable_system_pasid(struct idxd_device * idxd)6018e50d392SDave Jiang static void idxd_disable_system_pasid(struct idxd_device *idxd)
6028e50d392SDave Jiang {
603f5ccf55eSJacob Pan struct pci_dev *pdev = idxd->pdev;
604f5ccf55eSJacob Pan struct device *dev = &pdev->dev;
605f5ccf55eSJacob Pan struct iommu_domain *domain;
6068e50d392SDave Jiang
607f5ccf55eSJacob Pan domain = iommu_get_domain_for_dev(dev);
608f5ccf55eSJacob Pan if (!domain)
609f5ccf55eSJacob Pan return;
610f5ccf55eSJacob Pan
611f5ccf55eSJacob Pan iommu_detach_device_pasid(domain, dev, idxd->pasid);
612f5ccf55eSJacob Pan iommu_free_global_pasid(idxd->pasid);
613f5ccf55eSJacob Pan
614f5ccf55eSJacob Pan idxd_set_user_intr(idxd, 0);
6158e50d392SDave Jiang idxd->sva = NULL;
616f5ccf55eSJacob Pan idxd->pasid = IOMMU_PASID_INVALID;
6178e50d392SDave Jiang }
6188e50d392SDave Jiang
idxd_enable_sva(struct pci_dev * pdev)61984c9ef72SLu Baolu static int idxd_enable_sva(struct pci_dev *pdev)
62084c9ef72SLu Baolu {
62184c9ef72SLu Baolu int ret;
62284c9ef72SLu Baolu
62384c9ef72SLu Baolu ret = iommu_dev_enable_feature(&pdev->dev, IOMMU_DEV_FEAT_IOPF);
62484c9ef72SLu Baolu if (ret)
62584c9ef72SLu Baolu return ret;
62684c9ef72SLu Baolu
62784c9ef72SLu Baolu ret = iommu_dev_enable_feature(&pdev->dev, IOMMU_DEV_FEAT_SVA);
62884c9ef72SLu Baolu if (ret)
62984c9ef72SLu Baolu iommu_dev_disable_feature(&pdev->dev, IOMMU_DEV_FEAT_IOPF);
63084c9ef72SLu Baolu
63184c9ef72SLu Baolu return ret;
63284c9ef72SLu Baolu }
63384c9ef72SLu Baolu
idxd_disable_sva(struct pci_dev * pdev)63484c9ef72SLu Baolu static void idxd_disable_sva(struct pci_dev *pdev)
63584c9ef72SLu Baolu {
63684c9ef72SLu Baolu iommu_dev_disable_feature(&pdev->dev, IOMMU_DEV_FEAT_SVA);
63784c9ef72SLu Baolu iommu_dev_disable_feature(&pdev->dev, IOMMU_DEV_FEAT_IOPF);
63884c9ef72SLu Baolu }
63984c9ef72SLu Baolu
idxd_probe(struct idxd_device * idxd)640bfe1d560SDave Jiang static int idxd_probe(struct idxd_device *idxd)
641bfe1d560SDave Jiang {
642bfe1d560SDave Jiang struct pci_dev *pdev = idxd->pdev;
643bfe1d560SDave Jiang struct device *dev = &pdev->dev;
644bfe1d560SDave Jiang int rc;
645bfe1d560SDave Jiang
646bfe1d560SDave Jiang dev_dbg(dev, "%s entered and resetting device\n", __func__);
64789e3becdSDave Jiang rc = idxd_device_init_reset(idxd);
64889e3becdSDave Jiang if (rc < 0)
64989e3becdSDave Jiang return rc;
65089e3becdSDave Jiang
651bfe1d560SDave Jiang dev_dbg(dev, "IDXD reset complete\n");
652bfe1d560SDave Jiang
65303d939c7SDave Jiang if (IS_ENABLED(CONFIG_INTEL_IDXD_SVM) && sva) {
65484c9ef72SLu Baolu if (idxd_enable_sva(pdev)) {
65542a1b738SDave Jiang dev_warn(dev, "Unable to turn on user SVA feature.\n");
6568ffccd11SJerry Snitselaar } else {
65742a1b738SDave Jiang set_bit(IDXD_FLAG_USER_PASID_ENABLED, &idxd->flags);
65842a1b738SDave Jiang
659f5ccf55eSJacob Pan rc = idxd_enable_system_pasid(idxd);
660f5ccf55eSJacob Pan if (rc)
661f5ccf55eSJacob Pan dev_warn(dev, "No in-kernel DMA with PASID. %d\n", rc);
66242a1b738SDave Jiang else
6638e50d392SDave Jiang set_bit(IDXD_FLAG_PASID_ENABLED, &idxd->flags);
6648ffccd11SJerry Snitselaar }
66503d939c7SDave Jiang } else if (!sva) {
66603d939c7SDave Jiang dev_warn(dev, "User forced SVA off via module param.\n");
6678e50d392SDave Jiang }
6688e50d392SDave Jiang
669bfe1d560SDave Jiang idxd_read_caps(idxd);
670bfe1d560SDave Jiang idxd_read_table_offsets(idxd);
671bfe1d560SDave Jiang
672bfe1d560SDave Jiang rc = idxd_setup_internals(idxd);
673bfe1d560SDave Jiang if (rc)
6747c5dd23eSDave Jiang goto err;
675bfe1d560SDave Jiang
6768c66bbdcSDave Jiang /* If the configs are readonly, then load them from device */
6778c66bbdcSDave Jiang if (!test_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags)) {
6788c66bbdcSDave Jiang dev_dbg(dev, "Loading RO device config\n");
6798c66bbdcSDave Jiang rc = idxd_device_load_config(idxd);
6808c66bbdcSDave Jiang if (rc < 0)
681ddf742d4SDave Jiang goto err_config;
6828c66bbdcSDave Jiang }
6838c66bbdcSDave Jiang
684bfe1d560SDave Jiang rc = idxd_setup_interrupts(idxd);
685bfe1d560SDave Jiang if (rc)
686ddf742d4SDave Jiang goto err_config;
687bfe1d560SDave Jiang
68842d279f9SDave Jiang idxd->major = idxd_cdev_get_major(idxd);
68942d279f9SDave Jiang
6900bde4444STom Zanussi rc = perfmon_pmu_init(idxd);
6910bde4444STom Zanussi if (rc < 0)
6920bde4444STom Zanussi dev_warn(dev, "Failed to initialize perfmon. No PMU support: %d\n", rc);
6930bde4444STom Zanussi
694bfe1d560SDave Jiang dev_dbg(dev, "IDXD device %d probed successfully\n", idxd->id);
695bfe1d560SDave Jiang return 0;
696bfe1d560SDave Jiang
697ddf742d4SDave Jiang err_config:
698ddf742d4SDave Jiang idxd_cleanup_internals(idxd);
6997c5dd23eSDave Jiang err:
7008e50d392SDave Jiang if (device_pasid_enabled(idxd))
7018e50d392SDave Jiang idxd_disable_system_pasid(idxd);
70242a1b738SDave Jiang if (device_user_pasid_enabled(idxd))
70384c9ef72SLu Baolu idxd_disable_sva(pdev);
704bfe1d560SDave Jiang return rc;
705bfe1d560SDave Jiang }
706bfe1d560SDave Jiang
idxd_cleanup(struct idxd_device * idxd)707ddf742d4SDave Jiang static void idxd_cleanup(struct idxd_device *idxd)
708ddf742d4SDave Jiang {
709ddf742d4SDave Jiang perfmon_pmu_remove(idxd);
710ddf742d4SDave Jiang idxd_cleanup_interrupts(idxd);
711ddf742d4SDave Jiang idxd_cleanup_internals(idxd);
712ddf742d4SDave Jiang if (device_pasid_enabled(idxd))
713ddf742d4SDave Jiang idxd_disable_system_pasid(idxd);
71442a1b738SDave Jiang if (device_user_pasid_enabled(idxd))
71584c9ef72SLu Baolu idxd_disable_sva(idxd->pdev);
716ddf742d4SDave Jiang }
717ddf742d4SDave Jiang
idxd_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)718bfe1d560SDave Jiang static int idxd_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
719bfe1d560SDave Jiang {
720bfe1d560SDave Jiang struct device *dev = &pdev->dev;
721bfe1d560SDave Jiang struct idxd_device *idxd;
722435b512dSDave Jiang struct idxd_driver_data *data = (struct idxd_driver_data *)id->driver_data;
723bfe1d560SDave Jiang int rc;
724bfe1d560SDave Jiang
725a39c7cd0SDave Jiang rc = pci_enable_device(pdev);
726bfe1d560SDave Jiang if (rc)
727bfe1d560SDave Jiang return rc;
728bfe1d560SDave Jiang
7298e50d392SDave Jiang dev_dbg(dev, "Alloc IDXD context\n");
730435b512dSDave Jiang idxd = idxd_alloc(pdev, data);
731a39c7cd0SDave Jiang if (!idxd) {
732a39c7cd0SDave Jiang rc = -ENOMEM;
733a39c7cd0SDave Jiang goto err_idxd_alloc;
734a39c7cd0SDave Jiang }
735bfe1d560SDave Jiang
7368e50d392SDave Jiang dev_dbg(dev, "Mapping BARs\n");
737a39c7cd0SDave Jiang idxd->reg_base = pci_iomap(pdev, IDXD_MMIO_BAR, 0);
738a39c7cd0SDave Jiang if (!idxd->reg_base) {
739a39c7cd0SDave Jiang rc = -ENOMEM;
740a39c7cd0SDave Jiang goto err_iomap;
741a39c7cd0SDave Jiang }
742bfe1d560SDave Jiang
743bfe1d560SDave Jiang dev_dbg(dev, "Set DMA masks\n");
74453b50458SChristophe JAILLET rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
745bfe1d560SDave Jiang if (rc)
746a39c7cd0SDave Jiang goto err;
747bfe1d560SDave Jiang
748bfe1d560SDave Jiang dev_dbg(dev, "Set PCI master\n");
749bfe1d560SDave Jiang pci_set_master(pdev);
750bfe1d560SDave Jiang pci_set_drvdata(pdev, idxd);
751bfe1d560SDave Jiang
752bfe1d560SDave Jiang idxd->hw.version = ioread32(idxd->reg_base + IDXD_VER_OFFSET);
753bfe1d560SDave Jiang rc = idxd_probe(idxd);
754bfe1d560SDave Jiang if (rc) {
755bfe1d560SDave Jiang dev_err(dev, "Intel(R) IDXD DMA Engine init failed\n");
756a39c7cd0SDave Jiang goto err;
757bfe1d560SDave Jiang }
758bfe1d560SDave Jiang
75947c16ac2SDave Jiang rc = idxd_register_devices(idxd);
760c52ca478SDave Jiang if (rc) {
761c52ca478SDave Jiang dev_err(dev, "IDXD sysfs setup failed\n");
762ddf742d4SDave Jiang goto err_dev_register;
763c52ca478SDave Jiang }
764c52ca478SDave Jiang
7655fbe6503SDave Jiang rc = idxd_device_init_debugfs(idxd);
7665fbe6503SDave Jiang if (rc)
7675fbe6503SDave Jiang dev_warn(dev, "IDXD debugfs failed to setup\n");
7685fbe6503SDave Jiang
769bfe1d560SDave Jiang dev_info(&pdev->dev, "Intel(R) Accelerator Device (v%x)\n",
770bfe1d560SDave Jiang idxd->hw.version);
771bfe1d560SDave Jiang
772*8cacaaa4SArjan van de Ven idxd->user_submission_safe = data->user_submission_safe;
773*8cacaaa4SArjan van de Ven
774bfe1d560SDave Jiang return 0;
775a39c7cd0SDave Jiang
776ddf742d4SDave Jiang err_dev_register:
777ddf742d4SDave Jiang idxd_cleanup(idxd);
778a39c7cd0SDave Jiang err:
779a39c7cd0SDave Jiang pci_iounmap(pdev, idxd->reg_base);
780a39c7cd0SDave Jiang err_iomap:
781700af3a0SDave Jiang put_device(idxd_confdev(idxd));
782a39c7cd0SDave Jiang err_idxd_alloc:
783a39c7cd0SDave Jiang pci_disable_device(pdev);
784a39c7cd0SDave Jiang return rc;
785bfe1d560SDave Jiang }
786bfe1d560SDave Jiang
idxd_wqs_quiesce(struct idxd_device * idxd)7875b0c68c4SDave Jiang void idxd_wqs_quiesce(struct idxd_device *idxd)
7885b0c68c4SDave Jiang {
7895b0c68c4SDave Jiang struct idxd_wq *wq;
7905b0c68c4SDave Jiang int i;
7915b0c68c4SDave Jiang
7925b0c68c4SDave Jiang for (i = 0; i < idxd->max_wqs; i++) {
7935b0c68c4SDave Jiang wq = idxd->wqs[i];
7945b0c68c4SDave Jiang if (wq->state == IDXD_WQ_ENABLED && wq->type == IDXD_WQT_KERNEL)
7955b0c68c4SDave Jiang idxd_wq_quiesce(wq);
7965b0c68c4SDave Jiang }
7975b0c68c4SDave Jiang }
7985b0c68c4SDave Jiang
idxd_shutdown(struct pci_dev * pdev)799bfe1d560SDave Jiang static void idxd_shutdown(struct pci_dev *pdev)
800bfe1d560SDave Jiang {
801bfe1d560SDave Jiang struct idxd_device *idxd = pci_get_drvdata(pdev);
802bfe1d560SDave Jiang struct idxd_irq_entry *irq_entry;
803403a2e23SDave Jiang int rc;
804bfe1d560SDave Jiang
805bfe1d560SDave Jiang rc = idxd_device_disable(idxd);
806bfe1d560SDave Jiang if (rc)
807bfe1d560SDave Jiang dev_err(&pdev->dev, "Disabling device failed\n");
808bfe1d560SDave Jiang
809403a2e23SDave Jiang irq_entry = &idxd->ie;
8105fc8e85fSDave Jiang synchronize_irq(irq_entry->vector);
811403a2e23SDave Jiang idxd_mask_error_interrupts(idxd);
81249c4959fSDave Jiang flush_workqueue(idxd->wq);
813bfe1d560SDave Jiang }
814bfe1d560SDave Jiang
idxd_remove(struct pci_dev * pdev)815bfe1d560SDave Jiang static void idxd_remove(struct pci_dev *pdev)
816bfe1d560SDave Jiang {
817bfe1d560SDave Jiang struct idxd_device *idxd = pci_get_drvdata(pdev);
81849c4959fSDave Jiang struct idxd_irq_entry *irq_entry;
819bfe1d560SDave Jiang
82098da0106SDave Jiang idxd_unregister_devices(idxd);
82198da0106SDave Jiang /*
82298da0106SDave Jiang * When ->release() is called for the idxd->conf_dev, it frees all the memory related
82398da0106SDave Jiang * to the idxd context. The driver still needs those bits in order to do the rest of
82498da0106SDave Jiang * the cleanup. However, we do need to unbound the idxd sub-driver. So take a ref
82598da0106SDave Jiang * on the device here to hold off the freeing while allowing the idxd sub-driver
82698da0106SDave Jiang * to unbind.
82798da0106SDave Jiang */
82898da0106SDave Jiang get_device(idxd_confdev(idxd));
82998da0106SDave Jiang device_unregister(idxd_confdev(idxd));
830bfe1d560SDave Jiang idxd_shutdown(pdev);
8318e50d392SDave Jiang if (device_pasid_enabled(idxd))
8328e50d392SDave Jiang idxd_disable_system_pasid(idxd);
8335fbe6503SDave Jiang idxd_device_remove_debugfs(idxd);
83449c4959fSDave Jiang
835403a2e23SDave Jiang irq_entry = idxd_get_ie(idxd, 0);
83649c4959fSDave Jiang free_irq(irq_entry->vector, irq_entry);
83749c4959fSDave Jiang pci_free_irq_vectors(pdev);
83849c4959fSDave Jiang pci_iounmap(pdev, idxd->reg_base);
83942a1b738SDave Jiang if (device_user_pasid_enabled(idxd))
84084c9ef72SLu Baolu idxd_disable_sva(pdev);
84149c4959fSDave Jiang pci_disable_device(pdev);
84249c4959fSDave Jiang destroy_workqueue(idxd->wq);
84349c4959fSDave Jiang perfmon_pmu_remove(idxd);
84498da0106SDave Jiang put_device(idxd_confdev(idxd));
845bfe1d560SDave Jiang }
846bfe1d560SDave Jiang
847bfe1d560SDave Jiang static struct pci_driver idxd_pci_driver = {
848bfe1d560SDave Jiang .name = DRV_NAME,
849bfe1d560SDave Jiang .id_table = idxd_pci_tbl,
850bfe1d560SDave Jiang .probe = idxd_pci_probe,
851bfe1d560SDave Jiang .remove = idxd_remove,
852bfe1d560SDave Jiang .shutdown = idxd_shutdown,
853bfe1d560SDave Jiang };
854bfe1d560SDave Jiang
idxd_init_module(void)855bfe1d560SDave Jiang static int __init idxd_init_module(void)
856bfe1d560SDave Jiang {
8574b73e4ebSDave Jiang int err;
858bfe1d560SDave Jiang
859bfe1d560SDave Jiang /*
8608e50d392SDave Jiang * If the CPU does not support MOVDIR64B or ENQCMDS, there's no point in
861bfe1d560SDave Jiang * enumerating the device. We can not utilize it.
862bfe1d560SDave Jiang */
86374b2fc88SBorislav Petkov if (!cpu_feature_enabled(X86_FEATURE_MOVDIR64B)) {
864bfe1d560SDave Jiang pr_warn("idxd driver failed to load without MOVDIR64B.\n");
865bfe1d560SDave Jiang return -ENODEV;
866bfe1d560SDave Jiang }
867bfe1d560SDave Jiang
86874b2fc88SBorislav Petkov if (!cpu_feature_enabled(X86_FEATURE_ENQCMD))
8698e50d392SDave Jiang pr_warn("Platform does not have ENQCMD(S) support.\n");
8708e50d392SDave Jiang else
8718e50d392SDave Jiang support_enqcmd = true;
872bfe1d560SDave Jiang
8730bde4444STom Zanussi perfmon_init();
8740bde4444STom Zanussi
875034b3290SDave Jiang err = idxd_driver_register(&idxd_drv);
876034b3290SDave Jiang if (err < 0)
877034b3290SDave Jiang goto err_idxd_driver_register;
878034b3290SDave Jiang
8790cda4f69SDave Jiang err = idxd_driver_register(&idxd_dmaengine_drv);
8800cda4f69SDave Jiang if (err < 0)
8810cda4f69SDave Jiang goto err_idxd_dmaengine_driver_register;
8820cda4f69SDave Jiang
883448c3de8SDave Jiang err = idxd_driver_register(&idxd_user_drv);
884448c3de8SDave Jiang if (err < 0)
885448c3de8SDave Jiang goto err_idxd_user_driver_register;
886448c3de8SDave Jiang
88742d279f9SDave Jiang err = idxd_cdev_register();
88842d279f9SDave Jiang if (err)
88942d279f9SDave Jiang goto err_cdev_register;
89042d279f9SDave Jiang
8915fbe6503SDave Jiang err = idxd_init_debugfs();
8925fbe6503SDave Jiang if (err)
8935fbe6503SDave Jiang goto err_debugfs;
8945fbe6503SDave Jiang
895c52ca478SDave Jiang err = pci_register_driver(&idxd_pci_driver);
896c52ca478SDave Jiang if (err)
897c52ca478SDave Jiang goto err_pci_register;
898c52ca478SDave Jiang
899bfe1d560SDave Jiang return 0;
900c52ca478SDave Jiang
901c52ca478SDave Jiang err_pci_register:
9025fbe6503SDave Jiang idxd_remove_debugfs();
9035fbe6503SDave Jiang err_debugfs:
90442d279f9SDave Jiang idxd_cdev_remove();
90542d279f9SDave Jiang err_cdev_register:
906448c3de8SDave Jiang idxd_driver_unregister(&idxd_user_drv);
907448c3de8SDave Jiang err_idxd_user_driver_register:
9080cda4f69SDave Jiang idxd_driver_unregister(&idxd_dmaengine_drv);
9090cda4f69SDave Jiang err_idxd_dmaengine_driver_register:
910034b3290SDave Jiang idxd_driver_unregister(&idxd_drv);
911034b3290SDave Jiang err_idxd_driver_register:
912c52ca478SDave Jiang return err;
913bfe1d560SDave Jiang }
914bfe1d560SDave Jiang module_init(idxd_init_module);
915bfe1d560SDave Jiang
idxd_exit_module(void)916bfe1d560SDave Jiang static void __exit idxd_exit_module(void)
917bfe1d560SDave Jiang {
918448c3de8SDave Jiang idxd_driver_unregister(&idxd_user_drv);
9190cda4f69SDave Jiang idxd_driver_unregister(&idxd_dmaengine_drv);
920034b3290SDave Jiang idxd_driver_unregister(&idxd_drv);
921bfe1d560SDave Jiang pci_unregister_driver(&idxd_pci_driver);
92242d279f9SDave Jiang idxd_cdev_remove();
9230bde4444STom Zanussi perfmon_exit();
9245fbe6503SDave Jiang idxd_remove_debugfs();
925bfe1d560SDave Jiang }
926bfe1d560SDave Jiang module_exit(idxd_exit_module);
927