1ea2305f6SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2173acc7cSZhang Wei /*
3f3c677b9SForrest Shi * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
4173acc7cSZhang Wei *
5173acc7cSZhang Wei * Author:
6173acc7cSZhang Wei * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
7173acc7cSZhang Wei * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
8173acc7cSZhang Wei */
9173acc7cSZhang Wei #ifndef __DMA_FSLDMA_H
10173acc7cSZhang Wei #define __DMA_FSLDMA_H
11173acc7cSZhang Wei
12173acc7cSZhang Wei #include <linux/device.h>
13173acc7cSZhang Wei #include <linux/dmapool.h>
14173acc7cSZhang Wei #include <linux/dmaengine.h>
15173acc7cSZhang Wei
16173acc7cSZhang Wei /* Define data structures needed by Freescale
17173acc7cSZhang Wei * MPC8540 and MPC8349 DMA controller.
18173acc7cSZhang Wei */
19173acc7cSZhang Wei #define FSL_DMA_MR_CS 0x00000001
20173acc7cSZhang Wei #define FSL_DMA_MR_CC 0x00000002
21173acc7cSZhang Wei #define FSL_DMA_MR_CA 0x00000008
22173acc7cSZhang Wei #define FSL_DMA_MR_EIE 0x00000040
23173acc7cSZhang Wei #define FSL_DMA_MR_XFE 0x00000020
24173acc7cSZhang Wei #define FSL_DMA_MR_EOLNIE 0x00000100
25173acc7cSZhang Wei #define FSL_DMA_MR_EOLSIE 0x00000080
26173acc7cSZhang Wei #define FSL_DMA_MR_EOSIE 0x00000200
27173acc7cSZhang Wei #define FSL_DMA_MR_CDSM 0x00000010
28173acc7cSZhang Wei #define FSL_DMA_MR_CTM 0x00000004
29173acc7cSZhang Wei #define FSL_DMA_MR_EMP_EN 0x00200000
30173acc7cSZhang Wei #define FSL_DMA_MR_EMS_EN 0x00040000
31173acc7cSZhang Wei #define FSL_DMA_MR_DAHE 0x00002000
32173acc7cSZhang Wei #define FSL_DMA_MR_SAHE 0x00001000
33173acc7cSZhang Wei
34ccc07729SThomas Breitung #define FSL_DMA_MR_SAHTS_MASK 0x0000C000
35ccc07729SThomas Breitung #define FSL_DMA_MR_DAHTS_MASK 0x00030000
36ccc07729SThomas Breitung #define FSL_DMA_MR_BWC_MASK 0x0f000000
37ccc07729SThomas Breitung
38f3c677b9SForrest Shi /*
39f3c677b9SForrest Shi * Bandwidth/pause control determines how many bytes a given
40f3c677b9SForrest Shi * channel is allowed to transfer before the DMA engine pauses
41f3c677b9SForrest Shi * the current channel and switches to the next channel
42f3c677b9SForrest Shi */
430ca583a2SHongbo Zhang #define FSL_DMA_MR_BWC 0x0A000000
44f3c677b9SForrest Shi
45173acc7cSZhang Wei /* Special MR definition for MPC8349 */
46173acc7cSZhang Wei #define FSL_DMA_MR_EOTIE 0x00000080
47a7aea373SIra W. Snyder #define FSL_DMA_MR_PRC_RM 0x00000800
48173acc7cSZhang Wei
49173acc7cSZhang Wei #define FSL_DMA_SR_CH 0x00000020
50f79abb62SZhang Wei #define FSL_DMA_SR_PE 0x00000010
51173acc7cSZhang Wei #define FSL_DMA_SR_CB 0x00000004
52173acc7cSZhang Wei #define FSL_DMA_SR_TE 0x00000080
53173acc7cSZhang Wei #define FSL_DMA_SR_EOSI 0x00000002
54173acc7cSZhang Wei #define FSL_DMA_SR_EOLSI 0x00000001
55173acc7cSZhang Wei #define FSL_DMA_SR_EOCDI 0x00000001
56173acc7cSZhang Wei #define FSL_DMA_SR_EOLNI 0x00000008
57173acc7cSZhang Wei
58173acc7cSZhang Wei #define FSL_DMA_SATR_SBPATMU 0x20000000
59173acc7cSZhang Wei #define FSL_DMA_SATR_STRANSINT_RIO 0x00c00000
60173acc7cSZhang Wei #define FSL_DMA_SATR_SREADTYPE_SNOOP_READ 0x00050000
61173acc7cSZhang Wei #define FSL_DMA_SATR_SREADTYPE_BP_IORH 0x00020000
62173acc7cSZhang Wei #define FSL_DMA_SATR_SREADTYPE_BP_NREAD 0x00040000
63173acc7cSZhang Wei #define FSL_DMA_SATR_SREADTYPE_BP_MREAD 0x00070000
64173acc7cSZhang Wei
65173acc7cSZhang Wei #define FSL_DMA_DATR_DBPATMU 0x20000000
66173acc7cSZhang Wei #define FSL_DMA_DATR_DTRANSINT_RIO 0x00c00000
67173acc7cSZhang Wei #define FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE 0x00050000
68173acc7cSZhang Wei #define FSL_DMA_DATR_DWRITETYPE_BP_FLUSH 0x00010000
69173acc7cSZhang Wei
70173acc7cSZhang Wei #define FSL_DMA_EOL ((u64)0x1)
71173acc7cSZhang Wei #define FSL_DMA_SNEN ((u64)0x10)
72173acc7cSZhang Wei #define FSL_DMA_EOSIE 0x8
73173acc7cSZhang Wei #define FSL_DMA_NLDA_MASK (~(u64)0x1f)
74173acc7cSZhang Wei
75173acc7cSZhang Wei #define FSL_DMA_BCR_MAX_CNT 0x03ffffffu
76173acc7cSZhang Wei
77173acc7cSZhang Wei #define FSL_DMA_DGSR_TE 0x80
78173acc7cSZhang Wei #define FSL_DMA_DGSR_CH 0x20
79173acc7cSZhang Wei #define FSL_DMA_DGSR_PE 0x10
80173acc7cSZhang Wei #define FSL_DMA_DGSR_EOLNI 0x08
81173acc7cSZhang Wei #define FSL_DMA_DGSR_CB 0x04
82173acc7cSZhang Wei #define FSL_DMA_DGSR_EOSI 0x02
83173acc7cSZhang Wei #define FSL_DMA_DGSR_EOLSI 0x01
84173acc7cSZhang Wei
8575dc1775SKevin Hao #define FSL_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
8675dc1775SKevin Hao BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
8775dc1775SKevin Hao BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
8875dc1775SKevin Hao BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
89a4e6d5d3SAl Viro typedef u64 __bitwise v64;
90a4e6d5d3SAl Viro typedef u32 __bitwise v32;
91a4e6d5d3SAl Viro
92173acc7cSZhang Wei struct fsl_dma_ld_hw {
93a4e6d5d3SAl Viro v64 src_addr;
94a4e6d5d3SAl Viro v64 dst_addr;
95a4e6d5d3SAl Viro v64 next_ln_addr;
96a4e6d5d3SAl Viro v32 count;
97a4e6d5d3SAl Viro v32 reserve;
98173acc7cSZhang Wei } __attribute__((aligned(32)));
99173acc7cSZhang Wei
100173acc7cSZhang Wei struct fsl_desc_sw {
101173acc7cSZhang Wei struct fsl_dma_ld_hw hw;
102173acc7cSZhang Wei struct list_head node;
103eda34234SDan Williams struct list_head tx_list;
104173acc7cSZhang Wei struct dma_async_tx_descriptor async_tx;
105173acc7cSZhang Wei } __attribute__((aligned(32)));
106173acc7cSZhang Wei
107a4f56d4bSIra Snyder struct fsldma_chan_regs {
108a4e6d5d3SAl Viro u32 mr; /* 0x00 - Mode Register */
109a4e6d5d3SAl Viro u32 sr; /* 0x04 - Status Register */
110a4e6d5d3SAl Viro u64 cdar; /* 0x08 - Current descriptor address register */
111a4e6d5d3SAl Viro u64 sar; /* 0x10 - Source Address Register */
112a4e6d5d3SAl Viro u64 dar; /* 0x18 - Destination Address Register */
113a4e6d5d3SAl Viro u32 bcr; /* 0x20 - Byte Count Register */
114a4e6d5d3SAl Viro u64 ndar; /* 0x24 - Next Descriptor Address Register */
115173acc7cSZhang Wei };
116173acc7cSZhang Wei
117a4f56d4bSIra Snyder struct fsldma_chan;
1188de7a7d9SHongbo Zhang #define FSL_DMA_MAX_CHANS_PER_DEVICE 8
119173acc7cSZhang Wei
120a4f56d4bSIra Snyder struct fsldma_device {
121e7a29151SIra Snyder void __iomem *regs; /* DGSR register base */
122173acc7cSZhang Wei struct device *dev;
123173acc7cSZhang Wei struct dma_device common;
124a4f56d4bSIra Snyder struct fsldma_chan *chan[FSL_DMA_MAX_CHANS_PER_DEVICE];
125173acc7cSZhang Wei u32 feature; /* The same as DMA channels */
12677cd62e8STimur Tabi int irq; /* Channel IRQ */
127173acc7cSZhang Wei };
128173acc7cSZhang Wei
129a4f56d4bSIra Snyder /* Define macros for fsldma_chan->feature property */
130173acc7cSZhang Wei #define FSL_DMA_LITTLE_ENDIAN 0x00000000
131173acc7cSZhang Wei #define FSL_DMA_BIG_ENDIAN 0x00000001
132173acc7cSZhang Wei
133173acc7cSZhang Wei #define FSL_DMA_IP_MASK 0x00000ff0
134173acc7cSZhang Wei #define FSL_DMA_IP_85XX 0x00000010
135173acc7cSZhang Wei #define FSL_DMA_IP_83XX 0x00000020
136173acc7cSZhang Wei
137173acc7cSZhang Wei #define FSL_DMA_CHAN_PAUSE_EXT 0x00001000
138173acc7cSZhang Wei #define FSL_DMA_CHAN_START_EXT 0x00002000
139173acc7cSZhang Wei
14014c6a333SHongbo Zhang #ifdef CONFIG_PM
14114c6a333SHongbo Zhang struct fsldma_chan_regs_save {
14214c6a333SHongbo Zhang u32 mr;
14314c6a333SHongbo Zhang };
14414c6a333SHongbo Zhang
14514c6a333SHongbo Zhang enum fsldma_pm_state {
14614c6a333SHongbo Zhang RUNNING = 0,
14714c6a333SHongbo Zhang SUSPENDED,
14814c6a333SHongbo Zhang };
14914c6a333SHongbo Zhang #endif
15014c6a333SHongbo Zhang
151a4f56d4bSIra Snyder struct fsldma_chan {
152b158471eSIra Snyder char name[8]; /* Channel name */
153e7a29151SIra Snyder struct fsldma_chan_regs __iomem *regs;
154173acc7cSZhang Wei spinlock_t desc_lock; /* Descriptor operation lock */
15543452fadSHongbo Zhang /*
15643452fadSHongbo Zhang * Descriptors which are queued to run, but have not yet been
15743452fadSHongbo Zhang * submitted to the hardware for execution
15843452fadSHongbo Zhang */
15943452fadSHongbo Zhang struct list_head ld_pending;
16043452fadSHongbo Zhang /*
16143452fadSHongbo Zhang * Descriptors which are currently being executed by the hardware
16243452fadSHongbo Zhang */
16343452fadSHongbo Zhang struct list_head ld_running;
16443452fadSHongbo Zhang /*
16543452fadSHongbo Zhang * Descriptors which have finished execution by the hardware. These
16643452fadSHongbo Zhang * descriptors have already had their cleanup actions run. They are
16743452fadSHongbo Zhang * waiting for the ACK bit to be set by the async_tx API.
16843452fadSHongbo Zhang */
16943452fadSHongbo Zhang struct list_head ld_completed; /* Link descriptors queue */
170173acc7cSZhang Wei struct dma_chan common; /* DMA common channel */
171173acc7cSZhang Wei struct dma_pool *desc_pool; /* Descriptors pool */
172173acc7cSZhang Wei struct device *dev; /* Channel device */
173173acc7cSZhang Wei int irq; /* Channel IRQ */
174173acc7cSZhang Wei int id; /* Raw id of this channel */
175173acc7cSZhang Wei struct tasklet_struct tasklet;
176173acc7cSZhang Wei u32 feature;
177f04cd407SIra Snyder bool idle; /* DMA controller is idle */
17814c6a333SHongbo Zhang #ifdef CONFIG_PM
17914c6a333SHongbo Zhang struct fsldma_chan_regs_save regs_save;
18014c6a333SHongbo Zhang enum fsldma_pm_state pm_state;
18114c6a333SHongbo Zhang #endif
182173acc7cSZhang Wei
183a4f56d4bSIra Snyder void (*toggle_ext_pause)(struct fsldma_chan *fsl_chan, int enable);
184a4f56d4bSIra Snyder void (*toggle_ext_start)(struct fsldma_chan *fsl_chan, int enable);
185a4f56d4bSIra Snyder void (*set_src_loop_size)(struct fsldma_chan *fsl_chan, int size);
186738f5f7eSIra Snyder void (*set_dst_loop_size)(struct fsldma_chan *fsl_chan, int size);
187a4f56d4bSIra Snyder void (*set_request_count)(struct fsldma_chan *fsl_chan, int size);
188173acc7cSZhang Wei };
189173acc7cSZhang Wei
190a4f56d4bSIra Snyder #define to_fsl_chan(chan) container_of(chan, struct fsldma_chan, common)
191173acc7cSZhang Wei #define to_fsl_desc(lh) container_of(lh, struct fsl_desc_sw, node)
192173acc7cSZhang Wei #define tx_to_fsl_desc(tx) container_of(tx, struct fsl_desc_sw, async_tx)
193173acc7cSZhang Wei
194a1ff82a9SPeng Ma #ifdef CONFIG_PPC
195a1ff82a9SPeng Ma #define fsl_ioread32(p) in_le32(p)
196a1ff82a9SPeng Ma #define fsl_ioread32be(p) in_be32(p)
197a1ff82a9SPeng Ma #define fsl_iowrite32(v, p) out_le32(p, v)
198a1ff82a9SPeng Ma #define fsl_iowrite32be(v, p) out_be32(p, v)
199a1ff82a9SPeng Ma
2006175f6a7SScott Wood #ifdef __powerpc64__
2016175f6a7SScott Wood #define fsl_ioread64(p) in_le64(p)
2026175f6a7SScott Wood #define fsl_ioread64be(p) in_be64(p)
2036175f6a7SScott Wood #define fsl_iowrite64(v, p) out_le64(p, v)
2046175f6a7SScott Wood #define fsl_iowrite64be(v, p) out_be64(p, v)
2056175f6a7SScott Wood #else
fsl_ioread64(const u64 __iomem * addr)206a1ff82a9SPeng Ma static u64 fsl_ioread64(const u64 __iomem *addr)
207173acc7cSZhang Wei {
208*0a4c56c8SLinus Torvalds u32 val_lo = in_le32((u32 __iomem *)addr);
209*0a4c56c8SLinus Torvalds u32 val_hi = in_le32((u32 __iomem *)addr + 1);
210a1ff82a9SPeng Ma
211*0a4c56c8SLinus Torvalds return ((u64)val_hi << 32) + val_lo;
212173acc7cSZhang Wei }
213173acc7cSZhang Wei
fsl_iowrite64(u64 val,u64 __iomem * addr)214a1ff82a9SPeng Ma static void fsl_iowrite64(u64 val, u64 __iomem *addr)
215173acc7cSZhang Wei {
216a4e6d5d3SAl Viro out_le32((u32 __iomem *)addr + 1, val >> 32);
217a4e6d5d3SAl Viro out_le32((u32 __iomem *)addr, (u32)val);
218173acc7cSZhang Wei }
219a1ff82a9SPeng Ma
fsl_ioread64be(const u64 __iomem * addr)220a1ff82a9SPeng Ma static u64 fsl_ioread64be(const u64 __iomem *addr)
221a1ff82a9SPeng Ma {
222*0a4c56c8SLinus Torvalds u32 val_hi = in_be32((u32 __iomem *)addr);
223*0a4c56c8SLinus Torvalds u32 val_lo = in_be32((u32 __iomem *)addr + 1);
224a1ff82a9SPeng Ma
225*0a4c56c8SLinus Torvalds return ((u64)val_hi << 32) + val_lo;
226a1ff82a9SPeng Ma }
227a1ff82a9SPeng Ma
fsl_iowrite64be(u64 val,u64 __iomem * addr)228a1ff82a9SPeng Ma static void fsl_iowrite64be(u64 val, u64 __iomem *addr)
229a1ff82a9SPeng Ma {
230a1ff82a9SPeng Ma out_be32((u32 __iomem *)addr, val >> 32);
231a1ff82a9SPeng Ma out_be32((u32 __iomem *)addr + 1, (u32)val);
232a1ff82a9SPeng Ma }
233a1ff82a9SPeng Ma #endif
234173acc7cSZhang Wei #endif
235173acc7cSZhang Wei
236a1ff82a9SPeng Ma #if defined(CONFIG_ARM64) || defined(CONFIG_ARM)
237a1ff82a9SPeng Ma #define fsl_ioread32(p) ioread32(p)
238a1ff82a9SPeng Ma #define fsl_ioread32be(p) ioread32be(p)
239a1ff82a9SPeng Ma #define fsl_iowrite32(v, p) iowrite32(v, p)
240a1ff82a9SPeng Ma #define fsl_iowrite32be(v, p) iowrite32be(v, p)
241a1ff82a9SPeng Ma #define fsl_ioread64(p) ioread64(p)
242a1ff82a9SPeng Ma #define fsl_ioread64be(p) ioread64be(p)
243a1ff82a9SPeng Ma #define fsl_iowrite64(v, p) iowrite64(v, p)
244a1ff82a9SPeng Ma #define fsl_iowrite64be(v, p) iowrite64be(v, p)
245a1ff82a9SPeng Ma #endif
246a1ff82a9SPeng Ma
247a1ff82a9SPeng Ma #define FSL_DMA_IN(fsl_dma, addr, width) \
248a1ff82a9SPeng Ma (((fsl_dma)->feature & FSL_DMA_BIG_ENDIAN) ? \
249a1ff82a9SPeng Ma fsl_ioread##width##be(addr) : fsl_ioread##width(addr))
250a1ff82a9SPeng Ma
251a1ff82a9SPeng Ma #define FSL_DMA_OUT(fsl_dma, addr, val, width) \
252a1ff82a9SPeng Ma (((fsl_dma)->feature & FSL_DMA_BIG_ENDIAN) ? \
253a1ff82a9SPeng Ma fsl_iowrite##width##be(val, addr) : fsl_iowrite \
254a1ff82a9SPeng Ma ##width(val, addr))
255173acc7cSZhang Wei
256173acc7cSZhang Wei #define DMA_TO_CPU(fsl_chan, d, width) \
257173acc7cSZhang Wei (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
258a4e6d5d3SAl Viro be##width##_to_cpu((__force __be##width)(v##width)d) : \
259a4e6d5d3SAl Viro le##width##_to_cpu((__force __le##width)(v##width)d))
260173acc7cSZhang Wei #define CPU_TO_DMA(fsl_chan, c, width) \
261173acc7cSZhang Wei (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
262a4e6d5d3SAl Viro (__force v##width)cpu_to_be##width(c) : \
263a4e6d5d3SAl Viro (__force v##width)cpu_to_le##width(c))
264173acc7cSZhang Wei
265173acc7cSZhang Wei #endif /* __DMA_FSLDMA_H */
266