xref: /openbmc/linux/drivers/dma/fsl_raid.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1ad80da65SXuelin Shi /*
2ad80da65SXuelin Shi  * drivers/dma/fsl_raid.c
3ad80da65SXuelin Shi  *
4ad80da65SXuelin Shi  * Freescale RAID Engine device driver
5ad80da65SXuelin Shi  *
6ad80da65SXuelin Shi  * Author:
7ad80da65SXuelin Shi  *	Harninder Rai <harninder.rai@freescale.com>
8ad80da65SXuelin Shi  *	Naveen Burmi <naveenburmi@freescale.com>
9ad80da65SXuelin Shi  *
10ad80da65SXuelin Shi  * Rewrite:
11ad80da65SXuelin Shi  *	Xuelin Shi <xuelin.shi@freescale.com>
12ad80da65SXuelin Shi  *
13ad80da65SXuelin Shi  * Copyright (c) 2010-2014 Freescale Semiconductor, Inc.
14ad80da65SXuelin Shi  *
15ad80da65SXuelin Shi  * Redistribution and use in source and binary forms, with or without
16ad80da65SXuelin Shi  * modification, are permitted provided that the following conditions are met:
17ad80da65SXuelin Shi  *     * Redistributions of source code must retain the above copyright
18ad80da65SXuelin Shi  *       notice, this list of conditions and the following disclaimer.
19ad80da65SXuelin Shi  *     * Redistributions in binary form must reproduce the above copyright
20ad80da65SXuelin Shi  *       notice, this list of conditions and the following disclaimer in the
21ad80da65SXuelin Shi  *       documentation and/or other materials provided with the distribution.
22ad80da65SXuelin Shi  *     * Neither the name of Freescale Semiconductor nor the
23ad80da65SXuelin Shi  *       names of its contributors may be used to endorse or promote products
24ad80da65SXuelin Shi  *       derived from this software without specific prior written permission.
25ad80da65SXuelin Shi  *
26ad80da65SXuelin Shi  * ALTERNATIVELY, this software may be distributed under the terms of the
27ad80da65SXuelin Shi  * GNU General Public License ("GPL") as published by the Free Software
28ad80da65SXuelin Shi  * Foundation, either version 2 of that License or (at your option) any
29ad80da65SXuelin Shi  * later version.
30ad80da65SXuelin Shi  *
31ad80da65SXuelin Shi  * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
32ad80da65SXuelin Shi  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
33ad80da65SXuelin Shi  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
34ad80da65SXuelin Shi  * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
35ad80da65SXuelin Shi  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
36ad80da65SXuelin Shi  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
37ad80da65SXuelin Shi  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
38ad80da65SXuelin Shi  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
39ad80da65SXuelin Shi  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
40ad80da65SXuelin Shi  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
41ad80da65SXuelin Shi  *
42ad80da65SXuelin Shi  * Theory of operation:
43ad80da65SXuelin Shi  *
44ad80da65SXuelin Shi  * General capabilities:
45ad80da65SXuelin Shi  *	RAID Engine (RE) block is capable of offloading XOR, memcpy and P/Q
46ad80da65SXuelin Shi  *	calculations required in RAID5 and RAID6 operations. RE driver
47ad80da65SXuelin Shi  *	registers with Linux's ASYNC layer as dma driver. RE hardware
48ad80da65SXuelin Shi  *	maintains strict ordering of the requests through chained
49ad80da65SXuelin Shi  *	command queueing.
50ad80da65SXuelin Shi  *
51ad80da65SXuelin Shi  * Data flow:
52ad80da65SXuelin Shi  *	Software RAID layer of Linux (MD layer) maintains RAID partitions,
53ad80da65SXuelin Shi  *	strips, stripes etc. It sends requests to the underlying ASYNC layer
54ad80da65SXuelin Shi  *	which further passes it to RE driver. ASYNC layer decides which request
55ad80da65SXuelin Shi  *	goes to which job ring of RE hardware. For every request processed by
56ad80da65SXuelin Shi  *	RAID Engine, driver gets an interrupt unless coalescing is set. The
57ad80da65SXuelin Shi  *	per job ring interrupt handler checks the status register for errors,
58ad80da65SXuelin Shi  *	clears the interrupt and leave the post interrupt processing to the irq
59ad80da65SXuelin Shi  *	thread.
60ad80da65SXuelin Shi  */
61ad80da65SXuelin Shi #include <linux/interrupt.h>
62ad80da65SXuelin Shi #include <linux/module.h>
63*897500c7SRob Herring #include <linux/of.h>
64ad80da65SXuelin Shi #include <linux/of_irq.h>
65ad80da65SXuelin Shi #include <linux/of_platform.h>
66*897500c7SRob Herring #include <linux/platform_device.h>
67ad80da65SXuelin Shi #include <linux/dma-mapping.h>
68ad80da65SXuelin Shi #include <linux/dmapool.h>
69ad80da65SXuelin Shi #include <linux/dmaengine.h>
70ad80da65SXuelin Shi #include <linux/io.h>
71ad80da65SXuelin Shi #include <linux/spinlock.h>
72ad80da65SXuelin Shi #include <linux/slab.h>
73ad80da65SXuelin Shi 
74ad80da65SXuelin Shi #include "dmaengine.h"
75ad80da65SXuelin Shi #include "fsl_raid.h"
76ad80da65SXuelin Shi 
77ad80da65SXuelin Shi #define FSL_RE_MAX_XOR_SRCS	16
78ad80da65SXuelin Shi #define FSL_RE_MAX_PQ_SRCS	16
79ad80da65SXuelin Shi #define FSL_RE_MIN_DESCS	256
80ad80da65SXuelin Shi #define FSL_RE_MAX_DESCS	(4 * FSL_RE_MIN_DESCS)
81ad80da65SXuelin Shi #define FSL_RE_FRAME_FORMAT	0x1
82ad80da65SXuelin Shi #define FSL_RE_MAX_DATA_LEN	(1024*1024)
83ad80da65SXuelin Shi 
84ad80da65SXuelin Shi #define to_fsl_re_dma_desc(tx) container_of(tx, struct fsl_re_desc, async_tx)
85ad80da65SXuelin Shi 
86ad80da65SXuelin Shi /* Add descriptors into per chan software queue - submit_q */
fsl_re_tx_submit(struct dma_async_tx_descriptor * tx)87ad80da65SXuelin Shi static dma_cookie_t fsl_re_tx_submit(struct dma_async_tx_descriptor *tx)
88ad80da65SXuelin Shi {
89ad80da65SXuelin Shi 	struct fsl_re_desc *desc;
90ad80da65SXuelin Shi 	struct fsl_re_chan *re_chan;
91ad80da65SXuelin Shi 	dma_cookie_t cookie;
92ad80da65SXuelin Shi 	unsigned long flags;
93ad80da65SXuelin Shi 
94ad80da65SXuelin Shi 	desc = to_fsl_re_dma_desc(tx);
95ad80da65SXuelin Shi 	re_chan = container_of(tx->chan, struct fsl_re_chan, chan);
96ad80da65SXuelin Shi 
97ad80da65SXuelin Shi 	spin_lock_irqsave(&re_chan->desc_lock, flags);
98ad80da65SXuelin Shi 	cookie = dma_cookie_assign(tx);
99ad80da65SXuelin Shi 	list_add_tail(&desc->node, &re_chan->submit_q);
100ad80da65SXuelin Shi 	spin_unlock_irqrestore(&re_chan->desc_lock, flags);
101ad80da65SXuelin Shi 
102ad80da65SXuelin Shi 	return cookie;
103ad80da65SXuelin Shi }
104ad80da65SXuelin Shi 
105ad80da65SXuelin Shi /* Copy descriptor from per chan software queue into hardware job ring */
fsl_re_issue_pending(struct dma_chan * chan)106ad80da65SXuelin Shi static void fsl_re_issue_pending(struct dma_chan *chan)
107ad80da65SXuelin Shi {
108ad80da65SXuelin Shi 	struct fsl_re_chan *re_chan;
109ad80da65SXuelin Shi 	int avail;
110ad80da65SXuelin Shi 	struct fsl_re_desc *desc, *_desc;
111ad80da65SXuelin Shi 	unsigned long flags;
112ad80da65SXuelin Shi 
113ad80da65SXuelin Shi 	re_chan = container_of(chan, struct fsl_re_chan, chan);
114ad80da65SXuelin Shi 
115ad80da65SXuelin Shi 	spin_lock_irqsave(&re_chan->desc_lock, flags);
116ad80da65SXuelin Shi 	avail = FSL_RE_SLOT_AVAIL(
117ad80da65SXuelin Shi 		in_be32(&re_chan->jrregs->inbring_slot_avail));
118ad80da65SXuelin Shi 
119ad80da65SXuelin Shi 	list_for_each_entry_safe(desc, _desc, &re_chan->submit_q, node) {
120ad80da65SXuelin Shi 		if (!avail)
121ad80da65SXuelin Shi 			break;
122ad80da65SXuelin Shi 
123ad80da65SXuelin Shi 		list_move_tail(&desc->node, &re_chan->active_q);
124ad80da65SXuelin Shi 
125ad80da65SXuelin Shi 		memcpy(&re_chan->inb_ring_virt_addr[re_chan->inb_count],
126ad80da65SXuelin Shi 		       &desc->hwdesc, sizeof(struct fsl_re_hw_desc));
127ad80da65SXuelin Shi 
128ad80da65SXuelin Shi 		re_chan->inb_count = (re_chan->inb_count + 1) &
129ad80da65SXuelin Shi 						FSL_RE_RING_SIZE_MASK;
130ad80da65SXuelin Shi 		out_be32(&re_chan->jrregs->inbring_add_job, FSL_RE_ADD_JOB(1));
131ad80da65SXuelin Shi 		avail--;
132ad80da65SXuelin Shi 	}
133ad80da65SXuelin Shi 	spin_unlock_irqrestore(&re_chan->desc_lock, flags);
134ad80da65SXuelin Shi }
135ad80da65SXuelin Shi 
fsl_re_desc_done(struct fsl_re_desc * desc)136ad80da65SXuelin Shi static void fsl_re_desc_done(struct fsl_re_desc *desc)
137ad80da65SXuelin Shi {
138ad80da65SXuelin Shi 	dma_cookie_complete(&desc->async_tx);
139ad80da65SXuelin Shi 	dma_descriptor_unmap(&desc->async_tx);
140a941106dSDave Jiang 	dmaengine_desc_get_callback_invoke(&desc->async_tx, NULL);
141ad80da65SXuelin Shi }
142ad80da65SXuelin Shi 
fsl_re_cleanup_descs(struct fsl_re_chan * re_chan)143ad80da65SXuelin Shi static void fsl_re_cleanup_descs(struct fsl_re_chan *re_chan)
144ad80da65SXuelin Shi {
145ad80da65SXuelin Shi 	struct fsl_re_desc *desc, *_desc;
146ad80da65SXuelin Shi 	unsigned long flags;
147ad80da65SXuelin Shi 
148ad80da65SXuelin Shi 	spin_lock_irqsave(&re_chan->desc_lock, flags);
149ad80da65SXuelin Shi 	list_for_each_entry_safe(desc, _desc, &re_chan->ack_q, node) {
150ad80da65SXuelin Shi 		if (async_tx_test_ack(&desc->async_tx))
151ad80da65SXuelin Shi 			list_move_tail(&desc->node, &re_chan->free_q);
152ad80da65SXuelin Shi 	}
153ad80da65SXuelin Shi 	spin_unlock_irqrestore(&re_chan->desc_lock, flags);
154ad80da65SXuelin Shi 
155ad80da65SXuelin Shi 	fsl_re_issue_pending(&re_chan->chan);
156ad80da65SXuelin Shi }
157ad80da65SXuelin Shi 
fsl_re_dequeue(struct tasklet_struct * t)15859cd8187SAllen Pais static void fsl_re_dequeue(struct tasklet_struct *t)
159ad80da65SXuelin Shi {
16059cd8187SAllen Pais 	struct fsl_re_chan *re_chan = from_tasklet(re_chan, t, irqtask);
161ad80da65SXuelin Shi 	struct fsl_re_desc *desc, *_desc;
162ad80da65SXuelin Shi 	struct fsl_re_hw_desc *hwdesc;
163ad80da65SXuelin Shi 	unsigned long flags;
164ad80da65SXuelin Shi 	unsigned int count, oub_count;
165ad80da65SXuelin Shi 	int found;
166ad80da65SXuelin Shi 
167ad80da65SXuelin Shi 	fsl_re_cleanup_descs(re_chan);
168ad80da65SXuelin Shi 
169ad80da65SXuelin Shi 	spin_lock_irqsave(&re_chan->desc_lock, flags);
170ad80da65SXuelin Shi 	count =	FSL_RE_SLOT_FULL(in_be32(&re_chan->jrregs->oubring_slot_full));
171ad80da65SXuelin Shi 	while (count--) {
172ad80da65SXuelin Shi 		found = 0;
173ad80da65SXuelin Shi 		hwdesc = &re_chan->oub_ring_virt_addr[re_chan->oub_count];
174ad80da65SXuelin Shi 		list_for_each_entry_safe(desc, _desc, &re_chan->active_q,
175ad80da65SXuelin Shi 					 node) {
176ad80da65SXuelin Shi 			/* compare the hw dma addr to find the completed */
177ad80da65SXuelin Shi 			if (desc->hwdesc.lbea32 == hwdesc->lbea32 &&
178ad80da65SXuelin Shi 			    desc->hwdesc.addr_low == hwdesc->addr_low) {
179ad80da65SXuelin Shi 				found = 1;
180ad80da65SXuelin Shi 				break;
181ad80da65SXuelin Shi 			}
182ad80da65SXuelin Shi 		}
183ad80da65SXuelin Shi 
184ad80da65SXuelin Shi 		if (found) {
185ad80da65SXuelin Shi 			fsl_re_desc_done(desc);
186ad80da65SXuelin Shi 			list_move_tail(&desc->node, &re_chan->ack_q);
187ad80da65SXuelin Shi 		} else {
188ad80da65SXuelin Shi 			dev_err(re_chan->dev,
189ad80da65SXuelin Shi 				"found hwdesc not in sw queue, discard it\n");
190ad80da65SXuelin Shi 		}
191ad80da65SXuelin Shi 
192ad80da65SXuelin Shi 		oub_count = (re_chan->oub_count + 1) & FSL_RE_RING_SIZE_MASK;
193ad80da65SXuelin Shi 		re_chan->oub_count = oub_count;
194ad80da65SXuelin Shi 
195ad80da65SXuelin Shi 		out_be32(&re_chan->jrregs->oubring_job_rmvd,
196ad80da65SXuelin Shi 			 FSL_RE_RMVD_JOB(1));
197ad80da65SXuelin Shi 	}
198ad80da65SXuelin Shi 	spin_unlock_irqrestore(&re_chan->desc_lock, flags);
199ad80da65SXuelin Shi }
200ad80da65SXuelin Shi 
201ad80da65SXuelin Shi /* Per Job Ring interrupt handler */
fsl_re_isr(int irq,void * data)202ad80da65SXuelin Shi static irqreturn_t fsl_re_isr(int irq, void *data)
203ad80da65SXuelin Shi {
204ad80da65SXuelin Shi 	struct fsl_re_chan *re_chan;
205ad80da65SXuelin Shi 	u32 irqstate, status;
206ad80da65SXuelin Shi 
207ad80da65SXuelin Shi 	re_chan = dev_get_drvdata((struct device *)data);
208ad80da65SXuelin Shi 
209ad80da65SXuelin Shi 	irqstate = in_be32(&re_chan->jrregs->jr_interrupt_status);
210ad80da65SXuelin Shi 	if (!irqstate)
211ad80da65SXuelin Shi 		return IRQ_NONE;
212ad80da65SXuelin Shi 
213ad80da65SXuelin Shi 	/*
214ad80da65SXuelin Shi 	 * There's no way in upper layer (read MD layer) to recover from
215ad80da65SXuelin Shi 	 * error conditions except restart everything. In long term we
216ad80da65SXuelin Shi 	 * need to do something more than just crashing
217ad80da65SXuelin Shi 	 */
218ad80da65SXuelin Shi 	if (irqstate & FSL_RE_ERROR) {
219ad80da65SXuelin Shi 		status = in_be32(&re_chan->jrregs->jr_status);
220ad80da65SXuelin Shi 		dev_err(re_chan->dev, "chan error irqstate: %x, status: %x\n",
221ad80da65SXuelin Shi 			irqstate, status);
222ad80da65SXuelin Shi 	}
223ad80da65SXuelin Shi 
224ad80da65SXuelin Shi 	/* Clear interrupt */
225ad80da65SXuelin Shi 	out_be32(&re_chan->jrregs->jr_interrupt_status, FSL_RE_CLR_INTR);
226ad80da65SXuelin Shi 
227ad80da65SXuelin Shi 	tasklet_schedule(&re_chan->irqtask);
228ad80da65SXuelin Shi 
229ad80da65SXuelin Shi 	return IRQ_HANDLED;
230ad80da65SXuelin Shi }
231ad80da65SXuelin Shi 
fsl_re_tx_status(struct dma_chan * chan,dma_cookie_t cookie,struct dma_tx_state * txstate)232ad80da65SXuelin Shi static enum dma_status fsl_re_tx_status(struct dma_chan *chan,
233ad80da65SXuelin Shi 					dma_cookie_t cookie,
234ad80da65SXuelin Shi 					struct dma_tx_state *txstate)
235ad80da65SXuelin Shi {
236ad80da65SXuelin Shi 	return dma_cookie_status(chan, cookie, txstate);
237ad80da65SXuelin Shi }
238ad80da65SXuelin Shi 
fill_cfd_frame(struct fsl_re_cmpnd_frame * cf,u8 index,size_t length,dma_addr_t addr,bool final)239ad80da65SXuelin Shi static void fill_cfd_frame(struct fsl_re_cmpnd_frame *cf, u8 index,
240ad80da65SXuelin Shi 			   size_t length, dma_addr_t addr, bool final)
241ad80da65SXuelin Shi {
242ad80da65SXuelin Shi 	u32 efrl = length & FSL_RE_CF_LENGTH_MASK;
243ad80da65SXuelin Shi 
244ad80da65SXuelin Shi 	efrl |= final << FSL_RE_CF_FINAL_SHIFT;
245ad80da65SXuelin Shi 	cf[index].efrl32 = efrl;
246ad80da65SXuelin Shi 	cf[index].addr_high = upper_32_bits(addr);
247ad80da65SXuelin Shi 	cf[index].addr_low = lower_32_bits(addr);
248ad80da65SXuelin Shi }
249ad80da65SXuelin Shi 
fsl_re_init_desc(struct fsl_re_chan * re_chan,struct fsl_re_desc * desc,void * cf,dma_addr_t paddr)250ad80da65SXuelin Shi static struct fsl_re_desc *fsl_re_init_desc(struct fsl_re_chan *re_chan,
251ad80da65SXuelin Shi 					    struct fsl_re_desc *desc,
252ad80da65SXuelin Shi 					    void *cf, dma_addr_t paddr)
253ad80da65SXuelin Shi {
254ad80da65SXuelin Shi 	desc->re_chan = re_chan;
255ad80da65SXuelin Shi 	desc->async_tx.tx_submit = fsl_re_tx_submit;
256ad80da65SXuelin Shi 	dma_async_tx_descriptor_init(&desc->async_tx, &re_chan->chan);
257ad80da65SXuelin Shi 	INIT_LIST_HEAD(&desc->node);
258ad80da65SXuelin Shi 
259ad80da65SXuelin Shi 	desc->hwdesc.fmt32 = FSL_RE_FRAME_FORMAT << FSL_RE_HWDESC_FMT_SHIFT;
260ad80da65SXuelin Shi 	desc->hwdesc.lbea32 = upper_32_bits(paddr);
261ad80da65SXuelin Shi 	desc->hwdesc.addr_low = lower_32_bits(paddr);
262ad80da65SXuelin Shi 	desc->cf_addr = cf;
263ad80da65SXuelin Shi 	desc->cf_paddr = paddr;
264ad80da65SXuelin Shi 
265ad80da65SXuelin Shi 	desc->cdb_addr = (void *)(cf + FSL_RE_CF_DESC_SIZE);
266ad80da65SXuelin Shi 	desc->cdb_paddr = paddr + FSL_RE_CF_DESC_SIZE;
267ad80da65SXuelin Shi 
268ad80da65SXuelin Shi 	return desc;
269ad80da65SXuelin Shi }
270ad80da65SXuelin Shi 
fsl_re_chan_alloc_desc(struct fsl_re_chan * re_chan,unsigned long flags)271ad80da65SXuelin Shi static struct fsl_re_desc *fsl_re_chan_alloc_desc(struct fsl_re_chan *re_chan,
272ad80da65SXuelin Shi 						  unsigned long flags)
273ad80da65SXuelin Shi {
274ad80da65SXuelin Shi 	struct fsl_re_desc *desc = NULL;
275ad80da65SXuelin Shi 	void *cf;
276ad80da65SXuelin Shi 	dma_addr_t paddr;
277ad80da65SXuelin Shi 	unsigned long lock_flag;
278ad80da65SXuelin Shi 
279ad80da65SXuelin Shi 	fsl_re_cleanup_descs(re_chan);
280ad80da65SXuelin Shi 
281ad80da65SXuelin Shi 	spin_lock_irqsave(&re_chan->desc_lock, lock_flag);
282ad80da65SXuelin Shi 	if (!list_empty(&re_chan->free_q)) {
283ad80da65SXuelin Shi 		/* take one desc from free_q */
284ad80da65SXuelin Shi 		desc = list_first_entry(&re_chan->free_q,
285ad80da65SXuelin Shi 					struct fsl_re_desc, node);
286ad80da65SXuelin Shi 		list_del(&desc->node);
287ad80da65SXuelin Shi 
288ad80da65SXuelin Shi 		desc->async_tx.flags = flags;
289ad80da65SXuelin Shi 	}
290ad80da65SXuelin Shi 	spin_unlock_irqrestore(&re_chan->desc_lock, lock_flag);
291ad80da65SXuelin Shi 
292ad80da65SXuelin Shi 	if (!desc) {
293ad80da65SXuelin Shi 		desc = kzalloc(sizeof(*desc), GFP_NOWAIT);
294ad80da65SXuelin Shi 		if (!desc)
295ad80da65SXuelin Shi 			return NULL;
296ad80da65SXuelin Shi 
297ad80da65SXuelin Shi 		cf = dma_pool_alloc(re_chan->re_dev->cf_desc_pool, GFP_NOWAIT,
298ad80da65SXuelin Shi 				    &paddr);
299ad80da65SXuelin Shi 		if (!cf) {
300ad80da65SXuelin Shi 			kfree(desc);
301ad80da65SXuelin Shi 			return NULL;
302ad80da65SXuelin Shi 		}
303ad80da65SXuelin Shi 
304ad80da65SXuelin Shi 		desc = fsl_re_init_desc(re_chan, desc, cf, paddr);
305ad80da65SXuelin Shi 		desc->async_tx.flags = flags;
306ad80da65SXuelin Shi 
307ad80da65SXuelin Shi 		spin_lock_irqsave(&re_chan->desc_lock, lock_flag);
308ad80da65SXuelin Shi 		re_chan->alloc_count++;
309ad80da65SXuelin Shi 		spin_unlock_irqrestore(&re_chan->desc_lock, lock_flag);
310ad80da65SXuelin Shi 	}
311ad80da65SXuelin Shi 
312ad80da65SXuelin Shi 	return desc;
313ad80da65SXuelin Shi }
314ad80da65SXuelin Shi 
fsl_re_prep_dma_genq(struct dma_chan * chan,dma_addr_t dest,dma_addr_t * src,unsigned int src_cnt,const unsigned char * scf,size_t len,unsigned long flags)315ad80da65SXuelin Shi static struct dma_async_tx_descriptor *fsl_re_prep_dma_genq(
316ad80da65SXuelin Shi 		struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
317ad80da65SXuelin Shi 		unsigned int src_cnt, const unsigned char *scf, size_t len,
318ad80da65SXuelin Shi 		unsigned long flags)
319ad80da65SXuelin Shi {
320ad80da65SXuelin Shi 	struct fsl_re_chan *re_chan;
321ad80da65SXuelin Shi 	struct fsl_re_desc *desc;
322ad80da65SXuelin Shi 	struct fsl_re_xor_cdb *xor;
323ad80da65SXuelin Shi 	struct fsl_re_cmpnd_frame *cf;
324ad80da65SXuelin Shi 	u32 cdb;
325ad80da65SXuelin Shi 	unsigned int i, j;
326ad80da65SXuelin Shi 	unsigned int save_src_cnt = src_cnt;
327ad80da65SXuelin Shi 	int cont_q = 0;
328ad80da65SXuelin Shi 
329ad80da65SXuelin Shi 	re_chan = container_of(chan, struct fsl_re_chan, chan);
330ad80da65SXuelin Shi 	if (len > FSL_RE_MAX_DATA_LEN) {
331f950f025SVinod Koul 		dev_err(re_chan->dev, "genq tx length %zu, max length %d\n",
332ad80da65SXuelin Shi 			len, FSL_RE_MAX_DATA_LEN);
333ad80da65SXuelin Shi 		return NULL;
334ad80da65SXuelin Shi 	}
335ad80da65SXuelin Shi 
336ad80da65SXuelin Shi 	desc = fsl_re_chan_alloc_desc(re_chan, flags);
337ad80da65SXuelin Shi 	if (desc <= 0)
338ad80da65SXuelin Shi 		return NULL;
339ad80da65SXuelin Shi 
340ad80da65SXuelin Shi 	if (scf && (flags & DMA_PREP_CONTINUE)) {
341ad80da65SXuelin Shi 		cont_q = 1;
342ad80da65SXuelin Shi 		src_cnt += 1;
343ad80da65SXuelin Shi 	}
344ad80da65SXuelin Shi 
345ad80da65SXuelin Shi 	/* Filling xor CDB */
346ad80da65SXuelin Shi 	cdb = FSL_RE_XOR_OPCODE << FSL_RE_CDB_OPCODE_SHIFT;
347ad80da65SXuelin Shi 	cdb |= (src_cnt - 1) << FSL_RE_CDB_NRCS_SHIFT;
348ad80da65SXuelin Shi 	cdb |= FSL_RE_BLOCK_SIZE << FSL_RE_CDB_BLKSIZE_SHIFT;
349ad80da65SXuelin Shi 	cdb |= FSL_RE_INTR_ON_ERROR << FSL_RE_CDB_ERROR_SHIFT;
350ad80da65SXuelin Shi 	cdb |= FSL_RE_DATA_DEP << FSL_RE_CDB_DEPEND_SHIFT;
351ad80da65SXuelin Shi 	xor = desc->cdb_addr;
352ad80da65SXuelin Shi 	xor->cdb32 = cdb;
353ad80da65SXuelin Shi 
354ad80da65SXuelin Shi 	if (scf) {
355ad80da65SXuelin Shi 		/* compute q = src0*coef0^src1*coef1^..., * is GF(8) mult */
356ad80da65SXuelin Shi 		for (i = 0; i < save_src_cnt; i++)
357ad80da65SXuelin Shi 			xor->gfm[i] = scf[i];
358ad80da65SXuelin Shi 		if (cont_q)
359ad80da65SXuelin Shi 			xor->gfm[i++] = 1;
360ad80da65SXuelin Shi 	} else {
361ad80da65SXuelin Shi 		/* compute P, that is XOR all srcs */
362ad80da65SXuelin Shi 		for (i = 0; i < src_cnt; i++)
363ad80da65SXuelin Shi 			xor->gfm[i] = 1;
364ad80da65SXuelin Shi 	}
365ad80da65SXuelin Shi 
366ad80da65SXuelin Shi 	/* Filling frame 0 of compound frame descriptor with CDB */
367ad80da65SXuelin Shi 	cf = desc->cf_addr;
368ad80da65SXuelin Shi 	fill_cfd_frame(cf, 0, sizeof(*xor), desc->cdb_paddr, 0);
369ad80da65SXuelin Shi 
370ad80da65SXuelin Shi 	/* Fill CFD's 1st frame with dest buffer */
371ad80da65SXuelin Shi 	fill_cfd_frame(cf, 1, len, dest, 0);
372ad80da65SXuelin Shi 
373ad80da65SXuelin Shi 	/* Fill CFD's rest of the frames with source buffers */
374ad80da65SXuelin Shi 	for (i = 2, j = 0; j < save_src_cnt; i++, j++)
375ad80da65SXuelin Shi 		fill_cfd_frame(cf, i, len, src[j], 0);
376ad80da65SXuelin Shi 
377ad80da65SXuelin Shi 	if (cont_q)
378ad80da65SXuelin Shi 		fill_cfd_frame(cf, i++, len, dest, 0);
379ad80da65SXuelin Shi 
380ad80da65SXuelin Shi 	/* Setting the final bit in the last source buffer frame in CFD */
381ad80da65SXuelin Shi 	cf[i - 1].efrl32 |= 1 << FSL_RE_CF_FINAL_SHIFT;
382ad80da65SXuelin Shi 
383ad80da65SXuelin Shi 	return &desc->async_tx;
384ad80da65SXuelin Shi }
385ad80da65SXuelin Shi 
386ad80da65SXuelin Shi /*
387ad80da65SXuelin Shi  * Prep function for P parity calculation.In RAID Engine terminology,
388ad80da65SXuelin Shi  * XOR calculation is called GenQ calculation done through GenQ command
389ad80da65SXuelin Shi  */
fsl_re_prep_dma_xor(struct dma_chan * chan,dma_addr_t dest,dma_addr_t * src,unsigned int src_cnt,size_t len,unsigned long flags)390ad80da65SXuelin Shi static struct dma_async_tx_descriptor *fsl_re_prep_dma_xor(
391ad80da65SXuelin Shi 		struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
392ad80da65SXuelin Shi 		unsigned int src_cnt, size_t len, unsigned long flags)
393ad80da65SXuelin Shi {
394ad80da65SXuelin Shi 	/* NULL let genq take all coef as 1 */
395ad80da65SXuelin Shi 	return fsl_re_prep_dma_genq(chan, dest, src, src_cnt, NULL, len, flags);
396ad80da65SXuelin Shi }
397ad80da65SXuelin Shi 
398ad80da65SXuelin Shi /*
399ad80da65SXuelin Shi  * Prep function for P/Q parity calculation.In RAID Engine terminology,
400ad80da65SXuelin Shi  * P/Q calculation is called GenQQ done through GenQQ command
401ad80da65SXuelin Shi  */
fsl_re_prep_dma_pq(struct dma_chan * chan,dma_addr_t * dest,dma_addr_t * src,unsigned int src_cnt,const unsigned char * scf,size_t len,unsigned long flags)402ad80da65SXuelin Shi static struct dma_async_tx_descriptor *fsl_re_prep_dma_pq(
403ad80da65SXuelin Shi 		struct dma_chan *chan, dma_addr_t *dest, dma_addr_t *src,
404ad80da65SXuelin Shi 		unsigned int src_cnt, const unsigned char *scf, size_t len,
405ad80da65SXuelin Shi 		unsigned long flags)
406ad80da65SXuelin Shi {
407ad80da65SXuelin Shi 	struct fsl_re_chan *re_chan;
408ad80da65SXuelin Shi 	struct fsl_re_desc *desc;
409ad80da65SXuelin Shi 	struct fsl_re_pq_cdb *pq;
410ad80da65SXuelin Shi 	struct fsl_re_cmpnd_frame *cf;
411ad80da65SXuelin Shi 	u32 cdb;
412ad80da65SXuelin Shi 	u8 *p;
413ad80da65SXuelin Shi 	int gfmq_len, i, j;
414ad80da65SXuelin Shi 	unsigned int save_src_cnt = src_cnt;
415ad80da65SXuelin Shi 
416ad80da65SXuelin Shi 	re_chan = container_of(chan, struct fsl_re_chan, chan);
417ad80da65SXuelin Shi 	if (len > FSL_RE_MAX_DATA_LEN) {
418f950f025SVinod Koul 		dev_err(re_chan->dev, "pq tx length is %zu, max length is %d\n",
419ad80da65SXuelin Shi 			len, FSL_RE_MAX_DATA_LEN);
420ad80da65SXuelin Shi 		return NULL;
421ad80da65SXuelin Shi 	}
422ad80da65SXuelin Shi 
423ad80da65SXuelin Shi 	/*
424ad80da65SXuelin Shi 	 * RE requires at least 2 sources, if given only one source, we pass the
425ad80da65SXuelin Shi 	 * second source same as the first one.
426ad80da65SXuelin Shi 	 * With only one source, generating P is meaningless, only generate Q.
427ad80da65SXuelin Shi 	 */
428ad80da65SXuelin Shi 	if (src_cnt == 1) {
429ad80da65SXuelin Shi 		struct dma_async_tx_descriptor *tx;
430ad80da65SXuelin Shi 		dma_addr_t dma_src[2];
431ad80da65SXuelin Shi 		unsigned char coef[2];
432ad80da65SXuelin Shi 
433ad80da65SXuelin Shi 		dma_src[0] = *src;
434ad80da65SXuelin Shi 		coef[0] = *scf;
435ad80da65SXuelin Shi 		dma_src[1] = *src;
436ad80da65SXuelin Shi 		coef[1] = 0;
437ad80da65SXuelin Shi 		tx = fsl_re_prep_dma_genq(chan, dest[1], dma_src, 2, coef, len,
438ad80da65SXuelin Shi 					  flags);
439ad80da65SXuelin Shi 		if (tx)
440ad80da65SXuelin Shi 			desc = to_fsl_re_dma_desc(tx);
441ad80da65SXuelin Shi 
442ad80da65SXuelin Shi 		return tx;
443ad80da65SXuelin Shi 	}
444ad80da65SXuelin Shi 
445ad80da65SXuelin Shi 	/*
446ad80da65SXuelin Shi 	 * During RAID6 array creation, Linux's MD layer gets P and Q
447ad80da65SXuelin Shi 	 * calculated separately in two steps. But our RAID Engine has
448ad80da65SXuelin Shi 	 * the capability to calculate both P and Q with a single command
449ad80da65SXuelin Shi 	 * Hence to merge well with MD layer, we need to provide a hook
450ad80da65SXuelin Shi 	 * here and call re_jq_prep_dma_genq() function
451ad80da65SXuelin Shi 	 */
452ad80da65SXuelin Shi 
453ad80da65SXuelin Shi 	if (flags & DMA_PREP_PQ_DISABLE_P)
454ad80da65SXuelin Shi 		return fsl_re_prep_dma_genq(chan, dest[1], src, src_cnt,
455ad80da65SXuelin Shi 				scf, len, flags);
456ad80da65SXuelin Shi 
457ad80da65SXuelin Shi 	if (flags & DMA_PREP_CONTINUE)
458ad80da65SXuelin Shi 		src_cnt += 3;
459ad80da65SXuelin Shi 
460ad80da65SXuelin Shi 	desc = fsl_re_chan_alloc_desc(re_chan, flags);
461ad80da65SXuelin Shi 	if (desc <= 0)
462ad80da65SXuelin Shi 		return NULL;
463ad80da65SXuelin Shi 
464ad80da65SXuelin Shi 	/* Filling GenQQ CDB */
465ad80da65SXuelin Shi 	cdb = FSL_RE_PQ_OPCODE << FSL_RE_CDB_OPCODE_SHIFT;
466ad80da65SXuelin Shi 	cdb |= (src_cnt - 1) << FSL_RE_CDB_NRCS_SHIFT;
467ad80da65SXuelin Shi 	cdb |= FSL_RE_BLOCK_SIZE << FSL_RE_CDB_BLKSIZE_SHIFT;
468ad80da65SXuelin Shi 	cdb |= FSL_RE_BUFFER_OUTPUT << FSL_RE_CDB_BUFFER_SHIFT;
469ad80da65SXuelin Shi 	cdb |= FSL_RE_DATA_DEP << FSL_RE_CDB_DEPEND_SHIFT;
470ad80da65SXuelin Shi 
471ad80da65SXuelin Shi 	pq = desc->cdb_addr;
472ad80da65SXuelin Shi 	pq->cdb32 = cdb;
473ad80da65SXuelin Shi 
474ad80da65SXuelin Shi 	p = pq->gfm_q1;
475ad80da65SXuelin Shi 	/* Init gfm_q1[] */
476ad80da65SXuelin Shi 	for (i = 0; i < src_cnt; i++)
477ad80da65SXuelin Shi 		p[i] = 1;
478ad80da65SXuelin Shi 
479ad80da65SXuelin Shi 	/* Align gfm[] to 32bit */
480ad80da65SXuelin Shi 	gfmq_len = ALIGN(src_cnt, 4);
481ad80da65SXuelin Shi 
482ad80da65SXuelin Shi 	/* Init gfm_q2[] */
483ad80da65SXuelin Shi 	p += gfmq_len;
484ad80da65SXuelin Shi 	for (i = 0; i < src_cnt; i++)
485ad80da65SXuelin Shi 		p[i] = scf[i];
486ad80da65SXuelin Shi 
487ad80da65SXuelin Shi 	/* Filling frame 0 of compound frame descriptor with CDB */
488ad80da65SXuelin Shi 	cf = desc->cf_addr;
489ad80da65SXuelin Shi 	fill_cfd_frame(cf, 0, sizeof(struct fsl_re_pq_cdb), desc->cdb_paddr, 0);
490ad80da65SXuelin Shi 
491ad80da65SXuelin Shi 	/* Fill CFD's 1st & 2nd frame with dest buffers */
492ad80da65SXuelin Shi 	for (i = 1, j = 0; i < 3; i++, j++)
493ad80da65SXuelin Shi 		fill_cfd_frame(cf, i, len, dest[j], 0);
494ad80da65SXuelin Shi 
495ad80da65SXuelin Shi 	/* Fill CFD's rest of the frames with source buffers */
496ad80da65SXuelin Shi 	for (i = 3, j = 0; j < save_src_cnt; i++, j++)
497ad80da65SXuelin Shi 		fill_cfd_frame(cf, i, len, src[j], 0);
498ad80da65SXuelin Shi 
499ad80da65SXuelin Shi 	/* PQ computation continuation */
500ad80da65SXuelin Shi 	if (flags & DMA_PREP_CONTINUE) {
501ad80da65SXuelin Shi 		if (src_cnt - save_src_cnt == 3) {
502ad80da65SXuelin Shi 			p[save_src_cnt] = 0;
503ad80da65SXuelin Shi 			p[save_src_cnt + 1] = 0;
504ad80da65SXuelin Shi 			p[save_src_cnt + 2] = 1;
505ad80da65SXuelin Shi 			fill_cfd_frame(cf, i++, len, dest[0], 0);
506ad80da65SXuelin Shi 			fill_cfd_frame(cf, i++, len, dest[1], 0);
507ad80da65SXuelin Shi 			fill_cfd_frame(cf, i++, len, dest[1], 0);
508ad80da65SXuelin Shi 		} else {
509ad80da65SXuelin Shi 			dev_err(re_chan->dev, "PQ tx continuation error!\n");
510ad80da65SXuelin Shi 			return NULL;
511ad80da65SXuelin Shi 		}
512ad80da65SXuelin Shi 	}
513ad80da65SXuelin Shi 
514ad80da65SXuelin Shi 	/* Setting the final bit in the last source buffer frame in CFD */
515ad80da65SXuelin Shi 	cf[i - 1].efrl32 |= 1 << FSL_RE_CF_FINAL_SHIFT;
516ad80da65SXuelin Shi 
517ad80da65SXuelin Shi 	return &desc->async_tx;
518ad80da65SXuelin Shi }
519ad80da65SXuelin Shi 
520ad80da65SXuelin Shi /*
521ad80da65SXuelin Shi  * Prep function for memcpy. In RAID Engine, memcpy is done through MOVE
522ad80da65SXuelin Shi  * command. Logic of this function will need to be modified once multipage
523ad80da65SXuelin Shi  * support is added in Linux's MD/ASYNC Layer
524ad80da65SXuelin Shi  */
fsl_re_prep_dma_memcpy(struct dma_chan * chan,dma_addr_t dest,dma_addr_t src,size_t len,unsigned long flags)525ad80da65SXuelin Shi static struct dma_async_tx_descriptor *fsl_re_prep_dma_memcpy(
526ad80da65SXuelin Shi 		struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
527ad80da65SXuelin Shi 		size_t len, unsigned long flags)
528ad80da65SXuelin Shi {
529ad80da65SXuelin Shi 	struct fsl_re_chan *re_chan;
530ad80da65SXuelin Shi 	struct fsl_re_desc *desc;
531ad80da65SXuelin Shi 	size_t length;
532ad80da65SXuelin Shi 	struct fsl_re_cmpnd_frame *cf;
533ad80da65SXuelin Shi 	struct fsl_re_move_cdb *move;
534ad80da65SXuelin Shi 	u32 cdb;
535ad80da65SXuelin Shi 
536ad80da65SXuelin Shi 	re_chan = container_of(chan, struct fsl_re_chan, chan);
537ad80da65SXuelin Shi 
538ad80da65SXuelin Shi 	if (len > FSL_RE_MAX_DATA_LEN) {
539f950f025SVinod Koul 		dev_err(re_chan->dev, "cp tx length is %zu, max length is %d\n",
540ad80da65SXuelin Shi 			len, FSL_RE_MAX_DATA_LEN);
541ad80da65SXuelin Shi 		return NULL;
542ad80da65SXuelin Shi 	}
543ad80da65SXuelin Shi 
544ad80da65SXuelin Shi 	desc = fsl_re_chan_alloc_desc(re_chan, flags);
545ad80da65SXuelin Shi 	if (desc <= 0)
546ad80da65SXuelin Shi 		return NULL;
547ad80da65SXuelin Shi 
548ad80da65SXuelin Shi 	/* Filling move CDB */
549ad80da65SXuelin Shi 	cdb = FSL_RE_MOVE_OPCODE << FSL_RE_CDB_OPCODE_SHIFT;
550ad80da65SXuelin Shi 	cdb |= FSL_RE_BLOCK_SIZE << FSL_RE_CDB_BLKSIZE_SHIFT;
551ad80da65SXuelin Shi 	cdb |= FSL_RE_INTR_ON_ERROR << FSL_RE_CDB_ERROR_SHIFT;
552ad80da65SXuelin Shi 	cdb |= FSL_RE_DATA_DEP << FSL_RE_CDB_DEPEND_SHIFT;
553ad80da65SXuelin Shi 
554ad80da65SXuelin Shi 	move = desc->cdb_addr;
555ad80da65SXuelin Shi 	move->cdb32 = cdb;
556ad80da65SXuelin Shi 
557ad80da65SXuelin Shi 	/* Filling frame 0 of CFD with move CDB */
558ad80da65SXuelin Shi 	cf = desc->cf_addr;
559ad80da65SXuelin Shi 	fill_cfd_frame(cf, 0, sizeof(*move), desc->cdb_paddr, 0);
560ad80da65SXuelin Shi 
561ad80da65SXuelin Shi 	length = min_t(size_t, len, FSL_RE_MAX_DATA_LEN);
562ad80da65SXuelin Shi 
563ad80da65SXuelin Shi 	/* Fill CFD's 1st frame with dest buffer */
564ad80da65SXuelin Shi 	fill_cfd_frame(cf, 1, length, dest, 0);
565ad80da65SXuelin Shi 
566ad80da65SXuelin Shi 	/* Fill CFD's 2nd frame with src buffer */
567ad80da65SXuelin Shi 	fill_cfd_frame(cf, 2, length, src, 1);
568ad80da65SXuelin Shi 
569ad80da65SXuelin Shi 	return &desc->async_tx;
570ad80da65SXuelin Shi }
571ad80da65SXuelin Shi 
fsl_re_alloc_chan_resources(struct dma_chan * chan)572ad80da65SXuelin Shi static int fsl_re_alloc_chan_resources(struct dma_chan *chan)
573ad80da65SXuelin Shi {
574ad80da65SXuelin Shi 	struct fsl_re_chan *re_chan;
575ad80da65SXuelin Shi 	struct fsl_re_desc *desc;
576ad80da65SXuelin Shi 	void *cf;
577ad80da65SXuelin Shi 	dma_addr_t paddr;
578ad80da65SXuelin Shi 	int i;
579ad80da65SXuelin Shi 
580ad80da65SXuelin Shi 	re_chan = container_of(chan, struct fsl_re_chan, chan);
581ad80da65SXuelin Shi 	for (i = 0; i < FSL_RE_MIN_DESCS; i++) {
582ad80da65SXuelin Shi 		desc = kzalloc(sizeof(*desc), GFP_KERNEL);
583ad80da65SXuelin Shi 		if (!desc)
584ad80da65SXuelin Shi 			break;
585ad80da65SXuelin Shi 
586ad80da65SXuelin Shi 		cf = dma_pool_alloc(re_chan->re_dev->cf_desc_pool, GFP_KERNEL,
587ad80da65SXuelin Shi 				    &paddr);
588ad80da65SXuelin Shi 		if (!cf) {
589ad80da65SXuelin Shi 			kfree(desc);
590ad80da65SXuelin Shi 			break;
591ad80da65SXuelin Shi 		}
592ad80da65SXuelin Shi 
593ad80da65SXuelin Shi 		INIT_LIST_HEAD(&desc->node);
594ad80da65SXuelin Shi 		fsl_re_init_desc(re_chan, desc, cf, paddr);
595ad80da65SXuelin Shi 
596ad80da65SXuelin Shi 		list_add_tail(&desc->node, &re_chan->free_q);
597ad80da65SXuelin Shi 		re_chan->alloc_count++;
598ad80da65SXuelin Shi 	}
599ad80da65SXuelin Shi 	return re_chan->alloc_count;
600ad80da65SXuelin Shi }
601ad80da65SXuelin Shi 
fsl_re_free_chan_resources(struct dma_chan * chan)602ad80da65SXuelin Shi static void fsl_re_free_chan_resources(struct dma_chan *chan)
603ad80da65SXuelin Shi {
604ad80da65SXuelin Shi 	struct fsl_re_chan *re_chan;
605ad80da65SXuelin Shi 	struct fsl_re_desc *desc;
606ad80da65SXuelin Shi 
607ad80da65SXuelin Shi 	re_chan = container_of(chan, struct fsl_re_chan, chan);
608ad80da65SXuelin Shi 	while (re_chan->alloc_count--) {
609ad80da65SXuelin Shi 		desc = list_first_entry(&re_chan->free_q,
610ad80da65SXuelin Shi 					struct fsl_re_desc,
611ad80da65SXuelin Shi 					node);
612ad80da65SXuelin Shi 
613ad80da65SXuelin Shi 		list_del(&desc->node);
614ad80da65SXuelin Shi 		dma_pool_free(re_chan->re_dev->cf_desc_pool, desc->cf_addr,
615ad80da65SXuelin Shi 			      desc->cf_paddr);
616ad80da65SXuelin Shi 		kfree(desc);
617ad80da65SXuelin Shi 	}
618ad80da65SXuelin Shi 
619ad80da65SXuelin Shi 	if (!list_empty(&re_chan->free_q))
620ad80da65SXuelin Shi 		dev_err(re_chan->dev, "chan resource cannot be cleaned!\n");
621ad80da65SXuelin Shi }
622ad80da65SXuelin Shi 
fsl_re_chan_probe(struct platform_device * ofdev,struct device_node * np,u8 q,u32 off)623453dcdb5SVinod Koul static int fsl_re_chan_probe(struct platform_device *ofdev,
624ad80da65SXuelin Shi 		      struct device_node *np, u8 q, u32 off)
625ad80da65SXuelin Shi {
626ad80da65SXuelin Shi 	struct device *dev, *chandev;
627ad80da65SXuelin Shi 	struct fsl_re_drv_private *re_priv;
628ad80da65SXuelin Shi 	struct fsl_re_chan *chan;
629ad80da65SXuelin Shi 	struct dma_device *dma_dev;
630ad80da65SXuelin Shi 	u32 ptr;
631ad80da65SXuelin Shi 	u32 status;
632ad80da65SXuelin Shi 	int ret = 0, rc;
633ad80da65SXuelin Shi 	struct platform_device *chan_ofdev;
634ad80da65SXuelin Shi 
635ad80da65SXuelin Shi 	dev = &ofdev->dev;
636ad80da65SXuelin Shi 	re_priv = dev_get_drvdata(dev);
637ad80da65SXuelin Shi 	dma_dev = &re_priv->dma_dev;
638ad80da65SXuelin Shi 
639ad80da65SXuelin Shi 	chan = devm_kzalloc(dev, sizeof(*chan), GFP_KERNEL);
640ad80da65SXuelin Shi 	if (!chan)
641ad80da65SXuelin Shi 		return -ENOMEM;
642ad80da65SXuelin Shi 
643ad80da65SXuelin Shi 	/* create platform device for chan node */
644ad80da65SXuelin Shi 	chan_ofdev = of_platform_device_create(np, NULL, dev);
645ad80da65SXuelin Shi 	if (!chan_ofdev) {
646ad80da65SXuelin Shi 		dev_err(dev, "Not able to create ofdev for jr %d\n", q);
647ad80da65SXuelin Shi 		ret = -EINVAL;
648ad80da65SXuelin Shi 		goto err_free;
649ad80da65SXuelin Shi 	}
650ad80da65SXuelin Shi 
651ad80da65SXuelin Shi 	/* read reg property from dts */
652ad80da65SXuelin Shi 	rc = of_property_read_u32(np, "reg", &ptr);
653ad80da65SXuelin Shi 	if (rc) {
654ad80da65SXuelin Shi 		dev_err(dev, "Reg property not found in jr %d\n", q);
655ad80da65SXuelin Shi 		ret = -ENODEV;
656ad80da65SXuelin Shi 		goto err_free;
657ad80da65SXuelin Shi 	}
658ad80da65SXuelin Shi 
659ad80da65SXuelin Shi 	chan->jrregs = (struct fsl_re_chan_cfg *)((u8 *)re_priv->re_regs +
660ad80da65SXuelin Shi 			off + ptr);
661ad80da65SXuelin Shi 
662ad80da65SXuelin Shi 	/* read irq property from dts */
663ad80da65SXuelin Shi 	chan->irq = irq_of_parse_and_map(np, 0);
664aa570be6SMichael Ellerman 	if (!chan->irq) {
665ad80da65SXuelin Shi 		dev_err(dev, "No IRQ defined for JR %d\n", q);
666ad80da65SXuelin Shi 		ret = -ENODEV;
667ad80da65SXuelin Shi 		goto err_free;
668ad80da65SXuelin Shi 	}
669ad80da65SXuelin Shi 
670ad80da65SXuelin Shi 	snprintf(chan->name, sizeof(chan->name), "re_jr%02d", q);
671ad80da65SXuelin Shi 
672ad80da65SXuelin Shi 	chandev = &chan_ofdev->dev;
67359cd8187SAllen Pais 	tasklet_setup(&chan->irqtask, fsl_re_dequeue);
674ad80da65SXuelin Shi 
675ad80da65SXuelin Shi 	ret = request_irq(chan->irq, fsl_re_isr, 0, chan->name, chandev);
676ad80da65SXuelin Shi 	if (ret) {
677ad80da65SXuelin Shi 		dev_err(dev, "Unable to register interrupt for JR %d\n", q);
678ad80da65SXuelin Shi 		ret = -EINVAL;
679ad80da65SXuelin Shi 		goto err_free;
680ad80da65SXuelin Shi 	}
681ad80da65SXuelin Shi 
682ad80da65SXuelin Shi 	re_priv->re_jrs[q] = chan;
683ad80da65SXuelin Shi 	chan->chan.device = dma_dev;
684ad80da65SXuelin Shi 	chan->chan.private = chan;
685ad80da65SXuelin Shi 	chan->dev = chandev;
686ad80da65SXuelin Shi 	chan->re_dev = re_priv;
687ad80da65SXuelin Shi 
688ad80da65SXuelin Shi 	spin_lock_init(&chan->desc_lock);
689ad80da65SXuelin Shi 	INIT_LIST_HEAD(&chan->ack_q);
690ad80da65SXuelin Shi 	INIT_LIST_HEAD(&chan->active_q);
691ad80da65SXuelin Shi 	INIT_LIST_HEAD(&chan->submit_q);
692ad80da65SXuelin Shi 	INIT_LIST_HEAD(&chan->free_q);
693ad80da65SXuelin Shi 
694ad80da65SXuelin Shi 	chan->inb_ring_virt_addr = dma_pool_alloc(chan->re_dev->hw_desc_pool,
695ad80da65SXuelin Shi 		GFP_KERNEL, &chan->inb_phys_addr);
696ad80da65SXuelin Shi 	if (!chan->inb_ring_virt_addr) {
697ad80da65SXuelin Shi 		dev_err(dev, "No dma memory for inb_ring_virt_addr\n");
698ad80da65SXuelin Shi 		ret = -ENOMEM;
699ad80da65SXuelin Shi 		goto err_free;
700ad80da65SXuelin Shi 	}
701ad80da65SXuelin Shi 
702ad80da65SXuelin Shi 	chan->oub_ring_virt_addr = dma_pool_alloc(chan->re_dev->hw_desc_pool,
703ad80da65SXuelin Shi 		GFP_KERNEL, &chan->oub_phys_addr);
704ad80da65SXuelin Shi 	if (!chan->oub_ring_virt_addr) {
705ad80da65SXuelin Shi 		dev_err(dev, "No dma memory for oub_ring_virt_addr\n");
706ad80da65SXuelin Shi 		ret = -ENOMEM;
707ad80da65SXuelin Shi 		goto err_free_1;
708ad80da65SXuelin Shi 	}
709ad80da65SXuelin Shi 
710ad80da65SXuelin Shi 	/* Program the Inbound/Outbound ring base addresses and size */
711ad80da65SXuelin Shi 	out_be32(&chan->jrregs->inbring_base_h,
712ad80da65SXuelin Shi 		 chan->inb_phys_addr & FSL_RE_ADDR_BIT_MASK);
713ad80da65SXuelin Shi 	out_be32(&chan->jrregs->oubring_base_h,
714ad80da65SXuelin Shi 		 chan->oub_phys_addr & FSL_RE_ADDR_BIT_MASK);
715ad80da65SXuelin Shi 	out_be32(&chan->jrregs->inbring_base_l,
716ad80da65SXuelin Shi 		 chan->inb_phys_addr >> FSL_RE_ADDR_BIT_SHIFT);
717ad80da65SXuelin Shi 	out_be32(&chan->jrregs->oubring_base_l,
718ad80da65SXuelin Shi 		 chan->oub_phys_addr >> FSL_RE_ADDR_BIT_SHIFT);
719ad80da65SXuelin Shi 	out_be32(&chan->jrregs->inbring_size,
720ad80da65SXuelin Shi 		 FSL_RE_RING_SIZE << FSL_RE_RING_SIZE_SHIFT);
721ad80da65SXuelin Shi 	out_be32(&chan->jrregs->oubring_size,
722ad80da65SXuelin Shi 		 FSL_RE_RING_SIZE << FSL_RE_RING_SIZE_SHIFT);
723ad80da65SXuelin Shi 
724ad80da65SXuelin Shi 	/* Read LIODN value from u-boot */
725ad80da65SXuelin Shi 	status = in_be32(&chan->jrregs->jr_config_1) & FSL_RE_REG_LIODN_MASK;
726ad80da65SXuelin Shi 
727ad80da65SXuelin Shi 	/* Program the CFG reg */
728ad80da65SXuelin Shi 	out_be32(&chan->jrregs->jr_config_1,
729ad80da65SXuelin Shi 		 FSL_RE_CFG1_CBSI | FSL_RE_CFG1_CBS0 | status);
730ad80da65SXuelin Shi 
731ad80da65SXuelin Shi 	dev_set_drvdata(chandev, chan);
732ad80da65SXuelin Shi 
733ad80da65SXuelin Shi 	/* Enable RE/CHAN */
734ad80da65SXuelin Shi 	out_be32(&chan->jrregs->jr_command, FSL_RE_ENABLE);
735ad80da65SXuelin Shi 
736ad80da65SXuelin Shi 	return 0;
737ad80da65SXuelin Shi 
738ad80da65SXuelin Shi err_free_1:
739ad80da65SXuelin Shi 	dma_pool_free(chan->re_dev->hw_desc_pool, chan->inb_ring_virt_addr,
740ad80da65SXuelin Shi 		      chan->inb_phys_addr);
741ad80da65SXuelin Shi err_free:
742ad80da65SXuelin Shi 	return ret;
743ad80da65SXuelin Shi }
744ad80da65SXuelin Shi 
745ad80da65SXuelin Shi /* Probe function for RAID Engine */
fsl_re_probe(struct platform_device * ofdev)746ad80da65SXuelin Shi static int fsl_re_probe(struct platform_device *ofdev)
747ad80da65SXuelin Shi {
748ad80da65SXuelin Shi 	struct fsl_re_drv_private *re_priv;
749ad80da65SXuelin Shi 	struct device_node *np;
750ad80da65SXuelin Shi 	struct device_node *child;
751ad80da65SXuelin Shi 	u32 off;
752ad80da65SXuelin Shi 	u8 ridx = 0;
753ad80da65SXuelin Shi 	struct dma_device *dma_dev;
754ad80da65SXuelin Shi 	struct resource *res;
755ad80da65SXuelin Shi 	int rc;
756ad80da65SXuelin Shi 	struct device *dev = &ofdev->dev;
757ad80da65SXuelin Shi 
758ad80da65SXuelin Shi 	re_priv = devm_kzalloc(dev, sizeof(*re_priv), GFP_KERNEL);
759ad80da65SXuelin Shi 	if (!re_priv)
760ad80da65SXuelin Shi 		return -ENOMEM;
761ad80da65SXuelin Shi 
762ad80da65SXuelin Shi 	res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
763ad80da65SXuelin Shi 	if (!res)
764ad80da65SXuelin Shi 		return -ENODEV;
765ad80da65SXuelin Shi 
766ad80da65SXuelin Shi 	/* IOMAP the entire RAID Engine region */
767ad80da65SXuelin Shi 	re_priv->re_regs = devm_ioremap(dev, res->start, resource_size(res));
768ad80da65SXuelin Shi 	if (!re_priv->re_regs)
769ad80da65SXuelin Shi 		return -EBUSY;
770ad80da65SXuelin Shi 
771ad80da65SXuelin Shi 	/* Program the RE mode */
772ad80da65SXuelin Shi 	out_be32(&re_priv->re_regs->global_config, FSL_RE_NON_DPAA_MODE);
773ad80da65SXuelin Shi 
774ad80da65SXuelin Shi 	/* Program Galois Field polynomial */
775ad80da65SXuelin Shi 	out_be32(&re_priv->re_regs->galois_field_config, FSL_RE_GFM_POLY);
776ad80da65SXuelin Shi 
777ad80da65SXuelin Shi 	dev_info(dev, "version %x, mode %x, gfp %x\n",
778ad80da65SXuelin Shi 		 in_be32(&re_priv->re_regs->re_version_id),
779ad80da65SXuelin Shi 		 in_be32(&re_priv->re_regs->global_config),
780ad80da65SXuelin Shi 		 in_be32(&re_priv->re_regs->galois_field_config));
781ad80da65SXuelin Shi 
782ad80da65SXuelin Shi 	dma_dev = &re_priv->dma_dev;
783ad80da65SXuelin Shi 	dma_dev->dev = dev;
784ad80da65SXuelin Shi 	INIT_LIST_HEAD(&dma_dev->channels);
785ad80da65SXuelin Shi 	dma_set_mask(dev, DMA_BIT_MASK(40));
786ad80da65SXuelin Shi 
787ad80da65SXuelin Shi 	dma_dev->device_alloc_chan_resources = fsl_re_alloc_chan_resources;
788ad80da65SXuelin Shi 	dma_dev->device_tx_status = fsl_re_tx_status;
789ad80da65SXuelin Shi 	dma_dev->device_issue_pending = fsl_re_issue_pending;
790ad80da65SXuelin Shi 
791ad80da65SXuelin Shi 	dma_dev->max_xor = FSL_RE_MAX_XOR_SRCS;
792ad80da65SXuelin Shi 	dma_dev->device_prep_dma_xor = fsl_re_prep_dma_xor;
793ad80da65SXuelin Shi 	dma_cap_set(DMA_XOR, dma_dev->cap_mask);
794ad80da65SXuelin Shi 
795ad80da65SXuelin Shi 	dma_dev->max_pq = FSL_RE_MAX_PQ_SRCS;
796ad80da65SXuelin Shi 	dma_dev->device_prep_dma_pq = fsl_re_prep_dma_pq;
797ad80da65SXuelin Shi 	dma_cap_set(DMA_PQ, dma_dev->cap_mask);
798ad80da65SXuelin Shi 
799ad80da65SXuelin Shi 	dma_dev->device_prep_dma_memcpy = fsl_re_prep_dma_memcpy;
800ad80da65SXuelin Shi 	dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
801ad80da65SXuelin Shi 
802ad80da65SXuelin Shi 	dma_dev->device_free_chan_resources = fsl_re_free_chan_resources;
803ad80da65SXuelin Shi 
804ad80da65SXuelin Shi 	re_priv->total_chans = 0;
805ad80da65SXuelin Shi 
806ad80da65SXuelin Shi 	re_priv->cf_desc_pool = dmam_pool_create("fsl_re_cf_desc_pool", dev,
807ad80da65SXuelin Shi 					FSL_RE_CF_CDB_SIZE,
808ad80da65SXuelin Shi 					FSL_RE_CF_CDB_ALIGN, 0);
809ad80da65SXuelin Shi 
810ad80da65SXuelin Shi 	if (!re_priv->cf_desc_pool) {
811ad80da65SXuelin Shi 		dev_err(dev, "No memory for fsl re_cf desc pool\n");
812ad80da65SXuelin Shi 		return -ENOMEM;
813ad80da65SXuelin Shi 	}
814ad80da65SXuelin Shi 
815ad80da65SXuelin Shi 	re_priv->hw_desc_pool = dmam_pool_create("fsl_re_hw_desc_pool", dev,
816ad80da65SXuelin Shi 			sizeof(struct fsl_re_hw_desc) * FSL_RE_RING_SIZE,
817ad80da65SXuelin Shi 			FSL_RE_FRAME_ALIGN, 0);
818ad80da65SXuelin Shi 	if (!re_priv->hw_desc_pool) {
819ad80da65SXuelin Shi 		dev_err(dev, "No memory for fsl re_hw desc pool\n");
820ad80da65SXuelin Shi 		return -ENOMEM;
821ad80da65SXuelin Shi 	}
822ad80da65SXuelin Shi 
823ad80da65SXuelin Shi 	dev_set_drvdata(dev, re_priv);
824ad80da65SXuelin Shi 
825ad80da65SXuelin Shi 	/* Parse Device tree to find out the total number of JQs present */
826ad80da65SXuelin Shi 	for_each_compatible_node(np, NULL, "fsl,raideng-v1.0-job-queue") {
827ad80da65SXuelin Shi 		rc = of_property_read_u32(np, "reg", &off);
828ad80da65SXuelin Shi 		if (rc) {
829ad80da65SXuelin Shi 			dev_err(dev, "Reg property not found in JQ node\n");
83093e11eb1SWei Yongjun 			of_node_put(np);
831ad80da65SXuelin Shi 			return -ENODEV;
832ad80da65SXuelin Shi 		}
833ad80da65SXuelin Shi 		/* Find out the Job Rings present under each JQ */
834ad80da65SXuelin Shi 		for_each_child_of_node(np, child) {
835ad80da65SXuelin Shi 			rc = of_device_is_compatible(child,
836ad80da65SXuelin Shi 					     "fsl,raideng-v1.0-job-ring");
837ad80da65SXuelin Shi 			if (rc) {
838ad80da65SXuelin Shi 				fsl_re_chan_probe(ofdev, child, ridx++, off);
839ad80da65SXuelin Shi 				re_priv->total_chans++;
840ad80da65SXuelin Shi 			}
841ad80da65SXuelin Shi 		}
842ad80da65SXuelin Shi 	}
843ad80da65SXuelin Shi 
844ad80da65SXuelin Shi 	dma_async_device_register(dma_dev);
845ad80da65SXuelin Shi 
846ad80da65SXuelin Shi 	return 0;
847ad80da65SXuelin Shi }
848ad80da65SXuelin Shi 
fsl_re_remove_chan(struct fsl_re_chan * chan)849ad80da65SXuelin Shi static void fsl_re_remove_chan(struct fsl_re_chan *chan)
850ad80da65SXuelin Shi {
851cb28c7abSVinod Koul 	tasklet_kill(&chan->irqtask);
852cb28c7abSVinod Koul 
853ad80da65SXuelin Shi 	dma_pool_free(chan->re_dev->hw_desc_pool, chan->inb_ring_virt_addr,
854ad80da65SXuelin Shi 		      chan->inb_phys_addr);
855ad80da65SXuelin Shi 
856ad80da65SXuelin Shi 	dma_pool_free(chan->re_dev->hw_desc_pool, chan->oub_ring_virt_addr,
857ad80da65SXuelin Shi 		      chan->oub_phys_addr);
858ad80da65SXuelin Shi }
859ad80da65SXuelin Shi 
fsl_re_remove(struct platform_device * ofdev)860ad80da65SXuelin Shi static int fsl_re_remove(struct platform_device *ofdev)
861ad80da65SXuelin Shi {
862ad80da65SXuelin Shi 	struct fsl_re_drv_private *re_priv;
863ad80da65SXuelin Shi 	struct device *dev;
864ad80da65SXuelin Shi 	int i;
865ad80da65SXuelin Shi 
866ad80da65SXuelin Shi 	dev = &ofdev->dev;
867ad80da65SXuelin Shi 	re_priv = dev_get_drvdata(dev);
868ad80da65SXuelin Shi 
869ad80da65SXuelin Shi 	/* Cleanup chan related memory areas */
870ad80da65SXuelin Shi 	for (i = 0; i < re_priv->total_chans; i++)
871ad80da65SXuelin Shi 		fsl_re_remove_chan(re_priv->re_jrs[i]);
872ad80da65SXuelin Shi 
873ad80da65SXuelin Shi 	/* Unregister the driver */
874ad80da65SXuelin Shi 	dma_async_device_unregister(&re_priv->dma_dev);
875ad80da65SXuelin Shi 
876ad80da65SXuelin Shi 	return 0;
877ad80da65SXuelin Shi }
878ad80da65SXuelin Shi 
8795f54d3e8SArvind Yadav static const struct of_device_id fsl_re_ids[] = {
880ad80da65SXuelin Shi 	{ .compatible = "fsl,raideng-v1.0", },
881ad80da65SXuelin Shi 	{}
882ad80da65SXuelin Shi };
883d0b2a5b8SJavier Martinez Canillas MODULE_DEVICE_TABLE(of, fsl_re_ids);
884ad80da65SXuelin Shi 
885ad80da65SXuelin Shi static struct platform_driver fsl_re_driver = {
886ad80da65SXuelin Shi 	.driver = {
887ad80da65SXuelin Shi 		.name = "fsl-raideng",
888ad80da65SXuelin Shi 		.of_match_table = fsl_re_ids,
889ad80da65SXuelin Shi 	},
890ad80da65SXuelin Shi 	.probe = fsl_re_probe,
891ad80da65SXuelin Shi 	.remove = fsl_re_remove,
892ad80da65SXuelin Shi };
893ad80da65SXuelin Shi 
894ad80da65SXuelin Shi module_platform_driver(fsl_re_driver);
895ad80da65SXuelin Shi 
896ad80da65SXuelin Shi MODULE_AUTHOR("Harninder Rai <harninder.rai@freescale.com>");
897ad80da65SXuelin Shi MODULE_LICENSE("GPL v2");
898ad80da65SXuelin Shi MODULE_DESCRIPTION("Freescale RAID Engine Device Driver");
899