1b127315dSMartin Povišer // SPDX-License-Identifier: GPL-2.0-only 2b127315dSMartin Povišer /* 3b127315dSMartin Povišer * Driver for Audio DMA Controller (ADMAC) on t8103 (M1) and other Apple chips 4b127315dSMartin Povišer * 5b127315dSMartin Povišer * Copyright (C) The Asahi Linux Contributors 6b127315dSMartin Povišer */ 7b127315dSMartin Povišer 8b127315dSMartin Povišer #include <linux/bits.h> 9b127315dSMartin Povišer #include <linux/bitfield.h> 10b127315dSMartin Povišer #include <linux/device.h> 11b127315dSMartin Povišer #include <linux/init.h> 12b127315dSMartin Povišer #include <linux/module.h> 13b127315dSMartin Povišer #include <linux/of_device.h> 14b127315dSMartin Povišer #include <linux/of_dma.h> 156aed75d7SMartin Povišer #include <linux/reset.h> 16b127315dSMartin Povišer #include <linux/spinlock.h> 176aed75d7SMartin Povišer #include <linux/interrupt.h> 18b127315dSMartin Povišer 19b127315dSMartin Povišer #include "dmaengine.h" 20b127315dSMartin Povišer 21b127315dSMartin Povišer #define NCHANNELS_MAX 64 22b127315dSMartin Povišer #define IRQ_NOUTPUTS 4 23b127315dSMartin Povišer 24568aa6ddSMartin Povišer /* 25568aa6ddSMartin Povišer * For allocation purposes we split the cache 26568aa6ddSMartin Povišer * memory into blocks of fixed size (given in bytes). 27568aa6ddSMartin Povišer */ 28568aa6ddSMartin Povišer #define SRAM_BLOCK 2048 29568aa6ddSMartin Povišer 30b127315dSMartin Povišer #define RING_WRITE_SLOT GENMASK(1, 0) 31b127315dSMartin Povišer #define RING_READ_SLOT GENMASK(5, 4) 32b127315dSMartin Povišer #define RING_FULL BIT(9) 33b127315dSMartin Povišer #define RING_EMPTY BIT(8) 34b127315dSMartin Povišer #define RING_ERR BIT(10) 35b127315dSMartin Povišer 36b127315dSMartin Povišer #define STATUS_DESC_DONE BIT(0) 37b127315dSMartin Povišer #define STATUS_ERR BIT(6) 38b127315dSMartin Povišer 39b127315dSMartin Povišer #define FLAG_DESC_NOTIFY BIT(16) 40b127315dSMartin Povišer 41b127315dSMartin Povišer #define REG_TX_START 0x0000 42b127315dSMartin Povišer #define REG_TX_STOP 0x0004 43b127315dSMartin Povišer #define REG_RX_START 0x0008 44b127315dSMartin Povišer #define REG_RX_STOP 0x000c 45568aa6ddSMartin Povišer #define REG_IMPRINT 0x0090 46568aa6ddSMartin Povišer #define REG_TX_SRAM_SIZE 0x0094 47568aa6ddSMartin Povišer #define REG_RX_SRAM_SIZE 0x0098 48b127315dSMartin Povišer 49b127315dSMartin Povišer #define REG_CHAN_CTL(ch) (0x8000 + (ch) * 0x200) 50b127315dSMartin Povišer #define REG_CHAN_CTL_RST_RINGS BIT(0) 51b127315dSMartin Povišer 52b127315dSMartin Povišer #define REG_DESC_RING(ch) (0x8070 + (ch) * 0x200) 53b127315dSMartin Povišer #define REG_REPORT_RING(ch) (0x8074 + (ch) * 0x200) 54b127315dSMartin Povišer 55b127315dSMartin Povišer #define REG_RESIDUE(ch) (0x8064 + (ch) * 0x200) 56b127315dSMartin Povišer 57b127315dSMartin Povišer #define REG_BUS_WIDTH(ch) (0x8040 + (ch) * 0x200) 58b127315dSMartin Povišer 59b127315dSMartin Povišer #define BUS_WIDTH_8BIT 0x00 60b127315dSMartin Povišer #define BUS_WIDTH_16BIT 0x01 61b127315dSMartin Povišer #define BUS_WIDTH_32BIT 0x02 62b127315dSMartin Povišer #define BUS_WIDTH_FRAME_2_WORDS 0x10 63b127315dSMartin Povišer #define BUS_WIDTH_FRAME_4_WORDS 0x20 64b127315dSMartin Povišer 65568aa6ddSMartin Povišer #define REG_CHAN_SRAM_CARVEOUT(ch) (0x8050 + (ch) * 0x200) 66568aa6ddSMartin Povišer #define CHAN_SRAM_CARVEOUT_SIZE GENMASK(31, 16) 67568aa6ddSMartin Povišer #define CHAN_SRAM_CARVEOUT_BASE GENMASK(15, 0) 68b127315dSMartin Povišer 69b127315dSMartin Povišer #define REG_CHAN_FIFOCTL(ch) (0x8054 + (ch) * 0x200) 70b127315dSMartin Povišer #define CHAN_FIFOCTL_LIMIT GENMASK(31, 16) 71b127315dSMartin Povišer #define CHAN_FIFOCTL_THRESHOLD GENMASK(15, 0) 72b127315dSMartin Povišer 73b127315dSMartin Povišer #define REG_DESC_WRITE(ch) (0x10000 + ((ch) / 2) * 0x4 + ((ch) & 1) * 0x4000) 74b127315dSMartin Povišer #define REG_REPORT_READ(ch) (0x10100 + ((ch) / 2) * 0x4 + ((ch) & 1) * 0x4000) 75b127315dSMartin Povišer 76b127315dSMartin Povišer #define REG_TX_INTSTATE(idx) (0x0030 + (idx) * 4) 77b127315dSMartin Povišer #define REG_RX_INTSTATE(idx) (0x0040 + (idx) * 4) 78a288fd15SMartin Povišer #define REG_GLOBAL_INTSTATE(idx) (0x0050 + (idx) * 4) 79b127315dSMartin Povišer #define REG_CHAN_INTSTATUS(ch, idx) (0x8010 + (ch) * 0x200 + (idx) * 4) 80b127315dSMartin Povišer #define REG_CHAN_INTMASK(ch, idx) (0x8020 + (ch) * 0x200 + (idx) * 4) 81b127315dSMartin Povišer 82b127315dSMartin Povišer struct admac_data; 83b127315dSMartin Povišer struct admac_tx; 84b127315dSMartin Povišer 85b127315dSMartin Povišer struct admac_chan { 86b127315dSMartin Povišer unsigned int no; 87b127315dSMartin Povišer struct admac_data *host; 88b127315dSMartin Povišer struct dma_chan chan; 89b127315dSMartin Povišer struct tasklet_struct tasklet; 90b127315dSMartin Povišer 91568aa6ddSMartin Povišer u32 carveout; 92568aa6ddSMartin Povišer 93b127315dSMartin Povišer spinlock_t lock; 94b127315dSMartin Povišer struct admac_tx *current_tx; 95b127315dSMartin Povišer int nperiod_acks; 96b127315dSMartin Povišer 97b127315dSMartin Povišer /* 98b127315dSMartin Povišer * We maintain a 'submitted' and 'issued' list mainly for interface 99b127315dSMartin Povišer * correctness. Typical use of the driver (per channel) will be 100b127315dSMartin Povišer * prepping, submitting and issuing a single cyclic transaction which 101b127315dSMartin Povišer * will stay current until terminate_all is called. 102b127315dSMartin Povišer */ 103b127315dSMartin Povišer struct list_head submitted; 104b127315dSMartin Povišer struct list_head issued; 105b127315dSMartin Povišer 106b127315dSMartin Povišer struct list_head to_free; 107b127315dSMartin Povišer }; 108b127315dSMartin Povišer 109568aa6ddSMartin Povišer struct admac_sram { 110568aa6ddSMartin Povišer u32 size; 111568aa6ddSMartin Povišer /* 112568aa6ddSMartin Povišer * SRAM_CARVEOUT has 16-bit fields, so the SRAM cannot be larger than 113568aa6ddSMartin Povišer * 64K and a 32-bit bitfield over 2K blocks covers it. 114568aa6ddSMartin Povišer */ 115568aa6ddSMartin Povišer u32 allocated; 116568aa6ddSMartin Povišer }; 117568aa6ddSMartin Povišer 118b127315dSMartin Povišer struct admac_data { 119b127315dSMartin Povišer struct dma_device dma; 120b127315dSMartin Povišer struct device *dev; 121b127315dSMartin Povišer __iomem void *base; 1226aed75d7SMartin Povišer struct reset_control *rstc; 123b127315dSMartin Povišer 124568aa6ddSMartin Povišer struct mutex cache_alloc_lock; 125568aa6ddSMartin Povišer struct admac_sram txcache, rxcache; 126568aa6ddSMartin Povišer 12707243159SMartin Povišer int irq; 128b127315dSMartin Povišer int irq_index; 129b127315dSMartin Povišer int nchannels; 130b127315dSMartin Povišer struct admac_chan channels[]; 131b127315dSMartin Povišer }; 132b127315dSMartin Povišer 133b127315dSMartin Povišer struct admac_tx { 134b127315dSMartin Povišer struct dma_async_tx_descriptor tx; 135b127315dSMartin Povišer bool cyclic; 136b127315dSMartin Povišer dma_addr_t buf_addr; 137b127315dSMartin Povišer dma_addr_t buf_end; 138b127315dSMartin Povišer size_t buf_len; 139b127315dSMartin Povišer size_t period_len; 140b127315dSMartin Povišer 141b127315dSMartin Povišer size_t submitted_pos; 142b127315dSMartin Povišer size_t reclaimed_pos; 143b127315dSMartin Povišer 144b127315dSMartin Povišer struct list_head node; 145b127315dSMartin Povišer }; 146b127315dSMartin Povišer 147568aa6ddSMartin Povišer static int admac_alloc_sram_carveout(struct admac_data *ad, 148568aa6ddSMartin Povišer enum dma_transfer_direction dir, 149568aa6ddSMartin Povišer u32 *out) 150568aa6ddSMartin Povišer { 151568aa6ddSMartin Povišer struct admac_sram *sram; 152568aa6ddSMartin Povišer int i, ret = 0, nblocks; 153568aa6ddSMartin Povišer 154568aa6ddSMartin Povišer if (dir == DMA_MEM_TO_DEV) 155568aa6ddSMartin Povišer sram = &ad->txcache; 156568aa6ddSMartin Povišer else 157568aa6ddSMartin Povišer sram = &ad->rxcache; 158568aa6ddSMartin Povišer 159568aa6ddSMartin Povišer mutex_lock(&ad->cache_alloc_lock); 160568aa6ddSMartin Povišer 161568aa6ddSMartin Povišer nblocks = sram->size / SRAM_BLOCK; 162568aa6ddSMartin Povišer for (i = 0; i < nblocks; i++) 163568aa6ddSMartin Povišer if (!(sram->allocated & BIT(i))) 164568aa6ddSMartin Povišer break; 165568aa6ddSMartin Povišer 166568aa6ddSMartin Povišer if (i < nblocks) { 167568aa6ddSMartin Povišer *out = FIELD_PREP(CHAN_SRAM_CARVEOUT_BASE, i * SRAM_BLOCK) | 168568aa6ddSMartin Povišer FIELD_PREP(CHAN_SRAM_CARVEOUT_SIZE, SRAM_BLOCK); 169568aa6ddSMartin Povišer sram->allocated |= BIT(i); 170568aa6ddSMartin Povišer } else { 171568aa6ddSMartin Povišer ret = -EBUSY; 172568aa6ddSMartin Povišer } 173568aa6ddSMartin Povišer 174568aa6ddSMartin Povišer mutex_unlock(&ad->cache_alloc_lock); 175568aa6ddSMartin Povišer 176568aa6ddSMartin Povišer return ret; 177568aa6ddSMartin Povišer } 178568aa6ddSMartin Povišer 179568aa6ddSMartin Povišer static void admac_free_sram_carveout(struct admac_data *ad, 180568aa6ddSMartin Povišer enum dma_transfer_direction dir, 181568aa6ddSMartin Povišer u32 carveout) 182568aa6ddSMartin Povišer { 183568aa6ddSMartin Povišer struct admac_sram *sram; 184568aa6ddSMartin Povišer u32 base = FIELD_GET(CHAN_SRAM_CARVEOUT_BASE, carveout); 185568aa6ddSMartin Povišer int i; 186568aa6ddSMartin Povišer 187568aa6ddSMartin Povišer if (dir == DMA_MEM_TO_DEV) 188568aa6ddSMartin Povišer sram = &ad->txcache; 189568aa6ddSMartin Povišer else 190568aa6ddSMartin Povišer sram = &ad->rxcache; 191568aa6ddSMartin Povišer 192568aa6ddSMartin Povišer if (WARN_ON(base >= sram->size)) 193568aa6ddSMartin Povišer return; 194568aa6ddSMartin Povišer 195568aa6ddSMartin Povišer mutex_lock(&ad->cache_alloc_lock); 196568aa6ddSMartin Povišer i = base / SRAM_BLOCK; 197568aa6ddSMartin Povišer sram->allocated &= ~BIT(i); 198568aa6ddSMartin Povišer mutex_unlock(&ad->cache_alloc_lock); 199568aa6ddSMartin Povišer } 200568aa6ddSMartin Povišer 201b127315dSMartin Povišer static void admac_modify(struct admac_data *ad, int reg, u32 mask, u32 val) 202b127315dSMartin Povišer { 203b127315dSMartin Povišer void __iomem *addr = ad->base + reg; 204b127315dSMartin Povišer u32 curr = readl_relaxed(addr); 205b127315dSMartin Povišer 206b127315dSMartin Povišer writel_relaxed((curr & ~mask) | (val & mask), addr); 207b127315dSMartin Povišer } 208b127315dSMartin Povišer 209b127315dSMartin Povišer static struct admac_chan *to_admac_chan(struct dma_chan *chan) 210b127315dSMartin Povišer { 211b127315dSMartin Povišer return container_of(chan, struct admac_chan, chan); 212b127315dSMartin Povišer } 213b127315dSMartin Povišer 214b127315dSMartin Povišer static struct admac_tx *to_admac_tx(struct dma_async_tx_descriptor *tx) 215b127315dSMartin Povišer { 216b127315dSMartin Povišer return container_of(tx, struct admac_tx, tx); 217b127315dSMartin Povišer } 218b127315dSMartin Povišer 219b127315dSMartin Povišer static enum dma_transfer_direction admac_chan_direction(int channo) 220b127315dSMartin Povišer { 221b127315dSMartin Povišer /* Channel directions are hardwired */ 222b127315dSMartin Povišer return (channo & 1) ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV; 223b127315dSMartin Povišer } 224b127315dSMartin Povišer 225b127315dSMartin Povišer static dma_cookie_t admac_tx_submit(struct dma_async_tx_descriptor *tx) 226b127315dSMartin Povišer { 227b127315dSMartin Povišer struct admac_tx *adtx = to_admac_tx(tx); 228b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(tx->chan); 229b127315dSMartin Povišer unsigned long flags; 230b127315dSMartin Povišer dma_cookie_t cookie; 231b127315dSMartin Povišer 232b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 233b127315dSMartin Povišer cookie = dma_cookie_assign(tx); 234b127315dSMartin Povišer list_add_tail(&adtx->node, &adchan->submitted); 235b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 236b127315dSMartin Povišer 237b127315dSMartin Povišer return cookie; 238b127315dSMartin Povišer } 239b127315dSMartin Povišer 240b127315dSMartin Povišer static int admac_desc_free(struct dma_async_tx_descriptor *tx) 241b127315dSMartin Povišer { 242b127315dSMartin Povišer kfree(to_admac_tx(tx)); 243b127315dSMartin Povišer 244b127315dSMartin Povišer return 0; 245b127315dSMartin Povišer } 246b127315dSMartin Povišer 247b127315dSMartin Povišer static struct dma_async_tx_descriptor *admac_prep_dma_cyclic( 248b127315dSMartin Povišer struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len, 249b127315dSMartin Povišer size_t period_len, enum dma_transfer_direction direction, 250b127315dSMartin Povišer unsigned long flags) 251b127315dSMartin Povišer { 252b127315dSMartin Povišer struct admac_chan *adchan = container_of(chan, struct admac_chan, chan); 253b127315dSMartin Povišer struct admac_tx *adtx; 254b127315dSMartin Povišer 255b127315dSMartin Povišer if (direction != admac_chan_direction(adchan->no)) 256b127315dSMartin Povišer return NULL; 257b127315dSMartin Povišer 258b127315dSMartin Povišer adtx = kzalloc(sizeof(*adtx), GFP_NOWAIT); 259b127315dSMartin Povišer if (!adtx) 260b127315dSMartin Povišer return NULL; 261b127315dSMartin Povišer 262b127315dSMartin Povišer adtx->cyclic = true; 263b127315dSMartin Povišer 264b127315dSMartin Povišer adtx->buf_addr = buf_addr; 265b127315dSMartin Povišer adtx->buf_len = buf_len; 266b127315dSMartin Povišer adtx->buf_end = buf_addr + buf_len; 267b127315dSMartin Povišer adtx->period_len = period_len; 268b127315dSMartin Povišer 269b127315dSMartin Povišer adtx->submitted_pos = 0; 270b127315dSMartin Povišer adtx->reclaimed_pos = 0; 271b127315dSMartin Povišer 272b127315dSMartin Povišer dma_async_tx_descriptor_init(&adtx->tx, chan); 273b127315dSMartin Povišer adtx->tx.tx_submit = admac_tx_submit; 274b127315dSMartin Povišer adtx->tx.desc_free = admac_desc_free; 275b127315dSMartin Povišer 276b127315dSMartin Povišer return &adtx->tx; 277b127315dSMartin Povišer } 278b127315dSMartin Povišer 279b127315dSMartin Povišer /* 280b127315dSMartin Povišer * Write one hardware descriptor for a dmaengine cyclic transaction. 281b127315dSMartin Povišer */ 282b127315dSMartin Povišer static void admac_cyclic_write_one_desc(struct admac_data *ad, int channo, 283b127315dSMartin Povišer struct admac_tx *tx) 284b127315dSMartin Povišer { 285b127315dSMartin Povišer dma_addr_t addr; 286b127315dSMartin Povišer 287b127315dSMartin Povišer addr = tx->buf_addr + (tx->submitted_pos % tx->buf_len); 288b127315dSMartin Povišer 289b127315dSMartin Povišer /* If happens means we have buggy code */ 290b127315dSMartin Povišer WARN_ON_ONCE(addr + tx->period_len > tx->buf_end); 291b127315dSMartin Povišer 29211a72ae9SVinod Koul dev_dbg(ad->dev, "ch%d descriptor: addr=0x%pad len=0x%zx flags=0x%lx\n", 293b127315dSMartin Povišer channo, &addr, tx->period_len, FLAG_DESC_NOTIFY); 294b127315dSMartin Povišer 295ce4b461bSGeert Uytterhoeven writel_relaxed(lower_32_bits(addr), ad->base + REG_DESC_WRITE(channo)); 296ce4b461bSGeert Uytterhoeven writel_relaxed(upper_32_bits(addr), ad->base + REG_DESC_WRITE(channo)); 297b127315dSMartin Povišer writel_relaxed(tx->period_len, ad->base + REG_DESC_WRITE(channo)); 298b127315dSMartin Povišer writel_relaxed(FLAG_DESC_NOTIFY, ad->base + REG_DESC_WRITE(channo)); 299b127315dSMartin Povišer 300b127315dSMartin Povišer tx->submitted_pos += tx->period_len; 301b127315dSMartin Povišer tx->submitted_pos %= 2 * tx->buf_len; 302b127315dSMartin Povišer } 303b127315dSMartin Povišer 304b127315dSMartin Povišer /* 305b127315dSMartin Povišer * Write all the hardware descriptors for a dmaengine cyclic 306b127315dSMartin Povišer * transaction there is space for. 307b127315dSMartin Povišer */ 308b127315dSMartin Povišer static void admac_cyclic_write_desc(struct admac_data *ad, int channo, 309b127315dSMartin Povišer struct admac_tx *tx) 310b127315dSMartin Povišer { 311b127315dSMartin Povišer int i; 312b127315dSMartin Povišer 313b127315dSMartin Povišer for (i = 0; i < 4; i++) { 314b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_DESC_RING(channo)) & RING_FULL) 315b127315dSMartin Povišer break; 316b127315dSMartin Povišer admac_cyclic_write_one_desc(ad, channo, tx); 317b127315dSMartin Povišer } 318b127315dSMartin Povišer } 319b127315dSMartin Povišer 320b127315dSMartin Povišer static int admac_ring_noccupied_slots(int ringval) 321b127315dSMartin Povišer { 322b127315dSMartin Povišer int wrslot = FIELD_GET(RING_WRITE_SLOT, ringval); 323b127315dSMartin Povišer int rdslot = FIELD_GET(RING_READ_SLOT, ringval); 324b127315dSMartin Povišer 325b127315dSMartin Povišer if (wrslot != rdslot) { 326b127315dSMartin Povišer return (wrslot + 4 - rdslot) % 4; 327b127315dSMartin Povišer } else { 328b127315dSMartin Povišer WARN_ON((ringval & (RING_FULL | RING_EMPTY)) == 0); 329b127315dSMartin Povišer 330b127315dSMartin Povišer if (ringval & RING_FULL) 331b127315dSMartin Povišer return 4; 332b127315dSMartin Povišer else 333b127315dSMartin Povišer return 0; 334b127315dSMartin Povišer } 335b127315dSMartin Povišer } 336b127315dSMartin Povišer 337b127315dSMartin Povišer /* 338b127315dSMartin Povišer * Read from hardware the residue of a cyclic dmaengine transaction. 339b127315dSMartin Povišer */ 340b127315dSMartin Povišer static u32 admac_cyclic_read_residue(struct admac_data *ad, int channo, 341b127315dSMartin Povišer struct admac_tx *adtx) 342b127315dSMartin Povišer { 343b127315dSMartin Povišer u32 ring1, ring2; 344b127315dSMartin Povišer u32 residue1, residue2; 345b127315dSMartin Povišer int nreports; 346b127315dSMartin Povišer size_t pos; 347b127315dSMartin Povišer 348b127315dSMartin Povišer ring1 = readl_relaxed(ad->base + REG_REPORT_RING(channo)); 349b127315dSMartin Povišer residue1 = readl_relaxed(ad->base + REG_RESIDUE(channo)); 350b127315dSMartin Povišer ring2 = readl_relaxed(ad->base + REG_REPORT_RING(channo)); 351b127315dSMartin Povišer residue2 = readl_relaxed(ad->base + REG_RESIDUE(channo)); 352b127315dSMartin Povišer 353b127315dSMartin Povišer if (residue2 > residue1) { 354b127315dSMartin Povišer /* 355b127315dSMartin Povišer * Controller must have loaded next descriptor between 356b127315dSMartin Povišer * the two residue reads 357b127315dSMartin Povišer */ 358b127315dSMartin Povišer nreports = admac_ring_noccupied_slots(ring1) + 1; 359b127315dSMartin Povišer } else { 360b127315dSMartin Povišer /* No descriptor load between the two reads, ring2 is safe to use */ 361b127315dSMartin Povišer nreports = admac_ring_noccupied_slots(ring2); 362b127315dSMartin Povišer } 363b127315dSMartin Povišer 364b127315dSMartin Povišer pos = adtx->reclaimed_pos + adtx->period_len * (nreports + 1) - residue2; 365b127315dSMartin Povišer 366b127315dSMartin Povišer return adtx->buf_len - pos % adtx->buf_len; 367b127315dSMartin Povišer } 368b127315dSMartin Povišer 369b127315dSMartin Povišer static enum dma_status admac_tx_status(struct dma_chan *chan, dma_cookie_t cookie, 370b127315dSMartin Povišer struct dma_tx_state *txstate) 371b127315dSMartin Povišer { 372b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 373b127315dSMartin Povišer struct admac_data *ad = adchan->host; 374b127315dSMartin Povišer struct admac_tx *adtx; 375b127315dSMartin Povišer 376b127315dSMartin Povišer enum dma_status ret; 377b127315dSMartin Povišer size_t residue; 378b127315dSMartin Povišer unsigned long flags; 379b127315dSMartin Povišer 380b127315dSMartin Povišer ret = dma_cookie_status(chan, cookie, txstate); 381b127315dSMartin Povišer if (ret == DMA_COMPLETE || !txstate) 382b127315dSMartin Povišer return ret; 383b127315dSMartin Povišer 384b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 385b127315dSMartin Povišer adtx = adchan->current_tx; 386b127315dSMartin Povišer 387b127315dSMartin Povišer if (adtx && adtx->tx.cookie == cookie) { 388b127315dSMartin Povišer ret = DMA_IN_PROGRESS; 389b127315dSMartin Povišer residue = admac_cyclic_read_residue(ad, adchan->no, adtx); 390b127315dSMartin Povišer } else { 391b127315dSMartin Povišer ret = DMA_IN_PROGRESS; 392b127315dSMartin Povišer residue = 0; 393b127315dSMartin Povišer list_for_each_entry(adtx, &adchan->issued, node) { 394b127315dSMartin Povišer if (adtx->tx.cookie == cookie) { 395b127315dSMartin Povišer residue = adtx->buf_len; 396b127315dSMartin Povišer break; 397b127315dSMartin Povišer } 398b127315dSMartin Povišer } 399b127315dSMartin Povišer } 400b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 401b127315dSMartin Povišer 402b127315dSMartin Povišer dma_set_residue(txstate, residue); 403b127315dSMartin Povišer return ret; 404b127315dSMartin Povišer } 405b127315dSMartin Povišer 406b127315dSMartin Povišer static void admac_start_chan(struct admac_chan *adchan) 407b127315dSMartin Povišer { 408b127315dSMartin Povišer struct admac_data *ad = adchan->host; 409b127315dSMartin Povišer u32 startbit = 1 << (adchan->no / 2); 410b127315dSMartin Povišer 411b127315dSMartin Povišer writel_relaxed(STATUS_DESC_DONE | STATUS_ERR, 412b127315dSMartin Povišer ad->base + REG_CHAN_INTSTATUS(adchan->no, ad->irq_index)); 413b127315dSMartin Povišer writel_relaxed(STATUS_DESC_DONE | STATUS_ERR, 414b127315dSMartin Povišer ad->base + REG_CHAN_INTMASK(adchan->no, ad->irq_index)); 415b127315dSMartin Povišer 416b127315dSMartin Povišer switch (admac_chan_direction(adchan->no)) { 417b127315dSMartin Povišer case DMA_MEM_TO_DEV: 418b127315dSMartin Povišer writel_relaxed(startbit, ad->base + REG_TX_START); 419b127315dSMartin Povišer break; 420b127315dSMartin Povišer case DMA_DEV_TO_MEM: 421b127315dSMartin Povišer writel_relaxed(startbit, ad->base + REG_RX_START); 422b127315dSMartin Povišer break; 423b127315dSMartin Povišer default: 424b127315dSMartin Povišer break; 425b127315dSMartin Povišer } 426b127315dSMartin Povišer dev_dbg(adchan->host->dev, "ch%d start\n", adchan->no); 427b127315dSMartin Povišer } 428b127315dSMartin Povišer 429b127315dSMartin Povišer static void admac_stop_chan(struct admac_chan *adchan) 430b127315dSMartin Povišer { 431b127315dSMartin Povišer struct admac_data *ad = adchan->host; 432b127315dSMartin Povišer u32 stopbit = 1 << (adchan->no / 2); 433b127315dSMartin Povišer 434b127315dSMartin Povišer switch (admac_chan_direction(adchan->no)) { 435b127315dSMartin Povišer case DMA_MEM_TO_DEV: 436b127315dSMartin Povišer writel_relaxed(stopbit, ad->base + REG_TX_STOP); 437b127315dSMartin Povišer break; 438b127315dSMartin Povišer case DMA_DEV_TO_MEM: 439b127315dSMartin Povišer writel_relaxed(stopbit, ad->base + REG_RX_STOP); 440b127315dSMartin Povišer break; 441b127315dSMartin Povišer default: 442b127315dSMartin Povišer break; 443b127315dSMartin Povišer } 444b127315dSMartin Povišer dev_dbg(adchan->host->dev, "ch%d stop\n", adchan->no); 445b127315dSMartin Povišer } 446b127315dSMartin Povišer 447b127315dSMartin Povišer static void admac_reset_rings(struct admac_chan *adchan) 448b127315dSMartin Povišer { 449b127315dSMartin Povišer struct admac_data *ad = adchan->host; 450b127315dSMartin Povišer 451b127315dSMartin Povišer writel_relaxed(REG_CHAN_CTL_RST_RINGS, 452b127315dSMartin Povišer ad->base + REG_CHAN_CTL(adchan->no)); 453b127315dSMartin Povišer writel_relaxed(0, ad->base + REG_CHAN_CTL(adchan->no)); 454b127315dSMartin Povišer } 455b127315dSMartin Povišer 456b127315dSMartin Povišer static void admac_start_current_tx(struct admac_chan *adchan) 457b127315dSMartin Povišer { 458b127315dSMartin Povišer struct admac_data *ad = adchan->host; 459b127315dSMartin Povišer int ch = adchan->no; 460b127315dSMartin Povišer 461b127315dSMartin Povišer admac_reset_rings(adchan); 462b127315dSMartin Povišer writel_relaxed(0, ad->base + REG_CHAN_CTL(ch)); 463b127315dSMartin Povišer 464b127315dSMartin Povišer admac_cyclic_write_one_desc(ad, ch, adchan->current_tx); 465b127315dSMartin Povišer admac_start_chan(adchan); 466b127315dSMartin Povišer admac_cyclic_write_desc(ad, ch, adchan->current_tx); 467b127315dSMartin Povišer } 468b127315dSMartin Povišer 469b127315dSMartin Povišer static void admac_issue_pending(struct dma_chan *chan) 470b127315dSMartin Povišer { 471b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 472b127315dSMartin Povišer struct admac_tx *tx; 473b127315dSMartin Povišer unsigned long flags; 474b127315dSMartin Povišer 475b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 476b127315dSMartin Povišer list_splice_tail_init(&adchan->submitted, &adchan->issued); 477b127315dSMartin Povišer if (!list_empty(&adchan->issued) && !adchan->current_tx) { 478b127315dSMartin Povišer tx = list_first_entry(&adchan->issued, struct admac_tx, node); 479b127315dSMartin Povišer list_del(&tx->node); 480b127315dSMartin Povišer 481b127315dSMartin Povišer adchan->current_tx = tx; 482b127315dSMartin Povišer adchan->nperiod_acks = 0; 483b127315dSMartin Povišer admac_start_current_tx(adchan); 484b127315dSMartin Povišer } 485b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 486b127315dSMartin Povišer } 487b127315dSMartin Povišer 488b127315dSMartin Povišer static int admac_pause(struct dma_chan *chan) 489b127315dSMartin Povišer { 490b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 491b127315dSMartin Povišer 492b127315dSMartin Povišer admac_stop_chan(adchan); 493b127315dSMartin Povišer 494b127315dSMartin Povišer return 0; 495b127315dSMartin Povišer } 496b127315dSMartin Povišer 497b127315dSMartin Povišer static int admac_resume(struct dma_chan *chan) 498b127315dSMartin Povišer { 499b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 500b127315dSMartin Povišer 501b127315dSMartin Povišer admac_start_chan(adchan); 502b127315dSMartin Povišer 503b127315dSMartin Povišer return 0; 504b127315dSMartin Povišer } 505b127315dSMartin Povišer 506b127315dSMartin Povišer static int admac_terminate_all(struct dma_chan *chan) 507b127315dSMartin Povišer { 508b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 509b127315dSMartin Povišer unsigned long flags; 510b127315dSMartin Povišer 511b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 512b127315dSMartin Povišer admac_stop_chan(adchan); 513b127315dSMartin Povišer admac_reset_rings(adchan); 514b127315dSMartin Povišer 515*d9503be5SMartin Povišer if (adchan->current_tx) { 516*d9503be5SMartin Povišer list_add_tail(&adchan->current_tx->node, &adchan->to_free); 517b127315dSMartin Povišer adchan->current_tx = NULL; 518*d9503be5SMartin Povišer } 519b127315dSMartin Povišer /* 520b127315dSMartin Povišer * Descriptors can only be freed after the tasklet 521b127315dSMartin Povišer * has been killed (in admac_synchronize). 522b127315dSMartin Povišer */ 523b127315dSMartin Povišer list_splice_tail_init(&adchan->submitted, &adchan->to_free); 524b127315dSMartin Povišer list_splice_tail_init(&adchan->issued, &adchan->to_free); 525b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 526b127315dSMartin Povišer 527b127315dSMartin Povišer return 0; 528b127315dSMartin Povišer } 529b127315dSMartin Povišer 530b127315dSMartin Povišer static void admac_synchronize(struct dma_chan *chan) 531b127315dSMartin Povišer { 532b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 533b127315dSMartin Povišer struct admac_tx *adtx, *_adtx; 534b127315dSMartin Povišer unsigned long flags; 535b127315dSMartin Povišer LIST_HEAD(head); 536b127315dSMartin Povišer 537b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 538b127315dSMartin Povišer list_splice_tail_init(&adchan->to_free, &head); 539b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 540b127315dSMartin Povišer 541b127315dSMartin Povišer tasklet_kill(&adchan->tasklet); 542b127315dSMartin Povišer 543b127315dSMartin Povišer list_for_each_entry_safe(adtx, _adtx, &head, node) { 544b127315dSMartin Povišer list_del(&adtx->node); 545b127315dSMartin Povišer admac_desc_free(&adtx->tx); 546b127315dSMartin Povišer } 547b127315dSMartin Povišer } 548b127315dSMartin Povišer 549b127315dSMartin Povišer static int admac_alloc_chan_resources(struct dma_chan *chan) 550b127315dSMartin Povišer { 551b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 552568aa6ddSMartin Povišer struct admac_data *ad = adchan->host; 553568aa6ddSMartin Povišer int ret; 554b127315dSMartin Povišer 555b127315dSMartin Povišer dma_cookie_init(&adchan->chan); 556568aa6ddSMartin Povišer ret = admac_alloc_sram_carveout(ad, admac_chan_direction(adchan->no), 557568aa6ddSMartin Povišer &adchan->carveout); 558568aa6ddSMartin Povišer if (ret < 0) 559568aa6ddSMartin Povišer return ret; 560568aa6ddSMartin Povišer 561568aa6ddSMartin Povišer writel_relaxed(adchan->carveout, 562568aa6ddSMartin Povišer ad->base + REG_CHAN_SRAM_CARVEOUT(adchan->no)); 563b127315dSMartin Povišer return 0; 564b127315dSMartin Povišer } 565b127315dSMartin Povišer 566b127315dSMartin Povišer static void admac_free_chan_resources(struct dma_chan *chan) 567b127315dSMartin Povišer { 568568aa6ddSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 569568aa6ddSMartin Povišer 570b127315dSMartin Povišer admac_terminate_all(chan); 571b127315dSMartin Povišer admac_synchronize(chan); 572568aa6ddSMartin Povišer admac_free_sram_carveout(adchan->host, admac_chan_direction(adchan->no), 573568aa6ddSMartin Povišer adchan->carveout); 574b127315dSMartin Povišer } 575b127315dSMartin Povišer 576b127315dSMartin Povišer static struct dma_chan *admac_dma_of_xlate(struct of_phandle_args *dma_spec, 577b127315dSMartin Povišer struct of_dma *ofdma) 578b127315dSMartin Povišer { 579b127315dSMartin Povišer struct admac_data *ad = (struct admac_data *) ofdma->of_dma_data; 580b127315dSMartin Povišer unsigned int index; 581b127315dSMartin Povišer 582b127315dSMartin Povišer if (dma_spec->args_count != 1) 583b127315dSMartin Povišer return NULL; 584b127315dSMartin Povišer 585b127315dSMartin Povišer index = dma_spec->args[0]; 586b127315dSMartin Povišer 587b127315dSMartin Povišer if (index >= ad->nchannels) { 588b127315dSMartin Povišer dev_err(ad->dev, "channel index %u out of bounds\n", index); 589b127315dSMartin Povišer return NULL; 590b127315dSMartin Povišer } 591b127315dSMartin Povišer 5928454f880SMartin Povišer return dma_get_slave_channel(&ad->channels[index].chan); 593b127315dSMartin Povišer } 594b127315dSMartin Povišer 595b127315dSMartin Povišer static int admac_drain_reports(struct admac_data *ad, int channo) 596b127315dSMartin Povišer { 597b127315dSMartin Povišer int count; 598b127315dSMartin Povišer 599b127315dSMartin Povišer for (count = 0; count < 4; count++) { 600b127315dSMartin Povišer u32 countval_hi, countval_lo, unk1, flags; 601b127315dSMartin Povišer 602b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_REPORT_RING(channo)) & RING_EMPTY) 603b127315dSMartin Povišer break; 604b127315dSMartin Povišer 605b127315dSMartin Povišer countval_lo = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 606b127315dSMartin Povišer countval_hi = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 607b127315dSMartin Povišer unk1 = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 608b127315dSMartin Povišer flags = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 609b127315dSMartin Povišer 610b127315dSMartin Povišer dev_dbg(ad->dev, "ch%d report: countval=0x%llx unk1=0x%x flags=0x%x\n", 611b127315dSMartin Povišer channo, ((u64) countval_hi) << 32 | countval_lo, unk1, flags); 612b127315dSMartin Povišer } 613b127315dSMartin Povišer 614b127315dSMartin Povišer return count; 615b127315dSMartin Povišer } 616b127315dSMartin Povišer 617b127315dSMartin Povišer static void admac_handle_status_err(struct admac_data *ad, int channo) 618b127315dSMartin Povišer { 619b127315dSMartin Povišer bool handled = false; 620b127315dSMartin Povišer 621b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_DESC_RING(channo)) & RING_ERR) { 622b127315dSMartin Povišer writel_relaxed(RING_ERR, ad->base + REG_DESC_RING(channo)); 623b127315dSMartin Povišer dev_err_ratelimited(ad->dev, "ch%d descriptor ring error\n", channo); 624b127315dSMartin Povišer handled = true; 625b127315dSMartin Povišer } 626b127315dSMartin Povišer 627b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_REPORT_RING(channo)) & RING_ERR) { 628b127315dSMartin Povišer writel_relaxed(RING_ERR, ad->base + REG_REPORT_RING(channo)); 629b127315dSMartin Povišer dev_err_ratelimited(ad->dev, "ch%d report ring error\n", channo); 630b127315dSMartin Povišer handled = true; 631b127315dSMartin Povišer } 632b127315dSMartin Povišer 633b127315dSMartin Povišer if (unlikely(!handled)) { 634b127315dSMartin Povišer dev_err(ad->dev, "ch%d unknown error, masking errors as cause of IRQs\n", channo); 635b127315dSMartin Povišer admac_modify(ad, REG_CHAN_INTMASK(channo, ad->irq_index), 636b127315dSMartin Povišer STATUS_ERR, 0); 637b127315dSMartin Povišer } 638b127315dSMartin Povišer } 639b127315dSMartin Povišer 640b127315dSMartin Povišer static void admac_handle_status_desc_done(struct admac_data *ad, int channo) 641b127315dSMartin Povišer { 642b127315dSMartin Povišer struct admac_chan *adchan = &ad->channels[channo]; 643b127315dSMartin Povišer unsigned long flags; 644b127315dSMartin Povišer int nreports; 645b127315dSMartin Povišer 646b127315dSMartin Povišer writel_relaxed(STATUS_DESC_DONE, 647b127315dSMartin Povišer ad->base + REG_CHAN_INTSTATUS(channo, ad->irq_index)); 648b127315dSMartin Povišer 649b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 650b127315dSMartin Povišer nreports = admac_drain_reports(ad, channo); 651b127315dSMartin Povišer 652b127315dSMartin Povišer if (adchan->current_tx) { 653b127315dSMartin Povišer struct admac_tx *tx = adchan->current_tx; 654b127315dSMartin Povišer 655b127315dSMartin Povišer adchan->nperiod_acks += nreports; 656b127315dSMartin Povišer tx->reclaimed_pos += nreports * tx->period_len; 657b127315dSMartin Povišer tx->reclaimed_pos %= 2 * tx->buf_len; 658b127315dSMartin Povišer 659b127315dSMartin Povišer admac_cyclic_write_desc(ad, channo, tx); 660b127315dSMartin Povišer tasklet_schedule(&adchan->tasklet); 661b127315dSMartin Povišer } 662b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 663b127315dSMartin Povišer } 664b127315dSMartin Povišer 665b127315dSMartin Povišer static void admac_handle_chan_int(struct admac_data *ad, int no) 666b127315dSMartin Povišer { 667b127315dSMartin Povišer u32 cause = readl_relaxed(ad->base + REG_CHAN_INTSTATUS(no, ad->irq_index)); 668b127315dSMartin Povišer 669b127315dSMartin Povišer if (cause & STATUS_ERR) 670b127315dSMartin Povišer admac_handle_status_err(ad, no); 671b127315dSMartin Povišer 672b127315dSMartin Povišer if (cause & STATUS_DESC_DONE) 673b127315dSMartin Povišer admac_handle_status_desc_done(ad, no); 674b127315dSMartin Povišer } 675b127315dSMartin Povišer 676b127315dSMartin Povišer static irqreturn_t admac_interrupt(int irq, void *devid) 677b127315dSMartin Povišer { 678b127315dSMartin Povišer struct admac_data *ad = devid; 679a288fd15SMartin Povišer u32 rx_intstate, tx_intstate, global_intstate; 680b127315dSMartin Povišer int i; 681b127315dSMartin Povišer 682b127315dSMartin Povišer rx_intstate = readl_relaxed(ad->base + REG_RX_INTSTATE(ad->irq_index)); 683b127315dSMartin Povišer tx_intstate = readl_relaxed(ad->base + REG_TX_INTSTATE(ad->irq_index)); 684a288fd15SMartin Povišer global_intstate = readl_relaxed(ad->base + REG_GLOBAL_INTSTATE(ad->irq_index)); 685b127315dSMartin Povišer 686a288fd15SMartin Povišer if (!tx_intstate && !rx_intstate && !global_intstate) 687b127315dSMartin Povišer return IRQ_NONE; 688b127315dSMartin Povišer 689b127315dSMartin Povišer for (i = 0; i < ad->nchannels; i += 2) { 690b127315dSMartin Povišer if (tx_intstate & 1) 691b127315dSMartin Povišer admac_handle_chan_int(ad, i); 692b127315dSMartin Povišer tx_intstate >>= 1; 693b127315dSMartin Povišer } 694b127315dSMartin Povišer 695b127315dSMartin Povišer for (i = 1; i < ad->nchannels; i += 2) { 696b127315dSMartin Povišer if (rx_intstate & 1) 697b127315dSMartin Povišer admac_handle_chan_int(ad, i); 698b127315dSMartin Povišer rx_intstate >>= 1; 699b127315dSMartin Povišer } 700b127315dSMartin Povišer 701a288fd15SMartin Povišer if (global_intstate) { 702a288fd15SMartin Povišer dev_warn(ad->dev, "clearing unknown global interrupt flag: %x\n", 703a288fd15SMartin Povišer global_intstate); 704a288fd15SMartin Povišer writel_relaxed(~(u32) 0, ad->base + REG_GLOBAL_INTSTATE(ad->irq_index)); 705a288fd15SMartin Povišer } 706a288fd15SMartin Povišer 707b127315dSMartin Povišer return IRQ_HANDLED; 708b127315dSMartin Povišer } 709b127315dSMartin Povišer 710b127315dSMartin Povišer static void admac_chan_tasklet(struct tasklet_struct *t) 711b127315dSMartin Povišer { 712b127315dSMartin Povišer struct admac_chan *adchan = from_tasklet(adchan, t, tasklet); 713b127315dSMartin Povišer struct admac_tx *adtx; 714b127315dSMartin Povišer struct dmaengine_desc_callback cb; 715b127315dSMartin Povišer struct dmaengine_result tx_result; 716b127315dSMartin Povišer int nacks; 717b127315dSMartin Povišer 718b127315dSMartin Povišer spin_lock_irq(&adchan->lock); 719b127315dSMartin Povišer adtx = adchan->current_tx; 720b127315dSMartin Povišer nacks = adchan->nperiod_acks; 721b127315dSMartin Povišer adchan->nperiod_acks = 0; 722b127315dSMartin Povišer spin_unlock_irq(&adchan->lock); 723b127315dSMartin Povišer 724b127315dSMartin Povišer if (!adtx || !nacks) 725b127315dSMartin Povišer return; 726b127315dSMartin Povišer 727b127315dSMartin Povišer tx_result.result = DMA_TRANS_NOERROR; 728b127315dSMartin Povišer tx_result.residue = 0; 729b127315dSMartin Povišer 730b127315dSMartin Povišer dmaengine_desc_get_callback(&adtx->tx, &cb); 731b127315dSMartin Povišer while (nacks--) 732b127315dSMartin Povišer dmaengine_desc_callback_invoke(&cb, &tx_result); 733b127315dSMartin Povišer } 734b127315dSMartin Povišer 735b127315dSMartin Povišer static int admac_device_config(struct dma_chan *chan, 736b127315dSMartin Povišer struct dma_slave_config *config) 737b127315dSMartin Povišer { 738b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 739b127315dSMartin Povišer struct admac_data *ad = adchan->host; 740b127315dSMartin Povišer bool is_tx = admac_chan_direction(adchan->no) == DMA_MEM_TO_DEV; 741b127315dSMartin Povišer int wordsize = 0; 742b127315dSMartin Povišer u32 bus_width = 0; 743b127315dSMartin Povišer 744b127315dSMartin Povišer switch (is_tx ? config->dst_addr_width : config->src_addr_width) { 745b127315dSMartin Povišer case DMA_SLAVE_BUSWIDTH_1_BYTE: 746b127315dSMartin Povišer wordsize = 1; 747b127315dSMartin Povišer bus_width |= BUS_WIDTH_8BIT; 748b127315dSMartin Povišer break; 749b127315dSMartin Povišer case DMA_SLAVE_BUSWIDTH_2_BYTES: 750b127315dSMartin Povišer wordsize = 2; 751b127315dSMartin Povišer bus_width |= BUS_WIDTH_16BIT; 752b127315dSMartin Povišer break; 753b127315dSMartin Povišer case DMA_SLAVE_BUSWIDTH_4_BYTES: 754b127315dSMartin Povišer wordsize = 4; 755b127315dSMartin Povišer bus_width |= BUS_WIDTH_32BIT; 756b127315dSMartin Povišer break; 757b127315dSMartin Povišer default: 758b127315dSMartin Povišer return -EINVAL; 759b127315dSMartin Povišer } 760b127315dSMartin Povišer 761b127315dSMartin Povišer /* 762b127315dSMartin Povišer * We take port_window_size to be the number of words in a frame. 763b127315dSMartin Povišer * 764b127315dSMartin Povišer * The controller has some means of out-of-band signalling, to the peripheral, 765b127315dSMartin Povišer * of words position in a frame. That's where the importance of this control 766b127315dSMartin Povišer * comes from. 767b127315dSMartin Povišer */ 768b127315dSMartin Povišer switch (is_tx ? config->dst_port_window_size : config->src_port_window_size) { 769b127315dSMartin Povišer case 0 ... 1: 770b127315dSMartin Povišer break; 771b127315dSMartin Povišer case 2: 772b127315dSMartin Povišer bus_width |= BUS_WIDTH_FRAME_2_WORDS; 773b127315dSMartin Povišer break; 774b127315dSMartin Povišer case 4: 775b127315dSMartin Povišer bus_width |= BUS_WIDTH_FRAME_4_WORDS; 776b127315dSMartin Povišer break; 777b127315dSMartin Povišer default: 778b127315dSMartin Povišer return -EINVAL; 779b127315dSMartin Povišer } 780b127315dSMartin Povišer 781b127315dSMartin Povišer writel_relaxed(bus_width, ad->base + REG_BUS_WIDTH(adchan->no)); 782b127315dSMartin Povišer 783b127315dSMartin Povišer /* 784b127315dSMartin Povišer * By FIFOCTL_LIMIT we seem to set the maximal number of bytes allowed to be 785b127315dSMartin Povišer * held in controller's per-channel FIFO. Transfers seem to be triggered 786b127315dSMartin Povišer * around the time FIFO occupancy touches FIFOCTL_THRESHOLD. 787b127315dSMartin Povišer * 788b127315dSMartin Povišer * The numbers we set are more or less arbitrary. 789b127315dSMartin Povišer */ 790b127315dSMartin Povišer writel_relaxed(FIELD_PREP(CHAN_FIFOCTL_LIMIT, 0x30 * wordsize) 791b127315dSMartin Povišer | FIELD_PREP(CHAN_FIFOCTL_THRESHOLD, 0x18 * wordsize), 792b127315dSMartin Povišer ad->base + REG_CHAN_FIFOCTL(adchan->no)); 793b127315dSMartin Povišer 794b127315dSMartin Povišer return 0; 795b127315dSMartin Povišer } 796b127315dSMartin Povišer 797b127315dSMartin Povišer static int admac_probe(struct platform_device *pdev) 798b127315dSMartin Povišer { 799b127315dSMartin Povišer struct device_node *np = pdev->dev.of_node; 800b127315dSMartin Povišer struct admac_data *ad; 801b127315dSMartin Povišer struct dma_device *dma; 802b127315dSMartin Povišer int nchannels; 803b127315dSMartin Povišer int err, irq, i; 804b127315dSMartin Povišer 805b127315dSMartin Povišer err = of_property_read_u32(np, "dma-channels", &nchannels); 806b127315dSMartin Povišer if (err || nchannels > NCHANNELS_MAX) { 807b127315dSMartin Povišer dev_err(&pdev->dev, "missing or invalid dma-channels property\n"); 808b127315dSMartin Povišer return -EINVAL; 809b127315dSMartin Povišer } 810b127315dSMartin Povišer 811b127315dSMartin Povišer ad = devm_kzalloc(&pdev->dev, struct_size(ad, channels, nchannels), GFP_KERNEL); 812b127315dSMartin Povišer if (!ad) 813b127315dSMartin Povišer return -ENOMEM; 814b127315dSMartin Povišer 815b127315dSMartin Povišer platform_set_drvdata(pdev, ad); 816b127315dSMartin Povišer ad->dev = &pdev->dev; 817b127315dSMartin Povišer ad->nchannels = nchannels; 818568aa6ddSMartin Povišer mutex_init(&ad->cache_alloc_lock); 819b127315dSMartin Povišer 820b127315dSMartin Povišer /* 821b127315dSMartin Povišer * The controller has 4 IRQ outputs. Try them all until 822b127315dSMartin Povišer * we find one we can use. 823b127315dSMartin Povišer */ 824b127315dSMartin Povišer for (i = 0; i < IRQ_NOUTPUTS; i++) { 825b127315dSMartin Povišer irq = platform_get_irq_optional(pdev, i); 826b127315dSMartin Povišer if (irq >= 0) { 827b127315dSMartin Povišer ad->irq_index = i; 828b127315dSMartin Povišer break; 829b127315dSMartin Povišer } 830b127315dSMartin Povišer } 831b127315dSMartin Povišer 832b127315dSMartin Povišer if (irq < 0) 833b127315dSMartin Povišer return dev_err_probe(&pdev->dev, irq, "no usable interrupt\n"); 83407243159SMartin Povišer ad->irq = irq; 835b127315dSMartin Povišer 836b127315dSMartin Povišer ad->base = devm_platform_ioremap_resource(pdev, 0); 837b127315dSMartin Povišer if (IS_ERR(ad->base)) 838b127315dSMartin Povišer return dev_err_probe(&pdev->dev, PTR_ERR(ad->base), 839b127315dSMartin Povišer "unable to obtain MMIO resource\n"); 840b127315dSMartin Povišer 8416aed75d7SMartin Povišer ad->rstc = devm_reset_control_get_optional_shared(&pdev->dev, NULL); 8426aed75d7SMartin Povišer if (IS_ERR(ad->rstc)) 8436aed75d7SMartin Povišer return PTR_ERR(ad->rstc); 8446aed75d7SMartin Povišer 845b127315dSMartin Povišer dma = &ad->dma; 846b127315dSMartin Povišer 847b127315dSMartin Povišer dma_cap_set(DMA_PRIVATE, dma->cap_mask); 848b127315dSMartin Povišer dma_cap_set(DMA_CYCLIC, dma->cap_mask); 849b127315dSMartin Povišer 850b127315dSMartin Povišer dma->dev = &pdev->dev; 851b127315dSMartin Povišer dma->device_alloc_chan_resources = admac_alloc_chan_resources; 852b127315dSMartin Povišer dma->device_free_chan_resources = admac_free_chan_resources; 853b127315dSMartin Povišer dma->device_tx_status = admac_tx_status; 854b127315dSMartin Povišer dma->device_issue_pending = admac_issue_pending; 855b127315dSMartin Povišer dma->device_terminate_all = admac_terminate_all; 856b127315dSMartin Povišer dma->device_synchronize = admac_synchronize; 857b127315dSMartin Povišer dma->device_prep_dma_cyclic = admac_prep_dma_cyclic; 858b127315dSMartin Povišer dma->device_config = admac_device_config; 859b127315dSMartin Povišer dma->device_pause = admac_pause; 860b127315dSMartin Povišer dma->device_resume = admac_resume; 861b127315dSMartin Povišer 862b127315dSMartin Povišer dma->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM); 863b127315dSMartin Povišer dma->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST; 8646e96adcaSMartin Povišer dma->src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | 8656e96adcaSMartin Povišer BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | 8666e96adcaSMartin Povišer BIT(DMA_SLAVE_BUSWIDTH_4_BYTES); 867b127315dSMartin Povišer dma->dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | 868b127315dSMartin Povišer BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | 869b127315dSMartin Povišer BIT(DMA_SLAVE_BUSWIDTH_4_BYTES); 870b127315dSMartin Povišer 871b127315dSMartin Povišer INIT_LIST_HEAD(&dma->channels); 872b127315dSMartin Povišer for (i = 0; i < nchannels; i++) { 873b127315dSMartin Povišer struct admac_chan *adchan = &ad->channels[i]; 874b127315dSMartin Povišer 875b127315dSMartin Povišer adchan->host = ad; 876b127315dSMartin Povišer adchan->no = i; 877b127315dSMartin Povišer adchan->chan.device = &ad->dma; 878b127315dSMartin Povišer spin_lock_init(&adchan->lock); 879b127315dSMartin Povišer INIT_LIST_HEAD(&adchan->submitted); 880b127315dSMartin Povišer INIT_LIST_HEAD(&adchan->issued); 881b127315dSMartin Povišer INIT_LIST_HEAD(&adchan->to_free); 882b127315dSMartin Povišer list_add_tail(&adchan->chan.device_node, &dma->channels); 883b127315dSMartin Povišer tasklet_setup(&adchan->tasklet, admac_chan_tasklet); 884b127315dSMartin Povišer } 885b127315dSMartin Povišer 8866aed75d7SMartin Povišer err = reset_control_reset(ad->rstc); 887b127315dSMartin Povišer if (err) 88807243159SMartin Povišer return dev_err_probe(&pdev->dev, err, 8896aed75d7SMartin Povišer "unable to trigger reset\n"); 8906aed75d7SMartin Povišer 8916aed75d7SMartin Povišer err = request_irq(irq, admac_interrupt, 0, dev_name(&pdev->dev), ad); 8926aed75d7SMartin Povišer if (err) { 8936aed75d7SMartin Povišer dev_err_probe(&pdev->dev, err, 89407243159SMartin Povišer "unable to register interrupt\n"); 8956aed75d7SMartin Povišer goto free_reset; 8966aed75d7SMartin Povišer } 89707243159SMartin Povišer 89807243159SMartin Povišer err = dma_async_device_register(&ad->dma); 89907243159SMartin Povišer if (err) { 90007243159SMartin Povišer dev_err_probe(&pdev->dev, err, "failed to register DMA device\n"); 90107243159SMartin Povišer goto free_irq; 90207243159SMartin Povišer } 903b127315dSMartin Povišer 904b127315dSMartin Povišer err = of_dma_controller_register(pdev->dev.of_node, admac_dma_of_xlate, ad); 905b127315dSMartin Povišer if (err) { 906b127315dSMartin Povišer dma_async_device_unregister(&ad->dma); 90707243159SMartin Povišer dev_err_probe(&pdev->dev, err, "failed to register with OF\n"); 90807243159SMartin Povišer goto free_irq; 909b127315dSMartin Povišer } 910b127315dSMartin Povišer 911568aa6ddSMartin Povišer ad->txcache.size = readl_relaxed(ad->base + REG_TX_SRAM_SIZE); 912568aa6ddSMartin Povišer ad->rxcache.size = readl_relaxed(ad->base + REG_RX_SRAM_SIZE); 913568aa6ddSMartin Povišer 914568aa6ddSMartin Povišer dev_info(&pdev->dev, "Audio DMA Controller\n"); 915568aa6ddSMartin Povišer dev_info(&pdev->dev, "imprint %x TX cache %u RX cache %u\n", 916568aa6ddSMartin Povišer readl_relaxed(ad->base + REG_IMPRINT), ad->txcache.size, ad->rxcache.size); 917568aa6ddSMartin Povišer 918b127315dSMartin Povišer return 0; 91907243159SMartin Povišer 92007243159SMartin Povišer free_irq: 92107243159SMartin Povišer free_irq(ad->irq, ad); 9226aed75d7SMartin Povišer free_reset: 9236aed75d7SMartin Povišer reset_control_rearm(ad->rstc); 92407243159SMartin Povišer return err; 925b127315dSMartin Povišer } 926b127315dSMartin Povišer 927b127315dSMartin Povišer static int admac_remove(struct platform_device *pdev) 928b127315dSMartin Povišer { 929b127315dSMartin Povišer struct admac_data *ad = platform_get_drvdata(pdev); 930b127315dSMartin Povišer 931b127315dSMartin Povišer of_dma_controller_free(pdev->dev.of_node); 932b127315dSMartin Povišer dma_async_device_unregister(&ad->dma); 93307243159SMartin Povišer free_irq(ad->irq, ad); 9346aed75d7SMartin Povišer reset_control_rearm(ad->rstc); 935b127315dSMartin Povišer 936b127315dSMartin Povišer return 0; 937b127315dSMartin Povišer } 938b127315dSMartin Povišer 939b127315dSMartin Povišer static const struct of_device_id admac_of_match[] = { 940b127315dSMartin Povišer { .compatible = "apple,admac", }, 941b127315dSMartin Povišer { } 942b127315dSMartin Povišer }; 943b127315dSMartin Povišer MODULE_DEVICE_TABLE(of, admac_of_match); 944b127315dSMartin Povišer 945b127315dSMartin Povišer static struct platform_driver apple_admac_driver = { 946b127315dSMartin Povišer .driver = { 947b127315dSMartin Povišer .name = "apple-admac", 948b127315dSMartin Povišer .of_match_table = admac_of_match, 949b127315dSMartin Povišer }, 950b127315dSMartin Povišer .probe = admac_probe, 951b127315dSMartin Povišer .remove = admac_remove, 952b127315dSMartin Povišer }; 953b127315dSMartin Povišer module_platform_driver(apple_admac_driver); 954b127315dSMartin Povišer 955b127315dSMartin Povišer MODULE_AUTHOR("Martin Povišer <povik+lin@cutebit.org>"); 956b127315dSMartin Povišer MODULE_DESCRIPTION("Driver for Audio DMA Controller (ADMAC) on Apple SoCs"); 957b127315dSMartin Povišer MODULE_LICENSE("GPL"); 958