1b127315dSMartin Povišer // SPDX-License-Identifier: GPL-2.0-only 2b127315dSMartin Povišer /* 3b127315dSMartin Povišer * Driver for Audio DMA Controller (ADMAC) on t8103 (M1) and other Apple chips 4b127315dSMartin Povišer * 5b127315dSMartin Povišer * Copyright (C) The Asahi Linux Contributors 6b127315dSMartin Povišer */ 7b127315dSMartin Povišer 8b127315dSMartin Povišer #include <linux/bits.h> 9b127315dSMartin Povišer #include <linux/bitfield.h> 10b127315dSMartin Povišer #include <linux/device.h> 11b127315dSMartin Povišer #include <linux/init.h> 12b127315dSMartin Povišer #include <linux/module.h> 13b127315dSMartin Povišer #include <linux/of_device.h> 14b127315dSMartin Povišer #include <linux/of_dma.h> 156aed75d7SMartin Povišer #include <linux/reset.h> 16b127315dSMartin Povišer #include <linux/spinlock.h> 176aed75d7SMartin Povišer #include <linux/interrupt.h> 18b127315dSMartin Povišer 19b127315dSMartin Povišer #include "dmaengine.h" 20b127315dSMartin Povišer 21b127315dSMartin Povišer #define NCHANNELS_MAX 64 22b127315dSMartin Povišer #define IRQ_NOUTPUTS 4 23b127315dSMartin Povišer 24*568aa6ddSMartin Povišer /* 25*568aa6ddSMartin Povišer * For allocation purposes we split the cache 26*568aa6ddSMartin Povišer * memory into blocks of fixed size (given in bytes). 27*568aa6ddSMartin Povišer */ 28*568aa6ddSMartin Povišer #define SRAM_BLOCK 2048 29*568aa6ddSMartin Povišer 30b127315dSMartin Povišer #define RING_WRITE_SLOT GENMASK(1, 0) 31b127315dSMartin Povišer #define RING_READ_SLOT GENMASK(5, 4) 32b127315dSMartin Povišer #define RING_FULL BIT(9) 33b127315dSMartin Povišer #define RING_EMPTY BIT(8) 34b127315dSMartin Povišer #define RING_ERR BIT(10) 35b127315dSMartin Povišer 36b127315dSMartin Povišer #define STATUS_DESC_DONE BIT(0) 37b127315dSMartin Povišer #define STATUS_ERR BIT(6) 38b127315dSMartin Povišer 39b127315dSMartin Povišer #define FLAG_DESC_NOTIFY BIT(16) 40b127315dSMartin Povišer 41b127315dSMartin Povišer #define REG_TX_START 0x0000 42b127315dSMartin Povišer #define REG_TX_STOP 0x0004 43b127315dSMartin Povišer #define REG_RX_START 0x0008 44b127315dSMartin Povišer #define REG_RX_STOP 0x000c 45*568aa6ddSMartin Povišer #define REG_IMPRINT 0x0090 46*568aa6ddSMartin Povišer #define REG_TX_SRAM_SIZE 0x0094 47*568aa6ddSMartin Povišer #define REG_RX_SRAM_SIZE 0x0098 48b127315dSMartin Povišer 49b127315dSMartin Povišer #define REG_CHAN_CTL(ch) (0x8000 + (ch) * 0x200) 50b127315dSMartin Povišer #define REG_CHAN_CTL_RST_RINGS BIT(0) 51b127315dSMartin Povišer 52b127315dSMartin Povišer #define REG_DESC_RING(ch) (0x8070 + (ch) * 0x200) 53b127315dSMartin Povišer #define REG_REPORT_RING(ch) (0x8074 + (ch) * 0x200) 54b127315dSMartin Povišer 55b127315dSMartin Povišer #define REG_RESIDUE(ch) (0x8064 + (ch) * 0x200) 56b127315dSMartin Povišer 57b127315dSMartin Povišer #define REG_BUS_WIDTH(ch) (0x8040 + (ch) * 0x200) 58b127315dSMartin Povišer 59b127315dSMartin Povišer #define BUS_WIDTH_8BIT 0x00 60b127315dSMartin Povišer #define BUS_WIDTH_16BIT 0x01 61b127315dSMartin Povišer #define BUS_WIDTH_32BIT 0x02 62b127315dSMartin Povišer #define BUS_WIDTH_FRAME_2_WORDS 0x10 63b127315dSMartin Povišer #define BUS_WIDTH_FRAME_4_WORDS 0x20 64b127315dSMartin Povišer 65*568aa6ddSMartin Povišer #define REG_CHAN_SRAM_CARVEOUT(ch) (0x8050 + (ch) * 0x200) 66*568aa6ddSMartin Povišer #define CHAN_SRAM_CARVEOUT_SIZE GENMASK(31, 16) 67*568aa6ddSMartin Povišer #define CHAN_SRAM_CARVEOUT_BASE GENMASK(15, 0) 68b127315dSMartin Povišer 69b127315dSMartin Povišer #define REG_CHAN_FIFOCTL(ch) (0x8054 + (ch) * 0x200) 70b127315dSMartin Povišer #define CHAN_FIFOCTL_LIMIT GENMASK(31, 16) 71b127315dSMartin Povišer #define CHAN_FIFOCTL_THRESHOLD GENMASK(15, 0) 72b127315dSMartin Povišer 73b127315dSMartin Povišer #define REG_DESC_WRITE(ch) (0x10000 + ((ch) / 2) * 0x4 + ((ch) & 1) * 0x4000) 74b127315dSMartin Povišer #define REG_REPORT_READ(ch) (0x10100 + ((ch) / 2) * 0x4 + ((ch) & 1) * 0x4000) 75b127315dSMartin Povišer 76b127315dSMartin Povišer #define REG_TX_INTSTATE(idx) (0x0030 + (idx) * 4) 77b127315dSMartin Povišer #define REG_RX_INTSTATE(idx) (0x0040 + (idx) * 4) 78b127315dSMartin Povišer #define REG_CHAN_INTSTATUS(ch, idx) (0x8010 + (ch) * 0x200 + (idx) * 4) 79b127315dSMartin Povišer #define REG_CHAN_INTMASK(ch, idx) (0x8020 + (ch) * 0x200 + (idx) * 4) 80b127315dSMartin Povišer 81b127315dSMartin Povišer struct admac_data; 82b127315dSMartin Povišer struct admac_tx; 83b127315dSMartin Povišer 84b127315dSMartin Povišer struct admac_chan { 85b127315dSMartin Povišer unsigned int no; 86b127315dSMartin Povišer struct admac_data *host; 87b127315dSMartin Povišer struct dma_chan chan; 88b127315dSMartin Povišer struct tasklet_struct tasklet; 89b127315dSMartin Povišer 90*568aa6ddSMartin Povišer u32 carveout; 91*568aa6ddSMartin Povišer 92b127315dSMartin Povišer spinlock_t lock; 93b127315dSMartin Povišer struct admac_tx *current_tx; 94b127315dSMartin Povišer int nperiod_acks; 95b127315dSMartin Povišer 96b127315dSMartin Povišer /* 97b127315dSMartin Povišer * We maintain a 'submitted' and 'issued' list mainly for interface 98b127315dSMartin Povišer * correctness. Typical use of the driver (per channel) will be 99b127315dSMartin Povišer * prepping, submitting and issuing a single cyclic transaction which 100b127315dSMartin Povišer * will stay current until terminate_all is called. 101b127315dSMartin Povišer */ 102b127315dSMartin Povišer struct list_head submitted; 103b127315dSMartin Povišer struct list_head issued; 104b127315dSMartin Povišer 105b127315dSMartin Povišer struct list_head to_free; 106b127315dSMartin Povišer }; 107b127315dSMartin Povišer 108*568aa6ddSMartin Povišer struct admac_sram { 109*568aa6ddSMartin Povišer u32 size; 110*568aa6ddSMartin Povišer /* 111*568aa6ddSMartin Povišer * SRAM_CARVEOUT has 16-bit fields, so the SRAM cannot be larger than 112*568aa6ddSMartin Povišer * 64K and a 32-bit bitfield over 2K blocks covers it. 113*568aa6ddSMartin Povišer */ 114*568aa6ddSMartin Povišer u32 allocated; 115*568aa6ddSMartin Povišer }; 116*568aa6ddSMartin Povišer 117b127315dSMartin Povišer struct admac_data { 118b127315dSMartin Povišer struct dma_device dma; 119b127315dSMartin Povišer struct device *dev; 120b127315dSMartin Povišer __iomem void *base; 1216aed75d7SMartin Povišer struct reset_control *rstc; 122b127315dSMartin Povišer 123*568aa6ddSMartin Povišer struct mutex cache_alloc_lock; 124*568aa6ddSMartin Povišer struct admac_sram txcache, rxcache; 125*568aa6ddSMartin Povišer 12607243159SMartin Povišer int irq; 127b127315dSMartin Povišer int irq_index; 128b127315dSMartin Povišer int nchannels; 129b127315dSMartin Povišer struct admac_chan channels[]; 130b127315dSMartin Povišer }; 131b127315dSMartin Povišer 132b127315dSMartin Povišer struct admac_tx { 133b127315dSMartin Povišer struct dma_async_tx_descriptor tx; 134b127315dSMartin Povišer bool cyclic; 135b127315dSMartin Povišer dma_addr_t buf_addr; 136b127315dSMartin Povišer dma_addr_t buf_end; 137b127315dSMartin Povišer size_t buf_len; 138b127315dSMartin Povišer size_t period_len; 139b127315dSMartin Povišer 140b127315dSMartin Povišer size_t submitted_pos; 141b127315dSMartin Povišer size_t reclaimed_pos; 142b127315dSMartin Povišer 143b127315dSMartin Povišer struct list_head node; 144b127315dSMartin Povišer }; 145b127315dSMartin Povišer 146*568aa6ddSMartin Povišer static int admac_alloc_sram_carveout(struct admac_data *ad, 147*568aa6ddSMartin Povišer enum dma_transfer_direction dir, 148*568aa6ddSMartin Povišer u32 *out) 149*568aa6ddSMartin Povišer { 150*568aa6ddSMartin Povišer struct admac_sram *sram; 151*568aa6ddSMartin Povišer int i, ret = 0, nblocks; 152*568aa6ddSMartin Povišer 153*568aa6ddSMartin Povišer if (dir == DMA_MEM_TO_DEV) 154*568aa6ddSMartin Povišer sram = &ad->txcache; 155*568aa6ddSMartin Povišer else 156*568aa6ddSMartin Povišer sram = &ad->rxcache; 157*568aa6ddSMartin Povišer 158*568aa6ddSMartin Povišer mutex_lock(&ad->cache_alloc_lock); 159*568aa6ddSMartin Povišer 160*568aa6ddSMartin Povišer nblocks = sram->size / SRAM_BLOCK; 161*568aa6ddSMartin Povišer for (i = 0; i < nblocks; i++) 162*568aa6ddSMartin Povišer if (!(sram->allocated & BIT(i))) 163*568aa6ddSMartin Povišer break; 164*568aa6ddSMartin Povišer 165*568aa6ddSMartin Povišer if (i < nblocks) { 166*568aa6ddSMartin Povišer *out = FIELD_PREP(CHAN_SRAM_CARVEOUT_BASE, i * SRAM_BLOCK) | 167*568aa6ddSMartin Povišer FIELD_PREP(CHAN_SRAM_CARVEOUT_SIZE, SRAM_BLOCK); 168*568aa6ddSMartin Povišer sram->allocated |= BIT(i); 169*568aa6ddSMartin Povišer } else { 170*568aa6ddSMartin Povišer ret = -EBUSY; 171*568aa6ddSMartin Povišer } 172*568aa6ddSMartin Povišer 173*568aa6ddSMartin Povišer mutex_unlock(&ad->cache_alloc_lock); 174*568aa6ddSMartin Povišer 175*568aa6ddSMartin Povišer return ret; 176*568aa6ddSMartin Povišer } 177*568aa6ddSMartin Povišer 178*568aa6ddSMartin Povišer static void admac_free_sram_carveout(struct admac_data *ad, 179*568aa6ddSMartin Povišer enum dma_transfer_direction dir, 180*568aa6ddSMartin Povišer u32 carveout) 181*568aa6ddSMartin Povišer { 182*568aa6ddSMartin Povišer struct admac_sram *sram; 183*568aa6ddSMartin Povišer u32 base = FIELD_GET(CHAN_SRAM_CARVEOUT_BASE, carveout); 184*568aa6ddSMartin Povišer int i; 185*568aa6ddSMartin Povišer 186*568aa6ddSMartin Povišer if (dir == DMA_MEM_TO_DEV) 187*568aa6ddSMartin Povišer sram = &ad->txcache; 188*568aa6ddSMartin Povišer else 189*568aa6ddSMartin Povišer sram = &ad->rxcache; 190*568aa6ddSMartin Povišer 191*568aa6ddSMartin Povišer if (WARN_ON(base >= sram->size)) 192*568aa6ddSMartin Povišer return; 193*568aa6ddSMartin Povišer 194*568aa6ddSMartin Povišer mutex_lock(&ad->cache_alloc_lock); 195*568aa6ddSMartin Povišer i = base / SRAM_BLOCK; 196*568aa6ddSMartin Povišer sram->allocated &= ~BIT(i); 197*568aa6ddSMartin Povišer mutex_unlock(&ad->cache_alloc_lock); 198*568aa6ddSMartin Povišer } 199*568aa6ddSMartin Povišer 200b127315dSMartin Povišer static void admac_modify(struct admac_data *ad, int reg, u32 mask, u32 val) 201b127315dSMartin Povišer { 202b127315dSMartin Povišer void __iomem *addr = ad->base + reg; 203b127315dSMartin Povišer u32 curr = readl_relaxed(addr); 204b127315dSMartin Povišer 205b127315dSMartin Povišer writel_relaxed((curr & ~mask) | (val & mask), addr); 206b127315dSMartin Povišer } 207b127315dSMartin Povišer 208b127315dSMartin Povišer static struct admac_chan *to_admac_chan(struct dma_chan *chan) 209b127315dSMartin Povišer { 210b127315dSMartin Povišer return container_of(chan, struct admac_chan, chan); 211b127315dSMartin Povišer } 212b127315dSMartin Povišer 213b127315dSMartin Povišer static struct admac_tx *to_admac_tx(struct dma_async_tx_descriptor *tx) 214b127315dSMartin Povišer { 215b127315dSMartin Povišer return container_of(tx, struct admac_tx, tx); 216b127315dSMartin Povišer } 217b127315dSMartin Povišer 218b127315dSMartin Povišer static enum dma_transfer_direction admac_chan_direction(int channo) 219b127315dSMartin Povišer { 220b127315dSMartin Povišer /* Channel directions are hardwired */ 221b127315dSMartin Povišer return (channo & 1) ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV; 222b127315dSMartin Povišer } 223b127315dSMartin Povišer 224b127315dSMartin Povišer static dma_cookie_t admac_tx_submit(struct dma_async_tx_descriptor *tx) 225b127315dSMartin Povišer { 226b127315dSMartin Povišer struct admac_tx *adtx = to_admac_tx(tx); 227b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(tx->chan); 228b127315dSMartin Povišer unsigned long flags; 229b127315dSMartin Povišer dma_cookie_t cookie; 230b127315dSMartin Povišer 231b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 232b127315dSMartin Povišer cookie = dma_cookie_assign(tx); 233b127315dSMartin Povišer list_add_tail(&adtx->node, &adchan->submitted); 234b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 235b127315dSMartin Povišer 236b127315dSMartin Povišer return cookie; 237b127315dSMartin Povišer } 238b127315dSMartin Povišer 239b127315dSMartin Povišer static int admac_desc_free(struct dma_async_tx_descriptor *tx) 240b127315dSMartin Povišer { 241b127315dSMartin Povišer kfree(to_admac_tx(tx)); 242b127315dSMartin Povišer 243b127315dSMartin Povišer return 0; 244b127315dSMartin Povišer } 245b127315dSMartin Povišer 246b127315dSMartin Povišer static struct dma_async_tx_descriptor *admac_prep_dma_cyclic( 247b127315dSMartin Povišer struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len, 248b127315dSMartin Povišer size_t period_len, enum dma_transfer_direction direction, 249b127315dSMartin Povišer unsigned long flags) 250b127315dSMartin Povišer { 251b127315dSMartin Povišer struct admac_chan *adchan = container_of(chan, struct admac_chan, chan); 252b127315dSMartin Povišer struct admac_tx *adtx; 253b127315dSMartin Povišer 254b127315dSMartin Povišer if (direction != admac_chan_direction(adchan->no)) 255b127315dSMartin Povišer return NULL; 256b127315dSMartin Povišer 257b127315dSMartin Povišer adtx = kzalloc(sizeof(*adtx), GFP_NOWAIT); 258b127315dSMartin Povišer if (!adtx) 259b127315dSMartin Povišer return NULL; 260b127315dSMartin Povišer 261b127315dSMartin Povišer adtx->cyclic = true; 262b127315dSMartin Povišer 263b127315dSMartin Povišer adtx->buf_addr = buf_addr; 264b127315dSMartin Povišer adtx->buf_len = buf_len; 265b127315dSMartin Povišer adtx->buf_end = buf_addr + buf_len; 266b127315dSMartin Povišer adtx->period_len = period_len; 267b127315dSMartin Povišer 268b127315dSMartin Povišer adtx->submitted_pos = 0; 269b127315dSMartin Povišer adtx->reclaimed_pos = 0; 270b127315dSMartin Povišer 271b127315dSMartin Povišer dma_async_tx_descriptor_init(&adtx->tx, chan); 272b127315dSMartin Povišer adtx->tx.tx_submit = admac_tx_submit; 273b127315dSMartin Povišer adtx->tx.desc_free = admac_desc_free; 274b127315dSMartin Povišer 275b127315dSMartin Povišer return &adtx->tx; 276b127315dSMartin Povišer } 277b127315dSMartin Povišer 278b127315dSMartin Povišer /* 279b127315dSMartin Povišer * Write one hardware descriptor for a dmaengine cyclic transaction. 280b127315dSMartin Povišer */ 281b127315dSMartin Povišer static void admac_cyclic_write_one_desc(struct admac_data *ad, int channo, 282b127315dSMartin Povišer struct admac_tx *tx) 283b127315dSMartin Povišer { 284b127315dSMartin Povišer dma_addr_t addr; 285b127315dSMartin Povišer 286b127315dSMartin Povišer addr = tx->buf_addr + (tx->submitted_pos % tx->buf_len); 287b127315dSMartin Povišer 288b127315dSMartin Povišer /* If happens means we have buggy code */ 289b127315dSMartin Povišer WARN_ON_ONCE(addr + tx->period_len > tx->buf_end); 290b127315dSMartin Povišer 29111a72ae9SVinod Koul dev_dbg(ad->dev, "ch%d descriptor: addr=0x%pad len=0x%zx flags=0x%lx\n", 292b127315dSMartin Povišer channo, &addr, tx->period_len, FLAG_DESC_NOTIFY); 293b127315dSMartin Povišer 294ce4b461bSGeert Uytterhoeven writel_relaxed(lower_32_bits(addr), ad->base + REG_DESC_WRITE(channo)); 295ce4b461bSGeert Uytterhoeven writel_relaxed(upper_32_bits(addr), ad->base + REG_DESC_WRITE(channo)); 296b127315dSMartin Povišer writel_relaxed(tx->period_len, ad->base + REG_DESC_WRITE(channo)); 297b127315dSMartin Povišer writel_relaxed(FLAG_DESC_NOTIFY, ad->base + REG_DESC_WRITE(channo)); 298b127315dSMartin Povišer 299b127315dSMartin Povišer tx->submitted_pos += tx->period_len; 300b127315dSMartin Povišer tx->submitted_pos %= 2 * tx->buf_len; 301b127315dSMartin Povišer } 302b127315dSMartin Povišer 303b127315dSMartin Povišer /* 304b127315dSMartin Povišer * Write all the hardware descriptors for a dmaengine cyclic 305b127315dSMartin Povišer * transaction there is space for. 306b127315dSMartin Povišer */ 307b127315dSMartin Povišer static void admac_cyclic_write_desc(struct admac_data *ad, int channo, 308b127315dSMartin Povišer struct admac_tx *tx) 309b127315dSMartin Povišer { 310b127315dSMartin Povišer int i; 311b127315dSMartin Povišer 312b127315dSMartin Povišer for (i = 0; i < 4; i++) { 313b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_DESC_RING(channo)) & RING_FULL) 314b127315dSMartin Povišer break; 315b127315dSMartin Povišer admac_cyclic_write_one_desc(ad, channo, tx); 316b127315dSMartin Povišer } 317b127315dSMartin Povišer } 318b127315dSMartin Povišer 319b127315dSMartin Povišer static int admac_ring_noccupied_slots(int ringval) 320b127315dSMartin Povišer { 321b127315dSMartin Povišer int wrslot = FIELD_GET(RING_WRITE_SLOT, ringval); 322b127315dSMartin Povišer int rdslot = FIELD_GET(RING_READ_SLOT, ringval); 323b127315dSMartin Povišer 324b127315dSMartin Povišer if (wrslot != rdslot) { 325b127315dSMartin Povišer return (wrslot + 4 - rdslot) % 4; 326b127315dSMartin Povišer } else { 327b127315dSMartin Povišer WARN_ON((ringval & (RING_FULL | RING_EMPTY)) == 0); 328b127315dSMartin Povišer 329b127315dSMartin Povišer if (ringval & RING_FULL) 330b127315dSMartin Povišer return 4; 331b127315dSMartin Povišer else 332b127315dSMartin Povišer return 0; 333b127315dSMartin Povišer } 334b127315dSMartin Povišer } 335b127315dSMartin Povišer 336b127315dSMartin Povišer /* 337b127315dSMartin Povišer * Read from hardware the residue of a cyclic dmaengine transaction. 338b127315dSMartin Povišer */ 339b127315dSMartin Povišer static u32 admac_cyclic_read_residue(struct admac_data *ad, int channo, 340b127315dSMartin Povišer struct admac_tx *adtx) 341b127315dSMartin Povišer { 342b127315dSMartin Povišer u32 ring1, ring2; 343b127315dSMartin Povišer u32 residue1, residue2; 344b127315dSMartin Povišer int nreports; 345b127315dSMartin Povišer size_t pos; 346b127315dSMartin Povišer 347b127315dSMartin Povišer ring1 = readl_relaxed(ad->base + REG_REPORT_RING(channo)); 348b127315dSMartin Povišer residue1 = readl_relaxed(ad->base + REG_RESIDUE(channo)); 349b127315dSMartin Povišer ring2 = readl_relaxed(ad->base + REG_REPORT_RING(channo)); 350b127315dSMartin Povišer residue2 = readl_relaxed(ad->base + REG_RESIDUE(channo)); 351b127315dSMartin Povišer 352b127315dSMartin Povišer if (residue2 > residue1) { 353b127315dSMartin Povišer /* 354b127315dSMartin Povišer * Controller must have loaded next descriptor between 355b127315dSMartin Povišer * the two residue reads 356b127315dSMartin Povišer */ 357b127315dSMartin Povišer nreports = admac_ring_noccupied_slots(ring1) + 1; 358b127315dSMartin Povišer } else { 359b127315dSMartin Povišer /* No descriptor load between the two reads, ring2 is safe to use */ 360b127315dSMartin Povišer nreports = admac_ring_noccupied_slots(ring2); 361b127315dSMartin Povišer } 362b127315dSMartin Povišer 363b127315dSMartin Povišer pos = adtx->reclaimed_pos + adtx->period_len * (nreports + 1) - residue2; 364b127315dSMartin Povišer 365b127315dSMartin Povišer return adtx->buf_len - pos % adtx->buf_len; 366b127315dSMartin Povišer } 367b127315dSMartin Povišer 368b127315dSMartin Povišer static enum dma_status admac_tx_status(struct dma_chan *chan, dma_cookie_t cookie, 369b127315dSMartin Povišer struct dma_tx_state *txstate) 370b127315dSMartin Povišer { 371b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 372b127315dSMartin Povišer struct admac_data *ad = adchan->host; 373b127315dSMartin Povišer struct admac_tx *adtx; 374b127315dSMartin Povišer 375b127315dSMartin Povišer enum dma_status ret; 376b127315dSMartin Povišer size_t residue; 377b127315dSMartin Povišer unsigned long flags; 378b127315dSMartin Povišer 379b127315dSMartin Povišer ret = dma_cookie_status(chan, cookie, txstate); 380b127315dSMartin Povišer if (ret == DMA_COMPLETE || !txstate) 381b127315dSMartin Povišer return ret; 382b127315dSMartin Povišer 383b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 384b127315dSMartin Povišer adtx = adchan->current_tx; 385b127315dSMartin Povišer 386b127315dSMartin Povišer if (adtx && adtx->tx.cookie == cookie) { 387b127315dSMartin Povišer ret = DMA_IN_PROGRESS; 388b127315dSMartin Povišer residue = admac_cyclic_read_residue(ad, adchan->no, adtx); 389b127315dSMartin Povišer } else { 390b127315dSMartin Povišer ret = DMA_IN_PROGRESS; 391b127315dSMartin Povišer residue = 0; 392b127315dSMartin Povišer list_for_each_entry(adtx, &adchan->issued, node) { 393b127315dSMartin Povišer if (adtx->tx.cookie == cookie) { 394b127315dSMartin Povišer residue = adtx->buf_len; 395b127315dSMartin Povišer break; 396b127315dSMartin Povišer } 397b127315dSMartin Povišer } 398b127315dSMartin Povišer } 399b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 400b127315dSMartin Povišer 401b127315dSMartin Povišer dma_set_residue(txstate, residue); 402b127315dSMartin Povišer return ret; 403b127315dSMartin Povišer } 404b127315dSMartin Povišer 405b127315dSMartin Povišer static void admac_start_chan(struct admac_chan *adchan) 406b127315dSMartin Povišer { 407b127315dSMartin Povišer struct admac_data *ad = adchan->host; 408b127315dSMartin Povišer u32 startbit = 1 << (adchan->no / 2); 409b127315dSMartin Povišer 410b127315dSMartin Povišer writel_relaxed(STATUS_DESC_DONE | STATUS_ERR, 411b127315dSMartin Povišer ad->base + REG_CHAN_INTSTATUS(adchan->no, ad->irq_index)); 412b127315dSMartin Povišer writel_relaxed(STATUS_DESC_DONE | STATUS_ERR, 413b127315dSMartin Povišer ad->base + REG_CHAN_INTMASK(adchan->no, ad->irq_index)); 414b127315dSMartin Povišer 415b127315dSMartin Povišer switch (admac_chan_direction(adchan->no)) { 416b127315dSMartin Povišer case DMA_MEM_TO_DEV: 417b127315dSMartin Povišer writel_relaxed(startbit, ad->base + REG_TX_START); 418b127315dSMartin Povišer break; 419b127315dSMartin Povišer case DMA_DEV_TO_MEM: 420b127315dSMartin Povišer writel_relaxed(startbit, ad->base + REG_RX_START); 421b127315dSMartin Povišer break; 422b127315dSMartin Povišer default: 423b127315dSMartin Povišer break; 424b127315dSMartin Povišer } 425b127315dSMartin Povišer dev_dbg(adchan->host->dev, "ch%d start\n", adchan->no); 426b127315dSMartin Povišer } 427b127315dSMartin Povišer 428b127315dSMartin Povišer static void admac_stop_chan(struct admac_chan *adchan) 429b127315dSMartin Povišer { 430b127315dSMartin Povišer struct admac_data *ad = adchan->host; 431b127315dSMartin Povišer u32 stopbit = 1 << (adchan->no / 2); 432b127315dSMartin Povišer 433b127315dSMartin Povišer switch (admac_chan_direction(adchan->no)) { 434b127315dSMartin Povišer case DMA_MEM_TO_DEV: 435b127315dSMartin Povišer writel_relaxed(stopbit, ad->base + REG_TX_STOP); 436b127315dSMartin Povišer break; 437b127315dSMartin Povišer case DMA_DEV_TO_MEM: 438b127315dSMartin Povišer writel_relaxed(stopbit, ad->base + REG_RX_STOP); 439b127315dSMartin Povišer break; 440b127315dSMartin Povišer default: 441b127315dSMartin Povišer break; 442b127315dSMartin Povišer } 443b127315dSMartin Povišer dev_dbg(adchan->host->dev, "ch%d stop\n", adchan->no); 444b127315dSMartin Povišer } 445b127315dSMartin Povišer 446b127315dSMartin Povišer static void admac_reset_rings(struct admac_chan *adchan) 447b127315dSMartin Povišer { 448b127315dSMartin Povišer struct admac_data *ad = adchan->host; 449b127315dSMartin Povišer 450b127315dSMartin Povišer writel_relaxed(REG_CHAN_CTL_RST_RINGS, 451b127315dSMartin Povišer ad->base + REG_CHAN_CTL(adchan->no)); 452b127315dSMartin Povišer writel_relaxed(0, ad->base + REG_CHAN_CTL(adchan->no)); 453b127315dSMartin Povišer } 454b127315dSMartin Povišer 455b127315dSMartin Povišer static void admac_start_current_tx(struct admac_chan *adchan) 456b127315dSMartin Povišer { 457b127315dSMartin Povišer struct admac_data *ad = adchan->host; 458b127315dSMartin Povišer int ch = adchan->no; 459b127315dSMartin Povišer 460b127315dSMartin Povišer admac_reset_rings(adchan); 461b127315dSMartin Povišer writel_relaxed(0, ad->base + REG_CHAN_CTL(ch)); 462b127315dSMartin Povišer 463b127315dSMartin Povišer admac_cyclic_write_one_desc(ad, ch, adchan->current_tx); 464b127315dSMartin Povišer admac_start_chan(adchan); 465b127315dSMartin Povišer admac_cyclic_write_desc(ad, ch, adchan->current_tx); 466b127315dSMartin Povišer } 467b127315dSMartin Povišer 468b127315dSMartin Povišer static void admac_issue_pending(struct dma_chan *chan) 469b127315dSMartin Povišer { 470b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 471b127315dSMartin Povišer struct admac_tx *tx; 472b127315dSMartin Povišer unsigned long flags; 473b127315dSMartin Povišer 474b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 475b127315dSMartin Povišer list_splice_tail_init(&adchan->submitted, &adchan->issued); 476b127315dSMartin Povišer if (!list_empty(&adchan->issued) && !adchan->current_tx) { 477b127315dSMartin Povišer tx = list_first_entry(&adchan->issued, struct admac_tx, node); 478b127315dSMartin Povišer list_del(&tx->node); 479b127315dSMartin Povišer 480b127315dSMartin Povišer adchan->current_tx = tx; 481b127315dSMartin Povišer adchan->nperiod_acks = 0; 482b127315dSMartin Povišer admac_start_current_tx(adchan); 483b127315dSMartin Povišer } 484b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 485b127315dSMartin Povišer } 486b127315dSMartin Povišer 487b127315dSMartin Povišer static int admac_pause(struct dma_chan *chan) 488b127315dSMartin Povišer { 489b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 490b127315dSMartin Povišer 491b127315dSMartin Povišer admac_stop_chan(adchan); 492b127315dSMartin Povišer 493b127315dSMartin Povišer return 0; 494b127315dSMartin Povišer } 495b127315dSMartin Povišer 496b127315dSMartin Povišer static int admac_resume(struct dma_chan *chan) 497b127315dSMartin Povišer { 498b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 499b127315dSMartin Povišer 500b127315dSMartin Povišer admac_start_chan(adchan); 501b127315dSMartin Povišer 502b127315dSMartin Povišer return 0; 503b127315dSMartin Povišer } 504b127315dSMartin Povišer 505b127315dSMartin Povišer static int admac_terminate_all(struct dma_chan *chan) 506b127315dSMartin Povišer { 507b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 508b127315dSMartin Povišer unsigned long flags; 509b127315dSMartin Povišer 510b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 511b127315dSMartin Povišer admac_stop_chan(adchan); 512b127315dSMartin Povišer admac_reset_rings(adchan); 513b127315dSMartin Povišer 514b127315dSMartin Povišer adchan->current_tx = NULL; 515b127315dSMartin Povišer /* 516b127315dSMartin Povišer * Descriptors can only be freed after the tasklet 517b127315dSMartin Povišer * has been killed (in admac_synchronize). 518b127315dSMartin Povišer */ 519b127315dSMartin Povišer list_splice_tail_init(&adchan->submitted, &adchan->to_free); 520b127315dSMartin Povišer list_splice_tail_init(&adchan->issued, &adchan->to_free); 521b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 522b127315dSMartin Povišer 523b127315dSMartin Povišer return 0; 524b127315dSMartin Povišer } 525b127315dSMartin Povišer 526b127315dSMartin Povišer static void admac_synchronize(struct dma_chan *chan) 527b127315dSMartin Povišer { 528b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 529b127315dSMartin Povišer struct admac_tx *adtx, *_adtx; 530b127315dSMartin Povišer unsigned long flags; 531b127315dSMartin Povišer LIST_HEAD(head); 532b127315dSMartin Povišer 533b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 534b127315dSMartin Povišer list_splice_tail_init(&adchan->to_free, &head); 535b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 536b127315dSMartin Povišer 537b127315dSMartin Povišer tasklet_kill(&adchan->tasklet); 538b127315dSMartin Povišer 539b127315dSMartin Povišer list_for_each_entry_safe(adtx, _adtx, &head, node) { 540b127315dSMartin Povišer list_del(&adtx->node); 541b127315dSMartin Povišer admac_desc_free(&adtx->tx); 542b127315dSMartin Povišer } 543b127315dSMartin Povišer } 544b127315dSMartin Povišer 545b127315dSMartin Povišer static int admac_alloc_chan_resources(struct dma_chan *chan) 546b127315dSMartin Povišer { 547b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 548*568aa6ddSMartin Povišer struct admac_data *ad = adchan->host; 549*568aa6ddSMartin Povišer int ret; 550b127315dSMartin Povišer 551b127315dSMartin Povišer dma_cookie_init(&adchan->chan); 552*568aa6ddSMartin Povišer ret = admac_alloc_sram_carveout(ad, admac_chan_direction(adchan->no), 553*568aa6ddSMartin Povišer &adchan->carveout); 554*568aa6ddSMartin Povišer if (ret < 0) 555*568aa6ddSMartin Povišer return ret; 556*568aa6ddSMartin Povišer 557*568aa6ddSMartin Povišer writel_relaxed(adchan->carveout, 558*568aa6ddSMartin Povišer ad->base + REG_CHAN_SRAM_CARVEOUT(adchan->no)); 559b127315dSMartin Povišer return 0; 560b127315dSMartin Povišer } 561b127315dSMartin Povišer 562b127315dSMartin Povišer static void admac_free_chan_resources(struct dma_chan *chan) 563b127315dSMartin Povišer { 564*568aa6ddSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 565*568aa6ddSMartin Povišer 566b127315dSMartin Povišer admac_terminate_all(chan); 567b127315dSMartin Povišer admac_synchronize(chan); 568*568aa6ddSMartin Povišer admac_free_sram_carveout(adchan->host, admac_chan_direction(adchan->no), 569*568aa6ddSMartin Povišer adchan->carveout); 570b127315dSMartin Povišer } 571b127315dSMartin Povišer 572b127315dSMartin Povišer static struct dma_chan *admac_dma_of_xlate(struct of_phandle_args *dma_spec, 573b127315dSMartin Povišer struct of_dma *ofdma) 574b127315dSMartin Povišer { 575b127315dSMartin Povišer struct admac_data *ad = (struct admac_data *) ofdma->of_dma_data; 576b127315dSMartin Povišer unsigned int index; 577b127315dSMartin Povišer 578b127315dSMartin Povišer if (dma_spec->args_count != 1) 579b127315dSMartin Povišer return NULL; 580b127315dSMartin Povišer 581b127315dSMartin Povišer index = dma_spec->args[0]; 582b127315dSMartin Povišer 583b127315dSMartin Povišer if (index >= ad->nchannels) { 584b127315dSMartin Povišer dev_err(ad->dev, "channel index %u out of bounds\n", index); 585b127315dSMartin Povišer return NULL; 586b127315dSMartin Povišer } 587b127315dSMartin Povišer 588b127315dSMartin Povišer return &ad->channels[index].chan; 589b127315dSMartin Povišer } 590b127315dSMartin Povišer 591b127315dSMartin Povišer static int admac_drain_reports(struct admac_data *ad, int channo) 592b127315dSMartin Povišer { 593b127315dSMartin Povišer int count; 594b127315dSMartin Povišer 595b127315dSMartin Povišer for (count = 0; count < 4; count++) { 596b127315dSMartin Povišer u32 countval_hi, countval_lo, unk1, flags; 597b127315dSMartin Povišer 598b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_REPORT_RING(channo)) & RING_EMPTY) 599b127315dSMartin Povišer break; 600b127315dSMartin Povišer 601b127315dSMartin Povišer countval_lo = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 602b127315dSMartin Povišer countval_hi = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 603b127315dSMartin Povišer unk1 = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 604b127315dSMartin Povišer flags = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 605b127315dSMartin Povišer 606b127315dSMartin Povišer dev_dbg(ad->dev, "ch%d report: countval=0x%llx unk1=0x%x flags=0x%x\n", 607b127315dSMartin Povišer channo, ((u64) countval_hi) << 32 | countval_lo, unk1, flags); 608b127315dSMartin Povišer } 609b127315dSMartin Povišer 610b127315dSMartin Povišer return count; 611b127315dSMartin Povišer } 612b127315dSMartin Povišer 613b127315dSMartin Povišer static void admac_handle_status_err(struct admac_data *ad, int channo) 614b127315dSMartin Povišer { 615b127315dSMartin Povišer bool handled = false; 616b127315dSMartin Povišer 617b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_DESC_RING(channo)) & RING_ERR) { 618b127315dSMartin Povišer writel_relaxed(RING_ERR, ad->base + REG_DESC_RING(channo)); 619b127315dSMartin Povišer dev_err_ratelimited(ad->dev, "ch%d descriptor ring error\n", channo); 620b127315dSMartin Povišer handled = true; 621b127315dSMartin Povišer } 622b127315dSMartin Povišer 623b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_REPORT_RING(channo)) & RING_ERR) { 624b127315dSMartin Povišer writel_relaxed(RING_ERR, ad->base + REG_REPORT_RING(channo)); 625b127315dSMartin Povišer dev_err_ratelimited(ad->dev, "ch%d report ring error\n", channo); 626b127315dSMartin Povišer handled = true; 627b127315dSMartin Povišer } 628b127315dSMartin Povišer 629b127315dSMartin Povišer if (unlikely(!handled)) { 630b127315dSMartin Povišer dev_err(ad->dev, "ch%d unknown error, masking errors as cause of IRQs\n", channo); 631b127315dSMartin Povišer admac_modify(ad, REG_CHAN_INTMASK(channo, ad->irq_index), 632b127315dSMartin Povišer STATUS_ERR, 0); 633b127315dSMartin Povišer } 634b127315dSMartin Povišer } 635b127315dSMartin Povišer 636b127315dSMartin Povišer static void admac_handle_status_desc_done(struct admac_data *ad, int channo) 637b127315dSMartin Povišer { 638b127315dSMartin Povišer struct admac_chan *adchan = &ad->channels[channo]; 639b127315dSMartin Povišer unsigned long flags; 640b127315dSMartin Povišer int nreports; 641b127315dSMartin Povišer 642b127315dSMartin Povišer writel_relaxed(STATUS_DESC_DONE, 643b127315dSMartin Povišer ad->base + REG_CHAN_INTSTATUS(channo, ad->irq_index)); 644b127315dSMartin Povišer 645b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 646b127315dSMartin Povišer nreports = admac_drain_reports(ad, channo); 647b127315dSMartin Povišer 648b127315dSMartin Povišer if (adchan->current_tx) { 649b127315dSMartin Povišer struct admac_tx *tx = adchan->current_tx; 650b127315dSMartin Povišer 651b127315dSMartin Povišer adchan->nperiod_acks += nreports; 652b127315dSMartin Povišer tx->reclaimed_pos += nreports * tx->period_len; 653b127315dSMartin Povišer tx->reclaimed_pos %= 2 * tx->buf_len; 654b127315dSMartin Povišer 655b127315dSMartin Povišer admac_cyclic_write_desc(ad, channo, tx); 656b127315dSMartin Povišer tasklet_schedule(&adchan->tasklet); 657b127315dSMartin Povišer } 658b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 659b127315dSMartin Povišer } 660b127315dSMartin Povišer 661b127315dSMartin Povišer static void admac_handle_chan_int(struct admac_data *ad, int no) 662b127315dSMartin Povišer { 663b127315dSMartin Povišer u32 cause = readl_relaxed(ad->base + REG_CHAN_INTSTATUS(no, ad->irq_index)); 664b127315dSMartin Povišer 665b127315dSMartin Povišer if (cause & STATUS_ERR) 666b127315dSMartin Povišer admac_handle_status_err(ad, no); 667b127315dSMartin Povišer 668b127315dSMartin Povišer if (cause & STATUS_DESC_DONE) 669b127315dSMartin Povišer admac_handle_status_desc_done(ad, no); 670b127315dSMartin Povišer } 671b127315dSMartin Povišer 672b127315dSMartin Povišer static irqreturn_t admac_interrupt(int irq, void *devid) 673b127315dSMartin Povišer { 674b127315dSMartin Povišer struct admac_data *ad = devid; 675b127315dSMartin Povišer u32 rx_intstate, tx_intstate; 676b127315dSMartin Povišer int i; 677b127315dSMartin Povišer 678b127315dSMartin Povišer rx_intstate = readl_relaxed(ad->base + REG_RX_INTSTATE(ad->irq_index)); 679b127315dSMartin Povišer tx_intstate = readl_relaxed(ad->base + REG_TX_INTSTATE(ad->irq_index)); 680b127315dSMartin Povišer 681b127315dSMartin Povišer if (!tx_intstate && !rx_intstate) 682b127315dSMartin Povišer return IRQ_NONE; 683b127315dSMartin Povišer 684b127315dSMartin Povišer for (i = 0; i < ad->nchannels; i += 2) { 685b127315dSMartin Povišer if (tx_intstate & 1) 686b127315dSMartin Povišer admac_handle_chan_int(ad, i); 687b127315dSMartin Povišer tx_intstate >>= 1; 688b127315dSMartin Povišer } 689b127315dSMartin Povišer 690b127315dSMartin Povišer for (i = 1; i < ad->nchannels; i += 2) { 691b127315dSMartin Povišer if (rx_intstate & 1) 692b127315dSMartin Povišer admac_handle_chan_int(ad, i); 693b127315dSMartin Povišer rx_intstate >>= 1; 694b127315dSMartin Povišer } 695b127315dSMartin Povišer 696b127315dSMartin Povišer return IRQ_HANDLED; 697b127315dSMartin Povišer } 698b127315dSMartin Povišer 699b127315dSMartin Povišer static void admac_chan_tasklet(struct tasklet_struct *t) 700b127315dSMartin Povišer { 701b127315dSMartin Povišer struct admac_chan *adchan = from_tasklet(adchan, t, tasklet); 702b127315dSMartin Povišer struct admac_tx *adtx; 703b127315dSMartin Povišer struct dmaengine_desc_callback cb; 704b127315dSMartin Povišer struct dmaengine_result tx_result; 705b127315dSMartin Povišer int nacks; 706b127315dSMartin Povišer 707b127315dSMartin Povišer spin_lock_irq(&adchan->lock); 708b127315dSMartin Povišer adtx = adchan->current_tx; 709b127315dSMartin Povišer nacks = adchan->nperiod_acks; 710b127315dSMartin Povišer adchan->nperiod_acks = 0; 711b127315dSMartin Povišer spin_unlock_irq(&adchan->lock); 712b127315dSMartin Povišer 713b127315dSMartin Povišer if (!adtx || !nacks) 714b127315dSMartin Povišer return; 715b127315dSMartin Povišer 716b127315dSMartin Povišer tx_result.result = DMA_TRANS_NOERROR; 717b127315dSMartin Povišer tx_result.residue = 0; 718b127315dSMartin Povišer 719b127315dSMartin Povišer dmaengine_desc_get_callback(&adtx->tx, &cb); 720b127315dSMartin Povišer while (nacks--) 721b127315dSMartin Povišer dmaengine_desc_callback_invoke(&cb, &tx_result); 722b127315dSMartin Povišer } 723b127315dSMartin Povišer 724b127315dSMartin Povišer static int admac_device_config(struct dma_chan *chan, 725b127315dSMartin Povišer struct dma_slave_config *config) 726b127315dSMartin Povišer { 727b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 728b127315dSMartin Povišer struct admac_data *ad = adchan->host; 729b127315dSMartin Povišer bool is_tx = admac_chan_direction(adchan->no) == DMA_MEM_TO_DEV; 730b127315dSMartin Povišer int wordsize = 0; 731b127315dSMartin Povišer u32 bus_width = 0; 732b127315dSMartin Povišer 733b127315dSMartin Povišer switch (is_tx ? config->dst_addr_width : config->src_addr_width) { 734b127315dSMartin Povišer case DMA_SLAVE_BUSWIDTH_1_BYTE: 735b127315dSMartin Povišer wordsize = 1; 736b127315dSMartin Povišer bus_width |= BUS_WIDTH_8BIT; 737b127315dSMartin Povišer break; 738b127315dSMartin Povišer case DMA_SLAVE_BUSWIDTH_2_BYTES: 739b127315dSMartin Povišer wordsize = 2; 740b127315dSMartin Povišer bus_width |= BUS_WIDTH_16BIT; 741b127315dSMartin Povišer break; 742b127315dSMartin Povišer case DMA_SLAVE_BUSWIDTH_4_BYTES: 743b127315dSMartin Povišer wordsize = 4; 744b127315dSMartin Povišer bus_width |= BUS_WIDTH_32BIT; 745b127315dSMartin Povišer break; 746b127315dSMartin Povišer default: 747b127315dSMartin Povišer return -EINVAL; 748b127315dSMartin Povišer } 749b127315dSMartin Povišer 750b127315dSMartin Povišer /* 751b127315dSMartin Povišer * We take port_window_size to be the number of words in a frame. 752b127315dSMartin Povišer * 753b127315dSMartin Povišer * The controller has some means of out-of-band signalling, to the peripheral, 754b127315dSMartin Povišer * of words position in a frame. That's where the importance of this control 755b127315dSMartin Povišer * comes from. 756b127315dSMartin Povišer */ 757b127315dSMartin Povišer switch (is_tx ? config->dst_port_window_size : config->src_port_window_size) { 758b127315dSMartin Povišer case 0 ... 1: 759b127315dSMartin Povišer break; 760b127315dSMartin Povišer case 2: 761b127315dSMartin Povišer bus_width |= BUS_WIDTH_FRAME_2_WORDS; 762b127315dSMartin Povišer break; 763b127315dSMartin Povišer case 4: 764b127315dSMartin Povišer bus_width |= BUS_WIDTH_FRAME_4_WORDS; 765b127315dSMartin Povišer break; 766b127315dSMartin Povišer default: 767b127315dSMartin Povišer return -EINVAL; 768b127315dSMartin Povišer } 769b127315dSMartin Povišer 770b127315dSMartin Povišer writel_relaxed(bus_width, ad->base + REG_BUS_WIDTH(adchan->no)); 771b127315dSMartin Povišer 772b127315dSMartin Povišer /* 773b127315dSMartin Povišer * By FIFOCTL_LIMIT we seem to set the maximal number of bytes allowed to be 774b127315dSMartin Povišer * held in controller's per-channel FIFO. Transfers seem to be triggered 775b127315dSMartin Povišer * around the time FIFO occupancy touches FIFOCTL_THRESHOLD. 776b127315dSMartin Povišer * 777b127315dSMartin Povišer * The numbers we set are more or less arbitrary. 778b127315dSMartin Povišer */ 779b127315dSMartin Povišer writel_relaxed(FIELD_PREP(CHAN_FIFOCTL_LIMIT, 0x30 * wordsize) 780b127315dSMartin Povišer | FIELD_PREP(CHAN_FIFOCTL_THRESHOLD, 0x18 * wordsize), 781b127315dSMartin Povišer ad->base + REG_CHAN_FIFOCTL(adchan->no)); 782b127315dSMartin Povišer 783b127315dSMartin Povišer return 0; 784b127315dSMartin Povišer } 785b127315dSMartin Povišer 786b127315dSMartin Povišer static int admac_probe(struct platform_device *pdev) 787b127315dSMartin Povišer { 788b127315dSMartin Povišer struct device_node *np = pdev->dev.of_node; 789b127315dSMartin Povišer struct admac_data *ad; 790b127315dSMartin Povišer struct dma_device *dma; 791b127315dSMartin Povišer int nchannels; 792b127315dSMartin Povišer int err, irq, i; 793b127315dSMartin Povišer 794b127315dSMartin Povišer err = of_property_read_u32(np, "dma-channels", &nchannels); 795b127315dSMartin Povišer if (err || nchannels > NCHANNELS_MAX) { 796b127315dSMartin Povišer dev_err(&pdev->dev, "missing or invalid dma-channels property\n"); 797b127315dSMartin Povišer return -EINVAL; 798b127315dSMartin Povišer } 799b127315dSMartin Povišer 800b127315dSMartin Povišer ad = devm_kzalloc(&pdev->dev, struct_size(ad, channels, nchannels), GFP_KERNEL); 801b127315dSMartin Povišer if (!ad) 802b127315dSMartin Povišer return -ENOMEM; 803b127315dSMartin Povišer 804b127315dSMartin Povišer platform_set_drvdata(pdev, ad); 805b127315dSMartin Povišer ad->dev = &pdev->dev; 806b127315dSMartin Povišer ad->nchannels = nchannels; 807*568aa6ddSMartin Povišer mutex_init(&ad->cache_alloc_lock); 808b127315dSMartin Povišer 809b127315dSMartin Povišer /* 810b127315dSMartin Povišer * The controller has 4 IRQ outputs. Try them all until 811b127315dSMartin Povišer * we find one we can use. 812b127315dSMartin Povišer */ 813b127315dSMartin Povišer for (i = 0; i < IRQ_NOUTPUTS; i++) { 814b127315dSMartin Povišer irq = platform_get_irq_optional(pdev, i); 815b127315dSMartin Povišer if (irq >= 0) { 816b127315dSMartin Povišer ad->irq_index = i; 817b127315dSMartin Povišer break; 818b127315dSMartin Povišer } 819b127315dSMartin Povišer } 820b127315dSMartin Povišer 821b127315dSMartin Povišer if (irq < 0) 822b127315dSMartin Povišer return dev_err_probe(&pdev->dev, irq, "no usable interrupt\n"); 82307243159SMartin Povišer ad->irq = irq; 824b127315dSMartin Povišer 825b127315dSMartin Povišer ad->base = devm_platform_ioremap_resource(pdev, 0); 826b127315dSMartin Povišer if (IS_ERR(ad->base)) 827b127315dSMartin Povišer return dev_err_probe(&pdev->dev, PTR_ERR(ad->base), 828b127315dSMartin Povišer "unable to obtain MMIO resource\n"); 829b127315dSMartin Povišer 8306aed75d7SMartin Povišer ad->rstc = devm_reset_control_get_optional_shared(&pdev->dev, NULL); 8316aed75d7SMartin Povišer if (IS_ERR(ad->rstc)) 8326aed75d7SMartin Povišer return PTR_ERR(ad->rstc); 8336aed75d7SMartin Povišer 834b127315dSMartin Povišer dma = &ad->dma; 835b127315dSMartin Povišer 836b127315dSMartin Povišer dma_cap_set(DMA_PRIVATE, dma->cap_mask); 837b127315dSMartin Povišer dma_cap_set(DMA_CYCLIC, dma->cap_mask); 838b127315dSMartin Povišer 839b127315dSMartin Povišer dma->dev = &pdev->dev; 840b127315dSMartin Povišer dma->device_alloc_chan_resources = admac_alloc_chan_resources; 841b127315dSMartin Povišer dma->device_free_chan_resources = admac_free_chan_resources; 842b127315dSMartin Povišer dma->device_tx_status = admac_tx_status; 843b127315dSMartin Povišer dma->device_issue_pending = admac_issue_pending; 844b127315dSMartin Povišer dma->device_terminate_all = admac_terminate_all; 845b127315dSMartin Povišer dma->device_synchronize = admac_synchronize; 846b127315dSMartin Povišer dma->device_prep_dma_cyclic = admac_prep_dma_cyclic; 847b127315dSMartin Povišer dma->device_config = admac_device_config; 848b127315dSMartin Povišer dma->device_pause = admac_pause; 849b127315dSMartin Povišer dma->device_resume = admac_resume; 850b127315dSMartin Povišer 851b127315dSMartin Povišer dma->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM); 852b127315dSMartin Povišer dma->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST; 853b127315dSMartin Povišer dma->dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | 854b127315dSMartin Povišer BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | 855b127315dSMartin Povišer BIT(DMA_SLAVE_BUSWIDTH_4_BYTES); 856b127315dSMartin Povišer 857b127315dSMartin Povišer INIT_LIST_HEAD(&dma->channels); 858b127315dSMartin Povišer for (i = 0; i < nchannels; i++) { 859b127315dSMartin Povišer struct admac_chan *adchan = &ad->channels[i]; 860b127315dSMartin Povišer 861b127315dSMartin Povišer adchan->host = ad; 862b127315dSMartin Povišer adchan->no = i; 863b127315dSMartin Povišer adchan->chan.device = &ad->dma; 864b127315dSMartin Povišer spin_lock_init(&adchan->lock); 865b127315dSMartin Povišer INIT_LIST_HEAD(&adchan->submitted); 866b127315dSMartin Povišer INIT_LIST_HEAD(&adchan->issued); 867b127315dSMartin Povišer INIT_LIST_HEAD(&adchan->to_free); 868b127315dSMartin Povišer list_add_tail(&adchan->chan.device_node, &dma->channels); 869b127315dSMartin Povišer tasklet_setup(&adchan->tasklet, admac_chan_tasklet); 870b127315dSMartin Povišer } 871b127315dSMartin Povišer 8726aed75d7SMartin Povišer err = reset_control_reset(ad->rstc); 873b127315dSMartin Povišer if (err) 87407243159SMartin Povišer return dev_err_probe(&pdev->dev, err, 8756aed75d7SMartin Povišer "unable to trigger reset\n"); 8766aed75d7SMartin Povišer 8776aed75d7SMartin Povišer err = request_irq(irq, admac_interrupt, 0, dev_name(&pdev->dev), ad); 8786aed75d7SMartin Povišer if (err) { 8796aed75d7SMartin Povišer dev_err_probe(&pdev->dev, err, 88007243159SMartin Povišer "unable to register interrupt\n"); 8816aed75d7SMartin Povišer goto free_reset; 8826aed75d7SMartin Povišer } 88307243159SMartin Povišer 88407243159SMartin Povišer err = dma_async_device_register(&ad->dma); 88507243159SMartin Povišer if (err) { 88607243159SMartin Povišer dev_err_probe(&pdev->dev, err, "failed to register DMA device\n"); 88707243159SMartin Povišer goto free_irq; 88807243159SMartin Povišer } 889b127315dSMartin Povišer 890b127315dSMartin Povišer err = of_dma_controller_register(pdev->dev.of_node, admac_dma_of_xlate, ad); 891b127315dSMartin Povišer if (err) { 892b127315dSMartin Povišer dma_async_device_unregister(&ad->dma); 89307243159SMartin Povišer dev_err_probe(&pdev->dev, err, "failed to register with OF\n"); 89407243159SMartin Povišer goto free_irq; 895b127315dSMartin Povišer } 896b127315dSMartin Povišer 897*568aa6ddSMartin Povišer ad->txcache.size = readl_relaxed(ad->base + REG_TX_SRAM_SIZE); 898*568aa6ddSMartin Povišer ad->rxcache.size = readl_relaxed(ad->base + REG_RX_SRAM_SIZE); 899*568aa6ddSMartin Povišer 900*568aa6ddSMartin Povišer dev_info(&pdev->dev, "Audio DMA Controller\n"); 901*568aa6ddSMartin Povišer dev_info(&pdev->dev, "imprint %x TX cache %u RX cache %u\n", 902*568aa6ddSMartin Povišer readl_relaxed(ad->base + REG_IMPRINT), ad->txcache.size, ad->rxcache.size); 903*568aa6ddSMartin Povišer 904b127315dSMartin Povišer return 0; 90507243159SMartin Povišer 90607243159SMartin Povišer free_irq: 90707243159SMartin Povišer free_irq(ad->irq, ad); 9086aed75d7SMartin Povišer free_reset: 9096aed75d7SMartin Povišer reset_control_rearm(ad->rstc); 91007243159SMartin Povišer return err; 911b127315dSMartin Povišer } 912b127315dSMartin Povišer 913b127315dSMartin Povišer static int admac_remove(struct platform_device *pdev) 914b127315dSMartin Povišer { 915b127315dSMartin Povišer struct admac_data *ad = platform_get_drvdata(pdev); 916b127315dSMartin Povišer 917b127315dSMartin Povišer of_dma_controller_free(pdev->dev.of_node); 918b127315dSMartin Povišer dma_async_device_unregister(&ad->dma); 91907243159SMartin Povišer free_irq(ad->irq, ad); 9206aed75d7SMartin Povišer reset_control_rearm(ad->rstc); 921b127315dSMartin Povišer 922b127315dSMartin Povišer return 0; 923b127315dSMartin Povišer } 924b127315dSMartin Povišer 925b127315dSMartin Povišer static const struct of_device_id admac_of_match[] = { 926b127315dSMartin Povišer { .compatible = "apple,admac", }, 927b127315dSMartin Povišer { } 928b127315dSMartin Povišer }; 929b127315dSMartin Povišer MODULE_DEVICE_TABLE(of, admac_of_match); 930b127315dSMartin Povišer 931b127315dSMartin Povišer static struct platform_driver apple_admac_driver = { 932b127315dSMartin Povišer .driver = { 933b127315dSMartin Povišer .name = "apple-admac", 934b127315dSMartin Povišer .of_match_table = admac_of_match, 935b127315dSMartin Povišer }, 936b127315dSMartin Povišer .probe = admac_probe, 937b127315dSMartin Povišer .remove = admac_remove, 938b127315dSMartin Povišer }; 939b127315dSMartin Povišer module_platform_driver(apple_admac_driver); 940b127315dSMartin Povišer 941b127315dSMartin Povišer MODULE_AUTHOR("Martin Povišer <povik+lin@cutebit.org>"); 942b127315dSMartin Povišer MODULE_DESCRIPTION("Driver for Audio DMA Controller (ADMAC) on Apple SoCs"); 943b127315dSMartin Povišer MODULE_LICENSE("GPL"); 944