1b127315dSMartin Povišer // SPDX-License-Identifier: GPL-2.0-only 2b127315dSMartin Povišer /* 3b127315dSMartin Povišer * Driver for Audio DMA Controller (ADMAC) on t8103 (M1) and other Apple chips 4b127315dSMartin Povišer * 5b127315dSMartin Povišer * Copyright (C) The Asahi Linux Contributors 6b127315dSMartin Povišer */ 7b127315dSMartin Povišer 8b127315dSMartin Povišer #include <linux/bits.h> 9b127315dSMartin Povišer #include <linux/bitfield.h> 10b127315dSMartin Povišer #include <linux/device.h> 11b127315dSMartin Povišer #include <linux/init.h> 12b127315dSMartin Povišer #include <linux/module.h> 13b127315dSMartin Povišer #include <linux/of_device.h> 14b127315dSMartin Povišer #include <linux/of_dma.h> 15b127315dSMartin Povišer #include <linux/interrupt.h> 16b127315dSMartin Povišer #include <linux/spinlock.h> 17b127315dSMartin Povišer 18b127315dSMartin Povišer #include "dmaengine.h" 19b127315dSMartin Povišer 20b127315dSMartin Povišer #define NCHANNELS_MAX 64 21b127315dSMartin Povišer #define IRQ_NOUTPUTS 4 22b127315dSMartin Povišer 23b127315dSMartin Povišer #define RING_WRITE_SLOT GENMASK(1, 0) 24b127315dSMartin Povišer #define RING_READ_SLOT GENMASK(5, 4) 25b127315dSMartin Povišer #define RING_FULL BIT(9) 26b127315dSMartin Povišer #define RING_EMPTY BIT(8) 27b127315dSMartin Povišer #define RING_ERR BIT(10) 28b127315dSMartin Povišer 29b127315dSMartin Povišer #define STATUS_DESC_DONE BIT(0) 30b127315dSMartin Povišer #define STATUS_ERR BIT(6) 31b127315dSMartin Povišer 32b127315dSMartin Povišer #define FLAG_DESC_NOTIFY BIT(16) 33b127315dSMartin Povišer 34b127315dSMartin Povišer #define REG_TX_START 0x0000 35b127315dSMartin Povišer #define REG_TX_STOP 0x0004 36b127315dSMartin Povišer #define REG_RX_START 0x0008 37b127315dSMartin Povišer #define REG_RX_STOP 0x000c 38b127315dSMartin Povišer 39b127315dSMartin Povišer #define REG_CHAN_CTL(ch) (0x8000 + (ch) * 0x200) 40b127315dSMartin Povišer #define REG_CHAN_CTL_RST_RINGS BIT(0) 41b127315dSMartin Povišer 42b127315dSMartin Povišer #define REG_DESC_RING(ch) (0x8070 + (ch) * 0x200) 43b127315dSMartin Povišer #define REG_REPORT_RING(ch) (0x8074 + (ch) * 0x200) 44b127315dSMartin Povišer 45b127315dSMartin Povišer #define REG_RESIDUE(ch) (0x8064 + (ch) * 0x200) 46b127315dSMartin Povišer 47b127315dSMartin Povišer #define REG_BUS_WIDTH(ch) (0x8040 + (ch) * 0x200) 48b127315dSMartin Povišer 49b127315dSMartin Povišer #define BUS_WIDTH_8BIT 0x00 50b127315dSMartin Povišer #define BUS_WIDTH_16BIT 0x01 51b127315dSMartin Povišer #define BUS_WIDTH_32BIT 0x02 52b127315dSMartin Povišer #define BUS_WIDTH_FRAME_2_WORDS 0x10 53b127315dSMartin Povišer #define BUS_WIDTH_FRAME_4_WORDS 0x20 54b127315dSMartin Povišer 55b127315dSMartin Povišer #define CHAN_BUFSIZE 0x8000 56b127315dSMartin Povišer 57b127315dSMartin Povišer #define REG_CHAN_FIFOCTL(ch) (0x8054 + (ch) * 0x200) 58b127315dSMartin Povišer #define CHAN_FIFOCTL_LIMIT GENMASK(31, 16) 59b127315dSMartin Povišer #define CHAN_FIFOCTL_THRESHOLD GENMASK(15, 0) 60b127315dSMartin Povišer 61b127315dSMartin Povišer #define REG_DESC_WRITE(ch) (0x10000 + ((ch) / 2) * 0x4 + ((ch) & 1) * 0x4000) 62b127315dSMartin Povišer #define REG_REPORT_READ(ch) (0x10100 + ((ch) / 2) * 0x4 + ((ch) & 1) * 0x4000) 63b127315dSMartin Povišer 64b127315dSMartin Povišer #define REG_TX_INTSTATE(idx) (0x0030 + (idx) * 4) 65b127315dSMartin Povišer #define REG_RX_INTSTATE(idx) (0x0040 + (idx) * 4) 66b127315dSMartin Povišer #define REG_CHAN_INTSTATUS(ch, idx) (0x8010 + (ch) * 0x200 + (idx) * 4) 67b127315dSMartin Povišer #define REG_CHAN_INTMASK(ch, idx) (0x8020 + (ch) * 0x200 + (idx) * 4) 68b127315dSMartin Povišer 69b127315dSMartin Povišer struct admac_data; 70b127315dSMartin Povišer struct admac_tx; 71b127315dSMartin Povišer 72b127315dSMartin Povišer struct admac_chan { 73b127315dSMartin Povišer unsigned int no; 74b127315dSMartin Povišer struct admac_data *host; 75b127315dSMartin Povišer struct dma_chan chan; 76b127315dSMartin Povišer struct tasklet_struct tasklet; 77b127315dSMartin Povišer 78b127315dSMartin Povišer spinlock_t lock; 79b127315dSMartin Povišer struct admac_tx *current_tx; 80b127315dSMartin Povišer int nperiod_acks; 81b127315dSMartin Povišer 82b127315dSMartin Povišer /* 83b127315dSMartin Povišer * We maintain a 'submitted' and 'issued' list mainly for interface 84b127315dSMartin Povišer * correctness. Typical use of the driver (per channel) will be 85b127315dSMartin Povišer * prepping, submitting and issuing a single cyclic transaction which 86b127315dSMartin Povišer * will stay current until terminate_all is called. 87b127315dSMartin Povišer */ 88b127315dSMartin Povišer struct list_head submitted; 89b127315dSMartin Povišer struct list_head issued; 90b127315dSMartin Povišer 91b127315dSMartin Povišer struct list_head to_free; 92b127315dSMartin Povišer }; 93b127315dSMartin Povišer 94b127315dSMartin Povišer struct admac_data { 95b127315dSMartin Povišer struct dma_device dma; 96b127315dSMartin Povišer struct device *dev; 97b127315dSMartin Povišer __iomem void *base; 98b127315dSMartin Povišer 99b127315dSMartin Povišer int irq_index; 100b127315dSMartin Povišer int nchannels; 101b127315dSMartin Povišer struct admac_chan channels[]; 102b127315dSMartin Povišer }; 103b127315dSMartin Povišer 104b127315dSMartin Povišer struct admac_tx { 105b127315dSMartin Povišer struct dma_async_tx_descriptor tx; 106b127315dSMartin Povišer bool cyclic; 107b127315dSMartin Povišer dma_addr_t buf_addr; 108b127315dSMartin Povišer dma_addr_t buf_end; 109b127315dSMartin Povišer size_t buf_len; 110b127315dSMartin Povišer size_t period_len; 111b127315dSMartin Povišer 112b127315dSMartin Povišer size_t submitted_pos; 113b127315dSMartin Povišer size_t reclaimed_pos; 114b127315dSMartin Povišer 115b127315dSMartin Povišer struct list_head node; 116b127315dSMartin Povišer }; 117b127315dSMartin Povišer 118b127315dSMartin Povišer static void admac_modify(struct admac_data *ad, int reg, u32 mask, u32 val) 119b127315dSMartin Povišer { 120b127315dSMartin Povišer void __iomem *addr = ad->base + reg; 121b127315dSMartin Povišer u32 curr = readl_relaxed(addr); 122b127315dSMartin Povišer 123b127315dSMartin Povišer writel_relaxed((curr & ~mask) | (val & mask), addr); 124b127315dSMartin Povišer } 125b127315dSMartin Povišer 126b127315dSMartin Povišer static struct admac_chan *to_admac_chan(struct dma_chan *chan) 127b127315dSMartin Povišer { 128b127315dSMartin Povišer return container_of(chan, struct admac_chan, chan); 129b127315dSMartin Povišer } 130b127315dSMartin Povišer 131b127315dSMartin Povišer static struct admac_tx *to_admac_tx(struct dma_async_tx_descriptor *tx) 132b127315dSMartin Povišer { 133b127315dSMartin Povišer return container_of(tx, struct admac_tx, tx); 134b127315dSMartin Povišer } 135b127315dSMartin Povišer 136b127315dSMartin Povišer static enum dma_transfer_direction admac_chan_direction(int channo) 137b127315dSMartin Povišer { 138b127315dSMartin Povišer /* Channel directions are hardwired */ 139b127315dSMartin Povišer return (channo & 1) ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV; 140b127315dSMartin Povišer } 141b127315dSMartin Povišer 142b127315dSMartin Povišer static dma_cookie_t admac_tx_submit(struct dma_async_tx_descriptor *tx) 143b127315dSMartin Povišer { 144b127315dSMartin Povišer struct admac_tx *adtx = to_admac_tx(tx); 145b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(tx->chan); 146b127315dSMartin Povišer unsigned long flags; 147b127315dSMartin Povišer dma_cookie_t cookie; 148b127315dSMartin Povišer 149b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 150b127315dSMartin Povišer cookie = dma_cookie_assign(tx); 151b127315dSMartin Povišer list_add_tail(&adtx->node, &adchan->submitted); 152b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 153b127315dSMartin Povišer 154b127315dSMartin Povišer return cookie; 155b127315dSMartin Povišer } 156b127315dSMartin Povišer 157b127315dSMartin Povišer static int admac_desc_free(struct dma_async_tx_descriptor *tx) 158b127315dSMartin Povišer { 159b127315dSMartin Povišer kfree(to_admac_tx(tx)); 160b127315dSMartin Povišer 161b127315dSMartin Povišer return 0; 162b127315dSMartin Povišer } 163b127315dSMartin Povišer 164b127315dSMartin Povišer static struct dma_async_tx_descriptor *admac_prep_dma_cyclic( 165b127315dSMartin Povišer struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len, 166b127315dSMartin Povišer size_t period_len, enum dma_transfer_direction direction, 167b127315dSMartin Povišer unsigned long flags) 168b127315dSMartin Povišer { 169b127315dSMartin Povišer struct admac_chan *adchan = container_of(chan, struct admac_chan, chan); 170b127315dSMartin Povišer struct admac_tx *adtx; 171b127315dSMartin Povišer 172b127315dSMartin Povišer if (direction != admac_chan_direction(adchan->no)) 173b127315dSMartin Povišer return NULL; 174b127315dSMartin Povišer 175b127315dSMartin Povišer adtx = kzalloc(sizeof(*adtx), GFP_NOWAIT); 176b127315dSMartin Povišer if (!adtx) 177b127315dSMartin Povišer return NULL; 178b127315dSMartin Povišer 179b127315dSMartin Povišer adtx->cyclic = true; 180b127315dSMartin Povišer 181b127315dSMartin Povišer adtx->buf_addr = buf_addr; 182b127315dSMartin Povišer adtx->buf_len = buf_len; 183b127315dSMartin Povišer adtx->buf_end = buf_addr + buf_len; 184b127315dSMartin Povišer adtx->period_len = period_len; 185b127315dSMartin Povišer 186b127315dSMartin Povišer adtx->submitted_pos = 0; 187b127315dSMartin Povišer adtx->reclaimed_pos = 0; 188b127315dSMartin Povišer 189b127315dSMartin Povišer dma_async_tx_descriptor_init(&adtx->tx, chan); 190b127315dSMartin Povišer adtx->tx.tx_submit = admac_tx_submit; 191b127315dSMartin Povišer adtx->tx.desc_free = admac_desc_free; 192b127315dSMartin Povišer 193b127315dSMartin Povišer return &adtx->tx; 194b127315dSMartin Povišer } 195b127315dSMartin Povišer 196b127315dSMartin Povišer /* 197b127315dSMartin Povišer * Write one hardware descriptor for a dmaengine cyclic transaction. 198b127315dSMartin Povišer */ 199b127315dSMartin Povišer static void admac_cyclic_write_one_desc(struct admac_data *ad, int channo, 200b127315dSMartin Povišer struct admac_tx *tx) 201b127315dSMartin Povišer { 202b127315dSMartin Povišer dma_addr_t addr; 203b127315dSMartin Povišer 204b127315dSMartin Povišer addr = tx->buf_addr + (tx->submitted_pos % tx->buf_len); 205b127315dSMartin Povišer 206b127315dSMartin Povišer /* If happens means we have buggy code */ 207b127315dSMartin Povišer WARN_ON_ONCE(addr + tx->period_len > tx->buf_end); 208b127315dSMartin Povišer 209*11a72ae9SVinod Koul dev_dbg(ad->dev, "ch%d descriptor: addr=0x%pad len=0x%zx flags=0x%lx\n", 210b127315dSMartin Povišer channo, &addr, tx->period_len, FLAG_DESC_NOTIFY); 211b127315dSMartin Povišer 212b127315dSMartin Povišer writel_relaxed(addr, ad->base + REG_DESC_WRITE(channo)); 213b127315dSMartin Povišer writel_relaxed(addr >> 32, ad->base + REG_DESC_WRITE(channo)); 214b127315dSMartin Povišer writel_relaxed(tx->period_len, ad->base + REG_DESC_WRITE(channo)); 215b127315dSMartin Povišer writel_relaxed(FLAG_DESC_NOTIFY, ad->base + REG_DESC_WRITE(channo)); 216b127315dSMartin Povišer 217b127315dSMartin Povišer tx->submitted_pos += tx->period_len; 218b127315dSMartin Povišer tx->submitted_pos %= 2 * tx->buf_len; 219b127315dSMartin Povišer } 220b127315dSMartin Povišer 221b127315dSMartin Povišer /* 222b127315dSMartin Povišer * Write all the hardware descriptors for a dmaengine cyclic 223b127315dSMartin Povišer * transaction there is space for. 224b127315dSMartin Povišer */ 225b127315dSMartin Povišer static void admac_cyclic_write_desc(struct admac_data *ad, int channo, 226b127315dSMartin Povišer struct admac_tx *tx) 227b127315dSMartin Povišer { 228b127315dSMartin Povišer int i; 229b127315dSMartin Povišer 230b127315dSMartin Povišer for (i = 0; i < 4; i++) { 231b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_DESC_RING(channo)) & RING_FULL) 232b127315dSMartin Povišer break; 233b127315dSMartin Povišer admac_cyclic_write_one_desc(ad, channo, tx); 234b127315dSMartin Povišer } 235b127315dSMartin Povišer } 236b127315dSMartin Povišer 237b127315dSMartin Povišer static int admac_ring_noccupied_slots(int ringval) 238b127315dSMartin Povišer { 239b127315dSMartin Povišer int wrslot = FIELD_GET(RING_WRITE_SLOT, ringval); 240b127315dSMartin Povišer int rdslot = FIELD_GET(RING_READ_SLOT, ringval); 241b127315dSMartin Povišer 242b127315dSMartin Povišer if (wrslot != rdslot) { 243b127315dSMartin Povišer return (wrslot + 4 - rdslot) % 4; 244b127315dSMartin Povišer } else { 245b127315dSMartin Povišer WARN_ON((ringval & (RING_FULL | RING_EMPTY)) == 0); 246b127315dSMartin Povišer 247b127315dSMartin Povišer if (ringval & RING_FULL) 248b127315dSMartin Povišer return 4; 249b127315dSMartin Povišer else 250b127315dSMartin Povišer return 0; 251b127315dSMartin Povišer } 252b127315dSMartin Povišer } 253b127315dSMartin Povišer 254b127315dSMartin Povišer /* 255b127315dSMartin Povišer * Read from hardware the residue of a cyclic dmaengine transaction. 256b127315dSMartin Povišer */ 257b127315dSMartin Povišer static u32 admac_cyclic_read_residue(struct admac_data *ad, int channo, 258b127315dSMartin Povišer struct admac_tx *adtx) 259b127315dSMartin Povišer { 260b127315dSMartin Povišer u32 ring1, ring2; 261b127315dSMartin Povišer u32 residue1, residue2; 262b127315dSMartin Povišer int nreports; 263b127315dSMartin Povišer size_t pos; 264b127315dSMartin Povišer 265b127315dSMartin Povišer ring1 = readl_relaxed(ad->base + REG_REPORT_RING(channo)); 266b127315dSMartin Povišer residue1 = readl_relaxed(ad->base + REG_RESIDUE(channo)); 267b127315dSMartin Povišer ring2 = readl_relaxed(ad->base + REG_REPORT_RING(channo)); 268b127315dSMartin Povišer residue2 = readl_relaxed(ad->base + REG_RESIDUE(channo)); 269b127315dSMartin Povišer 270b127315dSMartin Povišer if (residue2 > residue1) { 271b127315dSMartin Povišer /* 272b127315dSMartin Povišer * Controller must have loaded next descriptor between 273b127315dSMartin Povišer * the two residue reads 274b127315dSMartin Povišer */ 275b127315dSMartin Povišer nreports = admac_ring_noccupied_slots(ring1) + 1; 276b127315dSMartin Povišer } else { 277b127315dSMartin Povišer /* No descriptor load between the two reads, ring2 is safe to use */ 278b127315dSMartin Povišer nreports = admac_ring_noccupied_slots(ring2); 279b127315dSMartin Povišer } 280b127315dSMartin Povišer 281b127315dSMartin Povišer pos = adtx->reclaimed_pos + adtx->period_len * (nreports + 1) - residue2; 282b127315dSMartin Povišer 283b127315dSMartin Povišer return adtx->buf_len - pos % adtx->buf_len; 284b127315dSMartin Povišer } 285b127315dSMartin Povišer 286b127315dSMartin Povišer static enum dma_status admac_tx_status(struct dma_chan *chan, dma_cookie_t cookie, 287b127315dSMartin Povišer struct dma_tx_state *txstate) 288b127315dSMartin Povišer { 289b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 290b127315dSMartin Povišer struct admac_data *ad = adchan->host; 291b127315dSMartin Povišer struct admac_tx *adtx; 292b127315dSMartin Povišer 293b127315dSMartin Povišer enum dma_status ret; 294b127315dSMartin Povišer size_t residue; 295b127315dSMartin Povišer unsigned long flags; 296b127315dSMartin Povišer 297b127315dSMartin Povišer ret = dma_cookie_status(chan, cookie, txstate); 298b127315dSMartin Povišer if (ret == DMA_COMPLETE || !txstate) 299b127315dSMartin Povišer return ret; 300b127315dSMartin Povišer 301b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 302b127315dSMartin Povišer adtx = adchan->current_tx; 303b127315dSMartin Povišer 304b127315dSMartin Povišer if (adtx && adtx->tx.cookie == cookie) { 305b127315dSMartin Povišer ret = DMA_IN_PROGRESS; 306b127315dSMartin Povišer residue = admac_cyclic_read_residue(ad, adchan->no, adtx); 307b127315dSMartin Povišer } else { 308b127315dSMartin Povišer ret = DMA_IN_PROGRESS; 309b127315dSMartin Povišer residue = 0; 310b127315dSMartin Povišer list_for_each_entry(adtx, &adchan->issued, node) { 311b127315dSMartin Povišer if (adtx->tx.cookie == cookie) { 312b127315dSMartin Povišer residue = adtx->buf_len; 313b127315dSMartin Povišer break; 314b127315dSMartin Povišer } 315b127315dSMartin Povišer } 316b127315dSMartin Povišer } 317b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 318b127315dSMartin Povišer 319b127315dSMartin Povišer dma_set_residue(txstate, residue); 320b127315dSMartin Povišer return ret; 321b127315dSMartin Povišer } 322b127315dSMartin Povišer 323b127315dSMartin Povišer static void admac_start_chan(struct admac_chan *adchan) 324b127315dSMartin Povišer { 325b127315dSMartin Povišer struct admac_data *ad = adchan->host; 326b127315dSMartin Povišer u32 startbit = 1 << (adchan->no / 2); 327b127315dSMartin Povišer 328b127315dSMartin Povišer writel_relaxed(STATUS_DESC_DONE | STATUS_ERR, 329b127315dSMartin Povišer ad->base + REG_CHAN_INTSTATUS(adchan->no, ad->irq_index)); 330b127315dSMartin Povišer writel_relaxed(STATUS_DESC_DONE | STATUS_ERR, 331b127315dSMartin Povišer ad->base + REG_CHAN_INTMASK(adchan->no, ad->irq_index)); 332b127315dSMartin Povišer 333b127315dSMartin Povišer switch (admac_chan_direction(adchan->no)) { 334b127315dSMartin Povišer case DMA_MEM_TO_DEV: 335b127315dSMartin Povišer writel_relaxed(startbit, ad->base + REG_TX_START); 336b127315dSMartin Povišer break; 337b127315dSMartin Povišer case DMA_DEV_TO_MEM: 338b127315dSMartin Povišer writel_relaxed(startbit, ad->base + REG_RX_START); 339b127315dSMartin Povišer break; 340b127315dSMartin Povišer default: 341b127315dSMartin Povišer break; 342b127315dSMartin Povišer } 343b127315dSMartin Povišer dev_dbg(adchan->host->dev, "ch%d start\n", adchan->no); 344b127315dSMartin Povišer } 345b127315dSMartin Povišer 346b127315dSMartin Povišer static void admac_stop_chan(struct admac_chan *adchan) 347b127315dSMartin Povišer { 348b127315dSMartin Povišer struct admac_data *ad = adchan->host; 349b127315dSMartin Povišer u32 stopbit = 1 << (adchan->no / 2); 350b127315dSMartin Povišer 351b127315dSMartin Povišer switch (admac_chan_direction(adchan->no)) { 352b127315dSMartin Povišer case DMA_MEM_TO_DEV: 353b127315dSMartin Povišer writel_relaxed(stopbit, ad->base + REG_TX_STOP); 354b127315dSMartin Povišer break; 355b127315dSMartin Povišer case DMA_DEV_TO_MEM: 356b127315dSMartin Povišer writel_relaxed(stopbit, ad->base + REG_RX_STOP); 357b127315dSMartin Povišer break; 358b127315dSMartin Povišer default: 359b127315dSMartin Povišer break; 360b127315dSMartin Povišer } 361b127315dSMartin Povišer dev_dbg(adchan->host->dev, "ch%d stop\n", adchan->no); 362b127315dSMartin Povišer } 363b127315dSMartin Povišer 364b127315dSMartin Povišer static void admac_reset_rings(struct admac_chan *adchan) 365b127315dSMartin Povišer { 366b127315dSMartin Povišer struct admac_data *ad = adchan->host; 367b127315dSMartin Povišer 368b127315dSMartin Povišer writel_relaxed(REG_CHAN_CTL_RST_RINGS, 369b127315dSMartin Povišer ad->base + REG_CHAN_CTL(adchan->no)); 370b127315dSMartin Povišer writel_relaxed(0, ad->base + REG_CHAN_CTL(adchan->no)); 371b127315dSMartin Povišer } 372b127315dSMartin Povišer 373b127315dSMartin Povišer static void admac_start_current_tx(struct admac_chan *adchan) 374b127315dSMartin Povišer { 375b127315dSMartin Povišer struct admac_data *ad = adchan->host; 376b127315dSMartin Povišer int ch = adchan->no; 377b127315dSMartin Povišer 378b127315dSMartin Povišer admac_reset_rings(adchan); 379b127315dSMartin Povišer writel_relaxed(0, ad->base + REG_CHAN_CTL(ch)); 380b127315dSMartin Povišer 381b127315dSMartin Povišer admac_cyclic_write_one_desc(ad, ch, adchan->current_tx); 382b127315dSMartin Povišer admac_start_chan(adchan); 383b127315dSMartin Povišer admac_cyclic_write_desc(ad, ch, adchan->current_tx); 384b127315dSMartin Povišer } 385b127315dSMartin Povišer 386b127315dSMartin Povišer static void admac_issue_pending(struct dma_chan *chan) 387b127315dSMartin Povišer { 388b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 389b127315dSMartin Povišer struct admac_tx *tx; 390b127315dSMartin Povišer unsigned long flags; 391b127315dSMartin Povišer 392b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 393b127315dSMartin Povišer list_splice_tail_init(&adchan->submitted, &adchan->issued); 394b127315dSMartin Povišer if (!list_empty(&adchan->issued) && !adchan->current_tx) { 395b127315dSMartin Povišer tx = list_first_entry(&adchan->issued, struct admac_tx, node); 396b127315dSMartin Povišer list_del(&tx->node); 397b127315dSMartin Povišer 398b127315dSMartin Povišer adchan->current_tx = tx; 399b127315dSMartin Povišer adchan->nperiod_acks = 0; 400b127315dSMartin Povišer admac_start_current_tx(adchan); 401b127315dSMartin Povišer } 402b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 403b127315dSMartin Povišer } 404b127315dSMartin Povišer 405b127315dSMartin Povišer static int admac_pause(struct dma_chan *chan) 406b127315dSMartin Povišer { 407b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 408b127315dSMartin Povišer 409b127315dSMartin Povišer admac_stop_chan(adchan); 410b127315dSMartin Povišer 411b127315dSMartin Povišer return 0; 412b127315dSMartin Povišer } 413b127315dSMartin Povišer 414b127315dSMartin Povišer static int admac_resume(struct dma_chan *chan) 415b127315dSMartin Povišer { 416b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 417b127315dSMartin Povišer 418b127315dSMartin Povišer admac_start_chan(adchan); 419b127315dSMartin Povišer 420b127315dSMartin Povišer return 0; 421b127315dSMartin Povišer } 422b127315dSMartin Povišer 423b127315dSMartin Povišer static int admac_terminate_all(struct dma_chan *chan) 424b127315dSMartin Povišer { 425b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 426b127315dSMartin Povišer unsigned long flags; 427b127315dSMartin Povišer 428b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 429b127315dSMartin Povišer admac_stop_chan(adchan); 430b127315dSMartin Povišer admac_reset_rings(adchan); 431b127315dSMartin Povišer 432b127315dSMartin Povišer adchan->current_tx = NULL; 433b127315dSMartin Povišer /* 434b127315dSMartin Povišer * Descriptors can only be freed after the tasklet 435b127315dSMartin Povišer * has been killed (in admac_synchronize). 436b127315dSMartin Povišer */ 437b127315dSMartin Povišer list_splice_tail_init(&adchan->submitted, &adchan->to_free); 438b127315dSMartin Povišer list_splice_tail_init(&adchan->issued, &adchan->to_free); 439b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 440b127315dSMartin Povišer 441b127315dSMartin Povišer return 0; 442b127315dSMartin Povišer } 443b127315dSMartin Povišer 444b127315dSMartin Povišer static void admac_synchronize(struct dma_chan *chan) 445b127315dSMartin Povišer { 446b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 447b127315dSMartin Povišer struct admac_tx *adtx, *_adtx; 448b127315dSMartin Povišer unsigned long flags; 449b127315dSMartin Povišer LIST_HEAD(head); 450b127315dSMartin Povišer 451b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 452b127315dSMartin Povišer list_splice_tail_init(&adchan->to_free, &head); 453b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 454b127315dSMartin Povišer 455b127315dSMartin Povišer tasklet_kill(&adchan->tasklet); 456b127315dSMartin Povišer 457b127315dSMartin Povišer list_for_each_entry_safe(adtx, _adtx, &head, node) { 458b127315dSMartin Povišer list_del(&adtx->node); 459b127315dSMartin Povišer admac_desc_free(&adtx->tx); 460b127315dSMartin Povišer } 461b127315dSMartin Povišer } 462b127315dSMartin Povišer 463b127315dSMartin Povišer static int admac_alloc_chan_resources(struct dma_chan *chan) 464b127315dSMartin Povišer { 465b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 466b127315dSMartin Povišer 467b127315dSMartin Povišer dma_cookie_init(&adchan->chan); 468b127315dSMartin Povišer return 0; 469b127315dSMartin Povišer } 470b127315dSMartin Povišer 471b127315dSMartin Povišer static void admac_free_chan_resources(struct dma_chan *chan) 472b127315dSMartin Povišer { 473b127315dSMartin Povišer admac_terminate_all(chan); 474b127315dSMartin Povišer admac_synchronize(chan); 475b127315dSMartin Povišer } 476b127315dSMartin Povišer 477b127315dSMartin Povišer static struct dma_chan *admac_dma_of_xlate(struct of_phandle_args *dma_spec, 478b127315dSMartin Povišer struct of_dma *ofdma) 479b127315dSMartin Povišer { 480b127315dSMartin Povišer struct admac_data *ad = (struct admac_data *) ofdma->of_dma_data; 481b127315dSMartin Povišer unsigned int index; 482b127315dSMartin Povišer 483b127315dSMartin Povišer if (dma_spec->args_count != 1) 484b127315dSMartin Povišer return NULL; 485b127315dSMartin Povišer 486b127315dSMartin Povišer index = dma_spec->args[0]; 487b127315dSMartin Povišer 488b127315dSMartin Povišer if (index >= ad->nchannels) { 489b127315dSMartin Povišer dev_err(ad->dev, "channel index %u out of bounds\n", index); 490b127315dSMartin Povišer return NULL; 491b127315dSMartin Povišer } 492b127315dSMartin Povišer 493b127315dSMartin Povišer return &ad->channels[index].chan; 494b127315dSMartin Povišer } 495b127315dSMartin Povišer 496b127315dSMartin Povišer static int admac_drain_reports(struct admac_data *ad, int channo) 497b127315dSMartin Povišer { 498b127315dSMartin Povišer int count; 499b127315dSMartin Povišer 500b127315dSMartin Povišer for (count = 0; count < 4; count++) { 501b127315dSMartin Povišer u32 countval_hi, countval_lo, unk1, flags; 502b127315dSMartin Povišer 503b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_REPORT_RING(channo)) & RING_EMPTY) 504b127315dSMartin Povišer break; 505b127315dSMartin Povišer 506b127315dSMartin Povišer countval_lo = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 507b127315dSMartin Povišer countval_hi = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 508b127315dSMartin Povišer unk1 = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 509b127315dSMartin Povišer flags = readl_relaxed(ad->base + REG_REPORT_READ(channo)); 510b127315dSMartin Povišer 511b127315dSMartin Povišer dev_dbg(ad->dev, "ch%d report: countval=0x%llx unk1=0x%x flags=0x%x\n", 512b127315dSMartin Povišer channo, ((u64) countval_hi) << 32 | countval_lo, unk1, flags); 513b127315dSMartin Povišer } 514b127315dSMartin Povišer 515b127315dSMartin Povišer return count; 516b127315dSMartin Povišer } 517b127315dSMartin Povišer 518b127315dSMartin Povišer static void admac_handle_status_err(struct admac_data *ad, int channo) 519b127315dSMartin Povišer { 520b127315dSMartin Povišer bool handled = false; 521b127315dSMartin Povišer 522b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_DESC_RING(channo)) & RING_ERR) { 523b127315dSMartin Povišer writel_relaxed(RING_ERR, ad->base + REG_DESC_RING(channo)); 524b127315dSMartin Povišer dev_err_ratelimited(ad->dev, "ch%d descriptor ring error\n", channo); 525b127315dSMartin Povišer handled = true; 526b127315dSMartin Povišer } 527b127315dSMartin Povišer 528b127315dSMartin Povišer if (readl_relaxed(ad->base + REG_REPORT_RING(channo)) & RING_ERR) { 529b127315dSMartin Povišer writel_relaxed(RING_ERR, ad->base + REG_REPORT_RING(channo)); 530b127315dSMartin Povišer dev_err_ratelimited(ad->dev, "ch%d report ring error\n", channo); 531b127315dSMartin Povišer handled = true; 532b127315dSMartin Povišer } 533b127315dSMartin Povišer 534b127315dSMartin Povišer if (unlikely(!handled)) { 535b127315dSMartin Povišer dev_err(ad->dev, "ch%d unknown error, masking errors as cause of IRQs\n", channo); 536b127315dSMartin Povišer admac_modify(ad, REG_CHAN_INTMASK(channo, ad->irq_index), 537b127315dSMartin Povišer STATUS_ERR, 0); 538b127315dSMartin Povišer } 539b127315dSMartin Povišer } 540b127315dSMartin Povišer 541b127315dSMartin Povišer static void admac_handle_status_desc_done(struct admac_data *ad, int channo) 542b127315dSMartin Povišer { 543b127315dSMartin Povišer struct admac_chan *adchan = &ad->channels[channo]; 544b127315dSMartin Povišer unsigned long flags; 545b127315dSMartin Povišer int nreports; 546b127315dSMartin Povišer 547b127315dSMartin Povišer writel_relaxed(STATUS_DESC_DONE, 548b127315dSMartin Povišer ad->base + REG_CHAN_INTSTATUS(channo, ad->irq_index)); 549b127315dSMartin Povišer 550b127315dSMartin Povišer spin_lock_irqsave(&adchan->lock, flags); 551b127315dSMartin Povišer nreports = admac_drain_reports(ad, channo); 552b127315dSMartin Povišer 553b127315dSMartin Povišer if (adchan->current_tx) { 554b127315dSMartin Povišer struct admac_tx *tx = adchan->current_tx; 555b127315dSMartin Povišer 556b127315dSMartin Povišer adchan->nperiod_acks += nreports; 557b127315dSMartin Povišer tx->reclaimed_pos += nreports * tx->period_len; 558b127315dSMartin Povišer tx->reclaimed_pos %= 2 * tx->buf_len; 559b127315dSMartin Povišer 560b127315dSMartin Povišer admac_cyclic_write_desc(ad, channo, tx); 561b127315dSMartin Povišer tasklet_schedule(&adchan->tasklet); 562b127315dSMartin Povišer } 563b127315dSMartin Povišer spin_unlock_irqrestore(&adchan->lock, flags); 564b127315dSMartin Povišer } 565b127315dSMartin Povišer 566b127315dSMartin Povišer static void admac_handle_chan_int(struct admac_data *ad, int no) 567b127315dSMartin Povišer { 568b127315dSMartin Povišer u32 cause = readl_relaxed(ad->base + REG_CHAN_INTSTATUS(no, ad->irq_index)); 569b127315dSMartin Povišer 570b127315dSMartin Povišer if (cause & STATUS_ERR) 571b127315dSMartin Povišer admac_handle_status_err(ad, no); 572b127315dSMartin Povišer 573b127315dSMartin Povišer if (cause & STATUS_DESC_DONE) 574b127315dSMartin Povišer admac_handle_status_desc_done(ad, no); 575b127315dSMartin Povišer } 576b127315dSMartin Povišer 577b127315dSMartin Povišer static irqreturn_t admac_interrupt(int irq, void *devid) 578b127315dSMartin Povišer { 579b127315dSMartin Povišer struct admac_data *ad = devid; 580b127315dSMartin Povišer u32 rx_intstate, tx_intstate; 581b127315dSMartin Povišer int i; 582b127315dSMartin Povišer 583b127315dSMartin Povišer rx_intstate = readl_relaxed(ad->base + REG_RX_INTSTATE(ad->irq_index)); 584b127315dSMartin Povišer tx_intstate = readl_relaxed(ad->base + REG_TX_INTSTATE(ad->irq_index)); 585b127315dSMartin Povišer 586b127315dSMartin Povišer if (!tx_intstate && !rx_intstate) 587b127315dSMartin Povišer return IRQ_NONE; 588b127315dSMartin Povišer 589b127315dSMartin Povišer for (i = 0; i < ad->nchannels; i += 2) { 590b127315dSMartin Povišer if (tx_intstate & 1) 591b127315dSMartin Povišer admac_handle_chan_int(ad, i); 592b127315dSMartin Povišer tx_intstate >>= 1; 593b127315dSMartin Povišer } 594b127315dSMartin Povišer 595b127315dSMartin Povišer for (i = 1; i < ad->nchannels; i += 2) { 596b127315dSMartin Povišer if (rx_intstate & 1) 597b127315dSMartin Povišer admac_handle_chan_int(ad, i); 598b127315dSMartin Povišer rx_intstate >>= 1; 599b127315dSMartin Povišer } 600b127315dSMartin Povišer 601b127315dSMartin Povišer return IRQ_HANDLED; 602b127315dSMartin Povišer } 603b127315dSMartin Povišer 604b127315dSMartin Povišer static void admac_chan_tasklet(struct tasklet_struct *t) 605b127315dSMartin Povišer { 606b127315dSMartin Povišer struct admac_chan *adchan = from_tasklet(adchan, t, tasklet); 607b127315dSMartin Povišer struct admac_tx *adtx; 608b127315dSMartin Povišer struct dmaengine_desc_callback cb; 609b127315dSMartin Povišer struct dmaengine_result tx_result; 610b127315dSMartin Povišer int nacks; 611b127315dSMartin Povišer 612b127315dSMartin Povišer spin_lock_irq(&adchan->lock); 613b127315dSMartin Povišer adtx = adchan->current_tx; 614b127315dSMartin Povišer nacks = adchan->nperiod_acks; 615b127315dSMartin Povišer adchan->nperiod_acks = 0; 616b127315dSMartin Povišer spin_unlock_irq(&adchan->lock); 617b127315dSMartin Povišer 618b127315dSMartin Povišer if (!adtx || !nacks) 619b127315dSMartin Povišer return; 620b127315dSMartin Povišer 621b127315dSMartin Povišer tx_result.result = DMA_TRANS_NOERROR; 622b127315dSMartin Povišer tx_result.residue = 0; 623b127315dSMartin Povišer 624b127315dSMartin Povišer dmaengine_desc_get_callback(&adtx->tx, &cb); 625b127315dSMartin Povišer while (nacks--) 626b127315dSMartin Povišer dmaengine_desc_callback_invoke(&cb, &tx_result); 627b127315dSMartin Povišer } 628b127315dSMartin Povišer 629b127315dSMartin Povišer static int admac_device_config(struct dma_chan *chan, 630b127315dSMartin Povišer struct dma_slave_config *config) 631b127315dSMartin Povišer { 632b127315dSMartin Povišer struct admac_chan *adchan = to_admac_chan(chan); 633b127315dSMartin Povišer struct admac_data *ad = adchan->host; 634b127315dSMartin Povišer bool is_tx = admac_chan_direction(adchan->no) == DMA_MEM_TO_DEV; 635b127315dSMartin Povišer int wordsize = 0; 636b127315dSMartin Povišer u32 bus_width = 0; 637b127315dSMartin Povišer 638b127315dSMartin Povišer switch (is_tx ? config->dst_addr_width : config->src_addr_width) { 639b127315dSMartin Povišer case DMA_SLAVE_BUSWIDTH_1_BYTE: 640b127315dSMartin Povišer wordsize = 1; 641b127315dSMartin Povišer bus_width |= BUS_WIDTH_8BIT; 642b127315dSMartin Povišer break; 643b127315dSMartin Povišer case DMA_SLAVE_BUSWIDTH_2_BYTES: 644b127315dSMartin Povišer wordsize = 2; 645b127315dSMartin Povišer bus_width |= BUS_WIDTH_16BIT; 646b127315dSMartin Povišer break; 647b127315dSMartin Povišer case DMA_SLAVE_BUSWIDTH_4_BYTES: 648b127315dSMartin Povišer wordsize = 4; 649b127315dSMartin Povišer bus_width |= BUS_WIDTH_32BIT; 650b127315dSMartin Povišer break; 651b127315dSMartin Povišer default: 652b127315dSMartin Povišer return -EINVAL; 653b127315dSMartin Povišer } 654b127315dSMartin Povišer 655b127315dSMartin Povišer /* 656b127315dSMartin Povišer * We take port_window_size to be the number of words in a frame. 657b127315dSMartin Povišer * 658b127315dSMartin Povišer * The controller has some means of out-of-band signalling, to the peripheral, 659b127315dSMartin Povišer * of words position in a frame. That's where the importance of this control 660b127315dSMartin Povišer * comes from. 661b127315dSMartin Povišer */ 662b127315dSMartin Povišer switch (is_tx ? config->dst_port_window_size : config->src_port_window_size) { 663b127315dSMartin Povišer case 0 ... 1: 664b127315dSMartin Povišer break; 665b127315dSMartin Povišer case 2: 666b127315dSMartin Povišer bus_width |= BUS_WIDTH_FRAME_2_WORDS; 667b127315dSMartin Povišer break; 668b127315dSMartin Povišer case 4: 669b127315dSMartin Povišer bus_width |= BUS_WIDTH_FRAME_4_WORDS; 670b127315dSMartin Povišer break; 671b127315dSMartin Povišer default: 672b127315dSMartin Povišer return -EINVAL; 673b127315dSMartin Povišer } 674b127315dSMartin Povišer 675b127315dSMartin Povišer writel_relaxed(bus_width, ad->base + REG_BUS_WIDTH(adchan->no)); 676b127315dSMartin Povišer 677b127315dSMartin Povišer /* 678b127315dSMartin Povišer * By FIFOCTL_LIMIT we seem to set the maximal number of bytes allowed to be 679b127315dSMartin Povišer * held in controller's per-channel FIFO. Transfers seem to be triggered 680b127315dSMartin Povišer * around the time FIFO occupancy touches FIFOCTL_THRESHOLD. 681b127315dSMartin Povišer * 682b127315dSMartin Povišer * The numbers we set are more or less arbitrary. 683b127315dSMartin Povišer */ 684b127315dSMartin Povišer writel_relaxed(FIELD_PREP(CHAN_FIFOCTL_LIMIT, 0x30 * wordsize) 685b127315dSMartin Povišer | FIELD_PREP(CHAN_FIFOCTL_THRESHOLD, 0x18 * wordsize), 686b127315dSMartin Povišer ad->base + REG_CHAN_FIFOCTL(adchan->no)); 687b127315dSMartin Povišer 688b127315dSMartin Povišer return 0; 689b127315dSMartin Povišer } 690b127315dSMartin Povišer 691b127315dSMartin Povišer static int admac_probe(struct platform_device *pdev) 692b127315dSMartin Povišer { 693b127315dSMartin Povišer struct device_node *np = pdev->dev.of_node; 694b127315dSMartin Povišer struct admac_data *ad; 695b127315dSMartin Povišer struct dma_device *dma; 696b127315dSMartin Povišer int nchannels; 697b127315dSMartin Povišer int err, irq, i; 698b127315dSMartin Povišer 699b127315dSMartin Povišer err = of_property_read_u32(np, "dma-channels", &nchannels); 700b127315dSMartin Povišer if (err || nchannels > NCHANNELS_MAX) { 701b127315dSMartin Povišer dev_err(&pdev->dev, "missing or invalid dma-channels property\n"); 702b127315dSMartin Povišer return -EINVAL; 703b127315dSMartin Povišer } 704b127315dSMartin Povišer 705b127315dSMartin Povišer ad = devm_kzalloc(&pdev->dev, struct_size(ad, channels, nchannels), GFP_KERNEL); 706b127315dSMartin Povišer if (!ad) 707b127315dSMartin Povišer return -ENOMEM; 708b127315dSMartin Povišer 709b127315dSMartin Povišer platform_set_drvdata(pdev, ad); 710b127315dSMartin Povišer ad->dev = &pdev->dev; 711b127315dSMartin Povišer ad->nchannels = nchannels; 712b127315dSMartin Povišer 713b127315dSMartin Povišer /* 714b127315dSMartin Povišer * The controller has 4 IRQ outputs. Try them all until 715b127315dSMartin Povišer * we find one we can use. 716b127315dSMartin Povišer */ 717b127315dSMartin Povišer for (i = 0; i < IRQ_NOUTPUTS; i++) { 718b127315dSMartin Povišer irq = platform_get_irq_optional(pdev, i); 719b127315dSMartin Povišer if (irq >= 0) { 720b127315dSMartin Povišer ad->irq_index = i; 721b127315dSMartin Povišer break; 722b127315dSMartin Povišer } 723b127315dSMartin Povišer } 724b127315dSMartin Povišer 725b127315dSMartin Povišer if (irq < 0) 726b127315dSMartin Povišer return dev_err_probe(&pdev->dev, irq, "no usable interrupt\n"); 727b127315dSMartin Povišer 728b127315dSMartin Povišer err = devm_request_irq(&pdev->dev, irq, admac_interrupt, 729b127315dSMartin Povišer 0, dev_name(&pdev->dev), ad); 730b127315dSMartin Povišer if (err) 731b127315dSMartin Povišer return dev_err_probe(&pdev->dev, err, 732b127315dSMartin Povišer "unable to register interrupt\n"); 733b127315dSMartin Povišer 734b127315dSMartin Povišer ad->base = devm_platform_ioremap_resource(pdev, 0); 735b127315dSMartin Povišer if (IS_ERR(ad->base)) 736b127315dSMartin Povišer return dev_err_probe(&pdev->dev, PTR_ERR(ad->base), 737b127315dSMartin Povišer "unable to obtain MMIO resource\n"); 738b127315dSMartin Povišer 739b127315dSMartin Povišer dma = &ad->dma; 740b127315dSMartin Povišer 741b127315dSMartin Povišer dma_cap_set(DMA_PRIVATE, dma->cap_mask); 742b127315dSMartin Povišer dma_cap_set(DMA_CYCLIC, dma->cap_mask); 743b127315dSMartin Povišer 744b127315dSMartin Povišer dma->dev = &pdev->dev; 745b127315dSMartin Povišer dma->device_alloc_chan_resources = admac_alloc_chan_resources; 746b127315dSMartin Povišer dma->device_free_chan_resources = admac_free_chan_resources; 747b127315dSMartin Povišer dma->device_tx_status = admac_tx_status; 748b127315dSMartin Povišer dma->device_issue_pending = admac_issue_pending; 749b127315dSMartin Povišer dma->device_terminate_all = admac_terminate_all; 750b127315dSMartin Povišer dma->device_synchronize = admac_synchronize; 751b127315dSMartin Povišer dma->device_prep_dma_cyclic = admac_prep_dma_cyclic; 752b127315dSMartin Povišer dma->device_config = admac_device_config; 753b127315dSMartin Povišer dma->device_pause = admac_pause; 754b127315dSMartin Povišer dma->device_resume = admac_resume; 755b127315dSMartin Povišer 756b127315dSMartin Povišer dma->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM); 757b127315dSMartin Povišer dma->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST; 758b127315dSMartin Povišer dma->dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | 759b127315dSMartin Povišer BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | 760b127315dSMartin Povišer BIT(DMA_SLAVE_BUSWIDTH_4_BYTES); 761b127315dSMartin Povišer 762b127315dSMartin Povišer INIT_LIST_HEAD(&dma->channels); 763b127315dSMartin Povišer for (i = 0; i < nchannels; i++) { 764b127315dSMartin Povišer struct admac_chan *adchan = &ad->channels[i]; 765b127315dSMartin Povišer 766b127315dSMartin Povišer adchan->host = ad; 767b127315dSMartin Povišer adchan->no = i; 768b127315dSMartin Povišer adchan->chan.device = &ad->dma; 769b127315dSMartin Povišer spin_lock_init(&adchan->lock); 770b127315dSMartin Povišer INIT_LIST_HEAD(&adchan->submitted); 771b127315dSMartin Povišer INIT_LIST_HEAD(&adchan->issued); 772b127315dSMartin Povišer INIT_LIST_HEAD(&adchan->to_free); 773b127315dSMartin Povišer list_add_tail(&adchan->chan.device_node, &dma->channels); 774b127315dSMartin Povišer tasklet_setup(&adchan->tasklet, admac_chan_tasklet); 775b127315dSMartin Povišer } 776b127315dSMartin Povišer 777b127315dSMartin Povišer err = dma_async_device_register(&ad->dma); 778b127315dSMartin Povišer if (err) 779b127315dSMartin Povišer return dev_err_probe(&pdev->dev, err, "failed to register DMA device\n"); 780b127315dSMartin Povišer 781b127315dSMartin Povišer err = of_dma_controller_register(pdev->dev.of_node, admac_dma_of_xlate, ad); 782b127315dSMartin Povišer if (err) { 783b127315dSMartin Povišer dma_async_device_unregister(&ad->dma); 784b127315dSMartin Povišer return dev_err_probe(&pdev->dev, err, "failed to register with OF\n"); 785b127315dSMartin Povišer } 786b127315dSMartin Povišer 787b127315dSMartin Povišer return 0; 788b127315dSMartin Povišer } 789b127315dSMartin Povišer 790b127315dSMartin Povišer static int admac_remove(struct platform_device *pdev) 791b127315dSMartin Povišer { 792b127315dSMartin Povišer struct admac_data *ad = platform_get_drvdata(pdev); 793b127315dSMartin Povišer 794b127315dSMartin Povišer of_dma_controller_free(pdev->dev.of_node); 795b127315dSMartin Povišer dma_async_device_unregister(&ad->dma); 796b127315dSMartin Povišer 797b127315dSMartin Povišer return 0; 798b127315dSMartin Povišer } 799b127315dSMartin Povišer 800b127315dSMartin Povišer static const struct of_device_id admac_of_match[] = { 801b127315dSMartin Povišer { .compatible = "apple,admac", }, 802b127315dSMartin Povišer { } 803b127315dSMartin Povišer }; 804b127315dSMartin Povišer MODULE_DEVICE_TABLE(of, admac_of_match); 805b127315dSMartin Povišer 806b127315dSMartin Povišer static struct platform_driver apple_admac_driver = { 807b127315dSMartin Povišer .driver = { 808b127315dSMartin Povišer .name = "apple-admac", 809b127315dSMartin Povišer .of_match_table = admac_of_match, 810b127315dSMartin Povišer }, 811b127315dSMartin Povišer .probe = admac_probe, 812b127315dSMartin Povišer .remove = admac_remove, 813b127315dSMartin Povišer }; 814b127315dSMartin Povišer module_platform_driver(apple_admac_driver); 815b127315dSMartin Povišer 816b127315dSMartin Povišer MODULE_AUTHOR("Martin Povišer <povik+lin@cutebit.org>"); 817b127315dSMartin Povišer MODULE_DESCRIPTION("Driver for Audio DMA Controller (ADMAC) on Apple SoCs"); 818b127315dSMartin Povišer MODULE_LICENSE("GPL"); 819