xref: /openbmc/linux/drivers/dma/altera-msgdma.c (revision ac8f933664c3a0e2d42f6ee9a2a6d25f87cb23f6)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2a85c6f1bSStefan Roese /*
3a85c6f1bSStefan Roese  * DMA driver for Altera mSGDMA IP core
4a85c6f1bSStefan Roese  *
5a85c6f1bSStefan Roese  * Copyright (C) 2017 Stefan Roese <sr@denx.de>
6a85c6f1bSStefan Roese  *
7a85c6f1bSStefan Roese  * Based on drivers/dma/xilinx/zynqmp_dma.c, which is:
8a85c6f1bSStefan Roese  * Copyright (C) 2016 Xilinx, Inc. All rights reserved.
9a85c6f1bSStefan Roese  */
10a85c6f1bSStefan Roese 
11a85c6f1bSStefan Roese #include <linux/bitops.h>
12a85c6f1bSStefan Roese #include <linux/delay.h>
13a85c6f1bSStefan Roese #include <linux/dma-mapping.h>
14a85c6f1bSStefan Roese #include <linux/dmapool.h>
15a85c6f1bSStefan Roese #include <linux/init.h>
16a85c6f1bSStefan Roese #include <linux/interrupt.h>
17a85c6f1bSStefan Roese #include <linux/io.h>
18a85c6f1bSStefan Roese #include <linux/iopoll.h>
19a85c6f1bSStefan Roese #include <linux/module.h>
20a85c6f1bSStefan Roese #include <linux/platform_device.h>
21a85c6f1bSStefan Roese #include <linux/slab.h>
2265675842SOlivier Dautricourt #include <linux/of_dma.h>
23a85c6f1bSStefan Roese 
24a85c6f1bSStefan Roese #include "dmaengine.h"
25a85c6f1bSStefan Roese 
26a85c6f1bSStefan Roese #define MSGDMA_MAX_TRANS_LEN		U32_MAX
27a85c6f1bSStefan Roese #define MSGDMA_DESC_NUM			1024
28a85c6f1bSStefan Roese 
29a85c6f1bSStefan Roese /**
30a85c6f1bSStefan Roese  * struct msgdma_extended_desc - implements an extended descriptor
31a85c6f1bSStefan Roese  * @read_addr_lo: data buffer source address low bits
32a85c6f1bSStefan Roese  * @write_addr_lo: data buffer destination address low bits
33a85c6f1bSStefan Roese  * @len: the number of bytes to transfer per descriptor
34a85c6f1bSStefan Roese  * @burst_seq_num: bit 31:24 write burst
35a85c6f1bSStefan Roese  *		   bit 23:16 read burst
36a85c6f1bSStefan Roese  *		   bit 15:00 sequence number
37a85c6f1bSStefan Roese  * @stride: bit 31:16 write stride
38a85c6f1bSStefan Roese  *	    bit 15:00 read stride
39a85c6f1bSStefan Roese  * @read_addr_hi: data buffer source address high bits
40a85c6f1bSStefan Roese  * @write_addr_hi: data buffer destination address high bits
41a85c6f1bSStefan Roese  * @control: characteristics of the transfer
42a85c6f1bSStefan Roese  */
43a85c6f1bSStefan Roese struct msgdma_extended_desc {
44a85c6f1bSStefan Roese 	u32 read_addr_lo;
45a85c6f1bSStefan Roese 	u32 write_addr_lo;
46a85c6f1bSStefan Roese 	u32 len;
47a85c6f1bSStefan Roese 	u32 burst_seq_num;
48a85c6f1bSStefan Roese 	u32 stride;
49a85c6f1bSStefan Roese 	u32 read_addr_hi;
50a85c6f1bSStefan Roese 	u32 write_addr_hi;
51a85c6f1bSStefan Roese 	u32 control;
52a85c6f1bSStefan Roese };
53a85c6f1bSStefan Roese 
54a85c6f1bSStefan Roese /* mSGDMA descriptor control field bit definitions */
55a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_SET_CH(x)	((x) & 0xff)
56a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_GEN_SOP		BIT(8)
57a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_GEN_EOP		BIT(9)
58a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_PARK_READS	BIT(10)
59a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_PARK_WRITES	BIT(11)
60a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_END_ON_EOP	BIT(12)
61a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_END_ON_LEN	BIT(13)
62a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_TR_COMP_IRQ	BIT(14)
63a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_EARLY_IRQ	BIT(15)
64a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_TR_ERR_IRQ	GENMASK(23, 16)
65a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_EARLY_DONE	BIT(24)
66a85c6f1bSStefan Roese 
67a85c6f1bSStefan Roese /*
68a85c6f1bSStefan Roese  * Writing "1" the "go" bit commits the entire descriptor into the
69a85c6f1bSStefan Roese  * descriptor FIFO(s)
70a85c6f1bSStefan Roese  */
71a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_GO		BIT(31)
72a85c6f1bSStefan Roese 
73a85c6f1bSStefan Roese /* Tx buffer control flags */
74a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_TX_FIRST	(MSGDMA_DESC_CTL_GEN_SOP |	\
75a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_TR_ERR_IRQ |	\
76a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_GO)
77a85c6f1bSStefan Roese 
78a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_TX_MIDDLE	(MSGDMA_DESC_CTL_TR_ERR_IRQ |	\
79a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_GO)
80a85c6f1bSStefan Roese 
81a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_TX_LAST		(MSGDMA_DESC_CTL_GEN_EOP |	\
82a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_TR_COMP_IRQ |	\
83a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_TR_ERR_IRQ |	\
84a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_GO)
85a85c6f1bSStefan Roese 
86a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_TX_SINGLE	(MSGDMA_DESC_CTL_GEN_SOP |	\
87a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_GEN_EOP |	\
88a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_TR_COMP_IRQ |	\
89a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_TR_ERR_IRQ |	\
90a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_GO)
91a85c6f1bSStefan Roese 
92a85c6f1bSStefan Roese #define MSGDMA_DESC_CTL_RX_SINGLE	(MSGDMA_DESC_CTL_END_ON_EOP |	\
93a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_END_ON_LEN |	\
94a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_TR_COMP_IRQ |	\
95a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_EARLY_IRQ |	\
96a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_TR_ERR_IRQ |	\
97a85c6f1bSStefan Roese 					 MSGDMA_DESC_CTL_GO)
98a85c6f1bSStefan Roese 
99a85c6f1bSStefan Roese /* mSGDMA extended descriptor stride definitions */
100a85c6f1bSStefan Roese #define MSGDMA_DESC_STRIDE_RD		0x00000001
101a85c6f1bSStefan Roese #define MSGDMA_DESC_STRIDE_WR		0x00010000
102a85c6f1bSStefan Roese #define MSGDMA_DESC_STRIDE_RW		0x00010001
103a85c6f1bSStefan Roese 
1046084fc2eSStefan Roese /* mSGDMA dispatcher control and status register map */
1056084fc2eSStefan Roese #define MSGDMA_CSR_STATUS		0x00	/* Read / Clear */
1066084fc2eSStefan Roese #define MSGDMA_CSR_CONTROL		0x04	/* Read / Write */
1076084fc2eSStefan Roese #define MSGDMA_CSR_RW_FILL_LEVEL	0x08	/* 31:16 - write fill level */
1086084fc2eSStefan Roese 						/* 15:00 - read fill level */
1096084fc2eSStefan Roese #define MSGDMA_CSR_RESP_FILL_LEVEL	0x0c	/* response FIFO fill level */
1106084fc2eSStefan Roese #define MSGDMA_CSR_RW_SEQ_NUM		0x10	/* 31:16 - write seq number */
1116084fc2eSStefan Roese 						/* 15:00 - read seq number */
112a85c6f1bSStefan Roese 
113a85c6f1bSStefan Roese /* mSGDMA CSR status register bit definitions */
114a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_BUSY			BIT(0)
115a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_DESC_BUF_EMPTY		BIT(1)
116a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_DESC_BUF_FULL		BIT(2)
117a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_RESP_BUF_EMPTY		BIT(3)
118a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_RESP_BUF_FULL		BIT(4)
119a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_STOPPED			BIT(5)
120a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_RESETTING		BIT(6)
121a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_STOPPED_ON_ERR		BIT(7)
122a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_STOPPED_ON_EARLY	BIT(8)
123a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_IRQ			BIT(9)
124a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_MASK			GENMASK(9, 0)
125a85c6f1bSStefan Roese #define MSGDMA_CSR_STAT_MASK_WITHOUT_IRQ	GENMASK(8, 0)
126a85c6f1bSStefan Roese 
127a85c6f1bSStefan Roese #define DESC_EMPTY	(MSGDMA_CSR_STAT_DESC_BUF_EMPTY | \
128a85c6f1bSStefan Roese 			 MSGDMA_CSR_STAT_RESP_BUF_EMPTY)
129a85c6f1bSStefan Roese 
130a85c6f1bSStefan Roese /* mSGDMA CSR control register bit definitions */
131a85c6f1bSStefan Roese #define MSGDMA_CSR_CTL_STOP			BIT(0)
132a85c6f1bSStefan Roese #define MSGDMA_CSR_CTL_RESET			BIT(1)
133a85c6f1bSStefan Roese #define MSGDMA_CSR_CTL_STOP_ON_ERR		BIT(2)
134a85c6f1bSStefan Roese #define MSGDMA_CSR_CTL_STOP_ON_EARLY		BIT(3)
135a85c6f1bSStefan Roese #define MSGDMA_CSR_CTL_GLOBAL_INTR		BIT(4)
136a85c6f1bSStefan Roese #define MSGDMA_CSR_CTL_STOP_DESCS		BIT(5)
137a85c6f1bSStefan Roese 
138a85c6f1bSStefan Roese /* mSGDMA CSR fill level bits */
139a85c6f1bSStefan Roese #define MSGDMA_CSR_WR_FILL_LEVEL_GET(v)		(((v) & 0xffff0000) >> 16)
140a85c6f1bSStefan Roese #define MSGDMA_CSR_RD_FILL_LEVEL_GET(v)		((v) & 0x0000ffff)
141a85c6f1bSStefan Roese #define MSGDMA_CSR_RESP_FILL_LEVEL_GET(v)	((v) & 0x0000ffff)
142a85c6f1bSStefan Roese 
143a85c6f1bSStefan Roese #define MSGDMA_CSR_SEQ_NUM_GET(v)		(((v) & 0xffff0000) >> 16)
144a85c6f1bSStefan Roese 
145a85c6f1bSStefan Roese /* mSGDMA response register map */
1466084fc2eSStefan Roese #define MSGDMA_RESP_BYTES_TRANSFERRED	0x00
1476084fc2eSStefan Roese #define MSGDMA_RESP_STATUS		0x04
148a85c6f1bSStefan Roese 
149a85c6f1bSStefan Roese /* mSGDMA response register bit definitions */
150a85c6f1bSStefan Roese #define MSGDMA_RESP_EARLY_TERM	BIT(8)
151a85c6f1bSStefan Roese #define MSGDMA_RESP_ERR_MASK	0xff
152a85c6f1bSStefan Roese 
153a85c6f1bSStefan Roese /**
154a85c6f1bSStefan Roese  * struct msgdma_sw_desc - implements a sw descriptor
155a85c6f1bSStefan Roese  * @async_tx: support for the async_tx api
156a85c6f1bSStefan Roese  * @hw_desc: assosiated HW descriptor
157f15f720bSLee Jones  * @node: node to move from the free list to the tx list
158f15f720bSLee Jones  * @tx_list: transmit list node
159a85c6f1bSStefan Roese  */
160a85c6f1bSStefan Roese struct msgdma_sw_desc {
161a85c6f1bSStefan Roese 	struct dma_async_tx_descriptor async_tx;
162a85c6f1bSStefan Roese 	struct msgdma_extended_desc hw_desc;
163a85c6f1bSStefan Roese 	struct list_head node;
164a85c6f1bSStefan Roese 	struct list_head tx_list;
165a85c6f1bSStefan Roese };
166a85c6f1bSStefan Roese 
167f15f720bSLee Jones /*
168a85c6f1bSStefan Roese  * struct msgdma_device - DMA device structure
169a85c6f1bSStefan Roese  */
170a85c6f1bSStefan Roese struct msgdma_device {
171a85c6f1bSStefan Roese 	spinlock_t lock;
172a85c6f1bSStefan Roese 	struct device *dev;
173a85c6f1bSStefan Roese 	struct tasklet_struct irq_tasklet;
174a85c6f1bSStefan Roese 	struct list_head pending_list;
175a85c6f1bSStefan Roese 	struct list_head free_list;
176a85c6f1bSStefan Roese 	struct list_head active_list;
177a85c6f1bSStefan Roese 	struct list_head done_list;
178a85c6f1bSStefan Roese 	u32 desc_free_cnt;
179a85c6f1bSStefan Roese 	bool idle;
180a85c6f1bSStefan Roese 
181a85c6f1bSStefan Roese 	struct dma_device dmadev;
182a85c6f1bSStefan Roese 	struct dma_chan	dmachan;
183a85c6f1bSStefan Roese 	dma_addr_t hw_desq;
184a85c6f1bSStefan Roese 	struct msgdma_sw_desc *sw_desq;
185a85c6f1bSStefan Roese 	unsigned int npendings;
186a85c6f1bSStefan Roese 
187a85c6f1bSStefan Roese 	struct dma_slave_config slave_cfg;
188a85c6f1bSStefan Roese 
189a85c6f1bSStefan Roese 	int irq;
190a85c6f1bSStefan Roese 
191a85c6f1bSStefan Roese 	/* mSGDMA controller */
1926084fc2eSStefan Roese 	void __iomem *csr;
193a85c6f1bSStefan Roese 
194a85c6f1bSStefan Roese 	/* mSGDMA descriptors */
1956084fc2eSStefan Roese 	void __iomem *desc;
196a85c6f1bSStefan Roese 
197a85c6f1bSStefan Roese 	/* mSGDMA response */
1986084fc2eSStefan Roese 	void __iomem *resp;
199a85c6f1bSStefan Roese };
200a85c6f1bSStefan Roese 
201a85c6f1bSStefan Roese #define to_mdev(chan)	container_of(chan, struct msgdma_device, dmachan)
202a85c6f1bSStefan Roese #define tx_to_desc(tx)	container_of(tx, struct msgdma_sw_desc, async_tx)
203a85c6f1bSStefan Roese 
204a85c6f1bSStefan Roese /**
205a85c6f1bSStefan Roese  * msgdma_get_descriptor - Get the sw descriptor from the pool
206a85c6f1bSStefan Roese  * @mdev: Pointer to the Altera mSGDMA device structure
207a85c6f1bSStefan Roese  *
208a85c6f1bSStefan Roese  * Return: The sw descriptor
209a85c6f1bSStefan Roese  */
msgdma_get_descriptor(struct msgdma_device * mdev)210a85c6f1bSStefan Roese static struct msgdma_sw_desc *msgdma_get_descriptor(struct msgdma_device *mdev)
211a85c6f1bSStefan Roese {
212a85c6f1bSStefan Roese 	struct msgdma_sw_desc *desc;
213edf10919SSylvain Lesne 	unsigned long flags;
214a85c6f1bSStefan Roese 
215edf10919SSylvain Lesne 	spin_lock_irqsave(&mdev->lock, flags);
216a85c6f1bSStefan Roese 	desc = list_first_entry(&mdev->free_list, struct msgdma_sw_desc, node);
217a85c6f1bSStefan Roese 	list_del(&desc->node);
218edf10919SSylvain Lesne 	spin_unlock_irqrestore(&mdev->lock, flags);
219a85c6f1bSStefan Roese 
220a85c6f1bSStefan Roese 	INIT_LIST_HEAD(&desc->tx_list);
221a85c6f1bSStefan Roese 
222a85c6f1bSStefan Roese 	return desc;
223a85c6f1bSStefan Roese }
224a85c6f1bSStefan Roese 
225a85c6f1bSStefan Roese /**
226a85c6f1bSStefan Roese  * msgdma_free_descriptor - Issue pending transactions
227a85c6f1bSStefan Roese  * @mdev: Pointer to the Altera mSGDMA device structure
228a85c6f1bSStefan Roese  * @desc: Transaction descriptor pointer
229a85c6f1bSStefan Roese  */
msgdma_free_descriptor(struct msgdma_device * mdev,struct msgdma_sw_desc * desc)230a85c6f1bSStefan Roese static void msgdma_free_descriptor(struct msgdma_device *mdev,
231a85c6f1bSStefan Roese 				   struct msgdma_sw_desc *desc)
232a85c6f1bSStefan Roese {
233a85c6f1bSStefan Roese 	struct msgdma_sw_desc *child, *next;
234a85c6f1bSStefan Roese 
235a85c6f1bSStefan Roese 	mdev->desc_free_cnt++;
236*20bf2920SOlivier Dautricourt 	list_move_tail(&desc->node, &mdev->free_list);
237a85c6f1bSStefan Roese 	list_for_each_entry_safe(child, next, &desc->tx_list, node) {
238a85c6f1bSStefan Roese 		mdev->desc_free_cnt++;
239a85c6f1bSStefan Roese 		list_move_tail(&child->node, &mdev->free_list);
240a85c6f1bSStefan Roese 	}
241a85c6f1bSStefan Roese }
242a85c6f1bSStefan Roese 
243a85c6f1bSStefan Roese /**
244a85c6f1bSStefan Roese  * msgdma_free_desc_list - Free descriptors list
245a85c6f1bSStefan Roese  * @mdev: Pointer to the Altera mSGDMA device structure
246a85c6f1bSStefan Roese  * @list: List to parse and delete the descriptor
247a85c6f1bSStefan Roese  */
msgdma_free_desc_list(struct msgdma_device * mdev,struct list_head * list)248a85c6f1bSStefan Roese static void msgdma_free_desc_list(struct msgdma_device *mdev,
249a85c6f1bSStefan Roese 				  struct list_head *list)
250a85c6f1bSStefan Roese {
251a85c6f1bSStefan Roese 	struct msgdma_sw_desc *desc, *next;
252a85c6f1bSStefan Roese 
253a85c6f1bSStefan Roese 	list_for_each_entry_safe(desc, next, list, node)
254a85c6f1bSStefan Roese 		msgdma_free_descriptor(mdev, desc);
255a85c6f1bSStefan Roese }
256a85c6f1bSStefan Roese 
257a85c6f1bSStefan Roese /**
258a85c6f1bSStefan Roese  * msgdma_desc_config - Configure the descriptor
259a85c6f1bSStefan Roese  * @desc: Hw descriptor pointer
260a85c6f1bSStefan Roese  * @dst: Destination buffer address
261a85c6f1bSStefan Roese  * @src: Source buffer address
262a85c6f1bSStefan Roese  * @len: Transfer length
263f15f720bSLee Jones  * @stride: Read/write stride value to set
264a85c6f1bSStefan Roese  */
msgdma_desc_config(struct msgdma_extended_desc * desc,dma_addr_t dst,dma_addr_t src,size_t len,u32 stride)265a85c6f1bSStefan Roese static void msgdma_desc_config(struct msgdma_extended_desc *desc,
266a85c6f1bSStefan Roese 			       dma_addr_t dst, dma_addr_t src, size_t len,
267a85c6f1bSStefan Roese 			       u32 stride)
268a85c6f1bSStefan Roese {
269a85c6f1bSStefan Roese 	/* Set lower 32bits of src & dst addresses in the descriptor */
270a85c6f1bSStefan Roese 	desc->read_addr_lo = lower_32_bits(src);
271a85c6f1bSStefan Roese 	desc->write_addr_lo = lower_32_bits(dst);
272a85c6f1bSStefan Roese 
273a85c6f1bSStefan Roese 	/* Set upper 32bits of src & dst addresses in the descriptor */
274a85c6f1bSStefan Roese 	desc->read_addr_hi = upper_32_bits(src);
275a85c6f1bSStefan Roese 	desc->write_addr_hi = upper_32_bits(dst);
276a85c6f1bSStefan Roese 
277a85c6f1bSStefan Roese 	desc->len = len;
278a85c6f1bSStefan Roese 	desc->stride = stride;
279a85c6f1bSStefan Roese 	desc->burst_seq_num = 0;	/* 0 will result in max burst length */
280a85c6f1bSStefan Roese 
281a85c6f1bSStefan Roese 	/*
282a85c6f1bSStefan Roese 	 * Don't set interrupt on xfer end yet, this will be done later
283a85c6f1bSStefan Roese 	 * for the "last" descriptor
284a85c6f1bSStefan Roese 	 */
285a85c6f1bSStefan Roese 	desc->control = MSGDMA_DESC_CTL_TR_ERR_IRQ | MSGDMA_DESC_CTL_GO |
286a85c6f1bSStefan Roese 		MSGDMA_DESC_CTL_END_ON_LEN;
287a85c6f1bSStefan Roese }
288a85c6f1bSStefan Roese 
289a85c6f1bSStefan Roese /**
290a85c6f1bSStefan Roese  * msgdma_desc_config_eod - Mark the descriptor as end descriptor
291a85c6f1bSStefan Roese  * @desc: Hw descriptor pointer
292a85c6f1bSStefan Roese  */
msgdma_desc_config_eod(struct msgdma_extended_desc * desc)293a85c6f1bSStefan Roese static void msgdma_desc_config_eod(struct msgdma_extended_desc *desc)
294a85c6f1bSStefan Roese {
295a85c6f1bSStefan Roese 	desc->control |= MSGDMA_DESC_CTL_TR_COMP_IRQ;
296a85c6f1bSStefan Roese }
297a85c6f1bSStefan Roese 
298a85c6f1bSStefan Roese /**
299a85c6f1bSStefan Roese  * msgdma_tx_submit - Submit DMA transaction
300a85c6f1bSStefan Roese  * @tx: Async transaction descriptor pointer
301a85c6f1bSStefan Roese  *
302a85c6f1bSStefan Roese  * Return: cookie value
303a85c6f1bSStefan Roese  */
msgdma_tx_submit(struct dma_async_tx_descriptor * tx)304a85c6f1bSStefan Roese static dma_cookie_t msgdma_tx_submit(struct dma_async_tx_descriptor *tx)
305a85c6f1bSStefan Roese {
306a85c6f1bSStefan Roese 	struct msgdma_device *mdev = to_mdev(tx->chan);
307a85c6f1bSStefan Roese 	struct msgdma_sw_desc *new;
308a85c6f1bSStefan Roese 	dma_cookie_t cookie;
309edf10919SSylvain Lesne 	unsigned long flags;
310a85c6f1bSStefan Roese 
311a85c6f1bSStefan Roese 	new = tx_to_desc(tx);
312edf10919SSylvain Lesne 	spin_lock_irqsave(&mdev->lock, flags);
313a85c6f1bSStefan Roese 	cookie = dma_cookie_assign(tx);
314a85c6f1bSStefan Roese 
315a85c6f1bSStefan Roese 	list_add_tail(&new->node, &mdev->pending_list);
316edf10919SSylvain Lesne 	spin_unlock_irqrestore(&mdev->lock, flags);
317a85c6f1bSStefan Roese 
318a85c6f1bSStefan Roese 	return cookie;
319a85c6f1bSStefan Roese }
320a85c6f1bSStefan Roese 
321a85c6f1bSStefan Roese /**
322a85c6f1bSStefan Roese  * msgdma_prep_memcpy - prepare descriptors for memcpy transaction
323a85c6f1bSStefan Roese  * @dchan: DMA channel
324a85c6f1bSStefan Roese  * @dma_dst: Destination buffer address
325a85c6f1bSStefan Roese  * @dma_src: Source buffer address
326a85c6f1bSStefan Roese  * @len: Transfer length
327a85c6f1bSStefan Roese  * @flags: transfer ack flags
328a85c6f1bSStefan Roese  *
329a85c6f1bSStefan Roese  * Return: Async transaction descriptor on success and NULL on failure
330a85c6f1bSStefan Roese  */
331a85c6f1bSStefan Roese static struct dma_async_tx_descriptor *
msgdma_prep_memcpy(struct dma_chan * dchan,dma_addr_t dma_dst,dma_addr_t dma_src,size_t len,ulong flags)332a85c6f1bSStefan Roese msgdma_prep_memcpy(struct dma_chan *dchan, dma_addr_t dma_dst,
333a85c6f1bSStefan Roese 		   dma_addr_t dma_src, size_t len, ulong flags)
334a85c6f1bSStefan Roese {
335a85c6f1bSStefan Roese 	struct msgdma_device *mdev = to_mdev(dchan);
336a85c6f1bSStefan Roese 	struct msgdma_sw_desc *new, *first = NULL;
337a85c6f1bSStefan Roese 	struct msgdma_extended_desc *desc;
338a85c6f1bSStefan Roese 	size_t copy;
339a85c6f1bSStefan Roese 	u32 desc_cnt;
340edf10919SSylvain Lesne 	unsigned long irqflags;
341a85c6f1bSStefan Roese 
342a85c6f1bSStefan Roese 	desc_cnt = DIV_ROUND_UP(len, MSGDMA_MAX_TRANS_LEN);
343a85c6f1bSStefan Roese 
344edf10919SSylvain Lesne 	spin_lock_irqsave(&mdev->lock, irqflags);
345a85c6f1bSStefan Roese 	if (desc_cnt > mdev->desc_free_cnt) {
346c5709d37SStefan Roese 		spin_unlock_irqrestore(&mdev->lock, irqflags);
347a85c6f1bSStefan Roese 		dev_dbg(mdev->dev, "mdev %p descs are not available\n", mdev);
348a85c6f1bSStefan Roese 		return NULL;
349a85c6f1bSStefan Roese 	}
350a85c6f1bSStefan Roese 	mdev->desc_free_cnt -= desc_cnt;
351edf10919SSylvain Lesne 	spin_unlock_irqrestore(&mdev->lock, irqflags);
352a85c6f1bSStefan Roese 
353a85c6f1bSStefan Roese 	do {
354a85c6f1bSStefan Roese 		/* Allocate and populate the descriptor */
355a85c6f1bSStefan Roese 		new = msgdma_get_descriptor(mdev);
356a85c6f1bSStefan Roese 
357a85c6f1bSStefan Roese 		copy = min_t(size_t, len, MSGDMA_MAX_TRANS_LEN);
358a85c6f1bSStefan Roese 		desc = &new->hw_desc;
359a85c6f1bSStefan Roese 		msgdma_desc_config(desc, dma_dst, dma_src, copy,
360a85c6f1bSStefan Roese 				   MSGDMA_DESC_STRIDE_RW);
361a85c6f1bSStefan Roese 		len -= copy;
362a85c6f1bSStefan Roese 		dma_src += copy;
363a85c6f1bSStefan Roese 		dma_dst += copy;
364a85c6f1bSStefan Roese 		if (!first)
365a85c6f1bSStefan Roese 			first = new;
366a85c6f1bSStefan Roese 		else
367a85c6f1bSStefan Roese 			list_add_tail(&new->node, &first->tx_list);
368a85c6f1bSStefan Roese 	} while (len);
369a85c6f1bSStefan Roese 
370a85c6f1bSStefan Roese 	msgdma_desc_config_eod(desc);
371a85c6f1bSStefan Roese 	async_tx_ack(&first->async_tx);
372a85c6f1bSStefan Roese 	first->async_tx.flags = flags;
373a85c6f1bSStefan Roese 
374a85c6f1bSStefan Roese 	return &first->async_tx;
375a85c6f1bSStefan Roese }
376a85c6f1bSStefan Roese 
377a85c6f1bSStefan Roese /**
378a85c6f1bSStefan Roese  * msgdma_prep_slave_sg - prepare descriptors for a slave sg transaction
379a85c6f1bSStefan Roese  *
380a85c6f1bSStefan Roese  * @dchan: DMA channel
381a85c6f1bSStefan Roese  * @sgl: Destination scatter list
382a85c6f1bSStefan Roese  * @sg_len: Number of entries in destination scatter list
383a85c6f1bSStefan Roese  * @dir: DMA transfer direction
384a85c6f1bSStefan Roese  * @flags: transfer ack flags
385a85c6f1bSStefan Roese  * @context: transfer context (unused)
386a85c6f1bSStefan Roese  */
387a85c6f1bSStefan Roese static struct dma_async_tx_descriptor *
msgdma_prep_slave_sg(struct dma_chan * dchan,struct scatterlist * sgl,unsigned int sg_len,enum dma_transfer_direction dir,unsigned long flags,void * context)388a85c6f1bSStefan Roese msgdma_prep_slave_sg(struct dma_chan *dchan, struct scatterlist *sgl,
389a85c6f1bSStefan Roese 		     unsigned int sg_len, enum dma_transfer_direction dir,
390a85c6f1bSStefan Roese 		     unsigned long flags, void *context)
391a85c6f1bSStefan Roese 
392a85c6f1bSStefan Roese {
393a85c6f1bSStefan Roese 	struct msgdma_device *mdev = to_mdev(dchan);
394a85c6f1bSStefan Roese 	struct dma_slave_config *cfg = &mdev->slave_cfg;
395a85c6f1bSStefan Roese 	struct msgdma_sw_desc *new, *first = NULL;
396a85c6f1bSStefan Roese 	void *desc = NULL;
397a85c6f1bSStefan Roese 	size_t len, avail;
398a85c6f1bSStefan Roese 	dma_addr_t dma_dst, dma_src;
399a85c6f1bSStefan Roese 	u32 desc_cnt = 0, i;
400a85c6f1bSStefan Roese 	struct scatterlist *sg;
401a85c6f1bSStefan Roese 	u32 stride;
402edf10919SSylvain Lesne 	unsigned long irqflags;
403a85c6f1bSStefan Roese 
404a85c6f1bSStefan Roese 	for_each_sg(sgl, sg, sg_len, i)
405a85c6f1bSStefan Roese 		desc_cnt += DIV_ROUND_UP(sg_dma_len(sg), MSGDMA_MAX_TRANS_LEN);
406a85c6f1bSStefan Roese 
407edf10919SSylvain Lesne 	spin_lock_irqsave(&mdev->lock, irqflags);
408a85c6f1bSStefan Roese 	if (desc_cnt > mdev->desc_free_cnt) {
409c5709d37SStefan Roese 		spin_unlock_irqrestore(&mdev->lock, irqflags);
410a85c6f1bSStefan Roese 		dev_dbg(mdev->dev, "mdev %p descs are not available\n", mdev);
411a85c6f1bSStefan Roese 		return NULL;
412a85c6f1bSStefan Roese 	}
413a85c6f1bSStefan Roese 	mdev->desc_free_cnt -= desc_cnt;
414edf10919SSylvain Lesne 	spin_unlock_irqrestore(&mdev->lock, irqflags);
415a85c6f1bSStefan Roese 
416a85c6f1bSStefan Roese 	avail = sg_dma_len(sgl);
417a85c6f1bSStefan Roese 
418a85c6f1bSStefan Roese 	/* Run until we are out of scatterlist entries */
419a85c6f1bSStefan Roese 	while (true) {
420a85c6f1bSStefan Roese 		/* Allocate and populate the descriptor */
421a85c6f1bSStefan Roese 		new = msgdma_get_descriptor(mdev);
422a85c6f1bSStefan Roese 
423a85c6f1bSStefan Roese 		desc = &new->hw_desc;
424a85c6f1bSStefan Roese 		len = min_t(size_t, avail, MSGDMA_MAX_TRANS_LEN);
425a85c6f1bSStefan Roese 
426a85c6f1bSStefan Roese 		if (dir == DMA_MEM_TO_DEV) {
427a85c6f1bSStefan Roese 			dma_src = sg_dma_address(sgl) + sg_dma_len(sgl) - avail;
428a85c6f1bSStefan Roese 			dma_dst = cfg->dst_addr;
429a85c6f1bSStefan Roese 			stride = MSGDMA_DESC_STRIDE_RD;
430a85c6f1bSStefan Roese 		} else {
431a85c6f1bSStefan Roese 			dma_src = cfg->src_addr;
432a85c6f1bSStefan Roese 			dma_dst = sg_dma_address(sgl) + sg_dma_len(sgl) - avail;
433a85c6f1bSStefan Roese 			stride = MSGDMA_DESC_STRIDE_WR;
434a85c6f1bSStefan Roese 		}
435a85c6f1bSStefan Roese 		msgdma_desc_config(desc, dma_dst, dma_src, len, stride);
436a85c6f1bSStefan Roese 		avail -= len;
437a85c6f1bSStefan Roese 
438a85c6f1bSStefan Roese 		if (!first)
439a85c6f1bSStefan Roese 			first = new;
440a85c6f1bSStefan Roese 		else
441a85c6f1bSStefan Roese 			list_add_tail(&new->node, &first->tx_list);
442a85c6f1bSStefan Roese 
443a85c6f1bSStefan Roese 		/* Fetch the next scatterlist entry */
444a85c6f1bSStefan Roese 		if (avail == 0) {
445a85c6f1bSStefan Roese 			if (sg_len == 0)
446a85c6f1bSStefan Roese 				break;
447a85c6f1bSStefan Roese 			sgl = sg_next(sgl);
448a85c6f1bSStefan Roese 			if (sgl == NULL)
449a85c6f1bSStefan Roese 				break;
450a85c6f1bSStefan Roese 			sg_len--;
451a85c6f1bSStefan Roese 			avail = sg_dma_len(sgl);
452a85c6f1bSStefan Roese 		}
453a85c6f1bSStefan Roese 	}
454a85c6f1bSStefan Roese 
455a85c6f1bSStefan Roese 	msgdma_desc_config_eod(desc);
456a85c6f1bSStefan Roese 	first->async_tx.flags = flags;
457a85c6f1bSStefan Roese 
458a85c6f1bSStefan Roese 	return &first->async_tx;
459a85c6f1bSStefan Roese }
460a85c6f1bSStefan Roese 
msgdma_dma_config(struct dma_chan * dchan,struct dma_slave_config * config)461a85c6f1bSStefan Roese static int msgdma_dma_config(struct dma_chan *dchan,
462a85c6f1bSStefan Roese 			     struct dma_slave_config *config)
463a85c6f1bSStefan Roese {
464a85c6f1bSStefan Roese 	struct msgdma_device *mdev = to_mdev(dchan);
465a85c6f1bSStefan Roese 
466a85c6f1bSStefan Roese 	memcpy(&mdev->slave_cfg, config, sizeof(*config));
467a85c6f1bSStefan Roese 
468a85c6f1bSStefan Roese 	return 0;
469a85c6f1bSStefan Roese }
470a85c6f1bSStefan Roese 
msgdma_reset(struct msgdma_device * mdev)471a85c6f1bSStefan Roese static void msgdma_reset(struct msgdma_device *mdev)
472a85c6f1bSStefan Roese {
473a85c6f1bSStefan Roese 	u32 val;
474a85c6f1bSStefan Roese 	int ret;
475a85c6f1bSStefan Roese 
476a85c6f1bSStefan Roese 	/* Reset mSGDMA */
4776084fc2eSStefan Roese 	iowrite32(MSGDMA_CSR_STAT_MASK, mdev->csr + MSGDMA_CSR_STATUS);
4786084fc2eSStefan Roese 	iowrite32(MSGDMA_CSR_CTL_RESET, mdev->csr + MSGDMA_CSR_CONTROL);
479a85c6f1bSStefan Roese 
4806084fc2eSStefan Roese 	ret = readl_poll_timeout(mdev->csr + MSGDMA_CSR_STATUS, val,
481a85c6f1bSStefan Roese 				 (val & MSGDMA_CSR_STAT_RESETTING) == 0,
482a85c6f1bSStefan Roese 				 1, 10000);
483a85c6f1bSStefan Roese 	if (ret)
484a85c6f1bSStefan Roese 		dev_err(mdev->dev, "DMA channel did not reset\n");
485a85c6f1bSStefan Roese 
486a85c6f1bSStefan Roese 	/* Clear all status bits */
4876084fc2eSStefan Roese 	iowrite32(MSGDMA_CSR_STAT_MASK, mdev->csr + MSGDMA_CSR_STATUS);
488a85c6f1bSStefan Roese 
489a85c6f1bSStefan Roese 	/* Enable the DMA controller including interrupts */
490a85c6f1bSStefan Roese 	iowrite32(MSGDMA_CSR_CTL_STOP_ON_ERR | MSGDMA_CSR_CTL_STOP_ON_EARLY |
4916084fc2eSStefan Roese 		  MSGDMA_CSR_CTL_GLOBAL_INTR, mdev->csr + MSGDMA_CSR_CONTROL);
492a85c6f1bSStefan Roese 
493a85c6f1bSStefan Roese 	mdev->idle = true;
494a85c6f1bSStefan Roese };
495a85c6f1bSStefan Roese 
msgdma_copy_one(struct msgdma_device * mdev,struct msgdma_sw_desc * desc)496a85c6f1bSStefan Roese static void msgdma_copy_one(struct msgdma_device *mdev,
497a85c6f1bSStefan Roese 			    struct msgdma_sw_desc *desc)
498a85c6f1bSStefan Roese {
4996084fc2eSStefan Roese 	void __iomem *hw_desc = mdev->desc;
500a85c6f1bSStefan Roese 
501a85c6f1bSStefan Roese 	/*
502a85c6f1bSStefan Roese 	 * Check if the DESC FIFO it not full. If its full, we need to wait
503a85c6f1bSStefan Roese 	 * for at least one entry to become free again
504a85c6f1bSStefan Roese 	 */
5056084fc2eSStefan Roese 	while (ioread32(mdev->csr + MSGDMA_CSR_STATUS) &
5066084fc2eSStefan Roese 	       MSGDMA_CSR_STAT_DESC_BUF_FULL)
507a85c6f1bSStefan Roese 		mdelay(1);
508a85c6f1bSStefan Roese 
509a85c6f1bSStefan Roese 	/*
510a85c6f1bSStefan Roese 	 * The descriptor needs to get copied into the descriptor FIFO
511a85c6f1bSStefan Roese 	 * of the DMA controller. The descriptor will get flushed to the
512a85c6f1bSStefan Roese 	 * FIFO, once the last word (control word) is written. Since we
513a85c6f1bSStefan Roese 	 * are not 100% sure that memcpy() writes all word in the "correct"
514a85c6f1bSStefan Roese 	 * oder (address from low to high) on all architectures, we make
515a85c6f1bSStefan Roese 	 * sure this control word is written last by single coding it and
516a85c6f1bSStefan Roese 	 * adding some write-barriers here.
517a85c6f1bSStefan Roese 	 */
5186084fc2eSStefan Roese 	memcpy((void __force *)hw_desc, &desc->hw_desc,
5196084fc2eSStefan Roese 	       sizeof(desc->hw_desc) - sizeof(u32));
520a85c6f1bSStefan Roese 
521a85c6f1bSStefan Roese 	/* Write control word last to flush this descriptor into the FIFO */
522a85c6f1bSStefan Roese 	mdev->idle = false;
523a85c6f1bSStefan Roese 	wmb();
5246084fc2eSStefan Roese 	iowrite32(desc->hw_desc.control, hw_desc +
5256084fc2eSStefan Roese 		  offsetof(struct msgdma_extended_desc, control));
526a85c6f1bSStefan Roese 	wmb();
527a85c6f1bSStefan Roese }
528a85c6f1bSStefan Roese 
529a85c6f1bSStefan Roese /**
530a85c6f1bSStefan Roese  * msgdma_copy_desc_to_fifo - copy descriptor(s) into controller FIFO
531a85c6f1bSStefan Roese  * @mdev: Pointer to the Altera mSGDMA device structure
532a85c6f1bSStefan Roese  * @desc: Transaction descriptor pointer
533a85c6f1bSStefan Roese  */
msgdma_copy_desc_to_fifo(struct msgdma_device * mdev,struct msgdma_sw_desc * desc)534a85c6f1bSStefan Roese static void msgdma_copy_desc_to_fifo(struct msgdma_device *mdev,
535a85c6f1bSStefan Roese 				     struct msgdma_sw_desc *desc)
536a85c6f1bSStefan Roese {
537a85c6f1bSStefan Roese 	struct msgdma_sw_desc *sdesc, *next;
538a85c6f1bSStefan Roese 
539a85c6f1bSStefan Roese 	msgdma_copy_one(mdev, desc);
540a85c6f1bSStefan Roese 
541a85c6f1bSStefan Roese 	list_for_each_entry_safe(sdesc, next, &desc->tx_list, node)
542a85c6f1bSStefan Roese 		msgdma_copy_one(mdev, sdesc);
543a85c6f1bSStefan Roese }
544a85c6f1bSStefan Roese 
545a85c6f1bSStefan Roese /**
546a85c6f1bSStefan Roese  * msgdma_start_transfer - Initiate the new transfer
547a85c6f1bSStefan Roese  * @mdev: Pointer to the Altera mSGDMA device structure
548a85c6f1bSStefan Roese  */
msgdma_start_transfer(struct msgdma_device * mdev)549a85c6f1bSStefan Roese static void msgdma_start_transfer(struct msgdma_device *mdev)
550a85c6f1bSStefan Roese {
551a85c6f1bSStefan Roese 	struct msgdma_sw_desc *desc;
552a85c6f1bSStefan Roese 
553a85c6f1bSStefan Roese 	if (!mdev->idle)
554a85c6f1bSStefan Roese 		return;
555a85c6f1bSStefan Roese 
556a85c6f1bSStefan Roese 	desc = list_first_entry_or_null(&mdev->pending_list,
557a85c6f1bSStefan Roese 					struct msgdma_sw_desc, node);
558a85c6f1bSStefan Roese 	if (!desc)
559a85c6f1bSStefan Roese 		return;
560a85c6f1bSStefan Roese 
561a85c6f1bSStefan Roese 	list_splice_tail_init(&mdev->pending_list, &mdev->active_list);
562a85c6f1bSStefan Roese 	msgdma_copy_desc_to_fifo(mdev, desc);
563a85c6f1bSStefan Roese }
564a85c6f1bSStefan Roese 
565a85c6f1bSStefan Roese /**
566a85c6f1bSStefan Roese  * msgdma_issue_pending - Issue pending transactions
567a85c6f1bSStefan Roese  * @chan: DMA channel pointer
568a85c6f1bSStefan Roese  */
msgdma_issue_pending(struct dma_chan * chan)569a85c6f1bSStefan Roese static void msgdma_issue_pending(struct dma_chan *chan)
570a85c6f1bSStefan Roese {
571a85c6f1bSStefan Roese 	struct msgdma_device *mdev = to_mdev(chan);
572edf10919SSylvain Lesne 	unsigned long flags;
573a85c6f1bSStefan Roese 
574edf10919SSylvain Lesne 	spin_lock_irqsave(&mdev->lock, flags);
575a85c6f1bSStefan Roese 	msgdma_start_transfer(mdev);
576edf10919SSylvain Lesne 	spin_unlock_irqrestore(&mdev->lock, flags);
577a85c6f1bSStefan Roese }
578a85c6f1bSStefan Roese 
579a85c6f1bSStefan Roese /**
580a85c6f1bSStefan Roese  * msgdma_chan_desc_cleanup - Cleanup the completed descriptors
581a85c6f1bSStefan Roese  * @mdev: Pointer to the Altera mSGDMA device structure
582a85c6f1bSStefan Roese  */
msgdma_chan_desc_cleanup(struct msgdma_device * mdev)583a85c6f1bSStefan Roese static void msgdma_chan_desc_cleanup(struct msgdma_device *mdev)
584a85c6f1bSStefan Roese {
585a85c6f1bSStefan Roese 	struct msgdma_sw_desc *desc, *next;
586cd3851efSOlivier Dautricourt 	unsigned long irqflags;
587a85c6f1bSStefan Roese 
588a85c6f1bSStefan Roese 	list_for_each_entry_safe(desc, next, &mdev->done_list, node) {
589a34da7efSLars-Peter Clausen 		struct dmaengine_desc_callback cb;
590a85c6f1bSStefan Roese 
591a34da7efSLars-Peter Clausen 		dmaengine_desc_get_callback(&desc->async_tx, &cb);
592a34da7efSLars-Peter Clausen 		if (dmaengine_desc_callback_valid(&cb)) {
593cd3851efSOlivier Dautricourt 			spin_unlock_irqrestore(&mdev->lock, irqflags);
594a34da7efSLars-Peter Clausen 			dmaengine_desc_callback_invoke(&cb, NULL);
595cd3851efSOlivier Dautricourt 			spin_lock_irqsave(&mdev->lock, irqflags);
596a85c6f1bSStefan Roese 		}
597a85c6f1bSStefan Roese 
598a85c6f1bSStefan Roese 		/* Run any dependencies, then free the descriptor */
599a85c6f1bSStefan Roese 		msgdma_free_descriptor(mdev, desc);
600a85c6f1bSStefan Roese 	}
601a85c6f1bSStefan Roese }
602a85c6f1bSStefan Roese 
603a85c6f1bSStefan Roese /**
604a85c6f1bSStefan Roese  * msgdma_complete_descriptor - Mark the active descriptor as complete
605a85c6f1bSStefan Roese  * @mdev: Pointer to the Altera mSGDMA device structure
606a85c6f1bSStefan Roese  */
msgdma_complete_descriptor(struct msgdma_device * mdev)607a85c6f1bSStefan Roese static void msgdma_complete_descriptor(struct msgdma_device *mdev)
608a85c6f1bSStefan Roese {
609a85c6f1bSStefan Roese 	struct msgdma_sw_desc *desc;
610a85c6f1bSStefan Roese 
611a85c6f1bSStefan Roese 	desc = list_first_entry_or_null(&mdev->active_list,
612a85c6f1bSStefan Roese 					struct msgdma_sw_desc, node);
613a85c6f1bSStefan Roese 	if (!desc)
614a85c6f1bSStefan Roese 		return;
615a85c6f1bSStefan Roese 	list_del(&desc->node);
616a85c6f1bSStefan Roese 	dma_cookie_complete(&desc->async_tx);
617a85c6f1bSStefan Roese 	list_add_tail(&desc->node, &mdev->done_list);
618a85c6f1bSStefan Roese }
619a85c6f1bSStefan Roese 
620a85c6f1bSStefan Roese /**
621a85c6f1bSStefan Roese  * msgdma_free_descriptors - Free channel descriptors
622a85c6f1bSStefan Roese  * @mdev: Pointer to the Altera mSGDMA device structure
623a85c6f1bSStefan Roese  */
msgdma_free_descriptors(struct msgdma_device * mdev)624a85c6f1bSStefan Roese static void msgdma_free_descriptors(struct msgdma_device *mdev)
625a85c6f1bSStefan Roese {
626a85c6f1bSStefan Roese 	msgdma_free_desc_list(mdev, &mdev->active_list);
627a85c6f1bSStefan Roese 	msgdma_free_desc_list(mdev, &mdev->pending_list);
628a85c6f1bSStefan Roese 	msgdma_free_desc_list(mdev, &mdev->done_list);
629a85c6f1bSStefan Roese }
630a85c6f1bSStefan Roese 
631a85c6f1bSStefan Roese /**
632a85c6f1bSStefan Roese  * msgdma_free_chan_resources - Free channel resources
633a85c6f1bSStefan Roese  * @dchan: DMA channel pointer
634a85c6f1bSStefan Roese  */
msgdma_free_chan_resources(struct dma_chan * dchan)635a85c6f1bSStefan Roese static void msgdma_free_chan_resources(struct dma_chan *dchan)
636a85c6f1bSStefan Roese {
637a85c6f1bSStefan Roese 	struct msgdma_device *mdev = to_mdev(dchan);
638edf10919SSylvain Lesne 	unsigned long flags;
639a85c6f1bSStefan Roese 
640edf10919SSylvain Lesne 	spin_lock_irqsave(&mdev->lock, flags);
641a85c6f1bSStefan Roese 	msgdma_free_descriptors(mdev);
642edf10919SSylvain Lesne 	spin_unlock_irqrestore(&mdev->lock, flags);
643a85c6f1bSStefan Roese 	kfree(mdev->sw_desq);
644a85c6f1bSStefan Roese }
645a85c6f1bSStefan Roese 
646a85c6f1bSStefan Roese /**
647a85c6f1bSStefan Roese  * msgdma_alloc_chan_resources - Allocate channel resources
648a85c6f1bSStefan Roese  * @dchan: DMA channel
649a85c6f1bSStefan Roese  *
650a85c6f1bSStefan Roese  * Return: Number of descriptors on success and failure value on error
651a85c6f1bSStefan Roese  */
msgdma_alloc_chan_resources(struct dma_chan * dchan)652a85c6f1bSStefan Roese static int msgdma_alloc_chan_resources(struct dma_chan *dchan)
653a85c6f1bSStefan Roese {
654a85c6f1bSStefan Roese 	struct msgdma_device *mdev = to_mdev(dchan);
655a85c6f1bSStefan Roese 	struct msgdma_sw_desc *desc;
656a85c6f1bSStefan Roese 	int i;
657a85c6f1bSStefan Roese 
658a85c6f1bSStefan Roese 	mdev->sw_desq = kcalloc(MSGDMA_DESC_NUM, sizeof(*desc), GFP_NOWAIT);
659a85c6f1bSStefan Roese 	if (!mdev->sw_desq)
660a85c6f1bSStefan Roese 		return -ENOMEM;
661a85c6f1bSStefan Roese 
662a85c6f1bSStefan Roese 	mdev->idle = true;
663a85c6f1bSStefan Roese 	mdev->desc_free_cnt = MSGDMA_DESC_NUM;
664a85c6f1bSStefan Roese 
665a85c6f1bSStefan Roese 	INIT_LIST_HEAD(&mdev->free_list);
666a85c6f1bSStefan Roese 
667a85c6f1bSStefan Roese 	for (i = 0; i < MSGDMA_DESC_NUM; i++) {
668a85c6f1bSStefan Roese 		desc = mdev->sw_desq + i;
669a85c6f1bSStefan Roese 		dma_async_tx_descriptor_init(&desc->async_tx, &mdev->dmachan);
670a85c6f1bSStefan Roese 		desc->async_tx.tx_submit = msgdma_tx_submit;
671a85c6f1bSStefan Roese 		list_add_tail(&desc->node, &mdev->free_list);
672a85c6f1bSStefan Roese 	}
673a85c6f1bSStefan Roese 
674a85c6f1bSStefan Roese 	return MSGDMA_DESC_NUM;
675a85c6f1bSStefan Roese }
676a85c6f1bSStefan Roese 
677a85c6f1bSStefan Roese /**
678a85c6f1bSStefan Roese  * msgdma_tasklet - Schedule completion tasklet
67962e13a58SVinod Koul  * @t: Pointer to the Altera sSGDMA channel structure
680a85c6f1bSStefan Roese  */
msgdma_tasklet(struct tasklet_struct * t)6816752e40dSAllen Pais static void msgdma_tasklet(struct tasklet_struct *t)
682a85c6f1bSStefan Roese {
6836752e40dSAllen Pais 	struct msgdma_device *mdev = from_tasklet(mdev, t, irq_tasklet);
684a85c6f1bSStefan Roese 	u32 count;
6856084fc2eSStefan Roese 	u32 __maybe_unused size;
6866084fc2eSStefan Roese 	u32 __maybe_unused status;
687edf10919SSylvain Lesne 	unsigned long flags;
688a85c6f1bSStefan Roese 
689edf10919SSylvain Lesne 	spin_lock_irqsave(&mdev->lock, flags);
690a85c6f1bSStefan Roese 
691af2eec75SOlivier Dautricourt 	if (mdev->resp) {
692a85c6f1bSStefan Roese 		/* Read number of responses that are available */
6936084fc2eSStefan Roese 		count = ioread32(mdev->csr + MSGDMA_CSR_RESP_FILL_LEVEL);
694a85c6f1bSStefan Roese 		dev_dbg(mdev->dev, "%s (%d): response count=%d\n",
695a85c6f1bSStefan Roese 			__func__, __LINE__, count);
696af2eec75SOlivier Dautricourt 	} else {
697af2eec75SOlivier Dautricourt 		count = 1;
698af2eec75SOlivier Dautricourt 	}
699a85c6f1bSStefan Roese 
700a85c6f1bSStefan Roese 	while (count--) {
701a85c6f1bSStefan Roese 		/*
702a85c6f1bSStefan Roese 		 * Read both longwords to purge this response from the FIFO
703a85c6f1bSStefan Roese 		 * On Avalon-MM implementations, size and status do not
704a85c6f1bSStefan Roese 		 * have any real values, like transferred bytes or error
705a85c6f1bSStefan Roese 		 * bits. So we need to just drop these values.
706a85c6f1bSStefan Roese 		 */
707af2eec75SOlivier Dautricourt 		if (mdev->resp) {
708af2eec75SOlivier Dautricourt 			size = ioread32(mdev->resp +
709af2eec75SOlivier Dautricourt 					MSGDMA_RESP_BYTES_TRANSFERRED);
710af2eec75SOlivier Dautricourt 			status = ioread32(mdev->resp +
711af2eec75SOlivier Dautricourt 					MSGDMA_RESP_STATUS);
712af2eec75SOlivier Dautricourt 		}
713a85c6f1bSStefan Roese 
714a85c6f1bSStefan Roese 		msgdma_complete_descriptor(mdev);
715a85c6f1bSStefan Roese 		msgdma_chan_desc_cleanup(mdev);
716a85c6f1bSStefan Roese 	}
717a85c6f1bSStefan Roese 
718edf10919SSylvain Lesne 	spin_unlock_irqrestore(&mdev->lock, flags);
719a85c6f1bSStefan Roese }
720a85c6f1bSStefan Roese 
721a85c6f1bSStefan Roese /**
722a85c6f1bSStefan Roese  * msgdma_irq_handler - Altera mSGDMA Interrupt handler
723a85c6f1bSStefan Roese  * @irq: IRQ number
724a85c6f1bSStefan Roese  * @data: Pointer to the Altera mSGDMA device structure
725a85c6f1bSStefan Roese  *
726a85c6f1bSStefan Roese  * Return: IRQ_HANDLED/IRQ_NONE
727a85c6f1bSStefan Roese  */
msgdma_irq_handler(int irq,void * data)728a85c6f1bSStefan Roese static irqreturn_t msgdma_irq_handler(int irq, void *data)
729a85c6f1bSStefan Roese {
730a85c6f1bSStefan Roese 	struct msgdma_device *mdev = data;
731a85c6f1bSStefan Roese 	u32 status;
732a85c6f1bSStefan Roese 
7336084fc2eSStefan Roese 	status = ioread32(mdev->csr + MSGDMA_CSR_STATUS);
734a85c6f1bSStefan Roese 	if ((status & MSGDMA_CSR_STAT_BUSY) == 0) {
735a85c6f1bSStefan Roese 		/* Start next transfer if the DMA controller is idle */
736a85c6f1bSStefan Roese 		spin_lock(&mdev->lock);
737a85c6f1bSStefan Roese 		mdev->idle = true;
738a85c6f1bSStefan Roese 		msgdma_start_transfer(mdev);
739a85c6f1bSStefan Roese 		spin_unlock(&mdev->lock);
740a85c6f1bSStefan Roese 	}
741a85c6f1bSStefan Roese 
742a85c6f1bSStefan Roese 	tasklet_schedule(&mdev->irq_tasklet);
743a85c6f1bSStefan Roese 
744a85c6f1bSStefan Roese 	/* Clear interrupt in mSGDMA controller */
7456084fc2eSStefan Roese 	iowrite32(MSGDMA_CSR_STAT_IRQ, mdev->csr + MSGDMA_CSR_STATUS);
746a85c6f1bSStefan Roese 
747a85c6f1bSStefan Roese 	return IRQ_HANDLED;
748a85c6f1bSStefan Roese }
749a85c6f1bSStefan Roese 
750a85c6f1bSStefan Roese /**
7514348d99eSJiapeng Chong  * msgdma_dev_remove() - Device remove function
752a85c6f1bSStefan Roese  * @mdev: Pointer to the Altera mSGDMA device structure
753a85c6f1bSStefan Roese  */
msgdma_dev_remove(struct msgdma_device * mdev)754a85c6f1bSStefan Roese static void msgdma_dev_remove(struct msgdma_device *mdev)
755a85c6f1bSStefan Roese {
756a85c6f1bSStefan Roese 	if (!mdev)
757a85c6f1bSStefan Roese 		return;
758a85c6f1bSStefan Roese 
759a85c6f1bSStefan Roese 	devm_free_irq(mdev->dev, mdev->irq, mdev);
760a85c6f1bSStefan Roese 	tasklet_kill(&mdev->irq_tasklet);
761a85c6f1bSStefan Roese 	list_del(&mdev->dmachan.device_node);
762a85c6f1bSStefan Roese }
763a85c6f1bSStefan Roese 
request_and_map(struct platform_device * pdev,const char * name,struct resource ** res,void __iomem ** ptr,bool optional)764a85c6f1bSStefan Roese static int request_and_map(struct platform_device *pdev, const char *name,
765af2eec75SOlivier Dautricourt 			   struct resource **res, void __iomem **ptr,
766af2eec75SOlivier Dautricourt 			   bool optional)
767a85c6f1bSStefan Roese {
768a85c6f1bSStefan Roese 	struct resource *region;
769a85c6f1bSStefan Roese 	struct device *device = &pdev->dev;
770a85c6f1bSStefan Roese 
771a85c6f1bSStefan Roese 	*res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
772a85c6f1bSStefan Roese 	if (*res == NULL) {
773af2eec75SOlivier Dautricourt 		if (optional) {
774af2eec75SOlivier Dautricourt 			*ptr = NULL;
775af2eec75SOlivier Dautricourt 			dev_info(device, "optional resource %s not defined\n",
776af2eec75SOlivier Dautricourt 				 name);
777af2eec75SOlivier Dautricourt 			return 0;
778af2eec75SOlivier Dautricourt 		}
779af2eec75SOlivier Dautricourt 		dev_err(device, "mandatory resource %s not defined\n", name);
780a85c6f1bSStefan Roese 		return -ENODEV;
781a85c6f1bSStefan Roese 	}
782a85c6f1bSStefan Roese 
783a85c6f1bSStefan Roese 	region = devm_request_mem_region(device, (*res)->start,
784a85c6f1bSStefan Roese 					 resource_size(*res), dev_name(device));
785a85c6f1bSStefan Roese 	if (region == NULL) {
786a85c6f1bSStefan Roese 		dev_err(device, "unable to request %s\n", name);
787a85c6f1bSStefan Roese 		return -EBUSY;
788a85c6f1bSStefan Roese 	}
789a85c6f1bSStefan Roese 
7904bdc0d67SChristoph Hellwig 	*ptr = devm_ioremap(device, region->start,
791a85c6f1bSStefan Roese 				    resource_size(region));
792a85c6f1bSStefan Roese 	if (*ptr == NULL) {
7934bdc0d67SChristoph Hellwig 		dev_err(device, "ioremap of %s failed!", name);
794a85c6f1bSStefan Roese 		return -ENOMEM;
795a85c6f1bSStefan Roese 	}
796a85c6f1bSStefan Roese 
797a85c6f1bSStefan Roese 	return 0;
798a85c6f1bSStefan Roese }
799a85c6f1bSStefan Roese 
800a85c6f1bSStefan Roese /**
801a85c6f1bSStefan Roese  * msgdma_probe - Driver probe function
802a85c6f1bSStefan Roese  * @pdev: Pointer to the platform_device structure
803a85c6f1bSStefan Roese  *
804a85c6f1bSStefan Roese  * Return: '0' on success and failure value on error
805a85c6f1bSStefan Roese  */
msgdma_probe(struct platform_device * pdev)806a85c6f1bSStefan Roese static int msgdma_probe(struct platform_device *pdev)
807a85c6f1bSStefan Roese {
808a85c6f1bSStefan Roese 	struct msgdma_device *mdev;
809a85c6f1bSStefan Roese 	struct dma_device *dma_dev;
810a85c6f1bSStefan Roese 	struct resource *dma_res;
811a85c6f1bSStefan Roese 	int ret;
812a85c6f1bSStefan Roese 
813a85c6f1bSStefan Roese 	mdev = devm_kzalloc(&pdev->dev, sizeof(*mdev), GFP_NOWAIT);
814a85c6f1bSStefan Roese 	if (!mdev)
815a85c6f1bSStefan Roese 		return -ENOMEM;
816a85c6f1bSStefan Roese 
817a85c6f1bSStefan Roese 	mdev->dev = &pdev->dev;
818a85c6f1bSStefan Roese 
819a85c6f1bSStefan Roese 	/* Map CSR space */
820af2eec75SOlivier Dautricourt 	ret = request_and_map(pdev, "csr", &dma_res, &mdev->csr, false);
821a85c6f1bSStefan Roese 	if (ret)
822a85c6f1bSStefan Roese 		return ret;
823a85c6f1bSStefan Roese 
824a85c6f1bSStefan Roese 	/* Map (extended) descriptor space */
825af2eec75SOlivier Dautricourt 	ret = request_and_map(pdev, "desc", &dma_res, &mdev->desc, false);
826a85c6f1bSStefan Roese 	if (ret)
827a85c6f1bSStefan Roese 		return ret;
828a85c6f1bSStefan Roese 
829a85c6f1bSStefan Roese 	/* Map response space */
830af2eec75SOlivier Dautricourt 	ret = request_and_map(pdev, "resp", &dma_res, &mdev->resp, true);
831a85c6f1bSStefan Roese 	if (ret)
832a85c6f1bSStefan Roese 		return ret;
833a85c6f1bSStefan Roese 
834a85c6f1bSStefan Roese 	platform_set_drvdata(pdev, mdev);
835a85c6f1bSStefan Roese 
836a85c6f1bSStefan Roese 	/* Get interrupt nr from platform data */
837a85c6f1bSStefan Roese 	mdev->irq = platform_get_irq(pdev, 0);
838a85c6f1bSStefan Roese 	if (mdev->irq < 0)
839a85c6f1bSStefan Roese 		return -ENXIO;
840a85c6f1bSStefan Roese 
841a85c6f1bSStefan Roese 	ret = devm_request_irq(&pdev->dev, mdev->irq, msgdma_irq_handler,
842a85c6f1bSStefan Roese 			       0, dev_name(&pdev->dev), mdev);
843a85c6f1bSStefan Roese 	if (ret)
844a85c6f1bSStefan Roese 		return ret;
845a85c6f1bSStefan Roese 
8466752e40dSAllen Pais 	tasklet_setup(&mdev->irq_tasklet, msgdma_tasklet);
847a85c6f1bSStefan Roese 
848a85c6f1bSStefan Roese 	dma_cookie_init(&mdev->dmachan);
849a85c6f1bSStefan Roese 
850a85c6f1bSStefan Roese 	spin_lock_init(&mdev->lock);
851a85c6f1bSStefan Roese 
852a85c6f1bSStefan Roese 	INIT_LIST_HEAD(&mdev->active_list);
853a85c6f1bSStefan Roese 	INIT_LIST_HEAD(&mdev->pending_list);
854a85c6f1bSStefan Roese 	INIT_LIST_HEAD(&mdev->done_list);
855a85c6f1bSStefan Roese 	INIT_LIST_HEAD(&mdev->free_list);
856a85c6f1bSStefan Roese 
857a85c6f1bSStefan Roese 	dma_dev = &mdev->dmadev;
858a85c6f1bSStefan Roese 
859a85c6f1bSStefan Roese 	/* Set DMA capabilities */
860a85c6f1bSStefan Roese 	dma_cap_zero(dma_dev->cap_mask);
861a85c6f1bSStefan Roese 	dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
862a85c6f1bSStefan Roese 	dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
863a85c6f1bSStefan Roese 
864a85c6f1bSStefan Roese 	dma_dev->src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
865a85c6f1bSStefan Roese 	dma_dev->dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
866a85c6f1bSStefan Roese 	dma_dev->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM) |
867a85c6f1bSStefan Roese 		BIT(DMA_MEM_TO_MEM);
868a85c6f1bSStefan Roese 	dma_dev->residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
869a85c6f1bSStefan Roese 
870a85c6f1bSStefan Roese 	/* Init DMA link list */
871a85c6f1bSStefan Roese 	INIT_LIST_HEAD(&dma_dev->channels);
872a85c6f1bSStefan Roese 
873a85c6f1bSStefan Roese 	/* Set base routines */
874a85c6f1bSStefan Roese 	dma_dev->device_tx_status = dma_cookie_status;
875a85c6f1bSStefan Roese 	dma_dev->device_issue_pending = msgdma_issue_pending;
876a85c6f1bSStefan Roese 	dma_dev->dev = &pdev->dev;
877a85c6f1bSStefan Roese 
878a85c6f1bSStefan Roese 	dma_dev->copy_align = DMAENGINE_ALIGN_4_BYTES;
879a85c6f1bSStefan Roese 	dma_dev->device_prep_dma_memcpy = msgdma_prep_memcpy;
880a85c6f1bSStefan Roese 	dma_dev->device_prep_slave_sg = msgdma_prep_slave_sg;
881a85c6f1bSStefan Roese 	dma_dev->device_config = msgdma_dma_config;
882a85c6f1bSStefan Roese 
883a85c6f1bSStefan Roese 	dma_dev->device_alloc_chan_resources = msgdma_alloc_chan_resources;
884a85c6f1bSStefan Roese 	dma_dev->device_free_chan_resources = msgdma_free_chan_resources;
885a85c6f1bSStefan Roese 
886a85c6f1bSStefan Roese 	mdev->dmachan.device = dma_dev;
887a85c6f1bSStefan Roese 	list_add_tail(&mdev->dmachan.device_node, &dma_dev->channels);
888a85c6f1bSStefan Roese 
889a85c6f1bSStefan Roese 	/* Set DMA mask to 64 bits */
890a85c6f1bSStefan Roese 	ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
891a85c6f1bSStefan Roese 	if (ret) {
892a85c6f1bSStefan Roese 		dev_warn(&pdev->dev, "unable to set coherent mask to 64");
893a85c6f1bSStefan Roese 		goto fail;
894a85c6f1bSStefan Roese 	}
895a85c6f1bSStefan Roese 
896a85c6f1bSStefan Roese 	msgdma_reset(mdev);
897a85c6f1bSStefan Roese 
898a85c6f1bSStefan Roese 	ret = dma_async_device_register(dma_dev);
899a85c6f1bSStefan Roese 	if (ret)
900a85c6f1bSStefan Roese 		goto fail;
901a85c6f1bSStefan Roese 
90265675842SOlivier Dautricourt 	ret = of_dma_controller_register(pdev->dev.of_node,
90365675842SOlivier Dautricourt 					 of_dma_xlate_by_chan_id, dma_dev);
90465675842SOlivier Dautricourt 	if (ret == -EINVAL)
90565675842SOlivier Dautricourt 		dev_warn(&pdev->dev, "device was not probed from DT");
90665675842SOlivier Dautricourt 	else if (ret && ret != -ENODEV)
90765675842SOlivier Dautricourt 		goto fail;
90865675842SOlivier Dautricourt 
909a85c6f1bSStefan Roese 	dev_notice(&pdev->dev, "Altera mSGDMA driver probe success\n");
910a85c6f1bSStefan Roese 
911a85c6f1bSStefan Roese 	return 0;
912a85c6f1bSStefan Roese 
913a85c6f1bSStefan Roese fail:
914a85c6f1bSStefan Roese 	msgdma_dev_remove(mdev);
915a85c6f1bSStefan Roese 
916a85c6f1bSStefan Roese 	return ret;
917a85c6f1bSStefan Roese }
918a85c6f1bSStefan Roese 
919a85c6f1bSStefan Roese /**
9204348d99eSJiapeng Chong  * msgdma_remove() - Driver remove function
921a85c6f1bSStefan Roese  * @pdev: Pointer to the platform_device structure
922a85c6f1bSStefan Roese  *
923a85c6f1bSStefan Roese  * Return: Always '0'
924a85c6f1bSStefan Roese  */
msgdma_remove(struct platform_device * pdev)925a85c6f1bSStefan Roese static int msgdma_remove(struct platform_device *pdev)
926a85c6f1bSStefan Roese {
927a85c6f1bSStefan Roese 	struct msgdma_device *mdev = platform_get_drvdata(pdev);
928a85c6f1bSStefan Roese 
92965675842SOlivier Dautricourt 	if (pdev->dev.of_node)
93065675842SOlivier Dautricourt 		of_dma_controller_free(pdev->dev.of_node);
931a85c6f1bSStefan Roese 	dma_async_device_unregister(&mdev->dmadev);
932a85c6f1bSStefan Roese 	msgdma_dev_remove(mdev);
933a85c6f1bSStefan Roese 
934a85c6f1bSStefan Roese 	dev_notice(&pdev->dev, "Altera mSGDMA driver removed\n");
935a85c6f1bSStefan Roese 
936a85c6f1bSStefan Roese 	return 0;
937a85c6f1bSStefan Roese }
938a85c6f1bSStefan Roese 
93965675842SOlivier Dautricourt #ifdef CONFIG_OF
94065675842SOlivier Dautricourt static const struct of_device_id msgdma_match[] = {
94165675842SOlivier Dautricourt 	{ .compatible = "altr,socfpga-msgdma", },
94265675842SOlivier Dautricourt 	{ }
94365675842SOlivier Dautricourt };
94465675842SOlivier Dautricourt 
94565675842SOlivier Dautricourt MODULE_DEVICE_TABLE(of, msgdma_match);
94665675842SOlivier Dautricourt #endif
94765675842SOlivier Dautricourt 
948a85c6f1bSStefan Roese static struct platform_driver msgdma_driver = {
949a85c6f1bSStefan Roese 	.driver = {
950a85c6f1bSStefan Roese 		.name = "altera-msgdma",
95165675842SOlivier Dautricourt 		.of_match_table = of_match_ptr(msgdma_match),
952a85c6f1bSStefan Roese 	},
953a85c6f1bSStefan Roese 	.probe = msgdma_probe,
954a85c6f1bSStefan Roese 	.remove = msgdma_remove,
955a85c6f1bSStefan Roese };
956a85c6f1bSStefan Roese 
957a85c6f1bSStefan Roese module_platform_driver(msgdma_driver);
958a85c6f1bSStefan Roese 
959a85c6f1bSStefan Roese MODULE_ALIAS("platform:altera-msgdma");
960a85c6f1bSStefan Roese MODULE_DESCRIPTION("Altera mSGDMA driver");
961a85c6f1bSStefan Roese MODULE_AUTHOR("Stefan Roese <sr@denx.de>");
962a85c6f1bSStefan Roese MODULE_LICENSE("GPL");
963