xref: /openbmc/linux/drivers/devfreq/imx8m-ddrc.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
15af744ebSLeonard Crestez // SPDX-License-Identifier: GPL-2.0
25af744ebSLeonard Crestez /*
35af744ebSLeonard Crestez  * Copyright 2019 NXP
45af744ebSLeonard Crestez  */
55af744ebSLeonard Crestez 
6*9027f2e7SRob Herring #include <linux/mod_devicetable.h>
75af744ebSLeonard Crestez #include <linux/module.h>
85af744ebSLeonard Crestez #include <linux/device.h>
95af744ebSLeonard Crestez #include <linux/platform_device.h>
105af744ebSLeonard Crestez #include <linux/devfreq.h>
115af744ebSLeonard Crestez #include <linux/pm_opp.h>
125af744ebSLeonard Crestez #include <linux/clk.h>
135af744ebSLeonard Crestez #include <linux/clk-provider.h>
145af744ebSLeonard Crestez #include <linux/arm-smccc.h>
155af744ebSLeonard Crestez 
165af744ebSLeonard Crestez #define IMX_SIP_DDR_DVFS			0xc2000004
175af744ebSLeonard Crestez 
185af744ebSLeonard Crestez /* Query available frequencies. */
195af744ebSLeonard Crestez #define IMX_SIP_DDR_DVFS_GET_FREQ_COUNT		0x10
205af744ebSLeonard Crestez #define IMX_SIP_DDR_DVFS_GET_FREQ_INFO		0x11
215af744ebSLeonard Crestez 
225af744ebSLeonard Crestez /*
235af744ebSLeonard Crestez  * This should be in a 1:1 mapping with devicetree OPPs but
245af744ebSLeonard Crestez  * firmware provides additional info.
255af744ebSLeonard Crestez  */
265af744ebSLeonard Crestez struct imx8m_ddrc_freq {
275af744ebSLeonard Crestez 	unsigned long rate;
285af744ebSLeonard Crestez 	unsigned long smcarg;
295af744ebSLeonard Crestez 	int dram_core_parent_index;
305af744ebSLeonard Crestez 	int dram_alt_parent_index;
315af744ebSLeonard Crestez 	int dram_apb_parent_index;
325af744ebSLeonard Crestez };
335af744ebSLeonard Crestez 
345af744ebSLeonard Crestez /* Hardware limitation */
355af744ebSLeonard Crestez #define IMX8M_DDRC_MAX_FREQ_COUNT 4
365af744ebSLeonard Crestez 
375af744ebSLeonard Crestez /*
385af744ebSLeonard Crestez  * i.MX8M DRAM Controller clocks have the following structure (abridged):
395af744ebSLeonard Crestez  *
405af744ebSLeonard Crestez  * +----------+       |\            +------+
415af744ebSLeonard Crestez  * | dram_pll |-------|M| dram_core |      |
425af744ebSLeonard Crestez  * +----------+       |U|---------->| D    |
435af744ebSLeonard Crestez  *                 /--|X|           |  D   |
445af744ebSLeonard Crestez  *   dram_alt_root |  |/            |   R  |
455af744ebSLeonard Crestez  *                 |                |    C |
465af744ebSLeonard Crestez  *            +---------+           |      |
475af744ebSLeonard Crestez  *            |FIX DIV/4|           |      |
485af744ebSLeonard Crestez  *            +---------+           |      |
495af744ebSLeonard Crestez  *  composite:     |                |      |
505af744ebSLeonard Crestez  * +----------+    |                |      |
515af744ebSLeonard Crestez  * | dram_alt |----/                |      |
525af744ebSLeonard Crestez  * +----------+                     |      |
535af744ebSLeonard Crestez  * | dram_apb |-------------------->|      |
545af744ebSLeonard Crestez  * +----------+                     +------+
555af744ebSLeonard Crestez  *
565af744ebSLeonard Crestez  * The dram_pll is used for higher rates and dram_alt is used for lower rates.
575af744ebSLeonard Crestez  *
585af744ebSLeonard Crestez  * Frequency switching is implemented in TF-A (via SMC call) and can change the
595af744ebSLeonard Crestez  * configuration of the clocks, including mux parents. The dram_alt and
605af744ebSLeonard Crestez  * dram_apb clocks are "imx composite" and their parent can change too.
615af744ebSLeonard Crestez  *
625af744ebSLeonard Crestez  * We need to prepare/enable the new mux parents head of switching and update
635af744ebSLeonard Crestez  * their information afterwards.
645af744ebSLeonard Crestez  */
655af744ebSLeonard Crestez struct imx8m_ddrc {
665af744ebSLeonard Crestez 	struct devfreq_dev_profile profile;
675af744ebSLeonard Crestez 	struct devfreq *devfreq;
685af744ebSLeonard Crestez 
695af744ebSLeonard Crestez 	/* For frequency switching: */
705af744ebSLeonard Crestez 	struct clk *dram_core;
715af744ebSLeonard Crestez 	struct clk *dram_pll;
725af744ebSLeonard Crestez 	struct clk *dram_alt;
735af744ebSLeonard Crestez 	struct clk *dram_apb;
745af744ebSLeonard Crestez 
755af744ebSLeonard Crestez 	int freq_count;
765af744ebSLeonard Crestez 	struct imx8m_ddrc_freq freq_table[IMX8M_DDRC_MAX_FREQ_COUNT];
775af744ebSLeonard Crestez };
785af744ebSLeonard Crestez 
imx8m_ddrc_find_freq(struct imx8m_ddrc * priv,unsigned long rate)795af744ebSLeonard Crestez static struct imx8m_ddrc_freq *imx8m_ddrc_find_freq(struct imx8m_ddrc *priv,
805af744ebSLeonard Crestez 						    unsigned long rate)
815af744ebSLeonard Crestez {
825af744ebSLeonard Crestez 	struct imx8m_ddrc_freq *freq;
835af744ebSLeonard Crestez 	int i;
845af744ebSLeonard Crestez 
855af744ebSLeonard Crestez 	/*
865af744ebSLeonard Crestez 	 * Firmware reports values in MT/s, so we round-down from Hz
875af744ebSLeonard Crestez 	 * Rounding is extra generous to ensure a match.
885af744ebSLeonard Crestez 	 */
895af744ebSLeonard Crestez 	rate = DIV_ROUND_CLOSEST(rate, 250000);
905af744ebSLeonard Crestez 	for (i = 0; i < priv->freq_count; ++i) {
915af744ebSLeonard Crestez 		freq = &priv->freq_table[i];
925af744ebSLeonard Crestez 		if (freq->rate == rate ||
935af744ebSLeonard Crestez 				freq->rate + 1 == rate ||
945af744ebSLeonard Crestez 				freq->rate - 1 == rate)
955af744ebSLeonard Crestez 			return freq;
965af744ebSLeonard Crestez 	}
975af744ebSLeonard Crestez 
985af744ebSLeonard Crestez 	return NULL;
995af744ebSLeonard Crestez }
1005af744ebSLeonard Crestez 
imx8m_ddrc_smc_set_freq(int target_freq)1015af744ebSLeonard Crestez static void imx8m_ddrc_smc_set_freq(int target_freq)
1025af744ebSLeonard Crestez {
1035af744ebSLeonard Crestez 	struct arm_smccc_res res;
1045af744ebSLeonard Crestez 	u32 online_cpus = 0;
1055af744ebSLeonard Crestez 	int cpu;
1065af744ebSLeonard Crestez 
1075af744ebSLeonard Crestez 	local_irq_disable();
1085af744ebSLeonard Crestez 
1095af744ebSLeonard Crestez 	for_each_online_cpu(cpu)
1105af744ebSLeonard Crestez 		online_cpus |= (1 << (cpu * 8));
1115af744ebSLeonard Crestez 
1125af744ebSLeonard Crestez 	/* change the ddr freqency */
1135af744ebSLeonard Crestez 	arm_smccc_smc(IMX_SIP_DDR_DVFS, target_freq, online_cpus,
1145af744ebSLeonard Crestez 			0, 0, 0, 0, 0, &res);
1155af744ebSLeonard Crestez 
1165af744ebSLeonard Crestez 	local_irq_enable();
1175af744ebSLeonard Crestez }
1185af744ebSLeonard Crestez 
clk_get_parent_by_index(struct clk * clk,int index)1195af744ebSLeonard Crestez static struct clk *clk_get_parent_by_index(struct clk *clk, int index)
1205af744ebSLeonard Crestez {
1215af744ebSLeonard Crestez 	struct clk_hw *hw;
1225af744ebSLeonard Crestez 
1235af744ebSLeonard Crestez 	hw = clk_hw_get_parent_by_index(__clk_get_hw(clk), index);
1245af744ebSLeonard Crestez 
1255af744ebSLeonard Crestez 	return hw ? hw->clk : NULL;
1265af744ebSLeonard Crestez }
1275af744ebSLeonard Crestez 
imx8m_ddrc_set_freq(struct device * dev,struct imx8m_ddrc_freq * freq)1285af744ebSLeonard Crestez static int imx8m_ddrc_set_freq(struct device *dev, struct imx8m_ddrc_freq *freq)
1295af744ebSLeonard Crestez {
1305af744ebSLeonard Crestez 	struct imx8m_ddrc *priv = dev_get_drvdata(dev);
1315af744ebSLeonard Crestez 	struct clk *new_dram_core_parent;
1325af744ebSLeonard Crestez 	struct clk *new_dram_alt_parent;
1335af744ebSLeonard Crestez 	struct clk *new_dram_apb_parent;
1345af744ebSLeonard Crestez 	int ret;
1355af744ebSLeonard Crestez 
1365af744ebSLeonard Crestez 	/*
1375af744ebSLeonard Crestez 	 * Fetch new parents
1385af744ebSLeonard Crestez 	 *
1395af744ebSLeonard Crestez 	 * new_dram_alt_parent and new_dram_apb_parent are optional but
1405af744ebSLeonard Crestez 	 * new_dram_core_parent is not.
1415af744ebSLeonard Crestez 	 */
1425af744ebSLeonard Crestez 	new_dram_core_parent = clk_get_parent_by_index(
1435af744ebSLeonard Crestez 			priv->dram_core, freq->dram_core_parent_index - 1);
1445af744ebSLeonard Crestez 	if (!new_dram_core_parent) {
1455af744ebSLeonard Crestez 		dev_err(dev, "failed to fetch new dram_core parent\n");
1465af744ebSLeonard Crestez 		return -EINVAL;
1475af744ebSLeonard Crestez 	}
1485af744ebSLeonard Crestez 	if (freq->dram_alt_parent_index) {
1495af744ebSLeonard Crestez 		new_dram_alt_parent = clk_get_parent_by_index(
1505af744ebSLeonard Crestez 				priv->dram_alt,
1515af744ebSLeonard Crestez 				freq->dram_alt_parent_index - 1);
1525af744ebSLeonard Crestez 		if (!new_dram_alt_parent) {
1535af744ebSLeonard Crestez 			dev_err(dev, "failed to fetch new dram_alt parent\n");
1545af744ebSLeonard Crestez 			return -EINVAL;
1555af744ebSLeonard Crestez 		}
1565af744ebSLeonard Crestez 	} else
1575af744ebSLeonard Crestez 		new_dram_alt_parent = NULL;
1585af744ebSLeonard Crestez 
1595af744ebSLeonard Crestez 	if (freq->dram_apb_parent_index) {
1605af744ebSLeonard Crestez 		new_dram_apb_parent = clk_get_parent_by_index(
1615af744ebSLeonard Crestez 				priv->dram_apb,
1625af744ebSLeonard Crestez 				freq->dram_apb_parent_index - 1);
1635af744ebSLeonard Crestez 		if (!new_dram_apb_parent) {
1645af744ebSLeonard Crestez 			dev_err(dev, "failed to fetch new dram_apb parent\n");
1655af744ebSLeonard Crestez 			return -EINVAL;
1665af744ebSLeonard Crestez 		}
1675af744ebSLeonard Crestez 	} else
1685af744ebSLeonard Crestez 		new_dram_apb_parent = NULL;
1695af744ebSLeonard Crestez 
1705af744ebSLeonard Crestez 	/* increase reference counts and ensure clks are ON before switch */
1715af744ebSLeonard Crestez 	ret = clk_prepare_enable(new_dram_core_parent);
1725af744ebSLeonard Crestez 	if (ret) {
1735af744ebSLeonard Crestez 		dev_err(dev, "failed to enable new dram_core parent: %d\n",
1745af744ebSLeonard Crestez 			ret);
1755af744ebSLeonard Crestez 		goto out;
1765af744ebSLeonard Crestez 	}
1775af744ebSLeonard Crestez 	ret = clk_prepare_enable(new_dram_alt_parent);
1785af744ebSLeonard Crestez 	if (ret) {
1795af744ebSLeonard Crestez 		dev_err(dev, "failed to enable new dram_alt parent: %d\n",
1805af744ebSLeonard Crestez 			ret);
1815af744ebSLeonard Crestez 		goto out_disable_core_parent;
1825af744ebSLeonard Crestez 	}
1835af744ebSLeonard Crestez 	ret = clk_prepare_enable(new_dram_apb_parent);
1845af744ebSLeonard Crestez 	if (ret) {
1855af744ebSLeonard Crestez 		dev_err(dev, "failed to enable new dram_apb parent: %d\n",
1865af744ebSLeonard Crestez 			ret);
1875af744ebSLeonard Crestez 		goto out_disable_alt_parent;
1885af744ebSLeonard Crestez 	}
1895af744ebSLeonard Crestez 
1905af744ebSLeonard Crestez 	imx8m_ddrc_smc_set_freq(freq->smcarg);
1915af744ebSLeonard Crestez 
1925af744ebSLeonard Crestez 	/* update parents in clk tree after switch. */
1935af744ebSLeonard Crestez 	ret = clk_set_parent(priv->dram_core, new_dram_core_parent);
1945af744ebSLeonard Crestez 	if (ret)
1955af744ebSLeonard Crestez 		dev_warn(dev, "failed to set dram_core parent: %d\n", ret);
1965af744ebSLeonard Crestez 	if (new_dram_alt_parent) {
1975af744ebSLeonard Crestez 		ret = clk_set_parent(priv->dram_alt, new_dram_alt_parent);
1985af744ebSLeonard Crestez 		if (ret)
1995af744ebSLeonard Crestez 			dev_warn(dev, "failed to set dram_alt parent: %d\n",
2005af744ebSLeonard Crestez 				 ret);
2015af744ebSLeonard Crestez 	}
2025af744ebSLeonard Crestez 	if (new_dram_apb_parent) {
2035af744ebSLeonard Crestez 		ret = clk_set_parent(priv->dram_apb, new_dram_apb_parent);
2045af744ebSLeonard Crestez 		if (ret)
2055af744ebSLeonard Crestez 			dev_warn(dev, "failed to set dram_apb parent: %d\n",
2065af744ebSLeonard Crestez 				 ret);
2075af744ebSLeonard Crestez 	}
2085af744ebSLeonard Crestez 
2095af744ebSLeonard Crestez 	/*
2105af744ebSLeonard Crestez 	 * Explicitly refresh dram PLL rate.
2115af744ebSLeonard Crestez 	 *
2125af744ebSLeonard Crestez 	 * Even if it's marked with CLK_GET_RATE_NOCACHE the rate will not be
2135af744ebSLeonard Crestez 	 * automatically refreshed when clk_get_rate is called on children.
2145af744ebSLeonard Crestez 	 */
2155af744ebSLeonard Crestez 	clk_get_rate(priv->dram_pll);
2165af744ebSLeonard Crestez 
2175af744ebSLeonard Crestez 	/*
2185af744ebSLeonard Crestez 	 * clk_set_parent transfer the reference count from old parent.
2195af744ebSLeonard Crestez 	 * now we drop extra reference counts used during the switch
2205af744ebSLeonard Crestez 	 */
2215af744ebSLeonard Crestez 	clk_disable_unprepare(new_dram_apb_parent);
2225af744ebSLeonard Crestez out_disable_alt_parent:
2235af744ebSLeonard Crestez 	clk_disable_unprepare(new_dram_alt_parent);
2245af744ebSLeonard Crestez out_disable_core_parent:
2255af744ebSLeonard Crestez 	clk_disable_unprepare(new_dram_core_parent);
2265af744ebSLeonard Crestez out:
2275af744ebSLeonard Crestez 	return ret;
2285af744ebSLeonard Crestez }
2295af744ebSLeonard Crestez 
imx8m_ddrc_target(struct device * dev,unsigned long * freq,u32 flags)2305af744ebSLeonard Crestez static int imx8m_ddrc_target(struct device *dev, unsigned long *freq, u32 flags)
2315af744ebSLeonard Crestez {
2325af744ebSLeonard Crestez 	struct imx8m_ddrc *priv = dev_get_drvdata(dev);
2335af744ebSLeonard Crestez 	struct imx8m_ddrc_freq *freq_info;
2345af744ebSLeonard Crestez 	struct dev_pm_opp *new_opp;
2355af744ebSLeonard Crestez 	unsigned long old_freq, new_freq;
2365af744ebSLeonard Crestez 	int ret;
2375af744ebSLeonard Crestez 
2385af744ebSLeonard Crestez 	new_opp = devfreq_recommended_opp(dev, freq, flags);
2395af744ebSLeonard Crestez 	if (IS_ERR(new_opp)) {
2405af744ebSLeonard Crestez 		ret = PTR_ERR(new_opp);
2415af744ebSLeonard Crestez 		dev_err(dev, "failed to get recommended opp: %d\n", ret);
2425af744ebSLeonard Crestez 		return ret;
2435af744ebSLeonard Crestez 	}
2445af744ebSLeonard Crestez 	dev_pm_opp_put(new_opp);
2455af744ebSLeonard Crestez 
2465af744ebSLeonard Crestez 	old_freq = clk_get_rate(priv->dram_core);
2475af744ebSLeonard Crestez 	if (*freq == old_freq)
2485af744ebSLeonard Crestez 		return 0;
2495af744ebSLeonard Crestez 
2505af744ebSLeonard Crestez 	freq_info = imx8m_ddrc_find_freq(priv, *freq);
2515af744ebSLeonard Crestez 	if (!freq_info)
2525af744ebSLeonard Crestez 		return -EINVAL;
2535af744ebSLeonard Crestez 
2545af744ebSLeonard Crestez 	/*
2555af744ebSLeonard Crestez 	 * Read back the clk rate to verify switch was correct and so that
2565af744ebSLeonard Crestez 	 * we can report it on all error paths.
2575af744ebSLeonard Crestez 	 */
2585af744ebSLeonard Crestez 	ret = imx8m_ddrc_set_freq(dev, freq_info);
2595af744ebSLeonard Crestez 
2605af744ebSLeonard Crestez 	new_freq = clk_get_rate(priv->dram_core);
2615af744ebSLeonard Crestez 	if (ret)
2625af744ebSLeonard Crestez 		dev_err(dev, "ddrc failed freq switch to %lu from %lu: error %d. now at %lu\n",
2635af744ebSLeonard Crestez 			*freq, old_freq, ret, new_freq);
2645af744ebSLeonard Crestez 	else if (*freq != new_freq)
2655af744ebSLeonard Crestez 		dev_err(dev, "ddrc failed freq update to %lu from %lu, now at %lu\n",
2665af744ebSLeonard Crestez 			*freq, old_freq, new_freq);
2675af744ebSLeonard Crestez 	else
2685af744ebSLeonard Crestez 		dev_dbg(dev, "ddrc freq set to %lu (was %lu)\n",
2695af744ebSLeonard Crestez 			*freq, old_freq);
2705af744ebSLeonard Crestez 
2715af744ebSLeonard Crestez 	return ret;
2725af744ebSLeonard Crestez }
2735af744ebSLeonard Crestez 
imx8m_ddrc_get_cur_freq(struct device * dev,unsigned long * freq)2745af744ebSLeonard Crestez static int imx8m_ddrc_get_cur_freq(struct device *dev, unsigned long *freq)
2755af744ebSLeonard Crestez {
2765af744ebSLeonard Crestez 	struct imx8m_ddrc *priv = dev_get_drvdata(dev);
2775af744ebSLeonard Crestez 
2785af744ebSLeonard Crestez 	*freq = clk_get_rate(priv->dram_core);
2795af744ebSLeonard Crestez 
2805af744ebSLeonard Crestez 	return 0;
2815af744ebSLeonard Crestez }
2825af744ebSLeonard Crestez 
imx8m_ddrc_init_freq_info(struct device * dev)2835af744ebSLeonard Crestez static int imx8m_ddrc_init_freq_info(struct device *dev)
2845af744ebSLeonard Crestez {
2855af744ebSLeonard Crestez 	struct imx8m_ddrc *priv = dev_get_drvdata(dev);
2865af744ebSLeonard Crestez 	struct arm_smccc_res res;
2875af744ebSLeonard Crestez 	int index;
2885af744ebSLeonard Crestez 
2895af744ebSLeonard Crestez 	/* An error here means DDR DVFS API not supported by firmware */
2905af744ebSLeonard Crestez 	arm_smccc_smc(IMX_SIP_DDR_DVFS, IMX_SIP_DDR_DVFS_GET_FREQ_COUNT,
2915af744ebSLeonard Crestez 			0, 0, 0, 0, 0, 0, &res);
2925af744ebSLeonard Crestez 	priv->freq_count = res.a0;
2935af744ebSLeonard Crestez 	if (priv->freq_count <= 0 ||
2945af744ebSLeonard Crestez 			priv->freq_count > IMX8M_DDRC_MAX_FREQ_COUNT)
2955af744ebSLeonard Crestez 		return -ENODEV;
2965af744ebSLeonard Crestez 
2975af744ebSLeonard Crestez 	for (index = 0; index < priv->freq_count; ++index) {
2985af744ebSLeonard Crestez 		struct imx8m_ddrc_freq *freq = &priv->freq_table[index];
2995af744ebSLeonard Crestez 
3005af744ebSLeonard Crestez 		arm_smccc_smc(IMX_SIP_DDR_DVFS, IMX_SIP_DDR_DVFS_GET_FREQ_INFO,
3015af744ebSLeonard Crestez 			      index, 0, 0, 0, 0, 0, &res);
3025af744ebSLeonard Crestez 		/* Result should be strictly positive */
3035af744ebSLeonard Crestez 		if ((long)res.a0 <= 0)
3045af744ebSLeonard Crestez 			return -ENODEV;
3055af744ebSLeonard Crestez 
3065af744ebSLeonard Crestez 		freq->rate = res.a0;
3075af744ebSLeonard Crestez 		freq->smcarg = index;
3085af744ebSLeonard Crestez 		freq->dram_core_parent_index = res.a1;
3095af744ebSLeonard Crestez 		freq->dram_alt_parent_index = res.a2;
3105af744ebSLeonard Crestez 		freq->dram_apb_parent_index = res.a3;
3115af744ebSLeonard Crestez 
3125af744ebSLeonard Crestez 		/* dram_core has 2 options: dram_pll or dram_alt_root */
3135af744ebSLeonard Crestez 		if (freq->dram_core_parent_index != 1 &&
3145af744ebSLeonard Crestez 				freq->dram_core_parent_index != 2)
3155af744ebSLeonard Crestez 			return -ENODEV;
3165af744ebSLeonard Crestez 		/* dram_apb and dram_alt have exactly 8 possible parents */
3175af744ebSLeonard Crestez 		if (freq->dram_alt_parent_index > 8 ||
3185af744ebSLeonard Crestez 				freq->dram_apb_parent_index > 8)
3195af744ebSLeonard Crestez 			return -ENODEV;
3205af744ebSLeonard Crestez 		/* dram_core from alt requires explicit dram_alt parent */
3215af744ebSLeonard Crestez 		if (freq->dram_core_parent_index == 2 &&
3225af744ebSLeonard Crestez 				freq->dram_alt_parent_index == 0)
3235af744ebSLeonard Crestez 			return -ENODEV;
3245af744ebSLeonard Crestez 	}
3255af744ebSLeonard Crestez 
3265af744ebSLeonard Crestez 	return 0;
3275af744ebSLeonard Crestez }
3285af744ebSLeonard Crestez 
imx8m_ddrc_check_opps(struct device * dev)3295af744ebSLeonard Crestez static int imx8m_ddrc_check_opps(struct device *dev)
3305af744ebSLeonard Crestez {
3315af744ebSLeonard Crestez 	struct imx8m_ddrc *priv = dev_get_drvdata(dev);
3325af744ebSLeonard Crestez 	struct imx8m_ddrc_freq *freq_info;
3335af744ebSLeonard Crestez 	struct dev_pm_opp *opp;
3345af744ebSLeonard Crestez 	unsigned long freq;
3355af744ebSLeonard Crestez 	int i, opp_count;
3365af744ebSLeonard Crestez 
3375af744ebSLeonard Crestez 	/* Enumerate DT OPPs and disable those not supported by firmware */
3385af744ebSLeonard Crestez 	opp_count = dev_pm_opp_get_opp_count(dev);
3395af744ebSLeonard Crestez 	if (opp_count < 0)
3405af744ebSLeonard Crestez 		return opp_count;
3415af744ebSLeonard Crestez 	for (i = 0, freq = 0; i < opp_count; ++i, ++freq) {
3425af744ebSLeonard Crestez 		opp = dev_pm_opp_find_freq_ceil(dev, &freq);
3435af744ebSLeonard Crestez 		if (IS_ERR(opp)) {
3445af744ebSLeonard Crestez 			dev_err(dev, "Failed enumerating OPPs: %ld\n",
3455af744ebSLeonard Crestez 				PTR_ERR(opp));
3465af744ebSLeonard Crestez 			return PTR_ERR(opp);
3475af744ebSLeonard Crestez 		}
3485af744ebSLeonard Crestez 		dev_pm_opp_put(opp);
3495af744ebSLeonard Crestez 
3505af744ebSLeonard Crestez 		freq_info = imx8m_ddrc_find_freq(priv, freq);
3515af744ebSLeonard Crestez 		if (!freq_info) {
3525af744ebSLeonard Crestez 			dev_info(dev, "Disable unsupported OPP %luHz %luMT/s\n",
3535af744ebSLeonard Crestez 					freq, DIV_ROUND_CLOSEST(freq, 250000));
3545af744ebSLeonard Crestez 			dev_pm_opp_disable(dev, freq);
3555af744ebSLeonard Crestez 		}
3565af744ebSLeonard Crestez 	}
3575af744ebSLeonard Crestez 
3585af744ebSLeonard Crestez 	return 0;
3595af744ebSLeonard Crestez }
3605af744ebSLeonard Crestez 
imx8m_ddrc_exit(struct device * dev)3615af744ebSLeonard Crestez static void imx8m_ddrc_exit(struct device *dev)
3625af744ebSLeonard Crestez {
3635af744ebSLeonard Crestez 	dev_pm_opp_of_remove_table(dev);
3645af744ebSLeonard Crestez }
3655af744ebSLeonard Crestez 
imx8m_ddrc_probe(struct platform_device * pdev)3665af744ebSLeonard Crestez static int imx8m_ddrc_probe(struct platform_device *pdev)
3675af744ebSLeonard Crestez {
3685af744ebSLeonard Crestez 	struct device *dev = &pdev->dev;
3695af744ebSLeonard Crestez 	struct imx8m_ddrc *priv;
3705af744ebSLeonard Crestez 	const char *gov = DEVFREQ_GOV_USERSPACE;
3715af744ebSLeonard Crestez 	int ret;
3725af744ebSLeonard Crestez 
3735af744ebSLeonard Crestez 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
3745af744ebSLeonard Crestez 	if (!priv)
3755af744ebSLeonard Crestez 		return -ENOMEM;
3765af744ebSLeonard Crestez 
3775af744ebSLeonard Crestez 	platform_set_drvdata(pdev, priv);
3785af744ebSLeonard Crestez 
3795af744ebSLeonard Crestez 	ret = imx8m_ddrc_init_freq_info(dev);
3805af744ebSLeonard Crestez 	if (ret) {
3815af744ebSLeonard Crestez 		dev_err(dev, "failed to init firmware freq info: %d\n", ret);
3825af744ebSLeonard Crestez 		return ret;
3835af744ebSLeonard Crestez 	}
3845af744ebSLeonard Crestez 
3855af744ebSLeonard Crestez 	priv->dram_core = devm_clk_get(dev, "core");
38610800fecSYueHaibing 	if (IS_ERR(priv->dram_core)) {
38710800fecSYueHaibing 		ret = PTR_ERR(priv->dram_core);
38810800fecSYueHaibing 		dev_err(dev, "failed to fetch core clock: %d\n", ret);
38910800fecSYueHaibing 		return ret;
39010800fecSYueHaibing 	}
3915af744ebSLeonard Crestez 	priv->dram_pll = devm_clk_get(dev, "pll");
39210800fecSYueHaibing 	if (IS_ERR(priv->dram_pll)) {
39310800fecSYueHaibing 		ret = PTR_ERR(priv->dram_pll);
39410800fecSYueHaibing 		dev_err(dev, "failed to fetch pll clock: %d\n", ret);
39510800fecSYueHaibing 		return ret;
39610800fecSYueHaibing 	}
3975af744ebSLeonard Crestez 	priv->dram_alt = devm_clk_get(dev, "alt");
39810800fecSYueHaibing 	if (IS_ERR(priv->dram_alt)) {
39910800fecSYueHaibing 		ret = PTR_ERR(priv->dram_alt);
40010800fecSYueHaibing 		dev_err(dev, "failed to fetch alt clock: %d\n", ret);
40110800fecSYueHaibing 		return ret;
40210800fecSYueHaibing 	}
4035af744ebSLeonard Crestez 	priv->dram_apb = devm_clk_get(dev, "apb");
40410800fecSYueHaibing 	if (IS_ERR(priv->dram_apb)) {
40510800fecSYueHaibing 		ret = PTR_ERR(priv->dram_apb);
40610800fecSYueHaibing 		dev_err(dev, "failed to fetch apb clock: %d\n", ret);
4075af744ebSLeonard Crestez 		return ret;
4085af744ebSLeonard Crestez 	}
4095af744ebSLeonard Crestez 
4105af744ebSLeonard Crestez 	ret = dev_pm_opp_of_add_table(dev);
4115af744ebSLeonard Crestez 	if (ret < 0) {
4125af744ebSLeonard Crestez 		dev_err(dev, "failed to get OPP table\n");
4135af744ebSLeonard Crestez 		return ret;
4145af744ebSLeonard Crestez 	}
4155af744ebSLeonard Crestez 
4165af744ebSLeonard Crestez 	ret = imx8m_ddrc_check_opps(dev);
4175af744ebSLeonard Crestez 	if (ret < 0)
4185af744ebSLeonard Crestez 		goto err;
4195af744ebSLeonard Crestez 
4205af744ebSLeonard Crestez 	priv->profile.target = imx8m_ddrc_target;
4215af744ebSLeonard Crestez 	priv->profile.exit = imx8m_ddrc_exit;
4225af744ebSLeonard Crestez 	priv->profile.get_cur_freq = imx8m_ddrc_get_cur_freq;
4235af744ebSLeonard Crestez 	priv->profile.initial_freq = clk_get_rate(priv->dram_core);
4245af744ebSLeonard Crestez 
4255af744ebSLeonard Crestez 	priv->devfreq = devm_devfreq_add_device(dev, &priv->profile,
4265af744ebSLeonard Crestez 						gov, NULL);
4275af744ebSLeonard Crestez 	if (IS_ERR(priv->devfreq)) {
4285af744ebSLeonard Crestez 		ret = PTR_ERR(priv->devfreq);
4295af744ebSLeonard Crestez 		dev_err(dev, "failed to add devfreq device: %d\n", ret);
4305af744ebSLeonard Crestez 		goto err;
4315af744ebSLeonard Crestez 	}
4325af744ebSLeonard Crestez 
4335af744ebSLeonard Crestez 	return 0;
4345af744ebSLeonard Crestez 
4355af744ebSLeonard Crestez err:
4365af744ebSLeonard Crestez 	dev_pm_opp_of_remove_table(dev);
4375af744ebSLeonard Crestez 	return ret;
4385af744ebSLeonard Crestez }
4395af744ebSLeonard Crestez 
4405af744ebSLeonard Crestez static const struct of_device_id imx8m_ddrc_of_match[] = {
4415af744ebSLeonard Crestez 	{ .compatible = "fsl,imx8m-ddrc", },
4425af744ebSLeonard Crestez 	{ /* sentinel */ },
4435af744ebSLeonard Crestez };
4445af744ebSLeonard Crestez MODULE_DEVICE_TABLE(of, imx8m_ddrc_of_match);
4455af744ebSLeonard Crestez 
4465af744ebSLeonard Crestez static struct platform_driver imx8m_ddrc_platdrv = {
4475af744ebSLeonard Crestez 	.probe		= imx8m_ddrc_probe,
4485af744ebSLeonard Crestez 	.driver = {
4495af744ebSLeonard Crestez 		.name	= "imx8m-ddrc-devfreq",
4500a7dc831SFabio Estevam 		.of_match_table = imx8m_ddrc_of_match,
4515af744ebSLeonard Crestez 	},
4525af744ebSLeonard Crestez };
4535af744ebSLeonard Crestez module_platform_driver(imx8m_ddrc_platdrv);
4545af744ebSLeonard Crestez 
4555af744ebSLeonard Crestez MODULE_DESCRIPTION("i.MX8M DDR Controller frequency driver");
4565af744ebSLeonard Crestez MODULE_AUTHOR("Leonard Crestez <leonard.crestez@nxp.com>");
4575af744ebSLeonard Crestez MODULE_LICENSE("GPL v2");
458