xref: /openbmc/linux/drivers/cxl/cxl.h (revision 5f8b7d4b2e9604d03ae06f1a2dd5a1f34c33e533)
18adaf747SBen Widawsky /* SPDX-License-Identifier: GPL-2.0-only */
28adaf747SBen Widawsky /* Copyright(c) 2020 Intel Corporation. */
38adaf747SBen Widawsky 
48adaf747SBen Widawsky #ifndef __CXL_H__
58adaf747SBen Widawsky #define __CXL_H__
68adaf747SBen Widawsky 
78fdcb170SDan Williams #include <linux/libnvdimm.h>
88adaf747SBen Widawsky #include <linux/bitfield.h>
98adaf747SBen Widawsky #include <linux/bitops.h>
1080d10a6cSBen Widawsky #include <linux/log2.h>
118adaf747SBen Widawsky #include <linux/io.h>
128adaf747SBen Widawsky 
134812be97SDan Williams /**
144812be97SDan Williams  * DOC: cxl objects
154812be97SDan Williams  *
164812be97SDan Williams  * The CXL core objects like ports, decoders, and regions are shared
174812be97SDan Williams  * between the subsystem drivers cxl_acpi, cxl_pci, and core drivers
184812be97SDan Williams  * (port-driver, region-driver, nvdimm object-drivers... etc).
194812be97SDan Williams  */
204812be97SDan Williams 
21d17d0540SDan Williams /* CXL 2.0 8.2.4 CXL Component Register Layout and Definition */
22d17d0540SDan Williams #define CXL_COMPONENT_REG_BLOCK_SIZE SZ_64K
23d17d0540SDan Williams 
2408422378SBen Widawsky /* CXL 2.0 8.2.5 CXL.cache and CXL.mem Registers*/
2508422378SBen Widawsky #define CXL_CM_OFFSET 0x1000
2608422378SBen Widawsky #define CXL_CM_CAP_HDR_OFFSET 0x0
2708422378SBen Widawsky #define   CXL_CM_CAP_HDR_ID_MASK GENMASK(15, 0)
2808422378SBen Widawsky #define     CM_CAP_HDR_CAP_ID 1
2908422378SBen Widawsky #define   CXL_CM_CAP_HDR_VERSION_MASK GENMASK(19, 16)
3008422378SBen Widawsky #define     CM_CAP_HDR_CAP_VERSION 1
3108422378SBen Widawsky #define   CXL_CM_CAP_HDR_CACHE_MEM_VERSION_MASK GENMASK(23, 20)
3208422378SBen Widawsky #define     CM_CAP_HDR_CACHE_MEM_VERSION 1
3308422378SBen Widawsky #define   CXL_CM_CAP_HDR_ARRAY_SIZE_MASK GENMASK(31, 24)
3408422378SBen Widawsky #define CXL_CM_CAP_PTR_MASK GENMASK(31, 20)
3508422378SBen Widawsky 
36bd09626bSDan Williams #define   CXL_CM_CAP_CAP_ID_RAS 0x2
3708422378SBen Widawsky #define   CXL_CM_CAP_CAP_ID_HDM 0x5
3808422378SBen Widawsky #define   CXL_CM_CAP_CAP_HDM_VERSION 1
3908422378SBen Widawsky 
4008422378SBen Widawsky /* HDM decoders CXL 2.0 8.2.5.12 CXL HDM Decoder Capability Structure */
4108422378SBen Widawsky #define CXL_HDM_DECODER_CAP_OFFSET 0x0
4208422378SBen Widawsky #define   CXL_HDM_DECODER_COUNT_MASK GENMASK(3, 0)
4308422378SBen Widawsky #define   CXL_HDM_DECODER_TARGET_COUNT_MASK GENMASK(7, 4)
44d17d0540SDan Williams #define   CXL_HDM_DECODER_INTERLEAVE_11_8 BIT(8)
45d17d0540SDan Williams #define   CXL_HDM_DECODER_INTERLEAVE_14_12 BIT(9)
46843836bfSYao Xingtao #define   CXL_HDM_DECODER_INTERLEAVE_3_6_12_WAY BIT(11)
47843836bfSYao Xingtao #define   CXL_HDM_DECODER_INTERLEAVE_16_WAY BIT(12)
48d17d0540SDan Williams #define CXL_HDM_DECODER_CTRL_OFFSET 0x4
49d17d0540SDan Williams #define   CXL_HDM_DECODER_ENABLE BIT(1)
50d17d0540SDan Williams #define CXL_HDM_DECODER0_BASE_LOW_OFFSET(i) (0x20 * (i) + 0x10)
51d17d0540SDan Williams #define CXL_HDM_DECODER0_BASE_HIGH_OFFSET(i) (0x20 * (i) + 0x14)
52d17d0540SDan Williams #define CXL_HDM_DECODER0_SIZE_LOW_OFFSET(i) (0x20 * (i) + 0x18)
53d17d0540SDan Williams #define CXL_HDM_DECODER0_SIZE_HIGH_OFFSET(i) (0x20 * (i) + 0x1c)
54d17d0540SDan Williams #define CXL_HDM_DECODER0_CTRL_OFFSET(i) (0x20 * (i) + 0x20)
55d17d0540SDan Williams #define   CXL_HDM_DECODER0_CTRL_IG_MASK GENMASK(3, 0)
56d17d0540SDan Williams #define   CXL_HDM_DECODER0_CTRL_IW_MASK GENMASK(7, 4)
57d17d0540SDan Williams #define   CXL_HDM_DECODER0_CTRL_LOCK BIT(8)
58d17d0540SDan Williams #define   CXL_HDM_DECODER0_CTRL_COMMIT BIT(9)
59d17d0540SDan Williams #define   CXL_HDM_DECODER0_CTRL_COMMITTED BIT(10)
60176baefbSDan Williams #define   CXL_HDM_DECODER0_CTRL_COMMIT_ERROR BIT(11)
61cecbb5daSDan Williams #define   CXL_HDM_DECODER0_CTRL_HOSTONLY BIT(12)
62d17d0540SDan Williams #define CXL_HDM_DECODER0_TL_LOW(i) (0x20 * (i) + 0x24)
63d17d0540SDan Williams #define CXL_HDM_DECODER0_TL_HIGH(i) (0x20 * (i) + 0x28)
649c57cde0SDan Williams #define CXL_HDM_DECODER0_SKIP_LOW(i) CXL_HDM_DECODER0_TL_LOW(i)
659c57cde0SDan Williams #define CXL_HDM_DECODER0_SKIP_HIGH(i) CXL_HDM_DECODER0_TL_HIGH(i)
6608422378SBen Widawsky 
673b39fd6cSAdam Manzanares /* HDM decoder control register constants CXL 3.0 8.2.5.19.7 */
683b39fd6cSAdam Manzanares #define CXL_DECODER_MIN_GRANULARITY 256
693b39fd6cSAdam Manzanares #define CXL_DECODER_MAX_ENCODED_IG 6
703b39fd6cSAdam Manzanares 
cxl_hdm_decoder_count(u32 cap_hdr)716423035fSBen Widawsky static inline int cxl_hdm_decoder_count(u32 cap_hdr)
726423035fSBen Widawsky {
736423035fSBen Widawsky 	int val = FIELD_GET(CXL_HDM_DECODER_COUNT_MASK, cap_hdr);
746423035fSBen Widawsky 
756423035fSBen Widawsky 	return val ? val * 2 : 1;
766423035fSBen Widawsky }
776423035fSBen Widawsky 
78419af595SDan Williams /* Encode defined in CXL 2.0 8.2.5.12.7 HDM Decoder Control Register */
eig_to_granularity(u16 eig,unsigned int * granularity)7983351ddbSDave Jiang static inline int eig_to_granularity(u16 eig, unsigned int *granularity)
80419af595SDan Williams {
8183351ddbSDave Jiang 	if (eig > CXL_DECODER_MAX_ENCODED_IG)
82419af595SDan Williams 		return -EINVAL;
8383351ddbSDave Jiang 	*granularity = CXL_DECODER_MIN_GRANULARITY << eig;
84419af595SDan Williams 	return 0;
85419af595SDan Williams }
86419af595SDan Williams 
87419af595SDan Williams /* Encode defined in CXL ECN "3, 6, 12 and 16-way memory Interleaving" */
eiw_to_ways(u8 eiw,unsigned int * ways)88c99b2e8cSDave Jiang static inline int eiw_to_ways(u8 eiw, unsigned int *ways)
89419af595SDan Williams {
90c99b2e8cSDave Jiang 	switch (eiw) {
91419af595SDan Williams 	case 0 ... 4:
92c99b2e8cSDave Jiang 		*ways = 1 << eiw;
93419af595SDan Williams 		break;
94419af595SDan Williams 	case 8 ... 10:
95c99b2e8cSDave Jiang 		*ways = 3 << (eiw - 8);
96419af595SDan Williams 		break;
97419af595SDan Williams 	default:
98419af595SDan Williams 		return -EINVAL;
99419af595SDan Williams 	}
100419af595SDan Williams 
101419af595SDan Williams 	return 0;
102419af595SDan Williams }
103419af595SDan Williams 
granularity_to_eig(int granularity,u16 * eig)10483351ddbSDave Jiang static inline int granularity_to_eig(int granularity, u16 *eig)
10580d10a6cSBen Widawsky {
10683351ddbSDave Jiang 	if (granularity > SZ_16K || granularity < CXL_DECODER_MIN_GRANULARITY ||
10783351ddbSDave Jiang 	    !is_power_of_2(granularity))
10880d10a6cSBen Widawsky 		return -EINVAL;
10983351ddbSDave Jiang 	*eig = ilog2(granularity) - 8;
11080d10a6cSBen Widawsky 	return 0;
11180d10a6cSBen Widawsky }
11280d10a6cSBen Widawsky 
ways_to_eiw(unsigned int ways,u8 * eiw)113c99b2e8cSDave Jiang static inline int ways_to_eiw(unsigned int ways, u8 *eiw)
11480d10a6cSBen Widawsky {
11580d10a6cSBen Widawsky 	if (ways > 16)
11680d10a6cSBen Widawsky 		return -EINVAL;
11780d10a6cSBen Widawsky 	if (is_power_of_2(ways)) {
118c99b2e8cSDave Jiang 		*eiw = ilog2(ways);
11980d10a6cSBen Widawsky 		return 0;
12080d10a6cSBen Widawsky 	}
12180d10a6cSBen Widawsky 	if (ways % 3)
12280d10a6cSBen Widawsky 		return -EINVAL;
12380d10a6cSBen Widawsky 	ways /= 3;
12480d10a6cSBen Widawsky 	if (!is_power_of_2(ways))
12580d10a6cSBen Widawsky 		return -EINVAL;
126c99b2e8cSDave Jiang 	*eiw = ilog2(ways) + 8;
12780d10a6cSBen Widawsky 	return 0;
12880d10a6cSBen Widawsky }
12980d10a6cSBen Widawsky 
130bd09626bSDan Williams /* RAS Registers CXL 2.0 8.2.5.9 CXL RAS Capability Structure */
131bd09626bSDan Williams #define CXL_RAS_UNCORRECTABLE_STATUS_OFFSET 0x0
132bd09626bSDan Williams #define   CXL_RAS_UNCORRECTABLE_STATUS_MASK (GENMASK(16, 14) | GENMASK(11, 0))
133bd09626bSDan Williams #define CXL_RAS_UNCORRECTABLE_MASK_OFFSET 0x4
134bd09626bSDan Williams #define   CXL_RAS_UNCORRECTABLE_MASK_MASK (GENMASK(16, 14) | GENMASK(11, 0))
135248529edSDave Jiang #define   CXL_RAS_UNCORRECTABLE_MASK_F256B_MASK BIT(8)
136bd09626bSDan Williams #define CXL_RAS_UNCORRECTABLE_SEVERITY_OFFSET 0x8
137bd09626bSDan Williams #define   CXL_RAS_UNCORRECTABLE_SEVERITY_MASK (GENMASK(16, 14) | GENMASK(11, 0))
138bd09626bSDan Williams #define CXL_RAS_CORRECTABLE_STATUS_OFFSET 0xC
139bd09626bSDan Williams #define   CXL_RAS_CORRECTABLE_STATUS_MASK GENMASK(6, 0)
140bd09626bSDan Williams #define CXL_RAS_CORRECTABLE_MASK_OFFSET 0x10
141bd09626bSDan Williams #define   CXL_RAS_CORRECTABLE_MASK_MASK GENMASK(6, 0)
142bd09626bSDan Williams #define CXL_RAS_CAP_CONTROL_OFFSET 0x14
1432905cb52SDan Williams #define CXL_RAS_CAP_CONTROL_FE_MASK GENMASK(5, 0)
144bd09626bSDan Williams #define CXL_RAS_HEADER_LOG_OFFSET 0x18
145bd09626bSDan Williams #define CXL_RAS_CAPABILITY_LENGTH 0x58
1464a20bc3eSDan Williams #define CXL_HEADERLOG_SIZE SZ_512
1474a20bc3eSDan Williams #define CXL_HEADERLOG_SIZE_U32 SZ_512 / sizeof(u32)
148bd09626bSDan Williams 
1498adaf747SBen Widawsky /* CXL 2.0 8.2.8.1 Device Capabilities Array Register */
1508adaf747SBen Widawsky #define CXLDEV_CAP_ARRAY_OFFSET 0x0
1518adaf747SBen Widawsky #define   CXLDEV_CAP_ARRAY_CAP_ID 0
1528adaf747SBen Widawsky #define   CXLDEV_CAP_ARRAY_ID_MASK GENMASK_ULL(15, 0)
1538adaf747SBen Widawsky #define   CXLDEV_CAP_ARRAY_COUNT_MASK GENMASK_ULL(47, 32)
1548adaf747SBen Widawsky /* CXL 2.0 8.2.8.2 CXL Device Capability Header Register */
1558adaf747SBen Widawsky #define CXLDEV_CAP_HDR_CAP_ID_MASK GENMASK(15, 0)
1568adaf747SBen Widawsky /* CXL 2.0 8.2.8.2.1 CXL Device Capabilities */
1578adaf747SBen Widawsky #define CXLDEV_CAP_CAP_ID_DEVICE_STATUS 0x1
1588adaf747SBen Widawsky #define CXLDEV_CAP_CAP_ID_PRIMARY_MAILBOX 0x2
1598adaf747SBen Widawsky #define CXLDEV_CAP_CAP_ID_SECONDARY_MAILBOX 0x3
1608adaf747SBen Widawsky #define CXLDEV_CAP_CAP_ID_MEMDEV 0x4000
1618adaf747SBen Widawsky 
1626ebe28f9SIra Weiny /* CXL 3.0 8.2.8.3.1 Event Status Register */
1636ebe28f9SIra Weiny #define CXLDEV_DEV_EVENT_STATUS_OFFSET		0x00
1646ebe28f9SIra Weiny #define CXLDEV_EVENT_STATUS_INFO		BIT(0)
1656ebe28f9SIra Weiny #define CXLDEV_EVENT_STATUS_WARN		BIT(1)
1666ebe28f9SIra Weiny #define CXLDEV_EVENT_STATUS_FAIL		BIT(2)
1676ebe28f9SIra Weiny #define CXLDEV_EVENT_STATUS_FATAL		BIT(3)
1686ebe28f9SIra Weiny 
1696ebe28f9SIra Weiny #define CXLDEV_EVENT_STATUS_ALL (CXLDEV_EVENT_STATUS_INFO |	\
1706ebe28f9SIra Weiny 				 CXLDEV_EVENT_STATUS_WARN |	\
1716ebe28f9SIra Weiny 				 CXLDEV_EVENT_STATUS_FAIL |	\
1726ebe28f9SIra Weiny 				 CXLDEV_EVENT_STATUS_FATAL)
1736ebe28f9SIra Weiny 
174a49aa814SDavidlohr Bueso /* CXL rev 3.0 section 8.2.9.2.4; Table 8-52 */
175a49aa814SDavidlohr Bueso #define CXLDEV_EVENT_INT_MODE_MASK	GENMASK(1, 0)
176a49aa814SDavidlohr Bueso #define CXLDEV_EVENT_INT_MSGNUM_MASK	GENMASK(7, 4)
177a49aa814SDavidlohr Bueso 
1788adaf747SBen Widawsky /* CXL 2.0 8.2.8.4 Mailbox Registers */
1798adaf747SBen Widawsky #define CXLDEV_MBOX_CAPS_OFFSET 0x00
1808adaf747SBen Widawsky #define   CXLDEV_MBOX_CAP_PAYLOAD_SIZE_MASK GENMASK(4, 0)
181ccadf131SDavidlohr Bueso #define   CXLDEV_MBOX_CAP_BG_CMD_IRQ BIT(6)
182ccadf131SDavidlohr Bueso #define   CXLDEV_MBOX_CAP_IRQ_MSGNUM_MASK GENMASK(10, 7)
1838adaf747SBen Widawsky #define CXLDEV_MBOX_CTRL_OFFSET 0x04
1848adaf747SBen Widawsky #define   CXLDEV_MBOX_CTRL_DOORBELL BIT(0)
185ccadf131SDavidlohr Bueso #define   CXLDEV_MBOX_CTRL_BG_CMD_IRQ BIT(2)
1868adaf747SBen Widawsky #define CXLDEV_MBOX_CMD_OFFSET 0x08
1878adaf747SBen Widawsky #define   CXLDEV_MBOX_CMD_COMMAND_OPCODE_MASK GENMASK_ULL(15, 0)
1888adaf747SBen Widawsky #define   CXLDEV_MBOX_CMD_PAYLOAD_LENGTH_MASK GENMASK_ULL(36, 16)
1898adaf747SBen Widawsky #define CXLDEV_MBOX_STATUS_OFFSET 0x10
190ccadf131SDavidlohr Bueso #define   CXLDEV_MBOX_STATUS_BG_CMD BIT(0)
1918adaf747SBen Widawsky #define   CXLDEV_MBOX_STATUS_RET_CODE_MASK GENMASK_ULL(47, 32)
1928adaf747SBen Widawsky #define CXLDEV_MBOX_BG_CMD_STATUS_OFFSET 0x18
193ccadf131SDavidlohr Bueso #define   CXLDEV_MBOX_BG_CMD_COMMAND_OPCODE_MASK GENMASK_ULL(15, 0)
194ccadf131SDavidlohr Bueso #define   CXLDEV_MBOX_BG_CMD_COMMAND_PCT_MASK GENMASK_ULL(22, 16)
195ccadf131SDavidlohr Bueso #define   CXLDEV_MBOX_BG_CMD_COMMAND_RC_MASK GENMASK_ULL(47, 32)
196ccadf131SDavidlohr Bueso #define   CXLDEV_MBOX_BG_CMD_COMMAND_VENDOR_MASK GENMASK_ULL(63, 48)
1978adaf747SBen Widawsky #define CXLDEV_MBOX_PAYLOAD_OFFSET 0x20
1988adaf747SBen Widawsky 
19908422378SBen Widawsky /*
200301e68ddSKees Cook  * Using struct_group() allows for per register-block-type helper routines,
201301e68ddSKees Cook  * without requiring block-type agnostic code to include the prefix.
202301e68ddSKees Cook  */
203301e68ddSKees Cook struct cxl_regs {
204301e68ddSKees Cook 	/*
205301e68ddSKees Cook 	 * Common set of CXL Component register block base pointers
20608422378SBen Widawsky 	 * @hdm_decoder: CXL 2.0 8.2.5.12 CXL HDM Decoder Capability Structure
207bd09626bSDan Williams 	 * @ras: CXL 2.0 8.2.5.9 CXL RAS Capability Structure
20808422378SBen Widawsky 	 */
209301e68ddSKees Cook 	struct_group_tagged(cxl_component_regs, component,
210301e68ddSKees Cook 		void __iomem *hdm_decoder;
211bd09626bSDan Williams 		void __iomem *ras;
212301e68ddSKees Cook 	);
21308422378SBen Widawsky 	/*
214301e68ddSKees Cook 	 * Common set of CXL Device register block base pointers
21508422378SBen Widawsky 	 * @status: CXL 2.0 8.2.8.3 Device Status Registers
21608422378SBen Widawsky 	 * @mbox: CXL 2.0 8.2.8.4 Mailbox Registers
21708422378SBen Widawsky 	 * @memdev: CXL 2.0 8.2.8.5 Memory Device Registers
21808422378SBen Widawsky 	 */
219301e68ddSKees Cook 	struct_group_tagged(cxl_device_regs, device_regs,
220301e68ddSKees Cook 		void __iomem *status, *mbox, *memdev;
221301e68ddSKees Cook 	);
2221ad3f701SJonathan Cameron 
2231ad3f701SJonathan Cameron 	struct_group_tagged(cxl_pmu_regs, pmu_regs,
2241ad3f701SJonathan Cameron 		void __iomem *pmu;
2251ad3f701SJonathan Cameron 	);
2268ac75dd6SDan Williams };
2278ac75dd6SDan Williams 
22830af9729SIra Weiny struct cxl_reg_map {
22930af9729SIra Weiny 	bool valid;
230a1554e9cSDan Williams 	int id;
23130af9729SIra Weiny 	unsigned long offset;
23230af9729SIra Weiny 	unsigned long size;
23330af9729SIra Weiny };
23430af9729SIra Weiny 
23508422378SBen Widawsky struct cxl_component_reg_map {
23608422378SBen Widawsky 	struct cxl_reg_map hdm_decoder;
237bd09626bSDan Williams 	struct cxl_reg_map ras;
23808422378SBen Widawsky };
23908422378SBen Widawsky 
24030af9729SIra Weiny struct cxl_device_reg_map {
24130af9729SIra Weiny 	struct cxl_reg_map status;
24230af9729SIra Weiny 	struct cxl_reg_map mbox;
24330af9729SIra Weiny 	struct cxl_reg_map memdev;
24430af9729SIra Weiny };
24530af9729SIra Weiny 
2461ad3f701SJonathan Cameron struct cxl_pmu_reg_map {
2471ad3f701SJonathan Cameron 	struct cxl_reg_map pmu;
2481ad3f701SJonathan Cameron };
2491ad3f701SJonathan Cameron 
250a261e9a1SDan Williams /**
251a261e9a1SDan Williams  * struct cxl_register_map - DVSEC harvested register block mapping parameters
2520fc37ec1SRobert Richter  * @host: device for devm operations and logging
253a261e9a1SDan Williams  * @base: virtual base of the register-block-BAR + @block_offset
2546c7f4f1eSDan Williams  * @resource: physical resource base of the register block
2556c7f4f1eSDan Williams  * @max_size: maximum mapping size to perform register search
256a261e9a1SDan Williams  * @reg_type: see enum cxl_regloc_type
257a261e9a1SDan Williams  * @component_map: cxl_reg_map for component registers
258a261e9a1SDan Williams  * @device_map: cxl_reg_maps for device registers
2591ad3f701SJonathan Cameron  * @pmu_map: cxl_reg_maps for CXL Performance Monitoring Units
260a261e9a1SDan Williams  */
26130af9729SIra Weiny struct cxl_register_map {
2620fc37ec1SRobert Richter 	struct device *host;
263a261e9a1SDan Williams 	void __iomem *base;
2646c7f4f1eSDan Williams 	resource_size_t resource;
2656c7f4f1eSDan Williams 	resource_size_t max_size;
26630af9729SIra Weiny 	u8 reg_type;
26730af9729SIra Weiny 	union {
26808422378SBen Widawsky 		struct cxl_component_reg_map component_map;
26930af9729SIra Weiny 		struct cxl_device_reg_map device_map;
2701ad3f701SJonathan Cameron 		struct cxl_pmu_reg_map pmu_map;
27130af9729SIra Weiny 	};
27230af9729SIra Weiny };
27330af9729SIra Weiny 
27408422378SBen Widawsky void cxl_probe_component_regs(struct device *dev, void __iomem *base,
27508422378SBen Widawsky 			      struct cxl_component_reg_map *map);
27630af9729SIra Weiny void cxl_probe_device_regs(struct device *dev, void __iomem *base,
27730af9729SIra Weiny 			   struct cxl_device_reg_map *map);
2780c0df631SDan Williams int cxl_map_component_regs(const struct cxl_register_map *map,
27957340804SRobert Richter 			   struct cxl_component_regs *regs,
280a1554e9cSDan Williams 			   unsigned long map_mask);
2810c0df631SDan Williams int cxl_map_device_regs(const struct cxl_register_map *map,
28257340804SRobert Richter 			struct cxl_device_regs *regs);
2831ad3f701SJonathan Cameron int cxl_map_pmu_regs(struct pci_dev *pdev, struct cxl_pmu_regs *regs,
2841ad3f701SJonathan Cameron 		     struct cxl_register_map *map);
285399d34ebSDan Williams 
286303ebc1bSBen Widawsky enum cxl_regloc_type;
287d717d7f3SJonathan Cameron int cxl_count_regblock(struct pci_dev *pdev, enum cxl_regloc_type type);
288d717d7f3SJonathan Cameron int cxl_find_regblock_instance(struct pci_dev *pdev, enum cxl_regloc_type type,
289d717d7f3SJonathan Cameron 			       struct cxl_register_map *map, int index);
290303ebc1bSBen Widawsky int cxl_find_regblock(struct pci_dev *pdev, enum cxl_regloc_type type,
291303ebc1bSBen Widawsky 		      struct cxl_register_map *map);
292d076bb8cSTerry Bowman int cxl_setup_regs(struct cxl_register_map *map);
293eb4663b0SRobert Richter struct cxl_dport;
294eb4663b0SRobert Richter resource_size_t cxl_rcd_component_reg_phys(struct device *dev,
295eb4663b0SRobert Richter 					   struct cxl_dport *dport);
296d5b1a271SRobert Richter 
2974812be97SDan Williams #define CXL_RESOURCE_NONE ((resource_size_t) -1)
2987d4b5ca2SDan Williams #define CXL_TARGET_STRLEN 20
2994812be97SDan Williams 
30040ba17afSDan Williams /*
30140ba17afSDan Williams  * cxl_decoder flags that define the type of memory / devices this
30240ba17afSDan Williams  * decoder supports as well as configuration lock status See "CXL 2.0
30340ba17afSDan Williams  * 8.2.5.12.7 CXL HDM Decoder 0 Control Register" for details.
304a32320b7SDan Williams  * Additionally indicate whether decoder settings were autodetected,
305a32320b7SDan Williams  * user customized.
30640ba17afSDan Williams  */
30740ba17afSDan Williams #define CXL_DECODER_F_RAM   BIT(0)
30840ba17afSDan Williams #define CXL_DECODER_F_PMEM  BIT(1)
30940ba17afSDan Williams #define CXL_DECODER_F_TYPE2 BIT(2)
31040ba17afSDan Williams #define CXL_DECODER_F_TYPE3 BIT(3)
31140ba17afSDan Williams #define CXL_DECODER_F_LOCK  BIT(4)
312d17d0540SDan Williams #define CXL_DECODER_F_ENABLE    BIT(5)
313d17d0540SDan Williams #define CXL_DECODER_F_MASK  GENMASK(5, 0)
31440ba17afSDan Williams 
31540ba17afSDan Williams enum cxl_decoder_type {
3165aa39a91SDan Williams 	CXL_DECODER_DEVMEM = 2,
3175aa39a91SDan Williams 	CXL_DECODER_HOSTONLYMEM = 3,
31840ba17afSDan Williams };
31940ba17afSDan Williams 
320a5c25802SDan Williams /*
321a5c25802SDan Williams  * Current specification goes up to 8, double that seems a reasonable
322a5c25802SDan Williams  * software max for the foreseeable future
323a5c25802SDan Williams  */
324a5c25802SDan Williams #define CXL_DECODER_MAX_INTERLEAVE 16
325a5c25802SDan Williams 
326e7748305SDan Williams 
32740ba17afSDan Williams /**
328e636479eSDan Williams  * struct cxl_decoder - Common CXL HDM Decoder Attributes
32940ba17afSDan Williams  * @dev: this decoder's device
33040ba17afSDan Williams  * @id: kernel device name id
331e8b7ea58SDan Williams  * @hpa_range: Host physical address range mapped by this decoder
33240ba17afSDan Williams  * @interleave_ways: number of cxl_dports in this decode
33340ba17afSDan Williams  * @interleave_granularity: data stride per dport
33440ba17afSDan Williams  * @target_type: accelerator vs expander (type2 vs type3) selector
335b9686e8cSDan Williams  * @region: currently assigned region for this decoder
33640ba17afSDan Williams  * @flags: memory type capabilities and locking
337176baefbSDan Williams  * @commit: device/decoder-type specific callback to commit settings to hw
338176baefbSDan Williams  * @reset: device/decoder-type specific callback to reset hw settings
33940ba17afSDan Williams */
34040ba17afSDan Williams struct cxl_decoder {
34140ba17afSDan Williams 	struct device dev;
34240ba17afSDan Williams 	int id;
343e8b7ea58SDan Williams 	struct range hpa_range;
34440ba17afSDan Williams 	int interleave_ways;
34540ba17afSDan Williams 	int interleave_granularity;
34640ba17afSDan Williams 	enum cxl_decoder_type target_type;
347b9686e8cSDan Williams 	struct cxl_region *region;
34840ba17afSDan Williams 	unsigned long flags;
349176baefbSDan Williams 	int (*commit)(struct cxl_decoder *cxld);
350*8e1b52c1SDan Williams 	void (*reset)(struct cxl_decoder *cxld);
351e636479eSDan Williams };
352e636479eSDan Williams 
353b9686e8cSDan Williams /*
354b9686e8cSDan Williams  * CXL_DECODER_DEAD prevents endpoints from being reattached to regions
355b9686e8cSDan Williams  * while cxld_unregister() is running
356b9686e8cSDan Williams  */
3572c866903SDan Williams enum cxl_decoder_mode {
3582c866903SDan Williams 	CXL_DECODER_NONE,
3592c866903SDan Williams 	CXL_DECODER_RAM,
3602c866903SDan Williams 	CXL_DECODER_PMEM,
3612c866903SDan Williams 	CXL_DECODER_MIXED,
362b9686e8cSDan Williams 	CXL_DECODER_DEAD,
3632c866903SDan Williams };
3642c866903SDan Williams 
cxl_decoder_mode_name(enum cxl_decoder_mode mode)3657d505f98SDan Williams static inline const char *cxl_decoder_mode_name(enum cxl_decoder_mode mode)
3667d505f98SDan Williams {
3677d505f98SDan Williams 	static const char * const names[] = {
3687d505f98SDan Williams 		[CXL_DECODER_NONE] = "none",
3697d505f98SDan Williams 		[CXL_DECODER_RAM] = "ram",
3707d505f98SDan Williams 		[CXL_DECODER_PMEM] = "pmem",
3717d505f98SDan Williams 		[CXL_DECODER_MIXED] = "mixed",
3727d505f98SDan Williams 	};
3737d505f98SDan Williams 
3747d505f98SDan Williams 	if (mode >= CXL_DECODER_NONE && mode <= CXL_DECODER_MIXED)
3757d505f98SDan Williams 		return names[mode];
3767d505f98SDan Williams 	return "mixed";
3777d505f98SDan Williams }
3787d505f98SDan Williams 
379a32320b7SDan Williams /*
380a32320b7SDan Williams  * Track whether this decoder is reserved for region autodiscovery, or
381a32320b7SDan Williams  * free for userspace provisioning.
382a32320b7SDan Williams  */
383a32320b7SDan Williams enum cxl_decoder_state {
384a32320b7SDan Williams 	CXL_DECODER_STATE_MANUAL,
385a32320b7SDan Williams 	CXL_DECODER_STATE_AUTO,
386a32320b7SDan Williams };
387a32320b7SDan Williams 
388e636479eSDan Williams /**
3893bf65915SDan Williams  * struct cxl_endpoint_decoder - Endpoint  / SPA to DPA decoder
3903bf65915SDan Williams  * @cxld: base cxl_decoder_object
3913bf65915SDan Williams  * @dpa_res: actively claimed DPA span of this decoder
3923bf65915SDan Williams  * @skip: offset into @dpa_res where @cxld.hpa_range maps
3932c866903SDan Williams  * @mode: which memory type / access-mode-partition this decoder targets
394a32320b7SDan Williams  * @state: autodiscovery state
395b9686e8cSDan Williams  * @pos: interleave position in @cxld.region
3963bf65915SDan Williams  */
3973bf65915SDan Williams struct cxl_endpoint_decoder {
3983bf65915SDan Williams 	struct cxl_decoder cxld;
3993bf65915SDan Williams 	struct resource *dpa_res;
4003bf65915SDan Williams 	resource_size_t skip;
4012c866903SDan Williams 	enum cxl_decoder_mode mode;
402a32320b7SDan Williams 	enum cxl_decoder_state state;
403b9686e8cSDan Williams 	int pos;
4043bf65915SDan Williams };
4053bf65915SDan Williams 
4063bf65915SDan Williams /**
407e636479eSDan Williams  * struct cxl_switch_decoder - Switch specific CXL HDM Decoder
408e636479eSDan Williams  * @cxld: base cxl_decoder object
409e636479eSDan Williams  * @nr_targets: number of elements in @target
410e636479eSDan Williams  * @target: active ordered target list in current decoder configuration
411e636479eSDan Williams  *
412e636479eSDan Williams  * The 'switch' decoder type represents the decoder instances of cxl_port's that
413e636479eSDan Williams  * route from the root of a CXL memory decode topology to the endpoints. They
414e636479eSDan Williams  * come in two flavors, root-level decoders, statically defined by platform
415e636479eSDan Williams  * firmware, and mid-level decoders, where interleave-granularity,
416e636479eSDan Williams  * interleave-width, and the target list are mutable.
417e636479eSDan Williams  */
418e636479eSDan Williams struct cxl_switch_decoder {
419e636479eSDan Williams 	struct cxl_decoder cxld;
420be185c29SNathan Chancellor 	int nr_targets;
42140ba17afSDan Williams 	struct cxl_dport *target[];
42240ba17afSDan Williams };
42340ba17afSDan Williams 
424f9db85bfSAlison Schofield struct cxl_root_decoder;
425f9db85bfSAlison Schofield typedef struct cxl_dport *(*cxl_calc_hb_fn)(struct cxl_root_decoder *cxlrd,
426f9db85bfSAlison Schofield 					    int pos);
4278fdcb170SDan Williams 
42853989fadSDan Williams /**
4290f157c7fSDan Williams  * struct cxl_root_decoder - Static platform CXL address decoder
4300f157c7fSDan Williams  * @res: host / parent resource for region allocations
431779dd20cSBen Widawsky  * @region_id: region id for next region provisioning event
4326aa41144SDan Williams  * @calc_hb: which host bridge covers the n'th position by granularity
433f9db85bfSAlison Schofield  * @platform_data: platform specific configuration data
434a32320b7SDan Williams  * @range_lock: sync region autodiscovery by address range
4350f157c7fSDan Williams  * @cxlsd: base cxl switch decoder
4360f157c7fSDan Williams  */
4370f157c7fSDan Williams struct cxl_root_decoder {
4380f157c7fSDan Williams 	struct resource *res;
439779dd20cSBen Widawsky 	atomic_t region_id;
440f9db85bfSAlison Schofield 	cxl_calc_hb_fn calc_hb;
441f9db85bfSAlison Schofield 	void *platform_data;
442a32320b7SDan Williams 	struct mutex range_lock;
4430f157c7fSDan Williams 	struct cxl_switch_decoder cxlsd;
4440f157c7fSDan Williams };
4450f157c7fSDan Williams 
446dd5ba0ebSBen Widawsky /*
447dd5ba0ebSBen Widawsky  * enum cxl_config_state - State machine for region configuration
448dd5ba0ebSBen Widawsky  * @CXL_CONFIG_IDLE: Any sysfs attribute can be written freely
44980d10a6cSBen Widawsky  * @CXL_CONFIG_INTERLEAVE_ACTIVE: region size has been set, no more
45080d10a6cSBen Widawsky  * changes to interleave_ways or interleave_granularity
451dd5ba0ebSBen Widawsky  * @CXL_CONFIG_ACTIVE: All targets have been added the region is now
452dd5ba0ebSBen Widawsky  * active
453176baefbSDan Williams  * @CXL_CONFIG_RESET_PENDING: see commit_store()
454176baefbSDan Williams  * @CXL_CONFIG_COMMIT: Soft-config has been committed to hardware
455dd5ba0ebSBen Widawsky  */
456dd5ba0ebSBen Widawsky enum cxl_config_state {
457dd5ba0ebSBen Widawsky 	CXL_CONFIG_IDLE,
45880d10a6cSBen Widawsky 	CXL_CONFIG_INTERLEAVE_ACTIVE,
459dd5ba0ebSBen Widawsky 	CXL_CONFIG_ACTIVE,
460176baefbSDan Williams 	CXL_CONFIG_RESET_PENDING,
461176baefbSDan Williams 	CXL_CONFIG_COMMIT,
462dd5ba0ebSBen Widawsky };
463dd5ba0ebSBen Widawsky 
464dd5ba0ebSBen Widawsky /**
465dd5ba0ebSBen Widawsky  * struct cxl_region_params - region settings
466dd5ba0ebSBen Widawsky  * @state: allow the driver to lockdown further parameter changes
467dd5ba0ebSBen Widawsky  * @uuid: unique id for persistent regions
46880d10a6cSBen Widawsky  * @interleave_ways: number of endpoints in the region
46980d10a6cSBen Widawsky  * @interleave_granularity: capacity each endpoint contributes to a stripe
47023a22cd1SDan Williams  * @res: allocated iomem capacity for this region
471038e6eb8SBagas Sanjaya  * @targets: active ordered targets in current decoder configuration
472038e6eb8SBagas Sanjaya  * @nr_targets: number of targets
473dd5ba0ebSBen Widawsky  *
474dd5ba0ebSBen Widawsky  * State transitions are protected by the cxl_region_rwsem
475dd5ba0ebSBen Widawsky  */
476dd5ba0ebSBen Widawsky struct cxl_region_params {
477dd5ba0ebSBen Widawsky 	enum cxl_config_state state;
478dd5ba0ebSBen Widawsky 	uuid_t uuid;
47980d10a6cSBen Widawsky 	int interleave_ways;
48080d10a6cSBen Widawsky 	int interleave_granularity;
48123a22cd1SDan Williams 	struct resource *res;
482b9686e8cSDan Williams 	struct cxl_endpoint_decoder *targets[CXL_DECODER_MAX_INTERLEAVE];
483b9686e8cSDan Williams 	int nr_targets;
484dd5ba0ebSBen Widawsky };
485dd5ba0ebSBen Widawsky 
486d18bc74aSDan Williams /*
487a32320b7SDan Williams  * Indicate whether this region has been assembled by autodetection or
488a32320b7SDan Williams  * userspace assembly. Prevent endpoint decoders outside of automatic
489a32320b7SDan Williams  * detection from being added to the region.
490a32320b7SDan Williams  */
491d1257d09SDan Williams #define CXL_REGION_F_AUTO 0
492a32320b7SDan Williams 
4932ab47045SDan Williams /*
4942ab47045SDan Williams  * Require that a committed region successfully complete a teardown once
4952ab47045SDan Williams  * any of its associated decoders have been torn down. This maintains
4962ab47045SDan Williams  * the commit state for the region since there are committed decoders,
4972ab47045SDan Williams  * but blocks cxl_region_probe().
4982ab47045SDan Williams  */
4992ab47045SDan Williams #define CXL_REGION_F_NEEDS_RESET 1
500d18bc74aSDan Williams 
5010f157c7fSDan Williams /**
502779dd20cSBen Widawsky  * struct cxl_region - CXL region
503779dd20cSBen Widawsky  * @dev: This region's device
504779dd20cSBen Widawsky  * @id: This region's id. Id is globally unique across all regions
505779dd20cSBen Widawsky  * @mode: Endpoint decoder allocation / access mode
506779dd20cSBen Widawsky  * @type: Endpoint decoder target type
507f17b558dSDan Williams  * @cxl_nvb: nvdimm bridge for coordinating @cxlr_pmem setup / shutdown
508f17b558dSDan Williams  * @cxlr_pmem: (for pmem regions) cached copy of the nvdimm bridge
509d18bc74aSDan Williams  * @flags: Region state flags
510dd5ba0ebSBen Widawsky  * @params: active + config params for the region
511779dd20cSBen Widawsky  */
512779dd20cSBen Widawsky struct cxl_region {
513779dd20cSBen Widawsky 	struct device dev;
514779dd20cSBen Widawsky 	int id;
515779dd20cSBen Widawsky 	enum cxl_decoder_mode mode;
516779dd20cSBen Widawsky 	enum cxl_decoder_type type;
517f17b558dSDan Williams 	struct cxl_nvdimm_bridge *cxl_nvb;
518f17b558dSDan Williams 	struct cxl_pmem_region *cxlr_pmem;
519d18bc74aSDan Williams 	unsigned long flags;
520dd5ba0ebSBen Widawsky 	struct cxl_region_params params;
521779dd20cSBen Widawsky };
522779dd20cSBen Widawsky 
5238fdcb170SDan Williams struct cxl_nvdimm_bridge {
5242e52b625SDan Williams 	int id;
5258fdcb170SDan Williams 	struct device dev;
5268fdcb170SDan Williams 	struct cxl_port *port;
5278fdcb170SDan Williams 	struct nvdimm_bus *nvdimm_bus;
5288fdcb170SDan Williams 	struct nvdimm_bus_descriptor nd_desc;
5298fdcb170SDan Williams };
5308fdcb170SDan Williams 
531b5807c80SDave Jiang #define CXL_DEV_ID_LEN 19
532b5807c80SDave Jiang 
53321083f51SDan Williams struct cxl_nvdimm {
53421083f51SDan Williams 	struct device dev;
53521083f51SDan Williams 	struct cxl_memdev *cxlmd;
536b5807c80SDave Jiang 	u8 dev_id[CXL_DEV_ID_LEN]; /* for nvdimm, string of 'serial' */
53704ad63f0SDan Williams };
53804ad63f0SDan Williams 
53904ad63f0SDan Williams struct cxl_pmem_region_mapping {
54004ad63f0SDan Williams 	struct cxl_memdev *cxlmd;
54104ad63f0SDan Williams 	struct cxl_nvdimm *cxl_nvd;
54204ad63f0SDan Williams 	u64 start;
54304ad63f0SDan Williams 	u64 size;
54404ad63f0SDan Williams 	int position;
54504ad63f0SDan Williams };
54604ad63f0SDan Williams 
54704ad63f0SDan Williams struct cxl_pmem_region {
54804ad63f0SDan Williams 	struct device dev;
54904ad63f0SDan Williams 	struct cxl_region *cxlr;
55004ad63f0SDan Williams 	struct nd_region *nd_region;
55104ad63f0SDan Williams 	struct range hpa_range;
55204ad63f0SDan Williams 	int nr_mappings;
55304ad63f0SDan Williams 	struct cxl_pmem_region_mapping mapping[];
55421083f51SDan Williams };
55521083f51SDan Williams 
55609d09e04SDan Williams struct cxl_dax_region {
55709d09e04SDan Williams 	struct device dev;
55809d09e04SDan Williams 	struct cxl_region *cxlr;
55909d09e04SDan Williams 	struct range hpa_range;
56009d09e04SDan Williams };
56109d09e04SDan Williams 
5624812be97SDan Williams /**
5634812be97SDan Williams  * struct cxl_port - logical collection of upstream port devices and
5644812be97SDan Williams  *		     downstream port devices to construct a CXL memory
5654812be97SDan Williams  *		     decode hierarchy.
5664812be97SDan Williams  * @dev: this port's device
5677481653dSDan Williams  * @uport_dev: PCI or platform device implementing the upstream port capability
568ee800010SDan Williams  * @host_bridge: Shortcut to the platform attach point for this port
5694812be97SDan Williams  * @id: id for port device-name
5707d4b5ca2SDan Williams  * @dports: cxl_dport instances referenced by decoders
5712703c16cSDan Williams  * @endpoints: cxl_ep instances, endpoints that are a descendant of this port
572384e624bSDan Williams  * @regions: cxl_region_ref instances, regions mapped by this port
5731b58b4caSDan Williams  * @parent_dport: dport that points to this port in the parent
57440ba17afSDan Williams  * @decoder_ida: allocator for decoder ids
57519ab69a6SRobert Richter  * @comp_map: component register capability mappings
576e4f6dfa9SDan Williams  * @nr_dports: number of entries in @dports
5770c33b393SDan Williams  * @hdm_end: track last allocated HDM decoder instance for allocation ordering
578176baefbSDan Williams  * @commit_end: cursor to track highest committed decoder for commit ordering
5794812be97SDan Williams  * @component_reg_phys: component register capability base address (optional)
5802703c16cSDan Williams  * @dead: last ep has been removed, force port re-creation
58153fa1bffSBen Widawsky  * @depth: How deep this port is relative to the root. depth 0 is the root.
582c9700604SIra Weiny  * @cdat: Cached CDAT data
583c9700604SIra Weiny  * @cdat_available: Should a CDAT attribute be available in sysfs
5844812be97SDan Williams  */
5854812be97SDan Williams struct cxl_port {
5864812be97SDan Williams 	struct device dev;
5877481653dSDan Williams 	struct device *uport_dev;
588ee800010SDan Williams 	struct device *host_bridge;
5894812be97SDan Williams 	int id;
59039178585SDan Williams 	struct xarray dports;
591256d0e9eSDan Williams 	struct xarray endpoints;
592384e624bSDan Williams 	struct xarray regions;
5931b58b4caSDan Williams 	struct cxl_dport *parent_dport;
59440ba17afSDan Williams 	struct ida decoder_ida;
59519ab69a6SRobert Richter 	struct cxl_register_map comp_map;
596e4f6dfa9SDan Williams 	int nr_dports;
5970c33b393SDan Williams 	int hdm_end;
598176baefbSDan Williams 	int commit_end;
5994812be97SDan Williams 	resource_size_t component_reg_phys;
6002703c16cSDan Williams 	bool dead;
60153fa1bffSBen Widawsky 	unsigned int depth;
602c9700604SIra Weiny 	struct cxl_cdat {
603c9700604SIra Weiny 		void *table;
604c9700604SIra Weiny 		size_t length;
605c9700604SIra Weiny 	} cdat;
606c9700604SIra Weiny 	bool cdat_available;
6074812be97SDan Williams };
6084812be97SDan Williams 
60939178585SDan Williams static inline struct cxl_dport *
cxl_find_dport_by_dev(struct cxl_port * port,const struct device * dport_dev)61039178585SDan Williams cxl_find_dport_by_dev(struct cxl_port *port, const struct device *dport_dev)
61139178585SDan Williams {
61239178585SDan Williams 	return xa_load(&port->dports, (unsigned long)dport_dev);
61339178585SDan Williams }
61439178585SDan Williams 
61506193378SDan Williams struct cxl_rcrb_info {
61606193378SDan Williams 	resource_size_t base;
61706193378SDan Williams 	u16 aer_cap;
61806193378SDan Williams };
61906193378SDan Williams 
6207d4b5ca2SDan Williams /**
6217d4b5ca2SDan Williams  * struct cxl_dport - CXL downstream port
622227db574SRobert Richter  * @dport_dev: PCI bridge or firmware device representing the downstream link
6235d2ffbe4SRobert Richter  * @comp_map: component register capability mappings
6247d4b5ca2SDan Williams  * @port_id: unique hardware identifier for dport in decoder target list
62506193378SDan Williams  * @rcrb: Data about the Root Complex Register Block layout
626d5b1a271SRobert Richter  * @rch: Indicate whether this dport was enumerated in RCH or VH mode
6277d4b5ca2SDan Williams  * @port: reference to cxl_port that contains this downstream port
6287d4b5ca2SDan Williams  */
6297d4b5ca2SDan Williams struct cxl_dport {
630227db574SRobert Richter 	struct device *dport_dev;
6315d2ffbe4SRobert Richter 	struct cxl_register_map comp_map;
6327d4b5ca2SDan Williams 	int port_id;
63306193378SDan Williams 	struct cxl_rcrb_info rcrb;
634d5b1a271SRobert Richter 	bool rch;
6357d4b5ca2SDan Williams 	struct cxl_port *port;
6367d4b5ca2SDan Williams };
6377d4b5ca2SDan Williams 
6382703c16cSDan Williams /**
6392703c16cSDan Williams  * struct cxl_ep - track an endpoint's interest in a port
6402703c16cSDan Williams  * @ep: device that hosts a generic CXL endpoint (expander or accelerator)
641de516b40SDan Williams  * @dport: which dport routes to this endpoint on @port
6427f8faf96SDan Williams  * @next: cxl switch port across the link attached to @dport NULL if
6437f8faf96SDan Williams  *	  attached to an endpoint
6442703c16cSDan Williams  */
6452703c16cSDan Williams struct cxl_ep {
6462703c16cSDan Williams 	struct device *ep;
647de516b40SDan Williams 	struct cxl_dport *dport;
6487f8faf96SDan Williams 	struct cxl_port *next;
6492703c16cSDan Williams };
6502703c16cSDan Williams 
651384e624bSDan Williams /**
652384e624bSDan Williams  * struct cxl_region_ref - track a region's interest in a port
653384e624bSDan Williams  * @port: point in topology to install this reference
654384e624bSDan Williams  * @decoder: decoder assigned for @region in @port
655384e624bSDan Williams  * @region: region for this reference
656384e624bSDan Williams  * @endpoints: cxl_ep references for region members beneath @port
65727b3f8d1SDan Williams  * @nr_targets_set: track how many targets have been programmed during setup
658384e624bSDan Williams  * @nr_eps: number of endpoints beneath @port
659384e624bSDan Williams  * @nr_targets: number of distinct targets needed to reach @nr_eps
660384e624bSDan Williams  */
661384e624bSDan Williams struct cxl_region_ref {
662384e624bSDan Williams 	struct cxl_port *port;
663384e624bSDan Williams 	struct cxl_decoder *decoder;
664384e624bSDan Williams 	struct cxl_region *region;
665384e624bSDan Williams 	struct xarray endpoints;
66627b3f8d1SDan Williams 	int nr_targets_set;
667384e624bSDan Williams 	int nr_eps;
668384e624bSDan Williams 	int nr_targets;
669384e624bSDan Williams };
670384e624bSDan Williams 
671d54c1bbeSBen Widawsky /*
672d54c1bbeSBen Widawsky  * The platform firmware device hosting the root is also the top of the
673d54c1bbeSBen Widawsky  * CXL port topology. All other CXL ports have another CXL port as their
6747481653dSDan Williams  * parent and their ->uport_dev / host device is out-of-line of the port
675d54c1bbeSBen Widawsky  * ancestry.
676d54c1bbeSBen Widawsky  */
is_cxl_root(struct cxl_port * port)677d54c1bbeSBen Widawsky static inline bool is_cxl_root(struct cxl_port *port)
678d54c1bbeSBen Widawsky {
6797481653dSDan Williams 	return port->uport_dev == port->dev.parent;
680d54c1bbeSBen Widawsky }
681d54c1bbeSBen Widawsky 
68207f9a20bSDave Jiang int cxl_num_decoders_committed(struct cxl_port *port);
6832a81ada3SGreg Kroah-Hartman bool is_cxl_port(const struct device *dev);
6842a81ada3SGreg Kroah-Hartman struct cxl_port *to_cxl_port(const struct device *dev);
685*8e1b52c1SDan Williams void cxl_port_commit_reap(struct cxl_decoder *cxld);
68698d2d3a2SDan Williams struct pci_bus;
6877481653dSDan Williams int devm_cxl_register_pci_bus(struct device *host, struct device *uport_dev,
6885ff7316fSDan Williams 			      struct pci_bus *bus);
6895ff7316fSDan Williams struct pci_bus *cxl_port_to_pci_bus(struct cxl_port *port);
6907481653dSDan Williams struct cxl_port *devm_cxl_add_port(struct device *host,
6917481653dSDan Williams 				   struct device *uport_dev,
6924812be97SDan Williams 				   resource_size_t component_reg_phys,
6931b58b4caSDan Williams 				   struct cxl_dport *parent_dport);
694d35b495dSDan Williams struct cxl_port *find_cxl_root(struct cxl_port *port);
6952703c16cSDan Williams int devm_cxl_enumerate_ports(struct cxl_memdev *cxlmd);
6964029c32fSDan Williams void cxl_bus_rescan(void);
6974029c32fSDan Williams void cxl_bus_drain(void);
698733b57f2SRobert Richter struct cxl_port *cxl_pci_find_port(struct pci_dev *pdev,
699733b57f2SRobert Richter 				   struct cxl_dport **dport);
7001b58b4caSDan Williams struct cxl_port *cxl_mem_find_port(struct cxl_memdev *cxlmd,
7011b58b4caSDan Williams 				   struct cxl_dport **dport);
7028dd2bc0fSBen Widawsky bool schedule_cxl_memdev_detach(struct cxl_memdev *cxlmd);
7032703c16cSDan Williams 
704664bf115SDan Williams struct cxl_dport *devm_cxl_add_dport(struct cxl_port *port,
70598d2d3a2SDan Williams 				     struct device *dport, int port_id,
70698d2d3a2SDan Williams 				     resource_size_t component_reg_phys);
707d5b1a271SRobert Richter struct cxl_dport *devm_cxl_add_rch_dport(struct cxl_port *port,
708d5b1a271SRobert Richter 					 struct device *dport_dev, int port_id,
709d5b1a271SRobert Richter 					 resource_size_t rcrb);
7102703c16cSDan Williams 
71140ba17afSDan Williams struct cxl_decoder *to_cxl_decoder(struct device *dev);
7120f157c7fSDan Williams struct cxl_root_decoder *to_cxl_root_decoder(struct device *dev);
7133d8f7ccaSDan Williams struct cxl_switch_decoder *to_cxl_switch_decoder(struct device *dev);
7143bf65915SDan Williams struct cxl_endpoint_decoder *to_cxl_endpoint_decoder(struct device *dev);
7158fdcb170SDan Williams bool is_root_decoder(struct device *dev);
7163d8f7ccaSDan Williams bool is_switch_decoder(struct device *dev);
7178ae3cebcSBen Widawsky bool is_endpoint_decoder(struct device *dev);
7180f157c7fSDan Williams struct cxl_root_decoder *cxl_root_decoder_alloc(struct cxl_port *port,
719f9db85bfSAlison Schofield 						unsigned int nr_targets,
720f9db85bfSAlison Schofield 						cxl_calc_hb_fn calc_hb);
721f9db85bfSAlison Schofield struct cxl_dport *cxl_hb_modulo(struct cxl_root_decoder *cxlrd, int pos);
722e636479eSDan Williams struct cxl_switch_decoder *cxl_switch_decoder_alloc(struct cxl_port *port,
723d54c1bbeSBen Widawsky 						    unsigned int nr_targets);
72448667f67SDan Williams int cxl_decoder_add(struct cxl_decoder *cxld, int *target_map);
7253bf65915SDan Williams struct cxl_endpoint_decoder *cxl_endpoint_decoder_alloc(struct cxl_port *port);
726d17d0540SDan Williams int cxl_decoder_add_locked(struct cxl_decoder *cxld, int *target_map);
72748667f67SDan Williams int cxl_decoder_autoremove(struct device *host, struct cxl_decoder *cxld);
7288dd2bc0fSBen Widawsky int cxl_endpoint_autoremove(struct cxl_memdev *cxlmd, struct cxl_port *endpoint);
7298dd2bc0fSBen Widawsky 
73059c3368bSDave Jiang /**
73159c3368bSDave Jiang  * struct cxl_endpoint_dvsec_info - Cached DVSEC info
732b70c2cf9SDan Williams  * @mem_enabled: cached value of mem_enabled in the DVSEC at init time
73359c3368bSDave Jiang  * @ranges: Number of active HDM ranges this device uses.
734b70c2cf9SDan Williams  * @port: endpoint port associated with this info instance
73559c3368bSDave Jiang  * @dvsec_range: cached attributes of the ranges in the DVSEC, PCIE_DEVICE
73659c3368bSDave Jiang  */
73759c3368bSDave Jiang struct cxl_endpoint_dvsec_info {
73859c3368bSDave Jiang 	bool mem_enabled;
73959c3368bSDave Jiang 	int ranges;
740b70c2cf9SDan Williams 	struct cxl_port *port;
74159c3368bSDave Jiang 	struct range dvsec_range[2];
74259c3368bSDave Jiang };
74359c3368bSDave Jiang 
744d17d0540SDan Williams struct cxl_hdm;
7454474ce56SDave Jiang struct cxl_hdm *devm_cxl_setup_hdm(struct cxl_port *port,
7464474ce56SDave Jiang 				   struct cxl_endpoint_dvsec_info *info);
747b777e9beSDave Jiang int devm_cxl_enumerate_decoders(struct cxl_hdm *cxlhdm,
748b777e9beSDave Jiang 				struct cxl_endpoint_dvsec_info *info);
749664bf115SDan Williams int devm_cxl_add_passthrough_decoder(struct cxl_port *port);
75059c3368bSDave Jiang int cxl_dvsec_rr_decode(struct device *dev, int dvsec,
75159c3368bSDave Jiang 			struct cxl_endpoint_dvsec_info *info);
75240ba17afSDan Williams 
753779dd20cSBen Widawsky bool is_cxl_region(struct device *dev);
754779dd20cSBen Widawsky 
755b39cb105SDan Williams extern struct bus_type cxl_bus_type;
7566af7139cSDan Williams 
7576af7139cSDan Williams struct cxl_driver {
7586af7139cSDan Williams 	const char *name;
7596af7139cSDan Williams 	int (*probe)(struct device *dev);
7606af7139cSDan Williams 	void (*remove)(struct device *dev);
7616af7139cSDan Williams 	struct device_driver drv;
7626af7139cSDan Williams 	int id;
7636af7139cSDan Williams };
7646af7139cSDan Williams 
to_cxl_drv(struct device_driver * drv)7656af7139cSDan Williams static inline struct cxl_driver *to_cxl_drv(struct device_driver *drv)
7666af7139cSDan Williams {
7676af7139cSDan Williams 	return container_of(drv, struct cxl_driver, drv);
7686af7139cSDan Williams }
7696af7139cSDan Williams 
7706af7139cSDan Williams int __cxl_driver_register(struct cxl_driver *cxl_drv, struct module *owner,
7716af7139cSDan Williams 			  const char *modname);
7726af7139cSDan Williams #define cxl_driver_register(x) __cxl_driver_register(x, THIS_MODULE, KBUILD_MODNAME)
7736af7139cSDan Williams void cxl_driver_unregister(struct cxl_driver *cxl_drv);
7746af7139cSDan Williams 
775c57cae78SBen Widawsky #define module_cxl_driver(__cxl_driver) \
776c57cae78SBen Widawsky 	module_driver(__cxl_driver, cxl_driver_register, cxl_driver_unregister)
777c57cae78SBen Widawsky 
7788fdcb170SDan Williams #define CXL_DEVICE_NVDIMM_BRIDGE	1
77921083f51SDan Williams #define CXL_DEVICE_NVDIMM		2
78054cdbf84SBen Widawsky #define CXL_DEVICE_PORT			3
78154cdbf84SBen Widawsky #define CXL_DEVICE_ROOT			4
7828dd2bc0fSBen Widawsky #define CXL_DEVICE_MEMORY_EXPANDER	5
7838d48817dSDan Williams #define CXL_DEVICE_REGION		6
78404ad63f0SDan Williams #define CXL_DEVICE_PMEM_REGION		7
78509d09e04SDan Williams #define CXL_DEVICE_DAX_REGION		8
7861ad3f701SJonathan Cameron #define CXL_DEVICE_PMU			9
7878fdcb170SDan Williams 
7886af7139cSDan Williams #define MODULE_ALIAS_CXL(type) MODULE_ALIAS("cxl:t" __stringify(type) "*")
7896af7139cSDan Williams #define CXL_MODALIAS_FMT "cxl:t%d"
7906af7139cSDan Williams 
7918fdcb170SDan Williams struct cxl_nvdimm_bridge *to_cxl_nvdimm_bridge(struct device *dev);
7928fdcb170SDan Williams struct cxl_nvdimm_bridge *devm_cxl_add_nvdimm_bridge(struct device *host,
7938fdcb170SDan Williams 						     struct cxl_port *port);
79421083f51SDan Williams struct cxl_nvdimm *to_cxl_nvdimm(struct device *dev);
79521083f51SDan Williams bool is_cxl_nvdimm(struct device *dev);
79653989fadSDan Williams bool is_cxl_nvdimm_bridge(struct device *dev);
797f17b558dSDan Williams int devm_cxl_add_nvdimm(struct cxl_memdev *cxlmd);
798d35b495dSDan Williams struct cxl_nvdimm_bridge *cxl_find_nvdimm_bridge(struct cxl_memdev *cxlmd);
79904ad63f0SDan Williams 
80004ad63f0SDan Williams #ifdef CONFIG_CXL_REGION
80104ad63f0SDan Williams bool is_cxl_pmem_region(struct device *dev);
80204ad63f0SDan Williams struct cxl_pmem_region *to_cxl_pmem_region(struct device *dev);
803a32320b7SDan Williams int cxl_add_to_region(struct cxl_port *root,
804a32320b7SDan Williams 		      struct cxl_endpoint_decoder *cxled);
80509d09e04SDan Williams struct cxl_dax_region *to_cxl_dax_region(struct device *dev);
80604ad63f0SDan Williams #else
is_cxl_pmem_region(struct device * dev)80704ad63f0SDan Williams static inline bool is_cxl_pmem_region(struct device *dev)
80804ad63f0SDan Williams {
80904ad63f0SDan Williams 	return false;
81004ad63f0SDan Williams }
to_cxl_pmem_region(struct device * dev)81104ad63f0SDan Williams static inline struct cxl_pmem_region *to_cxl_pmem_region(struct device *dev)
81204ad63f0SDan Williams {
81304ad63f0SDan Williams 	return NULL;
81404ad63f0SDan Williams }
cxl_add_to_region(struct cxl_port * root,struct cxl_endpoint_decoder * cxled)815a32320b7SDan Williams static inline int cxl_add_to_region(struct cxl_port *root,
816a32320b7SDan Williams 				    struct cxl_endpoint_decoder *cxled)
817a32320b7SDan Williams {
818a32320b7SDan Williams 	return 0;
819a32320b7SDan Williams }
to_cxl_dax_region(struct device * dev)82009d09e04SDan Williams static inline struct cxl_dax_region *to_cxl_dax_region(struct device *dev)
82109d09e04SDan Williams {
82209d09e04SDan Williams 	return NULL;
82309d09e04SDan Williams }
82404ad63f0SDan Williams #endif
82567dcdd4dSDan Williams 
82667dcdd4dSDan Williams /*
82767dcdd4dSDan Williams  * Unit test builds overrides this to __weak, find the 'strong' version
82867dcdd4dSDan Williams  * of these symbols in tools/testing/cxl/.
82967dcdd4dSDan Williams  */
83067dcdd4dSDan Williams #ifndef __mock
83167dcdd4dSDan Williams #define __mock static
83267dcdd4dSDan Williams #endif
8333c5b9039SDan Williams 
8348adaf747SBen Widawsky #endif /* __CXL_H__ */
835