xref: /openbmc/linux/drivers/crypto/hisilicon/zip/zip_main.c (revision de3daf4b4ad58d3c4110f437f4b2f3fc631a2d3a)
162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0
262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */
362c455caSZhou Wang #include <linux/acpi.h>
462c455caSZhou Wang #include <linux/aer.h>
562c455caSZhou Wang #include <linux/bitops.h>
672c7a68dSZhou Wang #include <linux/debugfs.h>
762c455caSZhou Wang #include <linux/init.h>
862c455caSZhou Wang #include <linux/io.h>
962c455caSZhou Wang #include <linux/kernel.h>
1062c455caSZhou Wang #include <linux/module.h>
1162c455caSZhou Wang #include <linux/pci.h>
1272c7a68dSZhou Wang #include <linux/seq_file.h>
1362c455caSZhou Wang #include <linux/topology.h>
1462c455caSZhou Wang #include "zip.h"
1562c455caSZhou Wang 
1662c455caSZhou Wang #define PCI_DEVICE_ID_ZIP_PF		0xa250
1779e09f30SZhou Wang #define PCI_DEVICE_ID_ZIP_VF		0xa251
1862c455caSZhou Wang 
1962c455caSZhou Wang #define HZIP_VF_NUM			63
2062c455caSZhou Wang #define HZIP_QUEUE_NUM_V1		4096
2162c455caSZhou Wang #define HZIP_QUEUE_NUM_V2		1024
2262c455caSZhou Wang 
2362c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL		0x301004
2462c455caSZhou Wang #define COMP0_ENABLE			BIT(0)
2562c455caSZhou Wang #define COMP1_ENABLE			BIT(1)
2662c455caSZhou Wang #define DECOMP0_ENABLE			BIT(2)
2762c455caSZhou Wang #define DECOMP1_ENABLE			BIT(3)
2862c455caSZhou Wang #define DECOMP2_ENABLE			BIT(4)
2962c455caSZhou Wang #define DECOMP3_ENABLE			BIT(5)
3062c455caSZhou Wang #define DECOMP4_ENABLE			BIT(6)
3162c455caSZhou Wang #define DECOMP5_ENABLE			BIT(7)
3262c455caSZhou Wang #define ALL_COMP_DECOMP_EN		(COMP0_ENABLE | COMP1_ENABLE |	\
3362c455caSZhou Wang 					 DECOMP0_ENABLE | DECOMP1_ENABLE | \
3462c455caSZhou Wang 					 DECOMP2_ENABLE | DECOMP3_ENABLE | \
3562c455caSZhou Wang 					 DECOMP4_ENABLE | DECOMP5_ENABLE)
3662c455caSZhou Wang #define DECOMP_CHECK_ENABLE		BIT(16)
3772c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT		0x301008
3862c455caSZhou Wang 
3962c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0		0x301040
4062c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1		0x301044
4162c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0		0x301060
4262c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1		0x301064
4362c455caSZhou Wang #define CACHE_ALL_EN			0xffffffff
4462c455caSZhou Wang 
4562c455caSZhou Wang #define HZIP_BD_RUSER_32_63		0x301110
4662c455caSZhou Wang #define HZIP_SGL_RUSER_32_63		0x30111c
4762c455caSZhou Wang #define HZIP_DATA_RUSER_32_63		0x301128
4862c455caSZhou Wang #define HZIP_DATA_WUSER_32_63		0x301134
4962c455caSZhou Wang #define HZIP_BD_WUSER_32_63		0x301140
5062c455caSZhou Wang 
5172c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS		0x3040e4
5262c455caSZhou Wang 
5372c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_0		0x302000
5472c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_1		0x303000
5572c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_0	0x304000
5672c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_1	0x305000
5772c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_2	0x306000
5872c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_3	0x307000
5972c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_4	0x308000
6072c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_5	0x309000
6162c455caSZhou Wang 
6262c455caSZhou Wang #define HZIP_CORE_INT_SOURCE		0x3010A0
63eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG		0x3010A4
6462c455caSZhou Wang #define HZIP_CORE_INT_STATUS		0x3010AC
6562c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC	BIT(1)
6662c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO	0x301148
67*de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB	0x301160
68*de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB	0x301164
69*de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB        0x301168
70*de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENABLE	0x7FE
7162c455caSZhou Wang #define SRAM_ECC_ERR_NUM_SHIFT		16
7262c455caSZhou Wang #define SRAM_ECC_ERR_ADDR_SHIFT		24
73eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_ALL		GENMASK(10, 0)
7472c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM		2
7572c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM		6
7672c7a68dSZhou Wang #define HZIP_CORE_NUM			(HZIP_COMP_CORE_NUM + \
7772c7a68dSZhou Wang 					 HZIP_DECOMP_CORE_NUM)
7862c455caSZhou Wang #define HZIP_SQE_SIZE			128
7972c7a68dSZhou Wang #define HZIP_SQ_SIZE			(HZIP_SQE_SIZE * QM_Q_DEPTH)
8062c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM		64
8162c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE		0
8262c455caSZhou Wang 
8372c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE	0x301000
8472c7a68dSZhou Wang #define SOFT_CTRL_CNT_CLR_CE_BIT	BIT(0)
8562c455caSZhou Wang 
8672c7a68dSZhou Wang #define HZIP_BUF_SIZE			22
8762c455caSZhou Wang 
8862c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip";
8972c7a68dSZhou Wang static struct dentry *hzip_debugfs_root;
90719181f3SShukun Tan static LIST_HEAD(hisi_zip_list);
91719181f3SShukun Tan static DEFINE_MUTEX(hisi_zip_list_lock);
9262c455caSZhou Wang 
93700f7d0dSZhou Wang struct hisi_zip_resource {
94700f7d0dSZhou Wang 	struct hisi_zip *hzip;
95700f7d0dSZhou Wang 	int distance;
96700f7d0dSZhou Wang 	struct list_head list;
97700f7d0dSZhou Wang };
98700f7d0dSZhou Wang 
99700f7d0dSZhou Wang static void free_list(struct list_head *head)
10062c455caSZhou Wang {
101700f7d0dSZhou Wang 	struct hisi_zip_resource *res, *tmp;
10262c455caSZhou Wang 
103700f7d0dSZhou Wang 	list_for_each_entry_safe(res, tmp, head, list) {
104700f7d0dSZhou Wang 		list_del(&res->list);
105700f7d0dSZhou Wang 		kfree(res);
10662c455caSZhou Wang 	}
10762c455caSZhou Wang }
10862c455caSZhou Wang 
10962c455caSZhou Wang struct hisi_zip *find_zip_device(int node)
11062c455caSZhou Wang {
111700f7d0dSZhou Wang 	struct hisi_zip_resource *res, *tmp;
1121e67ee93SZhou Wang 	struct hisi_zip *ret = NULL;
113700f7d0dSZhou Wang 	struct hisi_zip *hisi_zip;
114700f7d0dSZhou Wang 	struct list_head *n;
115700f7d0dSZhou Wang 	struct device *dev;
116700f7d0dSZhou Wang 	LIST_HEAD(head);
11762c455caSZhou Wang 
11862c455caSZhou Wang 	mutex_lock(&hisi_zip_list_lock);
119700f7d0dSZhou Wang 
1201e67ee93SZhou Wang 	if (IS_ENABLED(CONFIG_NUMA)) {
121700f7d0dSZhou Wang 		list_for_each_entry(hisi_zip, &hisi_zip_list, list) {
122700f7d0dSZhou Wang 			res = kzalloc(sizeof(*res), GFP_KERNEL);
123700f7d0dSZhou Wang 			if (!res)
124700f7d0dSZhou Wang 				goto err;
125700f7d0dSZhou Wang 
126700f7d0dSZhou Wang 			dev = &hisi_zip->qm.pdev->dev;
127700f7d0dSZhou Wang 			res->hzip = hisi_zip;
1281e67ee93SZhou Wang 			res->distance = node_distance(dev_to_node(dev), node);
129700f7d0dSZhou Wang 
130700f7d0dSZhou Wang 			n = &head;
131700f7d0dSZhou Wang 			list_for_each_entry(tmp, &head, list) {
132700f7d0dSZhou Wang 				if (res->distance < tmp->distance) {
133700f7d0dSZhou Wang 					n = &tmp->list;
134700f7d0dSZhou Wang 					break;
135700f7d0dSZhou Wang 				}
136700f7d0dSZhou Wang 			}
137700f7d0dSZhou Wang 			list_add_tail(&res->list, n);
138700f7d0dSZhou Wang 		}
139700f7d0dSZhou Wang 
140700f7d0dSZhou Wang 		list_for_each_entry(tmp, &head, list) {
141700f7d0dSZhou Wang 			if (hisi_qm_get_free_qp_num(&tmp->hzip->qm)) {
142700f7d0dSZhou Wang 				ret = tmp->hzip;
143700f7d0dSZhou Wang 				break;
144700f7d0dSZhou Wang 			}
145700f7d0dSZhou Wang 		}
146700f7d0dSZhou Wang 
147700f7d0dSZhou Wang 		free_list(&head);
1481e67ee93SZhou Wang 	} else {
149700f7d0dSZhou Wang 		ret = list_first_entry(&hisi_zip_list, struct hisi_zip, list);
1501e67ee93SZhou Wang 	}
1511e67ee93SZhou Wang 
15262c455caSZhou Wang 	mutex_unlock(&hisi_zip_list_lock);
15362c455caSZhou Wang 
154700f7d0dSZhou Wang 	return ret;
155700f7d0dSZhou Wang 
156700f7d0dSZhou Wang err:
157700f7d0dSZhou Wang 	free_list(&head);
158700f7d0dSZhou Wang 	mutex_unlock(&hisi_zip_list_lock);
159700f7d0dSZhou Wang 	return NULL;
16062c455caSZhou Wang }
16162c455caSZhou Wang 
16262c455caSZhou Wang struct hisi_zip_hw_error {
16362c455caSZhou Wang 	u32 int_msk;
16462c455caSZhou Wang 	const char *msg;
16562c455caSZhou Wang };
16662c455caSZhou Wang 
16762c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = {
16862c455caSZhou Wang 	{ .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" },
16962c455caSZhou Wang 	{ .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" },
17062c455caSZhou Wang 	{ .int_msk = BIT(2), .msg = "zip_axi_rresp_err" },
17162c455caSZhou Wang 	{ .int_msk = BIT(3), .msg = "zip_axi_bresp_err" },
17262c455caSZhou Wang 	{ .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" },
17362c455caSZhou Wang 	{ .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" },
17462c455caSZhou Wang 	{ .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" },
17562c455caSZhou Wang 	{ .int_msk = BIT(7), .msg = "zip_pre_in_data_err" },
17662c455caSZhou Wang 	{ .int_msk = BIT(8), .msg = "zip_com_inf_err" },
17762c455caSZhou Wang 	{ .int_msk = BIT(9), .msg = "zip_enc_inf_err" },
17862c455caSZhou Wang 	{ .int_msk = BIT(10), .msg = "zip_pre_out_err" },
17962c455caSZhou Wang 	{ /* sentinel */ }
18062c455caSZhou Wang };
18162c455caSZhou Wang 
18272c7a68dSZhou Wang enum ctrl_debug_file_index {
18372c7a68dSZhou Wang 	HZIP_CURRENT_QM,
18472c7a68dSZhou Wang 	HZIP_CLEAR_ENABLE,
18572c7a68dSZhou Wang 	HZIP_DEBUG_FILE_NUM,
18672c7a68dSZhou Wang };
18772c7a68dSZhou Wang 
18872c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = {
18972c7a68dSZhou Wang 	[HZIP_CURRENT_QM]   = "current_qm",
19072c7a68dSZhou Wang 	[HZIP_CLEAR_ENABLE] = "clear_enable",
19172c7a68dSZhou Wang };
19272c7a68dSZhou Wang 
19372c7a68dSZhou Wang struct ctrl_debug_file {
19472c7a68dSZhou Wang 	enum ctrl_debug_file_index index;
19572c7a68dSZhou Wang 	spinlock_t lock;
19672c7a68dSZhou Wang 	struct hisi_zip_ctrl *ctrl;
19772c7a68dSZhou Wang };
19872c7a68dSZhou Wang 
19962c455caSZhou Wang /*
20062c455caSZhou Wang  * One ZIP controller has one PF and multiple VFs, some global configurations
20162c455caSZhou Wang  * which PF has need this structure.
20262c455caSZhou Wang  *
20362c455caSZhou Wang  * Just relevant for PF.
20462c455caSZhou Wang  */
20562c455caSZhou Wang struct hisi_zip_ctrl {
20679e09f30SZhou Wang 	u32 num_vfs;
20762c455caSZhou Wang 	struct hisi_zip *hisi_zip;
20872c7a68dSZhou Wang 	struct dentry *debug_root;
20972c7a68dSZhou Wang 	struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM];
21072c7a68dSZhou Wang };
21172c7a68dSZhou Wang 
21272c7a68dSZhou Wang enum {
21372c7a68dSZhou Wang 	HZIP_COMP_CORE0,
21472c7a68dSZhou Wang 	HZIP_COMP_CORE1,
21572c7a68dSZhou Wang 	HZIP_DECOMP_CORE0,
21672c7a68dSZhou Wang 	HZIP_DECOMP_CORE1,
21772c7a68dSZhou Wang 	HZIP_DECOMP_CORE2,
21872c7a68dSZhou Wang 	HZIP_DECOMP_CORE3,
21972c7a68dSZhou Wang 	HZIP_DECOMP_CORE4,
22072c7a68dSZhou Wang 	HZIP_DECOMP_CORE5,
22172c7a68dSZhou Wang };
22272c7a68dSZhou Wang 
22372c7a68dSZhou Wang static const u64 core_offsets[] = {
22472c7a68dSZhou Wang 	[HZIP_COMP_CORE0]   = 0x302000,
22572c7a68dSZhou Wang 	[HZIP_COMP_CORE1]   = 0x303000,
22672c7a68dSZhou Wang 	[HZIP_DECOMP_CORE0] = 0x304000,
22772c7a68dSZhou Wang 	[HZIP_DECOMP_CORE1] = 0x305000,
22872c7a68dSZhou Wang 	[HZIP_DECOMP_CORE2] = 0x306000,
22972c7a68dSZhou Wang 	[HZIP_DECOMP_CORE3] = 0x307000,
23072c7a68dSZhou Wang 	[HZIP_DECOMP_CORE4] = 0x308000,
23172c7a68dSZhou Wang 	[HZIP_DECOMP_CORE5] = 0x309000,
23272c7a68dSZhou Wang };
23372c7a68dSZhou Wang 
23472c7a68dSZhou Wang static struct debugfs_reg32 hzip_dfx_regs[] = {
23572c7a68dSZhou Wang 	{"HZIP_GET_BD_NUM                ",  0x00ull},
23672c7a68dSZhou Wang 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
23772c7a68dSZhou Wang 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
23872c7a68dSZhou Wang 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
23972c7a68dSZhou Wang 	{"HZIP_WORK_CYCLE                ",  0x10ull},
24072c7a68dSZhou Wang 	{"HZIP_IDLE_CYCLE                ",  0x18ull},
24172c7a68dSZhou Wang 	{"HZIP_MAX_DELAY                 ",  0x20ull},
24272c7a68dSZhou Wang 	{"HZIP_MIN_DELAY                 ",  0x24ull},
24372c7a68dSZhou Wang 	{"HZIP_AVG_DELAY                 ",  0x28ull},
24472c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_DATA          ",  0x30ull},
24572c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_ADDR          ",  0x34ull},
24672c7a68dSZhou Wang 	{"HZIP_COMSUMED_BYTE             ",  0x38ull},
24772c7a68dSZhou Wang 	{"HZIP_PRODUCED_BYTE             ",  0x40ull},
24872c7a68dSZhou Wang 	{"HZIP_COMP_INF                  ",  0x70ull},
24972c7a68dSZhou Wang 	{"HZIP_PRE_OUT                   ",  0x78ull},
25072c7a68dSZhou Wang 	{"HZIP_BD_RD                     ",  0x7cull},
25172c7a68dSZhou Wang 	{"HZIP_BD_WR                     ",  0x80ull},
25272c7a68dSZhou Wang 	{"HZIP_GET_BD_AXI_ERR_NUM        ",  0x84ull},
25372c7a68dSZhou Wang 	{"HZIP_GET_BD_PARSE_ERR_NUM      ",  0x88ull},
25472c7a68dSZhou Wang 	{"HZIP_ADD_BD_AXI_ERR_NUM        ",  0x8cull},
25572c7a68dSZhou Wang 	{"HZIP_DECOMP_STF_RELOAD_CURR_ST ",  0x94ull},
25672c7a68dSZhou Wang 	{"HZIP_DECOMP_LZ77_CURR_ST       ",  0x9cull},
25762c455caSZhou Wang };
25862c455caSZhou Wang 
25962c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp)
26062c455caSZhou Wang {
26162c455caSZhou Wang 	struct pci_dev *pdev = pci_get_device(PCI_VENDOR_ID_HUAWEI,
26262c455caSZhou Wang 					      PCI_DEVICE_ID_ZIP_PF, NULL);
26362c455caSZhou Wang 	u32 n, q_num;
26462c455caSZhou Wang 	u8 rev_id;
26562c455caSZhou Wang 	int ret;
26662c455caSZhou Wang 
26762c455caSZhou Wang 	if (!val)
26862c455caSZhou Wang 		return -EINVAL;
26962c455caSZhou Wang 
27062c455caSZhou Wang 	if (!pdev) {
27162c455caSZhou Wang 		q_num = min_t(u32, HZIP_QUEUE_NUM_V1, HZIP_QUEUE_NUM_V2);
27262c455caSZhou Wang 		pr_info("No device found currently, suppose queue number is %d\n",
27362c455caSZhou Wang 			q_num);
27462c455caSZhou Wang 	} else {
27562c455caSZhou Wang 		rev_id = pdev->revision;
27662c455caSZhou Wang 		switch (rev_id) {
27762c455caSZhou Wang 		case QM_HW_V1:
27862c455caSZhou Wang 			q_num = HZIP_QUEUE_NUM_V1;
27962c455caSZhou Wang 			break;
28062c455caSZhou Wang 		case QM_HW_V2:
28162c455caSZhou Wang 			q_num = HZIP_QUEUE_NUM_V2;
28262c455caSZhou Wang 			break;
28362c455caSZhou Wang 		default:
28462c455caSZhou Wang 			return -EINVAL;
28562c455caSZhou Wang 		}
28662c455caSZhou Wang 	}
28762c455caSZhou Wang 
28862c455caSZhou Wang 	ret = kstrtou32(val, 10, &n);
28962c455caSZhou Wang 	if (ret != 0 || n > q_num || n == 0)
29062c455caSZhou Wang 		return -EINVAL;
29162c455caSZhou Wang 
29262c455caSZhou Wang 	return param_set_int(val, kp);
29362c455caSZhou Wang }
29462c455caSZhou Wang 
29562c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = {
29662c455caSZhou Wang 	.set = pf_q_num_set,
29762c455caSZhou Wang 	.get = param_get_int,
29862c455caSZhou Wang };
29962c455caSZhou Wang 
30062c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM;
30162c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444);
30262c455caSZhou Wang MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 1-4096, v2 1-1024)");
30362c455caSZhou Wang 
30462c455caSZhou Wang static int uacce_mode;
30562c455caSZhou Wang module_param(uacce_mode, int, 0);
30662c455caSZhou Wang 
30739977f4bSHao Fang static u32 vfs_num;
30839977f4bSHao Fang module_param(vfs_num, uint, 0444);
30939977f4bSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63)");
31039977f4bSHao Fang 
31162c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = {
31262c455caSZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) },
31379e09f30SZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) },
31462c455caSZhou Wang 	{ 0, }
31562c455caSZhou Wang };
31662c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids);
31762c455caSZhou Wang 
31862c455caSZhou Wang static inline void hisi_zip_add_to_list(struct hisi_zip *hisi_zip)
31962c455caSZhou Wang {
32062c455caSZhou Wang 	mutex_lock(&hisi_zip_list_lock);
32162c455caSZhou Wang 	list_add_tail(&hisi_zip->list, &hisi_zip_list);
32262c455caSZhou Wang 	mutex_unlock(&hisi_zip_list_lock);
32362c455caSZhou Wang }
32462c455caSZhou Wang 
32562c455caSZhou Wang static inline void hisi_zip_remove_from_list(struct hisi_zip *hisi_zip)
32662c455caSZhou Wang {
32762c455caSZhou Wang 	mutex_lock(&hisi_zip_list_lock);
32862c455caSZhou Wang 	list_del(&hisi_zip->list);
32962c455caSZhou Wang 	mutex_unlock(&hisi_zip_list_lock);
33062c455caSZhou Wang }
33162c455caSZhou Wang 
33262c455caSZhou Wang static void hisi_zip_set_user_domain_and_cache(struct hisi_zip *hisi_zip)
33362c455caSZhou Wang {
33462c455caSZhou Wang 	void __iomem *base = hisi_zip->qm.io_base;
33562c455caSZhou Wang 
33662c455caSZhou Wang 	/* qm user domain */
33762c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1);
33862c455caSZhou Wang 	writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE);
33962c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1);
34062c455caSZhou Wang 	writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE);
34162c455caSZhou Wang 	writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE);
34262c455caSZhou Wang 
34362c455caSZhou Wang 	/* qm cache */
34462c455caSZhou Wang 	writel(AXI_M_CFG, base + QM_AXI_M_CFG);
34562c455caSZhou Wang 	writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE);
34662c455caSZhou Wang 	/* disable FLR triggered by BME(bus master enable) */
34762c455caSZhou Wang 	writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG);
34862c455caSZhou Wang 	writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE);
34962c455caSZhou Wang 
35062c455caSZhou Wang 	/* cache */
35162c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0);
35262c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1);
35362c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0);
35462c455caSZhou Wang 	writel(CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1);
35562c455caSZhou Wang 
35662c455caSZhou Wang 	/* user domain configurations */
35762c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63);
35862c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63);
35962c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63);
36062c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63);
36162c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63);
36262c455caSZhou Wang 
36362c455caSZhou Wang 	/* let's open all compression/decompression cores */
36462c455caSZhou Wang 	writel(DECOMP_CHECK_ENABLE | ALL_COMP_DECOMP_EN,
36562c455caSZhou Wang 	       base + HZIP_CLOCK_GATE_CTRL);
36662c455caSZhou Wang 
36762c455caSZhou Wang 	/* enable sqc writeback */
36862c455caSZhou Wang 	writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE |
36962c455caSZhou Wang 	       CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) |
37062c455caSZhou Wang 	       FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL);
37162c455caSZhou Wang }
37262c455caSZhou Wang 
373eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm)
37462c455caSZhou Wang {
37562c455caSZhou Wang 	if (qm->ver == QM_HW_V1) {
376eaebf4c3SShukun Tan 		writel(HZIP_CORE_INT_MASK_ALL,
377eaebf4c3SShukun Tan 		       qm->io_base + HZIP_CORE_INT_MASK_REG);
378ee1788c6SZhou Wang 		dev_info(&qm->pdev->dev, "Does not support hw error handle\n");
37962c455caSZhou Wang 		return;
38062c455caSZhou Wang 	}
38162c455caSZhou Wang 
38262c455caSZhou Wang 	/* clear ZIP hw error source if having */
383eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE);
384eaebf4c3SShukun Tan 
385*de3daf4bSShukun Tan 	/* configure error type */
386*de3daf4bSShukun Tan 	writel(0x1, qm->io_base + HZIP_CORE_INT_RAS_CE_ENB);
387*de3daf4bSShukun Tan 	writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB);
388*de3daf4bSShukun Tan 	writel(HZIP_CORE_INT_RAS_NFE_ENABLE,
389*de3daf4bSShukun Tan 		qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
390*de3daf4bSShukun Tan 
39162c455caSZhou Wang 	/* enable ZIP hw error interrupts */
392eaebf4c3SShukun Tan 	writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG);
39362c455caSZhou Wang }
394eaebf4c3SShukun Tan 
395eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm)
396eaebf4c3SShukun Tan {
397eaebf4c3SShukun Tan 	/* disable ZIP hw error interrupts */
398eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG);
39962c455caSZhou Wang }
40062c455caSZhou Wang 
40172c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file)
40272c7a68dSZhou Wang {
40372c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = file->ctrl->hisi_zip;
40472c7a68dSZhou Wang 
40572c7a68dSZhou Wang 	return &hisi_zip->qm;
40672c7a68dSZhou Wang }
40772c7a68dSZhou Wang 
40872c7a68dSZhou Wang static u32 current_qm_read(struct ctrl_debug_file *file)
40972c7a68dSZhou Wang {
41072c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
41172c7a68dSZhou Wang 
41272c7a68dSZhou Wang 	return readl(qm->io_base + QM_DFX_MB_CNT_VF);
41372c7a68dSZhou Wang }
41472c7a68dSZhou Wang 
41572c7a68dSZhou Wang static int current_qm_write(struct ctrl_debug_file *file, u32 val)
41672c7a68dSZhou Wang {
41772c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
41872c7a68dSZhou Wang 	struct hisi_zip_ctrl *ctrl = file->ctrl;
41972c7a68dSZhou Wang 	u32 vfq_num;
42072c7a68dSZhou Wang 	u32 tmp;
42172c7a68dSZhou Wang 
42272c7a68dSZhou Wang 	if (val > ctrl->num_vfs)
42372c7a68dSZhou Wang 		return -EINVAL;
42472c7a68dSZhou Wang 
42572c7a68dSZhou Wang 	/* Calculate curr_qm_qp_num and store */
42672c7a68dSZhou Wang 	if (val == 0) {
42772c7a68dSZhou Wang 		qm->debug.curr_qm_qp_num = qm->qp_num;
42872c7a68dSZhou Wang 	} else {
42972c7a68dSZhou Wang 		vfq_num = (qm->ctrl_qp_num - qm->qp_num) / ctrl->num_vfs;
43072c7a68dSZhou Wang 		if (val == ctrl->num_vfs)
43172c7a68dSZhou Wang 			qm->debug.curr_qm_qp_num = qm->ctrl_qp_num -
43272c7a68dSZhou Wang 				qm->qp_num - (ctrl->num_vfs - 1) * vfq_num;
43372c7a68dSZhou Wang 		else
43472c7a68dSZhou Wang 			qm->debug.curr_qm_qp_num = vfq_num;
43572c7a68dSZhou Wang 	}
43672c7a68dSZhou Wang 
43772c7a68dSZhou Wang 	writel(val, qm->io_base + QM_DFX_MB_CNT_VF);
43872c7a68dSZhou Wang 	writel(val, qm->io_base + QM_DFX_DB_CNT_VF);
43972c7a68dSZhou Wang 
44072c7a68dSZhou Wang 	tmp = val |
44172c7a68dSZhou Wang 	      (readl(qm->io_base + QM_DFX_SQE_CNT_VF_SQN) & CURRENT_Q_MASK);
44272c7a68dSZhou Wang 	writel(tmp, qm->io_base + QM_DFX_SQE_CNT_VF_SQN);
44372c7a68dSZhou Wang 
44472c7a68dSZhou Wang 	tmp = val |
44572c7a68dSZhou Wang 	      (readl(qm->io_base + QM_DFX_CQE_CNT_VF_CQN) & CURRENT_Q_MASK);
44672c7a68dSZhou Wang 	writel(tmp, qm->io_base + QM_DFX_CQE_CNT_VF_CQN);
44772c7a68dSZhou Wang 
44872c7a68dSZhou Wang 	return  0;
44972c7a68dSZhou Wang }
45072c7a68dSZhou Wang 
45172c7a68dSZhou Wang static u32 clear_enable_read(struct ctrl_debug_file *file)
45272c7a68dSZhou Wang {
45372c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
45472c7a68dSZhou Wang 
45572c7a68dSZhou Wang 	return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
45672c7a68dSZhou Wang 	       SOFT_CTRL_CNT_CLR_CE_BIT;
45772c7a68dSZhou Wang }
45872c7a68dSZhou Wang 
45972c7a68dSZhou Wang static int clear_enable_write(struct ctrl_debug_file *file, u32 val)
46072c7a68dSZhou Wang {
46172c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
46272c7a68dSZhou Wang 	u32 tmp;
46372c7a68dSZhou Wang 
46472c7a68dSZhou Wang 	if (val != 1 && val != 0)
46572c7a68dSZhou Wang 		return -EINVAL;
46672c7a68dSZhou Wang 
46772c7a68dSZhou Wang 	tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
46872c7a68dSZhou Wang 	       ~SOFT_CTRL_CNT_CLR_CE_BIT) | val;
46972c7a68dSZhou Wang 	writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
47072c7a68dSZhou Wang 
47172c7a68dSZhou Wang 	return  0;
47272c7a68dSZhou Wang }
47372c7a68dSZhou Wang 
47472c7a68dSZhou Wang static ssize_t ctrl_debug_read(struct file *filp, char __user *buf,
47572c7a68dSZhou Wang 			       size_t count, loff_t *pos)
47672c7a68dSZhou Wang {
47772c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
47872c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
47972c7a68dSZhou Wang 	u32 val;
48072c7a68dSZhou Wang 	int ret;
48172c7a68dSZhou Wang 
48272c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
48372c7a68dSZhou Wang 	switch (file->index) {
48472c7a68dSZhou Wang 	case HZIP_CURRENT_QM:
48572c7a68dSZhou Wang 		val = current_qm_read(file);
48672c7a68dSZhou Wang 		break;
48772c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
48872c7a68dSZhou Wang 		val = clear_enable_read(file);
48972c7a68dSZhou Wang 		break;
49072c7a68dSZhou Wang 	default:
49172c7a68dSZhou Wang 		spin_unlock_irq(&file->lock);
49272c7a68dSZhou Wang 		return -EINVAL;
49372c7a68dSZhou Wang 	}
49472c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
49572c7a68dSZhou Wang 	ret = sprintf(tbuf, "%u\n", val);
49672c7a68dSZhou Wang 	return simple_read_from_buffer(buf, count, pos, tbuf, ret);
49772c7a68dSZhou Wang }
49872c7a68dSZhou Wang 
49972c7a68dSZhou Wang static ssize_t ctrl_debug_write(struct file *filp, const char __user *buf,
50072c7a68dSZhou Wang 				size_t count, loff_t *pos)
50172c7a68dSZhou Wang {
50272c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
50372c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
50472c7a68dSZhou Wang 	unsigned long val;
50572c7a68dSZhou Wang 	int len, ret;
50672c7a68dSZhou Wang 
50772c7a68dSZhou Wang 	if (*pos != 0)
50872c7a68dSZhou Wang 		return 0;
50972c7a68dSZhou Wang 
51072c7a68dSZhou Wang 	if (count >= HZIP_BUF_SIZE)
51172c7a68dSZhou Wang 		return -ENOSPC;
51272c7a68dSZhou Wang 
51372c7a68dSZhou Wang 	len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count);
51472c7a68dSZhou Wang 	if (len < 0)
51572c7a68dSZhou Wang 		return len;
51672c7a68dSZhou Wang 
51772c7a68dSZhou Wang 	tbuf[len] = '\0';
51872c7a68dSZhou Wang 	if (kstrtoul(tbuf, 0, &val))
51972c7a68dSZhou Wang 		return -EFAULT;
52072c7a68dSZhou Wang 
52172c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
52272c7a68dSZhou Wang 	switch (file->index) {
52372c7a68dSZhou Wang 	case HZIP_CURRENT_QM:
52472c7a68dSZhou Wang 		ret = current_qm_write(file, val);
52572c7a68dSZhou Wang 		if (ret)
52672c7a68dSZhou Wang 			goto err_input;
52772c7a68dSZhou Wang 		break;
52872c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
52972c7a68dSZhou Wang 		ret = clear_enable_write(file, val);
53072c7a68dSZhou Wang 		if (ret)
53172c7a68dSZhou Wang 			goto err_input;
53272c7a68dSZhou Wang 		break;
53372c7a68dSZhou Wang 	default:
53472c7a68dSZhou Wang 		ret = -EINVAL;
53572c7a68dSZhou Wang 		goto err_input;
53672c7a68dSZhou Wang 	}
53772c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
53872c7a68dSZhou Wang 
53972c7a68dSZhou Wang 	return count;
54072c7a68dSZhou Wang 
54172c7a68dSZhou Wang err_input:
54272c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
54372c7a68dSZhou Wang 	return ret;
54472c7a68dSZhou Wang }
54572c7a68dSZhou Wang 
54672c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = {
54772c7a68dSZhou Wang 	.owner = THIS_MODULE,
54872c7a68dSZhou Wang 	.open = simple_open,
54972c7a68dSZhou Wang 	.read = ctrl_debug_read,
55072c7a68dSZhou Wang 	.write = ctrl_debug_write,
55172c7a68dSZhou Wang };
55272c7a68dSZhou Wang 
55372c7a68dSZhou Wang static int hisi_zip_core_debug_init(struct hisi_zip_ctrl *ctrl)
55472c7a68dSZhou Wang {
55572c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = ctrl->hisi_zip;
55672c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
55772c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
55872c7a68dSZhou Wang 	struct debugfs_regset32 *regset;
5594a97bfc7SGreg Kroah-Hartman 	struct dentry *tmp_d;
56072c7a68dSZhou Wang 	char buf[HZIP_BUF_SIZE];
56172c7a68dSZhou Wang 	int i;
56272c7a68dSZhou Wang 
56372c7a68dSZhou Wang 	for (i = 0; i < HZIP_CORE_NUM; i++) {
56472c7a68dSZhou Wang 		if (i < HZIP_COMP_CORE_NUM)
56572c7a68dSZhou Wang 			sprintf(buf, "comp_core%d", i);
56672c7a68dSZhou Wang 		else
56772c7a68dSZhou Wang 			sprintf(buf, "decomp_core%d", i - HZIP_COMP_CORE_NUM);
56872c7a68dSZhou Wang 
56972c7a68dSZhou Wang 		regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
57072c7a68dSZhou Wang 		if (!regset)
57172c7a68dSZhou Wang 			return -ENOENT;
57272c7a68dSZhou Wang 
57372c7a68dSZhou Wang 		regset->regs = hzip_dfx_regs;
57472c7a68dSZhou Wang 		regset->nregs = ARRAY_SIZE(hzip_dfx_regs);
57572c7a68dSZhou Wang 		regset->base = qm->io_base + core_offsets[i];
57672c7a68dSZhou Wang 
5774a97bfc7SGreg Kroah-Hartman 		tmp_d = debugfs_create_dir(buf, ctrl->debug_root);
5784a97bfc7SGreg Kroah-Hartman 		debugfs_create_regset32("regs", 0444, tmp_d, regset);
57972c7a68dSZhou Wang 	}
58072c7a68dSZhou Wang 
58172c7a68dSZhou Wang 	return 0;
58272c7a68dSZhou Wang }
58372c7a68dSZhou Wang 
58472c7a68dSZhou Wang static int hisi_zip_ctrl_debug_init(struct hisi_zip_ctrl *ctrl)
58572c7a68dSZhou Wang {
58672c7a68dSZhou Wang 	int i;
58772c7a68dSZhou Wang 
58872c7a68dSZhou Wang 	for (i = HZIP_CURRENT_QM; i < HZIP_DEBUG_FILE_NUM; i++) {
58972c7a68dSZhou Wang 		spin_lock_init(&ctrl->files[i].lock);
59072c7a68dSZhou Wang 		ctrl->files[i].ctrl = ctrl;
59172c7a68dSZhou Wang 		ctrl->files[i].index = i;
59272c7a68dSZhou Wang 
5934a97bfc7SGreg Kroah-Hartman 		debugfs_create_file(ctrl_debug_file_name[i], 0600,
59472c7a68dSZhou Wang 				    ctrl->debug_root, ctrl->files + i,
59572c7a68dSZhou Wang 				    &ctrl_debug_fops);
59672c7a68dSZhou Wang 	}
59772c7a68dSZhou Wang 
59872c7a68dSZhou Wang 	return hisi_zip_core_debug_init(ctrl);
59972c7a68dSZhou Wang }
60072c7a68dSZhou Wang 
60172c7a68dSZhou Wang static int hisi_zip_debugfs_init(struct hisi_zip *hisi_zip)
60272c7a68dSZhou Wang {
60372c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
60472c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
60572c7a68dSZhou Wang 	struct dentry *dev_d;
60672c7a68dSZhou Wang 	int ret;
60772c7a68dSZhou Wang 
60872c7a68dSZhou Wang 	dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root);
60972c7a68dSZhou Wang 
61072c7a68dSZhou Wang 	qm->debug.debug_root = dev_d;
61172c7a68dSZhou Wang 	ret = hisi_qm_debug_init(qm);
61272c7a68dSZhou Wang 	if (ret)
61372c7a68dSZhou Wang 		goto failed_to_create;
61472c7a68dSZhou Wang 
61572c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF) {
61672c7a68dSZhou Wang 		hisi_zip->ctrl->debug_root = dev_d;
61772c7a68dSZhou Wang 		ret = hisi_zip_ctrl_debug_init(hisi_zip->ctrl);
61872c7a68dSZhou Wang 		if (ret)
61972c7a68dSZhou Wang 			goto failed_to_create;
62072c7a68dSZhou Wang 	}
62172c7a68dSZhou Wang 
62272c7a68dSZhou Wang 	return 0;
62372c7a68dSZhou Wang 
62472c7a68dSZhou Wang failed_to_create:
62572c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
62672c7a68dSZhou Wang 	return ret;
62772c7a68dSZhou Wang }
62872c7a68dSZhou Wang 
62972c7a68dSZhou Wang static void hisi_zip_debug_regs_clear(struct hisi_zip *hisi_zip)
63072c7a68dSZhou Wang {
63172c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
63272c7a68dSZhou Wang 
63372c7a68dSZhou Wang 	writel(0x0, qm->io_base + QM_DFX_MB_CNT_VF);
63472c7a68dSZhou Wang 	writel(0x0, qm->io_base + QM_DFX_DB_CNT_VF);
63572c7a68dSZhou Wang 	writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
63672c7a68dSZhou Wang 
63772c7a68dSZhou Wang 	hisi_qm_debug_regs_clear(qm);
63872c7a68dSZhou Wang }
63972c7a68dSZhou Wang 
64072c7a68dSZhou Wang static void hisi_zip_debugfs_exit(struct hisi_zip *hisi_zip)
64172c7a68dSZhou Wang {
64272c7a68dSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
64372c7a68dSZhou Wang 
64472c7a68dSZhou Wang 	debugfs_remove_recursive(qm->debug.debug_root);
64572c7a68dSZhou Wang 
64672c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF)
64772c7a68dSZhou Wang 		hisi_zip_debug_regs_clear(hisi_zip);
64872c7a68dSZhou Wang }
64972c7a68dSZhou Wang 
650eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = {
651eaebf4c3SShukun Tan 	.hw_err_enable	= hisi_zip_hw_error_enable,
652eaebf4c3SShukun Tan 	.hw_err_disable	= hisi_zip_hw_error_disable,
653eaebf4c3SShukun Tan 	.err_info	= {
654eaebf4c3SShukun Tan 		.ce		= QM_BASE_CE,
655eaebf4c3SShukun Tan 		.nfe		= QM_BASE_NFE | QM_ACC_WB_NOT_READY_TIMEOUT,
656eaebf4c3SShukun Tan 		.fe		= 0,
657eaebf4c3SShukun Tan 		.msi		= QM_DB_RANDOM_INVALID,
65862c455caSZhou Wang 	}
659eaebf4c3SShukun Tan };
66062c455caSZhou Wang 
66162c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip)
66262c455caSZhou Wang {
66362c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
66462c455caSZhou Wang 	struct hisi_zip_ctrl *ctrl;
66562c455caSZhou Wang 
66662c455caSZhou Wang 	ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL);
66762c455caSZhou Wang 	if (!ctrl)
66862c455caSZhou Wang 		return -ENOMEM;
66962c455caSZhou Wang 
67062c455caSZhou Wang 	hisi_zip->ctrl = ctrl;
67162c455caSZhou Wang 	ctrl->hisi_zip = hisi_zip;
67262c455caSZhou Wang 
67362c455caSZhou Wang 	switch (qm->ver) {
67462c455caSZhou Wang 	case QM_HW_V1:
67562c455caSZhou Wang 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V1;
67662c455caSZhou Wang 		break;
67762c455caSZhou Wang 
67862c455caSZhou Wang 	case QM_HW_V2:
67962c455caSZhou Wang 		qm->ctrl_qp_num = HZIP_QUEUE_NUM_V2;
68062c455caSZhou Wang 		break;
68162c455caSZhou Wang 
68262c455caSZhou Wang 	default:
68362c455caSZhou Wang 		return -EINVAL;
68462c455caSZhou Wang 	}
68562c455caSZhou Wang 
686eaebf4c3SShukun Tan 	qm->err_ini = &hisi_zip_err_ini;
687eaebf4c3SShukun Tan 
68862c455caSZhou Wang 	hisi_zip_set_user_domain_and_cache(hisi_zip);
689eaebf4c3SShukun Tan 	hisi_qm_dev_err_init(qm);
69072c7a68dSZhou Wang 	hisi_zip_debug_regs_clear(hisi_zip);
69162c455caSZhou Wang 
69262c455caSZhou Wang 	return 0;
69362c455caSZhou Wang }
69462c455caSZhou Wang 
69579e09f30SZhou Wang /* Currently we only support equal assignment */
69679e09f30SZhou Wang static int hisi_zip_vf_q_assign(struct hisi_zip *hisi_zip, int num_vfs)
69779e09f30SZhou Wang {
69879e09f30SZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
69979e09f30SZhou Wang 	u32 qp_num = qm->qp_num;
70079e09f30SZhou Wang 	u32 q_base = qp_num;
70179e09f30SZhou Wang 	u32 q_num, remain_q_num, i;
70279e09f30SZhou Wang 	int ret;
70379e09f30SZhou Wang 
70479e09f30SZhou Wang 	if (!num_vfs)
70579e09f30SZhou Wang 		return -EINVAL;
70679e09f30SZhou Wang 
70779e09f30SZhou Wang 	remain_q_num = qm->ctrl_qp_num - qp_num;
70879e09f30SZhou Wang 	if (remain_q_num < num_vfs)
70979e09f30SZhou Wang 		return -EINVAL;
71079e09f30SZhou Wang 
71179e09f30SZhou Wang 	q_num = remain_q_num / num_vfs;
71279e09f30SZhou Wang 	for (i = 1; i <= num_vfs; i++) {
71379e09f30SZhou Wang 		if (i == num_vfs)
71479e09f30SZhou Wang 			q_num += remain_q_num % num_vfs;
71579e09f30SZhou Wang 		ret = hisi_qm_set_vft(qm, i, q_base, q_num);
71679e09f30SZhou Wang 		if (ret)
71779e09f30SZhou Wang 			return ret;
71879e09f30SZhou Wang 		q_base += q_num;
71979e09f30SZhou Wang 	}
72079e09f30SZhou Wang 
72179e09f30SZhou Wang 	return 0;
72279e09f30SZhou Wang }
72379e09f30SZhou Wang 
72479e09f30SZhou Wang static int hisi_zip_clear_vft_config(struct hisi_zip *hisi_zip)
72579e09f30SZhou Wang {
72679e09f30SZhou Wang 	struct hisi_zip_ctrl *ctrl = hisi_zip->ctrl;
72779e09f30SZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
72879e09f30SZhou Wang 	u32 i, num_vfs = ctrl->num_vfs;
72979e09f30SZhou Wang 	int ret;
73079e09f30SZhou Wang 
73179e09f30SZhou Wang 	for (i = 1; i <= num_vfs; i++) {
73279e09f30SZhou Wang 		ret = hisi_qm_set_vft(qm, i, 0, 0);
73379e09f30SZhou Wang 		if (ret)
73479e09f30SZhou Wang 			return ret;
73579e09f30SZhou Wang 	}
73679e09f30SZhou Wang 
73779e09f30SZhou Wang 	ctrl->num_vfs = 0;
73879e09f30SZhou Wang 
73979e09f30SZhou Wang 	return 0;
74079e09f30SZhou Wang }
74179e09f30SZhou Wang 
74279e09f30SZhou Wang static int hisi_zip_sriov_enable(struct pci_dev *pdev, int max_vfs)
74379e09f30SZhou Wang {
74479e09f30SZhou Wang 	struct hisi_zip *hisi_zip = pci_get_drvdata(pdev);
74579e09f30SZhou Wang 	int pre_existing_vfs, num_vfs, ret;
74679e09f30SZhou Wang 
74779e09f30SZhou Wang 	pre_existing_vfs = pci_num_vf(pdev);
74879e09f30SZhou Wang 
74979e09f30SZhou Wang 	if (pre_existing_vfs) {
75079e09f30SZhou Wang 		dev_err(&pdev->dev,
75179e09f30SZhou Wang 			"Can't enable VF. Please disable pre-enabled VFs!\n");
75279e09f30SZhou Wang 		return 0;
75379e09f30SZhou Wang 	}
75479e09f30SZhou Wang 
75579e09f30SZhou Wang 	num_vfs = min_t(int, max_vfs, HZIP_VF_NUM);
75679e09f30SZhou Wang 
75779e09f30SZhou Wang 	ret = hisi_zip_vf_q_assign(hisi_zip, num_vfs);
75879e09f30SZhou Wang 	if (ret) {
75979e09f30SZhou Wang 		dev_err(&pdev->dev, "Can't assign queues for VF!\n");
76079e09f30SZhou Wang 		return ret;
76179e09f30SZhou Wang 	}
76279e09f30SZhou Wang 
76379e09f30SZhou Wang 	hisi_zip->ctrl->num_vfs = num_vfs;
76479e09f30SZhou Wang 
76579e09f30SZhou Wang 	ret = pci_enable_sriov(pdev, num_vfs);
76679e09f30SZhou Wang 	if (ret) {
76779e09f30SZhou Wang 		dev_err(&pdev->dev, "Can't enable VF!\n");
76879e09f30SZhou Wang 		hisi_zip_clear_vft_config(hisi_zip);
76979e09f30SZhou Wang 		return ret;
77079e09f30SZhou Wang 	}
77179e09f30SZhou Wang 
77279e09f30SZhou Wang 	return num_vfs;
77379e09f30SZhou Wang }
77479e09f30SZhou Wang 
77579e09f30SZhou Wang static int hisi_zip_sriov_disable(struct pci_dev *pdev)
77679e09f30SZhou Wang {
77779e09f30SZhou Wang 	struct hisi_zip *hisi_zip = pci_get_drvdata(pdev);
77879e09f30SZhou Wang 
77979e09f30SZhou Wang 	if (pci_vfs_assigned(pdev)) {
78079e09f30SZhou Wang 		dev_err(&pdev->dev,
78179e09f30SZhou Wang 			"Can't disable VFs while VFs are assigned!\n");
78279e09f30SZhou Wang 		return -EPERM;
78379e09f30SZhou Wang 	}
78479e09f30SZhou Wang 
78579e09f30SZhou Wang 	/* remove in hisi_zip_pci_driver will be called to free VF resources */
78679e09f30SZhou Wang 	pci_disable_sriov(pdev);
78779e09f30SZhou Wang 
78879e09f30SZhou Wang 	return hisi_zip_clear_vft_config(hisi_zip);
78979e09f30SZhou Wang }
79079e09f30SZhou Wang 
79139977f4bSHao Fang static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id)
79239977f4bSHao Fang {
79339977f4bSHao Fang 	struct hisi_zip *hisi_zip;
79439977f4bSHao Fang 	enum qm_hw_ver rev_id;
79539977f4bSHao Fang 	struct hisi_qm *qm;
79639977f4bSHao Fang 	int ret;
79739977f4bSHao Fang 
79839977f4bSHao Fang 	rev_id = hisi_qm_get_hw_version(pdev);
79939977f4bSHao Fang 	if (rev_id == QM_HW_UNKNOWN)
80039977f4bSHao Fang 		return -EINVAL;
80139977f4bSHao Fang 
80239977f4bSHao Fang 	hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL);
80339977f4bSHao Fang 	if (!hisi_zip)
80439977f4bSHao Fang 		return -ENOMEM;
80539977f4bSHao Fang 	pci_set_drvdata(pdev, hisi_zip);
80639977f4bSHao Fang 
80739977f4bSHao Fang 	qm = &hisi_zip->qm;
80839977f4bSHao Fang 	qm->pdev = pdev;
80939977f4bSHao Fang 	qm->ver = rev_id;
81039977f4bSHao Fang 
81139977f4bSHao Fang 	qm->sqe_size = HZIP_SQE_SIZE;
81239977f4bSHao Fang 	qm->dev_name = hisi_zip_name;
81339977f4bSHao Fang 	qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ? QM_HW_PF :
81439977f4bSHao Fang 								QM_HW_VF;
81539977f4bSHao Fang 	switch (uacce_mode) {
81639977f4bSHao Fang 	case 0:
81739977f4bSHao Fang 		qm->use_dma_api = true;
81839977f4bSHao Fang 		break;
81939977f4bSHao Fang 	case 1:
82039977f4bSHao Fang 		qm->use_dma_api = false;
82139977f4bSHao Fang 		break;
82239977f4bSHao Fang 	case 2:
82339977f4bSHao Fang 		qm->use_dma_api = true;
82439977f4bSHao Fang 		break;
82539977f4bSHao Fang 	default:
82639977f4bSHao Fang 		return -EINVAL;
82739977f4bSHao Fang 	}
82839977f4bSHao Fang 
82939977f4bSHao Fang 	ret = hisi_qm_init(qm);
83039977f4bSHao Fang 	if (ret) {
83139977f4bSHao Fang 		dev_err(&pdev->dev, "Failed to init qm!\n");
83239977f4bSHao Fang 		return ret;
83339977f4bSHao Fang 	}
83439977f4bSHao Fang 
83539977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF) {
83639977f4bSHao Fang 		ret = hisi_zip_pf_probe_init(hisi_zip);
83739977f4bSHao Fang 		if (ret)
83839977f4bSHao Fang 			return ret;
83939977f4bSHao Fang 
84039977f4bSHao Fang 		qm->qp_base = HZIP_PF_DEF_Q_BASE;
84139977f4bSHao Fang 		qm->qp_num = pf_q_num;
84239977f4bSHao Fang 	} else if (qm->fun_type == QM_HW_VF) {
84339977f4bSHao Fang 		/*
84439977f4bSHao Fang 		 * have no way to get qm configure in VM in v1 hardware,
84539977f4bSHao Fang 		 * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force
84639977f4bSHao Fang 		 * to trigger only one VF in v1 hardware.
84739977f4bSHao Fang 		 *
84839977f4bSHao Fang 		 * v2 hardware has no such problem.
84939977f4bSHao Fang 		 */
85039977f4bSHao Fang 		if (qm->ver == QM_HW_V1) {
85139977f4bSHao Fang 			qm->qp_base = HZIP_PF_DEF_Q_NUM;
85239977f4bSHao Fang 			qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM;
85339977f4bSHao Fang 		} else if (qm->ver == QM_HW_V2)
85439977f4bSHao Fang 			/* v2 starts to support get vft by mailbox */
85539977f4bSHao Fang 			hisi_qm_get_vft(qm, &qm->qp_base, &qm->qp_num);
85639977f4bSHao Fang 	}
85739977f4bSHao Fang 
85839977f4bSHao Fang 	ret = hisi_qm_start(qm);
85939977f4bSHao Fang 	if (ret)
86039977f4bSHao Fang 		goto err_qm_uninit;
86139977f4bSHao Fang 
86239977f4bSHao Fang 	ret = hisi_zip_debugfs_init(hisi_zip);
86339977f4bSHao Fang 	if (ret)
86439977f4bSHao Fang 		dev_err(&pdev->dev, "Failed to init debugfs (%d)!\n", ret);
86539977f4bSHao Fang 
86639977f4bSHao Fang 	hisi_zip_add_to_list(hisi_zip);
86739977f4bSHao Fang 
86839977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF && vfs_num > 0) {
86939977f4bSHao Fang 		ret = hisi_zip_sriov_enable(pdev, vfs_num);
87039977f4bSHao Fang 		if (ret < 0)
87139977f4bSHao Fang 			goto err_remove_from_list;
87239977f4bSHao Fang 	}
87339977f4bSHao Fang 
87439977f4bSHao Fang 	return 0;
87539977f4bSHao Fang 
87639977f4bSHao Fang err_remove_from_list:
87739977f4bSHao Fang 	hisi_zip_remove_from_list(hisi_zip);
87839977f4bSHao Fang 	hisi_zip_debugfs_exit(hisi_zip);
87939977f4bSHao Fang 	hisi_qm_stop(qm);
88039977f4bSHao Fang err_qm_uninit:
88139977f4bSHao Fang 	hisi_qm_uninit(qm);
88239977f4bSHao Fang 	return ret;
88339977f4bSHao Fang }
88439977f4bSHao Fang 
88579e09f30SZhou Wang static int hisi_zip_sriov_configure(struct pci_dev *pdev, int num_vfs)
88679e09f30SZhou Wang {
88779e09f30SZhou Wang 	if (num_vfs == 0)
88879e09f30SZhou Wang 		return hisi_zip_sriov_disable(pdev);
88979e09f30SZhou Wang 	else
89079e09f30SZhou Wang 		return hisi_zip_sriov_enable(pdev, num_vfs);
89179e09f30SZhou Wang }
89279e09f30SZhou Wang 
89362c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev)
89462c455caSZhou Wang {
89562c455caSZhou Wang 	struct hisi_zip *hisi_zip = pci_get_drvdata(pdev);
89662c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
89762c455caSZhou Wang 
89879e09f30SZhou Wang 	if (qm->fun_type == QM_HW_PF && hisi_zip->ctrl->num_vfs != 0)
89979e09f30SZhou Wang 		hisi_zip_sriov_disable(pdev);
90079e09f30SZhou Wang 
90172c7a68dSZhou Wang 	hisi_zip_debugfs_exit(hisi_zip);
90262c455caSZhou Wang 	hisi_qm_stop(qm);
90379e09f30SZhou Wang 
904eaebf4c3SShukun Tan 	hisi_qm_dev_err_uninit(qm);
90562c455caSZhou Wang 	hisi_qm_uninit(qm);
90662c455caSZhou Wang 	hisi_zip_remove_from_list(hisi_zip);
90762c455caSZhou Wang }
90862c455caSZhou Wang 
90962c455caSZhou Wang static void hisi_zip_log_hw_error(struct hisi_zip *hisi_zip, u32 err_sts)
91062c455caSZhou Wang {
91162c455caSZhou Wang 	const struct hisi_zip_hw_error *err = zip_hw_error;
91262c455caSZhou Wang 	struct device *dev = &hisi_zip->qm.pdev->dev;
91362c455caSZhou Wang 	u32 err_val;
91462c455caSZhou Wang 
91562c455caSZhou Wang 	while (err->msg) {
91662c455caSZhou Wang 		if (err->int_msk & err_sts) {
91762c455caSZhou Wang 			dev_warn(dev, "%s [error status=0x%x] found\n",
91862c455caSZhou Wang 				 err->msg, err->int_msk);
91962c455caSZhou Wang 
92062c455caSZhou Wang 			if (HZIP_CORE_INT_STATUS_M_ECC & err->int_msk) {
92162c455caSZhou Wang 				err_val = readl(hisi_zip->qm.io_base +
92262c455caSZhou Wang 						HZIP_CORE_SRAM_ECC_ERR_INFO);
92362c455caSZhou Wang 				dev_warn(dev, "hisi-zip multi ecc sram num=0x%x\n",
92462c455caSZhou Wang 					 ((err_val >> SRAM_ECC_ERR_NUM_SHIFT) &
92562c455caSZhou Wang 					  0xFF));
92662c455caSZhou Wang 				dev_warn(dev, "hisi-zip multi ecc sram addr=0x%x\n",
92762c455caSZhou Wang 					 (err_val >> SRAM_ECC_ERR_ADDR_SHIFT));
92862c455caSZhou Wang 			}
92962c455caSZhou Wang 		}
93062c455caSZhou Wang 		err++;
93162c455caSZhou Wang 	}
93262c455caSZhou Wang }
93362c455caSZhou Wang 
93462c455caSZhou Wang static pci_ers_result_t hisi_zip_hw_error_handle(struct hisi_zip *hisi_zip)
93562c455caSZhou Wang {
93662c455caSZhou Wang 	u32 err_sts;
93762c455caSZhou Wang 
93862c455caSZhou Wang 	/* read err sts */
93962c455caSZhou Wang 	err_sts = readl(hisi_zip->qm.io_base + HZIP_CORE_INT_STATUS);
94062c455caSZhou Wang 
94162c455caSZhou Wang 	if (err_sts) {
94262c455caSZhou Wang 		hisi_zip_log_hw_error(hisi_zip, err_sts);
94362c455caSZhou Wang 		/* clear error interrupts */
94462c455caSZhou Wang 		writel(err_sts, hisi_zip->qm.io_base + HZIP_CORE_INT_SOURCE);
94562c455caSZhou Wang 
94662c455caSZhou Wang 		return PCI_ERS_RESULT_NEED_RESET;
94762c455caSZhou Wang 	}
94862c455caSZhou Wang 
94962c455caSZhou Wang 	return PCI_ERS_RESULT_RECOVERED;
95062c455caSZhou Wang }
95162c455caSZhou Wang 
95262c455caSZhou Wang static pci_ers_result_t hisi_zip_process_hw_error(struct pci_dev *pdev)
95362c455caSZhou Wang {
95462c455caSZhou Wang 	struct hisi_zip *hisi_zip = pci_get_drvdata(pdev);
95562c455caSZhou Wang 	struct device *dev = &pdev->dev;
95662c455caSZhou Wang 	pci_ers_result_t qm_ret, zip_ret;
95762c455caSZhou Wang 
95862c455caSZhou Wang 	if (!hisi_zip) {
95962c455caSZhou Wang 		dev_err(dev,
96062c455caSZhou Wang 			"Can't recover ZIP-error occurred during device init\n");
96162c455caSZhou Wang 		return PCI_ERS_RESULT_NONE;
96262c455caSZhou Wang 	}
96362c455caSZhou Wang 
96462c455caSZhou Wang 	qm_ret = hisi_qm_hw_error_handle(&hisi_zip->qm);
96562c455caSZhou Wang 
96662c455caSZhou Wang 	zip_ret = hisi_zip_hw_error_handle(hisi_zip);
96762c455caSZhou Wang 
96862c455caSZhou Wang 	return (qm_ret == PCI_ERS_RESULT_NEED_RESET ||
96962c455caSZhou Wang 		zip_ret == PCI_ERS_RESULT_NEED_RESET) ?
97062c455caSZhou Wang 	       PCI_ERS_RESULT_NEED_RESET : PCI_ERS_RESULT_RECOVERED;
97162c455caSZhou Wang }
97262c455caSZhou Wang 
97362c455caSZhou Wang static pci_ers_result_t hisi_zip_error_detected(struct pci_dev *pdev,
97462c455caSZhou Wang 						pci_channel_state_t state)
97562c455caSZhou Wang {
97662c455caSZhou Wang 	if (pdev->is_virtfn)
97762c455caSZhou Wang 		return PCI_ERS_RESULT_NONE;
97862c455caSZhou Wang 
97962c455caSZhou Wang 	dev_info(&pdev->dev, "PCI error detected, state(=%d)!!\n", state);
98062c455caSZhou Wang 	if (state == pci_channel_io_perm_failure)
98162c455caSZhou Wang 		return PCI_ERS_RESULT_DISCONNECT;
98262c455caSZhou Wang 
98362c455caSZhou Wang 	return hisi_zip_process_hw_error(pdev);
98462c455caSZhou Wang }
98562c455caSZhou Wang 
98662c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = {
98762c455caSZhou Wang 	.error_detected	= hisi_zip_error_detected,
98862c455caSZhou Wang };
98962c455caSZhou Wang 
99062c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = {
99162c455caSZhou Wang 	.name			= "hisi_zip",
99262c455caSZhou Wang 	.id_table		= hisi_zip_dev_ids,
99362c455caSZhou Wang 	.probe			= hisi_zip_probe,
99462c455caSZhou Wang 	.remove			= hisi_zip_remove,
995bf6a7a5aSArnd Bergmann 	.sriov_configure	= IS_ENABLED(CONFIG_PCI_IOV) ?
996719181f3SShukun Tan 					hisi_zip_sriov_configure : NULL,
99762c455caSZhou Wang 	.err_handler		= &hisi_zip_err_handler,
99862c455caSZhou Wang };
99962c455caSZhou Wang 
100072c7a68dSZhou Wang static void hisi_zip_register_debugfs(void)
100172c7a68dSZhou Wang {
100272c7a68dSZhou Wang 	if (!debugfs_initialized())
100372c7a68dSZhou Wang 		return;
100472c7a68dSZhou Wang 
100572c7a68dSZhou Wang 	hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL);
100672c7a68dSZhou Wang }
100772c7a68dSZhou Wang 
100872c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void)
100972c7a68dSZhou Wang {
101072c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
101172c7a68dSZhou Wang }
101272c7a68dSZhou Wang 
101362c455caSZhou Wang static int __init hisi_zip_init(void)
101462c455caSZhou Wang {
101562c455caSZhou Wang 	int ret;
101662c455caSZhou Wang 
101772c7a68dSZhou Wang 	hisi_zip_register_debugfs();
101872c7a68dSZhou Wang 
101962c455caSZhou Wang 	ret = pci_register_driver(&hisi_zip_pci_driver);
102062c455caSZhou Wang 	if (ret < 0) {
102162c455caSZhou Wang 		pr_err("Failed to register pci driver.\n");
102272c7a68dSZhou Wang 		goto err_pci;
102362c455caSZhou Wang 	}
102462c455caSZhou Wang 
102562c455caSZhou Wang 	if (uacce_mode == 0 || uacce_mode == 2) {
102662c455caSZhou Wang 		ret = hisi_zip_register_to_crypto();
102762c455caSZhou Wang 		if (ret < 0) {
102862c455caSZhou Wang 			pr_err("Failed to register driver to crypto.\n");
102962c455caSZhou Wang 			goto err_crypto;
103062c455caSZhou Wang 		}
103162c455caSZhou Wang 	}
103262c455caSZhou Wang 
103362c455caSZhou Wang 	return 0;
103462c455caSZhou Wang 
103562c455caSZhou Wang err_crypto:
103662c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
103772c7a68dSZhou Wang err_pci:
103872c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
103972c7a68dSZhou Wang 
104062c455caSZhou Wang 	return ret;
104162c455caSZhou Wang }
104262c455caSZhou Wang 
104362c455caSZhou Wang static void __exit hisi_zip_exit(void)
104462c455caSZhou Wang {
104562c455caSZhou Wang 	if (uacce_mode == 0 || uacce_mode == 2)
104662c455caSZhou Wang 		hisi_zip_unregister_from_crypto();
104762c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
104872c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
104962c455caSZhou Wang }
105062c455caSZhou Wang 
105162c455caSZhou Wang module_init(hisi_zip_init);
105262c455caSZhou Wang module_exit(hisi_zip_exit);
105362c455caSZhou Wang 
105462c455caSZhou Wang MODULE_LICENSE("GPL v2");
105562c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
105662c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator");
1057