162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0 262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */ 362c455caSZhou Wang #include <linux/acpi.h> 462c455caSZhou Wang #include <linux/aer.h> 562c455caSZhou Wang #include <linux/bitops.h> 672c7a68dSZhou Wang #include <linux/debugfs.h> 762c455caSZhou Wang #include <linux/init.h> 862c455caSZhou Wang #include <linux/io.h> 962c455caSZhou Wang #include <linux/kernel.h> 1062c455caSZhou Wang #include <linux/module.h> 1162c455caSZhou Wang #include <linux/pci.h> 12607c191bSWeili Qian #include <linux/pm_runtime.h> 1372c7a68dSZhou Wang #include <linux/seq_file.h> 1462c455caSZhou Wang #include <linux/topology.h> 159e00df71SZhangfei Gao #include <linux/uacce.h> 1662c455caSZhou Wang #include "zip.h" 1762c455caSZhou Wang 18fae74feaSShameer Kolothum #define PCI_DEVICE_ID_HUAWEI_ZIP_PF 0xa250 1962c455caSZhou Wang 2062c455caSZhou Wang #define HZIP_QUEUE_NUM_V1 4096 2162c455caSZhou Wang 2262c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL 0x301004 2315b0694fSYang Shen #define HZIP_DECOMP_CHECK_ENABLE BIT(16) 2472c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT 0x301008 2562c455caSZhou Wang 2662c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0 0x301040 2762c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1 0x301044 2862c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0 0x301060 2962c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1 0x301064 3015b0694fSYang Shen #define HZIP_CACHE_ALL_EN 0xffffffff 3162c455caSZhou Wang 3262c455caSZhou Wang #define HZIP_BD_RUSER_32_63 0x301110 3362c455caSZhou Wang #define HZIP_SGL_RUSER_32_63 0x30111c 3462c455caSZhou Wang #define HZIP_DATA_RUSER_32_63 0x301128 3562c455caSZhou Wang #define HZIP_DATA_WUSER_32_63 0x301134 3662c455caSZhou Wang #define HZIP_BD_WUSER_32_63 0x301140 3762c455caSZhou Wang 3872c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS 0x3040e4 3962c455caSZhou Wang 409b0c97dfSKai Ye #define HZIP_CORE_DFX_BASE 0x301000 419b0c97dfSKai Ye #define HZIP_CLOCK_GATED_CONTL 0X301004 429b0c97dfSKai Ye #define HZIP_CORE_DFX_COMP_0 0x302000 439b0c97dfSKai Ye #define HZIP_CORE_DFX_COMP_1 0x303000 449b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_0 0x304000 459b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_1 0x305000 469b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_2 0x306000 479b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_3 0x307000 489b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_4 0x308000 499b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_5 0x309000 509b0c97dfSKai Ye #define HZIP_CORE_REGS_BASE_LEN 0xB0 519b0c97dfSKai Ye #define HZIP_CORE_REGS_DFX_LEN 0x28 5262c455caSZhou Wang 5362c455caSZhou Wang #define HZIP_CORE_INT_SOURCE 0x3010A0 54eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG 0x3010A4 5584c9b780SShukun Tan #define HZIP_CORE_INT_SET 0x3010A8 5662c455caSZhou Wang #define HZIP_CORE_INT_STATUS 0x3010AC 5762c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC BIT(1) 5862c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO 0x301148 59de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB 0x301160 60de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB 0x301164 61de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB 0x301168 62d90fab0dSWeili Qian #define HZIP_CORE_INT_RAS_FE_ENB_MASK 0x0 63b7da13d0SWeili Qian #define HZIP_OOO_SHUTDOWN_SEL 0x30120C 64f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT 16 65f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT 24 66b7220a74SWeili Qian #define HZIP_CORE_INT_MASK_ALL GENMASK(12, 0) 6762c455caSZhou Wang #define HZIP_SQE_SIZE 128 6862c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM 64 6962c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE 0 7062c455caSZhou Wang 7172c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE 0x301000 7215b0694fSYang Shen #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT BIT(0) 7384c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL 0x30100C 7484c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE BIT(14) 7584c9b780SShukun Tan #define HZIP_WR_PORT BIT(11) 7662c455caSZhou Wang 7772c7a68dSZhou Wang #define HZIP_BUF_SIZE 22 78c31dc9feSShukun Tan #define HZIP_SQE_MASK_OFFSET 64 79c31dc9feSShukun Tan #define HZIP_SQE_MASK_LEN 48 8062c455caSZhou Wang 81698f9523SHao Fang #define HZIP_CNT_CLR_CE_EN BIT(0) 82698f9523SHao Fang #define HZIP_RO_CNT_CLR_CE_EN BIT(2) 83698f9523SHao Fang #define HZIP_RD_CNT_CLR_CE_EN (HZIP_CNT_CLR_CE_EN | \ 84698f9523SHao Fang HZIP_RO_CNT_CLR_CE_EN) 85698f9523SHao Fang 86a5c164b1SLongfang Liu #define HZIP_PREFETCH_CFG 0x3011B0 87a5c164b1SLongfang Liu #define HZIP_SVA_TRANS 0x3011C4 88a5c164b1SLongfang Liu #define HZIP_PREFETCH_ENABLE (~(BIT(26) | BIT(17) | BIT(0))) 89a5c164b1SLongfang Liu #define HZIP_SVA_PREFETCH_DISABLE BIT(26) 90a5c164b1SLongfang Liu #define HZIP_SVA_DISABLE_READY (BIT(26) | BIT(30)) 91376a5c3cSKai Ye #define HZIP_SHAPER_RATE_COMPRESS 750 92376a5c3cSKai Ye #define HZIP_SHAPER_RATE_DECOMPRESS 140 93a5c164b1SLongfang Liu #define HZIP_DELAY_1_US 1 94a5c164b1SLongfang Liu #define HZIP_POLL_TIMEOUT_US 1000 95a5c164b1SLongfang Liu 96ed5fa39fSWeili Qian /* clock gating */ 97ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE 0x3011A8 98ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE_EN BIT(0) 99ed5fa39fSWeili Qian #define HZIP_CORE_GATED_EN GENMASK(15, 8) 100ed5fa39fSWeili Qian #define HZIP_CORE_GATED_OOO_EN BIT(29) 101ed5fa39fSWeili Qian #define HZIP_CLOCK_GATED_EN (HZIP_CORE_GATED_EN | \ 102ed5fa39fSWeili Qian HZIP_CORE_GATED_OOO_EN) 103ed5fa39fSWeili Qian 10462c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip"; 10572c7a68dSZhou Wang static struct dentry *hzip_debugfs_root; 10662c455caSZhou Wang 10762c455caSZhou Wang struct hisi_zip_hw_error { 10862c455caSZhou Wang u32 int_msk; 10962c455caSZhou Wang const char *msg; 11062c455caSZhou Wang }; 11162c455caSZhou Wang 1126621e649SLongfang Liu struct zip_dfx_item { 1136621e649SLongfang Liu const char *name; 1146621e649SLongfang Liu u32 offset; 1156621e649SLongfang Liu }; 1166621e649SLongfang Liu 1173d29e98dSYang Shen static struct hisi_qm_list zip_devices = { 1183d29e98dSYang Shen .register_to_crypto = hisi_zip_register_to_crypto, 1193d29e98dSYang Shen .unregister_from_crypto = hisi_zip_unregister_from_crypto, 1203d29e98dSYang Shen }; 1213d29e98dSYang Shen 1226621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = { 1236621e649SLongfang Liu {"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)}, 1246621e649SLongfang Liu {"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)}, 1256621e649SLongfang Liu {"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)}, 1266621e649SLongfang Liu {"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)}, 1276621e649SLongfang Liu }; 1286621e649SLongfang Liu 12962c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = { 13062c455caSZhou Wang { .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" }, 13162c455caSZhou Wang { .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" }, 13262c455caSZhou Wang { .int_msk = BIT(2), .msg = "zip_axi_rresp_err" }, 13362c455caSZhou Wang { .int_msk = BIT(3), .msg = "zip_axi_bresp_err" }, 13462c455caSZhou Wang { .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" }, 13562c455caSZhou Wang { .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" }, 13662c455caSZhou Wang { .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" }, 13762c455caSZhou Wang { .int_msk = BIT(7), .msg = "zip_pre_in_data_err" }, 13862c455caSZhou Wang { .int_msk = BIT(8), .msg = "zip_com_inf_err" }, 13962c455caSZhou Wang { .int_msk = BIT(9), .msg = "zip_enc_inf_err" }, 14062c455caSZhou Wang { .int_msk = BIT(10), .msg = "zip_pre_out_err" }, 141b7220a74SWeili Qian { .int_msk = BIT(11), .msg = "zip_axi_poison_err" }, 142b7220a74SWeili Qian { .int_msk = BIT(12), .msg = "zip_sva_err" }, 14362c455caSZhou Wang { /* sentinel */ } 14462c455caSZhou Wang }; 14562c455caSZhou Wang 14672c7a68dSZhou Wang enum ctrl_debug_file_index { 14772c7a68dSZhou Wang HZIP_CLEAR_ENABLE, 14872c7a68dSZhou Wang HZIP_DEBUG_FILE_NUM, 14972c7a68dSZhou Wang }; 15072c7a68dSZhou Wang 15172c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = { 15272c7a68dSZhou Wang [HZIP_CLEAR_ENABLE] = "clear_enable", 15372c7a68dSZhou Wang }; 15472c7a68dSZhou Wang 15572c7a68dSZhou Wang struct ctrl_debug_file { 15672c7a68dSZhou Wang enum ctrl_debug_file_index index; 15772c7a68dSZhou Wang spinlock_t lock; 15872c7a68dSZhou Wang struct hisi_zip_ctrl *ctrl; 15972c7a68dSZhou Wang }; 16072c7a68dSZhou Wang 16162c455caSZhou Wang /* 16262c455caSZhou Wang * One ZIP controller has one PF and multiple VFs, some global configurations 16362c455caSZhou Wang * which PF has need this structure. 16462c455caSZhou Wang * 16562c455caSZhou Wang * Just relevant for PF. 16662c455caSZhou Wang */ 16762c455caSZhou Wang struct hisi_zip_ctrl { 16862c455caSZhou Wang struct hisi_zip *hisi_zip; 16972c7a68dSZhou Wang struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM]; 17072c7a68dSZhou Wang }; 17172c7a68dSZhou Wang 172d90fab0dSWeili Qian enum zip_cap_type { 173d90fab0dSWeili Qian ZIP_QM_NFE_MASK_CAP = 0x0, 174d90fab0dSWeili Qian ZIP_QM_RESET_MASK_CAP, 175d90fab0dSWeili Qian ZIP_QM_OOO_SHUTDOWN_MASK_CAP, 176d90fab0dSWeili Qian ZIP_QM_CE_MASK_CAP, 177d90fab0dSWeili Qian ZIP_NFE_MASK_CAP, 178d90fab0dSWeili Qian ZIP_RESET_MASK_CAP, 179d90fab0dSWeili Qian ZIP_OOO_SHUTDOWN_MASK_CAP, 180d90fab0dSWeili Qian ZIP_CE_MASK_CAP, 181*db700974SWeili Qian ZIP_CLUSTER_NUM_CAP, 182*db700974SWeili Qian ZIP_CORE_TYPE_NUM_CAP, 183*db700974SWeili Qian ZIP_CORE_NUM_CAP, 184*db700974SWeili Qian ZIP_CLUSTER_COMP_NUM_CAP, 185*db700974SWeili Qian ZIP_CLUSTER_DECOMP_NUM_CAP, 186*db700974SWeili Qian ZIP_DECOMP_ENABLE_BITMAP, 187*db700974SWeili Qian ZIP_COMP_ENABLE_BITMAP, 188*db700974SWeili Qian ZIP_DRV_ALG_BITMAP, 189*db700974SWeili Qian ZIP_DEV_ALG_BITMAP, 190*db700974SWeili Qian ZIP_CORE1_ALG_BITMAP, 191*db700974SWeili Qian ZIP_CORE2_ALG_BITMAP, 192*db700974SWeili Qian ZIP_CORE3_ALG_BITMAP, 193*db700974SWeili Qian ZIP_CORE4_ALG_BITMAP, 194*db700974SWeili Qian ZIP_CORE5_ALG_BITMAP, 195*db700974SWeili Qian ZIP_CAP_MAX 196d90fab0dSWeili Qian }; 197d90fab0dSWeili Qian 198d90fab0dSWeili Qian static struct hisi_qm_cap_info zip_basic_cap_info[] = { 199d90fab0dSWeili Qian {ZIP_QM_NFE_MASK_CAP, 0x3124, 0, GENMASK(31, 0), 0x0, 0x1C57, 0x7C77}, 200d90fab0dSWeili Qian {ZIP_QM_RESET_MASK_CAP, 0x3128, 0, GENMASK(31, 0), 0x0, 0xC57, 0x6C77}, 201d90fab0dSWeili Qian {ZIP_QM_OOO_SHUTDOWN_MASK_CAP, 0x3128, 0, GENMASK(31, 0), 0x0, 0x4, 0x6C77}, 202d90fab0dSWeili Qian {ZIP_QM_CE_MASK_CAP, 0x312C, 0, GENMASK(31, 0), 0x0, 0x8, 0x8}, 203d90fab0dSWeili Qian {ZIP_NFE_MASK_CAP, 0x3130, 0, GENMASK(31, 0), 0x0, 0x7FE, 0x1FFE}, 204d90fab0dSWeili Qian {ZIP_RESET_MASK_CAP, 0x3134, 0, GENMASK(31, 0), 0x0, 0x7FE, 0x7FE}, 205d90fab0dSWeili Qian {ZIP_OOO_SHUTDOWN_MASK_CAP, 0x3134, 0, GENMASK(31, 0), 0x0, 0x2, 0x7FE}, 206d90fab0dSWeili Qian {ZIP_CE_MASK_CAP, 0x3138, 0, GENMASK(31, 0), 0x0, 0x1, 0x1}, 207*db700974SWeili Qian {ZIP_CLUSTER_NUM_CAP, 0x313C, 28, GENMASK(3, 0), 0x1, 0x1, 0x1}, 208*db700974SWeili Qian {ZIP_CORE_TYPE_NUM_CAP, 0x313C, 24, GENMASK(3, 0), 0x2, 0x2, 0x2}, 209*db700974SWeili Qian {ZIP_CORE_NUM_CAP, 0x313C, 16, GENMASK(7, 0), 0x8, 0x8, 0x5}, 210*db700974SWeili Qian {ZIP_CLUSTER_COMP_NUM_CAP, 0x313C, 8, GENMASK(7, 0), 0x2, 0x2, 0x2}, 211*db700974SWeili Qian {ZIP_CLUSTER_DECOMP_NUM_CAP, 0x313C, 0, GENMASK(7, 0), 0x6, 0x6, 0x3}, 212*db700974SWeili Qian {ZIP_DECOMP_ENABLE_BITMAP, 0x3140, 16, GENMASK(15, 0), 0xFC, 0xFC, 0x1C}, 213*db700974SWeili Qian {ZIP_COMP_ENABLE_BITMAP, 0x3140, 0, GENMASK(15, 0), 0x3, 0x3, 0x3}, 214*db700974SWeili Qian {ZIP_DRV_ALG_BITMAP, 0x3144, 0, GENMASK(31, 0), 0xF, 0xF, 0xF}, 215*db700974SWeili Qian {ZIP_DEV_ALG_BITMAP, 0x3148, 0, GENMASK(31, 0), 0xF, 0xF, 0xFF}, 216*db700974SWeili Qian {ZIP_CORE1_ALG_BITMAP, 0x314C, 0, GENMASK(31, 0), 0x5, 0x5, 0xD5}, 217*db700974SWeili Qian {ZIP_CORE2_ALG_BITMAP, 0x3150, 0, GENMASK(31, 0), 0x5, 0x5, 0xD5}, 218*db700974SWeili Qian {ZIP_CORE3_ALG_BITMAP, 0x3154, 0, GENMASK(31, 0), 0xA, 0xA, 0x2A}, 219*db700974SWeili Qian {ZIP_CORE4_ALG_BITMAP, 0x3158, 0, GENMASK(31, 0), 0xA, 0xA, 0x2A}, 220*db700974SWeili Qian {ZIP_CORE5_ALG_BITMAP, 0x315C, 0, GENMASK(31, 0), 0xA, 0xA, 0x2A}, 221*db700974SWeili Qian {ZIP_CAP_MAX, 0x317c, 0, GENMASK(0, 0), 0x0, 0x0, 0x0} 222d90fab0dSWeili Qian }; 223d90fab0dSWeili Qian 22472c7a68dSZhou Wang enum { 22572c7a68dSZhou Wang HZIP_COMP_CORE0, 22672c7a68dSZhou Wang HZIP_COMP_CORE1, 22772c7a68dSZhou Wang HZIP_DECOMP_CORE0, 22872c7a68dSZhou Wang HZIP_DECOMP_CORE1, 22972c7a68dSZhou Wang HZIP_DECOMP_CORE2, 23072c7a68dSZhou Wang HZIP_DECOMP_CORE3, 23172c7a68dSZhou Wang HZIP_DECOMP_CORE4, 23272c7a68dSZhou Wang HZIP_DECOMP_CORE5, 23372c7a68dSZhou Wang }; 23472c7a68dSZhou Wang 23572c7a68dSZhou Wang static const u64 core_offsets[] = { 23672c7a68dSZhou Wang [HZIP_COMP_CORE0] = 0x302000, 23772c7a68dSZhou Wang [HZIP_COMP_CORE1] = 0x303000, 23872c7a68dSZhou Wang [HZIP_DECOMP_CORE0] = 0x304000, 23972c7a68dSZhou Wang [HZIP_DECOMP_CORE1] = 0x305000, 24072c7a68dSZhou Wang [HZIP_DECOMP_CORE2] = 0x306000, 24172c7a68dSZhou Wang [HZIP_DECOMP_CORE3] = 0x307000, 24272c7a68dSZhou Wang [HZIP_DECOMP_CORE4] = 0x308000, 24372c7a68dSZhou Wang [HZIP_DECOMP_CORE5] = 0x309000, 24472c7a68dSZhou Wang }; 24572c7a68dSZhou Wang 2468f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = { 24772c7a68dSZhou Wang {"HZIP_GET_BD_NUM ", 0x00ull}, 24872c7a68dSZhou Wang {"HZIP_GET_RIGHT_BD ", 0x04ull}, 24972c7a68dSZhou Wang {"HZIP_GET_ERROR_BD ", 0x08ull}, 25072c7a68dSZhou Wang {"HZIP_DONE_BD_NUM ", 0x0cull}, 25172c7a68dSZhou Wang {"HZIP_WORK_CYCLE ", 0x10ull}, 25272c7a68dSZhou Wang {"HZIP_IDLE_CYCLE ", 0x18ull}, 25372c7a68dSZhou Wang {"HZIP_MAX_DELAY ", 0x20ull}, 25472c7a68dSZhou Wang {"HZIP_MIN_DELAY ", 0x24ull}, 25572c7a68dSZhou Wang {"HZIP_AVG_DELAY ", 0x28ull}, 25672c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_DATA ", 0x30ull}, 25772c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_ADDR ", 0x34ull}, 2586e96dbe7SColin Ian King {"HZIP_CONSUMED_BYTE ", 0x38ull}, 25972c7a68dSZhou Wang {"HZIP_PRODUCED_BYTE ", 0x40ull}, 26072c7a68dSZhou Wang {"HZIP_COMP_INF ", 0x70ull}, 26172c7a68dSZhou Wang {"HZIP_PRE_OUT ", 0x78ull}, 26272c7a68dSZhou Wang {"HZIP_BD_RD ", 0x7cull}, 26372c7a68dSZhou Wang {"HZIP_BD_WR ", 0x80ull}, 26472c7a68dSZhou Wang {"HZIP_GET_BD_AXI_ERR_NUM ", 0x84ull}, 26572c7a68dSZhou Wang {"HZIP_GET_BD_PARSE_ERR_NUM ", 0x88ull}, 26672c7a68dSZhou Wang {"HZIP_ADD_BD_AXI_ERR_NUM ", 0x8cull}, 26772c7a68dSZhou Wang {"HZIP_DECOMP_STF_RELOAD_CURR_ST ", 0x94ull}, 26872c7a68dSZhou Wang {"HZIP_DECOMP_LZ77_CURR_ST ", 0x9cull}, 26962c455caSZhou Wang }; 27062c455caSZhou Wang 2715bfabd50SKai Ye static const struct debugfs_reg32 hzip_com_dfx_regs[] = { 2725bfabd50SKai Ye {"HZIP_CLOCK_GATE_CTRL ", 0x301004}, 2735bfabd50SKai Ye {"HZIP_CORE_INT_RAS_CE_ENB ", 0x301160}, 2745bfabd50SKai Ye {"HZIP_CORE_INT_RAS_NFE_ENB ", 0x301164}, 2755bfabd50SKai Ye {"HZIP_CORE_INT_RAS_FE_ENB ", 0x301168}, 2765bfabd50SKai Ye {"HZIP_UNCOM_ERR_RAS_CTRL ", 0x30116C}, 2775bfabd50SKai Ye }; 2785bfabd50SKai Ye 2795bfabd50SKai Ye static const struct debugfs_reg32 hzip_dump_dfx_regs[] = { 2805bfabd50SKai Ye {"HZIP_GET_BD_NUM ", 0x00ull}, 2815bfabd50SKai Ye {"HZIP_GET_RIGHT_BD ", 0x04ull}, 2825bfabd50SKai Ye {"HZIP_GET_ERROR_BD ", 0x08ull}, 2835bfabd50SKai Ye {"HZIP_DONE_BD_NUM ", 0x0cull}, 2845bfabd50SKai Ye {"HZIP_MAX_DELAY ", 0x20ull}, 2855bfabd50SKai Ye }; 2865bfabd50SKai Ye 2879b0c97dfSKai Ye /* define the ZIP's dfx regs region and region length */ 2889b0c97dfSKai Ye static struct dfx_diff_registers hzip_diff_regs[] = { 2899b0c97dfSKai Ye { 2909b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_BASE, 2919b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_BASE_LEN, 2929b0c97dfSKai Ye }, { 2939b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_COMP_0, 2949b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 2959b0c97dfSKai Ye }, { 2969b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_COMP_1, 2979b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 2989b0c97dfSKai Ye }, { 2999b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_0, 3009b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3019b0c97dfSKai Ye }, { 3029b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_1, 3039b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3049b0c97dfSKai Ye }, { 3059b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_2, 3069b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3079b0c97dfSKai Ye }, { 3089b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_3, 3099b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3109b0c97dfSKai Ye }, { 3119b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_4, 3129b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3139b0c97dfSKai Ye }, { 3149b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_5, 3159b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3169b0c97dfSKai Ye }, 3179b0c97dfSKai Ye }; 3189b0c97dfSKai Ye 3199b0c97dfSKai Ye static int hzip_diff_regs_show(struct seq_file *s, void *unused) 3209b0c97dfSKai Ye { 3219b0c97dfSKai Ye struct hisi_qm *qm = s->private; 3229b0c97dfSKai Ye 3239b0c97dfSKai Ye hisi_qm_acc_diff_regs_dump(qm, s, qm->debug.acc_diff_regs, 3249b0c97dfSKai Ye ARRAY_SIZE(hzip_diff_regs)); 3259b0c97dfSKai Ye 3269b0c97dfSKai Ye return 0; 3279b0c97dfSKai Ye } 3289b0c97dfSKai Ye DEFINE_SHOW_ATTRIBUTE(hzip_diff_regs); 329f8408d2bSKai Ye static const struct kernel_param_ops zip_uacce_mode_ops = { 330f8408d2bSKai Ye .set = uacce_mode_set, 331f8408d2bSKai Ye .get = param_get_int, 332f8408d2bSKai Ye }; 333f8408d2bSKai Ye 334f8408d2bSKai Ye /* 335f8408d2bSKai Ye * uacce_mode = 0 means zip only register to crypto, 336f8408d2bSKai Ye * uacce_mode = 1 means zip both register to crypto and uacce. 337f8408d2bSKai Ye */ 338f8408d2bSKai Ye static u32 uacce_mode = UACCE_MODE_NOUACCE; 339f8408d2bSKai Ye module_param_cb(uacce_mode, &zip_uacce_mode_ops, &uacce_mode, 0444); 340f8408d2bSKai Ye MODULE_PARM_DESC(uacce_mode, UACCE_MODE_DESC); 341f8408d2bSKai Ye 34262c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp) 34362c455caSZhou Wang { 344fae74feaSShameer Kolothum return q_num_set(val, kp, PCI_DEVICE_ID_HUAWEI_ZIP_PF); 34562c455caSZhou Wang } 34662c455caSZhou Wang 34762c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = { 34862c455caSZhou Wang .set = pf_q_num_set, 34962c455caSZhou Wang .get = param_get_int, 35062c455caSZhou Wang }; 35162c455caSZhou Wang 35262c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM; 35362c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444); 3540542a941SLongfang Liu MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)"); 35562c455caSZhou Wang 35635ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = { 35735ee280fSHao Fang .set = vfs_num_set, 35835ee280fSHao Fang .get = param_get_int, 35935ee280fSHao Fang }; 36035ee280fSHao Fang 36139977f4bSHao Fang static u32 vfs_num; 36235ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444); 36335ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)"); 36439977f4bSHao Fang 36562c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = { 366fae74feaSShameer Kolothum { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_ZIP_PF) }, 367fae74feaSShameer Kolothum { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_ZIP_VF) }, 36862c455caSZhou Wang { 0, } 36962c455caSZhou Wang }; 37062c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids); 37162c455caSZhou Wang 372813ec3f1SBarry Song int zip_create_qps(struct hisi_qp **qps, int qp_num, int node) 37362c455caSZhou Wang { 374813ec3f1SBarry Song if (node == NUMA_NO_NODE) 375813ec3f1SBarry Song node = cpu_to_node(smp_processor_id()); 37662c455caSZhou Wang 37718f1ab3fSShukun Tan return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps); 37862c455caSZhou Wang } 37962c455caSZhou Wang 380*db700974SWeili Qian bool hisi_zip_alg_support(struct hisi_qm *qm, u32 alg) 381*db700974SWeili Qian { 382*db700974SWeili Qian u32 cap_val; 383*db700974SWeili Qian 384*db700974SWeili Qian cap_val = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_DRV_ALG_BITMAP, qm->cap_ver); 385*db700974SWeili Qian if ((alg & cap_val) == alg) 386*db700974SWeili Qian return true; 387*db700974SWeili Qian 388*db700974SWeili Qian return false; 389*db700974SWeili Qian } 390*db700974SWeili Qian 391a5c164b1SLongfang Liu static void hisi_zip_open_sva_prefetch(struct hisi_qm *qm) 392a5c164b1SLongfang Liu { 393a5c164b1SLongfang Liu u32 val; 394a5c164b1SLongfang Liu int ret; 395a5c164b1SLongfang Liu 39682f00b24SWeili Qian if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps)) 397a5c164b1SLongfang Liu return; 398a5c164b1SLongfang Liu 399a5c164b1SLongfang Liu /* Enable prefetch */ 400a5c164b1SLongfang Liu val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG); 401a5c164b1SLongfang Liu val &= HZIP_PREFETCH_ENABLE; 402a5c164b1SLongfang Liu writel(val, qm->io_base + HZIP_PREFETCH_CFG); 403a5c164b1SLongfang Liu 404a5c164b1SLongfang Liu ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_PREFETCH_CFG, 405a5c164b1SLongfang Liu val, !(val & HZIP_SVA_PREFETCH_DISABLE), 406a5c164b1SLongfang Liu HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US); 407a5c164b1SLongfang Liu if (ret) 408a5c164b1SLongfang Liu pci_err(qm->pdev, "failed to open sva prefetch\n"); 409a5c164b1SLongfang Liu } 410a5c164b1SLongfang Liu 411a5c164b1SLongfang Liu static void hisi_zip_close_sva_prefetch(struct hisi_qm *qm) 412a5c164b1SLongfang Liu { 413a5c164b1SLongfang Liu u32 val; 414a5c164b1SLongfang Liu int ret; 415a5c164b1SLongfang Liu 41682f00b24SWeili Qian if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps)) 417a5c164b1SLongfang Liu return; 418a5c164b1SLongfang Liu 419a5c164b1SLongfang Liu val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG); 420a5c164b1SLongfang Liu val |= HZIP_SVA_PREFETCH_DISABLE; 421a5c164b1SLongfang Liu writel(val, qm->io_base + HZIP_PREFETCH_CFG); 422a5c164b1SLongfang Liu 423a5c164b1SLongfang Liu ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_SVA_TRANS, 424a5c164b1SLongfang Liu val, !(val & HZIP_SVA_DISABLE_READY), 425a5c164b1SLongfang Liu HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US); 426a5c164b1SLongfang Liu if (ret) 427a5c164b1SLongfang Liu pci_err(qm->pdev, "failed to close sva prefetch\n"); 428a5c164b1SLongfang Liu } 429a5c164b1SLongfang Liu 430ed5fa39fSWeili Qian static void hisi_zip_enable_clock_gate(struct hisi_qm *qm) 431ed5fa39fSWeili Qian { 432ed5fa39fSWeili Qian u32 val; 433ed5fa39fSWeili Qian 434ed5fa39fSWeili Qian if (qm->ver < QM_HW_V3) 435ed5fa39fSWeili Qian return; 436ed5fa39fSWeili Qian 437ed5fa39fSWeili Qian val = readl(qm->io_base + HZIP_CLOCK_GATE_CTRL); 438ed5fa39fSWeili Qian val |= HZIP_CLOCK_GATED_EN; 439ed5fa39fSWeili Qian writel(val, qm->io_base + HZIP_CLOCK_GATE_CTRL); 440ed5fa39fSWeili Qian 441ed5fa39fSWeili Qian val = readl(qm->io_base + HZIP_PEH_CFG_AUTO_GATE); 442ed5fa39fSWeili Qian val |= HZIP_PEH_CFG_AUTO_GATE_EN; 443ed5fa39fSWeili Qian writel(val, qm->io_base + HZIP_PEH_CFG_AUTO_GATE); 444ed5fa39fSWeili Qian } 445ed5fa39fSWeili Qian 44684c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm) 44762c455caSZhou Wang { 44884c9b780SShukun Tan void __iomem *base = qm->io_base; 449*db700974SWeili Qian u32 dcomp_bm, comp_bm; 45062c455caSZhou Wang 45162c455caSZhou Wang /* qm user domain */ 45262c455caSZhou Wang writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1); 45362c455caSZhou Wang writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE); 45462c455caSZhou Wang writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1); 45562c455caSZhou Wang writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE); 45662c455caSZhou Wang writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE); 45762c455caSZhou Wang 45862c455caSZhou Wang /* qm cache */ 45962c455caSZhou Wang writel(AXI_M_CFG, base + QM_AXI_M_CFG); 46062c455caSZhou Wang writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE); 4612ca73193SYang Shen 46262c455caSZhou Wang /* disable FLR triggered by BME(bus master enable) */ 46362c455caSZhou Wang writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG); 46462c455caSZhou Wang writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE); 46562c455caSZhou Wang 46662c455caSZhou Wang /* cache */ 46715b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0); 46815b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1); 46915b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0); 47015b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1); 47162c455caSZhou Wang 47262c455caSZhou Wang /* user domain configurations */ 47362c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63); 47462c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63); 4759e00df71SZhangfei Gao 476cc3292d1SWeili Qian if (qm->use_sva && qm->ver == QM_HW_V2) { 4779e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63); 4789e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63); 479808957baSYang Shen writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_SGL_RUSER_32_63); 4809e00df71SZhangfei Gao } else { 48162c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63); 48262c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63); 483808957baSYang Shen writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63); 4849e00df71SZhangfei Gao } 48562c455caSZhou Wang 48662c455caSZhou Wang /* let's open all compression/decompression cores */ 487*db700974SWeili Qian dcomp_bm = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 488*db700974SWeili Qian ZIP_DECOMP_ENABLE_BITMAP, qm->cap_ver); 489*db700974SWeili Qian comp_bm = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 490*db700974SWeili Qian ZIP_COMP_ENABLE_BITMAP, qm->cap_ver); 491*db700974SWeili Qian writel(HZIP_DECOMP_CHECK_ENABLE | dcomp_bm | comp_bm, base + HZIP_CLOCK_GATE_CTRL); 49262c455caSZhou Wang 4932a928693SYang Shen /* enable sqc,cqc writeback */ 49462c455caSZhou Wang writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE | 49562c455caSZhou Wang CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) | 49662c455caSZhou Wang FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL); 49784c9b780SShukun Tan 498ed5fa39fSWeili Qian hisi_zip_enable_clock_gate(qm); 499ed5fa39fSWeili Qian 50084c9b780SShukun Tan return 0; 50162c455caSZhou Wang } 50262c455caSZhou Wang 503b7da13d0SWeili Qian static void hisi_zip_master_ooo_ctrl(struct hisi_qm *qm, bool enable) 504b7da13d0SWeili Qian { 505b7da13d0SWeili Qian u32 val1, val2; 506b7da13d0SWeili Qian 507b7da13d0SWeili Qian val1 = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 508b7da13d0SWeili Qian if (enable) { 509b7da13d0SWeili Qian val1 |= HZIP_AXI_SHUTDOWN_ENABLE; 510d90fab0dSWeili Qian val2 = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 511d90fab0dSWeili Qian ZIP_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver); 512b7da13d0SWeili Qian } else { 513b7da13d0SWeili Qian val1 &= ~HZIP_AXI_SHUTDOWN_ENABLE; 514b7da13d0SWeili Qian val2 = 0x0; 515b7da13d0SWeili Qian } 516b7da13d0SWeili Qian 517b7da13d0SWeili Qian if (qm->ver > QM_HW_V2) 518b7da13d0SWeili Qian writel(val2, qm->io_base + HZIP_OOO_SHUTDOWN_SEL); 519b7da13d0SWeili Qian 520b7da13d0SWeili Qian writel(val1, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 521b7da13d0SWeili Qian } 522b7da13d0SWeili Qian 523eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm) 52462c455caSZhou Wang { 525d90fab0dSWeili Qian u32 nfe, ce; 526d90fab0dSWeili Qian 52762c455caSZhou Wang if (qm->ver == QM_HW_V1) { 528eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, 529eaebf4c3SShukun Tan qm->io_base + HZIP_CORE_INT_MASK_REG); 530ee1788c6SZhou Wang dev_info(&qm->pdev->dev, "Does not support hw error handle\n"); 53162c455caSZhou Wang return; 53262c455caSZhou Wang } 53362c455caSZhou Wang 534d90fab0dSWeili Qian nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_NFE_MASK_CAP, qm->cap_ver); 535d90fab0dSWeili Qian ce = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CE_MASK_CAP, qm->cap_ver); 536d90fab0dSWeili Qian 53762c455caSZhou Wang /* clear ZIP hw error source if having */ 538d90fab0dSWeili Qian writel(ce | nfe | HZIP_CORE_INT_RAS_FE_ENB_MASK, qm->io_base + HZIP_CORE_INT_SOURCE); 539eaebf4c3SShukun Tan 540de3daf4bSShukun Tan /* configure error type */ 541d90fab0dSWeili Qian writel(ce, qm->io_base + HZIP_CORE_INT_RAS_CE_ENB); 542d90fab0dSWeili Qian writel(HZIP_CORE_INT_RAS_FE_ENB_MASK, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB); 543d90fab0dSWeili Qian writel(nfe, qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 544de3daf4bSShukun Tan 545b7da13d0SWeili Qian hisi_zip_master_ooo_ctrl(qm, true); 5463b9c24deSWeili Qian 5473b9c24deSWeili Qian /* enable ZIP hw error interrupts */ 5483b9c24deSWeili Qian writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG); 54962c455caSZhou Wang } 550eaebf4c3SShukun Tan 551eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm) 552eaebf4c3SShukun Tan { 553d90fab0dSWeili Qian u32 nfe, ce; 5547ce396faSShukun Tan 555d90fab0dSWeili Qian /* disable ZIP hw error interrupts */ 556d90fab0dSWeili Qian nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_NFE_MASK_CAP, qm->cap_ver); 557d90fab0dSWeili Qian ce = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CE_MASK_CAP, qm->cap_ver); 558d90fab0dSWeili Qian writel(ce | nfe | HZIP_CORE_INT_RAS_FE_ENB_MASK, qm->io_base + HZIP_CORE_INT_MASK_REG); 559d90fab0dSWeili Qian 560b7da13d0SWeili Qian hisi_zip_master_ooo_ctrl(qm, false); 56162c455caSZhou Wang } 56262c455caSZhou Wang 56372c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file) 56472c7a68dSZhou Wang { 56572c7a68dSZhou Wang struct hisi_zip *hisi_zip = file->ctrl->hisi_zip; 56672c7a68dSZhou Wang 56772c7a68dSZhou Wang return &hisi_zip->qm; 56872c7a68dSZhou Wang } 56972c7a68dSZhou Wang 57074f5edbfSWeili Qian static u32 clear_enable_read(struct hisi_qm *qm) 57172c7a68dSZhou Wang { 57272c7a68dSZhou Wang return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 57315b0694fSYang Shen HZIP_SOFT_CTRL_CNT_CLR_CE_BIT; 57472c7a68dSZhou Wang } 57572c7a68dSZhou Wang 57674f5edbfSWeili Qian static int clear_enable_write(struct hisi_qm *qm, u32 val) 57772c7a68dSZhou Wang { 57872c7a68dSZhou Wang u32 tmp; 57972c7a68dSZhou Wang 58072c7a68dSZhou Wang if (val != 1 && val != 0) 58172c7a68dSZhou Wang return -EINVAL; 58272c7a68dSZhou Wang 58372c7a68dSZhou Wang tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 58415b0694fSYang Shen ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val; 58572c7a68dSZhou Wang writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 58672c7a68dSZhou Wang 58772c7a68dSZhou Wang return 0; 58872c7a68dSZhou Wang } 58972c7a68dSZhou Wang 59015b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf, 59172c7a68dSZhou Wang size_t count, loff_t *pos) 59272c7a68dSZhou Wang { 59372c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 594607c191bSWeili Qian struct hisi_qm *qm = file_to_qm(file); 59572c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 59672c7a68dSZhou Wang u32 val; 59772c7a68dSZhou Wang int ret; 59872c7a68dSZhou Wang 599607c191bSWeili Qian ret = hisi_qm_get_dfx_access(qm); 600607c191bSWeili Qian if (ret) 601607c191bSWeili Qian return ret; 602607c191bSWeili Qian 60372c7a68dSZhou Wang spin_lock_irq(&file->lock); 60472c7a68dSZhou Wang switch (file->index) { 60572c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 60674f5edbfSWeili Qian val = clear_enable_read(qm); 60772c7a68dSZhou Wang break; 60872c7a68dSZhou Wang default: 609607c191bSWeili Qian goto err_input; 61072c7a68dSZhou Wang } 61172c7a68dSZhou Wang spin_unlock_irq(&file->lock); 612607c191bSWeili Qian 613607c191bSWeili Qian hisi_qm_put_dfx_access(qm); 614533b2079SYang Shen ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val); 61572c7a68dSZhou Wang return simple_read_from_buffer(buf, count, pos, tbuf, ret); 616607c191bSWeili Qian 617607c191bSWeili Qian err_input: 618607c191bSWeili Qian spin_unlock_irq(&file->lock); 619607c191bSWeili Qian hisi_qm_put_dfx_access(qm); 620607c191bSWeili Qian return -EINVAL; 62172c7a68dSZhou Wang } 62272c7a68dSZhou Wang 62315b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_write(struct file *filp, 62415b0694fSYang Shen const char __user *buf, 62572c7a68dSZhou Wang size_t count, loff_t *pos) 62672c7a68dSZhou Wang { 62772c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 628607c191bSWeili Qian struct hisi_qm *qm = file_to_qm(file); 62972c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 63072c7a68dSZhou Wang unsigned long val; 63172c7a68dSZhou Wang int len, ret; 63272c7a68dSZhou Wang 63372c7a68dSZhou Wang if (*pos != 0) 63472c7a68dSZhou Wang return 0; 63572c7a68dSZhou Wang 63672c7a68dSZhou Wang if (count >= HZIP_BUF_SIZE) 63772c7a68dSZhou Wang return -ENOSPC; 63872c7a68dSZhou Wang 63972c7a68dSZhou Wang len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count); 64072c7a68dSZhou Wang if (len < 0) 64172c7a68dSZhou Wang return len; 64272c7a68dSZhou Wang 64372c7a68dSZhou Wang tbuf[len] = '\0'; 6446d9a8995SYang Shen ret = kstrtoul(tbuf, 0, &val); 6456d9a8995SYang Shen if (ret) 6466d9a8995SYang Shen return ret; 64772c7a68dSZhou Wang 648607c191bSWeili Qian ret = hisi_qm_get_dfx_access(qm); 649607c191bSWeili Qian if (ret) 650607c191bSWeili Qian return ret; 651607c191bSWeili Qian 65272c7a68dSZhou Wang spin_lock_irq(&file->lock); 65372c7a68dSZhou Wang switch (file->index) { 65472c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 65574f5edbfSWeili Qian ret = clear_enable_write(qm, val); 65672c7a68dSZhou Wang if (ret) 65772c7a68dSZhou Wang goto err_input; 65872c7a68dSZhou Wang break; 65972c7a68dSZhou Wang default: 66072c7a68dSZhou Wang ret = -EINVAL; 66172c7a68dSZhou Wang goto err_input; 66272c7a68dSZhou Wang } 66372c7a68dSZhou Wang 664607c191bSWeili Qian ret = count; 66572c7a68dSZhou Wang 66672c7a68dSZhou Wang err_input: 66772c7a68dSZhou Wang spin_unlock_irq(&file->lock); 668607c191bSWeili Qian hisi_qm_put_dfx_access(qm); 66972c7a68dSZhou Wang return ret; 67072c7a68dSZhou Wang } 67172c7a68dSZhou Wang 67272c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = { 67372c7a68dSZhou Wang .owner = THIS_MODULE, 67472c7a68dSZhou Wang .open = simple_open, 67515b0694fSYang Shen .read = hisi_zip_ctrl_debug_read, 67615b0694fSYang Shen .write = hisi_zip_ctrl_debug_write, 67772c7a68dSZhou Wang }; 67872c7a68dSZhou Wang 6796621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val) 6806621e649SLongfang Liu { 6816621e649SLongfang Liu if (val) 6826621e649SLongfang Liu return -EINVAL; 6836621e649SLongfang Liu 6846621e649SLongfang Liu atomic64_set((atomic64_t *)data, 0); 6856621e649SLongfang Liu 6866621e649SLongfang Liu return 0; 6876621e649SLongfang Liu } 6886621e649SLongfang Liu 6896621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val) 6906621e649SLongfang Liu { 6916621e649SLongfang Liu *val = atomic64_read((atomic64_t *)data); 6926621e649SLongfang Liu 6936621e649SLongfang Liu return 0; 6946621e649SLongfang Liu } 6956621e649SLongfang Liu 6966621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get, 6976621e649SLongfang Liu zip_debugfs_atomic64_set, "%llu\n"); 6986621e649SLongfang Liu 6991295292dSWeili Qian static int hisi_zip_regs_show(struct seq_file *s, void *unused) 7001295292dSWeili Qian { 7011295292dSWeili Qian hisi_qm_regs_dump(s, s->private); 7021295292dSWeili Qian 7031295292dSWeili Qian return 0; 7041295292dSWeili Qian } 7051295292dSWeili Qian 7061295292dSWeili Qian DEFINE_SHOW_ATTRIBUTE(hisi_zip_regs); 7071295292dSWeili Qian 7084b33f057SShukun Tan static int hisi_zip_core_debug_init(struct hisi_qm *qm) 70972c7a68dSZhou Wang { 710*db700974SWeili Qian u32 zip_core_num, zip_comp_core_num; 71172c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 71272c7a68dSZhou Wang struct debugfs_regset32 *regset; 7134a97bfc7SGreg Kroah-Hartman struct dentry *tmp_d; 71472c7a68dSZhou Wang char buf[HZIP_BUF_SIZE]; 71572c7a68dSZhou Wang int i; 71672c7a68dSZhou Wang 717*db700974SWeili Qian zip_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CORE_NUM_CAP, qm->cap_ver); 718*db700974SWeili Qian zip_comp_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CLUSTER_COMP_NUM_CAP, 719*db700974SWeili Qian qm->cap_ver); 720*db700974SWeili Qian 721*db700974SWeili Qian for (i = 0; i < zip_core_num; i++) { 722*db700974SWeili Qian if (i < zip_comp_core_num) 723533b2079SYang Shen scnprintf(buf, sizeof(buf), "comp_core%d", i); 72472c7a68dSZhou Wang else 725533b2079SYang Shen scnprintf(buf, sizeof(buf), "decomp_core%d", 726*db700974SWeili Qian i - zip_comp_core_num); 72772c7a68dSZhou Wang 72872c7a68dSZhou Wang regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL); 72972c7a68dSZhou Wang if (!regset) 73072c7a68dSZhou Wang return -ENOENT; 73172c7a68dSZhou Wang 73272c7a68dSZhou Wang regset->regs = hzip_dfx_regs; 73372c7a68dSZhou Wang regset->nregs = ARRAY_SIZE(hzip_dfx_regs); 73472c7a68dSZhou Wang regset->base = qm->io_base + core_offsets[i]; 735607c191bSWeili Qian regset->dev = dev; 73672c7a68dSZhou Wang 7374b33f057SShukun Tan tmp_d = debugfs_create_dir(buf, qm->debug.debug_root); 7381295292dSWeili Qian debugfs_create_file("regs", 0444, tmp_d, regset, 7391295292dSWeili Qian &hisi_zip_regs_fops); 74072c7a68dSZhou Wang } 74172c7a68dSZhou Wang 74272c7a68dSZhou Wang return 0; 74372c7a68dSZhou Wang } 74472c7a68dSZhou Wang 7456621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm) 7466621e649SLongfang Liu { 7479b0c97dfSKai Ye struct dfx_diff_registers *hzip_regs = qm->debug.acc_diff_regs; 7486621e649SLongfang Liu struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 7496621e649SLongfang Liu struct hisi_zip_dfx *dfx = &zip->dfx; 7506621e649SLongfang Liu struct dentry *tmp_dir; 7516621e649SLongfang Liu void *data; 7526621e649SLongfang Liu int i; 7536621e649SLongfang Liu 7546621e649SLongfang Liu tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root); 7556621e649SLongfang Liu for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) { 7566621e649SLongfang Liu data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset); 7576621e649SLongfang Liu debugfs_create_file(zip_dfx_files[i].name, 7584b33f057SShukun Tan 0644, tmp_dir, data, 7596621e649SLongfang Liu &zip_atomic64_ops); 7606621e649SLongfang Liu } 7619b0c97dfSKai Ye 7629b0c97dfSKai Ye if (qm->fun_type == QM_HW_PF && hzip_regs) 7639b0c97dfSKai Ye debugfs_create_file("diff_regs", 0444, tmp_dir, 7649b0c97dfSKai Ye qm, &hzip_diff_regs_fops); 7656621e649SLongfang Liu } 7666621e649SLongfang Liu 7674b33f057SShukun Tan static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm) 76872c7a68dSZhou Wang { 7694b33f057SShukun Tan struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 77072c7a68dSZhou Wang int i; 77172c7a68dSZhou Wang 772c4392b46SWeili Qian for (i = HZIP_CLEAR_ENABLE; i < HZIP_DEBUG_FILE_NUM; i++) { 7734b33f057SShukun Tan spin_lock_init(&zip->ctrl->files[i].lock); 7744b33f057SShukun Tan zip->ctrl->files[i].ctrl = zip->ctrl; 7754b33f057SShukun Tan zip->ctrl->files[i].index = i; 77672c7a68dSZhou Wang 7774a97bfc7SGreg Kroah-Hartman debugfs_create_file(ctrl_debug_file_name[i], 0600, 7784b33f057SShukun Tan qm->debug.debug_root, 7794b33f057SShukun Tan zip->ctrl->files + i, 78072c7a68dSZhou Wang &ctrl_debug_fops); 78172c7a68dSZhou Wang } 78272c7a68dSZhou Wang 7834b33f057SShukun Tan return hisi_zip_core_debug_init(qm); 78472c7a68dSZhou Wang } 78572c7a68dSZhou Wang 7864b33f057SShukun Tan static int hisi_zip_debugfs_init(struct hisi_qm *qm) 78772c7a68dSZhou Wang { 78872c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 78972c7a68dSZhou Wang struct dentry *dev_d; 79072c7a68dSZhou Wang int ret; 79172c7a68dSZhou Wang 79272c7a68dSZhou Wang dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root); 79372c7a68dSZhou Wang 794c31dc9feSShukun Tan qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET; 795c31dc9feSShukun Tan qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN; 79672c7a68dSZhou Wang qm->debug.debug_root = dev_d; 7979b0c97dfSKai Ye ret = hisi_qm_diff_regs_init(qm, hzip_diff_regs, 7989b0c97dfSKai Ye ARRAY_SIZE(hzip_diff_regs)); 7999b0c97dfSKai Ye if (ret) { 8009b0c97dfSKai Ye dev_warn(dev, "Failed to init ZIP diff regs!\n"); 8019b0c97dfSKai Ye goto debugfs_remove; 8029b0c97dfSKai Ye } 8039b0c97dfSKai Ye 804a8ff38bdSWeili Qian hisi_qm_debug_init(qm); 80572c7a68dSZhou Wang 80672c7a68dSZhou Wang if (qm->fun_type == QM_HW_PF) { 8074b33f057SShukun Tan ret = hisi_zip_ctrl_debug_init(qm); 80872c7a68dSZhou Wang if (ret) 80972c7a68dSZhou Wang goto failed_to_create; 81072c7a68dSZhou Wang } 81172c7a68dSZhou Wang 8126621e649SLongfang Liu hisi_zip_dfx_debug_init(qm); 8136621e649SLongfang Liu 81472c7a68dSZhou Wang return 0; 81572c7a68dSZhou Wang 81672c7a68dSZhou Wang failed_to_create: 8179b0c97dfSKai Ye hisi_qm_diff_regs_uninit(qm, ARRAY_SIZE(hzip_diff_regs)); 8189b0c97dfSKai Ye debugfs_remove: 81972c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 82072c7a68dSZhou Wang return ret; 82172c7a68dSZhou Wang } 82272c7a68dSZhou Wang 823698f9523SHao Fang /* hisi_zip_debug_regs_clear() - clear the zip debug regs */ 8244b33f057SShukun Tan static void hisi_zip_debug_regs_clear(struct hisi_qm *qm) 82572c7a68dSZhou Wang { 826698f9523SHao Fang int i, j; 827698f9523SHao Fang 828698f9523SHao Fang /* enable register read_clear bit */ 829698f9523SHao Fang writel(HZIP_RD_CNT_CLR_CE_EN, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 830698f9523SHao Fang for (i = 0; i < ARRAY_SIZE(core_offsets); i++) 831698f9523SHao Fang for (j = 0; j < ARRAY_SIZE(hzip_dfx_regs); j++) 832698f9523SHao Fang readl(qm->io_base + core_offsets[i] + 833698f9523SHao Fang hzip_dfx_regs[j].offset); 834698f9523SHao Fang 835698f9523SHao Fang /* disable register read_clear bit */ 83672c7a68dSZhou Wang writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 83772c7a68dSZhou Wang 83872c7a68dSZhou Wang hisi_qm_debug_regs_clear(qm); 83972c7a68dSZhou Wang } 84072c7a68dSZhou Wang 8414b33f057SShukun Tan static void hisi_zip_debugfs_exit(struct hisi_qm *qm) 84272c7a68dSZhou Wang { 8439b0c97dfSKai Ye hisi_qm_diff_regs_uninit(qm, ARRAY_SIZE(hzip_diff_regs)); 8449b0c97dfSKai Ye 84572c7a68dSZhou Wang debugfs_remove_recursive(qm->debug.debug_root); 84672c7a68dSZhou Wang 8474b33f057SShukun Tan if (qm->fun_type == QM_HW_PF) { 8484b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 8494b33f057SShukun Tan qm->debug.curr_qm_qp_num = 0; 8504b33f057SShukun Tan } 85172c7a68dSZhou Wang } 85272c7a68dSZhou Wang 8535bfabd50SKai Ye static int hisi_zip_show_last_regs_init(struct hisi_qm *qm) 8545bfabd50SKai Ye { 8555bfabd50SKai Ye int core_dfx_regs_num = ARRAY_SIZE(hzip_dump_dfx_regs); 8565bfabd50SKai Ye int com_dfx_regs_num = ARRAY_SIZE(hzip_com_dfx_regs); 8575bfabd50SKai Ye struct qm_debug *debug = &qm->debug; 8585bfabd50SKai Ye void __iomem *io_base; 859*db700974SWeili Qian u32 zip_core_num; 8605bfabd50SKai Ye int i, j, idx; 8615bfabd50SKai Ye 862*db700974SWeili Qian zip_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CORE_NUM_CAP, qm->cap_ver); 863*db700974SWeili Qian 864*db700974SWeili Qian debug->last_words = kcalloc(core_dfx_regs_num * zip_core_num + com_dfx_regs_num, 865*db700974SWeili Qian sizeof(unsigned int), GFP_KERNEL); 8665bfabd50SKai Ye if (!debug->last_words) 8675bfabd50SKai Ye return -ENOMEM; 8685bfabd50SKai Ye 8695bfabd50SKai Ye for (i = 0; i < com_dfx_regs_num; i++) { 8705bfabd50SKai Ye io_base = qm->io_base + hzip_com_dfx_regs[i].offset; 8715bfabd50SKai Ye debug->last_words[i] = readl_relaxed(io_base); 8725bfabd50SKai Ye } 8735bfabd50SKai Ye 874*db700974SWeili Qian for (i = 0; i < zip_core_num; i++) { 8755bfabd50SKai Ye io_base = qm->io_base + core_offsets[i]; 8765bfabd50SKai Ye for (j = 0; j < core_dfx_regs_num; j++) { 8775bfabd50SKai Ye idx = com_dfx_regs_num + i * core_dfx_regs_num + j; 8785bfabd50SKai Ye debug->last_words[idx] = readl_relaxed( 8795bfabd50SKai Ye io_base + hzip_dump_dfx_regs[j].offset); 8805bfabd50SKai Ye } 8815bfabd50SKai Ye } 8825bfabd50SKai Ye 8835bfabd50SKai Ye return 0; 8845bfabd50SKai Ye } 8855bfabd50SKai Ye 8865bfabd50SKai Ye static void hisi_zip_show_last_regs_uninit(struct hisi_qm *qm) 8875bfabd50SKai Ye { 8885bfabd50SKai Ye struct qm_debug *debug = &qm->debug; 8895bfabd50SKai Ye 8905bfabd50SKai Ye if (qm->fun_type == QM_HW_VF || !debug->last_words) 8915bfabd50SKai Ye return; 8925bfabd50SKai Ye 8935bfabd50SKai Ye kfree(debug->last_words); 8945bfabd50SKai Ye debug->last_words = NULL; 8955bfabd50SKai Ye } 8965bfabd50SKai Ye 8975bfabd50SKai Ye static void hisi_zip_show_last_dfx_regs(struct hisi_qm *qm) 8985bfabd50SKai Ye { 8995bfabd50SKai Ye int core_dfx_regs_num = ARRAY_SIZE(hzip_dump_dfx_regs); 9005bfabd50SKai Ye int com_dfx_regs_num = ARRAY_SIZE(hzip_com_dfx_regs); 901*db700974SWeili Qian u32 zip_core_num, zip_comp_core_num; 9025bfabd50SKai Ye struct qm_debug *debug = &qm->debug; 9035bfabd50SKai Ye char buf[HZIP_BUF_SIZE]; 9045bfabd50SKai Ye void __iomem *base; 9055bfabd50SKai Ye int i, j, idx; 9065bfabd50SKai Ye u32 val; 9075bfabd50SKai Ye 9085bfabd50SKai Ye if (qm->fun_type == QM_HW_VF || !debug->last_words) 9095bfabd50SKai Ye return; 9105bfabd50SKai Ye 9115bfabd50SKai Ye for (i = 0; i < com_dfx_regs_num; i++) { 9125bfabd50SKai Ye val = readl_relaxed(qm->io_base + hzip_com_dfx_regs[i].offset); 9135bfabd50SKai Ye if (debug->last_words[i] != val) 9145bfabd50SKai Ye pci_info(qm->pdev, "com_dfx: %s \t= 0x%08x => 0x%08x\n", 9155bfabd50SKai Ye hzip_com_dfx_regs[i].name, debug->last_words[i], val); 9165bfabd50SKai Ye } 9175bfabd50SKai Ye 918*db700974SWeili Qian zip_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CORE_NUM_CAP, qm->cap_ver); 919*db700974SWeili Qian zip_comp_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CLUSTER_COMP_NUM_CAP, 920*db700974SWeili Qian qm->cap_ver); 921*db700974SWeili Qian for (i = 0; i < zip_core_num; i++) { 922*db700974SWeili Qian if (i < zip_comp_core_num) 9235bfabd50SKai Ye scnprintf(buf, sizeof(buf), "Comp_core-%d", i); 9245bfabd50SKai Ye else 9255bfabd50SKai Ye scnprintf(buf, sizeof(buf), "Decomp_core-%d", 926*db700974SWeili Qian i - zip_comp_core_num); 9275bfabd50SKai Ye base = qm->io_base + core_offsets[i]; 9285bfabd50SKai Ye 9295bfabd50SKai Ye pci_info(qm->pdev, "==>%s:\n", buf); 9305bfabd50SKai Ye /* dump last word for dfx regs during control resetting */ 9315bfabd50SKai Ye for (j = 0; j < core_dfx_regs_num; j++) { 9325bfabd50SKai Ye idx = com_dfx_regs_num + i * core_dfx_regs_num + j; 9335bfabd50SKai Ye val = readl_relaxed(base + hzip_dump_dfx_regs[j].offset); 9345bfabd50SKai Ye if (debug->last_words[idx] != val) 9355bfabd50SKai Ye pci_info(qm->pdev, "%s \t= 0x%08x => 0x%08x\n", 936*db700974SWeili Qian hzip_dump_dfx_regs[j].name, 937*db700974SWeili Qian debug->last_words[idx], val); 9385bfabd50SKai Ye } 9395bfabd50SKai Ye } 9405bfabd50SKai Ye } 9415bfabd50SKai Ye 942f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts) 943f826e6efSShukun Tan { 944f826e6efSShukun Tan const struct hisi_zip_hw_error *err = zip_hw_error; 945f826e6efSShukun Tan struct device *dev = &qm->pdev->dev; 946f826e6efSShukun Tan u32 err_val; 947f826e6efSShukun Tan 948f826e6efSShukun Tan while (err->msg) { 949f826e6efSShukun Tan if (err->int_msk & err_sts) { 950f826e6efSShukun Tan dev_err(dev, "%s [error status=0x%x] found\n", 951f826e6efSShukun Tan err->msg, err->int_msk); 952f826e6efSShukun Tan 953f826e6efSShukun Tan if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) { 954f826e6efSShukun Tan err_val = readl(qm->io_base + 955f826e6efSShukun Tan HZIP_CORE_SRAM_ECC_ERR_INFO); 956f826e6efSShukun Tan dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n", 957f826e6efSShukun Tan ((err_val >> 958f826e6efSShukun Tan HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF)); 959f826e6efSShukun Tan } 960f826e6efSShukun Tan } 961f826e6efSShukun Tan err++; 962f826e6efSShukun Tan } 963f826e6efSShukun Tan } 964f826e6efSShukun Tan 965f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm) 966f826e6efSShukun Tan { 967f826e6efSShukun Tan return readl(qm->io_base + HZIP_CORE_INT_STATUS); 968f826e6efSShukun Tan } 969f826e6efSShukun Tan 97084c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts) 97184c9b780SShukun Tan { 972d90fab0dSWeili Qian u32 nfe; 973d90fab0dSWeili Qian 97484c9b780SShukun Tan writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE); 975d90fab0dSWeili Qian nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_NFE_MASK_CAP, qm->cap_ver); 976d90fab0dSWeili Qian writel(nfe, qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 97784c9b780SShukun Tan } 97884c9b780SShukun Tan 97984c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm) 98084c9b780SShukun Tan { 98184c9b780SShukun Tan u32 val; 98284c9b780SShukun Tan 98384c9b780SShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 98484c9b780SShukun Tan 98584c9b780SShukun Tan writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE, 98684c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 98784c9b780SShukun Tan 98884c9b780SShukun Tan writel(val | HZIP_AXI_SHUTDOWN_ENABLE, 98984c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 99084c9b780SShukun Tan } 99184c9b780SShukun Tan 99284c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm) 99384c9b780SShukun Tan { 99484c9b780SShukun Tan u32 nfe_enb; 99584c9b780SShukun Tan 99684c9b780SShukun Tan /* Disable ECC Mbit error report. */ 99784c9b780SShukun Tan nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 99884c9b780SShukun Tan writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC, 99984c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 100084c9b780SShukun Tan 100184c9b780SShukun Tan /* Inject zip ECC Mbit error to block master ooo. */ 100284c9b780SShukun Tan writel(HZIP_CORE_INT_STATUS_M_ECC, 100384c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_SET); 100484c9b780SShukun Tan } 100584c9b780SShukun Tan 1006d9e21600SWeili Qian static void hisi_zip_err_info_init(struct hisi_qm *qm) 1007d9e21600SWeili Qian { 1008d9e21600SWeili Qian struct hisi_qm_err_info *err_info = &qm->err_info; 1009d9e21600SWeili Qian 1010d90fab0dSWeili Qian err_info->fe = HZIP_CORE_INT_RAS_FE_ENB_MASK; 1011d90fab0dSWeili Qian err_info->ce = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_QM_CE_MASK_CAP, qm->cap_ver); 1012d90fab0dSWeili Qian err_info->nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1013d90fab0dSWeili Qian ZIP_QM_NFE_MASK_CAP, qm->cap_ver); 1014d9e21600SWeili Qian err_info->ecc_2bits_mask = HZIP_CORE_INT_STATUS_M_ECC; 1015d90fab0dSWeili Qian err_info->qm_shutdown_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1016d90fab0dSWeili Qian ZIP_QM_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver); 1017d90fab0dSWeili Qian err_info->dev_shutdown_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1018d90fab0dSWeili Qian ZIP_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver); 1019d90fab0dSWeili Qian err_info->qm_reset_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1020d90fab0dSWeili Qian ZIP_QM_RESET_MASK_CAP, qm->cap_ver); 1021d90fab0dSWeili Qian err_info->dev_reset_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1022d90fab0dSWeili Qian ZIP_RESET_MASK_CAP, qm->cap_ver); 1023d9e21600SWeili Qian err_info->msi_wr_port = HZIP_WR_PORT; 1024d9e21600SWeili Qian err_info->acpi_rst = "ZRST"; 1025d9e21600SWeili Qian } 1026d9e21600SWeili Qian 1027eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = { 102884c9b780SShukun Tan .hw_init = hisi_zip_set_user_domain_and_cache, 1029eaebf4c3SShukun Tan .hw_err_enable = hisi_zip_hw_error_enable, 1030eaebf4c3SShukun Tan .hw_err_disable = hisi_zip_hw_error_disable, 1031f826e6efSShukun Tan .get_dev_hw_err_status = hisi_zip_get_hw_err_status, 103284c9b780SShukun Tan .clear_dev_hw_err_status = hisi_zip_clear_hw_err_status, 1033f826e6efSShukun Tan .log_dev_hw_err = hisi_zip_log_hw_error, 103484c9b780SShukun Tan .open_axi_master_ooo = hisi_zip_open_axi_master_ooo, 103584c9b780SShukun Tan .close_axi_master_ooo = hisi_zip_close_axi_master_ooo, 1036a5c164b1SLongfang Liu .open_sva_prefetch = hisi_zip_open_sva_prefetch, 1037a5c164b1SLongfang Liu .close_sva_prefetch = hisi_zip_close_sva_prefetch, 10385bfabd50SKai Ye .show_last_dfx_regs = hisi_zip_show_last_dfx_regs, 1039d9e21600SWeili Qian .err_info_init = hisi_zip_err_info_init, 1040eaebf4c3SShukun Tan }; 104162c455caSZhou Wang 104262c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip) 104362c455caSZhou Wang { 104462c455caSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 104562c455caSZhou Wang struct hisi_zip_ctrl *ctrl; 10465bfabd50SKai Ye int ret; 104762c455caSZhou Wang 104862c455caSZhou Wang ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL); 104962c455caSZhou Wang if (!ctrl) 105062c455caSZhou Wang return -ENOMEM; 105162c455caSZhou Wang 105262c455caSZhou Wang hisi_zip->ctrl = ctrl; 105362c455caSZhou Wang ctrl->hisi_zip = hisi_zip; 1054eaebf4c3SShukun Tan qm->err_ini = &hisi_zip_err_ini; 1055d9e21600SWeili Qian qm->err_ini->err_info_init(qm); 1056eaebf4c3SShukun Tan 10576d9a8995SYang Shen ret = hisi_zip_set_user_domain_and_cache(qm); 10586d9a8995SYang Shen if (ret) 10596d9a8995SYang Shen return ret; 10606d9a8995SYang Shen 1061a5c164b1SLongfang Liu hisi_zip_open_sva_prefetch(qm); 1062eaebf4c3SShukun Tan hisi_qm_dev_err_init(qm); 10634b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 106462c455caSZhou Wang 10655bfabd50SKai Ye ret = hisi_zip_show_last_regs_init(qm); 10665bfabd50SKai Ye if (ret) 10675bfabd50SKai Ye pci_err(qm->pdev, "Failed to init last word regs!\n"); 10685bfabd50SKai Ye 10695bfabd50SKai Ye return ret; 107062c455caSZhou Wang } 107162c455caSZhou Wang 1072cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev) 107339977f4bSHao Fang { 107439977f4bSHao Fang qm->pdev = pdev; 107558ca0060SWeili Qian qm->ver = pdev->revision; 1076223a41f5SYang Shen if (pdev->revision >= QM_HW_V3) 1077223a41f5SYang Shen qm->algs = "zlib\ngzip\ndeflate\nlz77_zstd"; 1078223a41f5SYang Shen else 10799e00df71SZhangfei Gao qm->algs = "zlib\ngzip"; 1080f8408d2bSKai Ye qm->mode = uacce_mode; 108139977f4bSHao Fang qm->sqe_size = HZIP_SQE_SIZE; 108239977f4bSHao Fang qm->dev_name = hisi_zip_name; 1083d9701f8dSWeili Qian 1084fae74feaSShameer Kolothum qm->fun_type = (pdev->device == PCI_DEVICE_ID_HUAWEI_ZIP_PF) ? 1085cfd66a66SLongfang Liu QM_HW_PF : QM_HW_VF; 1086d9701f8dSWeili Qian if (qm->fun_type == QM_HW_PF) { 1087d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_BASE; 1088d9701f8dSWeili Qian qm->qp_num = pf_q_num; 10892fcb4cc3SSihang Chen qm->debug.curr_qm_qp_num = pf_q_num; 1090d9701f8dSWeili Qian qm->qm_list = &zip_devices; 1091d9701f8dSWeili Qian } else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) { 1092d9701f8dSWeili Qian /* 1093d9701f8dSWeili Qian * have no way to get qm configure in VM in v1 hardware, 1094d9701f8dSWeili Qian * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force 1095d9701f8dSWeili Qian * to trigger only one VF in v1 hardware. 1096d9701f8dSWeili Qian * 1097d9701f8dSWeili Qian * v2 hardware has no such problem. 1098d9701f8dSWeili Qian */ 1099d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_NUM; 1100d9701f8dSWeili Qian qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM; 1101d9701f8dSWeili Qian } 1102cfd66a66SLongfang Liu 11033099fc9cSWeili Qian return hisi_qm_init(qm); 11041dc44035SYang Shen } 11051dc44035SYang Shen 11061dc44035SYang Shen static void hisi_zip_qm_uninit(struct hisi_qm *qm) 11071dc44035SYang Shen { 11081dc44035SYang Shen hisi_qm_uninit(qm); 110939977f4bSHao Fang } 111039977f4bSHao Fang 1111cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip) 1112cfd66a66SLongfang Liu { 111338a9eb81SKai Ye u32 type_rate = HZIP_SHAPER_RATE_COMPRESS; 1114cfd66a66SLongfang Liu struct hisi_qm *qm = &hisi_zip->qm; 1115cfd66a66SLongfang Liu int ret; 1116cfd66a66SLongfang Liu 111739977f4bSHao Fang if (qm->fun_type == QM_HW_PF) { 111839977f4bSHao Fang ret = hisi_zip_pf_probe_init(hisi_zip); 111939977f4bSHao Fang if (ret) 112039977f4bSHao Fang return ret; 112138a9eb81SKai Ye /* enable shaper type 0 */ 112238a9eb81SKai Ye if (qm->ver >= QM_HW_V3) { 112338a9eb81SKai Ye type_rate |= QM_SHAPER_ENABLE; 112438a9eb81SKai Ye 112538a9eb81SKai Ye /* ZIP need to enable shaper type 1 */ 112638a9eb81SKai Ye type_rate |= HZIP_SHAPER_RATE_DECOMPRESS << QM_SHAPER_TYPE1_OFFSET; 112738a9eb81SKai Ye qm->type_rate = type_rate; 112838a9eb81SKai Ye } 1129cfd66a66SLongfang Liu } 1130cfd66a66SLongfang Liu 1131cfd66a66SLongfang Liu return 0; 1132cfd66a66SLongfang Liu } 1133cfd66a66SLongfang Liu 1134cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id) 1135cfd66a66SLongfang Liu { 1136cfd66a66SLongfang Liu struct hisi_zip *hisi_zip; 1137cfd66a66SLongfang Liu struct hisi_qm *qm; 1138cfd66a66SLongfang Liu int ret; 1139cfd66a66SLongfang Liu 1140cfd66a66SLongfang Liu hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL); 1141cfd66a66SLongfang Liu if (!hisi_zip) 1142cfd66a66SLongfang Liu return -ENOMEM; 1143cfd66a66SLongfang Liu 1144cfd66a66SLongfang Liu qm = &hisi_zip->qm; 1145cfd66a66SLongfang Liu 1146cfd66a66SLongfang Liu ret = hisi_zip_qm_init(qm, pdev); 1147cfd66a66SLongfang Liu if (ret) { 1148cfd66a66SLongfang Liu pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret); 1149cfd66a66SLongfang Liu return ret; 1150cfd66a66SLongfang Liu } 1151cfd66a66SLongfang Liu 1152cfd66a66SLongfang Liu ret = hisi_zip_probe_init(hisi_zip); 1153cfd66a66SLongfang Liu if (ret) { 1154cfd66a66SLongfang Liu pci_err(pdev, "Failed to probe (%d)!\n", ret); 1155cfd66a66SLongfang Liu goto err_qm_uninit; 115639977f4bSHao Fang } 115739977f4bSHao Fang 115839977f4bSHao Fang ret = hisi_qm_start(qm); 115939977f4bSHao Fang if (ret) 11603d29e98dSYang Shen goto err_dev_err_uninit; 116139977f4bSHao Fang 11624b33f057SShukun Tan ret = hisi_zip_debugfs_init(qm); 116339977f4bSHao Fang if (ret) 1164b1a25820SYang Shen pci_err(pdev, "failed to init debugfs (%d)!\n", ret); 116539977f4bSHao Fang 11663d29e98dSYang Shen ret = hisi_qm_alg_register(qm, &zip_devices); 11673d29e98dSYang Shen if (ret < 0) { 1168b1a25820SYang Shen pci_err(pdev, "failed to register driver to crypto!\n"); 11693d29e98dSYang Shen goto err_qm_stop; 11703d29e98dSYang Shen } 117139977f4bSHao Fang 11729e00df71SZhangfei Gao if (qm->uacce) { 11739e00df71SZhangfei Gao ret = uacce_register(qm->uacce); 1174b1a25820SYang Shen if (ret) { 1175b1a25820SYang Shen pci_err(pdev, "failed to register uacce (%d)!\n", ret); 11763d29e98dSYang Shen goto err_qm_alg_unregister; 11779e00df71SZhangfei Gao } 1178b1a25820SYang Shen } 11799e00df71SZhangfei Gao 118039977f4bSHao Fang if (qm->fun_type == QM_HW_PF && vfs_num > 0) { 1181cd1b7ae3SShukun Tan ret = hisi_qm_sriov_enable(pdev, vfs_num); 118239977f4bSHao Fang if (ret < 0) 11833d29e98dSYang Shen goto err_qm_alg_unregister; 118439977f4bSHao Fang } 118539977f4bSHao Fang 1186607c191bSWeili Qian hisi_qm_pm_init(qm); 1187607c191bSWeili Qian 118839977f4bSHao Fang return 0; 118939977f4bSHao Fang 11903d29e98dSYang Shen err_qm_alg_unregister: 11913d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 11923d29e98dSYang Shen 11933d29e98dSYang Shen err_qm_stop: 11944b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 1195e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 11963d29e98dSYang Shen 11973d29e98dSYang Shen err_dev_err_uninit: 11985bfabd50SKai Ye hisi_zip_show_last_regs_uninit(qm); 11993d29e98dSYang Shen hisi_qm_dev_err_uninit(qm); 12003d29e98dSYang Shen 120139977f4bSHao Fang err_qm_uninit: 12021dc44035SYang Shen hisi_zip_qm_uninit(qm); 1203cfd66a66SLongfang Liu 120439977f4bSHao Fang return ret; 120539977f4bSHao Fang } 120639977f4bSHao Fang 120762c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev) 120862c455caSZhou Wang { 1209d8140b87SYang Shen struct hisi_qm *qm = pci_get_drvdata(pdev); 121062c455caSZhou Wang 1211607c191bSWeili Qian hisi_qm_pm_uninit(qm); 1212daa31783SWeili Qian hisi_qm_wait_task_finish(qm, &zip_devices); 12133d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 12143d29e98dSYang Shen 1215619e464aSShukun Tan if (qm->fun_type == QM_HW_PF && qm->vfs_num) 12163e9954feSWeili Qian hisi_qm_sriov_disable(pdev, true); 121779e09f30SZhou Wang 12184b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 1219e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 12205bfabd50SKai Ye hisi_zip_show_last_regs_uninit(qm); 1221eaebf4c3SShukun Tan hisi_qm_dev_err_uninit(qm); 12221dc44035SYang Shen hisi_zip_qm_uninit(qm); 122362c455caSZhou Wang } 122462c455caSZhou Wang 1225607c191bSWeili Qian static const struct dev_pm_ops hisi_zip_pm_ops = { 1226607c191bSWeili Qian SET_RUNTIME_PM_OPS(hisi_qm_suspend, hisi_qm_resume, NULL) 1227607c191bSWeili Qian }; 1228607c191bSWeili Qian 122962c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = { 1230f826e6efSShukun Tan .error_detected = hisi_qm_dev_err_detected, 123184c9b780SShukun Tan .slot_reset = hisi_qm_dev_slot_reset, 12327ce396faSShukun Tan .reset_prepare = hisi_qm_reset_prepare, 12337ce396faSShukun Tan .reset_done = hisi_qm_reset_done, 123462c455caSZhou Wang }; 123562c455caSZhou Wang 123662c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = { 123762c455caSZhou Wang .name = "hisi_zip", 123862c455caSZhou Wang .id_table = hisi_zip_dev_ids, 123962c455caSZhou Wang .probe = hisi_zip_probe, 124062c455caSZhou Wang .remove = hisi_zip_remove, 1241bf6a7a5aSArnd Bergmann .sriov_configure = IS_ENABLED(CONFIG_PCI_IOV) ? 1242cd1b7ae3SShukun Tan hisi_qm_sriov_configure : NULL, 124362c455caSZhou Wang .err_handler = &hisi_zip_err_handler, 124464dfe495SYang Shen .shutdown = hisi_qm_dev_shutdown, 1245607c191bSWeili Qian .driver.pm = &hisi_zip_pm_ops, 124662c455caSZhou Wang }; 124762c455caSZhou Wang 1248442fbc09SShameer Kolothum struct pci_driver *hisi_zip_get_pf_driver(void) 1249442fbc09SShameer Kolothum { 1250442fbc09SShameer Kolothum return &hisi_zip_pci_driver; 1251442fbc09SShameer Kolothum } 1252442fbc09SShameer Kolothum EXPORT_SYMBOL_GPL(hisi_zip_get_pf_driver); 1253442fbc09SShameer Kolothum 125472c7a68dSZhou Wang static void hisi_zip_register_debugfs(void) 125572c7a68dSZhou Wang { 125672c7a68dSZhou Wang if (!debugfs_initialized()) 125772c7a68dSZhou Wang return; 125872c7a68dSZhou Wang 125972c7a68dSZhou Wang hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL); 126072c7a68dSZhou Wang } 126172c7a68dSZhou Wang 126272c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void) 126372c7a68dSZhou Wang { 126472c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 126572c7a68dSZhou Wang } 126672c7a68dSZhou Wang 126762c455caSZhou Wang static int __init hisi_zip_init(void) 126862c455caSZhou Wang { 126962c455caSZhou Wang int ret; 127062c455caSZhou Wang 127118f1ab3fSShukun Tan hisi_qm_init_list(&zip_devices); 127272c7a68dSZhou Wang hisi_zip_register_debugfs(); 127372c7a68dSZhou Wang 127462c455caSZhou Wang ret = pci_register_driver(&hisi_zip_pci_driver); 127562c455caSZhou Wang if (ret < 0) { 127672c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 12772ca73193SYang Shen pr_err("Failed to register pci driver.\n"); 12782ca73193SYang Shen } 127972c7a68dSZhou Wang 128062c455caSZhou Wang return ret; 128162c455caSZhou Wang } 128262c455caSZhou Wang 128362c455caSZhou Wang static void __exit hisi_zip_exit(void) 128462c455caSZhou Wang { 128562c455caSZhou Wang pci_unregister_driver(&hisi_zip_pci_driver); 128672c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 128762c455caSZhou Wang } 128862c455caSZhou Wang 128962c455caSZhou Wang module_init(hisi_zip_init); 129062c455caSZhou Wang module_exit(hisi_zip_exit); 129162c455caSZhou Wang 129262c455caSZhou Wang MODULE_LICENSE("GPL v2"); 129362c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>"); 129462c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator"); 1295