162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0 262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */ 362c455caSZhou Wang #include <linux/acpi.h> 462c455caSZhou Wang #include <linux/aer.h> 562c455caSZhou Wang #include <linux/bitops.h> 672c7a68dSZhou Wang #include <linux/debugfs.h> 762c455caSZhou Wang #include <linux/init.h> 862c455caSZhou Wang #include <linux/io.h> 962c455caSZhou Wang #include <linux/kernel.h> 1062c455caSZhou Wang #include <linux/module.h> 1162c455caSZhou Wang #include <linux/pci.h> 1272c7a68dSZhou Wang #include <linux/seq_file.h> 1362c455caSZhou Wang #include <linux/topology.h> 149e00df71SZhangfei Gao #include <linux/uacce.h> 1562c455caSZhou Wang #include "zip.h" 1662c455caSZhou Wang 1762c455caSZhou Wang #define PCI_DEVICE_ID_ZIP_PF 0xa250 1879e09f30SZhou Wang #define PCI_DEVICE_ID_ZIP_VF 0xa251 1962c455caSZhou Wang 2062c455caSZhou Wang #define HZIP_QUEUE_NUM_V1 4096 2162c455caSZhou Wang #define HZIP_QUEUE_NUM_V2 1024 2262c455caSZhou Wang 2362c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL 0x301004 2462c455caSZhou Wang #define COMP0_ENABLE BIT(0) 2562c455caSZhou Wang #define COMP1_ENABLE BIT(1) 2662c455caSZhou Wang #define DECOMP0_ENABLE BIT(2) 2762c455caSZhou Wang #define DECOMP1_ENABLE BIT(3) 2862c455caSZhou Wang #define DECOMP2_ENABLE BIT(4) 2962c455caSZhou Wang #define DECOMP3_ENABLE BIT(5) 3062c455caSZhou Wang #define DECOMP4_ENABLE BIT(6) 3162c455caSZhou Wang #define DECOMP5_ENABLE BIT(7) 3215b0694fSYang Shen #define HZIP_ALL_COMP_DECOMP_EN (COMP0_ENABLE | COMP1_ENABLE | \ 3362c455caSZhou Wang DECOMP0_ENABLE | DECOMP1_ENABLE | \ 3462c455caSZhou Wang DECOMP2_ENABLE | DECOMP3_ENABLE | \ 3562c455caSZhou Wang DECOMP4_ENABLE | DECOMP5_ENABLE) 3615b0694fSYang Shen #define HZIP_DECOMP_CHECK_ENABLE BIT(16) 3772c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT 0x301008 3862c455caSZhou Wang 3962c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0 0x301040 4062c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1 0x301044 4162c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0 0x301060 4262c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1 0x301064 4315b0694fSYang Shen #define HZIP_CACHE_ALL_EN 0xffffffff 4462c455caSZhou Wang 4562c455caSZhou Wang #define HZIP_BD_RUSER_32_63 0x301110 4662c455caSZhou Wang #define HZIP_SGL_RUSER_32_63 0x30111c 4762c455caSZhou Wang #define HZIP_DATA_RUSER_32_63 0x301128 4862c455caSZhou Wang #define HZIP_DATA_WUSER_32_63 0x301134 4962c455caSZhou Wang #define HZIP_BD_WUSER_32_63 0x301140 5062c455caSZhou Wang 5172c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS 0x3040e4 5262c455caSZhou Wang 5372c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_0 0x302000 5472c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_1 0x303000 5572c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_0 0x304000 5672c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_1 0x305000 5772c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_2 0x306000 5872c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_3 0x307000 5972c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_4 0x308000 6072c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_5 0x309000 6162c455caSZhou Wang 6262c455caSZhou Wang #define HZIP_CORE_INT_SOURCE 0x3010A0 63eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG 0x3010A4 6484c9b780SShukun Tan #define HZIP_CORE_INT_SET 0x3010A8 6562c455caSZhou Wang #define HZIP_CORE_INT_STATUS 0x3010AC 6662c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC BIT(1) 6762c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO 0x301148 68de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB 0x301160 69de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB 0x301164 70de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB 0x301168 71de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENABLE 0x7FE 72f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT 16 73f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT 24 74eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_ALL GENMASK(10, 0) 7572c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM 2 7672c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM 6 7772c7a68dSZhou Wang #define HZIP_CORE_NUM (HZIP_COMP_CORE_NUM + \ 7872c7a68dSZhou Wang HZIP_DECOMP_CORE_NUM) 7962c455caSZhou Wang #define HZIP_SQE_SIZE 128 8072c7a68dSZhou Wang #define HZIP_SQ_SIZE (HZIP_SQE_SIZE * QM_Q_DEPTH) 8162c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM 64 8262c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE 0 8362c455caSZhou Wang 8472c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE 0x301000 8515b0694fSYang Shen #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT BIT(0) 8684c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL 0x30100C 8784c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE BIT(14) 8884c9b780SShukun Tan #define HZIP_WR_PORT BIT(11) 8962c455caSZhou Wang 9072c7a68dSZhou Wang #define HZIP_BUF_SIZE 22 91c31dc9feSShukun Tan #define HZIP_SQE_MASK_OFFSET 64 92c31dc9feSShukun Tan #define HZIP_SQE_MASK_LEN 48 9362c455caSZhou Wang 9462c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip"; 9572c7a68dSZhou Wang static struct dentry *hzip_debugfs_root; 9662c455caSZhou Wang 9762c455caSZhou Wang struct hisi_zip_hw_error { 9862c455caSZhou Wang u32 int_msk; 9962c455caSZhou Wang const char *msg; 10062c455caSZhou Wang }; 10162c455caSZhou Wang 1026621e649SLongfang Liu struct zip_dfx_item { 1036621e649SLongfang Liu const char *name; 1046621e649SLongfang Liu u32 offset; 1056621e649SLongfang Liu }; 1066621e649SLongfang Liu 1073d29e98dSYang Shen static struct hisi_qm_list zip_devices = { 1083d29e98dSYang Shen .register_to_crypto = hisi_zip_register_to_crypto, 1093d29e98dSYang Shen .unregister_from_crypto = hisi_zip_unregister_from_crypto, 1103d29e98dSYang Shen }; 1113d29e98dSYang Shen 1126621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = { 1136621e649SLongfang Liu {"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)}, 1146621e649SLongfang Liu {"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)}, 1156621e649SLongfang Liu {"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)}, 1166621e649SLongfang Liu {"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)}, 1176621e649SLongfang Liu }; 1186621e649SLongfang Liu 11962c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = { 12062c455caSZhou Wang { .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" }, 12162c455caSZhou Wang { .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" }, 12262c455caSZhou Wang { .int_msk = BIT(2), .msg = "zip_axi_rresp_err" }, 12362c455caSZhou Wang { .int_msk = BIT(3), .msg = "zip_axi_bresp_err" }, 12462c455caSZhou Wang { .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" }, 12562c455caSZhou Wang { .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" }, 12662c455caSZhou Wang { .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" }, 12762c455caSZhou Wang { .int_msk = BIT(7), .msg = "zip_pre_in_data_err" }, 12862c455caSZhou Wang { .int_msk = BIT(8), .msg = "zip_com_inf_err" }, 12962c455caSZhou Wang { .int_msk = BIT(9), .msg = "zip_enc_inf_err" }, 13062c455caSZhou Wang { .int_msk = BIT(10), .msg = "zip_pre_out_err" }, 13162c455caSZhou Wang { /* sentinel */ } 13262c455caSZhou Wang }; 13362c455caSZhou Wang 13472c7a68dSZhou Wang enum ctrl_debug_file_index { 13572c7a68dSZhou Wang HZIP_CURRENT_QM, 13672c7a68dSZhou Wang HZIP_CLEAR_ENABLE, 13772c7a68dSZhou Wang HZIP_DEBUG_FILE_NUM, 13872c7a68dSZhou Wang }; 13972c7a68dSZhou Wang 14072c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = { 14172c7a68dSZhou Wang [HZIP_CURRENT_QM] = "current_qm", 14272c7a68dSZhou Wang [HZIP_CLEAR_ENABLE] = "clear_enable", 14372c7a68dSZhou Wang }; 14472c7a68dSZhou Wang 14572c7a68dSZhou Wang struct ctrl_debug_file { 14672c7a68dSZhou Wang enum ctrl_debug_file_index index; 14772c7a68dSZhou Wang spinlock_t lock; 14872c7a68dSZhou Wang struct hisi_zip_ctrl *ctrl; 14972c7a68dSZhou Wang }; 15072c7a68dSZhou Wang 15162c455caSZhou Wang /* 15262c455caSZhou Wang * One ZIP controller has one PF and multiple VFs, some global configurations 15362c455caSZhou Wang * which PF has need this structure. 15462c455caSZhou Wang * 15562c455caSZhou Wang * Just relevant for PF. 15662c455caSZhou Wang */ 15762c455caSZhou Wang struct hisi_zip_ctrl { 15862c455caSZhou Wang struct hisi_zip *hisi_zip; 15972c7a68dSZhou Wang struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM]; 16072c7a68dSZhou Wang }; 16172c7a68dSZhou Wang 16272c7a68dSZhou Wang enum { 16372c7a68dSZhou Wang HZIP_COMP_CORE0, 16472c7a68dSZhou Wang HZIP_COMP_CORE1, 16572c7a68dSZhou Wang HZIP_DECOMP_CORE0, 16672c7a68dSZhou Wang HZIP_DECOMP_CORE1, 16772c7a68dSZhou Wang HZIP_DECOMP_CORE2, 16872c7a68dSZhou Wang HZIP_DECOMP_CORE3, 16972c7a68dSZhou Wang HZIP_DECOMP_CORE4, 17072c7a68dSZhou Wang HZIP_DECOMP_CORE5, 17172c7a68dSZhou Wang }; 17272c7a68dSZhou Wang 17372c7a68dSZhou Wang static const u64 core_offsets[] = { 17472c7a68dSZhou Wang [HZIP_COMP_CORE0] = 0x302000, 17572c7a68dSZhou Wang [HZIP_COMP_CORE1] = 0x303000, 17672c7a68dSZhou Wang [HZIP_DECOMP_CORE0] = 0x304000, 17772c7a68dSZhou Wang [HZIP_DECOMP_CORE1] = 0x305000, 17872c7a68dSZhou Wang [HZIP_DECOMP_CORE2] = 0x306000, 17972c7a68dSZhou Wang [HZIP_DECOMP_CORE3] = 0x307000, 18072c7a68dSZhou Wang [HZIP_DECOMP_CORE4] = 0x308000, 18172c7a68dSZhou Wang [HZIP_DECOMP_CORE5] = 0x309000, 18272c7a68dSZhou Wang }; 18372c7a68dSZhou Wang 1848f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = { 18572c7a68dSZhou Wang {"HZIP_GET_BD_NUM ", 0x00ull}, 18672c7a68dSZhou Wang {"HZIP_GET_RIGHT_BD ", 0x04ull}, 18772c7a68dSZhou Wang {"HZIP_GET_ERROR_BD ", 0x08ull}, 18872c7a68dSZhou Wang {"HZIP_DONE_BD_NUM ", 0x0cull}, 18972c7a68dSZhou Wang {"HZIP_WORK_CYCLE ", 0x10ull}, 19072c7a68dSZhou Wang {"HZIP_IDLE_CYCLE ", 0x18ull}, 19172c7a68dSZhou Wang {"HZIP_MAX_DELAY ", 0x20ull}, 19272c7a68dSZhou Wang {"HZIP_MIN_DELAY ", 0x24ull}, 19372c7a68dSZhou Wang {"HZIP_AVG_DELAY ", 0x28ull}, 19472c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_DATA ", 0x30ull}, 19572c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_ADDR ", 0x34ull}, 19672c7a68dSZhou Wang {"HZIP_COMSUMED_BYTE ", 0x38ull}, 19772c7a68dSZhou Wang {"HZIP_PRODUCED_BYTE ", 0x40ull}, 19872c7a68dSZhou Wang {"HZIP_COMP_INF ", 0x70ull}, 19972c7a68dSZhou Wang {"HZIP_PRE_OUT ", 0x78ull}, 20072c7a68dSZhou Wang {"HZIP_BD_RD ", 0x7cull}, 20172c7a68dSZhou Wang {"HZIP_BD_WR ", 0x80ull}, 20272c7a68dSZhou Wang {"HZIP_GET_BD_AXI_ERR_NUM ", 0x84ull}, 20372c7a68dSZhou Wang {"HZIP_GET_BD_PARSE_ERR_NUM ", 0x88ull}, 20472c7a68dSZhou Wang {"HZIP_ADD_BD_AXI_ERR_NUM ", 0x8cull}, 20572c7a68dSZhou Wang {"HZIP_DECOMP_STF_RELOAD_CURR_ST ", 0x94ull}, 20672c7a68dSZhou Wang {"HZIP_DECOMP_LZ77_CURR_ST ", 0x9cull}, 20762c455caSZhou Wang }; 20862c455caSZhou Wang 20962c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp) 21062c455caSZhou Wang { 21120b291f5SShukun Tan return q_num_set(val, kp, PCI_DEVICE_ID_ZIP_PF); 21262c455caSZhou Wang } 21362c455caSZhou Wang 21462c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = { 21562c455caSZhou Wang .set = pf_q_num_set, 21662c455caSZhou Wang .get = param_get_int, 21762c455caSZhou Wang }; 21862c455caSZhou Wang 21962c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM; 22062c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444); 2210542a941SLongfang Liu MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)"); 22262c455caSZhou Wang 22335ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = { 22435ee280fSHao Fang .set = vfs_num_set, 22535ee280fSHao Fang .get = param_get_int, 22635ee280fSHao Fang }; 22735ee280fSHao Fang 22839977f4bSHao Fang static u32 vfs_num; 22935ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444); 23035ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)"); 23139977f4bSHao Fang 23262c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = { 23362c455caSZhou Wang { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) }, 23479e09f30SZhou Wang { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) }, 23562c455caSZhou Wang { 0, } 23662c455caSZhou Wang }; 23762c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids); 23862c455caSZhou Wang 239813ec3f1SBarry Song int zip_create_qps(struct hisi_qp **qps, int qp_num, int node) 24062c455caSZhou Wang { 241813ec3f1SBarry Song if (node == NUMA_NO_NODE) 242813ec3f1SBarry Song node = cpu_to_node(smp_processor_id()); 24362c455caSZhou Wang 24418f1ab3fSShukun Tan return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps); 24562c455caSZhou Wang } 24662c455caSZhou Wang 24784c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm) 24862c455caSZhou Wang { 24984c9b780SShukun Tan void __iomem *base = qm->io_base; 25062c455caSZhou Wang 25162c455caSZhou Wang /* qm user domain */ 25262c455caSZhou Wang writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1); 25362c455caSZhou Wang writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE); 25462c455caSZhou Wang writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1); 25562c455caSZhou Wang writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE); 25662c455caSZhou Wang writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE); 25762c455caSZhou Wang 25862c455caSZhou Wang /* qm cache */ 25962c455caSZhou Wang writel(AXI_M_CFG, base + QM_AXI_M_CFG); 26062c455caSZhou Wang writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE); 2612ca73193SYang Shen 26262c455caSZhou Wang /* disable FLR triggered by BME(bus master enable) */ 26362c455caSZhou Wang writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG); 26462c455caSZhou Wang writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE); 26562c455caSZhou Wang 26662c455caSZhou Wang /* cache */ 26715b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0); 26815b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1); 26915b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0); 27015b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1); 27162c455caSZhou Wang 27262c455caSZhou Wang /* user domain configurations */ 27362c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63); 27462c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63); 27562c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63); 2769e00df71SZhangfei Gao 27784c9b780SShukun Tan if (qm->use_sva) { 2789e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63); 2799e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63); 2809e00df71SZhangfei Gao } else { 28162c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63); 28262c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63); 2839e00df71SZhangfei Gao } 28462c455caSZhou Wang 28562c455caSZhou Wang /* let's open all compression/decompression cores */ 28615b0694fSYang Shen writel(HZIP_DECOMP_CHECK_ENABLE | HZIP_ALL_COMP_DECOMP_EN, 28762c455caSZhou Wang base + HZIP_CLOCK_GATE_CTRL); 28862c455caSZhou Wang 2892a928693SYang Shen /* enable sqc,cqc writeback */ 29062c455caSZhou Wang writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE | 29162c455caSZhou Wang CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) | 29262c455caSZhou Wang FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL); 29384c9b780SShukun Tan 29484c9b780SShukun Tan return 0; 29562c455caSZhou Wang } 29662c455caSZhou Wang 297eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm) 29862c455caSZhou Wang { 2997ce396faSShukun Tan u32 val; 3007ce396faSShukun Tan 30162c455caSZhou Wang if (qm->ver == QM_HW_V1) { 302eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, 303eaebf4c3SShukun Tan qm->io_base + HZIP_CORE_INT_MASK_REG); 304ee1788c6SZhou Wang dev_info(&qm->pdev->dev, "Does not support hw error handle\n"); 30562c455caSZhou Wang return; 30662c455caSZhou Wang } 30762c455caSZhou Wang 30862c455caSZhou Wang /* clear ZIP hw error source if having */ 309eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE); 310eaebf4c3SShukun Tan 311de3daf4bSShukun Tan /* configure error type */ 312de3daf4bSShukun Tan writel(0x1, qm->io_base + HZIP_CORE_INT_RAS_CE_ENB); 313de3daf4bSShukun Tan writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB); 314de3daf4bSShukun Tan writel(HZIP_CORE_INT_RAS_NFE_ENABLE, 315de3daf4bSShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 316de3daf4bSShukun Tan 31762c455caSZhou Wang /* enable ZIP hw error interrupts */ 318eaebf4c3SShukun Tan writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG); 3197ce396faSShukun Tan 3207ce396faSShukun Tan /* enable ZIP block master OOO when m-bit error occur */ 3217ce396faSShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 3227ce396faSShukun Tan val = val | HZIP_AXI_SHUTDOWN_ENABLE; 3237ce396faSShukun Tan writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 32462c455caSZhou Wang } 325eaebf4c3SShukun Tan 326eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm) 327eaebf4c3SShukun Tan { 3287ce396faSShukun Tan u32 val; 3297ce396faSShukun Tan 330eaebf4c3SShukun Tan /* disable ZIP hw error interrupts */ 331eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG); 3327ce396faSShukun Tan 3337ce396faSShukun Tan /* disable ZIP block master OOO when m-bit error occur */ 3347ce396faSShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 3357ce396faSShukun Tan val = val & ~HZIP_AXI_SHUTDOWN_ENABLE; 3367ce396faSShukun Tan writel(val, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 33762c455caSZhou Wang } 33862c455caSZhou Wang 33972c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file) 34072c7a68dSZhou Wang { 34172c7a68dSZhou Wang struct hisi_zip *hisi_zip = file->ctrl->hisi_zip; 34272c7a68dSZhou Wang 34372c7a68dSZhou Wang return &hisi_zip->qm; 34472c7a68dSZhou Wang } 34572c7a68dSZhou Wang 34672c7a68dSZhou Wang static u32 current_qm_read(struct ctrl_debug_file *file) 34772c7a68dSZhou Wang { 34872c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 34972c7a68dSZhou Wang 35072c7a68dSZhou Wang return readl(qm->io_base + QM_DFX_MB_CNT_VF); 35172c7a68dSZhou Wang } 35272c7a68dSZhou Wang 35372c7a68dSZhou Wang static int current_qm_write(struct ctrl_debug_file *file, u32 val) 35472c7a68dSZhou Wang { 35572c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 35672c7a68dSZhou Wang u32 vfq_num; 35772c7a68dSZhou Wang u32 tmp; 35872c7a68dSZhou Wang 359619e464aSShukun Tan if (val > qm->vfs_num) 36072c7a68dSZhou Wang return -EINVAL; 36172c7a68dSZhou Wang 3622a928693SYang Shen /* According PF or VF Dev ID to calculation curr_qm_qp_num and store */ 36372c7a68dSZhou Wang if (val == 0) { 36472c7a68dSZhou Wang qm->debug.curr_qm_qp_num = qm->qp_num; 36572c7a68dSZhou Wang } else { 366619e464aSShukun Tan vfq_num = (qm->ctrl_qp_num - qm->qp_num) / qm->vfs_num; 367619e464aSShukun Tan if (val == qm->vfs_num) 36872c7a68dSZhou Wang qm->debug.curr_qm_qp_num = qm->ctrl_qp_num - 369619e464aSShukun Tan qm->qp_num - (qm->vfs_num - 1) * vfq_num; 37072c7a68dSZhou Wang else 37172c7a68dSZhou Wang qm->debug.curr_qm_qp_num = vfq_num; 37272c7a68dSZhou Wang } 37372c7a68dSZhou Wang 37472c7a68dSZhou Wang writel(val, qm->io_base + QM_DFX_MB_CNT_VF); 37572c7a68dSZhou Wang writel(val, qm->io_base + QM_DFX_DB_CNT_VF); 37672c7a68dSZhou Wang 37772c7a68dSZhou Wang tmp = val | 37872c7a68dSZhou Wang (readl(qm->io_base + QM_DFX_SQE_CNT_VF_SQN) & CURRENT_Q_MASK); 37972c7a68dSZhou Wang writel(tmp, qm->io_base + QM_DFX_SQE_CNT_VF_SQN); 38072c7a68dSZhou Wang 38172c7a68dSZhou Wang tmp = val | 38272c7a68dSZhou Wang (readl(qm->io_base + QM_DFX_CQE_CNT_VF_CQN) & CURRENT_Q_MASK); 38372c7a68dSZhou Wang writel(tmp, qm->io_base + QM_DFX_CQE_CNT_VF_CQN); 38472c7a68dSZhou Wang 38572c7a68dSZhou Wang return 0; 38672c7a68dSZhou Wang } 38772c7a68dSZhou Wang 38872c7a68dSZhou Wang static u32 clear_enable_read(struct ctrl_debug_file *file) 38972c7a68dSZhou Wang { 39072c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 39172c7a68dSZhou Wang 39272c7a68dSZhou Wang return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 39315b0694fSYang Shen HZIP_SOFT_CTRL_CNT_CLR_CE_BIT; 39472c7a68dSZhou Wang } 39572c7a68dSZhou Wang 39672c7a68dSZhou Wang static int clear_enable_write(struct ctrl_debug_file *file, u32 val) 39772c7a68dSZhou Wang { 39872c7a68dSZhou Wang struct hisi_qm *qm = file_to_qm(file); 39972c7a68dSZhou Wang u32 tmp; 40072c7a68dSZhou Wang 40172c7a68dSZhou Wang if (val != 1 && val != 0) 40272c7a68dSZhou Wang return -EINVAL; 40372c7a68dSZhou Wang 40472c7a68dSZhou Wang tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 40515b0694fSYang Shen ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val; 40672c7a68dSZhou Wang writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 40772c7a68dSZhou Wang 40872c7a68dSZhou Wang return 0; 40972c7a68dSZhou Wang } 41072c7a68dSZhou Wang 41115b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf, 41272c7a68dSZhou Wang size_t count, loff_t *pos) 41372c7a68dSZhou Wang { 41472c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 41572c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 41672c7a68dSZhou Wang u32 val; 41772c7a68dSZhou Wang int ret; 41872c7a68dSZhou Wang 41972c7a68dSZhou Wang spin_lock_irq(&file->lock); 42072c7a68dSZhou Wang switch (file->index) { 42172c7a68dSZhou Wang case HZIP_CURRENT_QM: 42272c7a68dSZhou Wang val = current_qm_read(file); 42372c7a68dSZhou Wang break; 42472c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 42572c7a68dSZhou Wang val = clear_enable_read(file); 42672c7a68dSZhou Wang break; 42772c7a68dSZhou Wang default: 42872c7a68dSZhou Wang spin_unlock_irq(&file->lock); 42972c7a68dSZhou Wang return -EINVAL; 43072c7a68dSZhou Wang } 43172c7a68dSZhou Wang spin_unlock_irq(&file->lock); 432533b2079SYang Shen ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val); 43372c7a68dSZhou Wang return simple_read_from_buffer(buf, count, pos, tbuf, ret); 43472c7a68dSZhou Wang } 43572c7a68dSZhou Wang 43615b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_write(struct file *filp, 43715b0694fSYang Shen const char __user *buf, 43872c7a68dSZhou Wang size_t count, loff_t *pos) 43972c7a68dSZhou Wang { 44072c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 44172c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 44272c7a68dSZhou Wang unsigned long val; 44372c7a68dSZhou Wang int len, ret; 44472c7a68dSZhou Wang 44572c7a68dSZhou Wang if (*pos != 0) 44672c7a68dSZhou Wang return 0; 44772c7a68dSZhou Wang 44872c7a68dSZhou Wang if (count >= HZIP_BUF_SIZE) 44972c7a68dSZhou Wang return -ENOSPC; 45072c7a68dSZhou Wang 45172c7a68dSZhou Wang len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count); 45272c7a68dSZhou Wang if (len < 0) 45372c7a68dSZhou Wang return len; 45472c7a68dSZhou Wang 45572c7a68dSZhou Wang tbuf[len] = '\0'; 45672c7a68dSZhou Wang if (kstrtoul(tbuf, 0, &val)) 45772c7a68dSZhou Wang return -EFAULT; 45872c7a68dSZhou Wang 45972c7a68dSZhou Wang spin_lock_irq(&file->lock); 46072c7a68dSZhou Wang switch (file->index) { 46172c7a68dSZhou Wang case HZIP_CURRENT_QM: 46272c7a68dSZhou Wang ret = current_qm_write(file, val); 46372c7a68dSZhou Wang if (ret) 46472c7a68dSZhou Wang goto err_input; 46572c7a68dSZhou Wang break; 46672c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 46772c7a68dSZhou Wang ret = clear_enable_write(file, val); 46872c7a68dSZhou Wang if (ret) 46972c7a68dSZhou Wang goto err_input; 47072c7a68dSZhou Wang break; 47172c7a68dSZhou Wang default: 47272c7a68dSZhou Wang ret = -EINVAL; 47372c7a68dSZhou Wang goto err_input; 47472c7a68dSZhou Wang } 47572c7a68dSZhou Wang spin_unlock_irq(&file->lock); 47672c7a68dSZhou Wang 47772c7a68dSZhou Wang return count; 47872c7a68dSZhou Wang 47972c7a68dSZhou Wang err_input: 48072c7a68dSZhou Wang spin_unlock_irq(&file->lock); 48172c7a68dSZhou Wang return ret; 48272c7a68dSZhou Wang } 48372c7a68dSZhou Wang 48472c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = { 48572c7a68dSZhou Wang .owner = THIS_MODULE, 48672c7a68dSZhou Wang .open = simple_open, 48715b0694fSYang Shen .read = hisi_zip_ctrl_debug_read, 48815b0694fSYang Shen .write = hisi_zip_ctrl_debug_write, 48972c7a68dSZhou Wang }; 49072c7a68dSZhou Wang 4916621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val) 4926621e649SLongfang Liu { 4936621e649SLongfang Liu if (val) 4946621e649SLongfang Liu return -EINVAL; 4956621e649SLongfang Liu 4966621e649SLongfang Liu atomic64_set((atomic64_t *)data, 0); 4976621e649SLongfang Liu 4986621e649SLongfang Liu return 0; 4996621e649SLongfang Liu } 5006621e649SLongfang Liu 5016621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val) 5026621e649SLongfang Liu { 5036621e649SLongfang Liu *val = atomic64_read((atomic64_t *)data); 5046621e649SLongfang Liu 5056621e649SLongfang Liu return 0; 5066621e649SLongfang Liu } 5076621e649SLongfang Liu 5086621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get, 5096621e649SLongfang Liu zip_debugfs_atomic64_set, "%llu\n"); 5106621e649SLongfang Liu 5114b33f057SShukun Tan static int hisi_zip_core_debug_init(struct hisi_qm *qm) 51272c7a68dSZhou Wang { 51372c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 51472c7a68dSZhou Wang struct debugfs_regset32 *regset; 5154a97bfc7SGreg Kroah-Hartman struct dentry *tmp_d; 51672c7a68dSZhou Wang char buf[HZIP_BUF_SIZE]; 51772c7a68dSZhou Wang int i; 51872c7a68dSZhou Wang 51972c7a68dSZhou Wang for (i = 0; i < HZIP_CORE_NUM; i++) { 52072c7a68dSZhou Wang if (i < HZIP_COMP_CORE_NUM) 521533b2079SYang Shen scnprintf(buf, sizeof(buf), "comp_core%d", i); 52272c7a68dSZhou Wang else 523533b2079SYang Shen scnprintf(buf, sizeof(buf), "decomp_core%d", 524533b2079SYang Shen i - HZIP_COMP_CORE_NUM); 52572c7a68dSZhou Wang 52672c7a68dSZhou Wang regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL); 52772c7a68dSZhou Wang if (!regset) 52872c7a68dSZhou Wang return -ENOENT; 52972c7a68dSZhou Wang 53072c7a68dSZhou Wang regset->regs = hzip_dfx_regs; 53172c7a68dSZhou Wang regset->nregs = ARRAY_SIZE(hzip_dfx_regs); 53272c7a68dSZhou Wang regset->base = qm->io_base + core_offsets[i]; 53372c7a68dSZhou Wang 5344b33f057SShukun Tan tmp_d = debugfs_create_dir(buf, qm->debug.debug_root); 5354a97bfc7SGreg Kroah-Hartman debugfs_create_regset32("regs", 0444, tmp_d, regset); 53672c7a68dSZhou Wang } 53772c7a68dSZhou Wang 53872c7a68dSZhou Wang return 0; 53972c7a68dSZhou Wang } 54072c7a68dSZhou Wang 5416621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm) 5426621e649SLongfang Liu { 5436621e649SLongfang Liu struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 5446621e649SLongfang Liu struct hisi_zip_dfx *dfx = &zip->dfx; 5456621e649SLongfang Liu struct dentry *tmp_dir; 5466621e649SLongfang Liu void *data; 5476621e649SLongfang Liu int i; 5486621e649SLongfang Liu 5496621e649SLongfang Liu tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root); 5506621e649SLongfang Liu for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) { 5516621e649SLongfang Liu data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset); 5526621e649SLongfang Liu debugfs_create_file(zip_dfx_files[i].name, 5534b33f057SShukun Tan 0644, tmp_dir, data, 5546621e649SLongfang Liu &zip_atomic64_ops); 5556621e649SLongfang Liu } 5566621e649SLongfang Liu } 5576621e649SLongfang Liu 5584b33f057SShukun Tan static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm) 55972c7a68dSZhou Wang { 5604b33f057SShukun Tan struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 56172c7a68dSZhou Wang int i; 56272c7a68dSZhou Wang 56372c7a68dSZhou Wang for (i = HZIP_CURRENT_QM; i < HZIP_DEBUG_FILE_NUM; i++) { 5644b33f057SShukun Tan spin_lock_init(&zip->ctrl->files[i].lock); 5654b33f057SShukun Tan zip->ctrl->files[i].ctrl = zip->ctrl; 5664b33f057SShukun Tan zip->ctrl->files[i].index = i; 56772c7a68dSZhou Wang 5684a97bfc7SGreg Kroah-Hartman debugfs_create_file(ctrl_debug_file_name[i], 0600, 5694b33f057SShukun Tan qm->debug.debug_root, 5704b33f057SShukun Tan zip->ctrl->files + i, 57172c7a68dSZhou Wang &ctrl_debug_fops); 57272c7a68dSZhou Wang } 57372c7a68dSZhou Wang 5744b33f057SShukun Tan return hisi_zip_core_debug_init(qm); 57572c7a68dSZhou Wang } 57672c7a68dSZhou Wang 5774b33f057SShukun Tan static int hisi_zip_debugfs_init(struct hisi_qm *qm) 57872c7a68dSZhou Wang { 57972c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 58072c7a68dSZhou Wang struct dentry *dev_d; 58172c7a68dSZhou Wang int ret; 58272c7a68dSZhou Wang 58372c7a68dSZhou Wang dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root); 58472c7a68dSZhou Wang 585c31dc9feSShukun Tan qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET; 586c31dc9feSShukun Tan qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN; 58772c7a68dSZhou Wang qm->debug.debug_root = dev_d; 58872c7a68dSZhou Wang ret = hisi_qm_debug_init(qm); 58972c7a68dSZhou Wang if (ret) 59072c7a68dSZhou Wang goto failed_to_create; 59172c7a68dSZhou Wang 59272c7a68dSZhou Wang if (qm->fun_type == QM_HW_PF) { 5934b33f057SShukun Tan ret = hisi_zip_ctrl_debug_init(qm); 59472c7a68dSZhou Wang if (ret) 59572c7a68dSZhou Wang goto failed_to_create; 59672c7a68dSZhou Wang } 59772c7a68dSZhou Wang 5986621e649SLongfang Liu hisi_zip_dfx_debug_init(qm); 5996621e649SLongfang Liu 60072c7a68dSZhou Wang return 0; 60172c7a68dSZhou Wang 60272c7a68dSZhou Wang failed_to_create: 60372c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 60472c7a68dSZhou Wang return ret; 60572c7a68dSZhou Wang } 60672c7a68dSZhou Wang 6074b33f057SShukun Tan static void hisi_zip_debug_regs_clear(struct hisi_qm *qm) 60872c7a68dSZhou Wang { 60972c7a68dSZhou Wang writel(0x0, qm->io_base + QM_DFX_MB_CNT_VF); 61072c7a68dSZhou Wang writel(0x0, qm->io_base + QM_DFX_DB_CNT_VF); 61172c7a68dSZhou Wang writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 61272c7a68dSZhou Wang 61372c7a68dSZhou Wang hisi_qm_debug_regs_clear(qm); 61472c7a68dSZhou Wang } 61572c7a68dSZhou Wang 6164b33f057SShukun Tan static void hisi_zip_debugfs_exit(struct hisi_qm *qm) 61772c7a68dSZhou Wang { 61872c7a68dSZhou Wang debugfs_remove_recursive(qm->debug.debug_root); 61972c7a68dSZhou Wang 6204b33f057SShukun Tan if (qm->fun_type == QM_HW_PF) { 6214b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 6224b33f057SShukun Tan qm->debug.curr_qm_qp_num = 0; 6234b33f057SShukun Tan } 62472c7a68dSZhou Wang } 62572c7a68dSZhou Wang 626f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts) 627f826e6efSShukun Tan { 628f826e6efSShukun Tan const struct hisi_zip_hw_error *err = zip_hw_error; 629f826e6efSShukun Tan struct device *dev = &qm->pdev->dev; 630f826e6efSShukun Tan u32 err_val; 631f826e6efSShukun Tan 632f826e6efSShukun Tan while (err->msg) { 633f826e6efSShukun Tan if (err->int_msk & err_sts) { 634f826e6efSShukun Tan dev_err(dev, "%s [error status=0x%x] found\n", 635f826e6efSShukun Tan err->msg, err->int_msk); 636f826e6efSShukun Tan 637f826e6efSShukun Tan if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) { 638f826e6efSShukun Tan err_val = readl(qm->io_base + 639f826e6efSShukun Tan HZIP_CORE_SRAM_ECC_ERR_INFO); 640f826e6efSShukun Tan dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n", 641f826e6efSShukun Tan ((err_val >> 642f826e6efSShukun Tan HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF)); 643f826e6efSShukun Tan } 644f826e6efSShukun Tan } 645f826e6efSShukun Tan err++; 646f826e6efSShukun Tan } 647f826e6efSShukun Tan } 648f826e6efSShukun Tan 649f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm) 650f826e6efSShukun Tan { 651f826e6efSShukun Tan return readl(qm->io_base + HZIP_CORE_INT_STATUS); 652f826e6efSShukun Tan } 653f826e6efSShukun Tan 65484c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts) 65584c9b780SShukun Tan { 65684c9b780SShukun Tan writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE); 65784c9b780SShukun Tan } 65884c9b780SShukun Tan 65984c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm) 66084c9b780SShukun Tan { 66184c9b780SShukun Tan u32 val; 66284c9b780SShukun Tan 66384c9b780SShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 66484c9b780SShukun Tan 66584c9b780SShukun Tan writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE, 66684c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 66784c9b780SShukun Tan 66884c9b780SShukun Tan writel(val | HZIP_AXI_SHUTDOWN_ENABLE, 66984c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 67084c9b780SShukun Tan } 67184c9b780SShukun Tan 67284c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm) 67384c9b780SShukun Tan { 67484c9b780SShukun Tan u32 nfe_enb; 67584c9b780SShukun Tan 67684c9b780SShukun Tan /* Disable ECC Mbit error report. */ 67784c9b780SShukun Tan nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 67884c9b780SShukun Tan writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC, 67984c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 68084c9b780SShukun Tan 68184c9b780SShukun Tan /* Inject zip ECC Mbit error to block master ooo. */ 68284c9b780SShukun Tan writel(HZIP_CORE_INT_STATUS_M_ECC, 68384c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_SET); 68484c9b780SShukun Tan } 68584c9b780SShukun Tan 686eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = { 68784c9b780SShukun Tan .hw_init = hisi_zip_set_user_domain_and_cache, 688eaebf4c3SShukun Tan .hw_err_enable = hisi_zip_hw_error_enable, 689eaebf4c3SShukun Tan .hw_err_disable = hisi_zip_hw_error_disable, 690f826e6efSShukun Tan .get_dev_hw_err_status = hisi_zip_get_hw_err_status, 69184c9b780SShukun Tan .clear_dev_hw_err_status = hisi_zip_clear_hw_err_status, 692f826e6efSShukun Tan .log_dev_hw_err = hisi_zip_log_hw_error, 69384c9b780SShukun Tan .open_axi_master_ooo = hisi_zip_open_axi_master_ooo, 69484c9b780SShukun Tan .close_axi_master_ooo = hisi_zip_close_axi_master_ooo, 695eaebf4c3SShukun Tan .err_info = { 696eaebf4c3SShukun Tan .ce = QM_BASE_CE, 697f826e6efSShukun Tan .nfe = QM_BASE_NFE | 698f826e6efSShukun Tan QM_ACC_WB_NOT_READY_TIMEOUT, 699eaebf4c3SShukun Tan .fe = 0, 70084c9b780SShukun Tan .ecc_2bits_mask = HZIP_CORE_INT_STATUS_M_ECC, 70184c9b780SShukun Tan .msi_wr_port = HZIP_WR_PORT, 70284c9b780SShukun Tan .acpi_rst = "ZRST", 70362c455caSZhou Wang } 704eaebf4c3SShukun Tan }; 70562c455caSZhou Wang 70662c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip) 70762c455caSZhou Wang { 70862c455caSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 70962c455caSZhou Wang struct hisi_zip_ctrl *ctrl; 71062c455caSZhou Wang 71162c455caSZhou Wang ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL); 71262c455caSZhou Wang if (!ctrl) 71362c455caSZhou Wang return -ENOMEM; 71462c455caSZhou Wang 71562c455caSZhou Wang hisi_zip->ctrl = ctrl; 71662c455caSZhou Wang ctrl->hisi_zip = hisi_zip; 71762c455caSZhou Wang 71858ca0060SWeili Qian if (qm->ver == QM_HW_V1) 71962c455caSZhou Wang qm->ctrl_qp_num = HZIP_QUEUE_NUM_V1; 72058ca0060SWeili Qian else 72162c455caSZhou Wang qm->ctrl_qp_num = HZIP_QUEUE_NUM_V2; 72262c455caSZhou Wang 723eaebf4c3SShukun Tan qm->err_ini = &hisi_zip_err_ini; 724eaebf4c3SShukun Tan 72584c9b780SShukun Tan hisi_zip_set_user_domain_and_cache(qm); 726eaebf4c3SShukun Tan hisi_qm_dev_err_init(qm); 7274b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 72862c455caSZhou Wang 72962c455caSZhou Wang return 0; 73062c455caSZhou Wang } 73162c455caSZhou Wang 732cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev) 73339977f4bSHao Fang { 73439977f4bSHao Fang qm->pdev = pdev; 73558ca0060SWeili Qian qm->ver = pdev->revision; 7369e00df71SZhangfei Gao qm->algs = "zlib\ngzip"; 73739977f4bSHao Fang qm->sqe_size = HZIP_SQE_SIZE; 73839977f4bSHao Fang qm->dev_name = hisi_zip_name; 739d9701f8dSWeili Qian 740cfd66a66SLongfang Liu qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ? 741cfd66a66SLongfang Liu QM_HW_PF : QM_HW_VF; 742d9701f8dSWeili Qian if (qm->fun_type == QM_HW_PF) { 743d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_BASE; 744d9701f8dSWeili Qian qm->qp_num = pf_q_num; 745d9701f8dSWeili Qian qm->qm_list = &zip_devices; 746d9701f8dSWeili Qian } else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) { 747d9701f8dSWeili Qian /* 748d9701f8dSWeili Qian * have no way to get qm configure in VM in v1 hardware, 749d9701f8dSWeili Qian * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force 750d9701f8dSWeili Qian * to trigger only one VF in v1 hardware. 751d9701f8dSWeili Qian * 752d9701f8dSWeili Qian * v2 hardware has no such problem. 753d9701f8dSWeili Qian */ 754d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_NUM; 755d9701f8dSWeili Qian qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM; 756d9701f8dSWeili Qian } 757cfd66a66SLongfang Liu 758cfd66a66SLongfang Liu return hisi_qm_init(qm); 75939977f4bSHao Fang } 76039977f4bSHao Fang 761cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip) 762cfd66a66SLongfang Liu { 763cfd66a66SLongfang Liu struct hisi_qm *qm = &hisi_zip->qm; 764cfd66a66SLongfang Liu int ret; 765cfd66a66SLongfang Liu 76639977f4bSHao Fang if (qm->fun_type == QM_HW_PF) { 76739977f4bSHao Fang ret = hisi_zip_pf_probe_init(hisi_zip); 76839977f4bSHao Fang if (ret) 76939977f4bSHao Fang return ret; 770cfd66a66SLongfang Liu } 771cfd66a66SLongfang Liu 772cfd66a66SLongfang Liu return 0; 773cfd66a66SLongfang Liu } 774cfd66a66SLongfang Liu 775cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id) 776cfd66a66SLongfang Liu { 777cfd66a66SLongfang Liu struct hisi_zip *hisi_zip; 778cfd66a66SLongfang Liu struct hisi_qm *qm; 779cfd66a66SLongfang Liu int ret; 780cfd66a66SLongfang Liu 781cfd66a66SLongfang Liu hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL); 782cfd66a66SLongfang Liu if (!hisi_zip) 783cfd66a66SLongfang Liu return -ENOMEM; 784cfd66a66SLongfang Liu 785cfd66a66SLongfang Liu qm = &hisi_zip->qm; 786cfd66a66SLongfang Liu 787cfd66a66SLongfang Liu ret = hisi_zip_qm_init(qm, pdev); 788cfd66a66SLongfang Liu if (ret) { 789cfd66a66SLongfang Liu pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret); 790cfd66a66SLongfang Liu return ret; 791cfd66a66SLongfang Liu } 792cfd66a66SLongfang Liu 793cfd66a66SLongfang Liu ret = hisi_zip_probe_init(hisi_zip); 794cfd66a66SLongfang Liu if (ret) { 795cfd66a66SLongfang Liu pci_err(pdev, "Failed to probe (%d)!\n", ret); 796cfd66a66SLongfang Liu goto err_qm_uninit; 79739977f4bSHao Fang } 79839977f4bSHao Fang 79939977f4bSHao Fang ret = hisi_qm_start(qm); 80039977f4bSHao Fang if (ret) 8013d29e98dSYang Shen goto err_dev_err_uninit; 80239977f4bSHao Fang 8034b33f057SShukun Tan ret = hisi_zip_debugfs_init(qm); 80439977f4bSHao Fang if (ret) 805b1a25820SYang Shen pci_err(pdev, "failed to init debugfs (%d)!\n", ret); 80639977f4bSHao Fang 8073d29e98dSYang Shen ret = hisi_qm_alg_register(qm, &zip_devices); 8083d29e98dSYang Shen if (ret < 0) { 809b1a25820SYang Shen pci_err(pdev, "failed to register driver to crypto!\n"); 8103d29e98dSYang Shen goto err_qm_stop; 8113d29e98dSYang Shen } 81239977f4bSHao Fang 8139e00df71SZhangfei Gao if (qm->uacce) { 8149e00df71SZhangfei Gao ret = uacce_register(qm->uacce); 815b1a25820SYang Shen if (ret) { 816b1a25820SYang Shen pci_err(pdev, "failed to register uacce (%d)!\n", ret); 8173d29e98dSYang Shen goto err_qm_alg_unregister; 8189e00df71SZhangfei Gao } 819b1a25820SYang Shen } 8209e00df71SZhangfei Gao 82139977f4bSHao Fang if (qm->fun_type == QM_HW_PF && vfs_num > 0) { 822cd1b7ae3SShukun Tan ret = hisi_qm_sriov_enable(pdev, vfs_num); 82339977f4bSHao Fang if (ret < 0) 8243d29e98dSYang Shen goto err_qm_alg_unregister; 82539977f4bSHao Fang } 82639977f4bSHao Fang 82739977f4bSHao Fang return 0; 82839977f4bSHao Fang 8293d29e98dSYang Shen err_qm_alg_unregister: 8303d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 8313d29e98dSYang Shen 8323d29e98dSYang Shen err_qm_stop: 8334b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 834e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 8353d29e98dSYang Shen 8363d29e98dSYang Shen err_dev_err_uninit: 8373d29e98dSYang Shen hisi_qm_dev_err_uninit(qm); 8383d29e98dSYang Shen 83939977f4bSHao Fang err_qm_uninit: 84039977f4bSHao Fang hisi_qm_uninit(qm); 841cfd66a66SLongfang Liu 84239977f4bSHao Fang return ret; 84339977f4bSHao Fang } 84439977f4bSHao Fang 84562c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev) 84662c455caSZhou Wang { 847*d8140b87SYang Shen struct hisi_qm *qm = pci_get_drvdata(pdev); 84862c455caSZhou Wang 849daa31783SWeili Qian hisi_qm_wait_task_finish(qm, &zip_devices); 8503d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 8513d29e98dSYang Shen 852619e464aSShukun Tan if (qm->fun_type == QM_HW_PF && qm->vfs_num) 853daa31783SWeili Qian hisi_qm_sriov_disable(pdev, qm->is_frozen); 85479e09f30SZhou Wang 8554b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 856e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 857eaebf4c3SShukun Tan hisi_qm_dev_err_uninit(qm); 85862c455caSZhou Wang hisi_qm_uninit(qm); 85962c455caSZhou Wang } 86062c455caSZhou Wang 86162c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = { 862f826e6efSShukun Tan .error_detected = hisi_qm_dev_err_detected, 86384c9b780SShukun Tan .slot_reset = hisi_qm_dev_slot_reset, 8647ce396faSShukun Tan .reset_prepare = hisi_qm_reset_prepare, 8657ce396faSShukun Tan .reset_done = hisi_qm_reset_done, 86662c455caSZhou Wang }; 86762c455caSZhou Wang 86862c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = { 86962c455caSZhou Wang .name = "hisi_zip", 87062c455caSZhou Wang .id_table = hisi_zip_dev_ids, 87162c455caSZhou Wang .probe = hisi_zip_probe, 87262c455caSZhou Wang .remove = hisi_zip_remove, 873bf6a7a5aSArnd Bergmann .sriov_configure = IS_ENABLED(CONFIG_PCI_IOV) ? 874cd1b7ae3SShukun Tan hisi_qm_sriov_configure : NULL, 87562c455caSZhou Wang .err_handler = &hisi_zip_err_handler, 87664dfe495SYang Shen .shutdown = hisi_qm_dev_shutdown, 87762c455caSZhou Wang }; 87862c455caSZhou Wang 87972c7a68dSZhou Wang static void hisi_zip_register_debugfs(void) 88072c7a68dSZhou Wang { 88172c7a68dSZhou Wang if (!debugfs_initialized()) 88272c7a68dSZhou Wang return; 88372c7a68dSZhou Wang 88472c7a68dSZhou Wang hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL); 88572c7a68dSZhou Wang } 88672c7a68dSZhou Wang 88772c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void) 88872c7a68dSZhou Wang { 88972c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 89072c7a68dSZhou Wang } 89172c7a68dSZhou Wang 89262c455caSZhou Wang static int __init hisi_zip_init(void) 89362c455caSZhou Wang { 89462c455caSZhou Wang int ret; 89562c455caSZhou Wang 89618f1ab3fSShukun Tan hisi_qm_init_list(&zip_devices); 89772c7a68dSZhou Wang hisi_zip_register_debugfs(); 89872c7a68dSZhou Wang 89962c455caSZhou Wang ret = pci_register_driver(&hisi_zip_pci_driver); 90062c455caSZhou Wang if (ret < 0) { 90172c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 9022ca73193SYang Shen pr_err("Failed to register pci driver.\n"); 9032ca73193SYang Shen } 90472c7a68dSZhou Wang 90562c455caSZhou Wang return ret; 90662c455caSZhou Wang } 90762c455caSZhou Wang 90862c455caSZhou Wang static void __exit hisi_zip_exit(void) 90962c455caSZhou Wang { 91062c455caSZhou Wang pci_unregister_driver(&hisi_zip_pci_driver); 91172c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 91262c455caSZhou Wang } 91362c455caSZhou Wang 91462c455caSZhou Wang module_init(hisi_zip_init); 91562c455caSZhou Wang module_exit(hisi_zip_exit); 91662c455caSZhou Wang 91762c455caSZhou Wang MODULE_LICENSE("GPL v2"); 91862c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>"); 91962c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator"); 920