xref: /openbmc/linux/drivers/crypto/hisilicon/zip/zip_main.c (revision b7a03a0f15c22f2e65e9ed57be0d13fd23c1a72f)
162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0
262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */
362c455caSZhou Wang #include <linux/acpi.h>
462c455caSZhou Wang #include <linux/bitops.h>
572c7a68dSZhou Wang #include <linux/debugfs.h>
662c455caSZhou Wang #include <linux/init.h>
762c455caSZhou Wang #include <linux/io.h>
862c455caSZhou Wang #include <linux/kernel.h>
962c455caSZhou Wang #include <linux/module.h>
1062c455caSZhou Wang #include <linux/pci.h>
11607c191bSWeili Qian #include <linux/pm_runtime.h>
1272c7a68dSZhou Wang #include <linux/seq_file.h>
1362c455caSZhou Wang #include <linux/topology.h>
149e00df71SZhangfei Gao #include <linux/uacce.h>
1562c455caSZhou Wang #include "zip.h"
1662c455caSZhou Wang 
17fae74feaSShameer Kolothum #define PCI_DEVICE_ID_HUAWEI_ZIP_PF	0xa250
1862c455caSZhou Wang 
1962c455caSZhou Wang #define HZIP_QUEUE_NUM_V1		4096
2062c455caSZhou Wang 
2162c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL		0x301004
2215b0694fSYang Shen #define HZIP_DECOMP_CHECK_ENABLE	BIT(16)
2372c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT		0x301008
2462c455caSZhou Wang 
2562c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0		0x301040
2662c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1		0x301044
2762c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0		0x301060
2862c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1		0x301064
2915b0694fSYang Shen #define HZIP_CACHE_ALL_EN		0xffffffff
3062c455caSZhou Wang 
3162c455caSZhou Wang #define HZIP_BD_RUSER_32_63		0x301110
3262c455caSZhou Wang #define HZIP_SGL_RUSER_32_63		0x30111c
3362c455caSZhou Wang #define HZIP_DATA_RUSER_32_63		0x301128
3462c455caSZhou Wang #define HZIP_DATA_WUSER_32_63		0x301134
3562c455caSZhou Wang #define HZIP_BD_WUSER_32_63		0x301140
3662c455caSZhou Wang 
3772c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS		0x3040e4
3862c455caSZhou Wang 
399b0c97dfSKai Ye #define HZIP_CORE_DFX_BASE		0x301000
409b0c97dfSKai Ye #define HZIP_CLOCK_GATED_CONTL		0X301004
419b0c97dfSKai Ye #define HZIP_CORE_DFX_COMP_0		0x302000
429b0c97dfSKai Ye #define HZIP_CORE_DFX_COMP_1		0x303000
439b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_0		0x304000
449b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_1		0x305000
459b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_2		0x306000
469b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_3		0x307000
479b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_4		0x308000
489b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_5		0x309000
499b0c97dfSKai Ye #define HZIP_CORE_REGS_BASE_LEN		0xB0
509b0c97dfSKai Ye #define HZIP_CORE_REGS_DFX_LEN		0x28
5162c455caSZhou Wang 
5262c455caSZhou Wang #define HZIP_CORE_INT_SOURCE		0x3010A0
53eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG		0x3010A4
5484c9b780SShukun Tan #define HZIP_CORE_INT_SET		0x3010A8
5562c455caSZhou Wang #define HZIP_CORE_INT_STATUS		0x3010AC
5662c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC	BIT(1)
5762c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO	0x301148
58de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB	0x301160
59de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB	0x301164
60de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB        0x301168
61d90fab0dSWeili Qian #define HZIP_CORE_INT_RAS_FE_ENB_MASK	0x0
62b7da13d0SWeili Qian #define HZIP_OOO_SHUTDOWN_SEL		0x30120C
63f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT	16
64f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT	24
65b7220a74SWeili Qian #define HZIP_CORE_INT_MASK_ALL		GENMASK(12, 0)
6662c455caSZhou Wang #define HZIP_SQE_SIZE			128
6762c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM		64
6862c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE		0
6962c455caSZhou Wang 
7072c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE	0x301000
7115b0694fSYang Shen #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT	BIT(0)
7284c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL	0x30100C
7384c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE	BIT(14)
7484c9b780SShukun Tan #define HZIP_WR_PORT			BIT(11)
7562c455caSZhou Wang 
76d310dc25SZhiqi Song #define HZIP_DEV_ALG_MAX_LEN		256
77d310dc25SZhiqi Song #define HZIP_ALG_ZLIB_BIT		GENMASK(1, 0)
78d310dc25SZhiqi Song #define HZIP_ALG_GZIP_BIT		GENMASK(3, 2)
79d310dc25SZhiqi Song #define HZIP_ALG_DEFLATE_BIT		GENMASK(5, 4)
80d310dc25SZhiqi Song #define HZIP_ALG_LZ77_BIT		GENMASK(7, 6)
81d310dc25SZhiqi Song 
8272c7a68dSZhou Wang #define HZIP_BUF_SIZE			22
83c31dc9feSShukun Tan #define HZIP_SQE_MASK_OFFSET		64
84c31dc9feSShukun Tan #define HZIP_SQE_MASK_LEN		48
8562c455caSZhou Wang 
86698f9523SHao Fang #define HZIP_CNT_CLR_CE_EN		BIT(0)
87698f9523SHao Fang #define HZIP_RO_CNT_CLR_CE_EN		BIT(2)
88698f9523SHao Fang #define HZIP_RD_CNT_CLR_CE_EN		(HZIP_CNT_CLR_CE_EN | \
89698f9523SHao Fang 					 HZIP_RO_CNT_CLR_CE_EN)
90698f9523SHao Fang 
91a5c164b1SLongfang Liu #define HZIP_PREFETCH_CFG		0x3011B0
92a5c164b1SLongfang Liu #define HZIP_SVA_TRANS			0x3011C4
93a5c164b1SLongfang Liu #define HZIP_PREFETCH_ENABLE		(~(BIT(26) | BIT(17) | BIT(0)))
94a5c164b1SLongfang Liu #define HZIP_SVA_PREFETCH_DISABLE	BIT(26)
95a5c164b1SLongfang Liu #define HZIP_SVA_DISABLE_READY		(BIT(26) | BIT(30))
96376a5c3cSKai Ye #define HZIP_SHAPER_RATE_COMPRESS	750
97376a5c3cSKai Ye #define HZIP_SHAPER_RATE_DECOMPRESS	140
98a5c164b1SLongfang Liu #define HZIP_DELAY_1_US		1
99a5c164b1SLongfang Liu #define HZIP_POLL_TIMEOUT_US	1000
100a5c164b1SLongfang Liu 
101ed5fa39fSWeili Qian /* clock gating */
102ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE		0x3011A8
103ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE_EN	BIT(0)
104ed5fa39fSWeili Qian #define HZIP_CORE_GATED_EN		GENMASK(15, 8)
105ed5fa39fSWeili Qian #define HZIP_CORE_GATED_OOO_EN		BIT(29)
106ed5fa39fSWeili Qian #define HZIP_CLOCK_GATED_EN		(HZIP_CORE_GATED_EN | \
107ed5fa39fSWeili Qian 					 HZIP_CORE_GATED_OOO_EN)
108ed5fa39fSWeili Qian 
109*b7a03a0fSChenghai Huang /* zip comp high performance */
110*b7a03a0fSChenghai Huang #define HZIP_HIGH_PERF_OFFSET		0x301208
111*b7a03a0fSChenghai Huang 
112*b7a03a0fSChenghai Huang enum {
113*b7a03a0fSChenghai Huang 	HZIP_HIGH_COMP_RATE,
114*b7a03a0fSChenghai Huang 	HZIP_HIGH_COMP_PERF,
115*b7a03a0fSChenghai Huang };
116*b7a03a0fSChenghai Huang 
11762c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip";
11872c7a68dSZhou Wang static struct dentry *hzip_debugfs_root;
11962c455caSZhou Wang 
12062c455caSZhou Wang struct hisi_zip_hw_error {
12162c455caSZhou Wang 	u32 int_msk;
12262c455caSZhou Wang 	const char *msg;
12362c455caSZhou Wang };
12462c455caSZhou Wang 
1256621e649SLongfang Liu struct zip_dfx_item {
1266621e649SLongfang Liu 	const char *name;
1276621e649SLongfang Liu 	u32 offset;
1286621e649SLongfang Liu };
1296621e649SLongfang Liu 
130d310dc25SZhiqi Song struct zip_dev_alg {
131d310dc25SZhiqi Song 	u32 alg_msk;
132d310dc25SZhiqi Song 	const char *algs;
133d310dc25SZhiqi Song };
134d310dc25SZhiqi Song 
135d310dc25SZhiqi Song static const struct zip_dev_alg zip_dev_algs[] = { {
136d310dc25SZhiqi Song 		.alg_msk = HZIP_ALG_ZLIB_BIT,
137d310dc25SZhiqi Song 		.algs = "zlib\n",
138d310dc25SZhiqi Song 	}, {
139d310dc25SZhiqi Song 		.alg_msk = HZIP_ALG_GZIP_BIT,
140d310dc25SZhiqi Song 		.algs = "gzip\n",
141d310dc25SZhiqi Song 	}, {
142d310dc25SZhiqi Song 		.alg_msk = HZIP_ALG_DEFLATE_BIT,
143d310dc25SZhiqi Song 		.algs = "deflate\n",
144d310dc25SZhiqi Song 	}, {
145d310dc25SZhiqi Song 		.alg_msk = HZIP_ALG_LZ77_BIT,
146d310dc25SZhiqi Song 		.algs = "lz77_zstd\n",
147d310dc25SZhiqi Song 	},
148d310dc25SZhiqi Song };
149d310dc25SZhiqi Song 
1503d29e98dSYang Shen static struct hisi_qm_list zip_devices = {
1513d29e98dSYang Shen 	.register_to_crypto	= hisi_zip_register_to_crypto,
1523d29e98dSYang Shen 	.unregister_from_crypto	= hisi_zip_unregister_from_crypto,
1533d29e98dSYang Shen };
1543d29e98dSYang Shen 
1556621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = {
1566621e649SLongfang Liu 	{"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)},
1576621e649SLongfang Liu 	{"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)},
1586621e649SLongfang Liu 	{"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)},
1596621e649SLongfang Liu 	{"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)},
1606621e649SLongfang Liu };
1616621e649SLongfang Liu 
16262c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = {
16362c455caSZhou Wang 	{ .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" },
16462c455caSZhou Wang 	{ .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" },
16562c455caSZhou Wang 	{ .int_msk = BIT(2), .msg = "zip_axi_rresp_err" },
16662c455caSZhou Wang 	{ .int_msk = BIT(3), .msg = "zip_axi_bresp_err" },
16762c455caSZhou Wang 	{ .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" },
16862c455caSZhou Wang 	{ .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" },
16962c455caSZhou Wang 	{ .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" },
17062c455caSZhou Wang 	{ .int_msk = BIT(7), .msg = "zip_pre_in_data_err" },
17162c455caSZhou Wang 	{ .int_msk = BIT(8), .msg = "zip_com_inf_err" },
17262c455caSZhou Wang 	{ .int_msk = BIT(9), .msg = "zip_enc_inf_err" },
17362c455caSZhou Wang 	{ .int_msk = BIT(10), .msg = "zip_pre_out_err" },
174b7220a74SWeili Qian 	{ .int_msk = BIT(11), .msg = "zip_axi_poison_err" },
175b7220a74SWeili Qian 	{ .int_msk = BIT(12), .msg = "zip_sva_err" },
17662c455caSZhou Wang 	{ /* sentinel */ }
17762c455caSZhou Wang };
17862c455caSZhou Wang 
17972c7a68dSZhou Wang enum ctrl_debug_file_index {
18072c7a68dSZhou Wang 	HZIP_CLEAR_ENABLE,
18172c7a68dSZhou Wang 	HZIP_DEBUG_FILE_NUM,
18272c7a68dSZhou Wang };
18372c7a68dSZhou Wang 
18472c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = {
18572c7a68dSZhou Wang 	[HZIP_CLEAR_ENABLE] = "clear_enable",
18672c7a68dSZhou Wang };
18772c7a68dSZhou Wang 
18872c7a68dSZhou Wang struct ctrl_debug_file {
18972c7a68dSZhou Wang 	enum ctrl_debug_file_index index;
19072c7a68dSZhou Wang 	spinlock_t lock;
19172c7a68dSZhou Wang 	struct hisi_zip_ctrl *ctrl;
19272c7a68dSZhou Wang };
19372c7a68dSZhou Wang 
19462c455caSZhou Wang /*
19562c455caSZhou Wang  * One ZIP controller has one PF and multiple VFs, some global configurations
19662c455caSZhou Wang  * which PF has need this structure.
19762c455caSZhou Wang  *
19862c455caSZhou Wang  * Just relevant for PF.
19962c455caSZhou Wang  */
20062c455caSZhou Wang struct hisi_zip_ctrl {
20162c455caSZhou Wang 	struct hisi_zip *hisi_zip;
20272c7a68dSZhou Wang 	struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM];
20372c7a68dSZhou Wang };
20472c7a68dSZhou Wang 
205d90fab0dSWeili Qian enum zip_cap_type {
206d90fab0dSWeili Qian 	ZIP_QM_NFE_MASK_CAP = 0x0,
207d90fab0dSWeili Qian 	ZIP_QM_RESET_MASK_CAP,
208d90fab0dSWeili Qian 	ZIP_QM_OOO_SHUTDOWN_MASK_CAP,
209d90fab0dSWeili Qian 	ZIP_QM_CE_MASK_CAP,
210d90fab0dSWeili Qian 	ZIP_NFE_MASK_CAP,
211d90fab0dSWeili Qian 	ZIP_RESET_MASK_CAP,
212d90fab0dSWeili Qian 	ZIP_OOO_SHUTDOWN_MASK_CAP,
213d90fab0dSWeili Qian 	ZIP_CE_MASK_CAP,
214db700974SWeili Qian 	ZIP_CLUSTER_NUM_CAP,
215db700974SWeili Qian 	ZIP_CORE_TYPE_NUM_CAP,
216db700974SWeili Qian 	ZIP_CORE_NUM_CAP,
217db700974SWeili Qian 	ZIP_CLUSTER_COMP_NUM_CAP,
218db700974SWeili Qian 	ZIP_CLUSTER_DECOMP_NUM_CAP,
219db700974SWeili Qian 	ZIP_DECOMP_ENABLE_BITMAP,
220db700974SWeili Qian 	ZIP_COMP_ENABLE_BITMAP,
221db700974SWeili Qian 	ZIP_DRV_ALG_BITMAP,
222db700974SWeili Qian 	ZIP_DEV_ALG_BITMAP,
223db700974SWeili Qian 	ZIP_CORE1_ALG_BITMAP,
224db700974SWeili Qian 	ZIP_CORE2_ALG_BITMAP,
225db700974SWeili Qian 	ZIP_CORE3_ALG_BITMAP,
226db700974SWeili Qian 	ZIP_CORE4_ALG_BITMAP,
227db700974SWeili Qian 	ZIP_CORE5_ALG_BITMAP,
228db700974SWeili Qian 	ZIP_CAP_MAX
229d90fab0dSWeili Qian };
230d90fab0dSWeili Qian 
231d90fab0dSWeili Qian static struct hisi_qm_cap_info zip_basic_cap_info[] = {
232d90fab0dSWeili Qian 	{ZIP_QM_NFE_MASK_CAP, 0x3124, 0, GENMASK(31, 0), 0x0, 0x1C57, 0x7C77},
233d90fab0dSWeili Qian 	{ZIP_QM_RESET_MASK_CAP, 0x3128, 0, GENMASK(31, 0), 0x0, 0xC57, 0x6C77},
234d90fab0dSWeili Qian 	{ZIP_QM_OOO_SHUTDOWN_MASK_CAP, 0x3128, 0, GENMASK(31, 0), 0x0, 0x4, 0x6C77},
235d90fab0dSWeili Qian 	{ZIP_QM_CE_MASK_CAP, 0x312C, 0, GENMASK(31, 0), 0x0, 0x8, 0x8},
236d90fab0dSWeili Qian 	{ZIP_NFE_MASK_CAP, 0x3130, 0, GENMASK(31, 0), 0x0, 0x7FE, 0x1FFE},
237d90fab0dSWeili Qian 	{ZIP_RESET_MASK_CAP, 0x3134, 0, GENMASK(31, 0), 0x0, 0x7FE, 0x7FE},
238d90fab0dSWeili Qian 	{ZIP_OOO_SHUTDOWN_MASK_CAP, 0x3134, 0, GENMASK(31, 0), 0x0, 0x2, 0x7FE},
239d90fab0dSWeili Qian 	{ZIP_CE_MASK_CAP, 0x3138, 0, GENMASK(31, 0), 0x0, 0x1, 0x1},
240db700974SWeili Qian 	{ZIP_CLUSTER_NUM_CAP, 0x313C, 28, GENMASK(3, 0), 0x1, 0x1, 0x1},
241db700974SWeili Qian 	{ZIP_CORE_TYPE_NUM_CAP, 0x313C, 24, GENMASK(3, 0), 0x2, 0x2, 0x2},
242db700974SWeili Qian 	{ZIP_CORE_NUM_CAP, 0x313C, 16, GENMASK(7, 0), 0x8, 0x8, 0x5},
243db700974SWeili Qian 	{ZIP_CLUSTER_COMP_NUM_CAP, 0x313C, 8, GENMASK(7, 0), 0x2, 0x2, 0x2},
244db700974SWeili Qian 	{ZIP_CLUSTER_DECOMP_NUM_CAP, 0x313C, 0, GENMASK(7, 0), 0x6, 0x6, 0x3},
245db700974SWeili Qian 	{ZIP_DECOMP_ENABLE_BITMAP, 0x3140, 16, GENMASK(15, 0), 0xFC, 0xFC, 0x1C},
246db700974SWeili Qian 	{ZIP_COMP_ENABLE_BITMAP, 0x3140, 0, GENMASK(15, 0), 0x3, 0x3, 0x3},
247db700974SWeili Qian 	{ZIP_DRV_ALG_BITMAP, 0x3144, 0, GENMASK(31, 0), 0xF, 0xF, 0xF},
248db700974SWeili Qian 	{ZIP_DEV_ALG_BITMAP, 0x3148, 0, GENMASK(31, 0), 0xF, 0xF, 0xFF},
249db700974SWeili Qian 	{ZIP_CORE1_ALG_BITMAP, 0x314C, 0, GENMASK(31, 0), 0x5, 0x5, 0xD5},
250db700974SWeili Qian 	{ZIP_CORE2_ALG_BITMAP, 0x3150, 0, GENMASK(31, 0), 0x5, 0x5, 0xD5},
251db700974SWeili Qian 	{ZIP_CORE3_ALG_BITMAP, 0x3154, 0, GENMASK(31, 0), 0xA, 0xA, 0x2A},
252db700974SWeili Qian 	{ZIP_CORE4_ALG_BITMAP, 0x3158, 0, GENMASK(31, 0), 0xA, 0xA, 0x2A},
253db700974SWeili Qian 	{ZIP_CORE5_ALG_BITMAP, 0x315C, 0, GENMASK(31, 0), 0xA, 0xA, 0x2A},
254db700974SWeili Qian 	{ZIP_CAP_MAX, 0x317c, 0, GENMASK(0, 0), 0x0, 0x0, 0x0}
255d90fab0dSWeili Qian };
256d90fab0dSWeili Qian 
25772c7a68dSZhou Wang enum {
25872c7a68dSZhou Wang 	HZIP_COMP_CORE0,
25972c7a68dSZhou Wang 	HZIP_COMP_CORE1,
26072c7a68dSZhou Wang 	HZIP_DECOMP_CORE0,
26172c7a68dSZhou Wang 	HZIP_DECOMP_CORE1,
26272c7a68dSZhou Wang 	HZIP_DECOMP_CORE2,
26372c7a68dSZhou Wang 	HZIP_DECOMP_CORE3,
26472c7a68dSZhou Wang 	HZIP_DECOMP_CORE4,
26572c7a68dSZhou Wang 	HZIP_DECOMP_CORE5,
26672c7a68dSZhou Wang };
26772c7a68dSZhou Wang 
26872c7a68dSZhou Wang static const u64 core_offsets[] = {
26972c7a68dSZhou Wang 	[HZIP_COMP_CORE0]   = 0x302000,
27072c7a68dSZhou Wang 	[HZIP_COMP_CORE1]   = 0x303000,
27172c7a68dSZhou Wang 	[HZIP_DECOMP_CORE0] = 0x304000,
27272c7a68dSZhou Wang 	[HZIP_DECOMP_CORE1] = 0x305000,
27372c7a68dSZhou Wang 	[HZIP_DECOMP_CORE2] = 0x306000,
27472c7a68dSZhou Wang 	[HZIP_DECOMP_CORE3] = 0x307000,
27572c7a68dSZhou Wang 	[HZIP_DECOMP_CORE4] = 0x308000,
27672c7a68dSZhou Wang 	[HZIP_DECOMP_CORE5] = 0x309000,
27772c7a68dSZhou Wang };
27872c7a68dSZhou Wang 
2798f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = {
28072c7a68dSZhou Wang 	{"HZIP_GET_BD_NUM                ",  0x00ull},
28172c7a68dSZhou Wang 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
28272c7a68dSZhou Wang 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
28372c7a68dSZhou Wang 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
28472c7a68dSZhou Wang 	{"HZIP_WORK_CYCLE                ",  0x10ull},
28572c7a68dSZhou Wang 	{"HZIP_IDLE_CYCLE                ",  0x18ull},
28672c7a68dSZhou Wang 	{"HZIP_MAX_DELAY                 ",  0x20ull},
28772c7a68dSZhou Wang 	{"HZIP_MIN_DELAY                 ",  0x24ull},
28872c7a68dSZhou Wang 	{"HZIP_AVG_DELAY                 ",  0x28ull},
28972c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_DATA          ",  0x30ull},
29072c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_ADDR          ",  0x34ull},
2916e96dbe7SColin Ian King 	{"HZIP_CONSUMED_BYTE             ",  0x38ull},
29272c7a68dSZhou Wang 	{"HZIP_PRODUCED_BYTE             ",  0x40ull},
29372c7a68dSZhou Wang 	{"HZIP_COMP_INF                  ",  0x70ull},
29472c7a68dSZhou Wang 	{"HZIP_PRE_OUT                   ",  0x78ull},
29572c7a68dSZhou Wang 	{"HZIP_BD_RD                     ",  0x7cull},
29672c7a68dSZhou Wang 	{"HZIP_BD_WR                     ",  0x80ull},
29772c7a68dSZhou Wang 	{"HZIP_GET_BD_AXI_ERR_NUM        ",  0x84ull},
29872c7a68dSZhou Wang 	{"HZIP_GET_BD_PARSE_ERR_NUM      ",  0x88ull},
29972c7a68dSZhou Wang 	{"HZIP_ADD_BD_AXI_ERR_NUM        ",  0x8cull},
30072c7a68dSZhou Wang 	{"HZIP_DECOMP_STF_RELOAD_CURR_ST ",  0x94ull},
30172c7a68dSZhou Wang 	{"HZIP_DECOMP_LZ77_CURR_ST       ",  0x9cull},
30262c455caSZhou Wang };
30362c455caSZhou Wang 
3045bfabd50SKai Ye static const struct debugfs_reg32 hzip_com_dfx_regs[] = {
3055bfabd50SKai Ye 	{"HZIP_CLOCK_GATE_CTRL           ",  0x301004},
3065bfabd50SKai Ye 	{"HZIP_CORE_INT_RAS_CE_ENB       ",  0x301160},
3075bfabd50SKai Ye 	{"HZIP_CORE_INT_RAS_NFE_ENB      ",  0x301164},
3085bfabd50SKai Ye 	{"HZIP_CORE_INT_RAS_FE_ENB       ",  0x301168},
3095bfabd50SKai Ye 	{"HZIP_UNCOM_ERR_RAS_CTRL        ",  0x30116C},
3105bfabd50SKai Ye };
3115bfabd50SKai Ye 
3125bfabd50SKai Ye static const struct debugfs_reg32 hzip_dump_dfx_regs[] = {
3135bfabd50SKai Ye 	{"HZIP_GET_BD_NUM                ",  0x00ull},
3145bfabd50SKai Ye 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
3155bfabd50SKai Ye 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
3165bfabd50SKai Ye 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
3175bfabd50SKai Ye 	{"HZIP_MAX_DELAY                 ",  0x20ull},
3185bfabd50SKai Ye };
3195bfabd50SKai Ye 
3209b0c97dfSKai Ye /* define the ZIP's dfx regs region and region length */
3219b0c97dfSKai Ye static struct dfx_diff_registers hzip_diff_regs[] = {
3229b0c97dfSKai Ye 	{
3239b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_BASE,
3249b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_BASE_LEN,
3259b0c97dfSKai Ye 	}, {
3269b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_COMP_0,
3279b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
3289b0c97dfSKai Ye 	}, {
3299b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_COMP_1,
3309b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
3319b0c97dfSKai Ye 	}, {
3329b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_0,
3339b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
3349b0c97dfSKai Ye 	}, {
3359b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_1,
3369b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
3379b0c97dfSKai Ye 	}, {
3389b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_2,
3399b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
3409b0c97dfSKai Ye 	}, {
3419b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_3,
3429b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
3439b0c97dfSKai Ye 	}, {
3449b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_4,
3459b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
3469b0c97dfSKai Ye 	}, {
3479b0c97dfSKai Ye 		.reg_offset = HZIP_CORE_DFX_DECOMP_5,
3489b0c97dfSKai Ye 		.reg_len = HZIP_CORE_REGS_DFX_LEN,
3499b0c97dfSKai Ye 	},
3509b0c97dfSKai Ye };
3519b0c97dfSKai Ye 
3529b0c97dfSKai Ye static int hzip_diff_regs_show(struct seq_file *s, void *unused)
3539b0c97dfSKai Ye {
3549b0c97dfSKai Ye 	struct hisi_qm *qm = s->private;
3559b0c97dfSKai Ye 
3569b0c97dfSKai Ye 	hisi_qm_acc_diff_regs_dump(qm, s, qm->debug.acc_diff_regs,
3579b0c97dfSKai Ye 					ARRAY_SIZE(hzip_diff_regs));
3589b0c97dfSKai Ye 
3599b0c97dfSKai Ye 	return 0;
3609b0c97dfSKai Ye }
3619b0c97dfSKai Ye DEFINE_SHOW_ATTRIBUTE(hzip_diff_regs);
362*b7a03a0fSChenghai Huang 
363*b7a03a0fSChenghai Huang static int perf_mode_set(const char *val, const struct kernel_param *kp)
364*b7a03a0fSChenghai Huang {
365*b7a03a0fSChenghai Huang 	int ret;
366*b7a03a0fSChenghai Huang 	u32 n;
367*b7a03a0fSChenghai Huang 
368*b7a03a0fSChenghai Huang 	if (!val)
369*b7a03a0fSChenghai Huang 		return -EINVAL;
370*b7a03a0fSChenghai Huang 
371*b7a03a0fSChenghai Huang 	ret = kstrtou32(val, 10, &n);
372*b7a03a0fSChenghai Huang 	if (ret != 0 || (n != HZIP_HIGH_COMP_PERF &&
373*b7a03a0fSChenghai Huang 			 n != HZIP_HIGH_COMP_RATE))
374*b7a03a0fSChenghai Huang 		return -EINVAL;
375*b7a03a0fSChenghai Huang 
376*b7a03a0fSChenghai Huang 	return param_set_int(val, kp);
377*b7a03a0fSChenghai Huang }
378*b7a03a0fSChenghai Huang 
379*b7a03a0fSChenghai Huang static const struct kernel_param_ops zip_com_perf_ops = {
380*b7a03a0fSChenghai Huang 	.set = perf_mode_set,
381*b7a03a0fSChenghai Huang 	.get = param_get_int,
382*b7a03a0fSChenghai Huang };
383*b7a03a0fSChenghai Huang 
384*b7a03a0fSChenghai Huang /*
385*b7a03a0fSChenghai Huang  * perf_mode = 0 means enable high compression rate mode,
386*b7a03a0fSChenghai Huang  * perf_mode = 1 means enable high compression performance mode.
387*b7a03a0fSChenghai Huang  * These two modes only apply to the compression direction.
388*b7a03a0fSChenghai Huang  */
389*b7a03a0fSChenghai Huang static u32 perf_mode = HZIP_HIGH_COMP_RATE;
390*b7a03a0fSChenghai Huang module_param_cb(perf_mode, &zip_com_perf_ops, &perf_mode, 0444);
391*b7a03a0fSChenghai Huang MODULE_PARM_DESC(perf_mode, "ZIP high perf mode 0(default), 1(enable)");
392*b7a03a0fSChenghai Huang 
393f8408d2bSKai Ye static const struct kernel_param_ops zip_uacce_mode_ops = {
394f8408d2bSKai Ye 	.set = uacce_mode_set,
395f8408d2bSKai Ye 	.get = param_get_int,
396f8408d2bSKai Ye };
397f8408d2bSKai Ye 
398f8408d2bSKai Ye /*
399f8408d2bSKai Ye  * uacce_mode = 0 means zip only register to crypto,
400f8408d2bSKai Ye  * uacce_mode = 1 means zip both register to crypto and uacce.
401f8408d2bSKai Ye  */
402f8408d2bSKai Ye static u32 uacce_mode = UACCE_MODE_NOUACCE;
403f8408d2bSKai Ye module_param_cb(uacce_mode, &zip_uacce_mode_ops, &uacce_mode, 0444);
404f8408d2bSKai Ye MODULE_PARM_DESC(uacce_mode, UACCE_MODE_DESC);
405f8408d2bSKai Ye 
4064c79c7a4SLongfang Liu static bool pf_q_num_flag;
40762c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp)
40862c455caSZhou Wang {
4094c79c7a4SLongfang Liu 	pf_q_num_flag = true;
4104c79c7a4SLongfang Liu 
411fae74feaSShameer Kolothum 	return q_num_set(val, kp, PCI_DEVICE_ID_HUAWEI_ZIP_PF);
41262c455caSZhou Wang }
41362c455caSZhou Wang 
41462c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = {
41562c455caSZhou Wang 	.set = pf_q_num_set,
41662c455caSZhou Wang 	.get = param_get_int,
41762c455caSZhou Wang };
41862c455caSZhou Wang 
41962c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM;
42062c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444);
4210542a941SLongfang Liu MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)");
42262c455caSZhou Wang 
42335ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = {
42435ee280fSHao Fang 	.set = vfs_num_set,
42535ee280fSHao Fang 	.get = param_get_int,
42635ee280fSHao Fang };
42735ee280fSHao Fang 
42839977f4bSHao Fang static u32 vfs_num;
42935ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444);
43035ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)");
43139977f4bSHao Fang 
43262c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = {
433fae74feaSShameer Kolothum 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_ZIP_PF) },
434fae74feaSShameer Kolothum 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_ZIP_VF) },
43562c455caSZhou Wang 	{ 0, }
43662c455caSZhou Wang };
43762c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids);
43862c455caSZhou Wang 
439813ec3f1SBarry Song int zip_create_qps(struct hisi_qp **qps, int qp_num, int node)
44062c455caSZhou Wang {
441813ec3f1SBarry Song 	if (node == NUMA_NO_NODE)
442813ec3f1SBarry Song 		node = cpu_to_node(smp_processor_id());
44362c455caSZhou Wang 
44418f1ab3fSShukun Tan 	return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps);
44562c455caSZhou Wang }
44662c455caSZhou Wang 
447db700974SWeili Qian bool hisi_zip_alg_support(struct hisi_qm *qm, u32 alg)
448db700974SWeili Qian {
449db700974SWeili Qian 	u32 cap_val;
450db700974SWeili Qian 
451db700974SWeili Qian 	cap_val = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_DRV_ALG_BITMAP, qm->cap_ver);
452db700974SWeili Qian 	if ((alg & cap_val) == alg)
453db700974SWeili Qian 		return true;
454db700974SWeili Qian 
455db700974SWeili Qian 	return false;
456db700974SWeili Qian }
457db700974SWeili Qian 
458*b7a03a0fSChenghai Huang static int hisi_zip_set_high_perf(struct hisi_qm *qm)
459*b7a03a0fSChenghai Huang {
460*b7a03a0fSChenghai Huang 	u32 val;
461*b7a03a0fSChenghai Huang 	int ret;
462*b7a03a0fSChenghai Huang 
463*b7a03a0fSChenghai Huang 	val = readl_relaxed(qm->io_base + HZIP_HIGH_PERF_OFFSET);
464*b7a03a0fSChenghai Huang 	if (perf_mode == HZIP_HIGH_COMP_PERF)
465*b7a03a0fSChenghai Huang 		val |= HZIP_HIGH_COMP_PERF;
466*b7a03a0fSChenghai Huang 	else
467*b7a03a0fSChenghai Huang 		val &= ~HZIP_HIGH_COMP_PERF;
468*b7a03a0fSChenghai Huang 
469*b7a03a0fSChenghai Huang 	/* Set perf mode */
470*b7a03a0fSChenghai Huang 	writel(val, qm->io_base + HZIP_HIGH_PERF_OFFSET);
471*b7a03a0fSChenghai Huang 	ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_HIGH_PERF_OFFSET,
472*b7a03a0fSChenghai Huang 					 val, val == perf_mode, HZIP_DELAY_1_US,
473*b7a03a0fSChenghai Huang 					 HZIP_POLL_TIMEOUT_US);
474*b7a03a0fSChenghai Huang 	if (ret)
475*b7a03a0fSChenghai Huang 		pci_err(qm->pdev, "failed to set perf mode\n");
476*b7a03a0fSChenghai Huang 
477*b7a03a0fSChenghai Huang 	return ret;
478*b7a03a0fSChenghai Huang }
479*b7a03a0fSChenghai Huang 
480d310dc25SZhiqi Song static int hisi_zip_set_qm_algs(struct hisi_qm *qm)
481d310dc25SZhiqi Song {
482d310dc25SZhiqi Song 	struct device *dev = &qm->pdev->dev;
483d310dc25SZhiqi Song 	char *algs, *ptr;
484d310dc25SZhiqi Song 	u32 alg_mask;
485d310dc25SZhiqi Song 	int i;
486d310dc25SZhiqi Song 
487d310dc25SZhiqi Song 	if (!qm->use_sva)
488d310dc25SZhiqi Song 		return 0;
489d310dc25SZhiqi Song 
490d310dc25SZhiqi Song 	algs = devm_kzalloc(dev, HZIP_DEV_ALG_MAX_LEN * sizeof(char), GFP_KERNEL);
491d310dc25SZhiqi Song 	if (!algs)
492d310dc25SZhiqi Song 		return -ENOMEM;
493d310dc25SZhiqi Song 
494d310dc25SZhiqi Song 	alg_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_DEV_ALG_BITMAP, qm->cap_ver);
495d310dc25SZhiqi Song 
496d310dc25SZhiqi Song 	for (i = 0; i < ARRAY_SIZE(zip_dev_algs); i++)
497d310dc25SZhiqi Song 		if (alg_mask & zip_dev_algs[i].alg_msk)
498d310dc25SZhiqi Song 			strcat(algs, zip_dev_algs[i].algs);
499d310dc25SZhiqi Song 
500d310dc25SZhiqi Song 	ptr = strrchr(algs, '\n');
501d310dc25SZhiqi Song 	if (ptr)
502d310dc25SZhiqi Song 		*ptr = '\0';
503d310dc25SZhiqi Song 
504d310dc25SZhiqi Song 	qm->uacce->algs = algs;
505d310dc25SZhiqi Song 
506d310dc25SZhiqi Song 	return 0;
507d310dc25SZhiqi Song }
508d310dc25SZhiqi Song 
509a5c164b1SLongfang Liu static void hisi_zip_open_sva_prefetch(struct hisi_qm *qm)
510a5c164b1SLongfang Liu {
511a5c164b1SLongfang Liu 	u32 val;
512a5c164b1SLongfang Liu 	int ret;
513a5c164b1SLongfang Liu 
51482f00b24SWeili Qian 	if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps))
515a5c164b1SLongfang Liu 		return;
516a5c164b1SLongfang Liu 
517a5c164b1SLongfang Liu 	/* Enable prefetch */
518a5c164b1SLongfang Liu 	val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG);
519a5c164b1SLongfang Liu 	val &= HZIP_PREFETCH_ENABLE;
520a5c164b1SLongfang Liu 	writel(val, qm->io_base + HZIP_PREFETCH_CFG);
521a5c164b1SLongfang Liu 
522a5c164b1SLongfang Liu 	ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_PREFETCH_CFG,
523a5c164b1SLongfang Liu 					 val, !(val & HZIP_SVA_PREFETCH_DISABLE),
524a5c164b1SLongfang Liu 					 HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US);
525a5c164b1SLongfang Liu 	if (ret)
526a5c164b1SLongfang Liu 		pci_err(qm->pdev, "failed to open sva prefetch\n");
527a5c164b1SLongfang Liu }
528a5c164b1SLongfang Liu 
529a5c164b1SLongfang Liu static void hisi_zip_close_sva_prefetch(struct hisi_qm *qm)
530a5c164b1SLongfang Liu {
531a5c164b1SLongfang Liu 	u32 val;
532a5c164b1SLongfang Liu 	int ret;
533a5c164b1SLongfang Liu 
53482f00b24SWeili Qian 	if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps))
535a5c164b1SLongfang Liu 		return;
536a5c164b1SLongfang Liu 
537a5c164b1SLongfang Liu 	val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG);
538a5c164b1SLongfang Liu 	val |= HZIP_SVA_PREFETCH_DISABLE;
539a5c164b1SLongfang Liu 	writel(val, qm->io_base + HZIP_PREFETCH_CFG);
540a5c164b1SLongfang Liu 
541a5c164b1SLongfang Liu 	ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_SVA_TRANS,
542a5c164b1SLongfang Liu 					 val, !(val & HZIP_SVA_DISABLE_READY),
543a5c164b1SLongfang Liu 					 HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US);
544a5c164b1SLongfang Liu 	if (ret)
545a5c164b1SLongfang Liu 		pci_err(qm->pdev, "failed to close sva prefetch\n");
546a5c164b1SLongfang Liu }
547a5c164b1SLongfang Liu 
548ed5fa39fSWeili Qian static void hisi_zip_enable_clock_gate(struct hisi_qm *qm)
549ed5fa39fSWeili Qian {
550ed5fa39fSWeili Qian 	u32 val;
551ed5fa39fSWeili Qian 
552ed5fa39fSWeili Qian 	if (qm->ver < QM_HW_V3)
553ed5fa39fSWeili Qian 		return;
554ed5fa39fSWeili Qian 
555ed5fa39fSWeili Qian 	val = readl(qm->io_base + HZIP_CLOCK_GATE_CTRL);
556ed5fa39fSWeili Qian 	val |= HZIP_CLOCK_GATED_EN;
557ed5fa39fSWeili Qian 	writel(val, qm->io_base + HZIP_CLOCK_GATE_CTRL);
558ed5fa39fSWeili Qian 
559ed5fa39fSWeili Qian 	val = readl(qm->io_base + HZIP_PEH_CFG_AUTO_GATE);
560ed5fa39fSWeili Qian 	val |= HZIP_PEH_CFG_AUTO_GATE_EN;
561ed5fa39fSWeili Qian 	writel(val, qm->io_base + HZIP_PEH_CFG_AUTO_GATE);
562ed5fa39fSWeili Qian }
563ed5fa39fSWeili Qian 
56484c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm)
56562c455caSZhou Wang {
56684c9b780SShukun Tan 	void __iomem *base = qm->io_base;
567db700974SWeili Qian 	u32 dcomp_bm, comp_bm;
56862c455caSZhou Wang 
56962c455caSZhou Wang 	/* qm user domain */
57062c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1);
57162c455caSZhou Wang 	writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE);
57262c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1);
57362c455caSZhou Wang 	writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE);
57462c455caSZhou Wang 	writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE);
57562c455caSZhou Wang 
57662c455caSZhou Wang 	/* qm cache */
57762c455caSZhou Wang 	writel(AXI_M_CFG, base + QM_AXI_M_CFG);
57862c455caSZhou Wang 	writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE);
5792ca73193SYang Shen 
58062c455caSZhou Wang 	/* disable FLR triggered by BME(bus master enable) */
58162c455caSZhou Wang 	writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG);
58262c455caSZhou Wang 	writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE);
58362c455caSZhou Wang 
58462c455caSZhou Wang 	/* cache */
58515b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0);
58615b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1);
58715b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0);
58815b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1);
58962c455caSZhou Wang 
59062c455caSZhou Wang 	/* user domain configurations */
59162c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63);
59262c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63);
5939e00df71SZhangfei Gao 
594cc3292d1SWeili Qian 	if (qm->use_sva && qm->ver == QM_HW_V2) {
5959e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63);
5969e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63);
597808957baSYang Shen 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_SGL_RUSER_32_63);
5989e00df71SZhangfei Gao 	} else {
59962c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63);
60062c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63);
601808957baSYang Shen 		writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63);
6029e00df71SZhangfei Gao 	}
60362c455caSZhou Wang 
60462c455caSZhou Wang 	/* let's open all compression/decompression cores */
605db700974SWeili Qian 	dcomp_bm = hisi_qm_get_hw_info(qm, zip_basic_cap_info,
606db700974SWeili Qian 				       ZIP_DECOMP_ENABLE_BITMAP, qm->cap_ver);
607db700974SWeili Qian 	comp_bm = hisi_qm_get_hw_info(qm, zip_basic_cap_info,
608db700974SWeili Qian 				      ZIP_COMP_ENABLE_BITMAP, qm->cap_ver);
609db700974SWeili Qian 	writel(HZIP_DECOMP_CHECK_ENABLE | dcomp_bm | comp_bm, base + HZIP_CLOCK_GATE_CTRL);
61062c455caSZhou Wang 
6112a928693SYang Shen 	/* enable sqc,cqc writeback */
61262c455caSZhou Wang 	writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE |
61362c455caSZhou Wang 	       CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) |
61462c455caSZhou Wang 	       FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL);
61584c9b780SShukun Tan 
616ed5fa39fSWeili Qian 	hisi_zip_enable_clock_gate(qm);
617ed5fa39fSWeili Qian 
61884c9b780SShukun Tan 	return 0;
61962c455caSZhou Wang }
62062c455caSZhou Wang 
621b7da13d0SWeili Qian static void hisi_zip_master_ooo_ctrl(struct hisi_qm *qm, bool enable)
622b7da13d0SWeili Qian {
623b7da13d0SWeili Qian 	u32 val1, val2;
624b7da13d0SWeili Qian 
625b7da13d0SWeili Qian 	val1 = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
626b7da13d0SWeili Qian 	if (enable) {
627b7da13d0SWeili Qian 		val1 |= HZIP_AXI_SHUTDOWN_ENABLE;
628d90fab0dSWeili Qian 		val2 = hisi_qm_get_hw_info(qm, zip_basic_cap_info,
629d90fab0dSWeili Qian 				ZIP_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver);
630b7da13d0SWeili Qian 	} else {
631b7da13d0SWeili Qian 		val1 &= ~HZIP_AXI_SHUTDOWN_ENABLE;
632b7da13d0SWeili Qian 		val2 = 0x0;
633b7da13d0SWeili Qian 	}
634b7da13d0SWeili Qian 
635b7da13d0SWeili Qian 	if (qm->ver > QM_HW_V2)
636b7da13d0SWeili Qian 		writel(val2, qm->io_base + HZIP_OOO_SHUTDOWN_SEL);
637b7da13d0SWeili Qian 
638b7da13d0SWeili Qian 	writel(val1, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
639b7da13d0SWeili Qian }
640b7da13d0SWeili Qian 
641eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm)
64262c455caSZhou Wang {
643d90fab0dSWeili Qian 	u32 nfe, ce;
644d90fab0dSWeili Qian 
64562c455caSZhou Wang 	if (qm->ver == QM_HW_V1) {
646eaebf4c3SShukun Tan 		writel(HZIP_CORE_INT_MASK_ALL,
647eaebf4c3SShukun Tan 		       qm->io_base + HZIP_CORE_INT_MASK_REG);
648ee1788c6SZhou Wang 		dev_info(&qm->pdev->dev, "Does not support hw error handle\n");
64962c455caSZhou Wang 		return;
65062c455caSZhou Wang 	}
65162c455caSZhou Wang 
652d90fab0dSWeili Qian 	nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_NFE_MASK_CAP, qm->cap_ver);
653d90fab0dSWeili Qian 	ce = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CE_MASK_CAP, qm->cap_ver);
654d90fab0dSWeili Qian 
65562c455caSZhou Wang 	/* clear ZIP hw error source if having */
656d90fab0dSWeili Qian 	writel(ce | nfe | HZIP_CORE_INT_RAS_FE_ENB_MASK, qm->io_base + HZIP_CORE_INT_SOURCE);
657eaebf4c3SShukun Tan 
658de3daf4bSShukun Tan 	/* configure error type */
659d90fab0dSWeili Qian 	writel(ce, qm->io_base + HZIP_CORE_INT_RAS_CE_ENB);
660d90fab0dSWeili Qian 	writel(HZIP_CORE_INT_RAS_FE_ENB_MASK, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB);
661d90fab0dSWeili Qian 	writel(nfe, qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
662de3daf4bSShukun Tan 
663b7da13d0SWeili Qian 	hisi_zip_master_ooo_ctrl(qm, true);
6643b9c24deSWeili Qian 
6653b9c24deSWeili Qian 	/* enable ZIP hw error interrupts */
6663b9c24deSWeili Qian 	writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG);
66762c455caSZhou Wang }
668eaebf4c3SShukun Tan 
669eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm)
670eaebf4c3SShukun Tan {
671d90fab0dSWeili Qian 	u32 nfe, ce;
6727ce396faSShukun Tan 
673d90fab0dSWeili Qian 	/* disable ZIP hw error interrupts */
674d90fab0dSWeili Qian 	nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_NFE_MASK_CAP, qm->cap_ver);
675d90fab0dSWeili Qian 	ce = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CE_MASK_CAP, qm->cap_ver);
676d90fab0dSWeili Qian 	writel(ce | nfe | HZIP_CORE_INT_RAS_FE_ENB_MASK, qm->io_base + HZIP_CORE_INT_MASK_REG);
677d90fab0dSWeili Qian 
678b7da13d0SWeili Qian 	hisi_zip_master_ooo_ctrl(qm, false);
67962c455caSZhou Wang }
68062c455caSZhou Wang 
68172c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file)
68272c7a68dSZhou Wang {
68372c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = file->ctrl->hisi_zip;
68472c7a68dSZhou Wang 
68572c7a68dSZhou Wang 	return &hisi_zip->qm;
68672c7a68dSZhou Wang }
68772c7a68dSZhou Wang 
68874f5edbfSWeili Qian static u32 clear_enable_read(struct hisi_qm *qm)
68972c7a68dSZhou Wang {
69072c7a68dSZhou Wang 	return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
69115b0694fSYang Shen 		     HZIP_SOFT_CTRL_CNT_CLR_CE_BIT;
69272c7a68dSZhou Wang }
69372c7a68dSZhou Wang 
69474f5edbfSWeili Qian static int clear_enable_write(struct hisi_qm *qm, u32 val)
69572c7a68dSZhou Wang {
69672c7a68dSZhou Wang 	u32 tmp;
69772c7a68dSZhou Wang 
69872c7a68dSZhou Wang 	if (val != 1 && val != 0)
69972c7a68dSZhou Wang 		return -EINVAL;
70072c7a68dSZhou Wang 
70172c7a68dSZhou Wang 	tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
70215b0694fSYang Shen 	       ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val;
70372c7a68dSZhou Wang 	writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
70472c7a68dSZhou Wang 
70572c7a68dSZhou Wang 	return  0;
70672c7a68dSZhou Wang }
70772c7a68dSZhou Wang 
70815b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf,
70972c7a68dSZhou Wang 					size_t count, loff_t *pos)
71072c7a68dSZhou Wang {
71172c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
712607c191bSWeili Qian 	struct hisi_qm *qm = file_to_qm(file);
71372c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
71472c7a68dSZhou Wang 	u32 val;
71572c7a68dSZhou Wang 	int ret;
71672c7a68dSZhou Wang 
717607c191bSWeili Qian 	ret = hisi_qm_get_dfx_access(qm);
718607c191bSWeili Qian 	if (ret)
719607c191bSWeili Qian 		return ret;
720607c191bSWeili Qian 
72172c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
72272c7a68dSZhou Wang 	switch (file->index) {
72372c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
72474f5edbfSWeili Qian 		val = clear_enable_read(qm);
72572c7a68dSZhou Wang 		break;
72672c7a68dSZhou Wang 	default:
727607c191bSWeili Qian 		goto err_input;
72872c7a68dSZhou Wang 	}
72972c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
730607c191bSWeili Qian 
731607c191bSWeili Qian 	hisi_qm_put_dfx_access(qm);
732533b2079SYang Shen 	ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val);
73372c7a68dSZhou Wang 	return simple_read_from_buffer(buf, count, pos, tbuf, ret);
734607c191bSWeili Qian 
735607c191bSWeili Qian err_input:
736607c191bSWeili Qian 	spin_unlock_irq(&file->lock);
737607c191bSWeili Qian 	hisi_qm_put_dfx_access(qm);
738607c191bSWeili Qian 	return -EINVAL;
73972c7a68dSZhou Wang }
74072c7a68dSZhou Wang 
74115b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_write(struct file *filp,
74215b0694fSYang Shen 					 const char __user *buf,
74372c7a68dSZhou Wang 					 size_t count, loff_t *pos)
74472c7a68dSZhou Wang {
74572c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
746607c191bSWeili Qian 	struct hisi_qm *qm = file_to_qm(file);
74772c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
74872c7a68dSZhou Wang 	unsigned long val;
74972c7a68dSZhou Wang 	int len, ret;
75072c7a68dSZhou Wang 
75172c7a68dSZhou Wang 	if (*pos != 0)
75272c7a68dSZhou Wang 		return 0;
75372c7a68dSZhou Wang 
75472c7a68dSZhou Wang 	if (count >= HZIP_BUF_SIZE)
75572c7a68dSZhou Wang 		return -ENOSPC;
75672c7a68dSZhou Wang 
75772c7a68dSZhou Wang 	len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count);
75872c7a68dSZhou Wang 	if (len < 0)
75972c7a68dSZhou Wang 		return len;
76072c7a68dSZhou Wang 
76172c7a68dSZhou Wang 	tbuf[len] = '\0';
7626d9a8995SYang Shen 	ret = kstrtoul(tbuf, 0, &val);
7636d9a8995SYang Shen 	if (ret)
7646d9a8995SYang Shen 		return ret;
76572c7a68dSZhou Wang 
766607c191bSWeili Qian 	ret = hisi_qm_get_dfx_access(qm);
767607c191bSWeili Qian 	if (ret)
768607c191bSWeili Qian 		return ret;
769607c191bSWeili Qian 
77072c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
77172c7a68dSZhou Wang 	switch (file->index) {
77272c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
77374f5edbfSWeili Qian 		ret = clear_enable_write(qm, val);
77472c7a68dSZhou Wang 		if (ret)
77572c7a68dSZhou Wang 			goto err_input;
77672c7a68dSZhou Wang 		break;
77772c7a68dSZhou Wang 	default:
77872c7a68dSZhou Wang 		ret = -EINVAL;
77972c7a68dSZhou Wang 		goto err_input;
78072c7a68dSZhou Wang 	}
78172c7a68dSZhou Wang 
782607c191bSWeili Qian 	ret = count;
78372c7a68dSZhou Wang 
78472c7a68dSZhou Wang err_input:
78572c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
786607c191bSWeili Qian 	hisi_qm_put_dfx_access(qm);
78772c7a68dSZhou Wang 	return ret;
78872c7a68dSZhou Wang }
78972c7a68dSZhou Wang 
79072c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = {
79172c7a68dSZhou Wang 	.owner = THIS_MODULE,
79272c7a68dSZhou Wang 	.open = simple_open,
79315b0694fSYang Shen 	.read = hisi_zip_ctrl_debug_read,
79415b0694fSYang Shen 	.write = hisi_zip_ctrl_debug_write,
79572c7a68dSZhou Wang };
79672c7a68dSZhou Wang 
7976621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val)
7986621e649SLongfang Liu {
7996621e649SLongfang Liu 	if (val)
8006621e649SLongfang Liu 		return -EINVAL;
8016621e649SLongfang Liu 
8026621e649SLongfang Liu 	atomic64_set((atomic64_t *)data, 0);
8036621e649SLongfang Liu 
8046621e649SLongfang Liu 	return 0;
8056621e649SLongfang Liu }
8066621e649SLongfang Liu 
8076621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val)
8086621e649SLongfang Liu {
8096621e649SLongfang Liu 	*val = atomic64_read((atomic64_t *)data);
8106621e649SLongfang Liu 
8116621e649SLongfang Liu 	return 0;
8126621e649SLongfang Liu }
8136621e649SLongfang Liu 
8146621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get,
8156621e649SLongfang Liu 			 zip_debugfs_atomic64_set, "%llu\n");
8166621e649SLongfang Liu 
8171295292dSWeili Qian static int hisi_zip_regs_show(struct seq_file *s, void *unused)
8181295292dSWeili Qian {
8191295292dSWeili Qian 	hisi_qm_regs_dump(s, s->private);
8201295292dSWeili Qian 
8211295292dSWeili Qian 	return 0;
8221295292dSWeili Qian }
8231295292dSWeili Qian 
8241295292dSWeili Qian DEFINE_SHOW_ATTRIBUTE(hisi_zip_regs);
8251295292dSWeili Qian 
8264b33f057SShukun Tan static int hisi_zip_core_debug_init(struct hisi_qm *qm)
82772c7a68dSZhou Wang {
828db700974SWeili Qian 	u32 zip_core_num, zip_comp_core_num;
82972c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
83072c7a68dSZhou Wang 	struct debugfs_regset32 *regset;
8314a97bfc7SGreg Kroah-Hartman 	struct dentry *tmp_d;
83272c7a68dSZhou Wang 	char buf[HZIP_BUF_SIZE];
83372c7a68dSZhou Wang 	int i;
83472c7a68dSZhou Wang 
835db700974SWeili Qian 	zip_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CORE_NUM_CAP, qm->cap_ver);
836db700974SWeili Qian 	zip_comp_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CLUSTER_COMP_NUM_CAP,
837db700974SWeili Qian 						qm->cap_ver);
838db700974SWeili Qian 
839db700974SWeili Qian 	for (i = 0; i < zip_core_num; i++) {
840db700974SWeili Qian 		if (i < zip_comp_core_num)
841533b2079SYang Shen 			scnprintf(buf, sizeof(buf), "comp_core%d", i);
84272c7a68dSZhou Wang 		else
843533b2079SYang Shen 			scnprintf(buf, sizeof(buf), "decomp_core%d",
844db700974SWeili Qian 				  i - zip_comp_core_num);
84572c7a68dSZhou Wang 
84672c7a68dSZhou Wang 		regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
84772c7a68dSZhou Wang 		if (!regset)
84872c7a68dSZhou Wang 			return -ENOENT;
84972c7a68dSZhou Wang 
85072c7a68dSZhou Wang 		regset->regs = hzip_dfx_regs;
85172c7a68dSZhou Wang 		regset->nregs = ARRAY_SIZE(hzip_dfx_regs);
85272c7a68dSZhou Wang 		regset->base = qm->io_base + core_offsets[i];
853607c191bSWeili Qian 		regset->dev = dev;
85472c7a68dSZhou Wang 
8554b33f057SShukun Tan 		tmp_d = debugfs_create_dir(buf, qm->debug.debug_root);
8561295292dSWeili Qian 		debugfs_create_file("regs", 0444, tmp_d, regset,
8571295292dSWeili Qian 				    &hisi_zip_regs_fops);
85872c7a68dSZhou Wang 	}
85972c7a68dSZhou Wang 
86072c7a68dSZhou Wang 	return 0;
86172c7a68dSZhou Wang }
86272c7a68dSZhou Wang 
8636621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm)
8646621e649SLongfang Liu {
8659b0c97dfSKai Ye 	struct dfx_diff_registers *hzip_regs = qm->debug.acc_diff_regs;
8666621e649SLongfang Liu 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
8676621e649SLongfang Liu 	struct hisi_zip_dfx *dfx = &zip->dfx;
8686621e649SLongfang Liu 	struct dentry *tmp_dir;
8696621e649SLongfang Liu 	void *data;
8706621e649SLongfang Liu 	int i;
8716621e649SLongfang Liu 
8726621e649SLongfang Liu 	tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root);
8736621e649SLongfang Liu 	for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) {
8746621e649SLongfang Liu 		data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset);
8756621e649SLongfang Liu 		debugfs_create_file(zip_dfx_files[i].name,
8764b33f057SShukun Tan 				    0644, tmp_dir, data,
8776621e649SLongfang Liu 				    &zip_atomic64_ops);
8786621e649SLongfang Liu 	}
8799b0c97dfSKai Ye 
8809b0c97dfSKai Ye 	if (qm->fun_type == QM_HW_PF && hzip_regs)
8819b0c97dfSKai Ye 		debugfs_create_file("diff_regs", 0444, tmp_dir,
8829b0c97dfSKai Ye 				      qm, &hzip_diff_regs_fops);
8836621e649SLongfang Liu }
8846621e649SLongfang Liu 
8854b33f057SShukun Tan static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm)
88672c7a68dSZhou Wang {
8874b33f057SShukun Tan 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
88872c7a68dSZhou Wang 	int i;
88972c7a68dSZhou Wang 
890c4392b46SWeili Qian 	for (i = HZIP_CLEAR_ENABLE; i < HZIP_DEBUG_FILE_NUM; i++) {
8914b33f057SShukun Tan 		spin_lock_init(&zip->ctrl->files[i].lock);
8924b33f057SShukun Tan 		zip->ctrl->files[i].ctrl = zip->ctrl;
8934b33f057SShukun Tan 		zip->ctrl->files[i].index = i;
89472c7a68dSZhou Wang 
8954a97bfc7SGreg Kroah-Hartman 		debugfs_create_file(ctrl_debug_file_name[i], 0600,
8964b33f057SShukun Tan 				    qm->debug.debug_root,
8974b33f057SShukun Tan 				    zip->ctrl->files + i,
89872c7a68dSZhou Wang 				    &ctrl_debug_fops);
89972c7a68dSZhou Wang 	}
90072c7a68dSZhou Wang 
9014b33f057SShukun Tan 	return hisi_zip_core_debug_init(qm);
90272c7a68dSZhou Wang }
90372c7a68dSZhou Wang 
9044b33f057SShukun Tan static int hisi_zip_debugfs_init(struct hisi_qm *qm)
90572c7a68dSZhou Wang {
90672c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
90772c7a68dSZhou Wang 	struct dentry *dev_d;
90872c7a68dSZhou Wang 	int ret;
90972c7a68dSZhou Wang 
91072c7a68dSZhou Wang 	dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root);
91172c7a68dSZhou Wang 
912c31dc9feSShukun Tan 	qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET;
913c31dc9feSShukun Tan 	qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN;
91472c7a68dSZhou Wang 	qm->debug.debug_root = dev_d;
915b40b62edSKai Ye 	ret = hisi_qm_regs_debugfs_init(qm, hzip_diff_regs, ARRAY_SIZE(hzip_diff_regs));
9169b0c97dfSKai Ye 	if (ret) {
9179b0c97dfSKai Ye 		dev_warn(dev, "Failed to init ZIP diff regs!\n");
9189b0c97dfSKai Ye 		goto debugfs_remove;
9199b0c97dfSKai Ye 	}
9209b0c97dfSKai Ye 
921a8ff38bdSWeili Qian 	hisi_qm_debug_init(qm);
92272c7a68dSZhou Wang 
92372c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF) {
9244b33f057SShukun Tan 		ret = hisi_zip_ctrl_debug_init(qm);
92572c7a68dSZhou Wang 		if (ret)
92672c7a68dSZhou Wang 			goto failed_to_create;
92772c7a68dSZhou Wang 	}
92872c7a68dSZhou Wang 
9296621e649SLongfang Liu 	hisi_zip_dfx_debug_init(qm);
9306621e649SLongfang Liu 
93172c7a68dSZhou Wang 	return 0;
93272c7a68dSZhou Wang 
93372c7a68dSZhou Wang failed_to_create:
934b40b62edSKai Ye 	hisi_qm_regs_debugfs_uninit(qm, ARRAY_SIZE(hzip_diff_regs));
9359b0c97dfSKai Ye debugfs_remove:
93672c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
93772c7a68dSZhou Wang 	return ret;
93872c7a68dSZhou Wang }
93972c7a68dSZhou Wang 
940698f9523SHao Fang /* hisi_zip_debug_regs_clear() - clear the zip debug regs */
9414b33f057SShukun Tan static void hisi_zip_debug_regs_clear(struct hisi_qm *qm)
94272c7a68dSZhou Wang {
943698f9523SHao Fang 	int i, j;
944698f9523SHao Fang 
945698f9523SHao Fang 	/* enable register read_clear bit */
946698f9523SHao Fang 	writel(HZIP_RD_CNT_CLR_CE_EN, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
947698f9523SHao Fang 	for (i = 0; i < ARRAY_SIZE(core_offsets); i++)
948698f9523SHao Fang 		for (j = 0; j < ARRAY_SIZE(hzip_dfx_regs); j++)
949698f9523SHao Fang 			readl(qm->io_base + core_offsets[i] +
950698f9523SHao Fang 			      hzip_dfx_regs[j].offset);
951698f9523SHao Fang 
952698f9523SHao Fang 	/* disable register read_clear bit */
95372c7a68dSZhou Wang 	writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
95472c7a68dSZhou Wang 
95572c7a68dSZhou Wang 	hisi_qm_debug_regs_clear(qm);
95672c7a68dSZhou Wang }
95772c7a68dSZhou Wang 
9584b33f057SShukun Tan static void hisi_zip_debugfs_exit(struct hisi_qm *qm)
95972c7a68dSZhou Wang {
960b40b62edSKai Ye 	hisi_qm_regs_debugfs_uninit(qm, ARRAY_SIZE(hzip_diff_regs));
9619b0c97dfSKai Ye 
96272c7a68dSZhou Wang 	debugfs_remove_recursive(qm->debug.debug_root);
96372c7a68dSZhou Wang 
9644b33f057SShukun Tan 	if (qm->fun_type == QM_HW_PF) {
9654b33f057SShukun Tan 		hisi_zip_debug_regs_clear(qm);
9664b33f057SShukun Tan 		qm->debug.curr_qm_qp_num = 0;
9674b33f057SShukun Tan 	}
96872c7a68dSZhou Wang }
96972c7a68dSZhou Wang 
9705bfabd50SKai Ye static int hisi_zip_show_last_regs_init(struct hisi_qm *qm)
9715bfabd50SKai Ye {
9725bfabd50SKai Ye 	int core_dfx_regs_num =  ARRAY_SIZE(hzip_dump_dfx_regs);
9735bfabd50SKai Ye 	int com_dfx_regs_num = ARRAY_SIZE(hzip_com_dfx_regs);
9745bfabd50SKai Ye 	struct qm_debug *debug = &qm->debug;
9755bfabd50SKai Ye 	void __iomem *io_base;
976db700974SWeili Qian 	u32 zip_core_num;
9775bfabd50SKai Ye 	int i, j, idx;
9785bfabd50SKai Ye 
979db700974SWeili Qian 	zip_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CORE_NUM_CAP, qm->cap_ver);
980db700974SWeili Qian 
981db700974SWeili Qian 	debug->last_words = kcalloc(core_dfx_regs_num * zip_core_num + com_dfx_regs_num,
982db700974SWeili Qian 				    sizeof(unsigned int), GFP_KERNEL);
9835bfabd50SKai Ye 	if (!debug->last_words)
9845bfabd50SKai Ye 		return -ENOMEM;
9855bfabd50SKai Ye 
9865bfabd50SKai Ye 	for (i = 0; i < com_dfx_regs_num; i++) {
9875bfabd50SKai Ye 		io_base = qm->io_base + hzip_com_dfx_regs[i].offset;
9885bfabd50SKai Ye 		debug->last_words[i] = readl_relaxed(io_base);
9895bfabd50SKai Ye 	}
9905bfabd50SKai Ye 
991db700974SWeili Qian 	for (i = 0; i < zip_core_num; i++) {
9925bfabd50SKai Ye 		io_base = qm->io_base + core_offsets[i];
9935bfabd50SKai Ye 		for (j = 0; j < core_dfx_regs_num; j++) {
9945bfabd50SKai Ye 			idx = com_dfx_regs_num + i * core_dfx_regs_num + j;
9955bfabd50SKai Ye 			debug->last_words[idx] = readl_relaxed(
9965bfabd50SKai Ye 				io_base + hzip_dump_dfx_regs[j].offset);
9975bfabd50SKai Ye 		}
9985bfabd50SKai Ye 	}
9995bfabd50SKai Ye 
10005bfabd50SKai Ye 	return 0;
10015bfabd50SKai Ye }
10025bfabd50SKai Ye 
10035bfabd50SKai Ye static void hisi_zip_show_last_regs_uninit(struct hisi_qm *qm)
10045bfabd50SKai Ye {
10055bfabd50SKai Ye 	struct qm_debug *debug = &qm->debug;
10065bfabd50SKai Ye 
10075bfabd50SKai Ye 	if (qm->fun_type == QM_HW_VF || !debug->last_words)
10085bfabd50SKai Ye 		return;
10095bfabd50SKai Ye 
10105bfabd50SKai Ye 	kfree(debug->last_words);
10115bfabd50SKai Ye 	debug->last_words = NULL;
10125bfabd50SKai Ye }
10135bfabd50SKai Ye 
10145bfabd50SKai Ye static void hisi_zip_show_last_dfx_regs(struct hisi_qm *qm)
10155bfabd50SKai Ye {
10165bfabd50SKai Ye 	int core_dfx_regs_num =  ARRAY_SIZE(hzip_dump_dfx_regs);
10175bfabd50SKai Ye 	int com_dfx_regs_num = ARRAY_SIZE(hzip_com_dfx_regs);
1018db700974SWeili Qian 	u32 zip_core_num, zip_comp_core_num;
10195bfabd50SKai Ye 	struct qm_debug *debug = &qm->debug;
10205bfabd50SKai Ye 	char buf[HZIP_BUF_SIZE];
10215bfabd50SKai Ye 	void __iomem *base;
10225bfabd50SKai Ye 	int i, j, idx;
10235bfabd50SKai Ye 	u32 val;
10245bfabd50SKai Ye 
10255bfabd50SKai Ye 	if (qm->fun_type == QM_HW_VF || !debug->last_words)
10265bfabd50SKai Ye 		return;
10275bfabd50SKai Ye 
10285bfabd50SKai Ye 	for (i = 0; i < com_dfx_regs_num; i++) {
10295bfabd50SKai Ye 		val = readl_relaxed(qm->io_base + hzip_com_dfx_regs[i].offset);
10305bfabd50SKai Ye 		if (debug->last_words[i] != val)
10315bfabd50SKai Ye 			pci_info(qm->pdev, "com_dfx: %s \t= 0x%08x => 0x%08x\n",
10325bfabd50SKai Ye 				 hzip_com_dfx_regs[i].name, debug->last_words[i], val);
10335bfabd50SKai Ye 	}
10345bfabd50SKai Ye 
1035db700974SWeili Qian 	zip_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CORE_NUM_CAP, qm->cap_ver);
1036db700974SWeili Qian 	zip_comp_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CLUSTER_COMP_NUM_CAP,
1037db700974SWeili Qian 						qm->cap_ver);
1038db700974SWeili Qian 	for (i = 0; i < zip_core_num; i++) {
1039db700974SWeili Qian 		if (i < zip_comp_core_num)
10405bfabd50SKai Ye 			scnprintf(buf, sizeof(buf), "Comp_core-%d", i);
10415bfabd50SKai Ye 		else
10425bfabd50SKai Ye 			scnprintf(buf, sizeof(buf), "Decomp_core-%d",
1043db700974SWeili Qian 				  i - zip_comp_core_num);
10445bfabd50SKai Ye 		base = qm->io_base + core_offsets[i];
10455bfabd50SKai Ye 
10465bfabd50SKai Ye 		pci_info(qm->pdev, "==>%s:\n", buf);
10475bfabd50SKai Ye 		/* dump last word for dfx regs during control resetting */
10485bfabd50SKai Ye 		for (j = 0; j < core_dfx_regs_num; j++) {
10495bfabd50SKai Ye 			idx = com_dfx_regs_num + i * core_dfx_regs_num + j;
10505bfabd50SKai Ye 			val = readl_relaxed(base + hzip_dump_dfx_regs[j].offset);
10515bfabd50SKai Ye 			if (debug->last_words[idx] != val)
10525bfabd50SKai Ye 				pci_info(qm->pdev, "%s \t= 0x%08x => 0x%08x\n",
1053db700974SWeili Qian 					 hzip_dump_dfx_regs[j].name,
1054db700974SWeili Qian 					 debug->last_words[idx], val);
10555bfabd50SKai Ye 		}
10565bfabd50SKai Ye 	}
10575bfabd50SKai Ye }
10585bfabd50SKai Ye 
1059f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts)
1060f826e6efSShukun Tan {
1061f826e6efSShukun Tan 	const struct hisi_zip_hw_error *err = zip_hw_error;
1062f826e6efSShukun Tan 	struct device *dev = &qm->pdev->dev;
1063f826e6efSShukun Tan 	u32 err_val;
1064f826e6efSShukun Tan 
1065f826e6efSShukun Tan 	while (err->msg) {
1066f826e6efSShukun Tan 		if (err->int_msk & err_sts) {
1067f826e6efSShukun Tan 			dev_err(dev, "%s [error status=0x%x] found\n",
1068f826e6efSShukun Tan 				err->msg, err->int_msk);
1069f826e6efSShukun Tan 
1070f826e6efSShukun Tan 			if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) {
1071f826e6efSShukun Tan 				err_val = readl(qm->io_base +
1072f826e6efSShukun Tan 						HZIP_CORE_SRAM_ECC_ERR_INFO);
1073f826e6efSShukun Tan 				dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n",
1074f826e6efSShukun Tan 					((err_val >>
1075f826e6efSShukun Tan 					HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF));
1076f826e6efSShukun Tan 			}
1077f826e6efSShukun Tan 		}
1078f826e6efSShukun Tan 		err++;
1079f826e6efSShukun Tan 	}
1080f826e6efSShukun Tan }
1081f826e6efSShukun Tan 
1082f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm)
1083f826e6efSShukun Tan {
1084f826e6efSShukun Tan 	return readl(qm->io_base + HZIP_CORE_INT_STATUS);
1085f826e6efSShukun Tan }
1086f826e6efSShukun Tan 
108784c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts)
108884c9b780SShukun Tan {
1089d90fab0dSWeili Qian 	u32 nfe;
1090d90fab0dSWeili Qian 
109184c9b780SShukun Tan 	writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE);
1092d90fab0dSWeili Qian 	nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_NFE_MASK_CAP, qm->cap_ver);
1093d90fab0dSWeili Qian 	writel(nfe, qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
109484c9b780SShukun Tan }
109584c9b780SShukun Tan 
109684c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm)
109784c9b780SShukun Tan {
109884c9b780SShukun Tan 	u32 val;
109984c9b780SShukun Tan 
110084c9b780SShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
110184c9b780SShukun Tan 
110284c9b780SShukun Tan 	writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE,
110384c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
110484c9b780SShukun Tan 
110584c9b780SShukun Tan 	writel(val | HZIP_AXI_SHUTDOWN_ENABLE,
110684c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
110784c9b780SShukun Tan }
110884c9b780SShukun Tan 
110984c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm)
111084c9b780SShukun Tan {
111184c9b780SShukun Tan 	u32 nfe_enb;
111284c9b780SShukun Tan 
111384c9b780SShukun Tan 	/* Disable ECC Mbit error report. */
111484c9b780SShukun Tan 	nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
111584c9b780SShukun Tan 	writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC,
111684c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
111784c9b780SShukun Tan 
111884c9b780SShukun Tan 	/* Inject zip ECC Mbit error to block master ooo. */
111984c9b780SShukun Tan 	writel(HZIP_CORE_INT_STATUS_M_ECC,
112084c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_SET);
112184c9b780SShukun Tan }
112284c9b780SShukun Tan 
1123d9e21600SWeili Qian static void hisi_zip_err_info_init(struct hisi_qm *qm)
1124d9e21600SWeili Qian {
1125d9e21600SWeili Qian 	struct hisi_qm_err_info *err_info = &qm->err_info;
1126d9e21600SWeili Qian 
1127d90fab0dSWeili Qian 	err_info->fe = HZIP_CORE_INT_RAS_FE_ENB_MASK;
1128d90fab0dSWeili Qian 	err_info->ce = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_QM_CE_MASK_CAP, qm->cap_ver);
1129d90fab0dSWeili Qian 	err_info->nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info,
1130d90fab0dSWeili Qian 					    ZIP_QM_NFE_MASK_CAP, qm->cap_ver);
1131d9e21600SWeili Qian 	err_info->ecc_2bits_mask = HZIP_CORE_INT_STATUS_M_ECC;
1132d90fab0dSWeili Qian 	err_info->qm_shutdown_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info,
1133d90fab0dSWeili Qian 							 ZIP_QM_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver);
1134d90fab0dSWeili Qian 	err_info->dev_shutdown_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info,
1135d90fab0dSWeili Qian 							  ZIP_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver);
1136d90fab0dSWeili Qian 	err_info->qm_reset_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info,
1137d90fab0dSWeili Qian 						      ZIP_QM_RESET_MASK_CAP, qm->cap_ver);
1138d90fab0dSWeili Qian 	err_info->dev_reset_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info,
1139d90fab0dSWeili Qian 						       ZIP_RESET_MASK_CAP, qm->cap_ver);
1140d9e21600SWeili Qian 	err_info->msi_wr_port = HZIP_WR_PORT;
1141d9e21600SWeili Qian 	err_info->acpi_rst = "ZRST";
1142d9e21600SWeili Qian }
1143d9e21600SWeili Qian 
1144eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = {
114584c9b780SShukun Tan 	.hw_init		= hisi_zip_set_user_domain_and_cache,
1146eaebf4c3SShukun Tan 	.hw_err_enable		= hisi_zip_hw_error_enable,
1147eaebf4c3SShukun Tan 	.hw_err_disable		= hisi_zip_hw_error_disable,
1148f826e6efSShukun Tan 	.get_dev_hw_err_status	= hisi_zip_get_hw_err_status,
114984c9b780SShukun Tan 	.clear_dev_hw_err_status = hisi_zip_clear_hw_err_status,
1150f826e6efSShukun Tan 	.log_dev_hw_err		= hisi_zip_log_hw_error,
115184c9b780SShukun Tan 	.open_axi_master_ooo	= hisi_zip_open_axi_master_ooo,
115284c9b780SShukun Tan 	.close_axi_master_ooo	= hisi_zip_close_axi_master_ooo,
1153a5c164b1SLongfang Liu 	.open_sva_prefetch	= hisi_zip_open_sva_prefetch,
1154a5c164b1SLongfang Liu 	.close_sva_prefetch	= hisi_zip_close_sva_prefetch,
11555bfabd50SKai Ye 	.show_last_dfx_regs	= hisi_zip_show_last_dfx_regs,
1156d9e21600SWeili Qian 	.err_info_init		= hisi_zip_err_info_init,
1157eaebf4c3SShukun Tan };
115862c455caSZhou Wang 
115962c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip)
116062c455caSZhou Wang {
116162c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
116262c455caSZhou Wang 	struct hisi_zip_ctrl *ctrl;
11635bfabd50SKai Ye 	int ret;
116462c455caSZhou Wang 
116562c455caSZhou Wang 	ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL);
116662c455caSZhou Wang 	if (!ctrl)
116762c455caSZhou Wang 		return -ENOMEM;
116862c455caSZhou Wang 
116962c455caSZhou Wang 	hisi_zip->ctrl = ctrl;
117062c455caSZhou Wang 	ctrl->hisi_zip = hisi_zip;
1171eaebf4c3SShukun Tan 	qm->err_ini = &hisi_zip_err_ini;
1172d9e21600SWeili Qian 	qm->err_ini->err_info_init(qm);
1173eaebf4c3SShukun Tan 
11746d9a8995SYang Shen 	ret = hisi_zip_set_user_domain_and_cache(qm);
11756d9a8995SYang Shen 	if (ret)
11766d9a8995SYang Shen 		return ret;
11776d9a8995SYang Shen 
1178*b7a03a0fSChenghai Huang 	ret = hisi_zip_set_high_perf(qm);
1179*b7a03a0fSChenghai Huang 	if (ret)
1180*b7a03a0fSChenghai Huang 		return ret;
1181*b7a03a0fSChenghai Huang 
1182a5c164b1SLongfang Liu 	hisi_zip_open_sva_prefetch(qm);
1183eaebf4c3SShukun Tan 	hisi_qm_dev_err_init(qm);
11844b33f057SShukun Tan 	hisi_zip_debug_regs_clear(qm);
118562c455caSZhou Wang 
11865bfabd50SKai Ye 	ret = hisi_zip_show_last_regs_init(qm);
11875bfabd50SKai Ye 	if (ret)
11885bfabd50SKai Ye 		pci_err(qm->pdev, "Failed to init last word regs!\n");
11895bfabd50SKai Ye 
11905bfabd50SKai Ye 	return ret;
119162c455caSZhou Wang }
119262c455caSZhou Wang 
1193cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev)
119439977f4bSHao Fang {
1195d310dc25SZhiqi Song 	int ret;
1196d310dc25SZhiqi Song 
119739977f4bSHao Fang 	qm->pdev = pdev;
119858ca0060SWeili Qian 	qm->ver = pdev->revision;
1199f8408d2bSKai Ye 	qm->mode = uacce_mode;
120039977f4bSHao Fang 	qm->sqe_size = HZIP_SQE_SIZE;
120139977f4bSHao Fang 	qm->dev_name = hisi_zip_name;
1202d9701f8dSWeili Qian 
1203fae74feaSShameer Kolothum 	qm->fun_type = (pdev->device == PCI_DEVICE_ID_HUAWEI_ZIP_PF) ?
1204cfd66a66SLongfang Liu 			QM_HW_PF : QM_HW_VF;
1205d9701f8dSWeili Qian 	if (qm->fun_type == QM_HW_PF) {
1206d9701f8dSWeili Qian 		qm->qp_base = HZIP_PF_DEF_Q_BASE;
1207d9701f8dSWeili Qian 		qm->qp_num = pf_q_num;
12082fcb4cc3SSihang Chen 		qm->debug.curr_qm_qp_num = pf_q_num;
1209d9701f8dSWeili Qian 		qm->qm_list = &zip_devices;
12104c79c7a4SLongfang Liu 		if (pf_q_num_flag)
12114c79c7a4SLongfang Liu 			set_bit(QM_MODULE_PARAM, &qm->misc_ctl);
1212d9701f8dSWeili Qian 	} else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) {
1213d9701f8dSWeili Qian 		/*
1214d9701f8dSWeili Qian 		 * have no way to get qm configure in VM in v1 hardware,
1215d9701f8dSWeili Qian 		 * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force
1216d9701f8dSWeili Qian 		 * to trigger only one VF in v1 hardware.
1217d9701f8dSWeili Qian 		 *
1218d9701f8dSWeili Qian 		 * v2 hardware has no such problem.
1219d9701f8dSWeili Qian 		 */
1220d9701f8dSWeili Qian 		qm->qp_base = HZIP_PF_DEF_Q_NUM;
1221d9701f8dSWeili Qian 		qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM;
1222d9701f8dSWeili Qian 	}
1223cfd66a66SLongfang Liu 
1224d310dc25SZhiqi Song 	ret = hisi_qm_init(qm);
1225d310dc25SZhiqi Song 	if (ret) {
1226d310dc25SZhiqi Song 		pci_err(qm->pdev, "Failed to init zip qm configures!\n");
1227d310dc25SZhiqi Song 		return ret;
1228d310dc25SZhiqi Song 	}
1229d310dc25SZhiqi Song 
1230d310dc25SZhiqi Song 	ret = hisi_zip_set_qm_algs(qm);
1231d310dc25SZhiqi Song 	if (ret) {
1232d310dc25SZhiqi Song 		pci_err(qm->pdev, "Failed to set zip algs!\n");
1233d310dc25SZhiqi Song 		hisi_qm_uninit(qm);
1234d310dc25SZhiqi Song 	}
1235d310dc25SZhiqi Song 
1236d310dc25SZhiqi Song 	return ret;
12371dc44035SYang Shen }
12381dc44035SYang Shen 
12391dc44035SYang Shen static void hisi_zip_qm_uninit(struct hisi_qm *qm)
12401dc44035SYang Shen {
12411dc44035SYang Shen 	hisi_qm_uninit(qm);
124239977f4bSHao Fang }
124339977f4bSHao Fang 
1244cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip)
1245cfd66a66SLongfang Liu {
124638a9eb81SKai Ye 	u32 type_rate = HZIP_SHAPER_RATE_COMPRESS;
1247cfd66a66SLongfang Liu 	struct hisi_qm *qm = &hisi_zip->qm;
1248cfd66a66SLongfang Liu 	int ret;
1249cfd66a66SLongfang Liu 
125039977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF) {
125139977f4bSHao Fang 		ret = hisi_zip_pf_probe_init(hisi_zip);
125239977f4bSHao Fang 		if (ret)
125339977f4bSHao Fang 			return ret;
125438a9eb81SKai Ye 		/* enable shaper type 0 */
125538a9eb81SKai Ye 		if (qm->ver >= QM_HW_V3) {
125638a9eb81SKai Ye 			type_rate |= QM_SHAPER_ENABLE;
125738a9eb81SKai Ye 
125838a9eb81SKai Ye 			/* ZIP need to enable shaper type 1 */
125938a9eb81SKai Ye 			type_rate |= HZIP_SHAPER_RATE_DECOMPRESS << QM_SHAPER_TYPE1_OFFSET;
126038a9eb81SKai Ye 			qm->type_rate = type_rate;
126138a9eb81SKai Ye 		}
1262cfd66a66SLongfang Liu 	}
1263cfd66a66SLongfang Liu 
1264cfd66a66SLongfang Liu 	return 0;
1265cfd66a66SLongfang Liu }
1266cfd66a66SLongfang Liu 
1267cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1268cfd66a66SLongfang Liu {
1269cfd66a66SLongfang Liu 	struct hisi_zip *hisi_zip;
1270cfd66a66SLongfang Liu 	struct hisi_qm *qm;
1271cfd66a66SLongfang Liu 	int ret;
1272cfd66a66SLongfang Liu 
1273cfd66a66SLongfang Liu 	hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL);
1274cfd66a66SLongfang Liu 	if (!hisi_zip)
1275cfd66a66SLongfang Liu 		return -ENOMEM;
1276cfd66a66SLongfang Liu 
1277cfd66a66SLongfang Liu 	qm = &hisi_zip->qm;
1278cfd66a66SLongfang Liu 
1279cfd66a66SLongfang Liu 	ret = hisi_zip_qm_init(qm, pdev);
1280cfd66a66SLongfang Liu 	if (ret) {
1281cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret);
1282cfd66a66SLongfang Liu 		return ret;
1283cfd66a66SLongfang Liu 	}
1284cfd66a66SLongfang Liu 
1285cfd66a66SLongfang Liu 	ret = hisi_zip_probe_init(hisi_zip);
1286cfd66a66SLongfang Liu 	if (ret) {
1287cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to probe (%d)!\n", ret);
1288cfd66a66SLongfang Liu 		goto err_qm_uninit;
128939977f4bSHao Fang 	}
129039977f4bSHao Fang 
129139977f4bSHao Fang 	ret = hisi_qm_start(qm);
129239977f4bSHao Fang 	if (ret)
12933d29e98dSYang Shen 		goto err_dev_err_uninit;
129439977f4bSHao Fang 
12954b33f057SShukun Tan 	ret = hisi_zip_debugfs_init(qm);
129639977f4bSHao Fang 	if (ret)
1297b1a25820SYang Shen 		pci_err(pdev, "failed to init debugfs (%d)!\n", ret);
129839977f4bSHao Fang 
12993d29e98dSYang Shen 	ret = hisi_qm_alg_register(qm, &zip_devices);
13003d29e98dSYang Shen 	if (ret < 0) {
1301b1a25820SYang Shen 		pci_err(pdev, "failed to register driver to crypto!\n");
13023d29e98dSYang Shen 		goto err_qm_stop;
13033d29e98dSYang Shen 	}
130439977f4bSHao Fang 
13059e00df71SZhangfei Gao 	if (qm->uacce) {
13069e00df71SZhangfei Gao 		ret = uacce_register(qm->uacce);
1307b1a25820SYang Shen 		if (ret) {
1308b1a25820SYang Shen 			pci_err(pdev, "failed to register uacce (%d)!\n", ret);
13093d29e98dSYang Shen 			goto err_qm_alg_unregister;
13109e00df71SZhangfei Gao 		}
1311b1a25820SYang Shen 	}
13129e00df71SZhangfei Gao 
131339977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF && vfs_num > 0) {
1314cd1b7ae3SShukun Tan 		ret = hisi_qm_sriov_enable(pdev, vfs_num);
131539977f4bSHao Fang 		if (ret < 0)
13163d29e98dSYang Shen 			goto err_qm_alg_unregister;
131739977f4bSHao Fang 	}
131839977f4bSHao Fang 
1319607c191bSWeili Qian 	hisi_qm_pm_init(qm);
1320607c191bSWeili Qian 
132139977f4bSHao Fang 	return 0;
132239977f4bSHao Fang 
13233d29e98dSYang Shen err_qm_alg_unregister:
13243d29e98dSYang Shen 	hisi_qm_alg_unregister(qm, &zip_devices);
13253d29e98dSYang Shen 
13263d29e98dSYang Shen err_qm_stop:
13274b33f057SShukun Tan 	hisi_zip_debugfs_exit(qm);
1328e88dd6e1SYang Shen 	hisi_qm_stop(qm, QM_NORMAL);
13293d29e98dSYang Shen 
13303d29e98dSYang Shen err_dev_err_uninit:
13315bfabd50SKai Ye 	hisi_zip_show_last_regs_uninit(qm);
13323d29e98dSYang Shen 	hisi_qm_dev_err_uninit(qm);
13333d29e98dSYang Shen 
133439977f4bSHao Fang err_qm_uninit:
13351dc44035SYang Shen 	hisi_zip_qm_uninit(qm);
1336cfd66a66SLongfang Liu 
133739977f4bSHao Fang 	return ret;
133839977f4bSHao Fang }
133939977f4bSHao Fang 
134062c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev)
134162c455caSZhou Wang {
1342d8140b87SYang Shen 	struct hisi_qm *qm = pci_get_drvdata(pdev);
134362c455caSZhou Wang 
1344607c191bSWeili Qian 	hisi_qm_pm_uninit(qm);
1345daa31783SWeili Qian 	hisi_qm_wait_task_finish(qm, &zip_devices);
13463d29e98dSYang Shen 	hisi_qm_alg_unregister(qm, &zip_devices);
13473d29e98dSYang Shen 
1348619e464aSShukun Tan 	if (qm->fun_type == QM_HW_PF && qm->vfs_num)
13493e9954feSWeili Qian 		hisi_qm_sriov_disable(pdev, true);
135079e09f30SZhou Wang 
13514b33f057SShukun Tan 	hisi_zip_debugfs_exit(qm);
1352e88dd6e1SYang Shen 	hisi_qm_stop(qm, QM_NORMAL);
13535bfabd50SKai Ye 	hisi_zip_show_last_regs_uninit(qm);
1354eaebf4c3SShukun Tan 	hisi_qm_dev_err_uninit(qm);
13551dc44035SYang Shen 	hisi_zip_qm_uninit(qm);
135662c455caSZhou Wang }
135762c455caSZhou Wang 
1358607c191bSWeili Qian static const struct dev_pm_ops hisi_zip_pm_ops = {
1359607c191bSWeili Qian 	SET_RUNTIME_PM_OPS(hisi_qm_suspend, hisi_qm_resume, NULL)
1360607c191bSWeili Qian };
1361607c191bSWeili Qian 
136262c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = {
1363f826e6efSShukun Tan 	.error_detected	= hisi_qm_dev_err_detected,
136484c9b780SShukun Tan 	.slot_reset	= hisi_qm_dev_slot_reset,
13657ce396faSShukun Tan 	.reset_prepare	= hisi_qm_reset_prepare,
13667ce396faSShukun Tan 	.reset_done	= hisi_qm_reset_done,
136762c455caSZhou Wang };
136862c455caSZhou Wang 
136962c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = {
137062c455caSZhou Wang 	.name			= "hisi_zip",
137162c455caSZhou Wang 	.id_table		= hisi_zip_dev_ids,
137262c455caSZhou Wang 	.probe			= hisi_zip_probe,
137362c455caSZhou Wang 	.remove			= hisi_zip_remove,
1374bf6a7a5aSArnd Bergmann 	.sriov_configure	= IS_ENABLED(CONFIG_PCI_IOV) ?
1375cd1b7ae3SShukun Tan 					hisi_qm_sriov_configure : NULL,
137662c455caSZhou Wang 	.err_handler		= &hisi_zip_err_handler,
137764dfe495SYang Shen 	.shutdown		= hisi_qm_dev_shutdown,
1378607c191bSWeili Qian 	.driver.pm		= &hisi_zip_pm_ops,
137962c455caSZhou Wang };
138062c455caSZhou Wang 
1381442fbc09SShameer Kolothum struct pci_driver *hisi_zip_get_pf_driver(void)
1382442fbc09SShameer Kolothum {
1383442fbc09SShameer Kolothum 	return &hisi_zip_pci_driver;
1384442fbc09SShameer Kolothum }
1385442fbc09SShameer Kolothum EXPORT_SYMBOL_GPL(hisi_zip_get_pf_driver);
1386442fbc09SShameer Kolothum 
138772c7a68dSZhou Wang static void hisi_zip_register_debugfs(void)
138872c7a68dSZhou Wang {
138972c7a68dSZhou Wang 	if (!debugfs_initialized())
139072c7a68dSZhou Wang 		return;
139172c7a68dSZhou Wang 
139272c7a68dSZhou Wang 	hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL);
139372c7a68dSZhou Wang }
139472c7a68dSZhou Wang 
139572c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void)
139672c7a68dSZhou Wang {
139772c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
139872c7a68dSZhou Wang }
139972c7a68dSZhou Wang 
140062c455caSZhou Wang static int __init hisi_zip_init(void)
140162c455caSZhou Wang {
140262c455caSZhou Wang 	int ret;
140362c455caSZhou Wang 
140418f1ab3fSShukun Tan 	hisi_qm_init_list(&zip_devices);
140572c7a68dSZhou Wang 	hisi_zip_register_debugfs();
140672c7a68dSZhou Wang 
140762c455caSZhou Wang 	ret = pci_register_driver(&hisi_zip_pci_driver);
140862c455caSZhou Wang 	if (ret < 0) {
140972c7a68dSZhou Wang 		hisi_zip_unregister_debugfs();
14102ca73193SYang Shen 		pr_err("Failed to register pci driver.\n");
14112ca73193SYang Shen 	}
141272c7a68dSZhou Wang 
141362c455caSZhou Wang 	return ret;
141462c455caSZhou Wang }
141562c455caSZhou Wang 
141662c455caSZhou Wang static void __exit hisi_zip_exit(void)
141762c455caSZhou Wang {
141862c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
141972c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
142062c455caSZhou Wang }
142162c455caSZhou Wang 
142262c455caSZhou Wang module_init(hisi_zip_init);
142362c455caSZhou Wang module_exit(hisi_zip_exit);
142462c455caSZhou Wang 
142562c455caSZhou Wang MODULE_LICENSE("GPL v2");
142662c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
142762c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator");
1428