162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0 262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */ 362c455caSZhou Wang #include <linux/acpi.h> 462c455caSZhou Wang #include <linux/aer.h> 562c455caSZhou Wang #include <linux/bitops.h> 672c7a68dSZhou Wang #include <linux/debugfs.h> 762c455caSZhou Wang #include <linux/init.h> 862c455caSZhou Wang #include <linux/io.h> 962c455caSZhou Wang #include <linux/kernel.h> 1062c455caSZhou Wang #include <linux/module.h> 1162c455caSZhou Wang #include <linux/pci.h> 12607c191bSWeili Qian #include <linux/pm_runtime.h> 1372c7a68dSZhou Wang #include <linux/seq_file.h> 1462c455caSZhou Wang #include <linux/topology.h> 159e00df71SZhangfei Gao #include <linux/uacce.h> 1662c455caSZhou Wang #include "zip.h" 1762c455caSZhou Wang 18fae74feaSShameer Kolothum #define PCI_DEVICE_ID_HUAWEI_ZIP_PF 0xa250 1962c455caSZhou Wang 2062c455caSZhou Wang #define HZIP_QUEUE_NUM_V1 4096 2162c455caSZhou Wang 2262c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL 0x301004 2315b0694fSYang Shen #define HZIP_DECOMP_CHECK_ENABLE BIT(16) 2472c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT 0x301008 2562c455caSZhou Wang 2662c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0 0x301040 2762c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1 0x301044 2862c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0 0x301060 2962c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1 0x301064 3015b0694fSYang Shen #define HZIP_CACHE_ALL_EN 0xffffffff 3162c455caSZhou Wang 3262c455caSZhou Wang #define HZIP_BD_RUSER_32_63 0x301110 3362c455caSZhou Wang #define HZIP_SGL_RUSER_32_63 0x30111c 3462c455caSZhou Wang #define HZIP_DATA_RUSER_32_63 0x301128 3562c455caSZhou Wang #define HZIP_DATA_WUSER_32_63 0x301134 3662c455caSZhou Wang #define HZIP_BD_WUSER_32_63 0x301140 3762c455caSZhou Wang 3872c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS 0x3040e4 3962c455caSZhou Wang 409b0c97dfSKai Ye #define HZIP_CORE_DFX_BASE 0x301000 419b0c97dfSKai Ye #define HZIP_CLOCK_GATED_CONTL 0X301004 429b0c97dfSKai Ye #define HZIP_CORE_DFX_COMP_0 0x302000 439b0c97dfSKai Ye #define HZIP_CORE_DFX_COMP_1 0x303000 449b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_0 0x304000 459b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_1 0x305000 469b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_2 0x306000 479b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_3 0x307000 489b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_4 0x308000 499b0c97dfSKai Ye #define HZIP_CORE_DFX_DECOMP_5 0x309000 509b0c97dfSKai Ye #define HZIP_CORE_REGS_BASE_LEN 0xB0 519b0c97dfSKai Ye #define HZIP_CORE_REGS_DFX_LEN 0x28 5262c455caSZhou Wang 5362c455caSZhou Wang #define HZIP_CORE_INT_SOURCE 0x3010A0 54eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG 0x3010A4 5584c9b780SShukun Tan #define HZIP_CORE_INT_SET 0x3010A8 5662c455caSZhou Wang #define HZIP_CORE_INT_STATUS 0x3010AC 5762c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC BIT(1) 5862c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO 0x301148 59de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB 0x301160 60de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB 0x301164 61de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB 0x301168 62d90fab0dSWeili Qian #define HZIP_CORE_INT_RAS_FE_ENB_MASK 0x0 63b7da13d0SWeili Qian #define HZIP_OOO_SHUTDOWN_SEL 0x30120C 64f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT 16 65f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT 24 66b7220a74SWeili Qian #define HZIP_CORE_INT_MASK_ALL GENMASK(12, 0) 6762c455caSZhou Wang #define HZIP_SQE_SIZE 128 6862c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM 64 6962c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE 0 7062c455caSZhou Wang 7172c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE 0x301000 7215b0694fSYang Shen #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT BIT(0) 7384c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL 0x30100C 7484c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE BIT(14) 7584c9b780SShukun Tan #define HZIP_WR_PORT BIT(11) 7662c455caSZhou Wang 77d310dc25SZhiqi Song #define HZIP_DEV_ALG_MAX_LEN 256 78d310dc25SZhiqi Song #define HZIP_ALG_ZLIB_BIT GENMASK(1, 0) 79d310dc25SZhiqi Song #define HZIP_ALG_GZIP_BIT GENMASK(3, 2) 80d310dc25SZhiqi Song #define HZIP_ALG_DEFLATE_BIT GENMASK(5, 4) 81d310dc25SZhiqi Song #define HZIP_ALG_LZ77_BIT GENMASK(7, 6) 82d310dc25SZhiqi Song 8372c7a68dSZhou Wang #define HZIP_BUF_SIZE 22 84c31dc9feSShukun Tan #define HZIP_SQE_MASK_OFFSET 64 85c31dc9feSShukun Tan #define HZIP_SQE_MASK_LEN 48 8662c455caSZhou Wang 87698f9523SHao Fang #define HZIP_CNT_CLR_CE_EN BIT(0) 88698f9523SHao Fang #define HZIP_RO_CNT_CLR_CE_EN BIT(2) 89698f9523SHao Fang #define HZIP_RD_CNT_CLR_CE_EN (HZIP_CNT_CLR_CE_EN | \ 90698f9523SHao Fang HZIP_RO_CNT_CLR_CE_EN) 91698f9523SHao Fang 92a5c164b1SLongfang Liu #define HZIP_PREFETCH_CFG 0x3011B0 93a5c164b1SLongfang Liu #define HZIP_SVA_TRANS 0x3011C4 94a5c164b1SLongfang Liu #define HZIP_PREFETCH_ENABLE (~(BIT(26) | BIT(17) | BIT(0))) 95a5c164b1SLongfang Liu #define HZIP_SVA_PREFETCH_DISABLE BIT(26) 96a5c164b1SLongfang Liu #define HZIP_SVA_DISABLE_READY (BIT(26) | BIT(30)) 97376a5c3cSKai Ye #define HZIP_SHAPER_RATE_COMPRESS 750 98376a5c3cSKai Ye #define HZIP_SHAPER_RATE_DECOMPRESS 140 99a5c164b1SLongfang Liu #define HZIP_DELAY_1_US 1 100a5c164b1SLongfang Liu #define HZIP_POLL_TIMEOUT_US 1000 101a5c164b1SLongfang Liu 102ed5fa39fSWeili Qian /* clock gating */ 103ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE 0x3011A8 104ed5fa39fSWeili Qian #define HZIP_PEH_CFG_AUTO_GATE_EN BIT(0) 105ed5fa39fSWeili Qian #define HZIP_CORE_GATED_EN GENMASK(15, 8) 106ed5fa39fSWeili Qian #define HZIP_CORE_GATED_OOO_EN BIT(29) 107ed5fa39fSWeili Qian #define HZIP_CLOCK_GATED_EN (HZIP_CORE_GATED_EN | \ 108ed5fa39fSWeili Qian HZIP_CORE_GATED_OOO_EN) 109ed5fa39fSWeili Qian 11062c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip"; 11172c7a68dSZhou Wang static struct dentry *hzip_debugfs_root; 11262c455caSZhou Wang 11362c455caSZhou Wang struct hisi_zip_hw_error { 11462c455caSZhou Wang u32 int_msk; 11562c455caSZhou Wang const char *msg; 11662c455caSZhou Wang }; 11762c455caSZhou Wang 1186621e649SLongfang Liu struct zip_dfx_item { 1196621e649SLongfang Liu const char *name; 1206621e649SLongfang Liu u32 offset; 1216621e649SLongfang Liu }; 1226621e649SLongfang Liu 123d310dc25SZhiqi Song struct zip_dev_alg { 124d310dc25SZhiqi Song u32 alg_msk; 125d310dc25SZhiqi Song const char *algs; 126d310dc25SZhiqi Song }; 127d310dc25SZhiqi Song 128d310dc25SZhiqi Song static const struct zip_dev_alg zip_dev_algs[] = { { 129d310dc25SZhiqi Song .alg_msk = HZIP_ALG_ZLIB_BIT, 130d310dc25SZhiqi Song .algs = "zlib\n", 131d310dc25SZhiqi Song }, { 132d310dc25SZhiqi Song .alg_msk = HZIP_ALG_GZIP_BIT, 133d310dc25SZhiqi Song .algs = "gzip\n", 134d310dc25SZhiqi Song }, { 135d310dc25SZhiqi Song .alg_msk = HZIP_ALG_DEFLATE_BIT, 136d310dc25SZhiqi Song .algs = "deflate\n", 137d310dc25SZhiqi Song }, { 138d310dc25SZhiqi Song .alg_msk = HZIP_ALG_LZ77_BIT, 139d310dc25SZhiqi Song .algs = "lz77_zstd\n", 140d310dc25SZhiqi Song }, 141d310dc25SZhiqi Song }; 142d310dc25SZhiqi Song 1433d29e98dSYang Shen static struct hisi_qm_list zip_devices = { 1443d29e98dSYang Shen .register_to_crypto = hisi_zip_register_to_crypto, 1453d29e98dSYang Shen .unregister_from_crypto = hisi_zip_unregister_from_crypto, 1463d29e98dSYang Shen }; 1473d29e98dSYang Shen 1486621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = { 1496621e649SLongfang Liu {"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)}, 1506621e649SLongfang Liu {"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)}, 1516621e649SLongfang Liu {"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)}, 1526621e649SLongfang Liu {"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)}, 1536621e649SLongfang Liu }; 1546621e649SLongfang Liu 15562c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = { 15662c455caSZhou Wang { .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" }, 15762c455caSZhou Wang { .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" }, 15862c455caSZhou Wang { .int_msk = BIT(2), .msg = "zip_axi_rresp_err" }, 15962c455caSZhou Wang { .int_msk = BIT(3), .msg = "zip_axi_bresp_err" }, 16062c455caSZhou Wang { .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" }, 16162c455caSZhou Wang { .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" }, 16262c455caSZhou Wang { .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" }, 16362c455caSZhou Wang { .int_msk = BIT(7), .msg = "zip_pre_in_data_err" }, 16462c455caSZhou Wang { .int_msk = BIT(8), .msg = "zip_com_inf_err" }, 16562c455caSZhou Wang { .int_msk = BIT(9), .msg = "zip_enc_inf_err" }, 16662c455caSZhou Wang { .int_msk = BIT(10), .msg = "zip_pre_out_err" }, 167b7220a74SWeili Qian { .int_msk = BIT(11), .msg = "zip_axi_poison_err" }, 168b7220a74SWeili Qian { .int_msk = BIT(12), .msg = "zip_sva_err" }, 16962c455caSZhou Wang { /* sentinel */ } 17062c455caSZhou Wang }; 17162c455caSZhou Wang 17272c7a68dSZhou Wang enum ctrl_debug_file_index { 17372c7a68dSZhou Wang HZIP_CLEAR_ENABLE, 17472c7a68dSZhou Wang HZIP_DEBUG_FILE_NUM, 17572c7a68dSZhou Wang }; 17672c7a68dSZhou Wang 17772c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = { 17872c7a68dSZhou Wang [HZIP_CLEAR_ENABLE] = "clear_enable", 17972c7a68dSZhou Wang }; 18072c7a68dSZhou Wang 18172c7a68dSZhou Wang struct ctrl_debug_file { 18272c7a68dSZhou Wang enum ctrl_debug_file_index index; 18372c7a68dSZhou Wang spinlock_t lock; 18472c7a68dSZhou Wang struct hisi_zip_ctrl *ctrl; 18572c7a68dSZhou Wang }; 18672c7a68dSZhou Wang 18762c455caSZhou Wang /* 18862c455caSZhou Wang * One ZIP controller has one PF and multiple VFs, some global configurations 18962c455caSZhou Wang * which PF has need this structure. 19062c455caSZhou Wang * 19162c455caSZhou Wang * Just relevant for PF. 19262c455caSZhou Wang */ 19362c455caSZhou Wang struct hisi_zip_ctrl { 19462c455caSZhou Wang struct hisi_zip *hisi_zip; 19572c7a68dSZhou Wang struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM]; 19672c7a68dSZhou Wang }; 19772c7a68dSZhou Wang 198d90fab0dSWeili Qian enum zip_cap_type { 199d90fab0dSWeili Qian ZIP_QM_NFE_MASK_CAP = 0x0, 200d90fab0dSWeili Qian ZIP_QM_RESET_MASK_CAP, 201d90fab0dSWeili Qian ZIP_QM_OOO_SHUTDOWN_MASK_CAP, 202d90fab0dSWeili Qian ZIP_QM_CE_MASK_CAP, 203d90fab0dSWeili Qian ZIP_NFE_MASK_CAP, 204d90fab0dSWeili Qian ZIP_RESET_MASK_CAP, 205d90fab0dSWeili Qian ZIP_OOO_SHUTDOWN_MASK_CAP, 206d90fab0dSWeili Qian ZIP_CE_MASK_CAP, 207db700974SWeili Qian ZIP_CLUSTER_NUM_CAP, 208db700974SWeili Qian ZIP_CORE_TYPE_NUM_CAP, 209db700974SWeili Qian ZIP_CORE_NUM_CAP, 210db700974SWeili Qian ZIP_CLUSTER_COMP_NUM_CAP, 211db700974SWeili Qian ZIP_CLUSTER_DECOMP_NUM_CAP, 212db700974SWeili Qian ZIP_DECOMP_ENABLE_BITMAP, 213db700974SWeili Qian ZIP_COMP_ENABLE_BITMAP, 214db700974SWeili Qian ZIP_DRV_ALG_BITMAP, 215db700974SWeili Qian ZIP_DEV_ALG_BITMAP, 216db700974SWeili Qian ZIP_CORE1_ALG_BITMAP, 217db700974SWeili Qian ZIP_CORE2_ALG_BITMAP, 218db700974SWeili Qian ZIP_CORE3_ALG_BITMAP, 219db700974SWeili Qian ZIP_CORE4_ALG_BITMAP, 220db700974SWeili Qian ZIP_CORE5_ALG_BITMAP, 221db700974SWeili Qian ZIP_CAP_MAX 222d90fab0dSWeili Qian }; 223d90fab0dSWeili Qian 224d90fab0dSWeili Qian static struct hisi_qm_cap_info zip_basic_cap_info[] = { 225d90fab0dSWeili Qian {ZIP_QM_NFE_MASK_CAP, 0x3124, 0, GENMASK(31, 0), 0x0, 0x1C57, 0x7C77}, 226d90fab0dSWeili Qian {ZIP_QM_RESET_MASK_CAP, 0x3128, 0, GENMASK(31, 0), 0x0, 0xC57, 0x6C77}, 227d90fab0dSWeili Qian {ZIP_QM_OOO_SHUTDOWN_MASK_CAP, 0x3128, 0, GENMASK(31, 0), 0x0, 0x4, 0x6C77}, 228d90fab0dSWeili Qian {ZIP_QM_CE_MASK_CAP, 0x312C, 0, GENMASK(31, 0), 0x0, 0x8, 0x8}, 229d90fab0dSWeili Qian {ZIP_NFE_MASK_CAP, 0x3130, 0, GENMASK(31, 0), 0x0, 0x7FE, 0x1FFE}, 230d90fab0dSWeili Qian {ZIP_RESET_MASK_CAP, 0x3134, 0, GENMASK(31, 0), 0x0, 0x7FE, 0x7FE}, 231d90fab0dSWeili Qian {ZIP_OOO_SHUTDOWN_MASK_CAP, 0x3134, 0, GENMASK(31, 0), 0x0, 0x2, 0x7FE}, 232d90fab0dSWeili Qian {ZIP_CE_MASK_CAP, 0x3138, 0, GENMASK(31, 0), 0x0, 0x1, 0x1}, 233db700974SWeili Qian {ZIP_CLUSTER_NUM_CAP, 0x313C, 28, GENMASK(3, 0), 0x1, 0x1, 0x1}, 234db700974SWeili Qian {ZIP_CORE_TYPE_NUM_CAP, 0x313C, 24, GENMASK(3, 0), 0x2, 0x2, 0x2}, 235db700974SWeili Qian {ZIP_CORE_NUM_CAP, 0x313C, 16, GENMASK(7, 0), 0x8, 0x8, 0x5}, 236db700974SWeili Qian {ZIP_CLUSTER_COMP_NUM_CAP, 0x313C, 8, GENMASK(7, 0), 0x2, 0x2, 0x2}, 237db700974SWeili Qian {ZIP_CLUSTER_DECOMP_NUM_CAP, 0x313C, 0, GENMASK(7, 0), 0x6, 0x6, 0x3}, 238db700974SWeili Qian {ZIP_DECOMP_ENABLE_BITMAP, 0x3140, 16, GENMASK(15, 0), 0xFC, 0xFC, 0x1C}, 239db700974SWeili Qian {ZIP_COMP_ENABLE_BITMAP, 0x3140, 0, GENMASK(15, 0), 0x3, 0x3, 0x3}, 240db700974SWeili Qian {ZIP_DRV_ALG_BITMAP, 0x3144, 0, GENMASK(31, 0), 0xF, 0xF, 0xF}, 241db700974SWeili Qian {ZIP_DEV_ALG_BITMAP, 0x3148, 0, GENMASK(31, 0), 0xF, 0xF, 0xFF}, 242db700974SWeili Qian {ZIP_CORE1_ALG_BITMAP, 0x314C, 0, GENMASK(31, 0), 0x5, 0x5, 0xD5}, 243db700974SWeili Qian {ZIP_CORE2_ALG_BITMAP, 0x3150, 0, GENMASK(31, 0), 0x5, 0x5, 0xD5}, 244db700974SWeili Qian {ZIP_CORE3_ALG_BITMAP, 0x3154, 0, GENMASK(31, 0), 0xA, 0xA, 0x2A}, 245db700974SWeili Qian {ZIP_CORE4_ALG_BITMAP, 0x3158, 0, GENMASK(31, 0), 0xA, 0xA, 0x2A}, 246db700974SWeili Qian {ZIP_CORE5_ALG_BITMAP, 0x315C, 0, GENMASK(31, 0), 0xA, 0xA, 0x2A}, 247db700974SWeili Qian {ZIP_CAP_MAX, 0x317c, 0, GENMASK(0, 0), 0x0, 0x0, 0x0} 248d90fab0dSWeili Qian }; 249d90fab0dSWeili Qian 25072c7a68dSZhou Wang enum { 25172c7a68dSZhou Wang HZIP_COMP_CORE0, 25272c7a68dSZhou Wang HZIP_COMP_CORE1, 25372c7a68dSZhou Wang HZIP_DECOMP_CORE0, 25472c7a68dSZhou Wang HZIP_DECOMP_CORE1, 25572c7a68dSZhou Wang HZIP_DECOMP_CORE2, 25672c7a68dSZhou Wang HZIP_DECOMP_CORE3, 25772c7a68dSZhou Wang HZIP_DECOMP_CORE4, 25872c7a68dSZhou Wang HZIP_DECOMP_CORE5, 25972c7a68dSZhou Wang }; 26072c7a68dSZhou Wang 26172c7a68dSZhou Wang static const u64 core_offsets[] = { 26272c7a68dSZhou Wang [HZIP_COMP_CORE0] = 0x302000, 26372c7a68dSZhou Wang [HZIP_COMP_CORE1] = 0x303000, 26472c7a68dSZhou Wang [HZIP_DECOMP_CORE0] = 0x304000, 26572c7a68dSZhou Wang [HZIP_DECOMP_CORE1] = 0x305000, 26672c7a68dSZhou Wang [HZIP_DECOMP_CORE2] = 0x306000, 26772c7a68dSZhou Wang [HZIP_DECOMP_CORE3] = 0x307000, 26872c7a68dSZhou Wang [HZIP_DECOMP_CORE4] = 0x308000, 26972c7a68dSZhou Wang [HZIP_DECOMP_CORE5] = 0x309000, 27072c7a68dSZhou Wang }; 27172c7a68dSZhou Wang 2728f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = { 27372c7a68dSZhou Wang {"HZIP_GET_BD_NUM ", 0x00ull}, 27472c7a68dSZhou Wang {"HZIP_GET_RIGHT_BD ", 0x04ull}, 27572c7a68dSZhou Wang {"HZIP_GET_ERROR_BD ", 0x08ull}, 27672c7a68dSZhou Wang {"HZIP_DONE_BD_NUM ", 0x0cull}, 27772c7a68dSZhou Wang {"HZIP_WORK_CYCLE ", 0x10ull}, 27872c7a68dSZhou Wang {"HZIP_IDLE_CYCLE ", 0x18ull}, 27972c7a68dSZhou Wang {"HZIP_MAX_DELAY ", 0x20ull}, 28072c7a68dSZhou Wang {"HZIP_MIN_DELAY ", 0x24ull}, 28172c7a68dSZhou Wang {"HZIP_AVG_DELAY ", 0x28ull}, 28272c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_DATA ", 0x30ull}, 28372c7a68dSZhou Wang {"HZIP_MEM_VISIBLE_ADDR ", 0x34ull}, 2846e96dbe7SColin Ian King {"HZIP_CONSUMED_BYTE ", 0x38ull}, 28572c7a68dSZhou Wang {"HZIP_PRODUCED_BYTE ", 0x40ull}, 28672c7a68dSZhou Wang {"HZIP_COMP_INF ", 0x70ull}, 28772c7a68dSZhou Wang {"HZIP_PRE_OUT ", 0x78ull}, 28872c7a68dSZhou Wang {"HZIP_BD_RD ", 0x7cull}, 28972c7a68dSZhou Wang {"HZIP_BD_WR ", 0x80ull}, 29072c7a68dSZhou Wang {"HZIP_GET_BD_AXI_ERR_NUM ", 0x84ull}, 29172c7a68dSZhou Wang {"HZIP_GET_BD_PARSE_ERR_NUM ", 0x88ull}, 29272c7a68dSZhou Wang {"HZIP_ADD_BD_AXI_ERR_NUM ", 0x8cull}, 29372c7a68dSZhou Wang {"HZIP_DECOMP_STF_RELOAD_CURR_ST ", 0x94ull}, 29472c7a68dSZhou Wang {"HZIP_DECOMP_LZ77_CURR_ST ", 0x9cull}, 29562c455caSZhou Wang }; 29662c455caSZhou Wang 2975bfabd50SKai Ye static const struct debugfs_reg32 hzip_com_dfx_regs[] = { 2985bfabd50SKai Ye {"HZIP_CLOCK_GATE_CTRL ", 0x301004}, 2995bfabd50SKai Ye {"HZIP_CORE_INT_RAS_CE_ENB ", 0x301160}, 3005bfabd50SKai Ye {"HZIP_CORE_INT_RAS_NFE_ENB ", 0x301164}, 3015bfabd50SKai Ye {"HZIP_CORE_INT_RAS_FE_ENB ", 0x301168}, 3025bfabd50SKai Ye {"HZIP_UNCOM_ERR_RAS_CTRL ", 0x30116C}, 3035bfabd50SKai Ye }; 3045bfabd50SKai Ye 3055bfabd50SKai Ye static const struct debugfs_reg32 hzip_dump_dfx_regs[] = { 3065bfabd50SKai Ye {"HZIP_GET_BD_NUM ", 0x00ull}, 3075bfabd50SKai Ye {"HZIP_GET_RIGHT_BD ", 0x04ull}, 3085bfabd50SKai Ye {"HZIP_GET_ERROR_BD ", 0x08ull}, 3095bfabd50SKai Ye {"HZIP_DONE_BD_NUM ", 0x0cull}, 3105bfabd50SKai Ye {"HZIP_MAX_DELAY ", 0x20ull}, 3115bfabd50SKai Ye }; 3125bfabd50SKai Ye 3139b0c97dfSKai Ye /* define the ZIP's dfx regs region and region length */ 3149b0c97dfSKai Ye static struct dfx_diff_registers hzip_diff_regs[] = { 3159b0c97dfSKai Ye { 3169b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_BASE, 3179b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_BASE_LEN, 3189b0c97dfSKai Ye }, { 3199b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_COMP_0, 3209b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3219b0c97dfSKai Ye }, { 3229b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_COMP_1, 3239b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3249b0c97dfSKai Ye }, { 3259b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_0, 3269b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3279b0c97dfSKai Ye }, { 3289b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_1, 3299b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3309b0c97dfSKai Ye }, { 3319b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_2, 3329b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3339b0c97dfSKai Ye }, { 3349b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_3, 3359b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3369b0c97dfSKai Ye }, { 3379b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_4, 3389b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3399b0c97dfSKai Ye }, { 3409b0c97dfSKai Ye .reg_offset = HZIP_CORE_DFX_DECOMP_5, 3419b0c97dfSKai Ye .reg_len = HZIP_CORE_REGS_DFX_LEN, 3429b0c97dfSKai Ye }, 3439b0c97dfSKai Ye }; 3449b0c97dfSKai Ye 3459b0c97dfSKai Ye static int hzip_diff_regs_show(struct seq_file *s, void *unused) 3469b0c97dfSKai Ye { 3479b0c97dfSKai Ye struct hisi_qm *qm = s->private; 3489b0c97dfSKai Ye 3499b0c97dfSKai Ye hisi_qm_acc_diff_regs_dump(qm, s, qm->debug.acc_diff_regs, 3509b0c97dfSKai Ye ARRAY_SIZE(hzip_diff_regs)); 3519b0c97dfSKai Ye 3529b0c97dfSKai Ye return 0; 3539b0c97dfSKai Ye } 3549b0c97dfSKai Ye DEFINE_SHOW_ATTRIBUTE(hzip_diff_regs); 355f8408d2bSKai Ye static const struct kernel_param_ops zip_uacce_mode_ops = { 356f8408d2bSKai Ye .set = uacce_mode_set, 357f8408d2bSKai Ye .get = param_get_int, 358f8408d2bSKai Ye }; 359f8408d2bSKai Ye 360f8408d2bSKai Ye /* 361f8408d2bSKai Ye * uacce_mode = 0 means zip only register to crypto, 362f8408d2bSKai Ye * uacce_mode = 1 means zip both register to crypto and uacce. 363f8408d2bSKai Ye */ 364f8408d2bSKai Ye static u32 uacce_mode = UACCE_MODE_NOUACCE; 365f8408d2bSKai Ye module_param_cb(uacce_mode, &zip_uacce_mode_ops, &uacce_mode, 0444); 366f8408d2bSKai Ye MODULE_PARM_DESC(uacce_mode, UACCE_MODE_DESC); 367f8408d2bSKai Ye 36862c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp) 36962c455caSZhou Wang { 370fae74feaSShameer Kolothum return q_num_set(val, kp, PCI_DEVICE_ID_HUAWEI_ZIP_PF); 37162c455caSZhou Wang } 37262c455caSZhou Wang 37362c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = { 37462c455caSZhou Wang .set = pf_q_num_set, 37562c455caSZhou Wang .get = param_get_int, 37662c455caSZhou Wang }; 37762c455caSZhou Wang 37862c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM; 37962c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444); 3800542a941SLongfang Liu MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)"); 38162c455caSZhou Wang 38235ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = { 38335ee280fSHao Fang .set = vfs_num_set, 38435ee280fSHao Fang .get = param_get_int, 38535ee280fSHao Fang }; 38635ee280fSHao Fang 38739977f4bSHao Fang static u32 vfs_num; 38835ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444); 38935ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)"); 39039977f4bSHao Fang 39162c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = { 392fae74feaSShameer Kolothum { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_ZIP_PF) }, 393fae74feaSShameer Kolothum { PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HUAWEI_ZIP_VF) }, 39462c455caSZhou Wang { 0, } 39562c455caSZhou Wang }; 39662c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids); 39762c455caSZhou Wang 398813ec3f1SBarry Song int zip_create_qps(struct hisi_qp **qps, int qp_num, int node) 39962c455caSZhou Wang { 400813ec3f1SBarry Song if (node == NUMA_NO_NODE) 401813ec3f1SBarry Song node = cpu_to_node(smp_processor_id()); 40262c455caSZhou Wang 40318f1ab3fSShukun Tan return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps); 40462c455caSZhou Wang } 40562c455caSZhou Wang 406db700974SWeili Qian bool hisi_zip_alg_support(struct hisi_qm *qm, u32 alg) 407db700974SWeili Qian { 408db700974SWeili Qian u32 cap_val; 409db700974SWeili Qian 410db700974SWeili Qian cap_val = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_DRV_ALG_BITMAP, qm->cap_ver); 411db700974SWeili Qian if ((alg & cap_val) == alg) 412db700974SWeili Qian return true; 413db700974SWeili Qian 414db700974SWeili Qian return false; 415db700974SWeili Qian } 416db700974SWeili Qian 417d310dc25SZhiqi Song static int hisi_zip_set_qm_algs(struct hisi_qm *qm) 418d310dc25SZhiqi Song { 419d310dc25SZhiqi Song struct device *dev = &qm->pdev->dev; 420d310dc25SZhiqi Song char *algs, *ptr; 421d310dc25SZhiqi Song u32 alg_mask; 422d310dc25SZhiqi Song int i; 423d310dc25SZhiqi Song 424d310dc25SZhiqi Song if (!qm->use_sva) 425d310dc25SZhiqi Song return 0; 426d310dc25SZhiqi Song 427d310dc25SZhiqi Song algs = devm_kzalloc(dev, HZIP_DEV_ALG_MAX_LEN * sizeof(char), GFP_KERNEL); 428d310dc25SZhiqi Song if (!algs) 429d310dc25SZhiqi Song return -ENOMEM; 430d310dc25SZhiqi Song 431d310dc25SZhiqi Song alg_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_DEV_ALG_BITMAP, qm->cap_ver); 432d310dc25SZhiqi Song 433d310dc25SZhiqi Song for (i = 0; i < ARRAY_SIZE(zip_dev_algs); i++) 434d310dc25SZhiqi Song if (alg_mask & zip_dev_algs[i].alg_msk) 435d310dc25SZhiqi Song strcat(algs, zip_dev_algs[i].algs); 436d310dc25SZhiqi Song 437d310dc25SZhiqi Song ptr = strrchr(algs, '\n'); 438d310dc25SZhiqi Song if (ptr) 439d310dc25SZhiqi Song *ptr = '\0'; 440d310dc25SZhiqi Song 441d310dc25SZhiqi Song qm->uacce->algs = algs; 442d310dc25SZhiqi Song 443d310dc25SZhiqi Song return 0; 444d310dc25SZhiqi Song } 445d310dc25SZhiqi Song 446a5c164b1SLongfang Liu static void hisi_zip_open_sva_prefetch(struct hisi_qm *qm) 447a5c164b1SLongfang Liu { 448a5c164b1SLongfang Liu u32 val; 449a5c164b1SLongfang Liu int ret; 450a5c164b1SLongfang Liu 45182f00b24SWeili Qian if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps)) 452a5c164b1SLongfang Liu return; 453a5c164b1SLongfang Liu 454a5c164b1SLongfang Liu /* Enable prefetch */ 455a5c164b1SLongfang Liu val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG); 456a5c164b1SLongfang Liu val &= HZIP_PREFETCH_ENABLE; 457a5c164b1SLongfang Liu writel(val, qm->io_base + HZIP_PREFETCH_CFG); 458a5c164b1SLongfang Liu 459a5c164b1SLongfang Liu ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_PREFETCH_CFG, 460a5c164b1SLongfang Liu val, !(val & HZIP_SVA_PREFETCH_DISABLE), 461a5c164b1SLongfang Liu HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US); 462a5c164b1SLongfang Liu if (ret) 463a5c164b1SLongfang Liu pci_err(qm->pdev, "failed to open sva prefetch\n"); 464a5c164b1SLongfang Liu } 465a5c164b1SLongfang Liu 466a5c164b1SLongfang Liu static void hisi_zip_close_sva_prefetch(struct hisi_qm *qm) 467a5c164b1SLongfang Liu { 468a5c164b1SLongfang Liu u32 val; 469a5c164b1SLongfang Liu int ret; 470a5c164b1SLongfang Liu 47182f00b24SWeili Qian if (!test_bit(QM_SUPPORT_SVA_PREFETCH, &qm->caps)) 472a5c164b1SLongfang Liu return; 473a5c164b1SLongfang Liu 474a5c164b1SLongfang Liu val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG); 475a5c164b1SLongfang Liu val |= HZIP_SVA_PREFETCH_DISABLE; 476a5c164b1SLongfang Liu writel(val, qm->io_base + HZIP_PREFETCH_CFG); 477a5c164b1SLongfang Liu 478a5c164b1SLongfang Liu ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_SVA_TRANS, 479a5c164b1SLongfang Liu val, !(val & HZIP_SVA_DISABLE_READY), 480a5c164b1SLongfang Liu HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US); 481a5c164b1SLongfang Liu if (ret) 482a5c164b1SLongfang Liu pci_err(qm->pdev, "failed to close sva prefetch\n"); 483a5c164b1SLongfang Liu } 484a5c164b1SLongfang Liu 485ed5fa39fSWeili Qian static void hisi_zip_enable_clock_gate(struct hisi_qm *qm) 486ed5fa39fSWeili Qian { 487ed5fa39fSWeili Qian u32 val; 488ed5fa39fSWeili Qian 489ed5fa39fSWeili Qian if (qm->ver < QM_HW_V3) 490ed5fa39fSWeili Qian return; 491ed5fa39fSWeili Qian 492ed5fa39fSWeili Qian val = readl(qm->io_base + HZIP_CLOCK_GATE_CTRL); 493ed5fa39fSWeili Qian val |= HZIP_CLOCK_GATED_EN; 494ed5fa39fSWeili Qian writel(val, qm->io_base + HZIP_CLOCK_GATE_CTRL); 495ed5fa39fSWeili Qian 496ed5fa39fSWeili Qian val = readl(qm->io_base + HZIP_PEH_CFG_AUTO_GATE); 497ed5fa39fSWeili Qian val |= HZIP_PEH_CFG_AUTO_GATE_EN; 498ed5fa39fSWeili Qian writel(val, qm->io_base + HZIP_PEH_CFG_AUTO_GATE); 499ed5fa39fSWeili Qian } 500ed5fa39fSWeili Qian 50184c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm) 50262c455caSZhou Wang { 50384c9b780SShukun Tan void __iomem *base = qm->io_base; 504db700974SWeili Qian u32 dcomp_bm, comp_bm; 50562c455caSZhou Wang 50662c455caSZhou Wang /* qm user domain */ 50762c455caSZhou Wang writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1); 50862c455caSZhou Wang writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE); 50962c455caSZhou Wang writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1); 51062c455caSZhou Wang writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE); 51162c455caSZhou Wang writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE); 51262c455caSZhou Wang 51362c455caSZhou Wang /* qm cache */ 51462c455caSZhou Wang writel(AXI_M_CFG, base + QM_AXI_M_CFG); 51562c455caSZhou Wang writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE); 5162ca73193SYang Shen 51762c455caSZhou Wang /* disable FLR triggered by BME(bus master enable) */ 51862c455caSZhou Wang writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG); 51962c455caSZhou Wang writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE); 52062c455caSZhou Wang 52162c455caSZhou Wang /* cache */ 52215b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0); 52315b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1); 52415b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0); 52515b0694fSYang Shen writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1); 52662c455caSZhou Wang 52762c455caSZhou Wang /* user domain configurations */ 52862c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63); 52962c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63); 5309e00df71SZhangfei Gao 531cc3292d1SWeili Qian if (qm->use_sva && qm->ver == QM_HW_V2) { 5329e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63); 5339e00df71SZhangfei Gao writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63); 534808957baSYang Shen writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_SGL_RUSER_32_63); 5359e00df71SZhangfei Gao } else { 53662c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63); 53762c455caSZhou Wang writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63); 538808957baSYang Shen writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63); 5399e00df71SZhangfei Gao } 54062c455caSZhou Wang 54162c455caSZhou Wang /* let's open all compression/decompression cores */ 542db700974SWeili Qian dcomp_bm = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 543db700974SWeili Qian ZIP_DECOMP_ENABLE_BITMAP, qm->cap_ver); 544db700974SWeili Qian comp_bm = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 545db700974SWeili Qian ZIP_COMP_ENABLE_BITMAP, qm->cap_ver); 546db700974SWeili Qian writel(HZIP_DECOMP_CHECK_ENABLE | dcomp_bm | comp_bm, base + HZIP_CLOCK_GATE_CTRL); 54762c455caSZhou Wang 5482a928693SYang Shen /* enable sqc,cqc writeback */ 54962c455caSZhou Wang writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE | 55062c455caSZhou Wang CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) | 55162c455caSZhou Wang FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL); 55284c9b780SShukun Tan 553ed5fa39fSWeili Qian hisi_zip_enable_clock_gate(qm); 554ed5fa39fSWeili Qian 55584c9b780SShukun Tan return 0; 55662c455caSZhou Wang } 55762c455caSZhou Wang 558b7da13d0SWeili Qian static void hisi_zip_master_ooo_ctrl(struct hisi_qm *qm, bool enable) 559b7da13d0SWeili Qian { 560b7da13d0SWeili Qian u32 val1, val2; 561b7da13d0SWeili Qian 562b7da13d0SWeili Qian val1 = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 563b7da13d0SWeili Qian if (enable) { 564b7da13d0SWeili Qian val1 |= HZIP_AXI_SHUTDOWN_ENABLE; 565d90fab0dSWeili Qian val2 = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 566d90fab0dSWeili Qian ZIP_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver); 567b7da13d0SWeili Qian } else { 568b7da13d0SWeili Qian val1 &= ~HZIP_AXI_SHUTDOWN_ENABLE; 569b7da13d0SWeili Qian val2 = 0x0; 570b7da13d0SWeili Qian } 571b7da13d0SWeili Qian 572b7da13d0SWeili Qian if (qm->ver > QM_HW_V2) 573b7da13d0SWeili Qian writel(val2, qm->io_base + HZIP_OOO_SHUTDOWN_SEL); 574b7da13d0SWeili Qian 575b7da13d0SWeili Qian writel(val1, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 576b7da13d0SWeili Qian } 577b7da13d0SWeili Qian 578eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm) 57962c455caSZhou Wang { 580d90fab0dSWeili Qian u32 nfe, ce; 581d90fab0dSWeili Qian 58262c455caSZhou Wang if (qm->ver == QM_HW_V1) { 583eaebf4c3SShukun Tan writel(HZIP_CORE_INT_MASK_ALL, 584eaebf4c3SShukun Tan qm->io_base + HZIP_CORE_INT_MASK_REG); 585ee1788c6SZhou Wang dev_info(&qm->pdev->dev, "Does not support hw error handle\n"); 58662c455caSZhou Wang return; 58762c455caSZhou Wang } 58862c455caSZhou Wang 589d90fab0dSWeili Qian nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_NFE_MASK_CAP, qm->cap_ver); 590d90fab0dSWeili Qian ce = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CE_MASK_CAP, qm->cap_ver); 591d90fab0dSWeili Qian 59262c455caSZhou Wang /* clear ZIP hw error source if having */ 593d90fab0dSWeili Qian writel(ce | nfe | HZIP_CORE_INT_RAS_FE_ENB_MASK, qm->io_base + HZIP_CORE_INT_SOURCE); 594eaebf4c3SShukun Tan 595de3daf4bSShukun Tan /* configure error type */ 596d90fab0dSWeili Qian writel(ce, qm->io_base + HZIP_CORE_INT_RAS_CE_ENB); 597d90fab0dSWeili Qian writel(HZIP_CORE_INT_RAS_FE_ENB_MASK, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB); 598d90fab0dSWeili Qian writel(nfe, qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 599de3daf4bSShukun Tan 600b7da13d0SWeili Qian hisi_zip_master_ooo_ctrl(qm, true); 6013b9c24deSWeili Qian 6023b9c24deSWeili Qian /* enable ZIP hw error interrupts */ 6033b9c24deSWeili Qian writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG); 60462c455caSZhou Wang } 605eaebf4c3SShukun Tan 606eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm) 607eaebf4c3SShukun Tan { 608d90fab0dSWeili Qian u32 nfe, ce; 6097ce396faSShukun Tan 610d90fab0dSWeili Qian /* disable ZIP hw error interrupts */ 611d90fab0dSWeili Qian nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_NFE_MASK_CAP, qm->cap_ver); 612d90fab0dSWeili Qian ce = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CE_MASK_CAP, qm->cap_ver); 613d90fab0dSWeili Qian writel(ce | nfe | HZIP_CORE_INT_RAS_FE_ENB_MASK, qm->io_base + HZIP_CORE_INT_MASK_REG); 614d90fab0dSWeili Qian 615b7da13d0SWeili Qian hisi_zip_master_ooo_ctrl(qm, false); 61662c455caSZhou Wang } 61762c455caSZhou Wang 61872c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file) 61972c7a68dSZhou Wang { 62072c7a68dSZhou Wang struct hisi_zip *hisi_zip = file->ctrl->hisi_zip; 62172c7a68dSZhou Wang 62272c7a68dSZhou Wang return &hisi_zip->qm; 62372c7a68dSZhou Wang } 62472c7a68dSZhou Wang 62574f5edbfSWeili Qian static u32 clear_enable_read(struct hisi_qm *qm) 62672c7a68dSZhou Wang { 62772c7a68dSZhou Wang return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 62815b0694fSYang Shen HZIP_SOFT_CTRL_CNT_CLR_CE_BIT; 62972c7a68dSZhou Wang } 63072c7a68dSZhou Wang 63174f5edbfSWeili Qian static int clear_enable_write(struct hisi_qm *qm, u32 val) 63272c7a68dSZhou Wang { 63372c7a68dSZhou Wang u32 tmp; 63472c7a68dSZhou Wang 63572c7a68dSZhou Wang if (val != 1 && val != 0) 63672c7a68dSZhou Wang return -EINVAL; 63772c7a68dSZhou Wang 63872c7a68dSZhou Wang tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) & 63915b0694fSYang Shen ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val; 64072c7a68dSZhou Wang writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 64172c7a68dSZhou Wang 64272c7a68dSZhou Wang return 0; 64372c7a68dSZhou Wang } 64472c7a68dSZhou Wang 64515b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf, 64672c7a68dSZhou Wang size_t count, loff_t *pos) 64772c7a68dSZhou Wang { 64872c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 649607c191bSWeili Qian struct hisi_qm *qm = file_to_qm(file); 65072c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 65172c7a68dSZhou Wang u32 val; 65272c7a68dSZhou Wang int ret; 65372c7a68dSZhou Wang 654607c191bSWeili Qian ret = hisi_qm_get_dfx_access(qm); 655607c191bSWeili Qian if (ret) 656607c191bSWeili Qian return ret; 657607c191bSWeili Qian 65872c7a68dSZhou Wang spin_lock_irq(&file->lock); 65972c7a68dSZhou Wang switch (file->index) { 66072c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 66174f5edbfSWeili Qian val = clear_enable_read(qm); 66272c7a68dSZhou Wang break; 66372c7a68dSZhou Wang default: 664607c191bSWeili Qian goto err_input; 66572c7a68dSZhou Wang } 66672c7a68dSZhou Wang spin_unlock_irq(&file->lock); 667607c191bSWeili Qian 668607c191bSWeili Qian hisi_qm_put_dfx_access(qm); 669533b2079SYang Shen ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val); 67072c7a68dSZhou Wang return simple_read_from_buffer(buf, count, pos, tbuf, ret); 671607c191bSWeili Qian 672607c191bSWeili Qian err_input: 673607c191bSWeili Qian spin_unlock_irq(&file->lock); 674607c191bSWeili Qian hisi_qm_put_dfx_access(qm); 675607c191bSWeili Qian return -EINVAL; 67672c7a68dSZhou Wang } 67772c7a68dSZhou Wang 67815b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_write(struct file *filp, 67915b0694fSYang Shen const char __user *buf, 68072c7a68dSZhou Wang size_t count, loff_t *pos) 68172c7a68dSZhou Wang { 68272c7a68dSZhou Wang struct ctrl_debug_file *file = filp->private_data; 683607c191bSWeili Qian struct hisi_qm *qm = file_to_qm(file); 68472c7a68dSZhou Wang char tbuf[HZIP_BUF_SIZE]; 68572c7a68dSZhou Wang unsigned long val; 68672c7a68dSZhou Wang int len, ret; 68772c7a68dSZhou Wang 68872c7a68dSZhou Wang if (*pos != 0) 68972c7a68dSZhou Wang return 0; 69072c7a68dSZhou Wang 69172c7a68dSZhou Wang if (count >= HZIP_BUF_SIZE) 69272c7a68dSZhou Wang return -ENOSPC; 69372c7a68dSZhou Wang 69472c7a68dSZhou Wang len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count); 69572c7a68dSZhou Wang if (len < 0) 69672c7a68dSZhou Wang return len; 69772c7a68dSZhou Wang 69872c7a68dSZhou Wang tbuf[len] = '\0'; 6996d9a8995SYang Shen ret = kstrtoul(tbuf, 0, &val); 7006d9a8995SYang Shen if (ret) 7016d9a8995SYang Shen return ret; 70272c7a68dSZhou Wang 703607c191bSWeili Qian ret = hisi_qm_get_dfx_access(qm); 704607c191bSWeili Qian if (ret) 705607c191bSWeili Qian return ret; 706607c191bSWeili Qian 70772c7a68dSZhou Wang spin_lock_irq(&file->lock); 70872c7a68dSZhou Wang switch (file->index) { 70972c7a68dSZhou Wang case HZIP_CLEAR_ENABLE: 71074f5edbfSWeili Qian ret = clear_enable_write(qm, val); 71172c7a68dSZhou Wang if (ret) 71272c7a68dSZhou Wang goto err_input; 71372c7a68dSZhou Wang break; 71472c7a68dSZhou Wang default: 71572c7a68dSZhou Wang ret = -EINVAL; 71672c7a68dSZhou Wang goto err_input; 71772c7a68dSZhou Wang } 71872c7a68dSZhou Wang 719607c191bSWeili Qian ret = count; 72072c7a68dSZhou Wang 72172c7a68dSZhou Wang err_input: 72272c7a68dSZhou Wang spin_unlock_irq(&file->lock); 723607c191bSWeili Qian hisi_qm_put_dfx_access(qm); 72472c7a68dSZhou Wang return ret; 72572c7a68dSZhou Wang } 72672c7a68dSZhou Wang 72772c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = { 72872c7a68dSZhou Wang .owner = THIS_MODULE, 72972c7a68dSZhou Wang .open = simple_open, 73015b0694fSYang Shen .read = hisi_zip_ctrl_debug_read, 73115b0694fSYang Shen .write = hisi_zip_ctrl_debug_write, 73272c7a68dSZhou Wang }; 73372c7a68dSZhou Wang 7346621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val) 7356621e649SLongfang Liu { 7366621e649SLongfang Liu if (val) 7376621e649SLongfang Liu return -EINVAL; 7386621e649SLongfang Liu 7396621e649SLongfang Liu atomic64_set((atomic64_t *)data, 0); 7406621e649SLongfang Liu 7416621e649SLongfang Liu return 0; 7426621e649SLongfang Liu } 7436621e649SLongfang Liu 7446621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val) 7456621e649SLongfang Liu { 7466621e649SLongfang Liu *val = atomic64_read((atomic64_t *)data); 7476621e649SLongfang Liu 7486621e649SLongfang Liu return 0; 7496621e649SLongfang Liu } 7506621e649SLongfang Liu 7516621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get, 7526621e649SLongfang Liu zip_debugfs_atomic64_set, "%llu\n"); 7536621e649SLongfang Liu 7541295292dSWeili Qian static int hisi_zip_regs_show(struct seq_file *s, void *unused) 7551295292dSWeili Qian { 7561295292dSWeili Qian hisi_qm_regs_dump(s, s->private); 7571295292dSWeili Qian 7581295292dSWeili Qian return 0; 7591295292dSWeili Qian } 7601295292dSWeili Qian 7611295292dSWeili Qian DEFINE_SHOW_ATTRIBUTE(hisi_zip_regs); 7621295292dSWeili Qian 7634b33f057SShukun Tan static int hisi_zip_core_debug_init(struct hisi_qm *qm) 76472c7a68dSZhou Wang { 765db700974SWeili Qian u32 zip_core_num, zip_comp_core_num; 76672c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 76772c7a68dSZhou Wang struct debugfs_regset32 *regset; 7684a97bfc7SGreg Kroah-Hartman struct dentry *tmp_d; 76972c7a68dSZhou Wang char buf[HZIP_BUF_SIZE]; 77072c7a68dSZhou Wang int i; 77172c7a68dSZhou Wang 772db700974SWeili Qian zip_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CORE_NUM_CAP, qm->cap_ver); 773db700974SWeili Qian zip_comp_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CLUSTER_COMP_NUM_CAP, 774db700974SWeili Qian qm->cap_ver); 775db700974SWeili Qian 776db700974SWeili Qian for (i = 0; i < zip_core_num; i++) { 777db700974SWeili Qian if (i < zip_comp_core_num) 778533b2079SYang Shen scnprintf(buf, sizeof(buf), "comp_core%d", i); 77972c7a68dSZhou Wang else 780533b2079SYang Shen scnprintf(buf, sizeof(buf), "decomp_core%d", 781db700974SWeili Qian i - zip_comp_core_num); 78272c7a68dSZhou Wang 78372c7a68dSZhou Wang regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL); 78472c7a68dSZhou Wang if (!regset) 78572c7a68dSZhou Wang return -ENOENT; 78672c7a68dSZhou Wang 78772c7a68dSZhou Wang regset->regs = hzip_dfx_regs; 78872c7a68dSZhou Wang regset->nregs = ARRAY_SIZE(hzip_dfx_regs); 78972c7a68dSZhou Wang regset->base = qm->io_base + core_offsets[i]; 790607c191bSWeili Qian regset->dev = dev; 79172c7a68dSZhou Wang 7924b33f057SShukun Tan tmp_d = debugfs_create_dir(buf, qm->debug.debug_root); 7931295292dSWeili Qian debugfs_create_file("regs", 0444, tmp_d, regset, 7941295292dSWeili Qian &hisi_zip_regs_fops); 79572c7a68dSZhou Wang } 79672c7a68dSZhou Wang 79772c7a68dSZhou Wang return 0; 79872c7a68dSZhou Wang } 79972c7a68dSZhou Wang 8006621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm) 8016621e649SLongfang Liu { 8029b0c97dfSKai Ye struct dfx_diff_registers *hzip_regs = qm->debug.acc_diff_regs; 8036621e649SLongfang Liu struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 8046621e649SLongfang Liu struct hisi_zip_dfx *dfx = &zip->dfx; 8056621e649SLongfang Liu struct dentry *tmp_dir; 8066621e649SLongfang Liu void *data; 8076621e649SLongfang Liu int i; 8086621e649SLongfang Liu 8096621e649SLongfang Liu tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root); 8106621e649SLongfang Liu for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) { 8116621e649SLongfang Liu data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset); 8126621e649SLongfang Liu debugfs_create_file(zip_dfx_files[i].name, 8134b33f057SShukun Tan 0644, tmp_dir, data, 8146621e649SLongfang Liu &zip_atomic64_ops); 8156621e649SLongfang Liu } 8169b0c97dfSKai Ye 8179b0c97dfSKai Ye if (qm->fun_type == QM_HW_PF && hzip_regs) 8189b0c97dfSKai Ye debugfs_create_file("diff_regs", 0444, tmp_dir, 8199b0c97dfSKai Ye qm, &hzip_diff_regs_fops); 8206621e649SLongfang Liu } 8216621e649SLongfang Liu 8224b33f057SShukun Tan static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm) 82372c7a68dSZhou Wang { 8244b33f057SShukun Tan struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm); 82572c7a68dSZhou Wang int i; 82672c7a68dSZhou Wang 827c4392b46SWeili Qian for (i = HZIP_CLEAR_ENABLE; i < HZIP_DEBUG_FILE_NUM; i++) { 8284b33f057SShukun Tan spin_lock_init(&zip->ctrl->files[i].lock); 8294b33f057SShukun Tan zip->ctrl->files[i].ctrl = zip->ctrl; 8304b33f057SShukun Tan zip->ctrl->files[i].index = i; 83172c7a68dSZhou Wang 8324a97bfc7SGreg Kroah-Hartman debugfs_create_file(ctrl_debug_file_name[i], 0600, 8334b33f057SShukun Tan qm->debug.debug_root, 8344b33f057SShukun Tan zip->ctrl->files + i, 83572c7a68dSZhou Wang &ctrl_debug_fops); 83672c7a68dSZhou Wang } 83772c7a68dSZhou Wang 8384b33f057SShukun Tan return hisi_zip_core_debug_init(qm); 83972c7a68dSZhou Wang } 84072c7a68dSZhou Wang 8414b33f057SShukun Tan static int hisi_zip_debugfs_init(struct hisi_qm *qm) 84272c7a68dSZhou Wang { 84372c7a68dSZhou Wang struct device *dev = &qm->pdev->dev; 84472c7a68dSZhou Wang struct dentry *dev_d; 84572c7a68dSZhou Wang int ret; 84672c7a68dSZhou Wang 84772c7a68dSZhou Wang dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root); 84872c7a68dSZhou Wang 849c31dc9feSShukun Tan qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET; 850c31dc9feSShukun Tan qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN; 85172c7a68dSZhou Wang qm->debug.debug_root = dev_d; 852*b40b62edSKai Ye ret = hisi_qm_regs_debugfs_init(qm, hzip_diff_regs, ARRAY_SIZE(hzip_diff_regs)); 8539b0c97dfSKai Ye if (ret) { 8549b0c97dfSKai Ye dev_warn(dev, "Failed to init ZIP diff regs!\n"); 8559b0c97dfSKai Ye goto debugfs_remove; 8569b0c97dfSKai Ye } 8579b0c97dfSKai Ye 858a8ff38bdSWeili Qian hisi_qm_debug_init(qm); 85972c7a68dSZhou Wang 86072c7a68dSZhou Wang if (qm->fun_type == QM_HW_PF) { 8614b33f057SShukun Tan ret = hisi_zip_ctrl_debug_init(qm); 86272c7a68dSZhou Wang if (ret) 86372c7a68dSZhou Wang goto failed_to_create; 86472c7a68dSZhou Wang } 86572c7a68dSZhou Wang 8666621e649SLongfang Liu hisi_zip_dfx_debug_init(qm); 8676621e649SLongfang Liu 86872c7a68dSZhou Wang return 0; 86972c7a68dSZhou Wang 87072c7a68dSZhou Wang failed_to_create: 871*b40b62edSKai Ye hisi_qm_regs_debugfs_uninit(qm, ARRAY_SIZE(hzip_diff_regs)); 8729b0c97dfSKai Ye debugfs_remove: 87372c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 87472c7a68dSZhou Wang return ret; 87572c7a68dSZhou Wang } 87672c7a68dSZhou Wang 877698f9523SHao Fang /* hisi_zip_debug_regs_clear() - clear the zip debug regs */ 8784b33f057SShukun Tan static void hisi_zip_debug_regs_clear(struct hisi_qm *qm) 87972c7a68dSZhou Wang { 880698f9523SHao Fang int i, j; 881698f9523SHao Fang 882698f9523SHao Fang /* enable register read_clear bit */ 883698f9523SHao Fang writel(HZIP_RD_CNT_CLR_CE_EN, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 884698f9523SHao Fang for (i = 0; i < ARRAY_SIZE(core_offsets); i++) 885698f9523SHao Fang for (j = 0; j < ARRAY_SIZE(hzip_dfx_regs); j++) 886698f9523SHao Fang readl(qm->io_base + core_offsets[i] + 887698f9523SHao Fang hzip_dfx_regs[j].offset); 888698f9523SHao Fang 889698f9523SHao Fang /* disable register read_clear bit */ 89072c7a68dSZhou Wang writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE); 89172c7a68dSZhou Wang 89272c7a68dSZhou Wang hisi_qm_debug_regs_clear(qm); 89372c7a68dSZhou Wang } 89472c7a68dSZhou Wang 8954b33f057SShukun Tan static void hisi_zip_debugfs_exit(struct hisi_qm *qm) 89672c7a68dSZhou Wang { 897*b40b62edSKai Ye hisi_qm_regs_debugfs_uninit(qm, ARRAY_SIZE(hzip_diff_regs)); 8989b0c97dfSKai Ye 89972c7a68dSZhou Wang debugfs_remove_recursive(qm->debug.debug_root); 90072c7a68dSZhou Wang 9014b33f057SShukun Tan if (qm->fun_type == QM_HW_PF) { 9024b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 9034b33f057SShukun Tan qm->debug.curr_qm_qp_num = 0; 9044b33f057SShukun Tan } 90572c7a68dSZhou Wang } 90672c7a68dSZhou Wang 9075bfabd50SKai Ye static int hisi_zip_show_last_regs_init(struct hisi_qm *qm) 9085bfabd50SKai Ye { 9095bfabd50SKai Ye int core_dfx_regs_num = ARRAY_SIZE(hzip_dump_dfx_regs); 9105bfabd50SKai Ye int com_dfx_regs_num = ARRAY_SIZE(hzip_com_dfx_regs); 9115bfabd50SKai Ye struct qm_debug *debug = &qm->debug; 9125bfabd50SKai Ye void __iomem *io_base; 913db700974SWeili Qian u32 zip_core_num; 9145bfabd50SKai Ye int i, j, idx; 9155bfabd50SKai Ye 916db700974SWeili Qian zip_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CORE_NUM_CAP, qm->cap_ver); 917db700974SWeili Qian 918db700974SWeili Qian debug->last_words = kcalloc(core_dfx_regs_num * zip_core_num + com_dfx_regs_num, 919db700974SWeili Qian sizeof(unsigned int), GFP_KERNEL); 9205bfabd50SKai Ye if (!debug->last_words) 9215bfabd50SKai Ye return -ENOMEM; 9225bfabd50SKai Ye 9235bfabd50SKai Ye for (i = 0; i < com_dfx_regs_num; i++) { 9245bfabd50SKai Ye io_base = qm->io_base + hzip_com_dfx_regs[i].offset; 9255bfabd50SKai Ye debug->last_words[i] = readl_relaxed(io_base); 9265bfabd50SKai Ye } 9275bfabd50SKai Ye 928db700974SWeili Qian for (i = 0; i < zip_core_num; i++) { 9295bfabd50SKai Ye io_base = qm->io_base + core_offsets[i]; 9305bfabd50SKai Ye for (j = 0; j < core_dfx_regs_num; j++) { 9315bfabd50SKai Ye idx = com_dfx_regs_num + i * core_dfx_regs_num + j; 9325bfabd50SKai Ye debug->last_words[idx] = readl_relaxed( 9335bfabd50SKai Ye io_base + hzip_dump_dfx_regs[j].offset); 9345bfabd50SKai Ye } 9355bfabd50SKai Ye } 9365bfabd50SKai Ye 9375bfabd50SKai Ye return 0; 9385bfabd50SKai Ye } 9395bfabd50SKai Ye 9405bfabd50SKai Ye static void hisi_zip_show_last_regs_uninit(struct hisi_qm *qm) 9415bfabd50SKai Ye { 9425bfabd50SKai Ye struct qm_debug *debug = &qm->debug; 9435bfabd50SKai Ye 9445bfabd50SKai Ye if (qm->fun_type == QM_HW_VF || !debug->last_words) 9455bfabd50SKai Ye return; 9465bfabd50SKai Ye 9475bfabd50SKai Ye kfree(debug->last_words); 9485bfabd50SKai Ye debug->last_words = NULL; 9495bfabd50SKai Ye } 9505bfabd50SKai Ye 9515bfabd50SKai Ye static void hisi_zip_show_last_dfx_regs(struct hisi_qm *qm) 9525bfabd50SKai Ye { 9535bfabd50SKai Ye int core_dfx_regs_num = ARRAY_SIZE(hzip_dump_dfx_regs); 9545bfabd50SKai Ye int com_dfx_regs_num = ARRAY_SIZE(hzip_com_dfx_regs); 955db700974SWeili Qian u32 zip_core_num, zip_comp_core_num; 9565bfabd50SKai Ye struct qm_debug *debug = &qm->debug; 9575bfabd50SKai Ye char buf[HZIP_BUF_SIZE]; 9585bfabd50SKai Ye void __iomem *base; 9595bfabd50SKai Ye int i, j, idx; 9605bfabd50SKai Ye u32 val; 9615bfabd50SKai Ye 9625bfabd50SKai Ye if (qm->fun_type == QM_HW_VF || !debug->last_words) 9635bfabd50SKai Ye return; 9645bfabd50SKai Ye 9655bfabd50SKai Ye for (i = 0; i < com_dfx_regs_num; i++) { 9665bfabd50SKai Ye val = readl_relaxed(qm->io_base + hzip_com_dfx_regs[i].offset); 9675bfabd50SKai Ye if (debug->last_words[i] != val) 9685bfabd50SKai Ye pci_info(qm->pdev, "com_dfx: %s \t= 0x%08x => 0x%08x\n", 9695bfabd50SKai Ye hzip_com_dfx_regs[i].name, debug->last_words[i], val); 9705bfabd50SKai Ye } 9715bfabd50SKai Ye 972db700974SWeili Qian zip_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CORE_NUM_CAP, qm->cap_ver); 973db700974SWeili Qian zip_comp_core_num = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_CLUSTER_COMP_NUM_CAP, 974db700974SWeili Qian qm->cap_ver); 975db700974SWeili Qian for (i = 0; i < zip_core_num; i++) { 976db700974SWeili Qian if (i < zip_comp_core_num) 9775bfabd50SKai Ye scnprintf(buf, sizeof(buf), "Comp_core-%d", i); 9785bfabd50SKai Ye else 9795bfabd50SKai Ye scnprintf(buf, sizeof(buf), "Decomp_core-%d", 980db700974SWeili Qian i - zip_comp_core_num); 9815bfabd50SKai Ye base = qm->io_base + core_offsets[i]; 9825bfabd50SKai Ye 9835bfabd50SKai Ye pci_info(qm->pdev, "==>%s:\n", buf); 9845bfabd50SKai Ye /* dump last word for dfx regs during control resetting */ 9855bfabd50SKai Ye for (j = 0; j < core_dfx_regs_num; j++) { 9865bfabd50SKai Ye idx = com_dfx_regs_num + i * core_dfx_regs_num + j; 9875bfabd50SKai Ye val = readl_relaxed(base + hzip_dump_dfx_regs[j].offset); 9885bfabd50SKai Ye if (debug->last_words[idx] != val) 9895bfabd50SKai Ye pci_info(qm->pdev, "%s \t= 0x%08x => 0x%08x\n", 990db700974SWeili Qian hzip_dump_dfx_regs[j].name, 991db700974SWeili Qian debug->last_words[idx], val); 9925bfabd50SKai Ye } 9935bfabd50SKai Ye } 9945bfabd50SKai Ye } 9955bfabd50SKai Ye 996f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts) 997f826e6efSShukun Tan { 998f826e6efSShukun Tan const struct hisi_zip_hw_error *err = zip_hw_error; 999f826e6efSShukun Tan struct device *dev = &qm->pdev->dev; 1000f826e6efSShukun Tan u32 err_val; 1001f826e6efSShukun Tan 1002f826e6efSShukun Tan while (err->msg) { 1003f826e6efSShukun Tan if (err->int_msk & err_sts) { 1004f826e6efSShukun Tan dev_err(dev, "%s [error status=0x%x] found\n", 1005f826e6efSShukun Tan err->msg, err->int_msk); 1006f826e6efSShukun Tan 1007f826e6efSShukun Tan if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) { 1008f826e6efSShukun Tan err_val = readl(qm->io_base + 1009f826e6efSShukun Tan HZIP_CORE_SRAM_ECC_ERR_INFO); 1010f826e6efSShukun Tan dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n", 1011f826e6efSShukun Tan ((err_val >> 1012f826e6efSShukun Tan HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF)); 1013f826e6efSShukun Tan } 1014f826e6efSShukun Tan } 1015f826e6efSShukun Tan err++; 1016f826e6efSShukun Tan } 1017f826e6efSShukun Tan } 1018f826e6efSShukun Tan 1019f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm) 1020f826e6efSShukun Tan { 1021f826e6efSShukun Tan return readl(qm->io_base + HZIP_CORE_INT_STATUS); 1022f826e6efSShukun Tan } 1023f826e6efSShukun Tan 102484c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts) 102584c9b780SShukun Tan { 1026d90fab0dSWeili Qian u32 nfe; 1027d90fab0dSWeili Qian 102884c9b780SShukun Tan writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE); 1029d90fab0dSWeili Qian nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_NFE_MASK_CAP, qm->cap_ver); 1030d90fab0dSWeili Qian writel(nfe, qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 103184c9b780SShukun Tan } 103284c9b780SShukun Tan 103384c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm) 103484c9b780SShukun Tan { 103584c9b780SShukun Tan u32 val; 103684c9b780SShukun Tan 103784c9b780SShukun Tan val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 103884c9b780SShukun Tan 103984c9b780SShukun Tan writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE, 104084c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 104184c9b780SShukun Tan 104284c9b780SShukun Tan writel(val | HZIP_AXI_SHUTDOWN_ENABLE, 104384c9b780SShukun Tan qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL); 104484c9b780SShukun Tan } 104584c9b780SShukun Tan 104684c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm) 104784c9b780SShukun Tan { 104884c9b780SShukun Tan u32 nfe_enb; 104984c9b780SShukun Tan 105084c9b780SShukun Tan /* Disable ECC Mbit error report. */ 105184c9b780SShukun Tan nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 105284c9b780SShukun Tan writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC, 105384c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB); 105484c9b780SShukun Tan 105584c9b780SShukun Tan /* Inject zip ECC Mbit error to block master ooo. */ 105684c9b780SShukun Tan writel(HZIP_CORE_INT_STATUS_M_ECC, 105784c9b780SShukun Tan qm->io_base + HZIP_CORE_INT_SET); 105884c9b780SShukun Tan } 105984c9b780SShukun Tan 1060d9e21600SWeili Qian static void hisi_zip_err_info_init(struct hisi_qm *qm) 1061d9e21600SWeili Qian { 1062d9e21600SWeili Qian struct hisi_qm_err_info *err_info = &qm->err_info; 1063d9e21600SWeili Qian 1064d90fab0dSWeili Qian err_info->fe = HZIP_CORE_INT_RAS_FE_ENB_MASK; 1065d90fab0dSWeili Qian err_info->ce = hisi_qm_get_hw_info(qm, zip_basic_cap_info, ZIP_QM_CE_MASK_CAP, qm->cap_ver); 1066d90fab0dSWeili Qian err_info->nfe = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1067d90fab0dSWeili Qian ZIP_QM_NFE_MASK_CAP, qm->cap_ver); 1068d9e21600SWeili Qian err_info->ecc_2bits_mask = HZIP_CORE_INT_STATUS_M_ECC; 1069d90fab0dSWeili Qian err_info->qm_shutdown_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1070d90fab0dSWeili Qian ZIP_QM_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver); 1071d90fab0dSWeili Qian err_info->dev_shutdown_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1072d90fab0dSWeili Qian ZIP_OOO_SHUTDOWN_MASK_CAP, qm->cap_ver); 1073d90fab0dSWeili Qian err_info->qm_reset_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1074d90fab0dSWeili Qian ZIP_QM_RESET_MASK_CAP, qm->cap_ver); 1075d90fab0dSWeili Qian err_info->dev_reset_mask = hisi_qm_get_hw_info(qm, zip_basic_cap_info, 1076d90fab0dSWeili Qian ZIP_RESET_MASK_CAP, qm->cap_ver); 1077d9e21600SWeili Qian err_info->msi_wr_port = HZIP_WR_PORT; 1078d9e21600SWeili Qian err_info->acpi_rst = "ZRST"; 1079d9e21600SWeili Qian } 1080d9e21600SWeili Qian 1081eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = { 108284c9b780SShukun Tan .hw_init = hisi_zip_set_user_domain_and_cache, 1083eaebf4c3SShukun Tan .hw_err_enable = hisi_zip_hw_error_enable, 1084eaebf4c3SShukun Tan .hw_err_disable = hisi_zip_hw_error_disable, 1085f826e6efSShukun Tan .get_dev_hw_err_status = hisi_zip_get_hw_err_status, 108684c9b780SShukun Tan .clear_dev_hw_err_status = hisi_zip_clear_hw_err_status, 1087f826e6efSShukun Tan .log_dev_hw_err = hisi_zip_log_hw_error, 108884c9b780SShukun Tan .open_axi_master_ooo = hisi_zip_open_axi_master_ooo, 108984c9b780SShukun Tan .close_axi_master_ooo = hisi_zip_close_axi_master_ooo, 1090a5c164b1SLongfang Liu .open_sva_prefetch = hisi_zip_open_sva_prefetch, 1091a5c164b1SLongfang Liu .close_sva_prefetch = hisi_zip_close_sva_prefetch, 10925bfabd50SKai Ye .show_last_dfx_regs = hisi_zip_show_last_dfx_regs, 1093d9e21600SWeili Qian .err_info_init = hisi_zip_err_info_init, 1094eaebf4c3SShukun Tan }; 109562c455caSZhou Wang 109662c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip) 109762c455caSZhou Wang { 109862c455caSZhou Wang struct hisi_qm *qm = &hisi_zip->qm; 109962c455caSZhou Wang struct hisi_zip_ctrl *ctrl; 11005bfabd50SKai Ye int ret; 110162c455caSZhou Wang 110262c455caSZhou Wang ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL); 110362c455caSZhou Wang if (!ctrl) 110462c455caSZhou Wang return -ENOMEM; 110562c455caSZhou Wang 110662c455caSZhou Wang hisi_zip->ctrl = ctrl; 110762c455caSZhou Wang ctrl->hisi_zip = hisi_zip; 1108eaebf4c3SShukun Tan qm->err_ini = &hisi_zip_err_ini; 1109d9e21600SWeili Qian qm->err_ini->err_info_init(qm); 1110eaebf4c3SShukun Tan 11116d9a8995SYang Shen ret = hisi_zip_set_user_domain_and_cache(qm); 11126d9a8995SYang Shen if (ret) 11136d9a8995SYang Shen return ret; 11146d9a8995SYang Shen 1115a5c164b1SLongfang Liu hisi_zip_open_sva_prefetch(qm); 1116eaebf4c3SShukun Tan hisi_qm_dev_err_init(qm); 11174b33f057SShukun Tan hisi_zip_debug_regs_clear(qm); 111862c455caSZhou Wang 11195bfabd50SKai Ye ret = hisi_zip_show_last_regs_init(qm); 11205bfabd50SKai Ye if (ret) 11215bfabd50SKai Ye pci_err(qm->pdev, "Failed to init last word regs!\n"); 11225bfabd50SKai Ye 11235bfabd50SKai Ye return ret; 112462c455caSZhou Wang } 112562c455caSZhou Wang 1126cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev) 112739977f4bSHao Fang { 1128d310dc25SZhiqi Song int ret; 1129d310dc25SZhiqi Song 113039977f4bSHao Fang qm->pdev = pdev; 113158ca0060SWeili Qian qm->ver = pdev->revision; 1132f8408d2bSKai Ye qm->mode = uacce_mode; 113339977f4bSHao Fang qm->sqe_size = HZIP_SQE_SIZE; 113439977f4bSHao Fang qm->dev_name = hisi_zip_name; 1135d9701f8dSWeili Qian 1136fae74feaSShameer Kolothum qm->fun_type = (pdev->device == PCI_DEVICE_ID_HUAWEI_ZIP_PF) ? 1137cfd66a66SLongfang Liu QM_HW_PF : QM_HW_VF; 1138d9701f8dSWeili Qian if (qm->fun_type == QM_HW_PF) { 1139d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_BASE; 1140d9701f8dSWeili Qian qm->qp_num = pf_q_num; 11412fcb4cc3SSihang Chen qm->debug.curr_qm_qp_num = pf_q_num; 1142d9701f8dSWeili Qian qm->qm_list = &zip_devices; 1143d9701f8dSWeili Qian } else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) { 1144d9701f8dSWeili Qian /* 1145d9701f8dSWeili Qian * have no way to get qm configure in VM in v1 hardware, 1146d9701f8dSWeili Qian * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force 1147d9701f8dSWeili Qian * to trigger only one VF in v1 hardware. 1148d9701f8dSWeili Qian * 1149d9701f8dSWeili Qian * v2 hardware has no such problem. 1150d9701f8dSWeili Qian */ 1151d9701f8dSWeili Qian qm->qp_base = HZIP_PF_DEF_Q_NUM; 1152d9701f8dSWeili Qian qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM; 1153d9701f8dSWeili Qian } 1154cfd66a66SLongfang Liu 1155d310dc25SZhiqi Song ret = hisi_qm_init(qm); 1156d310dc25SZhiqi Song if (ret) { 1157d310dc25SZhiqi Song pci_err(qm->pdev, "Failed to init zip qm configures!\n"); 1158d310dc25SZhiqi Song return ret; 1159d310dc25SZhiqi Song } 1160d310dc25SZhiqi Song 1161d310dc25SZhiqi Song ret = hisi_zip_set_qm_algs(qm); 1162d310dc25SZhiqi Song if (ret) { 1163d310dc25SZhiqi Song pci_err(qm->pdev, "Failed to set zip algs!\n"); 1164d310dc25SZhiqi Song hisi_qm_uninit(qm); 1165d310dc25SZhiqi Song } 1166d310dc25SZhiqi Song 1167d310dc25SZhiqi Song return ret; 11681dc44035SYang Shen } 11691dc44035SYang Shen 11701dc44035SYang Shen static void hisi_zip_qm_uninit(struct hisi_qm *qm) 11711dc44035SYang Shen { 11721dc44035SYang Shen hisi_qm_uninit(qm); 117339977f4bSHao Fang } 117439977f4bSHao Fang 1175cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip) 1176cfd66a66SLongfang Liu { 117738a9eb81SKai Ye u32 type_rate = HZIP_SHAPER_RATE_COMPRESS; 1178cfd66a66SLongfang Liu struct hisi_qm *qm = &hisi_zip->qm; 1179cfd66a66SLongfang Liu int ret; 1180cfd66a66SLongfang Liu 118139977f4bSHao Fang if (qm->fun_type == QM_HW_PF) { 118239977f4bSHao Fang ret = hisi_zip_pf_probe_init(hisi_zip); 118339977f4bSHao Fang if (ret) 118439977f4bSHao Fang return ret; 118538a9eb81SKai Ye /* enable shaper type 0 */ 118638a9eb81SKai Ye if (qm->ver >= QM_HW_V3) { 118738a9eb81SKai Ye type_rate |= QM_SHAPER_ENABLE; 118838a9eb81SKai Ye 118938a9eb81SKai Ye /* ZIP need to enable shaper type 1 */ 119038a9eb81SKai Ye type_rate |= HZIP_SHAPER_RATE_DECOMPRESS << QM_SHAPER_TYPE1_OFFSET; 119138a9eb81SKai Ye qm->type_rate = type_rate; 119238a9eb81SKai Ye } 1193cfd66a66SLongfang Liu } 1194cfd66a66SLongfang Liu 1195cfd66a66SLongfang Liu return 0; 1196cfd66a66SLongfang Liu } 1197cfd66a66SLongfang Liu 1198cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id) 1199cfd66a66SLongfang Liu { 1200cfd66a66SLongfang Liu struct hisi_zip *hisi_zip; 1201cfd66a66SLongfang Liu struct hisi_qm *qm; 1202cfd66a66SLongfang Liu int ret; 1203cfd66a66SLongfang Liu 1204cfd66a66SLongfang Liu hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL); 1205cfd66a66SLongfang Liu if (!hisi_zip) 1206cfd66a66SLongfang Liu return -ENOMEM; 1207cfd66a66SLongfang Liu 1208cfd66a66SLongfang Liu qm = &hisi_zip->qm; 1209cfd66a66SLongfang Liu 1210cfd66a66SLongfang Liu ret = hisi_zip_qm_init(qm, pdev); 1211cfd66a66SLongfang Liu if (ret) { 1212cfd66a66SLongfang Liu pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret); 1213cfd66a66SLongfang Liu return ret; 1214cfd66a66SLongfang Liu } 1215cfd66a66SLongfang Liu 1216cfd66a66SLongfang Liu ret = hisi_zip_probe_init(hisi_zip); 1217cfd66a66SLongfang Liu if (ret) { 1218cfd66a66SLongfang Liu pci_err(pdev, "Failed to probe (%d)!\n", ret); 1219cfd66a66SLongfang Liu goto err_qm_uninit; 122039977f4bSHao Fang } 122139977f4bSHao Fang 122239977f4bSHao Fang ret = hisi_qm_start(qm); 122339977f4bSHao Fang if (ret) 12243d29e98dSYang Shen goto err_dev_err_uninit; 122539977f4bSHao Fang 12264b33f057SShukun Tan ret = hisi_zip_debugfs_init(qm); 122739977f4bSHao Fang if (ret) 1228b1a25820SYang Shen pci_err(pdev, "failed to init debugfs (%d)!\n", ret); 122939977f4bSHao Fang 12303d29e98dSYang Shen ret = hisi_qm_alg_register(qm, &zip_devices); 12313d29e98dSYang Shen if (ret < 0) { 1232b1a25820SYang Shen pci_err(pdev, "failed to register driver to crypto!\n"); 12333d29e98dSYang Shen goto err_qm_stop; 12343d29e98dSYang Shen } 123539977f4bSHao Fang 12369e00df71SZhangfei Gao if (qm->uacce) { 12379e00df71SZhangfei Gao ret = uacce_register(qm->uacce); 1238b1a25820SYang Shen if (ret) { 1239b1a25820SYang Shen pci_err(pdev, "failed to register uacce (%d)!\n", ret); 12403d29e98dSYang Shen goto err_qm_alg_unregister; 12419e00df71SZhangfei Gao } 1242b1a25820SYang Shen } 12439e00df71SZhangfei Gao 124439977f4bSHao Fang if (qm->fun_type == QM_HW_PF && vfs_num > 0) { 1245cd1b7ae3SShukun Tan ret = hisi_qm_sriov_enable(pdev, vfs_num); 124639977f4bSHao Fang if (ret < 0) 12473d29e98dSYang Shen goto err_qm_alg_unregister; 124839977f4bSHao Fang } 124939977f4bSHao Fang 1250607c191bSWeili Qian hisi_qm_pm_init(qm); 1251607c191bSWeili Qian 125239977f4bSHao Fang return 0; 125339977f4bSHao Fang 12543d29e98dSYang Shen err_qm_alg_unregister: 12553d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 12563d29e98dSYang Shen 12573d29e98dSYang Shen err_qm_stop: 12584b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 1259e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 12603d29e98dSYang Shen 12613d29e98dSYang Shen err_dev_err_uninit: 12625bfabd50SKai Ye hisi_zip_show_last_regs_uninit(qm); 12633d29e98dSYang Shen hisi_qm_dev_err_uninit(qm); 12643d29e98dSYang Shen 126539977f4bSHao Fang err_qm_uninit: 12661dc44035SYang Shen hisi_zip_qm_uninit(qm); 1267cfd66a66SLongfang Liu 126839977f4bSHao Fang return ret; 126939977f4bSHao Fang } 127039977f4bSHao Fang 127162c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev) 127262c455caSZhou Wang { 1273d8140b87SYang Shen struct hisi_qm *qm = pci_get_drvdata(pdev); 127462c455caSZhou Wang 1275607c191bSWeili Qian hisi_qm_pm_uninit(qm); 1276daa31783SWeili Qian hisi_qm_wait_task_finish(qm, &zip_devices); 12773d29e98dSYang Shen hisi_qm_alg_unregister(qm, &zip_devices); 12783d29e98dSYang Shen 1279619e464aSShukun Tan if (qm->fun_type == QM_HW_PF && qm->vfs_num) 12803e9954feSWeili Qian hisi_qm_sriov_disable(pdev, true); 128179e09f30SZhou Wang 12824b33f057SShukun Tan hisi_zip_debugfs_exit(qm); 1283e88dd6e1SYang Shen hisi_qm_stop(qm, QM_NORMAL); 12845bfabd50SKai Ye hisi_zip_show_last_regs_uninit(qm); 1285eaebf4c3SShukun Tan hisi_qm_dev_err_uninit(qm); 12861dc44035SYang Shen hisi_zip_qm_uninit(qm); 128762c455caSZhou Wang } 128862c455caSZhou Wang 1289607c191bSWeili Qian static const struct dev_pm_ops hisi_zip_pm_ops = { 1290607c191bSWeili Qian SET_RUNTIME_PM_OPS(hisi_qm_suspend, hisi_qm_resume, NULL) 1291607c191bSWeili Qian }; 1292607c191bSWeili Qian 129362c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = { 1294f826e6efSShukun Tan .error_detected = hisi_qm_dev_err_detected, 129584c9b780SShukun Tan .slot_reset = hisi_qm_dev_slot_reset, 12967ce396faSShukun Tan .reset_prepare = hisi_qm_reset_prepare, 12977ce396faSShukun Tan .reset_done = hisi_qm_reset_done, 129862c455caSZhou Wang }; 129962c455caSZhou Wang 130062c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = { 130162c455caSZhou Wang .name = "hisi_zip", 130262c455caSZhou Wang .id_table = hisi_zip_dev_ids, 130362c455caSZhou Wang .probe = hisi_zip_probe, 130462c455caSZhou Wang .remove = hisi_zip_remove, 1305bf6a7a5aSArnd Bergmann .sriov_configure = IS_ENABLED(CONFIG_PCI_IOV) ? 1306cd1b7ae3SShukun Tan hisi_qm_sriov_configure : NULL, 130762c455caSZhou Wang .err_handler = &hisi_zip_err_handler, 130864dfe495SYang Shen .shutdown = hisi_qm_dev_shutdown, 1309607c191bSWeili Qian .driver.pm = &hisi_zip_pm_ops, 131062c455caSZhou Wang }; 131162c455caSZhou Wang 1312442fbc09SShameer Kolothum struct pci_driver *hisi_zip_get_pf_driver(void) 1313442fbc09SShameer Kolothum { 1314442fbc09SShameer Kolothum return &hisi_zip_pci_driver; 1315442fbc09SShameer Kolothum } 1316442fbc09SShameer Kolothum EXPORT_SYMBOL_GPL(hisi_zip_get_pf_driver); 1317442fbc09SShameer Kolothum 131872c7a68dSZhou Wang static void hisi_zip_register_debugfs(void) 131972c7a68dSZhou Wang { 132072c7a68dSZhou Wang if (!debugfs_initialized()) 132172c7a68dSZhou Wang return; 132272c7a68dSZhou Wang 132372c7a68dSZhou Wang hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL); 132472c7a68dSZhou Wang } 132572c7a68dSZhou Wang 132672c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void) 132772c7a68dSZhou Wang { 132872c7a68dSZhou Wang debugfs_remove_recursive(hzip_debugfs_root); 132972c7a68dSZhou Wang } 133072c7a68dSZhou Wang 133162c455caSZhou Wang static int __init hisi_zip_init(void) 133262c455caSZhou Wang { 133362c455caSZhou Wang int ret; 133462c455caSZhou Wang 133518f1ab3fSShukun Tan hisi_qm_init_list(&zip_devices); 133672c7a68dSZhou Wang hisi_zip_register_debugfs(); 133772c7a68dSZhou Wang 133862c455caSZhou Wang ret = pci_register_driver(&hisi_zip_pci_driver); 133962c455caSZhou Wang if (ret < 0) { 134072c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 13412ca73193SYang Shen pr_err("Failed to register pci driver.\n"); 13422ca73193SYang Shen } 134372c7a68dSZhou Wang 134462c455caSZhou Wang return ret; 134562c455caSZhou Wang } 134662c455caSZhou Wang 134762c455caSZhou Wang static void __exit hisi_zip_exit(void) 134862c455caSZhou Wang { 134962c455caSZhou Wang pci_unregister_driver(&hisi_zip_pci_driver); 135072c7a68dSZhou Wang hisi_zip_unregister_debugfs(); 135162c455caSZhou Wang } 135262c455caSZhou Wang 135362c455caSZhou Wang module_init(hisi_zip_init); 135462c455caSZhou Wang module_exit(hisi_zip_exit); 135562c455caSZhou Wang 135662c455caSZhou Wang MODULE_LICENSE("GPL v2"); 135762c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>"); 135862c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator"); 1359