xref: /openbmc/linux/drivers/crypto/hisilicon/zip/zip_main.c (revision a5c164b195a89aedc8179d68cedf00e7f8baa58e)
162c455caSZhou Wang // SPDX-License-Identifier: GPL-2.0
262c455caSZhou Wang /* Copyright (c) 2019 HiSilicon Limited. */
362c455caSZhou Wang #include <linux/acpi.h>
462c455caSZhou Wang #include <linux/aer.h>
562c455caSZhou Wang #include <linux/bitops.h>
672c7a68dSZhou Wang #include <linux/debugfs.h>
762c455caSZhou Wang #include <linux/init.h>
862c455caSZhou Wang #include <linux/io.h>
962c455caSZhou Wang #include <linux/kernel.h>
1062c455caSZhou Wang #include <linux/module.h>
1162c455caSZhou Wang #include <linux/pci.h>
1272c7a68dSZhou Wang #include <linux/seq_file.h>
1362c455caSZhou Wang #include <linux/topology.h>
149e00df71SZhangfei Gao #include <linux/uacce.h>
1562c455caSZhou Wang #include "zip.h"
1662c455caSZhou Wang 
1762c455caSZhou Wang #define PCI_DEVICE_ID_ZIP_PF		0xa250
1879e09f30SZhou Wang #define PCI_DEVICE_ID_ZIP_VF		0xa251
1962c455caSZhou Wang 
2062c455caSZhou Wang #define HZIP_QUEUE_NUM_V1		4096
2162c455caSZhou Wang 
2262c455caSZhou Wang #define HZIP_CLOCK_GATE_CTRL		0x301004
2362c455caSZhou Wang #define COMP0_ENABLE			BIT(0)
2462c455caSZhou Wang #define COMP1_ENABLE			BIT(1)
2562c455caSZhou Wang #define DECOMP0_ENABLE			BIT(2)
2662c455caSZhou Wang #define DECOMP1_ENABLE			BIT(3)
2762c455caSZhou Wang #define DECOMP2_ENABLE			BIT(4)
2862c455caSZhou Wang #define DECOMP3_ENABLE			BIT(5)
2962c455caSZhou Wang #define DECOMP4_ENABLE			BIT(6)
3062c455caSZhou Wang #define DECOMP5_ENABLE			BIT(7)
3115b0694fSYang Shen #define HZIP_ALL_COMP_DECOMP_EN		(COMP0_ENABLE | COMP1_ENABLE | \
3262c455caSZhou Wang 					 DECOMP0_ENABLE | DECOMP1_ENABLE | \
3362c455caSZhou Wang 					 DECOMP2_ENABLE | DECOMP3_ENABLE | \
3462c455caSZhou Wang 					 DECOMP4_ENABLE | DECOMP5_ENABLE)
3515b0694fSYang Shen #define HZIP_DECOMP_CHECK_ENABLE	BIT(16)
3672c7a68dSZhou Wang #define HZIP_FSM_MAX_CNT		0x301008
3762c455caSZhou Wang 
3862c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_0		0x301040
3962c455caSZhou Wang #define HZIP_PORT_ARCA_CHE_1		0x301044
4062c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_0		0x301060
4162c455caSZhou Wang #define HZIP_PORT_AWCA_CHE_1		0x301064
4215b0694fSYang Shen #define HZIP_CACHE_ALL_EN		0xffffffff
4362c455caSZhou Wang 
4462c455caSZhou Wang #define HZIP_BD_RUSER_32_63		0x301110
4562c455caSZhou Wang #define HZIP_SGL_RUSER_32_63		0x30111c
4662c455caSZhou Wang #define HZIP_DATA_RUSER_32_63		0x301128
4762c455caSZhou Wang #define HZIP_DATA_WUSER_32_63		0x301134
4862c455caSZhou Wang #define HZIP_BD_WUSER_32_63		0x301140
4962c455caSZhou Wang 
5072c7a68dSZhou Wang #define HZIP_QM_IDEL_STATUS		0x3040e4
5162c455caSZhou Wang 
5272c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_0		0x302000
5372c7a68dSZhou Wang #define HZIP_CORE_DEBUG_COMP_1		0x303000
5472c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_0	0x304000
5572c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_1	0x305000
5672c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_2	0x306000
5772c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_3	0x307000
5872c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_4	0x308000
5972c7a68dSZhou Wang #define HZIP_CORE_DEBUG_DECOMP_5	0x309000
6062c455caSZhou Wang 
6162c455caSZhou Wang #define HZIP_CORE_INT_SOURCE		0x3010A0
62eaebf4c3SShukun Tan #define HZIP_CORE_INT_MASK_REG		0x3010A4
6384c9b780SShukun Tan #define HZIP_CORE_INT_SET		0x3010A8
6462c455caSZhou Wang #define HZIP_CORE_INT_STATUS		0x3010AC
6562c455caSZhou Wang #define HZIP_CORE_INT_STATUS_M_ECC	BIT(1)
6662c455caSZhou Wang #define HZIP_CORE_SRAM_ECC_ERR_INFO	0x301148
67de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_CE_ENB	0x301160
681db0016eSWeili Qian #define HZIP_CORE_INT_RAS_CE_ENABLE	0x1
69de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_NFE_ENB	0x301164
70de3daf4bSShukun Tan #define HZIP_CORE_INT_RAS_FE_ENB        0x301168
71b7da13d0SWeili Qian #define HZIP_OOO_SHUTDOWN_SEL		0x30120C
72b7220a74SWeili Qian #define HZIP_CORE_INT_RAS_NFE_ENABLE	0x1FFE
73f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_NUM_SHIFT	16
74f826e6efSShukun Tan #define HZIP_SRAM_ECC_ERR_ADDR_SHIFT	24
75b7220a74SWeili Qian #define HZIP_CORE_INT_MASK_ALL		GENMASK(12, 0)
7672c7a68dSZhou Wang #define HZIP_COMP_CORE_NUM		2
7772c7a68dSZhou Wang #define HZIP_DECOMP_CORE_NUM		6
7872c7a68dSZhou Wang #define HZIP_CORE_NUM			(HZIP_COMP_CORE_NUM + \
7972c7a68dSZhou Wang 					 HZIP_DECOMP_CORE_NUM)
8062c455caSZhou Wang #define HZIP_SQE_SIZE			128
8172c7a68dSZhou Wang #define HZIP_SQ_SIZE			(HZIP_SQE_SIZE * QM_Q_DEPTH)
8262c455caSZhou Wang #define HZIP_PF_DEF_Q_NUM		64
8362c455caSZhou Wang #define HZIP_PF_DEF_Q_BASE		0
8462c455caSZhou Wang 
8572c7a68dSZhou Wang #define HZIP_SOFT_CTRL_CNT_CLR_CE	0x301000
8615b0694fSYang Shen #define HZIP_SOFT_CTRL_CNT_CLR_CE_BIT	BIT(0)
8784c9b780SShukun Tan #define HZIP_SOFT_CTRL_ZIP_CONTROL	0x30100C
8884c9b780SShukun Tan #define HZIP_AXI_SHUTDOWN_ENABLE	BIT(14)
8984c9b780SShukun Tan #define HZIP_WR_PORT			BIT(11)
9062c455caSZhou Wang 
9172c7a68dSZhou Wang #define HZIP_BUF_SIZE			22
92c31dc9feSShukun Tan #define HZIP_SQE_MASK_OFFSET		64
93c31dc9feSShukun Tan #define HZIP_SQE_MASK_LEN		48
9462c455caSZhou Wang 
95698f9523SHao Fang #define HZIP_CNT_CLR_CE_EN		BIT(0)
96698f9523SHao Fang #define HZIP_RO_CNT_CLR_CE_EN		BIT(2)
97698f9523SHao Fang #define HZIP_RD_CNT_CLR_CE_EN		(HZIP_CNT_CLR_CE_EN | \
98698f9523SHao Fang 					 HZIP_RO_CNT_CLR_CE_EN)
99698f9523SHao Fang 
100*a5c164b1SLongfang Liu #define HZIP_PREFETCH_CFG		0x3011B0
101*a5c164b1SLongfang Liu #define HZIP_SVA_TRANS			0x3011C4
102*a5c164b1SLongfang Liu #define HZIP_PREFETCH_ENABLE		(~(BIT(26) | BIT(17) | BIT(0)))
103*a5c164b1SLongfang Liu #define HZIP_SVA_PREFETCH_DISABLE	BIT(26)
104*a5c164b1SLongfang Liu #define HZIP_SVA_DISABLE_READY		(BIT(26) | BIT(30))
105*a5c164b1SLongfang Liu #define HZIP_DELAY_1_US		1
106*a5c164b1SLongfang Liu #define HZIP_POLL_TIMEOUT_US	1000
107*a5c164b1SLongfang Liu 
10862c455caSZhou Wang static const char hisi_zip_name[] = "hisi_zip";
10972c7a68dSZhou Wang static struct dentry *hzip_debugfs_root;
11062c455caSZhou Wang 
11162c455caSZhou Wang struct hisi_zip_hw_error {
11262c455caSZhou Wang 	u32 int_msk;
11362c455caSZhou Wang 	const char *msg;
11462c455caSZhou Wang };
11562c455caSZhou Wang 
1166621e649SLongfang Liu struct zip_dfx_item {
1176621e649SLongfang Liu 	const char *name;
1186621e649SLongfang Liu 	u32 offset;
1196621e649SLongfang Liu };
1206621e649SLongfang Liu 
1213d29e98dSYang Shen static struct hisi_qm_list zip_devices = {
1223d29e98dSYang Shen 	.register_to_crypto	= hisi_zip_register_to_crypto,
1233d29e98dSYang Shen 	.unregister_from_crypto	= hisi_zip_unregister_from_crypto,
1243d29e98dSYang Shen };
1253d29e98dSYang Shen 
1266621e649SLongfang Liu static struct zip_dfx_item zip_dfx_files[] = {
1276621e649SLongfang Liu 	{"send_cnt", offsetof(struct hisi_zip_dfx, send_cnt)},
1286621e649SLongfang Liu 	{"recv_cnt", offsetof(struct hisi_zip_dfx, recv_cnt)},
1296621e649SLongfang Liu 	{"send_busy_cnt", offsetof(struct hisi_zip_dfx, send_busy_cnt)},
1306621e649SLongfang Liu 	{"err_bd_cnt", offsetof(struct hisi_zip_dfx, err_bd_cnt)},
1316621e649SLongfang Liu };
1326621e649SLongfang Liu 
13362c455caSZhou Wang static const struct hisi_zip_hw_error zip_hw_error[] = {
13462c455caSZhou Wang 	{ .int_msk = BIT(0), .msg = "zip_ecc_1bitt_err" },
13562c455caSZhou Wang 	{ .int_msk = BIT(1), .msg = "zip_ecc_2bit_err" },
13662c455caSZhou Wang 	{ .int_msk = BIT(2), .msg = "zip_axi_rresp_err" },
13762c455caSZhou Wang 	{ .int_msk = BIT(3), .msg = "zip_axi_bresp_err" },
13862c455caSZhou Wang 	{ .int_msk = BIT(4), .msg = "zip_src_addr_parse_err" },
13962c455caSZhou Wang 	{ .int_msk = BIT(5), .msg = "zip_dst_addr_parse_err" },
14062c455caSZhou Wang 	{ .int_msk = BIT(6), .msg = "zip_pre_in_addr_err" },
14162c455caSZhou Wang 	{ .int_msk = BIT(7), .msg = "zip_pre_in_data_err" },
14262c455caSZhou Wang 	{ .int_msk = BIT(8), .msg = "zip_com_inf_err" },
14362c455caSZhou Wang 	{ .int_msk = BIT(9), .msg = "zip_enc_inf_err" },
14462c455caSZhou Wang 	{ .int_msk = BIT(10), .msg = "zip_pre_out_err" },
145b7220a74SWeili Qian 	{ .int_msk = BIT(11), .msg = "zip_axi_poison_err" },
146b7220a74SWeili Qian 	{ .int_msk = BIT(12), .msg = "zip_sva_err" },
14762c455caSZhou Wang 	{ /* sentinel */ }
14862c455caSZhou Wang };
14962c455caSZhou Wang 
15072c7a68dSZhou Wang enum ctrl_debug_file_index {
15172c7a68dSZhou Wang 	HZIP_CLEAR_ENABLE,
15272c7a68dSZhou Wang 	HZIP_DEBUG_FILE_NUM,
15372c7a68dSZhou Wang };
15472c7a68dSZhou Wang 
15572c7a68dSZhou Wang static const char * const ctrl_debug_file_name[] = {
15672c7a68dSZhou Wang 	[HZIP_CLEAR_ENABLE] = "clear_enable",
15772c7a68dSZhou Wang };
15872c7a68dSZhou Wang 
15972c7a68dSZhou Wang struct ctrl_debug_file {
16072c7a68dSZhou Wang 	enum ctrl_debug_file_index index;
16172c7a68dSZhou Wang 	spinlock_t lock;
16272c7a68dSZhou Wang 	struct hisi_zip_ctrl *ctrl;
16372c7a68dSZhou Wang };
16472c7a68dSZhou Wang 
16562c455caSZhou Wang /*
16662c455caSZhou Wang  * One ZIP controller has one PF and multiple VFs, some global configurations
16762c455caSZhou Wang  * which PF has need this structure.
16862c455caSZhou Wang  *
16962c455caSZhou Wang  * Just relevant for PF.
17062c455caSZhou Wang  */
17162c455caSZhou Wang struct hisi_zip_ctrl {
17262c455caSZhou Wang 	struct hisi_zip *hisi_zip;
17372c7a68dSZhou Wang 	struct ctrl_debug_file files[HZIP_DEBUG_FILE_NUM];
17472c7a68dSZhou Wang };
17572c7a68dSZhou Wang 
17672c7a68dSZhou Wang enum {
17772c7a68dSZhou Wang 	HZIP_COMP_CORE0,
17872c7a68dSZhou Wang 	HZIP_COMP_CORE1,
17972c7a68dSZhou Wang 	HZIP_DECOMP_CORE0,
18072c7a68dSZhou Wang 	HZIP_DECOMP_CORE1,
18172c7a68dSZhou Wang 	HZIP_DECOMP_CORE2,
18272c7a68dSZhou Wang 	HZIP_DECOMP_CORE3,
18372c7a68dSZhou Wang 	HZIP_DECOMP_CORE4,
18472c7a68dSZhou Wang 	HZIP_DECOMP_CORE5,
18572c7a68dSZhou Wang };
18672c7a68dSZhou Wang 
18772c7a68dSZhou Wang static const u64 core_offsets[] = {
18872c7a68dSZhou Wang 	[HZIP_COMP_CORE0]   = 0x302000,
18972c7a68dSZhou Wang 	[HZIP_COMP_CORE1]   = 0x303000,
19072c7a68dSZhou Wang 	[HZIP_DECOMP_CORE0] = 0x304000,
19172c7a68dSZhou Wang 	[HZIP_DECOMP_CORE1] = 0x305000,
19272c7a68dSZhou Wang 	[HZIP_DECOMP_CORE2] = 0x306000,
19372c7a68dSZhou Wang 	[HZIP_DECOMP_CORE3] = 0x307000,
19472c7a68dSZhou Wang 	[HZIP_DECOMP_CORE4] = 0x308000,
19572c7a68dSZhou Wang 	[HZIP_DECOMP_CORE5] = 0x309000,
19672c7a68dSZhou Wang };
19772c7a68dSZhou Wang 
1988f68659bSRikard Falkeborn static const struct debugfs_reg32 hzip_dfx_regs[] = {
19972c7a68dSZhou Wang 	{"HZIP_GET_BD_NUM                ",  0x00ull},
20072c7a68dSZhou Wang 	{"HZIP_GET_RIGHT_BD              ",  0x04ull},
20172c7a68dSZhou Wang 	{"HZIP_GET_ERROR_BD              ",  0x08ull},
20272c7a68dSZhou Wang 	{"HZIP_DONE_BD_NUM               ",  0x0cull},
20372c7a68dSZhou Wang 	{"HZIP_WORK_CYCLE                ",  0x10ull},
20472c7a68dSZhou Wang 	{"HZIP_IDLE_CYCLE                ",  0x18ull},
20572c7a68dSZhou Wang 	{"HZIP_MAX_DELAY                 ",  0x20ull},
20672c7a68dSZhou Wang 	{"HZIP_MIN_DELAY                 ",  0x24ull},
20772c7a68dSZhou Wang 	{"HZIP_AVG_DELAY                 ",  0x28ull},
20872c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_DATA          ",  0x30ull},
20972c7a68dSZhou Wang 	{"HZIP_MEM_VISIBLE_ADDR          ",  0x34ull},
21072c7a68dSZhou Wang 	{"HZIP_COMSUMED_BYTE             ",  0x38ull},
21172c7a68dSZhou Wang 	{"HZIP_PRODUCED_BYTE             ",  0x40ull},
21272c7a68dSZhou Wang 	{"HZIP_COMP_INF                  ",  0x70ull},
21372c7a68dSZhou Wang 	{"HZIP_PRE_OUT                   ",  0x78ull},
21472c7a68dSZhou Wang 	{"HZIP_BD_RD                     ",  0x7cull},
21572c7a68dSZhou Wang 	{"HZIP_BD_WR                     ",  0x80ull},
21672c7a68dSZhou Wang 	{"HZIP_GET_BD_AXI_ERR_NUM        ",  0x84ull},
21772c7a68dSZhou Wang 	{"HZIP_GET_BD_PARSE_ERR_NUM      ",  0x88ull},
21872c7a68dSZhou Wang 	{"HZIP_ADD_BD_AXI_ERR_NUM        ",  0x8cull},
21972c7a68dSZhou Wang 	{"HZIP_DECOMP_STF_RELOAD_CURR_ST ",  0x94ull},
22072c7a68dSZhou Wang 	{"HZIP_DECOMP_LZ77_CURR_ST       ",  0x9cull},
22162c455caSZhou Wang };
22262c455caSZhou Wang 
223f8408d2bSKai Ye static const struct kernel_param_ops zip_uacce_mode_ops = {
224f8408d2bSKai Ye 	.set = uacce_mode_set,
225f8408d2bSKai Ye 	.get = param_get_int,
226f8408d2bSKai Ye };
227f8408d2bSKai Ye 
228f8408d2bSKai Ye /*
229f8408d2bSKai Ye  * uacce_mode = 0 means zip only register to crypto,
230f8408d2bSKai Ye  * uacce_mode = 1 means zip both register to crypto and uacce.
231f8408d2bSKai Ye  */
232f8408d2bSKai Ye static u32 uacce_mode = UACCE_MODE_NOUACCE;
233f8408d2bSKai Ye module_param_cb(uacce_mode, &zip_uacce_mode_ops, &uacce_mode, 0444);
234f8408d2bSKai Ye MODULE_PARM_DESC(uacce_mode, UACCE_MODE_DESC);
235f8408d2bSKai Ye 
23662c455caSZhou Wang static int pf_q_num_set(const char *val, const struct kernel_param *kp)
23762c455caSZhou Wang {
23820b291f5SShukun Tan 	return q_num_set(val, kp, PCI_DEVICE_ID_ZIP_PF);
23962c455caSZhou Wang }
24062c455caSZhou Wang 
24162c455caSZhou Wang static const struct kernel_param_ops pf_q_num_ops = {
24262c455caSZhou Wang 	.set = pf_q_num_set,
24362c455caSZhou Wang 	.get = param_get_int,
24462c455caSZhou Wang };
24562c455caSZhou Wang 
24662c455caSZhou Wang static u32 pf_q_num = HZIP_PF_DEF_Q_NUM;
24762c455caSZhou Wang module_param_cb(pf_q_num, &pf_q_num_ops, &pf_q_num, 0444);
2480542a941SLongfang Liu MODULE_PARM_DESC(pf_q_num, "Number of queues in PF(v1 2-4096, v2 2-1024)");
24962c455caSZhou Wang 
25035ee280fSHao Fang static const struct kernel_param_ops vfs_num_ops = {
25135ee280fSHao Fang 	.set = vfs_num_set,
25235ee280fSHao Fang 	.get = param_get_int,
25335ee280fSHao Fang };
25435ee280fSHao Fang 
25539977f4bSHao Fang static u32 vfs_num;
25635ee280fSHao Fang module_param_cb(vfs_num, &vfs_num_ops, &vfs_num, 0444);
25735ee280fSHao Fang MODULE_PARM_DESC(vfs_num, "Number of VFs to enable(1-63), 0(default)");
25839977f4bSHao Fang 
25962c455caSZhou Wang static const struct pci_device_id hisi_zip_dev_ids[] = {
26062c455caSZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_PF) },
26179e09f30SZhou Wang 	{ PCI_DEVICE(PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_ZIP_VF) },
26262c455caSZhou Wang 	{ 0, }
26362c455caSZhou Wang };
26462c455caSZhou Wang MODULE_DEVICE_TABLE(pci, hisi_zip_dev_ids);
26562c455caSZhou Wang 
266813ec3f1SBarry Song int zip_create_qps(struct hisi_qp **qps, int qp_num, int node)
26762c455caSZhou Wang {
268813ec3f1SBarry Song 	if (node == NUMA_NO_NODE)
269813ec3f1SBarry Song 		node = cpu_to_node(smp_processor_id());
27062c455caSZhou Wang 
27118f1ab3fSShukun Tan 	return hisi_qm_alloc_qps_node(&zip_devices, qp_num, 0, node, qps);
27262c455caSZhou Wang }
27362c455caSZhou Wang 
274*a5c164b1SLongfang Liu static void hisi_zip_open_sva_prefetch(struct hisi_qm *qm)
275*a5c164b1SLongfang Liu {
276*a5c164b1SLongfang Liu 	u32 val;
277*a5c164b1SLongfang Liu 	int ret;
278*a5c164b1SLongfang Liu 
279*a5c164b1SLongfang Liu 	if (qm->ver < QM_HW_V3)
280*a5c164b1SLongfang Liu 		return;
281*a5c164b1SLongfang Liu 
282*a5c164b1SLongfang Liu 	/* Enable prefetch */
283*a5c164b1SLongfang Liu 	val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG);
284*a5c164b1SLongfang Liu 	val &= HZIP_PREFETCH_ENABLE;
285*a5c164b1SLongfang Liu 	writel(val, qm->io_base + HZIP_PREFETCH_CFG);
286*a5c164b1SLongfang Liu 
287*a5c164b1SLongfang Liu 	ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_PREFETCH_CFG,
288*a5c164b1SLongfang Liu 					 val, !(val & HZIP_SVA_PREFETCH_DISABLE),
289*a5c164b1SLongfang Liu 					 HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US);
290*a5c164b1SLongfang Liu 	if (ret)
291*a5c164b1SLongfang Liu 		pci_err(qm->pdev, "failed to open sva prefetch\n");
292*a5c164b1SLongfang Liu }
293*a5c164b1SLongfang Liu 
294*a5c164b1SLongfang Liu static void hisi_zip_close_sva_prefetch(struct hisi_qm *qm)
295*a5c164b1SLongfang Liu {
296*a5c164b1SLongfang Liu 	u32 val;
297*a5c164b1SLongfang Liu 	int ret;
298*a5c164b1SLongfang Liu 
299*a5c164b1SLongfang Liu 	if (qm->ver < QM_HW_V3)
300*a5c164b1SLongfang Liu 		return;
301*a5c164b1SLongfang Liu 
302*a5c164b1SLongfang Liu 	val = readl_relaxed(qm->io_base + HZIP_PREFETCH_CFG);
303*a5c164b1SLongfang Liu 	val |= HZIP_SVA_PREFETCH_DISABLE;
304*a5c164b1SLongfang Liu 	writel(val, qm->io_base + HZIP_PREFETCH_CFG);
305*a5c164b1SLongfang Liu 
306*a5c164b1SLongfang Liu 	ret = readl_relaxed_poll_timeout(qm->io_base + HZIP_SVA_TRANS,
307*a5c164b1SLongfang Liu 					 val, !(val & HZIP_SVA_DISABLE_READY),
308*a5c164b1SLongfang Liu 					 HZIP_DELAY_1_US, HZIP_POLL_TIMEOUT_US);
309*a5c164b1SLongfang Liu 	if (ret)
310*a5c164b1SLongfang Liu 		pci_err(qm->pdev, "failed to close sva prefetch\n");
311*a5c164b1SLongfang Liu }
312*a5c164b1SLongfang Liu 
31384c9b780SShukun Tan static int hisi_zip_set_user_domain_and_cache(struct hisi_qm *qm)
31462c455caSZhou Wang {
31584c9b780SShukun Tan 	void __iomem *base = qm->io_base;
31662c455caSZhou Wang 
31762c455caSZhou Wang 	/* qm user domain */
31862c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_ARUSER_M_CFG_1);
31962c455caSZhou Wang 	writel(ARUSER_M_CFG_ENABLE, base + QM_ARUSER_M_CFG_ENABLE);
32062c455caSZhou Wang 	writel(AXUSER_BASE, base + QM_AWUSER_M_CFG_1);
32162c455caSZhou Wang 	writel(AWUSER_M_CFG_ENABLE, base + QM_AWUSER_M_CFG_ENABLE);
32262c455caSZhou Wang 	writel(WUSER_M_CFG_ENABLE, base + QM_WUSER_M_CFG_ENABLE);
32362c455caSZhou Wang 
32462c455caSZhou Wang 	/* qm cache */
32562c455caSZhou Wang 	writel(AXI_M_CFG, base + QM_AXI_M_CFG);
32662c455caSZhou Wang 	writel(AXI_M_CFG_ENABLE, base + QM_AXI_M_CFG_ENABLE);
3272ca73193SYang Shen 
32862c455caSZhou Wang 	/* disable FLR triggered by BME(bus master enable) */
32962c455caSZhou Wang 	writel(PEH_AXUSER_CFG, base + QM_PEH_AXUSER_CFG);
33062c455caSZhou Wang 	writel(PEH_AXUSER_CFG_ENABLE, base + QM_PEH_AXUSER_CFG_ENABLE);
33162c455caSZhou Wang 
33262c455caSZhou Wang 	/* cache */
33315b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_0);
33415b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_ARCA_CHE_1);
33515b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_0);
33615b0694fSYang Shen 	writel(HZIP_CACHE_ALL_EN, base + HZIP_PORT_AWCA_CHE_1);
33762c455caSZhou Wang 
33862c455caSZhou Wang 	/* user domain configurations */
33962c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_RUSER_32_63);
34062c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_SGL_RUSER_32_63);
34162c455caSZhou Wang 	writel(AXUSER_BASE, base + HZIP_BD_WUSER_32_63);
3429e00df71SZhangfei Gao 
343cc3292d1SWeili Qian 	if (qm->use_sva && qm->ver == QM_HW_V2) {
3449e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_RUSER_32_63);
3459e00df71SZhangfei Gao 		writel(AXUSER_BASE | AXUSER_SSV, base + HZIP_DATA_WUSER_32_63);
3469e00df71SZhangfei Gao 	} else {
34762c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_RUSER_32_63);
34862c455caSZhou Wang 		writel(AXUSER_BASE, base + HZIP_DATA_WUSER_32_63);
3499e00df71SZhangfei Gao 	}
35062c455caSZhou Wang 
35162c455caSZhou Wang 	/* let's open all compression/decompression cores */
35215b0694fSYang Shen 	writel(HZIP_DECOMP_CHECK_ENABLE | HZIP_ALL_COMP_DECOMP_EN,
35362c455caSZhou Wang 	       base + HZIP_CLOCK_GATE_CTRL);
35462c455caSZhou Wang 
3552a928693SYang Shen 	/* enable sqc,cqc writeback */
35662c455caSZhou Wang 	writel(SQC_CACHE_ENABLE | CQC_CACHE_ENABLE | SQC_CACHE_WB_ENABLE |
35762c455caSZhou Wang 	       CQC_CACHE_WB_ENABLE | FIELD_PREP(SQC_CACHE_WB_THRD, 1) |
35862c455caSZhou Wang 	       FIELD_PREP(CQC_CACHE_WB_THRD, 1), base + QM_CACHE_CTL);
35984c9b780SShukun Tan 
36084c9b780SShukun Tan 	return 0;
36162c455caSZhou Wang }
36262c455caSZhou Wang 
363b7da13d0SWeili Qian static void hisi_zip_master_ooo_ctrl(struct hisi_qm *qm, bool enable)
364b7da13d0SWeili Qian {
365b7da13d0SWeili Qian 	u32 val1, val2;
366b7da13d0SWeili Qian 
367b7da13d0SWeili Qian 	val1 = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
368b7da13d0SWeili Qian 	if (enable) {
369b7da13d0SWeili Qian 		val1 |= HZIP_AXI_SHUTDOWN_ENABLE;
370b7da13d0SWeili Qian 		val2 = HZIP_CORE_INT_RAS_NFE_ENABLE;
371b7da13d0SWeili Qian 	} else {
372b7da13d0SWeili Qian 		val1 &= ~HZIP_AXI_SHUTDOWN_ENABLE;
373b7da13d0SWeili Qian 		val2 = 0x0;
374b7da13d0SWeili Qian 	}
375b7da13d0SWeili Qian 
376b7da13d0SWeili Qian 	if (qm->ver > QM_HW_V2)
377b7da13d0SWeili Qian 		writel(val2, qm->io_base + HZIP_OOO_SHUTDOWN_SEL);
378b7da13d0SWeili Qian 
379b7da13d0SWeili Qian 	writel(val1, qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
380b7da13d0SWeili Qian }
381b7da13d0SWeili Qian 
382eaebf4c3SShukun Tan static void hisi_zip_hw_error_enable(struct hisi_qm *qm)
38362c455caSZhou Wang {
38462c455caSZhou Wang 	if (qm->ver == QM_HW_V1) {
385eaebf4c3SShukun Tan 		writel(HZIP_CORE_INT_MASK_ALL,
386eaebf4c3SShukun Tan 		       qm->io_base + HZIP_CORE_INT_MASK_REG);
387ee1788c6SZhou Wang 		dev_info(&qm->pdev->dev, "Does not support hw error handle\n");
38862c455caSZhou Wang 		return;
38962c455caSZhou Wang 	}
39062c455caSZhou Wang 
39162c455caSZhou Wang 	/* clear ZIP hw error source if having */
392eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_SOURCE);
393eaebf4c3SShukun Tan 
394de3daf4bSShukun Tan 	/* configure error type */
3951db0016eSWeili Qian 	writel(HZIP_CORE_INT_RAS_CE_ENABLE,
3961db0016eSWeili Qian 	       qm->io_base + HZIP_CORE_INT_RAS_CE_ENB);
397de3daf4bSShukun Tan 	writel(0x0, qm->io_base + HZIP_CORE_INT_RAS_FE_ENB);
398de3daf4bSShukun Tan 	writel(HZIP_CORE_INT_RAS_NFE_ENABLE,
399de3daf4bSShukun Tan 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
400de3daf4bSShukun Tan 
401b7da13d0SWeili Qian 	/* enable ZIP block master OOO when nfe occurs on Kunpeng930 */
402b7da13d0SWeili Qian 	hisi_zip_master_ooo_ctrl(qm, true);
4033b9c24deSWeili Qian 
4043b9c24deSWeili Qian 	/* enable ZIP hw error interrupts */
4053b9c24deSWeili Qian 	writel(0, qm->io_base + HZIP_CORE_INT_MASK_REG);
40662c455caSZhou Wang }
407eaebf4c3SShukun Tan 
408eaebf4c3SShukun Tan static void hisi_zip_hw_error_disable(struct hisi_qm *qm)
409eaebf4c3SShukun Tan {
410eaebf4c3SShukun Tan 	/* disable ZIP hw error interrupts */
411eaebf4c3SShukun Tan 	writel(HZIP_CORE_INT_MASK_ALL, qm->io_base + HZIP_CORE_INT_MASK_REG);
4127ce396faSShukun Tan 
413b7da13d0SWeili Qian 	/* disable ZIP block master OOO when nfe occurs on Kunpeng930 */
414b7da13d0SWeili Qian 	hisi_zip_master_ooo_ctrl(qm, false);
41562c455caSZhou Wang }
41662c455caSZhou Wang 
41772c7a68dSZhou Wang static inline struct hisi_qm *file_to_qm(struct ctrl_debug_file *file)
41872c7a68dSZhou Wang {
41972c7a68dSZhou Wang 	struct hisi_zip *hisi_zip = file->ctrl->hisi_zip;
42072c7a68dSZhou Wang 
42172c7a68dSZhou Wang 	return &hisi_zip->qm;
42272c7a68dSZhou Wang }
42372c7a68dSZhou Wang 
42472c7a68dSZhou Wang static u32 clear_enable_read(struct ctrl_debug_file *file)
42572c7a68dSZhou Wang {
42672c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
42772c7a68dSZhou Wang 
42872c7a68dSZhou Wang 	return readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
42915b0694fSYang Shen 		     HZIP_SOFT_CTRL_CNT_CLR_CE_BIT;
43072c7a68dSZhou Wang }
43172c7a68dSZhou Wang 
43272c7a68dSZhou Wang static int clear_enable_write(struct ctrl_debug_file *file, u32 val)
43372c7a68dSZhou Wang {
43472c7a68dSZhou Wang 	struct hisi_qm *qm = file_to_qm(file);
43572c7a68dSZhou Wang 	u32 tmp;
43672c7a68dSZhou Wang 
43772c7a68dSZhou Wang 	if (val != 1 && val != 0)
43872c7a68dSZhou Wang 		return -EINVAL;
43972c7a68dSZhou Wang 
44072c7a68dSZhou Wang 	tmp = (readl(qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE) &
44115b0694fSYang Shen 	       ~HZIP_SOFT_CTRL_CNT_CLR_CE_BIT) | val;
44272c7a68dSZhou Wang 	writel(tmp, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
44372c7a68dSZhou Wang 
44472c7a68dSZhou Wang 	return  0;
44572c7a68dSZhou Wang }
44672c7a68dSZhou Wang 
44715b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_read(struct file *filp, char __user *buf,
44872c7a68dSZhou Wang 					size_t count, loff_t *pos)
44972c7a68dSZhou Wang {
45072c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
45172c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
45272c7a68dSZhou Wang 	u32 val;
45372c7a68dSZhou Wang 	int ret;
45472c7a68dSZhou Wang 
45572c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
45672c7a68dSZhou Wang 	switch (file->index) {
45772c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
45872c7a68dSZhou Wang 		val = clear_enable_read(file);
45972c7a68dSZhou Wang 		break;
46072c7a68dSZhou Wang 	default:
46172c7a68dSZhou Wang 		spin_unlock_irq(&file->lock);
46272c7a68dSZhou Wang 		return -EINVAL;
46372c7a68dSZhou Wang 	}
46472c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
465533b2079SYang Shen 	ret = scnprintf(tbuf, sizeof(tbuf), "%u\n", val);
46672c7a68dSZhou Wang 	return simple_read_from_buffer(buf, count, pos, tbuf, ret);
46772c7a68dSZhou Wang }
46872c7a68dSZhou Wang 
46915b0694fSYang Shen static ssize_t hisi_zip_ctrl_debug_write(struct file *filp,
47015b0694fSYang Shen 					 const char __user *buf,
47172c7a68dSZhou Wang 					 size_t count, loff_t *pos)
47272c7a68dSZhou Wang {
47372c7a68dSZhou Wang 	struct ctrl_debug_file *file = filp->private_data;
47472c7a68dSZhou Wang 	char tbuf[HZIP_BUF_SIZE];
47572c7a68dSZhou Wang 	unsigned long val;
47672c7a68dSZhou Wang 	int len, ret;
47772c7a68dSZhou Wang 
47872c7a68dSZhou Wang 	if (*pos != 0)
47972c7a68dSZhou Wang 		return 0;
48072c7a68dSZhou Wang 
48172c7a68dSZhou Wang 	if (count >= HZIP_BUF_SIZE)
48272c7a68dSZhou Wang 		return -ENOSPC;
48372c7a68dSZhou Wang 
48472c7a68dSZhou Wang 	len = simple_write_to_buffer(tbuf, HZIP_BUF_SIZE - 1, pos, buf, count);
48572c7a68dSZhou Wang 	if (len < 0)
48672c7a68dSZhou Wang 		return len;
48772c7a68dSZhou Wang 
48872c7a68dSZhou Wang 	tbuf[len] = '\0';
48972c7a68dSZhou Wang 	if (kstrtoul(tbuf, 0, &val))
49072c7a68dSZhou Wang 		return -EFAULT;
49172c7a68dSZhou Wang 
49272c7a68dSZhou Wang 	spin_lock_irq(&file->lock);
49372c7a68dSZhou Wang 	switch (file->index) {
49472c7a68dSZhou Wang 	case HZIP_CLEAR_ENABLE:
49572c7a68dSZhou Wang 		ret = clear_enable_write(file, val);
49672c7a68dSZhou Wang 		if (ret)
49772c7a68dSZhou Wang 			goto err_input;
49872c7a68dSZhou Wang 		break;
49972c7a68dSZhou Wang 	default:
50072c7a68dSZhou Wang 		ret = -EINVAL;
50172c7a68dSZhou Wang 		goto err_input;
50272c7a68dSZhou Wang 	}
50372c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
50472c7a68dSZhou Wang 
50572c7a68dSZhou Wang 	return count;
50672c7a68dSZhou Wang 
50772c7a68dSZhou Wang err_input:
50872c7a68dSZhou Wang 	spin_unlock_irq(&file->lock);
50972c7a68dSZhou Wang 	return ret;
51072c7a68dSZhou Wang }
51172c7a68dSZhou Wang 
51272c7a68dSZhou Wang static const struct file_operations ctrl_debug_fops = {
51372c7a68dSZhou Wang 	.owner = THIS_MODULE,
51472c7a68dSZhou Wang 	.open = simple_open,
51515b0694fSYang Shen 	.read = hisi_zip_ctrl_debug_read,
51615b0694fSYang Shen 	.write = hisi_zip_ctrl_debug_write,
51772c7a68dSZhou Wang };
51872c7a68dSZhou Wang 
5196621e649SLongfang Liu static int zip_debugfs_atomic64_set(void *data, u64 val)
5206621e649SLongfang Liu {
5216621e649SLongfang Liu 	if (val)
5226621e649SLongfang Liu 		return -EINVAL;
5236621e649SLongfang Liu 
5246621e649SLongfang Liu 	atomic64_set((atomic64_t *)data, 0);
5256621e649SLongfang Liu 
5266621e649SLongfang Liu 	return 0;
5276621e649SLongfang Liu }
5286621e649SLongfang Liu 
5296621e649SLongfang Liu static int zip_debugfs_atomic64_get(void *data, u64 *val)
5306621e649SLongfang Liu {
5316621e649SLongfang Liu 	*val = atomic64_read((atomic64_t *)data);
5326621e649SLongfang Liu 
5336621e649SLongfang Liu 	return 0;
5346621e649SLongfang Liu }
5356621e649SLongfang Liu 
5366621e649SLongfang Liu DEFINE_DEBUGFS_ATTRIBUTE(zip_atomic64_ops, zip_debugfs_atomic64_get,
5376621e649SLongfang Liu 			 zip_debugfs_atomic64_set, "%llu\n");
5386621e649SLongfang Liu 
5394b33f057SShukun Tan static int hisi_zip_core_debug_init(struct hisi_qm *qm)
54072c7a68dSZhou Wang {
54172c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
54272c7a68dSZhou Wang 	struct debugfs_regset32 *regset;
5434a97bfc7SGreg Kroah-Hartman 	struct dentry *tmp_d;
54472c7a68dSZhou Wang 	char buf[HZIP_BUF_SIZE];
54572c7a68dSZhou Wang 	int i;
54672c7a68dSZhou Wang 
54772c7a68dSZhou Wang 	for (i = 0; i < HZIP_CORE_NUM; i++) {
54872c7a68dSZhou Wang 		if (i < HZIP_COMP_CORE_NUM)
549533b2079SYang Shen 			scnprintf(buf, sizeof(buf), "comp_core%d", i);
55072c7a68dSZhou Wang 		else
551533b2079SYang Shen 			scnprintf(buf, sizeof(buf), "decomp_core%d",
552533b2079SYang Shen 				  i - HZIP_COMP_CORE_NUM);
55372c7a68dSZhou Wang 
55472c7a68dSZhou Wang 		regset = devm_kzalloc(dev, sizeof(*regset), GFP_KERNEL);
55572c7a68dSZhou Wang 		if (!regset)
55672c7a68dSZhou Wang 			return -ENOENT;
55772c7a68dSZhou Wang 
55872c7a68dSZhou Wang 		regset->regs = hzip_dfx_regs;
55972c7a68dSZhou Wang 		regset->nregs = ARRAY_SIZE(hzip_dfx_regs);
56072c7a68dSZhou Wang 		regset->base = qm->io_base + core_offsets[i];
56172c7a68dSZhou Wang 
5624b33f057SShukun Tan 		tmp_d = debugfs_create_dir(buf, qm->debug.debug_root);
5634a97bfc7SGreg Kroah-Hartman 		debugfs_create_regset32("regs", 0444, tmp_d, regset);
56472c7a68dSZhou Wang 	}
56572c7a68dSZhou Wang 
56672c7a68dSZhou Wang 	return 0;
56772c7a68dSZhou Wang }
56872c7a68dSZhou Wang 
5696621e649SLongfang Liu static void hisi_zip_dfx_debug_init(struct hisi_qm *qm)
5706621e649SLongfang Liu {
5716621e649SLongfang Liu 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
5726621e649SLongfang Liu 	struct hisi_zip_dfx *dfx = &zip->dfx;
5736621e649SLongfang Liu 	struct dentry *tmp_dir;
5746621e649SLongfang Liu 	void *data;
5756621e649SLongfang Liu 	int i;
5766621e649SLongfang Liu 
5776621e649SLongfang Liu 	tmp_dir = debugfs_create_dir("zip_dfx", qm->debug.debug_root);
5786621e649SLongfang Liu 	for (i = 0; i < ARRAY_SIZE(zip_dfx_files); i++) {
5796621e649SLongfang Liu 		data = (atomic64_t *)((uintptr_t)dfx + zip_dfx_files[i].offset);
5806621e649SLongfang Liu 		debugfs_create_file(zip_dfx_files[i].name,
5814b33f057SShukun Tan 				    0644, tmp_dir, data,
5826621e649SLongfang Liu 				    &zip_atomic64_ops);
5836621e649SLongfang Liu 	}
5846621e649SLongfang Liu }
5856621e649SLongfang Liu 
5864b33f057SShukun Tan static int hisi_zip_ctrl_debug_init(struct hisi_qm *qm)
58772c7a68dSZhou Wang {
5884b33f057SShukun Tan 	struct hisi_zip *zip = container_of(qm, struct hisi_zip, qm);
58972c7a68dSZhou Wang 	int i;
59072c7a68dSZhou Wang 
591c4392b46SWeili Qian 	for (i = HZIP_CLEAR_ENABLE; i < HZIP_DEBUG_FILE_NUM; i++) {
5924b33f057SShukun Tan 		spin_lock_init(&zip->ctrl->files[i].lock);
5934b33f057SShukun Tan 		zip->ctrl->files[i].ctrl = zip->ctrl;
5944b33f057SShukun Tan 		zip->ctrl->files[i].index = i;
59572c7a68dSZhou Wang 
5964a97bfc7SGreg Kroah-Hartman 		debugfs_create_file(ctrl_debug_file_name[i], 0600,
5974b33f057SShukun Tan 				    qm->debug.debug_root,
5984b33f057SShukun Tan 				    zip->ctrl->files + i,
59972c7a68dSZhou Wang 				    &ctrl_debug_fops);
60072c7a68dSZhou Wang 	}
60172c7a68dSZhou Wang 
6024b33f057SShukun Tan 	return hisi_zip_core_debug_init(qm);
60372c7a68dSZhou Wang }
60472c7a68dSZhou Wang 
6054b33f057SShukun Tan static int hisi_zip_debugfs_init(struct hisi_qm *qm)
60672c7a68dSZhou Wang {
60772c7a68dSZhou Wang 	struct device *dev = &qm->pdev->dev;
60872c7a68dSZhou Wang 	struct dentry *dev_d;
60972c7a68dSZhou Wang 	int ret;
61072c7a68dSZhou Wang 
61172c7a68dSZhou Wang 	dev_d = debugfs_create_dir(dev_name(dev), hzip_debugfs_root);
61272c7a68dSZhou Wang 
613c31dc9feSShukun Tan 	qm->debug.sqe_mask_offset = HZIP_SQE_MASK_OFFSET;
614c31dc9feSShukun Tan 	qm->debug.sqe_mask_len = HZIP_SQE_MASK_LEN;
61572c7a68dSZhou Wang 	qm->debug.debug_root = dev_d;
616a8ff38bdSWeili Qian 	hisi_qm_debug_init(qm);
61772c7a68dSZhou Wang 
61872c7a68dSZhou Wang 	if (qm->fun_type == QM_HW_PF) {
6194b33f057SShukun Tan 		ret = hisi_zip_ctrl_debug_init(qm);
62072c7a68dSZhou Wang 		if (ret)
62172c7a68dSZhou Wang 			goto failed_to_create;
62272c7a68dSZhou Wang 	}
62372c7a68dSZhou Wang 
6246621e649SLongfang Liu 	hisi_zip_dfx_debug_init(qm);
6256621e649SLongfang Liu 
62672c7a68dSZhou Wang 	return 0;
62772c7a68dSZhou Wang 
62872c7a68dSZhou Wang failed_to_create:
62972c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
63072c7a68dSZhou Wang 	return ret;
63172c7a68dSZhou Wang }
63272c7a68dSZhou Wang 
633698f9523SHao Fang /* hisi_zip_debug_regs_clear() - clear the zip debug regs */
6344b33f057SShukun Tan static void hisi_zip_debug_regs_clear(struct hisi_qm *qm)
63572c7a68dSZhou Wang {
636698f9523SHao Fang 	int i, j;
637698f9523SHao Fang 
638698f9523SHao Fang 	/* enable register read_clear bit */
639698f9523SHao Fang 	writel(HZIP_RD_CNT_CLR_CE_EN, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
640698f9523SHao Fang 	for (i = 0; i < ARRAY_SIZE(core_offsets); i++)
641698f9523SHao Fang 		for (j = 0; j < ARRAY_SIZE(hzip_dfx_regs); j++)
642698f9523SHao Fang 			readl(qm->io_base + core_offsets[i] +
643698f9523SHao Fang 			      hzip_dfx_regs[j].offset);
644698f9523SHao Fang 
645698f9523SHao Fang 	/* disable register read_clear bit */
64672c7a68dSZhou Wang 	writel(0x0, qm->io_base + HZIP_SOFT_CTRL_CNT_CLR_CE);
64772c7a68dSZhou Wang 
64872c7a68dSZhou Wang 	hisi_qm_debug_regs_clear(qm);
64972c7a68dSZhou Wang }
65072c7a68dSZhou Wang 
6514b33f057SShukun Tan static void hisi_zip_debugfs_exit(struct hisi_qm *qm)
65272c7a68dSZhou Wang {
65372c7a68dSZhou Wang 	debugfs_remove_recursive(qm->debug.debug_root);
65472c7a68dSZhou Wang 
6554b33f057SShukun Tan 	if (qm->fun_type == QM_HW_PF) {
6564b33f057SShukun Tan 		hisi_zip_debug_regs_clear(qm);
6574b33f057SShukun Tan 		qm->debug.curr_qm_qp_num = 0;
6584b33f057SShukun Tan 	}
65972c7a68dSZhou Wang }
66072c7a68dSZhou Wang 
661f826e6efSShukun Tan static void hisi_zip_log_hw_error(struct hisi_qm *qm, u32 err_sts)
662f826e6efSShukun Tan {
663f826e6efSShukun Tan 	const struct hisi_zip_hw_error *err = zip_hw_error;
664f826e6efSShukun Tan 	struct device *dev = &qm->pdev->dev;
665f826e6efSShukun Tan 	u32 err_val;
666f826e6efSShukun Tan 
667f826e6efSShukun Tan 	while (err->msg) {
668f826e6efSShukun Tan 		if (err->int_msk & err_sts) {
669f826e6efSShukun Tan 			dev_err(dev, "%s [error status=0x%x] found\n",
670f826e6efSShukun Tan 				err->msg, err->int_msk);
671f826e6efSShukun Tan 
672f826e6efSShukun Tan 			if (err->int_msk & HZIP_CORE_INT_STATUS_M_ECC) {
673f826e6efSShukun Tan 				err_val = readl(qm->io_base +
674f826e6efSShukun Tan 						HZIP_CORE_SRAM_ECC_ERR_INFO);
675f826e6efSShukun Tan 				dev_err(dev, "hisi-zip multi ecc sram num=0x%x\n",
676f826e6efSShukun Tan 					((err_val >>
677f826e6efSShukun Tan 					HZIP_SRAM_ECC_ERR_NUM_SHIFT) & 0xFF));
678f826e6efSShukun Tan 			}
679f826e6efSShukun Tan 		}
680f826e6efSShukun Tan 		err++;
681f826e6efSShukun Tan 	}
682f826e6efSShukun Tan }
683f826e6efSShukun Tan 
684f826e6efSShukun Tan static u32 hisi_zip_get_hw_err_status(struct hisi_qm *qm)
685f826e6efSShukun Tan {
686f826e6efSShukun Tan 	return readl(qm->io_base + HZIP_CORE_INT_STATUS);
687f826e6efSShukun Tan }
688f826e6efSShukun Tan 
68984c9b780SShukun Tan static void hisi_zip_clear_hw_err_status(struct hisi_qm *qm, u32 err_sts)
69084c9b780SShukun Tan {
69184c9b780SShukun Tan 	writel(err_sts, qm->io_base + HZIP_CORE_INT_SOURCE);
69284c9b780SShukun Tan }
69384c9b780SShukun Tan 
69484c9b780SShukun Tan static void hisi_zip_open_axi_master_ooo(struct hisi_qm *qm)
69584c9b780SShukun Tan {
69684c9b780SShukun Tan 	u32 val;
69784c9b780SShukun Tan 
69884c9b780SShukun Tan 	val = readl(qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
69984c9b780SShukun Tan 
70084c9b780SShukun Tan 	writel(val & ~HZIP_AXI_SHUTDOWN_ENABLE,
70184c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
70284c9b780SShukun Tan 
70384c9b780SShukun Tan 	writel(val | HZIP_AXI_SHUTDOWN_ENABLE,
70484c9b780SShukun Tan 	       qm->io_base + HZIP_SOFT_CTRL_ZIP_CONTROL);
70584c9b780SShukun Tan }
70684c9b780SShukun Tan 
70784c9b780SShukun Tan static void hisi_zip_close_axi_master_ooo(struct hisi_qm *qm)
70884c9b780SShukun Tan {
70984c9b780SShukun Tan 	u32 nfe_enb;
71084c9b780SShukun Tan 
71184c9b780SShukun Tan 	/* Disable ECC Mbit error report. */
71284c9b780SShukun Tan 	nfe_enb = readl(qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
71384c9b780SShukun Tan 	writel(nfe_enb & ~HZIP_CORE_INT_STATUS_M_ECC,
71484c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_RAS_NFE_ENB);
71584c9b780SShukun Tan 
71684c9b780SShukun Tan 	/* Inject zip ECC Mbit error to block master ooo. */
71784c9b780SShukun Tan 	writel(HZIP_CORE_INT_STATUS_M_ECC,
71884c9b780SShukun Tan 	       qm->io_base + HZIP_CORE_INT_SET);
71984c9b780SShukun Tan }
72084c9b780SShukun Tan 
721d9e21600SWeili Qian static void hisi_zip_err_info_init(struct hisi_qm *qm)
722d9e21600SWeili Qian {
723d9e21600SWeili Qian 	struct hisi_qm_err_info *err_info = &qm->err_info;
724d9e21600SWeili Qian 
725d9e21600SWeili Qian 	err_info->ce = QM_BASE_CE;
726d9e21600SWeili Qian 	err_info->fe = 0;
727d9e21600SWeili Qian 	err_info->ecc_2bits_mask = HZIP_CORE_INT_STATUS_M_ECC;
728d9e21600SWeili Qian 	err_info->dev_ce_mask = HZIP_CORE_INT_RAS_CE_ENABLE;
729d9e21600SWeili Qian 	err_info->msi_wr_port = HZIP_WR_PORT;
730d9e21600SWeili Qian 	err_info->acpi_rst = "ZRST";
731d9e21600SWeili Qian 	err_info->nfe = QM_BASE_NFE | QM_ACC_WB_NOT_READY_TIMEOUT;
732b7220a74SWeili Qian 
733b7220a74SWeili Qian 	if (qm->ver >= QM_HW_V3)
734b7220a74SWeili Qian 		err_info->nfe |= QM_ACC_DO_TASK_TIMEOUT;
735d9e21600SWeili Qian }
736d9e21600SWeili Qian 
737eaebf4c3SShukun Tan static const struct hisi_qm_err_ini hisi_zip_err_ini = {
73884c9b780SShukun Tan 	.hw_init		= hisi_zip_set_user_domain_and_cache,
739eaebf4c3SShukun Tan 	.hw_err_enable		= hisi_zip_hw_error_enable,
740eaebf4c3SShukun Tan 	.hw_err_disable		= hisi_zip_hw_error_disable,
741f826e6efSShukun Tan 	.get_dev_hw_err_status	= hisi_zip_get_hw_err_status,
74284c9b780SShukun Tan 	.clear_dev_hw_err_status = hisi_zip_clear_hw_err_status,
743f826e6efSShukun Tan 	.log_dev_hw_err		= hisi_zip_log_hw_error,
74484c9b780SShukun Tan 	.open_axi_master_ooo	= hisi_zip_open_axi_master_ooo,
74584c9b780SShukun Tan 	.close_axi_master_ooo	= hisi_zip_close_axi_master_ooo,
746*a5c164b1SLongfang Liu 	.open_sva_prefetch	= hisi_zip_open_sva_prefetch,
747*a5c164b1SLongfang Liu 	.close_sva_prefetch	= hisi_zip_close_sva_prefetch,
748d9e21600SWeili Qian 	.err_info_init		= hisi_zip_err_info_init,
749eaebf4c3SShukun Tan };
75062c455caSZhou Wang 
75162c455caSZhou Wang static int hisi_zip_pf_probe_init(struct hisi_zip *hisi_zip)
75262c455caSZhou Wang {
75362c455caSZhou Wang 	struct hisi_qm *qm = &hisi_zip->qm;
75462c455caSZhou Wang 	struct hisi_zip_ctrl *ctrl;
75562c455caSZhou Wang 
75662c455caSZhou Wang 	ctrl = devm_kzalloc(&qm->pdev->dev, sizeof(*ctrl), GFP_KERNEL);
75762c455caSZhou Wang 	if (!ctrl)
75862c455caSZhou Wang 		return -ENOMEM;
75962c455caSZhou Wang 
76062c455caSZhou Wang 	hisi_zip->ctrl = ctrl;
76162c455caSZhou Wang 	ctrl->hisi_zip = hisi_zip;
762eaebf4c3SShukun Tan 	qm->err_ini = &hisi_zip_err_ini;
763d9e21600SWeili Qian 	qm->err_ini->err_info_init(qm);
764eaebf4c3SShukun Tan 
76584c9b780SShukun Tan 	hisi_zip_set_user_domain_and_cache(qm);
766*a5c164b1SLongfang Liu 	hisi_zip_open_sva_prefetch(qm);
767eaebf4c3SShukun Tan 	hisi_qm_dev_err_init(qm);
7684b33f057SShukun Tan 	hisi_zip_debug_regs_clear(qm);
76962c455caSZhou Wang 
77062c455caSZhou Wang 	return 0;
77162c455caSZhou Wang }
77262c455caSZhou Wang 
773cfd66a66SLongfang Liu static int hisi_zip_qm_init(struct hisi_qm *qm, struct pci_dev *pdev)
77439977f4bSHao Fang {
7751dc44035SYang Shen 	int ret;
7761dc44035SYang Shen 
77739977f4bSHao Fang 	qm->pdev = pdev;
77858ca0060SWeili Qian 	qm->ver = pdev->revision;
7799e00df71SZhangfei Gao 	qm->algs = "zlib\ngzip";
780f8408d2bSKai Ye 	qm->mode = uacce_mode;
78139977f4bSHao Fang 	qm->sqe_size = HZIP_SQE_SIZE;
78239977f4bSHao Fang 	qm->dev_name = hisi_zip_name;
783d9701f8dSWeili Qian 
784cfd66a66SLongfang Liu 	qm->fun_type = (pdev->device == PCI_DEVICE_ID_ZIP_PF) ?
785cfd66a66SLongfang Liu 			QM_HW_PF : QM_HW_VF;
786d9701f8dSWeili Qian 	if (qm->fun_type == QM_HW_PF) {
787d9701f8dSWeili Qian 		qm->qp_base = HZIP_PF_DEF_Q_BASE;
788d9701f8dSWeili Qian 		qm->qp_num = pf_q_num;
7892fcb4cc3SSihang Chen 		qm->debug.curr_qm_qp_num = pf_q_num;
790d9701f8dSWeili Qian 		qm->qm_list = &zip_devices;
791d9701f8dSWeili Qian 	} else if (qm->fun_type == QM_HW_VF && qm->ver == QM_HW_V1) {
792d9701f8dSWeili Qian 		/*
793d9701f8dSWeili Qian 		 * have no way to get qm configure in VM in v1 hardware,
794d9701f8dSWeili Qian 		 * so currently force PF to uses HZIP_PF_DEF_Q_NUM, and force
795d9701f8dSWeili Qian 		 * to trigger only one VF in v1 hardware.
796d9701f8dSWeili Qian 		 *
797d9701f8dSWeili Qian 		 * v2 hardware has no such problem.
798d9701f8dSWeili Qian 		 */
799d9701f8dSWeili Qian 		qm->qp_base = HZIP_PF_DEF_Q_NUM;
800d9701f8dSWeili Qian 		qm->qp_num = HZIP_QUEUE_NUM_V1 - HZIP_PF_DEF_Q_NUM;
801d9701f8dSWeili Qian 	}
802cfd66a66SLongfang Liu 
8031dc44035SYang Shen 	qm->wq = alloc_workqueue("%s", WQ_HIGHPRI | WQ_MEM_RECLAIM |
8041dc44035SYang Shen 				 WQ_UNBOUND, num_online_cpus(),
8051dc44035SYang Shen 				 pci_name(qm->pdev));
8061dc44035SYang Shen 	if (!qm->wq) {
8071dc44035SYang Shen 		pci_err(qm->pdev, "fail to alloc workqueue\n");
8081dc44035SYang Shen 		return -ENOMEM;
8091dc44035SYang Shen 	}
8101dc44035SYang Shen 
8111dc44035SYang Shen 	ret = hisi_qm_init(qm);
8121dc44035SYang Shen 	if (ret)
8131dc44035SYang Shen 		destroy_workqueue(qm->wq);
8141dc44035SYang Shen 
8151dc44035SYang Shen 	return ret;
8161dc44035SYang Shen }
8171dc44035SYang Shen 
8181dc44035SYang Shen static void hisi_zip_qm_uninit(struct hisi_qm *qm)
8191dc44035SYang Shen {
8201dc44035SYang Shen 	hisi_qm_uninit(qm);
8211dc44035SYang Shen 	destroy_workqueue(qm->wq);
82239977f4bSHao Fang }
82339977f4bSHao Fang 
824cfd66a66SLongfang Liu static int hisi_zip_probe_init(struct hisi_zip *hisi_zip)
825cfd66a66SLongfang Liu {
826cfd66a66SLongfang Liu 	struct hisi_qm *qm = &hisi_zip->qm;
827cfd66a66SLongfang Liu 	int ret;
828cfd66a66SLongfang Liu 
82939977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF) {
83039977f4bSHao Fang 		ret = hisi_zip_pf_probe_init(hisi_zip);
83139977f4bSHao Fang 		if (ret)
83239977f4bSHao Fang 			return ret;
833cfd66a66SLongfang Liu 	}
834cfd66a66SLongfang Liu 
835cfd66a66SLongfang Liu 	return 0;
836cfd66a66SLongfang Liu }
837cfd66a66SLongfang Liu 
838cfd66a66SLongfang Liu static int hisi_zip_probe(struct pci_dev *pdev, const struct pci_device_id *id)
839cfd66a66SLongfang Liu {
840cfd66a66SLongfang Liu 	struct hisi_zip *hisi_zip;
841cfd66a66SLongfang Liu 	struct hisi_qm *qm;
842cfd66a66SLongfang Liu 	int ret;
843cfd66a66SLongfang Liu 
844cfd66a66SLongfang Liu 	hisi_zip = devm_kzalloc(&pdev->dev, sizeof(*hisi_zip), GFP_KERNEL);
845cfd66a66SLongfang Liu 	if (!hisi_zip)
846cfd66a66SLongfang Liu 		return -ENOMEM;
847cfd66a66SLongfang Liu 
848cfd66a66SLongfang Liu 	qm = &hisi_zip->qm;
849cfd66a66SLongfang Liu 
850cfd66a66SLongfang Liu 	ret = hisi_zip_qm_init(qm, pdev);
851cfd66a66SLongfang Liu 	if (ret) {
852cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to init ZIP QM (%d)!\n", ret);
853cfd66a66SLongfang Liu 		return ret;
854cfd66a66SLongfang Liu 	}
855cfd66a66SLongfang Liu 
856cfd66a66SLongfang Liu 	ret = hisi_zip_probe_init(hisi_zip);
857cfd66a66SLongfang Liu 	if (ret) {
858cfd66a66SLongfang Liu 		pci_err(pdev, "Failed to probe (%d)!\n", ret);
859cfd66a66SLongfang Liu 		goto err_qm_uninit;
86039977f4bSHao Fang 	}
86139977f4bSHao Fang 
86239977f4bSHao Fang 	ret = hisi_qm_start(qm);
86339977f4bSHao Fang 	if (ret)
8643d29e98dSYang Shen 		goto err_dev_err_uninit;
86539977f4bSHao Fang 
8664b33f057SShukun Tan 	ret = hisi_zip_debugfs_init(qm);
86739977f4bSHao Fang 	if (ret)
868b1a25820SYang Shen 		pci_err(pdev, "failed to init debugfs (%d)!\n", ret);
86939977f4bSHao Fang 
8703d29e98dSYang Shen 	ret = hisi_qm_alg_register(qm, &zip_devices);
8713d29e98dSYang Shen 	if (ret < 0) {
872b1a25820SYang Shen 		pci_err(pdev, "failed to register driver to crypto!\n");
8733d29e98dSYang Shen 		goto err_qm_stop;
8743d29e98dSYang Shen 	}
87539977f4bSHao Fang 
8769e00df71SZhangfei Gao 	if (qm->uacce) {
8779e00df71SZhangfei Gao 		ret = uacce_register(qm->uacce);
878b1a25820SYang Shen 		if (ret) {
879b1a25820SYang Shen 			pci_err(pdev, "failed to register uacce (%d)!\n", ret);
8803d29e98dSYang Shen 			goto err_qm_alg_unregister;
8819e00df71SZhangfei Gao 		}
882b1a25820SYang Shen 	}
8839e00df71SZhangfei Gao 
88439977f4bSHao Fang 	if (qm->fun_type == QM_HW_PF && vfs_num > 0) {
885cd1b7ae3SShukun Tan 		ret = hisi_qm_sriov_enable(pdev, vfs_num);
88639977f4bSHao Fang 		if (ret < 0)
8873d29e98dSYang Shen 			goto err_qm_alg_unregister;
88839977f4bSHao Fang 	}
88939977f4bSHao Fang 
89039977f4bSHao Fang 	return 0;
89139977f4bSHao Fang 
8923d29e98dSYang Shen err_qm_alg_unregister:
8933d29e98dSYang Shen 	hisi_qm_alg_unregister(qm, &zip_devices);
8943d29e98dSYang Shen 
8953d29e98dSYang Shen err_qm_stop:
8964b33f057SShukun Tan 	hisi_zip_debugfs_exit(qm);
897e88dd6e1SYang Shen 	hisi_qm_stop(qm, QM_NORMAL);
8983d29e98dSYang Shen 
8993d29e98dSYang Shen err_dev_err_uninit:
9003d29e98dSYang Shen 	hisi_qm_dev_err_uninit(qm);
9013d29e98dSYang Shen 
90239977f4bSHao Fang err_qm_uninit:
9031dc44035SYang Shen 	hisi_zip_qm_uninit(qm);
904cfd66a66SLongfang Liu 
90539977f4bSHao Fang 	return ret;
90639977f4bSHao Fang }
90739977f4bSHao Fang 
90862c455caSZhou Wang static void hisi_zip_remove(struct pci_dev *pdev)
90962c455caSZhou Wang {
910d8140b87SYang Shen 	struct hisi_qm *qm = pci_get_drvdata(pdev);
91162c455caSZhou Wang 
912daa31783SWeili Qian 	hisi_qm_wait_task_finish(qm, &zip_devices);
9133d29e98dSYang Shen 	hisi_qm_alg_unregister(qm, &zip_devices);
9143d29e98dSYang Shen 
915619e464aSShukun Tan 	if (qm->fun_type == QM_HW_PF && qm->vfs_num)
9163e9954feSWeili Qian 		hisi_qm_sriov_disable(pdev, true);
91779e09f30SZhou Wang 
9184b33f057SShukun Tan 	hisi_zip_debugfs_exit(qm);
919e88dd6e1SYang Shen 	hisi_qm_stop(qm, QM_NORMAL);
920eaebf4c3SShukun Tan 	hisi_qm_dev_err_uninit(qm);
9211dc44035SYang Shen 	hisi_zip_qm_uninit(qm);
92262c455caSZhou Wang }
92362c455caSZhou Wang 
92462c455caSZhou Wang static const struct pci_error_handlers hisi_zip_err_handler = {
925f826e6efSShukun Tan 	.error_detected	= hisi_qm_dev_err_detected,
92684c9b780SShukun Tan 	.slot_reset	= hisi_qm_dev_slot_reset,
9277ce396faSShukun Tan 	.reset_prepare	= hisi_qm_reset_prepare,
9287ce396faSShukun Tan 	.reset_done	= hisi_qm_reset_done,
92962c455caSZhou Wang };
93062c455caSZhou Wang 
93162c455caSZhou Wang static struct pci_driver hisi_zip_pci_driver = {
93262c455caSZhou Wang 	.name			= "hisi_zip",
93362c455caSZhou Wang 	.id_table		= hisi_zip_dev_ids,
93462c455caSZhou Wang 	.probe			= hisi_zip_probe,
93562c455caSZhou Wang 	.remove			= hisi_zip_remove,
936bf6a7a5aSArnd Bergmann 	.sriov_configure	= IS_ENABLED(CONFIG_PCI_IOV) ?
937cd1b7ae3SShukun Tan 					hisi_qm_sriov_configure : NULL,
93862c455caSZhou Wang 	.err_handler		= &hisi_zip_err_handler,
93964dfe495SYang Shen 	.shutdown		= hisi_qm_dev_shutdown,
94062c455caSZhou Wang };
94162c455caSZhou Wang 
94272c7a68dSZhou Wang static void hisi_zip_register_debugfs(void)
94372c7a68dSZhou Wang {
94472c7a68dSZhou Wang 	if (!debugfs_initialized())
94572c7a68dSZhou Wang 		return;
94672c7a68dSZhou Wang 
94772c7a68dSZhou Wang 	hzip_debugfs_root = debugfs_create_dir("hisi_zip", NULL);
94872c7a68dSZhou Wang }
94972c7a68dSZhou Wang 
95072c7a68dSZhou Wang static void hisi_zip_unregister_debugfs(void)
95172c7a68dSZhou Wang {
95272c7a68dSZhou Wang 	debugfs_remove_recursive(hzip_debugfs_root);
95372c7a68dSZhou Wang }
95472c7a68dSZhou Wang 
95562c455caSZhou Wang static int __init hisi_zip_init(void)
95662c455caSZhou Wang {
95762c455caSZhou Wang 	int ret;
95862c455caSZhou Wang 
95918f1ab3fSShukun Tan 	hisi_qm_init_list(&zip_devices);
96072c7a68dSZhou Wang 	hisi_zip_register_debugfs();
96172c7a68dSZhou Wang 
96262c455caSZhou Wang 	ret = pci_register_driver(&hisi_zip_pci_driver);
96362c455caSZhou Wang 	if (ret < 0) {
96472c7a68dSZhou Wang 		hisi_zip_unregister_debugfs();
9652ca73193SYang Shen 		pr_err("Failed to register pci driver.\n");
9662ca73193SYang Shen 	}
96772c7a68dSZhou Wang 
96862c455caSZhou Wang 	return ret;
96962c455caSZhou Wang }
97062c455caSZhou Wang 
97162c455caSZhou Wang static void __exit hisi_zip_exit(void)
97262c455caSZhou Wang {
97362c455caSZhou Wang 	pci_unregister_driver(&hisi_zip_pci_driver);
97472c7a68dSZhou Wang 	hisi_zip_unregister_debugfs();
97562c455caSZhou Wang }
97662c455caSZhou Wang 
97762c455caSZhou Wang module_init(hisi_zip_init);
97862c455caSZhou Wang module_exit(hisi_zip_exit);
97962c455caSZhou Wang 
98062c455caSZhou Wang MODULE_LICENSE("GPL v2");
98162c455caSZhou Wang MODULE_AUTHOR("Zhou Wang <wangzhou1@hisilicon.com>");
98262c455caSZhou Wang MODULE_DESCRIPTION("Driver for HiSilicon ZIP accelerator");
983